sde_encoder.c 164 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_hw_top.h"
  39. #include "sde_hw_qdss.h"
  40. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  45. (p) ? (p)->parent->base.id : -1, \
  46. (p) ? (p)->intf_idx - INTF_0 : -1, \
  47. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  48. ##__VA_ARGS__)
  49. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. /*
  55. * Two to anticipate panels that can do cmd/vid dynamic switching
  56. * plan is to create all possible physical encoder types, and switch between
  57. * them at runtime
  58. */
  59. #define NUM_PHYS_ENCODER_TYPES 2
  60. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  61. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  68. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  70. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event.
  79. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  80. * This event happens at INTERRUPT level.
  81. * Event signals the end of the data transfer after the PP FRAME_DONE
  82. * event. At the end of this event, a delayed work is scheduled to go to
  83. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  84. * @SDE_ENC_RC_EVENT_PRE_STOP:
  85. * This event happens at NORMAL priority.
  86. * This event, when received during the ON state, set RSC to IDLE, and
  87. * and leave the RC STATE in the PRE_OFF state.
  88. * It should be followed by the STOP event as part of encoder disable.
  89. * If received during IDLE or OFF states, it will do nothing.
  90. * @SDE_ENC_RC_EVENT_STOP:
  91. * This event happens at NORMAL priority.
  92. * When this event is received, disable all the MDP/DSI core clocks, and
  93. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  94. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  95. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  96. * Resource state should be in OFF at the end of the event.
  97. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there is a seamless mode switch is in prgoress. A
  100. * client needs to turn of only irq - leave clocks ON to reduce the mode
  101. * switch latency.
  102. * @SDE_ENC_RC_EVENT_POST_MODESET:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that seamless mode switch is complete and resources are
  105. * acquired. Clients wants to turn on the irq again and update the rsc
  106. * with new vtotal.
  107. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  108. * This event happens at NORMAL priority from a work item.
  109. * Event signals that there were no frame updates for
  110. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  111. * and request RSC with IDLE state and change the resource state to IDLE.
  112. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  113. * This event is triggered from the input event thread when touch event is
  114. * received from the input device. On receiving this event,
  115. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  116. clocks and enable RSC.
  117. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  118. * off work since a new commit is imminent.
  119. */
  120. enum sde_enc_rc_events {
  121. SDE_ENC_RC_EVENT_KICKOFF = 1,
  122. SDE_ENC_RC_EVENT_FRAME_DONE,
  123. SDE_ENC_RC_EVENT_PRE_STOP,
  124. SDE_ENC_RC_EVENT_STOP,
  125. SDE_ENC_RC_EVENT_PRE_MODESET,
  126. SDE_ENC_RC_EVENT_POST_MODESET,
  127. SDE_ENC_RC_EVENT_ENTER_IDLE,
  128. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  129. };
  130. /*
  131. * enum sde_enc_rc_states - states that the resource control maintains
  132. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  133. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  134. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  135. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  136. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  137. */
  138. enum sde_enc_rc_states {
  139. SDE_ENC_RC_STATE_OFF,
  140. SDE_ENC_RC_STATE_PRE_OFF,
  141. SDE_ENC_RC_STATE_ON,
  142. SDE_ENC_RC_STATE_MODESET,
  143. SDE_ENC_RC_STATE_IDLE
  144. };
  145. /**
  146. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  147. * encoders. Virtual encoder manages one "logical" display. Physical
  148. * encoders manage one intf block, tied to a specific panel/sub-panel.
  149. * Virtual encoder defers as much as possible to the physical encoders.
  150. * Virtual encoder registers itself with the DRM Framework as the encoder.
  151. * @base: drm_encoder base class for registration with DRM
  152. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  153. * @bus_scaling_client: Client handle to the bus scaling interface
  154. * @te_source: vsync source pin information
  155. * @ops: Encoder ops from init function
  156. * @num_phys_encs: Actual number of physical encoders contained.
  157. * @phys_encs: Container of physical encoders managed.
  158. * @phys_vid_encs: Video physical encoders for panel mode switch.
  159. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  160. * @cur_master: Pointer to the current master in this mode. Optimization
  161. * Only valid after enable. Cleared as disable.
  162. * @hw_pp Handle to the pingpong blocks used for the display. No.
  163. * pingpong blocks can be different than num_phys_encs.
  164. * @hw_dsc: Array of DSC block handles used for the display.
  165. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  166. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  167. * for partial update right-only cases, such as pingpong
  168. * split where virtual pingpong does not generate IRQs
  169. @qdss_status: indicate if qdss is modified since last update
  170. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  171. * notification of the VBLANK
  172. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  173. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  174. * all CTL paths
  175. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  176. * @debugfs_root: Debug file system root file node
  177. * @enc_lock: Lock around physical encoder create/destroy and
  178. access.
  179. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  180. * done with frame processing.
  181. * @crtc_frame_event_cb: callback handler for frame event
  182. * @crtc_frame_event_cb_data: callback handler private data
  183. * @vsync_event_timer: vsync timer
  184. * @rsc_client: rsc client pointer
  185. * @rsc_state_init: boolean to indicate rsc config init
  186. * @disp_info: local copy of msm_display_info struct
  187. * @misr_enable: misr enable/disable status
  188. * @misr_frame_count: misr frame count before start capturing the data
  189. * @idle_pc_enabled: indicate if idle power collapse is enabled
  190. * currently. This can be controlled by user-mode
  191. * @rc_lock: resource control mutex lock to protect
  192. * virt encoder over various state changes
  193. * @rc_state: resource controller state
  194. * @delayed_off_work: delayed worker to schedule disabling of
  195. * clks and resources after IDLE_TIMEOUT time.
  196. * @vsync_event_work: worker to handle vsync event for autorefresh
  197. * @input_event_work: worker to handle input device touch events
  198. * @esd_trigger_work: worker to handle esd trigger events
  199. * @input_handler: handler for input device events
  200. * @topology: topology of the display
  201. * @vblank_enabled: boolean to track userspace vblank vote
  202. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  203. * @frame_trigger_mode: frame trigger mode indication for command
  204. * mode display
  205. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  206. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  207. * @cur_conn_roi: current connector roi
  208. * @prv_conn_roi: previous connector roi to optimize if unchanged
  209. * @crtc pointer to drm_crtc
  210. * @recovery_events_enabled: status of hw recovery feature enable by client
  211. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  212. * after power collapse
  213. * @mode_info: stores the current mode and should be used
  214. * only in commit phase
  215. */
  216. struct sde_encoder_virt {
  217. struct drm_encoder base;
  218. spinlock_t enc_spinlock;
  219. struct mutex vblank_ctl_lock;
  220. uint32_t bus_scaling_client;
  221. uint32_t display_num_of_h_tiles;
  222. uint32_t te_source;
  223. struct sde_encoder_ops ops;
  224. unsigned int num_phys_encs;
  225. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  226. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  227. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  228. struct sde_encoder_phys *cur_master;
  229. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  230. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  231. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  232. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  233. bool intfs_swapped;
  234. bool qdss_status;
  235. void (*crtc_vblank_cb)(void *data);
  236. void *crtc_vblank_cb_data;
  237. struct dentry *debugfs_root;
  238. struct mutex enc_lock;
  239. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  240. void (*crtc_frame_event_cb)(void *data, u32 event);
  241. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  242. struct timer_list vsync_event_timer;
  243. struct sde_rsc_client *rsc_client;
  244. bool rsc_state_init;
  245. struct msm_display_info disp_info;
  246. bool misr_enable;
  247. u32 misr_frame_count;
  248. bool idle_pc_enabled;
  249. struct mutex rc_lock;
  250. enum sde_enc_rc_states rc_state;
  251. struct kthread_delayed_work delayed_off_work;
  252. struct kthread_work vsync_event_work;
  253. struct kthread_work input_event_work;
  254. struct kthread_work esd_trigger_work;
  255. struct input_handler *input_handler;
  256. struct msm_display_topology topology;
  257. bool vblank_enabled;
  258. bool idle_pc_restore;
  259. enum frame_trigger_mode_type frame_trigger_mode;
  260. bool dynamic_hdr_updated;
  261. struct sde_rsc_cmd_config rsc_config;
  262. struct sde_rect cur_conn_roi;
  263. struct sde_rect prv_conn_roi;
  264. struct drm_crtc *crtc;
  265. bool recovery_events_enabled;
  266. bool elevated_ahb_vote;
  267. struct msm_mode_info mode_info;
  268. };
  269. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  270. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  271. {
  272. struct sde_encoder_virt *sde_enc;
  273. int i;
  274. sde_enc = to_sde_encoder_virt(drm_enc);
  275. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  276. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  277. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  278. SDE_EVT32(DRMID(drm_enc), enable);
  279. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  280. }
  281. }
  282. }
  283. static bool _sde_encoder_is_autorefresh_enabled(
  284. struct sde_encoder_virt *sde_enc)
  285. {
  286. struct drm_connector *drm_conn;
  287. if (!sde_enc->cur_master ||
  288. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  289. return false;
  290. drm_conn = sde_enc->cur_master->connector;
  291. if (!drm_conn || !drm_conn->state)
  292. return false;
  293. return sde_connector_get_property(drm_conn->state,
  294. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  295. }
  296. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  297. {
  298. struct sde_encoder_virt *sde_enc;
  299. struct msm_compression_info *comp_info;
  300. if (!drm_enc)
  301. return false;
  302. sde_enc = to_sde_encoder_virt(drm_enc);
  303. comp_info = &sde_enc->mode_info.comp_info;
  304. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  305. }
  306. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  307. struct sde_hw_qdss *hw_qdss,
  308. struct sde_encoder_phys *phys, bool enable)
  309. {
  310. if (sde_enc->qdss_status == enable)
  311. return;
  312. sde_enc->qdss_status = enable;
  313. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  314. sde_enc->qdss_status);
  315. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  316. }
  317. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  318. s64 timeout_ms, struct sde_encoder_wait_info *info)
  319. {
  320. int rc = 0;
  321. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  322. ktime_t cur_ktime;
  323. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  324. do {
  325. rc = wait_event_timeout(*(info->wq),
  326. atomic_read(info->atomic_cnt) == info->count_check,
  327. wait_time_jiffies);
  328. cur_ktime = ktime_get();
  329. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  330. timeout_ms, atomic_read(info->atomic_cnt),
  331. info->count_check);
  332. /* If we timed out, counter is valid and time is less, wait again */
  333. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  334. (rc == 0) &&
  335. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  336. return rc;
  337. }
  338. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  339. {
  340. enum sde_rm_topology_name topology;
  341. struct sde_encoder_virt *sde_enc;
  342. struct drm_connector *drm_conn;
  343. if (!drm_enc)
  344. return false;
  345. sde_enc = to_sde_encoder_virt(drm_enc);
  346. if (!sde_enc->cur_master)
  347. return false;
  348. drm_conn = sde_enc->cur_master->connector;
  349. if (!drm_conn)
  350. return false;
  351. topology = sde_connector_get_topology_name(drm_conn);
  352. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  353. return true;
  354. return false;
  355. }
  356. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  357. {
  358. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  359. return sde_enc &&
  360. (sde_enc->disp_info.display_type ==
  361. SDE_CONNECTOR_PRIMARY);
  362. }
  363. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  364. {
  365. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  366. return sde_enc &&
  367. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  368. }
  369. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  370. {
  371. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  372. return sde_enc && sde_enc->cur_master &&
  373. sde_enc->cur_master->cont_splash_enabled;
  374. }
  375. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  376. enum sde_intr_idx intr_idx)
  377. {
  378. SDE_EVT32(DRMID(phys_enc->parent),
  379. phys_enc->intf_idx - INTF_0,
  380. phys_enc->hw_pp->idx - PINGPONG_0,
  381. intr_idx);
  382. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  383. if (phys_enc->parent_ops.handle_frame_done)
  384. phys_enc->parent_ops.handle_frame_done(
  385. phys_enc->parent, phys_enc,
  386. SDE_ENCODER_FRAME_EVENT_ERROR);
  387. }
  388. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  389. enum sde_intr_idx intr_idx,
  390. struct sde_encoder_wait_info *wait_info)
  391. {
  392. struct sde_encoder_irq *irq;
  393. u32 irq_status;
  394. int ret, i;
  395. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  396. SDE_ERROR("invalid params\n");
  397. return -EINVAL;
  398. }
  399. irq = &phys_enc->irq[intr_idx];
  400. /* note: do master / slave checking outside */
  401. /* return EWOULDBLOCK since we know the wait isn't necessary */
  402. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  403. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  404. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  405. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  406. return -EWOULDBLOCK;
  407. }
  408. if (irq->irq_idx < 0) {
  409. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  410. irq->name, irq->hw_idx);
  411. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  412. irq->irq_idx);
  413. return 0;
  414. }
  415. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  416. atomic_read(wait_info->atomic_cnt));
  417. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  418. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  419. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  420. /*
  421. * Some module X may disable interrupt for longer duration
  422. * and it may trigger all interrupts including timer interrupt
  423. * when module X again enable the interrupt.
  424. * That may cause interrupt wait timeout API in this API.
  425. * It is handled by split the wait timer in two halves.
  426. */
  427. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  428. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  429. irq->hw_idx,
  430. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  431. wait_info);
  432. if (ret)
  433. break;
  434. }
  435. if (ret <= 0) {
  436. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  437. irq->irq_idx, true);
  438. if (irq_status) {
  439. unsigned long flags;
  440. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  441. irq->hw_idx, irq->irq_idx,
  442. phys_enc->hw_pp->idx - PINGPONG_0,
  443. atomic_read(wait_info->atomic_cnt));
  444. SDE_DEBUG_PHYS(phys_enc,
  445. "done but irq %d not triggered\n",
  446. irq->irq_idx);
  447. local_irq_save(flags);
  448. irq->cb.func(phys_enc, irq->irq_idx);
  449. local_irq_restore(flags);
  450. ret = 0;
  451. } else {
  452. ret = -ETIMEDOUT;
  453. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  454. irq->hw_idx, irq->irq_idx,
  455. phys_enc->hw_pp->idx - PINGPONG_0,
  456. atomic_read(wait_info->atomic_cnt), irq_status,
  457. SDE_EVTLOG_ERROR);
  458. }
  459. } else {
  460. ret = 0;
  461. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  462. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  463. atomic_read(wait_info->atomic_cnt));
  464. }
  465. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  466. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  467. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  468. return ret;
  469. }
  470. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  471. enum sde_intr_idx intr_idx)
  472. {
  473. struct sde_encoder_irq *irq;
  474. int ret = 0;
  475. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  476. SDE_ERROR("invalid params\n");
  477. return -EINVAL;
  478. }
  479. irq = &phys_enc->irq[intr_idx];
  480. if (irq->irq_idx >= 0) {
  481. SDE_DEBUG_PHYS(phys_enc,
  482. "skipping already registered irq %s type %d\n",
  483. irq->name, irq->intr_type);
  484. return 0;
  485. }
  486. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  487. irq->intr_type, irq->hw_idx);
  488. if (irq->irq_idx < 0) {
  489. SDE_ERROR_PHYS(phys_enc,
  490. "failed to lookup IRQ index for %s type:%d\n",
  491. irq->name, irq->intr_type);
  492. return -EINVAL;
  493. }
  494. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  495. &irq->cb);
  496. if (ret) {
  497. SDE_ERROR_PHYS(phys_enc,
  498. "failed to register IRQ callback for %s\n",
  499. irq->name);
  500. irq->irq_idx = -EINVAL;
  501. return ret;
  502. }
  503. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  504. if (ret) {
  505. SDE_ERROR_PHYS(phys_enc,
  506. "enable IRQ for intr:%s failed, irq_idx %d\n",
  507. irq->name, irq->irq_idx);
  508. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  509. irq->irq_idx, &irq->cb);
  510. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  511. irq->irq_idx, SDE_EVTLOG_ERROR);
  512. irq->irq_idx = -EINVAL;
  513. return ret;
  514. }
  515. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  516. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  517. irq->name, irq->irq_idx);
  518. return ret;
  519. }
  520. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  521. enum sde_intr_idx intr_idx)
  522. {
  523. struct sde_encoder_irq *irq;
  524. int ret;
  525. if (!phys_enc) {
  526. SDE_ERROR("invalid encoder\n");
  527. return -EINVAL;
  528. }
  529. irq = &phys_enc->irq[intr_idx];
  530. /* silently skip irqs that weren't registered */
  531. if (irq->irq_idx < 0) {
  532. SDE_ERROR(
  533. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  534. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  535. irq->irq_idx);
  536. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  537. irq->irq_idx, SDE_EVTLOG_ERROR);
  538. return 0;
  539. }
  540. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  541. if (ret)
  542. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  543. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  544. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  545. &irq->cb);
  546. if (ret)
  547. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  548. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  549. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  550. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  551. irq->irq_idx = -EINVAL;
  552. return 0;
  553. }
  554. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  555. struct sde_encoder_hw_resources *hw_res,
  556. struct drm_connector_state *conn_state)
  557. {
  558. struct sde_encoder_virt *sde_enc = NULL;
  559. struct msm_mode_info mode_info;
  560. int i = 0;
  561. if (!hw_res || !drm_enc || !conn_state) {
  562. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  563. !drm_enc, !hw_res, !conn_state);
  564. return;
  565. }
  566. sde_enc = to_sde_encoder_virt(drm_enc);
  567. SDE_DEBUG_ENC(sde_enc, "\n");
  568. /* Query resources used by phys encs, expected to be without overlap */
  569. memset(hw_res, 0, sizeof(*hw_res));
  570. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  571. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  572. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  573. if (phys && phys->ops.get_hw_resources)
  574. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  575. }
  576. /*
  577. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  578. * called from atomic_check phase. Use the below API to get mode
  579. * information of the temporary conn_state passed
  580. */
  581. sde_connector_state_get_mode_info(conn_state, &mode_info);
  582. hw_res->topology = mode_info.topology;
  583. hw_res->display_type = sde_enc->disp_info.display_type;
  584. }
  585. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  586. {
  587. struct sde_encoder_virt *sde_enc = NULL;
  588. int i = 0;
  589. if (!drm_enc) {
  590. SDE_ERROR("invalid encoder\n");
  591. return;
  592. }
  593. sde_enc = to_sde_encoder_virt(drm_enc);
  594. SDE_DEBUG_ENC(sde_enc, "\n");
  595. mutex_lock(&sde_enc->enc_lock);
  596. sde_rsc_client_destroy(sde_enc->rsc_client);
  597. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  598. struct sde_encoder_phys *phys;
  599. phys = sde_enc->phys_vid_encs[i];
  600. if (phys && phys->ops.destroy) {
  601. phys->ops.destroy(phys);
  602. --sde_enc->num_phys_encs;
  603. sde_enc->phys_encs[i] = NULL;
  604. }
  605. phys = sde_enc->phys_cmd_encs[i];
  606. if (phys && phys->ops.destroy) {
  607. phys->ops.destroy(phys);
  608. --sde_enc->num_phys_encs;
  609. sde_enc->phys_encs[i] = NULL;
  610. }
  611. }
  612. if (sde_enc->num_phys_encs)
  613. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  614. sde_enc->num_phys_encs);
  615. sde_enc->num_phys_encs = 0;
  616. mutex_unlock(&sde_enc->enc_lock);
  617. drm_encoder_cleanup(drm_enc);
  618. mutex_destroy(&sde_enc->enc_lock);
  619. kfree(sde_enc->input_handler);
  620. sde_enc->input_handler = NULL;
  621. kfree(sde_enc);
  622. }
  623. void sde_encoder_helper_update_intf_cfg(
  624. struct sde_encoder_phys *phys_enc)
  625. {
  626. struct sde_encoder_virt *sde_enc;
  627. struct sde_hw_intf_cfg_v1 *intf_cfg;
  628. enum sde_3d_blend_mode mode_3d;
  629. if (!phys_enc || !phys_enc->hw_pp) {
  630. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  631. return;
  632. }
  633. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  634. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  635. SDE_DEBUG_ENC(sde_enc,
  636. "intf_cfg updated for %d at idx %d\n",
  637. phys_enc->intf_idx,
  638. intf_cfg->intf_count);
  639. /* setup interface configuration */
  640. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  641. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  642. return;
  643. }
  644. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  645. if (phys_enc == sde_enc->cur_master) {
  646. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  647. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  648. else
  649. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  650. }
  651. /* configure this interface as master for split display */
  652. if (phys_enc->split_role == ENC_ROLE_MASTER)
  653. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  654. /* setup which pp blk will connect to this intf */
  655. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  656. phys_enc->hw_intf->ops.bind_pingpong_blk(
  657. phys_enc->hw_intf,
  658. true,
  659. phys_enc->hw_pp->idx);
  660. /*setup merge_3d configuration */
  661. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  662. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  663. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  664. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  665. phys_enc->hw_pp->merge_3d->idx;
  666. if (phys_enc->hw_pp->ops.setup_3d_mode)
  667. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  668. mode_3d);
  669. }
  670. void sde_encoder_helper_split_config(
  671. struct sde_encoder_phys *phys_enc,
  672. enum sde_intf interface)
  673. {
  674. struct sde_encoder_virt *sde_enc;
  675. struct split_pipe_cfg *cfg;
  676. struct sde_hw_mdp *hw_mdptop;
  677. enum sde_rm_topology_name topology;
  678. struct msm_display_info *disp_info;
  679. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  680. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  681. return;
  682. }
  683. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  684. hw_mdptop = phys_enc->hw_mdptop;
  685. disp_info = &sde_enc->disp_info;
  686. cfg = &phys_enc->hw_intf->cfg;
  687. memset(cfg, 0, sizeof(*cfg));
  688. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  689. return;
  690. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  691. cfg->split_link_en = true;
  692. /**
  693. * disable split modes since encoder will be operating in as the only
  694. * encoder, either for the entire use case in the case of, for example,
  695. * single DSI, or for this frame in the case of left/right only partial
  696. * update.
  697. */
  698. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  699. if (hw_mdptop->ops.setup_split_pipe)
  700. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  701. if (hw_mdptop->ops.setup_pp_split)
  702. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  703. return;
  704. }
  705. cfg->en = true;
  706. cfg->mode = phys_enc->intf_mode;
  707. cfg->intf = interface;
  708. if (cfg->en && phys_enc->ops.needs_single_flush &&
  709. phys_enc->ops.needs_single_flush(phys_enc))
  710. cfg->split_flush_en = true;
  711. topology = sde_connector_get_topology_name(phys_enc->connector);
  712. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  713. cfg->pp_split_slave = cfg->intf;
  714. else
  715. cfg->pp_split_slave = INTF_MAX;
  716. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  717. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  718. if (hw_mdptop->ops.setup_split_pipe)
  719. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  720. } else if (sde_enc->hw_pp[0]) {
  721. /*
  722. * slave encoder
  723. * - determine split index from master index,
  724. * assume master is first pp
  725. */
  726. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  727. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  728. cfg->pp_split_index);
  729. if (hw_mdptop->ops.setup_pp_split)
  730. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  731. }
  732. }
  733. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  734. {
  735. struct sde_encoder_virt *sde_enc;
  736. int i = 0;
  737. if (!drm_enc)
  738. return false;
  739. sde_enc = to_sde_encoder_virt(drm_enc);
  740. if (!sde_enc)
  741. return false;
  742. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  743. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  744. if (phys && phys->in_clone_mode)
  745. return true;
  746. }
  747. return false;
  748. }
  749. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  750. struct drm_crtc_state *crtc_state,
  751. struct drm_connector_state *conn_state)
  752. {
  753. const struct drm_display_mode *mode;
  754. struct drm_display_mode *adj_mode;
  755. int i = 0;
  756. int ret = 0;
  757. mode = &crtc_state->mode;
  758. adj_mode = &crtc_state->adjusted_mode;
  759. /* perform atomic check on the first physical encoder (master) */
  760. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  761. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  762. if (phys && phys->ops.atomic_check)
  763. ret = phys->ops.atomic_check(phys, crtc_state,
  764. conn_state);
  765. else if (phys && phys->ops.mode_fixup)
  766. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  767. ret = -EINVAL;
  768. if (ret) {
  769. SDE_ERROR_ENC(sde_enc,
  770. "mode unsupported, phys idx %d\n", i);
  771. break;
  772. }
  773. }
  774. return ret;
  775. }
  776. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  777. struct drm_crtc_state *crtc_state,
  778. struct drm_connector_state *conn_state,
  779. struct sde_connector_state *sde_conn_state,
  780. struct sde_crtc_state *sde_crtc_state)
  781. {
  782. int ret = 0;
  783. if (crtc_state->mode_changed || crtc_state->active_changed) {
  784. struct sde_rect mode_roi, roi;
  785. mode_roi.x = 0;
  786. mode_roi.y = 0;
  787. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  788. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  789. if (sde_conn_state->rois.num_rects) {
  790. sde_kms_rect_merge_rectangles(
  791. &sde_conn_state->rois, &roi);
  792. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  793. SDE_ERROR_ENC(sde_enc,
  794. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  795. roi.x, roi.y, roi.w, roi.h);
  796. ret = -EINVAL;
  797. }
  798. }
  799. if (sde_crtc_state->user_roi_list.num_rects) {
  800. sde_kms_rect_merge_rectangles(
  801. &sde_crtc_state->user_roi_list, &roi);
  802. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  803. SDE_ERROR_ENC(sde_enc,
  804. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  805. roi.x, roi.y, roi.w, roi.h);
  806. ret = -EINVAL;
  807. }
  808. }
  809. }
  810. return ret;
  811. }
  812. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  813. struct drm_crtc_state *crtc_state,
  814. struct drm_connector_state *conn_state,
  815. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  816. struct sde_connector *sde_conn,
  817. struct sde_connector_state *sde_conn_state)
  818. {
  819. int ret = 0;
  820. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  821. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  822. struct msm_display_topology *topology = NULL;
  823. ret = sde_connector_get_mode_info(&sde_conn->base,
  824. adj_mode, &sde_conn_state->mode_info);
  825. if (ret) {
  826. SDE_ERROR_ENC(sde_enc,
  827. "failed to get mode info, rc = %d\n", ret);
  828. return ret;
  829. }
  830. if (sde_conn_state->mode_info.comp_info.comp_type &&
  831. sde_conn_state->mode_info.comp_info.comp_ratio >=
  832. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  833. SDE_ERROR_ENC(sde_enc,
  834. "invalid compression ratio: %d\n",
  835. sde_conn_state->mode_info.comp_info.comp_ratio);
  836. ret = -EINVAL;
  837. return ret;
  838. }
  839. /* Reserve dynamic resources, indicating atomic_check phase */
  840. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  841. conn_state, true);
  842. if (ret) {
  843. SDE_ERROR_ENC(sde_enc,
  844. "RM failed to reserve resources, rc = %d\n",
  845. ret);
  846. return ret;
  847. }
  848. /**
  849. * Update connector state with the topology selected for the
  850. * resource set validated. Reset the topology if we are
  851. * de-activating crtc.
  852. */
  853. if (crtc_state->active)
  854. topology = &sde_conn_state->mode_info.topology;
  855. ret = sde_rm_update_topology(conn_state, topology);
  856. if (ret) {
  857. SDE_ERROR_ENC(sde_enc,
  858. "RM failed to update topology, rc: %d\n", ret);
  859. return ret;
  860. }
  861. ret = sde_connector_set_blob_data(conn_state->connector,
  862. conn_state,
  863. CONNECTOR_PROP_SDE_INFO);
  864. if (ret) {
  865. SDE_ERROR_ENC(sde_enc,
  866. "connector failed to update info, rc: %d\n",
  867. ret);
  868. return ret;
  869. }
  870. }
  871. return ret;
  872. }
  873. static int sde_encoder_virt_atomic_check(
  874. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  875. struct drm_connector_state *conn_state)
  876. {
  877. struct sde_encoder_virt *sde_enc;
  878. struct msm_drm_private *priv;
  879. struct sde_kms *sde_kms;
  880. const struct drm_display_mode *mode;
  881. struct drm_display_mode *adj_mode;
  882. struct sde_connector *sde_conn = NULL;
  883. struct sde_connector_state *sde_conn_state = NULL;
  884. struct sde_crtc_state *sde_crtc_state = NULL;
  885. enum sde_rm_topology_name old_top;
  886. int ret = 0;
  887. if (!drm_enc || !crtc_state || !conn_state) {
  888. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  889. !drm_enc, !crtc_state, !conn_state);
  890. return -EINVAL;
  891. }
  892. sde_enc = to_sde_encoder_virt(drm_enc);
  893. SDE_DEBUG_ENC(sde_enc, "\n");
  894. priv = drm_enc->dev->dev_private;
  895. sde_kms = to_sde_kms(priv->kms);
  896. mode = &crtc_state->mode;
  897. adj_mode = &crtc_state->adjusted_mode;
  898. sde_conn = to_sde_connector(conn_state->connector);
  899. sde_conn_state = to_sde_connector_state(conn_state);
  900. sde_crtc_state = to_sde_crtc_state(crtc_state);
  901. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  902. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  903. conn_state);
  904. if (ret)
  905. return ret;
  906. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  907. conn_state, sde_conn_state, sde_crtc_state);
  908. if (ret)
  909. return ret;
  910. /**
  911. * record topology in previous atomic state to be able to handle
  912. * topology transitions correctly.
  913. */
  914. old_top = sde_connector_get_property(conn_state,
  915. CONNECTOR_PROP_TOPOLOGY_NAME);
  916. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  917. if (ret)
  918. return ret;
  919. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  920. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  921. if (ret)
  922. return ret;
  923. ret = sde_connector_roi_v1_check_roi(conn_state);
  924. if (ret) {
  925. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  926. ret);
  927. return ret;
  928. }
  929. drm_mode_set_crtcinfo(adj_mode, 0);
  930. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  931. return ret;
  932. }
  933. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  934. int pic_width, int pic_height)
  935. {
  936. if (!dsc || !pic_width || !pic_height) {
  937. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  938. pic_width, pic_height);
  939. return -EINVAL;
  940. }
  941. if ((pic_width % dsc->slice_width) ||
  942. (pic_height % dsc->slice_height)) {
  943. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  944. pic_width, pic_height,
  945. dsc->slice_width, dsc->slice_height);
  946. return -EINVAL;
  947. }
  948. dsc->pic_width = pic_width;
  949. dsc->pic_height = pic_height;
  950. return 0;
  951. }
  952. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  953. int intf_width)
  954. {
  955. int slice_per_pkt, slice_per_intf;
  956. int bytes_in_slice, total_bytes_per_intf;
  957. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  958. (intf_width < dsc->slice_width)) {
  959. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  960. intf_width, dsc ? dsc->slice_width : -1);
  961. return;
  962. }
  963. slice_per_pkt = dsc->slice_per_pkt;
  964. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  965. /*
  966. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  967. * This can happen during partial update.
  968. */
  969. if (slice_per_pkt > slice_per_intf)
  970. slice_per_pkt = 1;
  971. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  972. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  973. dsc->eol_byte_num = total_bytes_per_intf % 3;
  974. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  975. dsc->bytes_in_slice = bytes_in_slice;
  976. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  977. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  978. }
  979. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  980. int enc_ip_width)
  981. {
  982. int max_ssm_delay, max_se_size, obuf_latency;
  983. int input_ssm_out_latency, base_hs_latency;
  984. int multi_hs_extra_latency, mux_word_size;
  985. /* Hardent core config */
  986. int max_muxword_size = 48;
  987. int output_rate = 64;
  988. int rtl_max_bpc = 10;
  989. int pipeline_latency = 28;
  990. max_se_size = 4 * (rtl_max_bpc + 1);
  991. max_ssm_delay = max_se_size + max_muxword_size - 1;
  992. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  993. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  994. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  995. mux_word_size), dsc->bpp) + 1;
  996. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  997. + obuf_latency;
  998. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  999. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  1000. multi_hs_extra_latency), dsc->slice_width);
  1001. return 0;
  1002. }
  1003. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1004. struct msm_display_dsc_info *dsc)
  1005. {
  1006. /*
  1007. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1008. * or at the end of the slice. HW internally generates ich_reset at
  1009. * end of the slice line if DSC_MERGE is used or encoder has two
  1010. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1011. * is not used then it will generate ich_reset at the end of slice.
  1012. *
  1013. * Now as per the spec, during one PPS session, position where
  1014. * ich_reset is generated should not change. Now if full-screen frame
  1015. * has more than 1 soft slice then HW will automatically generate
  1016. * ich_reset at the end of slice_line. But for the same panel, if
  1017. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1018. * then HW will generate ich_reset at end of the slice. This is a
  1019. * mismatch. Prevent this by overriding HW's decision.
  1020. */
  1021. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1022. (dsc->slice_width == dsc->pic_width);
  1023. }
  1024. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1025. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1026. u32 common_mode, bool ich_reset, bool enable,
  1027. struct sde_hw_pingpong *hw_dsc_pp)
  1028. {
  1029. if (!enable) {
  1030. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1031. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1032. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1033. hw_dsc->ops.dsc_disable(hw_dsc);
  1034. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1035. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1036. PINGPONG_MAX);
  1037. return;
  1038. }
  1039. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1040. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1041. !hw_pp, !hw_dsc_pp);
  1042. return;
  1043. }
  1044. if (hw_dsc->ops.dsc_config)
  1045. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1046. if (hw_dsc->ops.dsc_config_thresh)
  1047. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1048. if (hw_dsc_pp->ops.setup_dsc)
  1049. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1050. if (hw_dsc->ops.bind_pingpong_blk)
  1051. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1052. if (hw_dsc_pp->ops.enable_dsc)
  1053. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1054. }
  1055. static void _sde_encoder_get_connector_roi(
  1056. struct sde_encoder_virt *sde_enc,
  1057. struct sde_rect *merged_conn_roi)
  1058. {
  1059. struct drm_connector *drm_conn;
  1060. struct sde_connector_state *c_state;
  1061. if (!sde_enc || !merged_conn_roi)
  1062. return;
  1063. drm_conn = sde_enc->phys_encs[0]->connector;
  1064. if (!drm_conn || !drm_conn->state)
  1065. return;
  1066. c_state = to_sde_connector_state(drm_conn->state);
  1067. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1068. }
  1069. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1070. {
  1071. int this_frame_slices;
  1072. int intf_ip_w, enc_ip_w;
  1073. int ich_res, dsc_common_mode = 0;
  1074. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1075. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1076. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1077. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1078. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1079. struct msm_display_dsc_info *dsc = NULL;
  1080. struct sde_hw_ctl *hw_ctl;
  1081. struct sde_ctl_dsc_cfg cfg;
  1082. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1083. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1084. return -EINVAL;
  1085. }
  1086. hw_ctl = enc_master->hw_ctl;
  1087. memset(&cfg, 0, sizeof(cfg));
  1088. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1089. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1090. this_frame_slices = roi->w / dsc->slice_width;
  1091. intf_ip_w = this_frame_slices * dsc->slice_width;
  1092. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1093. enc_ip_w = intf_ip_w;
  1094. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1095. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1096. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1097. dsc_common_mode = DSC_MODE_VIDEO;
  1098. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1099. roi->w, roi->h, dsc_common_mode);
  1100. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1101. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1102. ich_res, true, hw_dsc_pp);
  1103. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1104. /* setup dsc active configuration in the control path */
  1105. if (hw_ctl->ops.setup_dsc_cfg) {
  1106. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1107. SDE_DEBUG_ENC(sde_enc,
  1108. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1109. hw_ctl->idx,
  1110. cfg.dsc_count,
  1111. cfg.dsc[0],
  1112. cfg.dsc[1]);
  1113. }
  1114. if (hw_ctl->ops.update_bitmask_dsc)
  1115. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1116. return 0;
  1117. }
  1118. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1119. struct sde_encoder_kickoff_params *params)
  1120. {
  1121. int this_frame_slices;
  1122. int intf_ip_w, enc_ip_w;
  1123. int ich_res, dsc_common_mode;
  1124. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1125. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1126. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1127. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1128. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1129. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1130. bool half_panel_partial_update;
  1131. struct sde_hw_ctl *hw_ctl = NULL;
  1132. struct sde_ctl_dsc_cfg cfg;
  1133. int i;
  1134. if (!enc_master) {
  1135. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1136. return -EINVAL;
  1137. }
  1138. memset(&cfg, 0, sizeof(cfg));
  1139. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1140. hw_pp[i] = sde_enc->hw_pp[i];
  1141. hw_dsc[i] = sde_enc->hw_dsc[i];
  1142. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1143. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1144. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1145. return -EINVAL;
  1146. }
  1147. }
  1148. hw_ctl = enc_master->hw_ctl;
  1149. half_panel_partial_update =
  1150. hweight_long(params->affected_displays) == 1;
  1151. dsc_common_mode = 0;
  1152. if (!half_panel_partial_update)
  1153. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1154. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1155. dsc_common_mode |= DSC_MODE_VIDEO;
  1156. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1157. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1158. /*
  1159. * Since both DSC use same pic dimension, set same pic dimension
  1160. * to both DSC structures.
  1161. */
  1162. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1163. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1164. this_frame_slices = roi->w / dsc[0].slice_width;
  1165. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1166. if (!half_panel_partial_update)
  1167. intf_ip_w /= 2;
  1168. /*
  1169. * In this topology when both interfaces are active, they have same
  1170. * load so intf_ip_w will be same.
  1171. */
  1172. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1173. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1174. /*
  1175. * In this topology, since there is no dsc_merge, uncompressed input
  1176. * to encoder and interface is same.
  1177. */
  1178. enc_ip_w = intf_ip_w;
  1179. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1180. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1181. /*
  1182. * __is_ich_reset_override_needed should be called only after
  1183. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1184. */
  1185. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1186. half_panel_partial_update, &dsc[0]);
  1187. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1188. roi->w, roi->h, dsc_common_mode);
  1189. for (i = 0; i < sde_enc->num_phys_encs &&
  1190. i < MAX_CHANNELS_PER_ENC; i++) {
  1191. bool active = !!((1 << i) & params->affected_displays);
  1192. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1193. dsc_common_mode, i, active);
  1194. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1195. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1196. if (active) {
  1197. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1198. pr_err("Invalid dsc count:%d\n",
  1199. cfg.dsc_count);
  1200. return -EINVAL;
  1201. }
  1202. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1203. if (hw_ctl->ops.update_bitmask_dsc)
  1204. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1205. hw_dsc[i]->idx, 1);
  1206. }
  1207. }
  1208. /* setup dsc active configuration in the control path */
  1209. if (hw_ctl->ops.setup_dsc_cfg) {
  1210. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1211. SDE_DEBUG_ENC(sde_enc,
  1212. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1213. hw_ctl->idx,
  1214. cfg.dsc_count,
  1215. cfg.dsc[0],
  1216. cfg.dsc[1]);
  1217. }
  1218. return 0;
  1219. }
  1220. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1221. struct sde_encoder_kickoff_params *params)
  1222. {
  1223. int this_frame_slices;
  1224. int intf_ip_w, enc_ip_w;
  1225. int ich_res, dsc_common_mode;
  1226. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1227. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1228. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1229. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1230. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1231. struct msm_display_dsc_info *dsc = NULL;
  1232. bool half_panel_partial_update;
  1233. struct sde_hw_ctl *hw_ctl = NULL;
  1234. struct sde_ctl_dsc_cfg cfg;
  1235. int i;
  1236. if (!enc_master) {
  1237. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1238. return -EINVAL;
  1239. }
  1240. memset(&cfg, 0, sizeof(cfg));
  1241. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1242. hw_pp[i] = sde_enc->hw_pp[i];
  1243. hw_dsc[i] = sde_enc->hw_dsc[i];
  1244. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1245. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1246. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1247. return -EINVAL;
  1248. }
  1249. }
  1250. hw_ctl = enc_master->hw_ctl;
  1251. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1252. half_panel_partial_update =
  1253. hweight_long(params->affected_displays) == 1;
  1254. dsc_common_mode = 0;
  1255. if (!half_panel_partial_update)
  1256. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1257. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1258. dsc_common_mode |= DSC_MODE_VIDEO;
  1259. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1260. this_frame_slices = roi->w / dsc->slice_width;
  1261. intf_ip_w = this_frame_slices * dsc->slice_width;
  1262. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1263. /*
  1264. * dsc merge case: when using 2 encoders for the same stream,
  1265. * no. of slices need to be same on both the encoders.
  1266. */
  1267. enc_ip_w = intf_ip_w / 2;
  1268. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1269. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1270. half_panel_partial_update, dsc);
  1271. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1272. roi->w, roi->h, dsc_common_mode);
  1273. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1274. dsc_common_mode, i, params->affected_displays);
  1275. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1276. ich_res, true, hw_dsc_pp[0]);
  1277. cfg.dsc[0] = hw_dsc[0]->idx;
  1278. cfg.dsc_count++;
  1279. if (hw_ctl->ops.update_bitmask_dsc)
  1280. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1281. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1282. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1283. if (!half_panel_partial_update) {
  1284. cfg.dsc[1] = hw_dsc[1]->idx;
  1285. cfg.dsc_count++;
  1286. if (hw_ctl->ops.update_bitmask_dsc)
  1287. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1288. 1);
  1289. }
  1290. /* setup dsc active configuration in the control path */
  1291. if (hw_ctl->ops.setup_dsc_cfg) {
  1292. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1293. SDE_DEBUG_ENC(sde_enc,
  1294. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1295. hw_ctl->idx,
  1296. cfg.dsc_count,
  1297. cfg.dsc[0],
  1298. cfg.dsc[1]);
  1299. }
  1300. return 0;
  1301. }
  1302. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1303. {
  1304. struct sde_encoder_virt *sde_enc;
  1305. struct drm_connector *drm_conn;
  1306. struct drm_display_mode *adj_mode;
  1307. struct sde_rect roi;
  1308. if (!drm_enc) {
  1309. SDE_ERROR("invalid encoder parameter\n");
  1310. return -EINVAL;
  1311. }
  1312. sde_enc = to_sde_encoder_virt(drm_enc);
  1313. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1314. SDE_ERROR("invalid crtc parameter\n");
  1315. return -EINVAL;
  1316. }
  1317. if (!sde_enc->cur_master) {
  1318. SDE_ERROR("invalid cur_master parameter\n");
  1319. return -EINVAL;
  1320. }
  1321. adj_mode = &sde_enc->cur_master->cached_mode;
  1322. drm_conn = sde_enc->cur_master->connector;
  1323. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1324. if (sde_kms_rect_is_null(&roi)) {
  1325. roi.w = adj_mode->hdisplay;
  1326. roi.h = adj_mode->vdisplay;
  1327. }
  1328. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1329. sizeof(sde_enc->prv_conn_roi));
  1330. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1331. return 0;
  1332. }
  1333. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1334. struct sde_encoder_kickoff_params *params)
  1335. {
  1336. enum sde_rm_topology_name topology;
  1337. struct drm_connector *drm_conn;
  1338. int ret = 0;
  1339. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1340. !sde_enc->phys_encs[0]->connector)
  1341. return -EINVAL;
  1342. drm_conn = sde_enc->phys_encs[0]->connector;
  1343. topology = sde_connector_get_topology_name(drm_conn);
  1344. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1345. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1346. return -EINVAL;
  1347. }
  1348. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1349. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1350. sde_enc->cur_conn_roi.x,
  1351. sde_enc->cur_conn_roi.y,
  1352. sde_enc->cur_conn_roi.w,
  1353. sde_enc->cur_conn_roi.h,
  1354. sde_enc->prv_conn_roi.x,
  1355. sde_enc->prv_conn_roi.y,
  1356. sde_enc->prv_conn_roi.w,
  1357. sde_enc->prv_conn_roi.h,
  1358. sde_enc->cur_master->cached_mode.hdisplay,
  1359. sde_enc->cur_master->cached_mode.vdisplay);
  1360. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1361. &sde_enc->prv_conn_roi))
  1362. return ret;
  1363. switch (topology) {
  1364. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1365. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1366. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1367. break;
  1368. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1369. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1370. break;
  1371. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1372. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1373. break;
  1374. default:
  1375. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1376. topology);
  1377. return -EINVAL;
  1378. }
  1379. return ret;
  1380. }
  1381. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1382. u32 vsync_source, bool is_dummy)
  1383. {
  1384. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1385. struct msm_drm_private *priv;
  1386. struct sde_kms *sde_kms;
  1387. struct sde_hw_mdp *hw_mdptop;
  1388. struct drm_encoder *drm_enc;
  1389. struct sde_encoder_virt *sde_enc;
  1390. int i;
  1391. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1392. if (!sde_enc) {
  1393. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1394. return;
  1395. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1396. SDE_ERROR("invalid num phys enc %d/%d\n",
  1397. sde_enc->num_phys_encs,
  1398. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1399. return;
  1400. }
  1401. drm_enc = &sde_enc->base;
  1402. /* this pointers are checked in virt_enable_helper */
  1403. priv = drm_enc->dev->dev_private;
  1404. sde_kms = to_sde_kms(priv->kms);
  1405. if (!sde_kms) {
  1406. SDE_ERROR("invalid sde_kms\n");
  1407. return;
  1408. }
  1409. hw_mdptop = sde_kms->hw_mdp;
  1410. if (!hw_mdptop) {
  1411. SDE_ERROR("invalid mdptop\n");
  1412. return;
  1413. }
  1414. if (hw_mdptop->ops.setup_vsync_source) {
  1415. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1416. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1417. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1418. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1419. vsync_cfg.vsync_source = vsync_source;
  1420. vsync_cfg.is_dummy = is_dummy;
  1421. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1422. }
  1423. }
  1424. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1425. struct msm_display_info *disp_info, bool is_dummy)
  1426. {
  1427. struct sde_encoder_phys *phys;
  1428. int i;
  1429. u32 vsync_source;
  1430. if (!sde_enc || !disp_info) {
  1431. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1432. sde_enc != NULL, disp_info != NULL);
  1433. return;
  1434. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1435. SDE_ERROR("invalid num phys enc %d/%d\n",
  1436. sde_enc->num_phys_encs,
  1437. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1438. return;
  1439. }
  1440. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1441. if (is_dummy)
  1442. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1443. sde_enc->te_source;
  1444. else if (disp_info->is_te_using_watchdog_timer)
  1445. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1446. else
  1447. vsync_source = sde_enc->te_source;
  1448. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  1449. disp_info->is_te_using_watchdog_timer);
  1450. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1451. phys = sde_enc->phys_encs[i];
  1452. if (phys && phys->ops.setup_vsync_source)
  1453. phys->ops.setup_vsync_source(phys,
  1454. vsync_source, is_dummy);
  1455. }
  1456. }
  1457. }
  1458. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1459. {
  1460. int i;
  1461. struct sde_hw_pingpong *hw_pp = NULL;
  1462. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1463. struct sde_hw_dsc *hw_dsc = NULL;
  1464. struct sde_hw_ctl *hw_ctl = NULL;
  1465. struct sde_ctl_dsc_cfg cfg;
  1466. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1467. !sde_enc->phys_encs[0]->connector) {
  1468. SDE_ERROR("invalid params %d %d\n",
  1469. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1470. return;
  1471. }
  1472. if (sde_enc->cur_master)
  1473. hw_ctl = sde_enc->cur_master->hw_ctl;
  1474. /* Disable DSC for all the pp's present in this topology */
  1475. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1476. hw_pp = sde_enc->hw_pp[i];
  1477. hw_dsc = sde_enc->hw_dsc[i];
  1478. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1479. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1480. 0, 0, 0, hw_dsc_pp);
  1481. if (hw_dsc)
  1482. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1483. }
  1484. /* Clear the DSC ACTIVE config for this CTL */
  1485. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1486. memset(&cfg, 0, sizeof(cfg));
  1487. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1488. }
  1489. /**
  1490. * Since pending flushes from previous commit get cleared
  1491. * sometime after this point, setting DSC flush bits now
  1492. * will have no effect. Therefore dirty_dsc_ids track which
  1493. * DSC blocks must be flushed for the next trigger.
  1494. */
  1495. }
  1496. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1497. bool watchdog_te)
  1498. {
  1499. struct sde_encoder_virt *sde_enc;
  1500. struct msm_display_info disp_info;
  1501. if (!drm_enc) {
  1502. pr_err("invalid drm encoder\n");
  1503. return -EINVAL;
  1504. }
  1505. sde_enc = to_sde_encoder_virt(drm_enc);
  1506. sde_encoder_control_te(drm_enc, false);
  1507. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1508. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1509. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1510. sde_encoder_control_te(drm_enc, true);
  1511. return 0;
  1512. }
  1513. static int _sde_encoder_rsc_client_update_vsync_wait(
  1514. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1515. int wait_vblank_crtc_id)
  1516. {
  1517. int wait_refcount = 0, ret = 0;
  1518. int pipe = -1;
  1519. int wait_count = 0;
  1520. struct drm_crtc *primary_crtc;
  1521. struct drm_crtc *crtc;
  1522. crtc = sde_enc->crtc;
  1523. if (wait_vblank_crtc_id)
  1524. wait_refcount =
  1525. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1526. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1527. SDE_EVTLOG_FUNC_ENTRY);
  1528. if (crtc->base.id != wait_vblank_crtc_id) {
  1529. primary_crtc = drm_crtc_find(drm_enc->dev,
  1530. NULL, wait_vblank_crtc_id);
  1531. if (!primary_crtc) {
  1532. SDE_ERROR_ENC(sde_enc,
  1533. "failed to find primary crtc id %d\n",
  1534. wait_vblank_crtc_id);
  1535. return -EINVAL;
  1536. }
  1537. pipe = drm_crtc_index(primary_crtc);
  1538. }
  1539. /**
  1540. * note: VBLANK is expected to be enabled at this point in
  1541. * resource control state machine if on primary CRTC
  1542. */
  1543. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1544. if (sde_rsc_client_is_state_update_complete(
  1545. sde_enc->rsc_client))
  1546. break;
  1547. if (crtc->base.id == wait_vblank_crtc_id)
  1548. ret = sde_encoder_wait_for_event(drm_enc,
  1549. MSM_ENC_VBLANK);
  1550. else
  1551. drm_wait_one_vblank(drm_enc->dev, pipe);
  1552. if (ret) {
  1553. SDE_ERROR_ENC(sde_enc,
  1554. "wait for vblank failed ret:%d\n", ret);
  1555. /**
  1556. * rsc hardware may hang without vsync. avoid rsc hang
  1557. * by generating the vsync from watchdog timer.
  1558. */
  1559. if (crtc->base.id == wait_vblank_crtc_id)
  1560. sde_encoder_helper_switch_vsync(drm_enc, true);
  1561. }
  1562. }
  1563. if (wait_count >= MAX_RSC_WAIT)
  1564. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1565. SDE_EVTLOG_ERROR);
  1566. if (wait_refcount)
  1567. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1568. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1569. SDE_EVTLOG_FUNC_EXIT);
  1570. return ret;
  1571. }
  1572. static int _sde_encoder_update_rsc_client(
  1573. struct drm_encoder *drm_enc, bool enable)
  1574. {
  1575. struct sde_encoder_virt *sde_enc;
  1576. struct drm_crtc *crtc;
  1577. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1578. struct sde_rsc_cmd_config *rsc_config;
  1579. int ret;
  1580. struct msm_display_info *disp_info;
  1581. struct msm_mode_info *mode_info;
  1582. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1583. u32 qsync_mode = 0, v_front_porch;
  1584. struct drm_display_mode *mode;
  1585. bool is_vid_mode;
  1586. if (!drm_enc || !drm_enc->dev) {
  1587. SDE_ERROR("invalid encoder arguments\n");
  1588. return -EINVAL;
  1589. }
  1590. sde_enc = to_sde_encoder_virt(drm_enc);
  1591. mode_info = &sde_enc->mode_info;
  1592. crtc = sde_enc->crtc;
  1593. if (!sde_enc->crtc) {
  1594. SDE_ERROR("invalid crtc parameter\n");
  1595. return -EINVAL;
  1596. }
  1597. disp_info = &sde_enc->disp_info;
  1598. rsc_config = &sde_enc->rsc_config;
  1599. if (!sde_enc->rsc_client) {
  1600. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1601. return 0;
  1602. }
  1603. /**
  1604. * only primary command mode panel without Qsync can request CMD state.
  1605. * all other panels/displays can request for VID state including
  1606. * secondary command mode panel.
  1607. * Clone mode encoder can request CLK STATE only.
  1608. */
  1609. if (sde_enc->cur_master)
  1610. qsync_mode = sde_connector_get_qsync_mode(
  1611. sde_enc->cur_master->connector);
  1612. if (sde_encoder_in_clone_mode(drm_enc) ||
  1613. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1614. (disp_info->display_type && qsync_mode))
  1615. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1616. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1617. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1618. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1619. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1620. SDE_EVT32(rsc_state, qsync_mode);
  1621. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1622. MSM_DISPLAY_VIDEO_MODE);
  1623. mode = &sde_enc->crtc->state->mode;
  1624. v_front_porch = mode->vsync_start - mode->vdisplay;
  1625. /* compare specific items and reconfigure the rsc */
  1626. if ((rsc_config->fps != mode_info->frame_rate) ||
  1627. (rsc_config->vtotal != mode_info->vtotal) ||
  1628. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1629. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1630. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1631. rsc_config->fps = mode_info->frame_rate;
  1632. rsc_config->vtotal = mode_info->vtotal;
  1633. /*
  1634. * for video mode, prefill lines should not go beyond vertical
  1635. * front porch for RSCC configuration. This will ensure bw
  1636. * downvotes are not sent within the active region. Additional
  1637. * -1 is to give one line time for rscc mode min_threshold.
  1638. */
  1639. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1640. rsc_config->prefill_lines = v_front_porch - 1;
  1641. else
  1642. rsc_config->prefill_lines = mode_info->prefill_lines;
  1643. rsc_config->jitter_numer = mode_info->jitter_numer;
  1644. rsc_config->jitter_denom = mode_info->jitter_denom;
  1645. sde_enc->rsc_state_init = false;
  1646. }
  1647. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1648. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1649. /* update it only once */
  1650. sde_enc->rsc_state_init = true;
  1651. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1652. rsc_state, rsc_config, crtc->base.id,
  1653. &wait_vblank_crtc_id);
  1654. } else {
  1655. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1656. rsc_state, NULL, crtc->base.id,
  1657. &wait_vblank_crtc_id);
  1658. }
  1659. /**
  1660. * if RSC performed a state change that requires a VBLANK wait, it will
  1661. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1662. *
  1663. * if we are the primary display, we will need to enable and wait
  1664. * locally since we hold the commit thread
  1665. *
  1666. * if we are an external display, we must send a signal to the primary
  1667. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1668. * by the primary panel's VBLANK signals
  1669. */
  1670. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1671. if (ret) {
  1672. SDE_ERROR_ENC(sde_enc,
  1673. "sde rsc client update failed ret:%d\n", ret);
  1674. return ret;
  1675. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1676. return ret;
  1677. }
  1678. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1679. sde_enc, wait_vblank_crtc_id);
  1680. return ret;
  1681. }
  1682. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1683. {
  1684. struct sde_encoder_virt *sde_enc;
  1685. int i;
  1686. if (!drm_enc) {
  1687. SDE_ERROR("invalid encoder\n");
  1688. return;
  1689. }
  1690. sde_enc = to_sde_encoder_virt(drm_enc);
  1691. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1692. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1693. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1694. if (phys && phys->ops.irq_control)
  1695. phys->ops.irq_control(phys, enable);
  1696. }
  1697. }
  1698. /* keep track of the userspace vblank during modeset */
  1699. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1700. u32 sw_event)
  1701. {
  1702. struct sde_encoder_virt *sde_enc;
  1703. bool enable;
  1704. int i;
  1705. if (!drm_enc) {
  1706. SDE_ERROR("invalid encoder\n");
  1707. return;
  1708. }
  1709. sde_enc = to_sde_encoder_virt(drm_enc);
  1710. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1711. sw_event, sde_enc->vblank_enabled);
  1712. /* nothing to do if vblank not enabled by userspace */
  1713. if (!sde_enc->vblank_enabled)
  1714. return;
  1715. /* disable vblank on pre_modeset */
  1716. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1717. enable = false;
  1718. /* enable vblank on post_modeset */
  1719. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1720. enable = true;
  1721. else
  1722. return;
  1723. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1724. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1725. if (phys && phys->ops.control_vblank_irq)
  1726. phys->ops.control_vblank_irq(phys, enable);
  1727. }
  1728. }
  1729. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1730. {
  1731. struct sde_encoder_virt *sde_enc;
  1732. if (!drm_enc)
  1733. return NULL;
  1734. sde_enc = to_sde_encoder_virt(drm_enc);
  1735. return sde_enc->rsc_client;
  1736. }
  1737. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1738. bool enable)
  1739. {
  1740. struct msm_drm_private *priv;
  1741. struct sde_kms *sde_kms;
  1742. struct sde_encoder_virt *sde_enc;
  1743. int rc;
  1744. bool is_cmd_mode = false;
  1745. sde_enc = to_sde_encoder_virt(drm_enc);
  1746. priv = drm_enc->dev->dev_private;
  1747. sde_kms = to_sde_kms(priv->kms);
  1748. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1749. is_cmd_mode = true;
  1750. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1751. SDE_EVT32(DRMID(drm_enc), enable);
  1752. if (!sde_enc->cur_master) {
  1753. SDE_ERROR("encoder master not set\n");
  1754. return -EINVAL;
  1755. }
  1756. if (enable) {
  1757. /* enable SDE core clks */
  1758. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1759. if (rc < 0) {
  1760. SDE_ERROR("failed to enable power resource %d\n", rc);
  1761. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1762. return rc;
  1763. }
  1764. sde_enc->elevated_ahb_vote = true;
  1765. /* enable DSI clks */
  1766. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1767. true);
  1768. if (rc) {
  1769. SDE_ERROR("failed to enable clk control %d\n", rc);
  1770. pm_runtime_put_sync(drm_enc->dev->dev);
  1771. return rc;
  1772. }
  1773. /* enable all the irq */
  1774. _sde_encoder_irq_control(drm_enc, true);
  1775. } else {
  1776. /* disable all the irq */
  1777. _sde_encoder_irq_control(drm_enc, false);
  1778. /* disable DSI clks */
  1779. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1780. /* disable SDE core clks */
  1781. pm_runtime_put_sync(drm_enc->dev->dev);
  1782. }
  1783. return 0;
  1784. }
  1785. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1786. bool enable, u32 frame_count)
  1787. {
  1788. struct sde_encoder_virt *sde_enc;
  1789. int i;
  1790. if (!drm_enc) {
  1791. SDE_ERROR("invalid encoder\n");
  1792. return;
  1793. }
  1794. sde_enc = to_sde_encoder_virt(drm_enc);
  1795. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1796. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1797. if (!phys || !phys->ops.setup_misr)
  1798. continue;
  1799. phys->ops.setup_misr(phys, enable, frame_count);
  1800. }
  1801. }
  1802. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1803. unsigned int type, unsigned int code, int value)
  1804. {
  1805. struct drm_encoder *drm_enc = NULL;
  1806. struct sde_encoder_virt *sde_enc = NULL;
  1807. struct msm_drm_thread *disp_thread = NULL;
  1808. struct msm_drm_private *priv = NULL;
  1809. if (!handle || !handle->handler || !handle->handler->private) {
  1810. SDE_ERROR("invalid encoder for the input event\n");
  1811. return;
  1812. }
  1813. drm_enc = (struct drm_encoder *)handle->handler->private;
  1814. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1815. SDE_ERROR("invalid parameters\n");
  1816. return;
  1817. }
  1818. priv = drm_enc->dev->dev_private;
  1819. sde_enc = to_sde_encoder_virt(drm_enc);
  1820. if (!sde_enc->crtc || (sde_enc->crtc->index
  1821. >= ARRAY_SIZE(priv->disp_thread))) {
  1822. SDE_DEBUG_ENC(sde_enc,
  1823. "invalid cached CRTC: %d or crtc index: %d\n",
  1824. sde_enc->crtc == NULL,
  1825. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1826. return;
  1827. }
  1828. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1829. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1830. kthread_queue_work(&disp_thread->worker,
  1831. &sde_enc->input_event_work);
  1832. }
  1833. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1834. {
  1835. struct sde_encoder_virt *sde_enc;
  1836. if (!drm_enc) {
  1837. SDE_ERROR("invalid encoder\n");
  1838. return;
  1839. }
  1840. sde_enc = to_sde_encoder_virt(drm_enc);
  1841. /* return early if there is no state change */
  1842. if (sde_enc->idle_pc_enabled == enable)
  1843. return;
  1844. sde_enc->idle_pc_enabled = enable;
  1845. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1846. SDE_EVT32(sde_enc->idle_pc_enabled);
  1847. }
  1848. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1849. u32 sw_event)
  1850. {
  1851. if (kthread_cancel_delayed_work_sync(
  1852. &sde_enc->delayed_off_work))
  1853. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1854. sw_event);
  1855. }
  1856. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1857. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1858. {
  1859. int ret = 0;
  1860. /* cancel delayed off work, if any */
  1861. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1862. mutex_lock(&sde_enc->rc_lock);
  1863. /* return if the resource control is already in ON state */
  1864. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1865. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1866. sw_event);
  1867. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1868. SDE_EVTLOG_FUNC_CASE1);
  1869. goto end;
  1870. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1871. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1872. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1873. sw_event, sde_enc->rc_state);
  1874. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1875. SDE_EVTLOG_ERROR);
  1876. goto end;
  1877. }
  1878. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1879. _sde_encoder_irq_control(drm_enc, true);
  1880. } else {
  1881. /* enable all the clks and resources */
  1882. ret = _sde_encoder_resource_control_helper(drm_enc,
  1883. true);
  1884. if (ret) {
  1885. SDE_ERROR_ENC(sde_enc,
  1886. "sw_event:%d, rc in state %d\n",
  1887. sw_event, sde_enc->rc_state);
  1888. SDE_EVT32(DRMID(drm_enc), sw_event,
  1889. sde_enc->rc_state,
  1890. SDE_EVTLOG_ERROR);
  1891. goto end;
  1892. }
  1893. _sde_encoder_update_rsc_client(drm_enc, true);
  1894. }
  1895. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1896. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1897. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1898. end:
  1899. mutex_unlock(&sde_enc->rc_lock);
  1900. return ret;
  1901. }
  1902. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1903. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1904. struct msm_drm_private *priv)
  1905. {
  1906. unsigned int lp, idle_pc_duration;
  1907. struct msm_drm_thread *disp_thread;
  1908. bool autorefresh_enabled = false;
  1909. if (!sde_enc->crtc) {
  1910. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1911. return -EINVAL;
  1912. }
  1913. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1914. SDE_ERROR("invalid crtc index :%u\n",
  1915. sde_enc->crtc->index);
  1916. return -EINVAL;
  1917. }
  1918. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1919. /*
  1920. * mutex lock is not used as this event happens at interrupt
  1921. * context. And locking is not required as, the other events
  1922. * like KICKOFF and STOP does a wait-for-idle before executing
  1923. * the resource_control
  1924. */
  1925. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1926. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1927. sw_event, sde_enc->rc_state);
  1928. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1929. SDE_EVTLOG_ERROR);
  1930. return -EINVAL;
  1931. }
  1932. /*
  1933. * schedule off work item only when there are no
  1934. * frames pending
  1935. */
  1936. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1937. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1938. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1939. SDE_EVTLOG_FUNC_CASE2);
  1940. return 0;
  1941. }
  1942. /* schedule delayed off work if autorefresh is disabled */
  1943. if (sde_enc->cur_master &&
  1944. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1945. autorefresh_enabled =
  1946. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1947. sde_enc->cur_master);
  1948. /* set idle timeout based on master connector's lp value */
  1949. if (sde_enc->cur_master)
  1950. lp = sde_connector_get_lp(
  1951. sde_enc->cur_master->connector);
  1952. else
  1953. lp = SDE_MODE_DPMS_ON;
  1954. if (lp == SDE_MODE_DPMS_LP2)
  1955. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1956. else
  1957. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1958. if (!autorefresh_enabled)
  1959. kthread_mod_delayed_work(
  1960. &disp_thread->worker,
  1961. &sde_enc->delayed_off_work,
  1962. msecs_to_jiffies(idle_pc_duration));
  1963. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1964. autorefresh_enabled,
  1965. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1966. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1967. sw_event);
  1968. return 0;
  1969. }
  1970. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1971. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1972. {
  1973. /* cancel delayed off work, if any */
  1974. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1975. mutex_lock(&sde_enc->rc_lock);
  1976. if (is_vid_mode &&
  1977. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1978. _sde_encoder_irq_control(drm_enc, true);
  1979. }
  1980. /* skip if is already OFF or IDLE, resources are off already */
  1981. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1982. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1983. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1984. sw_event, sde_enc->rc_state);
  1985. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1986. SDE_EVTLOG_FUNC_CASE3);
  1987. goto end;
  1988. }
  1989. /**
  1990. * IRQs are still enabled currently, which allows wait for
  1991. * VBLANK which RSC may require to correctly transition to OFF
  1992. */
  1993. _sde_encoder_update_rsc_client(drm_enc, false);
  1994. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1995. SDE_ENC_RC_STATE_PRE_OFF,
  1996. SDE_EVTLOG_FUNC_CASE3);
  1997. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1998. end:
  1999. mutex_unlock(&sde_enc->rc_lock);
  2000. return 0;
  2001. }
  2002. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2003. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2004. {
  2005. int ret = 0;
  2006. /* cancel vsync event work and timer */
  2007. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  2008. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  2009. del_timer_sync(&sde_enc->vsync_event_timer);
  2010. mutex_lock(&sde_enc->rc_lock);
  2011. /* return if the resource control is already in OFF state */
  2012. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2013. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2014. sw_event);
  2015. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2016. SDE_EVTLOG_FUNC_CASE4);
  2017. goto end;
  2018. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2019. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2020. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2021. sw_event, sde_enc->rc_state);
  2022. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2023. SDE_EVTLOG_ERROR);
  2024. ret = -EINVAL;
  2025. goto end;
  2026. }
  2027. /**
  2028. * expect to arrive here only if in either idle state or pre-off
  2029. * and in IDLE state the resources are already disabled
  2030. */
  2031. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2032. _sde_encoder_resource_control_helper(drm_enc, false);
  2033. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2034. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2035. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2036. end:
  2037. mutex_unlock(&sde_enc->rc_lock);
  2038. return ret;
  2039. }
  2040. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2041. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2042. {
  2043. int ret = 0;
  2044. /* cancel delayed off work, if any */
  2045. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2046. mutex_lock(&sde_enc->rc_lock);
  2047. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2048. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2049. sw_event);
  2050. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2051. SDE_EVTLOG_FUNC_CASE5);
  2052. goto end;
  2053. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2054. /* enable all the clks and resources */
  2055. ret = _sde_encoder_resource_control_helper(drm_enc,
  2056. true);
  2057. if (ret) {
  2058. SDE_ERROR_ENC(sde_enc,
  2059. "sw_event:%d, rc in state %d\n",
  2060. sw_event, sde_enc->rc_state);
  2061. SDE_EVT32(DRMID(drm_enc), sw_event,
  2062. sde_enc->rc_state,
  2063. SDE_EVTLOG_ERROR);
  2064. goto end;
  2065. }
  2066. _sde_encoder_update_rsc_client(drm_enc, true);
  2067. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2068. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2069. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2070. }
  2071. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2072. if (ret && ret != -EWOULDBLOCK) {
  2073. SDE_ERROR_ENC(sde_enc,
  2074. "wait for commit done returned %d\n",
  2075. ret);
  2076. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2077. ret, SDE_EVTLOG_ERROR);
  2078. ret = -EINVAL;
  2079. goto end;
  2080. }
  2081. _sde_encoder_irq_control(drm_enc, false);
  2082. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2083. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2084. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2085. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2086. end:
  2087. mutex_unlock(&sde_enc->rc_lock);
  2088. return ret;
  2089. }
  2090. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2091. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2092. {
  2093. int ret = 0;
  2094. mutex_lock(&sde_enc->rc_lock);
  2095. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2096. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2097. sw_event);
  2098. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2099. SDE_EVTLOG_FUNC_CASE5);
  2100. goto end;
  2101. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2102. SDE_ERROR_ENC(sde_enc,
  2103. "sw_event:%d, rc:%d !MODESET state\n",
  2104. sw_event, sde_enc->rc_state);
  2105. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2106. SDE_EVTLOG_ERROR);
  2107. ret = -EINVAL;
  2108. goto end;
  2109. }
  2110. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2111. _sde_encoder_irq_control(drm_enc, true);
  2112. _sde_encoder_update_rsc_client(drm_enc, true);
  2113. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2114. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2115. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2116. end:
  2117. mutex_unlock(&sde_enc->rc_lock);
  2118. return ret;
  2119. }
  2120. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2121. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2122. {
  2123. mutex_lock(&sde_enc->rc_lock);
  2124. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2125. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2126. sw_event, sde_enc->rc_state);
  2127. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2128. SDE_EVTLOG_ERROR);
  2129. goto end;
  2130. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  2131. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2132. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2133. sde_crtc_frame_pending(sde_enc->crtc),
  2134. SDE_EVTLOG_ERROR);
  2135. goto end;
  2136. }
  2137. if (is_vid_mode) {
  2138. _sde_encoder_irq_control(drm_enc, false);
  2139. } else {
  2140. /* disable all the clks and resources */
  2141. _sde_encoder_update_rsc_client(drm_enc, false);
  2142. _sde_encoder_resource_control_helper(drm_enc, false);
  2143. }
  2144. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2145. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2146. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2147. end:
  2148. mutex_unlock(&sde_enc->rc_lock);
  2149. return 0;
  2150. }
  2151. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2152. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2153. struct msm_drm_private *priv, bool is_vid_mode)
  2154. {
  2155. bool autorefresh_enabled = false;
  2156. struct msm_drm_thread *disp_thread;
  2157. int ret = 0;
  2158. if (!sde_enc->crtc ||
  2159. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2160. SDE_DEBUG_ENC(sde_enc,
  2161. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2162. sde_enc->crtc == NULL,
  2163. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2164. sw_event);
  2165. return -EINVAL;
  2166. }
  2167. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2168. mutex_lock(&sde_enc->rc_lock);
  2169. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2170. if (sde_enc->cur_master &&
  2171. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2172. autorefresh_enabled =
  2173. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2174. sde_enc->cur_master);
  2175. if (autorefresh_enabled) {
  2176. SDE_DEBUG_ENC(sde_enc,
  2177. "not handling early wakeup since auto refresh is enabled\n");
  2178. goto end;
  2179. }
  2180. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2181. kthread_mod_delayed_work(&disp_thread->worker,
  2182. &sde_enc->delayed_off_work,
  2183. msecs_to_jiffies(
  2184. IDLE_POWERCOLLAPSE_DURATION));
  2185. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2186. /* enable all the clks and resources */
  2187. ret = _sde_encoder_resource_control_helper(drm_enc,
  2188. true);
  2189. if (ret) {
  2190. SDE_ERROR_ENC(sde_enc,
  2191. "sw_event:%d, rc in state %d\n",
  2192. sw_event, sde_enc->rc_state);
  2193. SDE_EVT32(DRMID(drm_enc), sw_event,
  2194. sde_enc->rc_state,
  2195. SDE_EVTLOG_ERROR);
  2196. goto end;
  2197. }
  2198. _sde_encoder_update_rsc_client(drm_enc, true);
  2199. /*
  2200. * In some cases, commit comes with slight delay
  2201. * (> 80 ms)after early wake up, prevent clock switch
  2202. * off to avoid jank in next update. So, increase the
  2203. * command mode idle timeout sufficiently to prevent
  2204. * such case.
  2205. */
  2206. kthread_mod_delayed_work(&disp_thread->worker,
  2207. &sde_enc->delayed_off_work,
  2208. msecs_to_jiffies(
  2209. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2210. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2211. }
  2212. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2213. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2214. end:
  2215. mutex_unlock(&sde_enc->rc_lock);
  2216. return ret;
  2217. }
  2218. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2219. u32 sw_event)
  2220. {
  2221. struct sde_encoder_virt *sde_enc;
  2222. struct msm_drm_private *priv;
  2223. int ret = 0;
  2224. bool is_vid_mode = false;
  2225. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2226. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2227. sw_event);
  2228. return -EINVAL;
  2229. }
  2230. sde_enc = to_sde_encoder_virt(drm_enc);
  2231. priv = drm_enc->dev->dev_private;
  2232. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2233. is_vid_mode = true;
  2234. /*
  2235. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2236. * events and return early for other events (ie wb display).
  2237. */
  2238. if (!sde_enc->idle_pc_enabled &&
  2239. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2240. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2241. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2242. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2243. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2244. return 0;
  2245. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2246. sw_event, sde_enc->idle_pc_enabled);
  2247. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2248. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2249. switch (sw_event) {
  2250. case SDE_ENC_RC_EVENT_KICKOFF:
  2251. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2252. is_vid_mode);
  2253. break;
  2254. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2255. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2256. priv);
  2257. break;
  2258. case SDE_ENC_RC_EVENT_PRE_STOP:
  2259. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2260. is_vid_mode);
  2261. break;
  2262. case SDE_ENC_RC_EVENT_STOP:
  2263. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2264. break;
  2265. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2266. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2267. break;
  2268. case SDE_ENC_RC_EVENT_POST_MODESET:
  2269. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2270. break;
  2271. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2272. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2273. is_vid_mode);
  2274. break;
  2275. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2276. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2277. priv, is_vid_mode);
  2278. break;
  2279. default:
  2280. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2281. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2282. break;
  2283. }
  2284. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2285. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2286. return ret;
  2287. }
  2288. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2289. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  2290. {
  2291. int i = 0;
  2292. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2293. if (intf_mode == INTF_MODE_CMD)
  2294. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2295. else if (intf_mode == INTF_MODE_VIDEO)
  2296. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2297. _sde_encoder_update_rsc_client(drm_enc, true);
  2298. if (intf_mode == INTF_MODE_CMD) {
  2299. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2300. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2301. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2302. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2303. msm_is_mode_seamless_poms(adj_mode),
  2304. SDE_EVTLOG_FUNC_CASE1);
  2305. } else if (intf_mode == INTF_MODE_VIDEO) {
  2306. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2307. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2308. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2309. msm_is_mode_seamless_poms(adj_mode),
  2310. SDE_EVTLOG_FUNC_CASE2);
  2311. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2312. }
  2313. }
  2314. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2315. struct drm_display_mode *mode,
  2316. struct drm_display_mode *adj_mode)
  2317. {
  2318. struct sde_encoder_virt *sde_enc;
  2319. struct msm_drm_private *priv;
  2320. struct sde_kms *sde_kms;
  2321. struct list_head *connector_list;
  2322. struct drm_connector *conn = NULL, *conn_iter;
  2323. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  2324. struct sde_rm_hw_request request_hw;
  2325. enum sde_intf_mode intf_mode;
  2326. bool is_cmd_mode = false;
  2327. int i = 0, ret;
  2328. if (!drm_enc) {
  2329. SDE_ERROR("invalid encoder\n");
  2330. return;
  2331. }
  2332. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2333. SDE_ERROR("power resource is not enabled\n");
  2334. return;
  2335. }
  2336. sde_enc = to_sde_encoder_virt(drm_enc);
  2337. SDE_DEBUG_ENC(sde_enc, "\n");
  2338. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2339. is_cmd_mode = true;
  2340. priv = drm_enc->dev->dev_private;
  2341. sde_kms = to_sde_kms(priv->kms);
  2342. connector_list = &sde_kms->dev->mode_config.connector_list;
  2343. SDE_EVT32(DRMID(drm_enc));
  2344. /*
  2345. * cache the crtc in sde_enc on enable for duration of use case
  2346. * for correctly servicing asynchronous irq events and timers
  2347. */
  2348. if (!drm_enc->crtc) {
  2349. SDE_ERROR("invalid crtc\n");
  2350. return;
  2351. }
  2352. sde_enc->crtc = drm_enc->crtc;
  2353. list_for_each_entry(conn_iter, connector_list, head)
  2354. if (conn_iter->encoder == drm_enc)
  2355. conn = conn_iter;
  2356. if (!conn) {
  2357. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2358. return;
  2359. } else if (!conn->state) {
  2360. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2361. return;
  2362. }
  2363. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2364. /* store the mode_info */
  2365. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2366. /* release resources before seamless mode change */
  2367. if (msm_is_mode_seamless_dms(adj_mode) ||
  2368. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2369. is_cmd_mode)) {
  2370. /* restore resource state before releasing them */
  2371. ret = sde_encoder_resource_control(drm_enc,
  2372. SDE_ENC_RC_EVENT_PRE_MODESET);
  2373. if (ret) {
  2374. SDE_ERROR_ENC(sde_enc,
  2375. "sde resource control failed: %d\n",
  2376. ret);
  2377. return;
  2378. }
  2379. /*
  2380. * Disable dsc before switch the mode and after pre_modeset,
  2381. * to guarantee that previous kickoff finished.
  2382. */
  2383. _sde_encoder_dsc_disable(sde_enc);
  2384. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  2385. _sde_encoder_modeset_helper_locked(drm_enc,
  2386. SDE_ENC_RC_EVENT_PRE_MODESET);
  2387. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  2388. }
  2389. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2390. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2391. conn->state, false);
  2392. if (ret) {
  2393. SDE_ERROR_ENC(sde_enc,
  2394. "failed to reserve hw resources, %d\n", ret);
  2395. return;
  2396. }
  2397. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2398. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2399. sde_enc->hw_pp[i] = NULL;
  2400. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2401. break;
  2402. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2403. }
  2404. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2405. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2406. if (phys) {
  2407. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2408. SDE_HW_BLK_QDSS);
  2409. for (i = 0; i < QDSS_MAX; i++) {
  2410. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2411. phys->hw_qdss =
  2412. (struct sde_hw_qdss *)qdss_iter.hw;
  2413. break;
  2414. }
  2415. }
  2416. }
  2417. }
  2418. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2419. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2420. sde_enc->hw_dsc[i] = NULL;
  2421. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2422. break;
  2423. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2424. }
  2425. /* Get PP for DSC configuration */
  2426. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2427. sde_enc->hw_dsc_pp[i] = NULL;
  2428. if (!sde_enc->hw_dsc[i])
  2429. continue;
  2430. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2431. request_hw.type = SDE_HW_BLK_PINGPONG;
  2432. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2433. break;
  2434. sde_enc->hw_dsc_pp[i] =
  2435. (struct sde_hw_pingpong *) request_hw.hw;
  2436. }
  2437. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2438. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2439. if (phys) {
  2440. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  2441. SDE_ERROR_ENC(sde_enc,
  2442. "invalid pingpong block for the encoder\n");
  2443. return;
  2444. }
  2445. phys->hw_pp = sde_enc->hw_pp[i];
  2446. phys->connector = conn->state->connector;
  2447. if (phys->ops.mode_set)
  2448. phys->ops.mode_set(phys, mode, adj_mode);
  2449. }
  2450. }
  2451. /* update resources after seamless mode change */
  2452. if (msm_is_mode_seamless_dms(adj_mode) ||
  2453. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2454. is_cmd_mode))
  2455. sde_encoder_resource_control(&sde_enc->base,
  2456. SDE_ENC_RC_EVENT_POST_MODESET);
  2457. else if (msm_is_mode_seamless_poms(adj_mode))
  2458. _sde_encoder_modeset_helper_locked(drm_enc,
  2459. SDE_ENC_RC_EVENT_POST_MODESET);
  2460. }
  2461. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2462. {
  2463. struct sde_encoder_virt *sde_enc;
  2464. struct sde_encoder_phys *phys;
  2465. int i;
  2466. if (!drm_enc) {
  2467. SDE_ERROR("invalid parameters\n");
  2468. return;
  2469. }
  2470. sde_enc = to_sde_encoder_virt(drm_enc);
  2471. if (!sde_enc) {
  2472. SDE_ERROR("invalid sde encoder\n");
  2473. return;
  2474. }
  2475. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2476. phys = sde_enc->phys_encs[i];
  2477. if (phys && phys->ops.control_te)
  2478. phys->ops.control_te(phys, enable);
  2479. }
  2480. }
  2481. static int _sde_encoder_input_connect(struct input_handler *handler,
  2482. struct input_dev *dev, const struct input_device_id *id)
  2483. {
  2484. struct input_handle *handle;
  2485. int rc = 0;
  2486. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2487. if (!handle)
  2488. return -ENOMEM;
  2489. handle->dev = dev;
  2490. handle->handler = handler;
  2491. handle->name = handler->name;
  2492. rc = input_register_handle(handle);
  2493. if (rc) {
  2494. pr_err("failed to register input handle\n");
  2495. goto error;
  2496. }
  2497. rc = input_open_device(handle);
  2498. if (rc) {
  2499. pr_err("failed to open input device\n");
  2500. goto error_unregister;
  2501. }
  2502. return 0;
  2503. error_unregister:
  2504. input_unregister_handle(handle);
  2505. error:
  2506. kfree(handle);
  2507. return rc;
  2508. }
  2509. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2510. {
  2511. input_close_device(handle);
  2512. input_unregister_handle(handle);
  2513. kfree(handle);
  2514. }
  2515. /**
  2516. * Structure for specifying event parameters on which to receive callbacks.
  2517. * This structure will trigger a callback in case of a touch event (specified by
  2518. * EV_ABS) where there is a change in X and Y coordinates,
  2519. */
  2520. static const struct input_device_id sde_input_ids[] = {
  2521. {
  2522. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2523. .evbit = { BIT_MASK(EV_ABS) },
  2524. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2525. BIT_MASK(ABS_MT_POSITION_X) |
  2526. BIT_MASK(ABS_MT_POSITION_Y) },
  2527. },
  2528. { },
  2529. };
  2530. static int _sde_encoder_input_handler_register(
  2531. struct input_handler *input_handler)
  2532. {
  2533. int rc = 0;
  2534. rc = input_register_handler(input_handler);
  2535. if (rc) {
  2536. pr_err("input_register_handler failed, rc= %d\n", rc);
  2537. kfree(input_handler);
  2538. return rc;
  2539. }
  2540. return rc;
  2541. }
  2542. static int _sde_encoder_input_handler(
  2543. struct sde_encoder_virt *sde_enc)
  2544. {
  2545. struct input_handler *input_handler = NULL;
  2546. int rc = 0;
  2547. if (sde_enc->input_handler) {
  2548. SDE_ERROR_ENC(sde_enc,
  2549. "input_handle is active. unexpected\n");
  2550. return -EINVAL;
  2551. }
  2552. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2553. if (!input_handler)
  2554. return -ENOMEM;
  2555. input_handler->event = sde_encoder_input_event_handler;
  2556. input_handler->connect = _sde_encoder_input_connect;
  2557. input_handler->disconnect = _sde_encoder_input_disconnect;
  2558. input_handler->name = "sde";
  2559. input_handler->id_table = sde_input_ids;
  2560. input_handler->private = sde_enc;
  2561. sde_enc->input_handler = input_handler;
  2562. return rc;
  2563. }
  2564. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2565. {
  2566. struct sde_encoder_virt *sde_enc = NULL;
  2567. struct msm_drm_private *priv;
  2568. struct sde_kms *sde_kms;
  2569. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2570. SDE_ERROR("invalid parameters\n");
  2571. return;
  2572. }
  2573. priv = drm_enc->dev->dev_private;
  2574. sde_kms = to_sde_kms(priv->kms);
  2575. if (!sde_kms) {
  2576. SDE_ERROR("invalid sde_kms\n");
  2577. return;
  2578. }
  2579. sde_enc = to_sde_encoder_virt(drm_enc);
  2580. if (!sde_enc || !sde_enc->cur_master) {
  2581. SDE_DEBUG("invalid sde encoder/master\n");
  2582. return;
  2583. }
  2584. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2585. sde_enc->cur_master->hw_mdptop &&
  2586. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2587. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2588. sde_enc->cur_master->hw_mdptop);
  2589. if (sde_enc->cur_master->hw_mdptop &&
  2590. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2591. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2592. sde_enc->cur_master->hw_mdptop,
  2593. sde_kms->catalog);
  2594. if (sde_enc->cur_master->hw_ctl &&
  2595. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2596. !sde_enc->cur_master->cont_splash_enabled)
  2597. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2598. sde_enc->cur_master->hw_ctl,
  2599. &sde_enc->cur_master->intf_cfg_v1);
  2600. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2601. sde_encoder_control_te(drm_enc, true);
  2602. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2603. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2604. }
  2605. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2606. {
  2607. struct sde_encoder_virt *sde_enc = NULL;
  2608. int i;
  2609. if (!drm_enc) {
  2610. SDE_ERROR("invalid encoder\n");
  2611. return;
  2612. }
  2613. sde_enc = to_sde_encoder_virt(drm_enc);
  2614. if (!sde_enc->cur_master) {
  2615. SDE_DEBUG("virt encoder has no master\n");
  2616. return;
  2617. }
  2618. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2619. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2620. sde_enc->idle_pc_restore = true;
  2621. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2622. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2623. if (!phys)
  2624. continue;
  2625. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2626. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2627. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2628. phys->ops.restore(phys);
  2629. }
  2630. if (sde_enc->cur_master->ops.restore)
  2631. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2632. _sde_encoder_virt_enable_helper(drm_enc);
  2633. }
  2634. static void sde_encoder_off_work(struct kthread_work *work)
  2635. {
  2636. struct sde_encoder_virt *sde_enc = container_of(work,
  2637. struct sde_encoder_virt, delayed_off_work.work);
  2638. struct drm_encoder *drm_enc;
  2639. if (!sde_enc) {
  2640. SDE_ERROR("invalid sde encoder\n");
  2641. return;
  2642. }
  2643. drm_enc = &sde_enc->base;
  2644. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2645. sde_encoder_idle_request(drm_enc);
  2646. SDE_ATRACE_END("sde_encoder_off_work");
  2647. }
  2648. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2649. {
  2650. struct sde_encoder_virt *sde_enc = NULL;
  2651. int i, ret = 0;
  2652. struct msm_compression_info *comp_info = NULL;
  2653. struct drm_display_mode *cur_mode = NULL;
  2654. struct msm_display_info *disp_info;
  2655. if (!drm_enc) {
  2656. SDE_ERROR("invalid encoder\n");
  2657. return;
  2658. }
  2659. sde_enc = to_sde_encoder_virt(drm_enc);
  2660. disp_info = &sde_enc->disp_info;
  2661. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2662. SDE_ERROR("power resource is not enabled\n");
  2663. return;
  2664. }
  2665. if (drm_enc->crtc && !sde_enc->crtc)
  2666. sde_enc->crtc = drm_enc->crtc;
  2667. comp_info = &sde_enc->mode_info.comp_info;
  2668. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2669. SDE_DEBUG_ENC(sde_enc, "\n");
  2670. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2671. sde_enc->cur_master = NULL;
  2672. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2673. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2674. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2675. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2676. sde_enc->cur_master = phys;
  2677. break;
  2678. }
  2679. }
  2680. if (!sde_enc->cur_master) {
  2681. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2682. return;
  2683. }
  2684. /* register input handler if not already registered */
  2685. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2686. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2687. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2688. ret = _sde_encoder_input_handler_register(
  2689. sde_enc->input_handler);
  2690. if (ret)
  2691. SDE_ERROR(
  2692. "input handler registration failed, rc = %d\n", ret);
  2693. }
  2694. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2695. || msm_is_mode_seamless_dms(cur_mode)
  2696. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2697. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2698. sde_encoder_off_work);
  2699. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2700. if (ret) {
  2701. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2702. ret);
  2703. return;
  2704. }
  2705. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2706. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2707. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2708. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2709. if (!phys)
  2710. continue;
  2711. phys->comp_type = comp_info->comp_type;
  2712. phys->comp_ratio = comp_info->comp_ratio;
  2713. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2714. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2715. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2716. phys->dsc_extra_pclk_cycle_cnt =
  2717. comp_info->dsc_info.pclk_per_line;
  2718. phys->dsc_extra_disp_width =
  2719. comp_info->dsc_info.extra_width;
  2720. }
  2721. if (phys != sde_enc->cur_master) {
  2722. /**
  2723. * on DMS request, the encoder will be enabled
  2724. * already. Invoke restore to reconfigure the
  2725. * new mode.
  2726. */
  2727. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2728. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2729. phys->ops.restore)
  2730. phys->ops.restore(phys);
  2731. else if (phys->ops.enable)
  2732. phys->ops.enable(phys);
  2733. }
  2734. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2735. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2736. phys->ops.setup_misr(phys, true,
  2737. sde_enc->misr_frame_count);
  2738. }
  2739. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2740. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2741. sde_enc->cur_master->ops.restore)
  2742. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2743. else if (sde_enc->cur_master->ops.enable)
  2744. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2745. _sde_encoder_virt_enable_helper(drm_enc);
  2746. }
  2747. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2748. {
  2749. struct sde_encoder_virt *sde_enc = NULL;
  2750. struct msm_drm_private *priv;
  2751. struct sde_kms *sde_kms;
  2752. enum sde_intf_mode intf_mode;
  2753. int i = 0;
  2754. if (!drm_enc) {
  2755. SDE_ERROR("invalid encoder\n");
  2756. return;
  2757. } else if (!drm_enc->dev) {
  2758. SDE_ERROR("invalid dev\n");
  2759. return;
  2760. } else if (!drm_enc->dev->dev_private) {
  2761. SDE_ERROR("invalid dev_private\n");
  2762. return;
  2763. }
  2764. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2765. SDE_ERROR("power resource is not enabled\n");
  2766. return;
  2767. }
  2768. sde_enc = to_sde_encoder_virt(drm_enc);
  2769. SDE_DEBUG_ENC(sde_enc, "\n");
  2770. priv = drm_enc->dev->dev_private;
  2771. sde_kms = to_sde_kms(priv->kms);
  2772. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2773. SDE_EVT32(DRMID(drm_enc));
  2774. /* wait for idle */
  2775. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2776. if (sde_enc->input_handler &&
  2777. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2778. input_unregister_handler(sde_enc->input_handler);
  2779. /*
  2780. * For primary command mode and video mode encoders, execute the
  2781. * resource control pre-stop operations before the physical encoders
  2782. * are disabled, to allow the rsc to transition its states properly.
  2783. *
  2784. * For other encoder types, rsc should not be enabled until after
  2785. * they have been fully disabled, so delay the pre-stop operations
  2786. * until after the physical disable calls have returned.
  2787. */
  2788. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2789. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2790. sde_encoder_resource_control(drm_enc,
  2791. SDE_ENC_RC_EVENT_PRE_STOP);
  2792. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2793. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2794. if (phys && phys->ops.disable)
  2795. phys->ops.disable(phys);
  2796. }
  2797. } else {
  2798. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2799. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2800. if (phys && phys->ops.disable)
  2801. phys->ops.disable(phys);
  2802. }
  2803. sde_encoder_resource_control(drm_enc,
  2804. SDE_ENC_RC_EVENT_PRE_STOP);
  2805. }
  2806. /*
  2807. * disable dsc after the transfer is complete (for command mode)
  2808. * and after physical encoder is disabled, to make sure timing
  2809. * engine is already disabled (for video mode).
  2810. */
  2811. _sde_encoder_dsc_disable(sde_enc);
  2812. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2813. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2814. if (sde_enc->phys_encs[i]) {
  2815. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2816. sde_enc->phys_encs[i]->connector = NULL;
  2817. }
  2818. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2819. }
  2820. sde_enc->cur_master = NULL;
  2821. /*
  2822. * clear the cached crtc in sde_enc on use case finish, after all the
  2823. * outstanding events and timers have been completed
  2824. */
  2825. sde_enc->crtc = NULL;
  2826. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2827. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2828. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2829. }
  2830. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2831. struct sde_encoder_phys_wb *wb_enc)
  2832. {
  2833. struct sde_encoder_virt *sde_enc;
  2834. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2835. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2836. if (wb_enc) {
  2837. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2838. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2839. false, phys_enc->hw_pp->idx);
  2840. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2841. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2842. phys_enc->hw_ctl,
  2843. wb_enc->hw_wb->idx, true);
  2844. }
  2845. } else {
  2846. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2847. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2848. phys_enc->hw_intf, false,
  2849. phys_enc->hw_pp->idx);
  2850. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2851. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2852. phys_enc->hw_ctl,
  2853. phys_enc->hw_intf->idx, true);
  2854. }
  2855. }
  2856. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2857. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2858. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2859. phys_enc->hw_pp->merge_3d)
  2860. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2861. phys_enc->hw_ctl,
  2862. phys_enc->hw_pp->merge_3d->idx, true);
  2863. }
  2864. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2865. phys_enc->hw_pp) {
  2866. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2867. false, phys_enc->hw_pp->idx);
  2868. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2869. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2870. phys_enc->hw_ctl,
  2871. phys_enc->hw_cdm->idx, true);
  2872. }
  2873. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2874. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2875. phys_enc->hw_ctl->ops.reset_post_disable)
  2876. phys_enc->hw_ctl->ops.reset_post_disable(
  2877. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2878. phys_enc->hw_pp->merge_3d ?
  2879. phys_enc->hw_pp->merge_3d->idx : 0);
  2880. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2881. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2882. }
  2883. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2884. enum sde_intf_type type, u32 controller_id)
  2885. {
  2886. int i = 0;
  2887. for (i = 0; i < catalog->intf_count; i++) {
  2888. if (catalog->intf[i].type == type
  2889. && catalog->intf[i].controller_id == controller_id) {
  2890. return catalog->intf[i].id;
  2891. }
  2892. }
  2893. return INTF_MAX;
  2894. }
  2895. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2896. enum sde_intf_type type, u32 controller_id)
  2897. {
  2898. if (controller_id < catalog->wb_count)
  2899. return catalog->wb[controller_id].id;
  2900. return WB_MAX;
  2901. }
  2902. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2903. struct drm_crtc *crtc)
  2904. {
  2905. struct sde_hw_uidle *uidle;
  2906. struct sde_uidle_cntr cntr;
  2907. struct sde_uidle_status status;
  2908. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2909. pr_err("invalid params %d %d\n",
  2910. !sde_kms, !crtc);
  2911. return;
  2912. }
  2913. /* check if perf counters are enabled and setup */
  2914. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2915. return;
  2916. uidle = sde_kms->hw_uidle;
  2917. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2918. && uidle->ops.uidle_get_status) {
  2919. uidle->ops.uidle_get_status(uidle, &status);
  2920. trace_sde_perf_uidle_status(
  2921. crtc->base.id,
  2922. status.uidle_danger_status_0,
  2923. status.uidle_danger_status_1,
  2924. status.uidle_safe_status_0,
  2925. status.uidle_safe_status_1,
  2926. status.uidle_idle_status_0,
  2927. status.uidle_idle_status_1,
  2928. status.uidle_fal_status_0,
  2929. status.uidle_fal_status_1,
  2930. status.uidle_status,
  2931. status.uidle_en_fal10);
  2932. }
  2933. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2934. && uidle->ops.uidle_get_cntr) {
  2935. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2936. trace_sde_perf_uidle_cntr(
  2937. crtc->base.id,
  2938. cntr.fal1_gate_cntr,
  2939. cntr.fal10_gate_cntr,
  2940. cntr.fal_wait_gate_cntr,
  2941. cntr.fal1_num_transitions_cntr,
  2942. cntr.fal10_num_transitions_cntr,
  2943. cntr.min_gate_cntr,
  2944. cntr.max_gate_cntr);
  2945. }
  2946. }
  2947. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2948. struct sde_encoder_phys *phy_enc)
  2949. {
  2950. struct sde_encoder_virt *sde_enc = NULL;
  2951. unsigned long lock_flags;
  2952. if (!drm_enc || !phy_enc)
  2953. return;
  2954. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2955. sde_enc = to_sde_encoder_virt(drm_enc);
  2956. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2957. if (sde_enc->crtc_vblank_cb)
  2958. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2959. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2960. if (phy_enc->sde_kms &&
  2961. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2962. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2963. atomic_inc(&phy_enc->vsync_cnt);
  2964. SDE_ATRACE_END("encoder_vblank_callback");
  2965. }
  2966. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2967. struct sde_encoder_phys *phy_enc)
  2968. {
  2969. if (!phy_enc)
  2970. return;
  2971. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2972. atomic_inc(&phy_enc->underrun_cnt);
  2973. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2974. trace_sde_encoder_underrun(DRMID(drm_enc),
  2975. atomic_read(&phy_enc->underrun_cnt));
  2976. SDE_DBG_CTRL("stop_ftrace");
  2977. SDE_DBG_CTRL("panic_underrun");
  2978. SDE_ATRACE_END("encoder_underrun_callback");
  2979. }
  2980. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2981. void (*vbl_cb)(void *), void *vbl_data)
  2982. {
  2983. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2984. unsigned long lock_flags;
  2985. bool enable;
  2986. int i;
  2987. enable = vbl_cb ? true : false;
  2988. if (!drm_enc) {
  2989. SDE_ERROR("invalid encoder\n");
  2990. return;
  2991. }
  2992. SDE_DEBUG_ENC(sde_enc, "\n");
  2993. SDE_EVT32(DRMID(drm_enc), enable);
  2994. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2995. sde_enc->crtc_vblank_cb = vbl_cb;
  2996. sde_enc->crtc_vblank_cb_data = vbl_data;
  2997. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2998. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2999. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3000. if (phys && phys->ops.control_vblank_irq)
  3001. phys->ops.control_vblank_irq(phys, enable);
  3002. }
  3003. sde_enc->vblank_enabled = enable;
  3004. }
  3005. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3006. void (*frame_event_cb)(void *, u32 event),
  3007. struct drm_crtc *crtc)
  3008. {
  3009. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3010. unsigned long lock_flags;
  3011. bool enable;
  3012. enable = frame_event_cb ? true : false;
  3013. if (!drm_enc) {
  3014. SDE_ERROR("invalid encoder\n");
  3015. return;
  3016. }
  3017. SDE_DEBUG_ENC(sde_enc, "\n");
  3018. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3019. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3020. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3021. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3022. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3023. }
  3024. static void sde_encoder_frame_done_callback(
  3025. struct drm_encoder *drm_enc,
  3026. struct sde_encoder_phys *ready_phys, u32 event)
  3027. {
  3028. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3029. unsigned int i;
  3030. bool trigger = true;
  3031. bool is_cmd_mode = false;
  3032. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3033. if (!drm_enc || !sde_enc->cur_master) {
  3034. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  3035. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  3036. return;
  3037. }
  3038. sde_enc->crtc_frame_event_cb_data.connector =
  3039. sde_enc->cur_master->connector;
  3040. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3041. is_cmd_mode = true;
  3042. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3043. | SDE_ENCODER_FRAME_EVENT_ERROR
  3044. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  3045. if (ready_phys->connector)
  3046. topology = sde_connector_get_topology_name(
  3047. ready_phys->connector);
  3048. /* One of the physical encoders has become idle */
  3049. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3050. if (sde_enc->phys_encs[i] == ready_phys) {
  3051. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3052. atomic_read(&sde_enc->frame_done_cnt[i]));
  3053. if (!atomic_add_unless(
  3054. &sde_enc->frame_done_cnt[i], 1, 1)) {
  3055. SDE_EVT32(DRMID(drm_enc), event,
  3056. ready_phys->intf_idx,
  3057. SDE_EVTLOG_ERROR);
  3058. SDE_ERROR_ENC(sde_enc,
  3059. "intf idx:%d, event:%d\n",
  3060. ready_phys->intf_idx, event);
  3061. return;
  3062. }
  3063. }
  3064. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3065. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3066. trigger = false;
  3067. }
  3068. if (trigger) {
  3069. sde_encoder_resource_control(drm_enc,
  3070. SDE_ENC_RC_EVENT_FRAME_DONE);
  3071. if (sde_enc->crtc_frame_event_cb)
  3072. sde_enc->crtc_frame_event_cb(
  3073. &sde_enc->crtc_frame_event_cb_data,
  3074. event);
  3075. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3076. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3077. }
  3078. } else if (sde_enc->crtc_frame_event_cb) {
  3079. if (!is_cmd_mode)
  3080. sde_encoder_resource_control(drm_enc,
  3081. SDE_ENC_RC_EVENT_FRAME_DONE);
  3082. sde_enc->crtc_frame_event_cb(
  3083. &sde_enc->crtc_frame_event_cb_data, event);
  3084. }
  3085. }
  3086. static void sde_encoder_get_qsync_fps_callback(
  3087. struct drm_encoder *drm_enc,
  3088. u32 *qsync_fps)
  3089. {
  3090. struct msm_display_info *disp_info;
  3091. struct sde_encoder_virt *sde_enc;
  3092. if (!qsync_fps)
  3093. return;
  3094. *qsync_fps = 0;
  3095. if (!drm_enc) {
  3096. SDE_ERROR("invalid drm encoder\n");
  3097. return;
  3098. }
  3099. sde_enc = to_sde_encoder_virt(drm_enc);
  3100. disp_info = &sde_enc->disp_info;
  3101. *qsync_fps = disp_info->qsync_min_fps;
  3102. }
  3103. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3104. {
  3105. struct sde_encoder_virt *sde_enc;
  3106. if (!drm_enc) {
  3107. SDE_ERROR("invalid drm encoder\n");
  3108. return -EINVAL;
  3109. }
  3110. sde_enc = to_sde_encoder_virt(drm_enc);
  3111. sde_encoder_resource_control(&sde_enc->base,
  3112. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3113. return 0;
  3114. }
  3115. /**
  3116. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3117. * drm_enc: Pointer to drm encoder structure
  3118. * phys: Pointer to physical encoder structure
  3119. * extra_flush: Additional bit mask to include in flush trigger
  3120. */
  3121. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3122. struct sde_encoder_phys *phys,
  3123. struct sde_ctl_flush_cfg *extra_flush)
  3124. {
  3125. struct sde_hw_ctl *ctl;
  3126. unsigned long lock_flags;
  3127. struct sde_encoder_virt *sde_enc;
  3128. int pend_ret_fence_cnt;
  3129. struct sde_connector *c_conn;
  3130. if (!drm_enc || !phys) {
  3131. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3132. !drm_enc, !phys);
  3133. return;
  3134. }
  3135. sde_enc = to_sde_encoder_virt(drm_enc);
  3136. c_conn = to_sde_connector(phys->connector);
  3137. if (!phys->hw_pp) {
  3138. SDE_ERROR("invalid pingpong hw\n");
  3139. return;
  3140. }
  3141. ctl = phys->hw_ctl;
  3142. if (!ctl || !phys->ops.trigger_flush) {
  3143. SDE_ERROR("missing ctl/trigger cb\n");
  3144. return;
  3145. }
  3146. if (phys->split_role == ENC_ROLE_SKIP) {
  3147. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3148. "skip flush pp%d ctl%d\n",
  3149. phys->hw_pp->idx - PINGPONG_0,
  3150. ctl->idx - CTL_0);
  3151. return;
  3152. }
  3153. /* update pending counts and trigger kickoff ctl flush atomically */
  3154. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3155. if (phys->ops.is_master && phys->ops.is_master(phys))
  3156. atomic_inc(&phys->pending_retire_fence_cnt);
  3157. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3158. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3159. ctl->ops.update_bitmask_periph) {
  3160. /* perform peripheral flush on every frame update for dp dsc */
  3161. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3162. phys->comp_ratio && c_conn->ops.update_pps) {
  3163. c_conn->ops.update_pps(phys->connector, NULL,
  3164. c_conn->display);
  3165. ctl->ops.update_bitmask_periph(ctl,
  3166. phys->hw_intf->idx, 1);
  3167. }
  3168. if (sde_enc->dynamic_hdr_updated)
  3169. ctl->ops.update_bitmask_periph(ctl,
  3170. phys->hw_intf->idx, 1);
  3171. }
  3172. if ((extra_flush && extra_flush->pending_flush_mask)
  3173. && ctl->ops.update_pending_flush)
  3174. ctl->ops.update_pending_flush(ctl, extra_flush);
  3175. phys->ops.trigger_flush(phys);
  3176. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3177. if (ctl->ops.get_pending_flush) {
  3178. struct sde_ctl_flush_cfg pending_flush = {0,};
  3179. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3180. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3181. ctl->idx - CTL_0,
  3182. pending_flush.pending_flush_mask,
  3183. pend_ret_fence_cnt);
  3184. } else {
  3185. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3186. ctl->idx - CTL_0,
  3187. pend_ret_fence_cnt);
  3188. }
  3189. }
  3190. /**
  3191. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3192. * phys: Pointer to physical encoder structure
  3193. */
  3194. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3195. {
  3196. struct sde_hw_ctl *ctl;
  3197. struct sde_encoder_virt *sde_enc;
  3198. if (!phys) {
  3199. SDE_ERROR("invalid argument(s)\n");
  3200. return;
  3201. }
  3202. if (!phys->hw_pp) {
  3203. SDE_ERROR("invalid pingpong hw\n");
  3204. return;
  3205. }
  3206. if (!phys->parent) {
  3207. SDE_ERROR("invalid parent\n");
  3208. return;
  3209. }
  3210. /* avoid ctrl start for encoder in clone mode */
  3211. if (phys->in_clone_mode)
  3212. return;
  3213. ctl = phys->hw_ctl;
  3214. sde_enc = to_sde_encoder_virt(phys->parent);
  3215. if (phys->split_role == ENC_ROLE_SKIP) {
  3216. SDE_DEBUG_ENC(sde_enc,
  3217. "skip start pp%d ctl%d\n",
  3218. phys->hw_pp->idx - PINGPONG_0,
  3219. ctl->idx - CTL_0);
  3220. return;
  3221. }
  3222. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3223. phys->ops.trigger_start(phys);
  3224. }
  3225. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3226. {
  3227. struct sde_hw_ctl *ctl;
  3228. if (!phys_enc) {
  3229. SDE_ERROR("invalid encoder\n");
  3230. return;
  3231. }
  3232. ctl = phys_enc->hw_ctl;
  3233. if (ctl && ctl->ops.trigger_flush)
  3234. ctl->ops.trigger_flush(ctl);
  3235. }
  3236. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3237. {
  3238. struct sde_hw_ctl *ctl;
  3239. if (!phys_enc) {
  3240. SDE_ERROR("invalid encoder\n");
  3241. return;
  3242. }
  3243. ctl = phys_enc->hw_ctl;
  3244. if (ctl && ctl->ops.trigger_start) {
  3245. ctl->ops.trigger_start(ctl);
  3246. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3247. }
  3248. }
  3249. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3250. {
  3251. struct sde_encoder_virt *sde_enc;
  3252. struct sde_connector *sde_con;
  3253. void *sde_con_disp;
  3254. struct sde_hw_ctl *ctl;
  3255. int rc;
  3256. if (!phys_enc) {
  3257. SDE_ERROR("invalid encoder\n");
  3258. return;
  3259. }
  3260. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3261. ctl = phys_enc->hw_ctl;
  3262. if (!ctl || !ctl->ops.reset)
  3263. return;
  3264. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3265. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3266. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3267. phys_enc->connector) {
  3268. sde_con = to_sde_connector(phys_enc->connector);
  3269. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3270. if (sde_con->ops.soft_reset) {
  3271. rc = sde_con->ops.soft_reset(sde_con_disp);
  3272. if (rc) {
  3273. SDE_ERROR_ENC(sde_enc,
  3274. "connector soft reset failure\n");
  3275. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3276. "panic");
  3277. }
  3278. }
  3279. }
  3280. phys_enc->enable_state = SDE_ENC_ENABLED;
  3281. }
  3282. /**
  3283. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3284. * Iterate through the physical encoders and perform consolidated flush
  3285. * and/or control start triggering as needed. This is done in the virtual
  3286. * encoder rather than the individual physical ones in order to handle
  3287. * use cases that require visibility into multiple physical encoders at
  3288. * a time.
  3289. * sde_enc: Pointer to virtual encoder structure
  3290. */
  3291. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3292. {
  3293. struct sde_hw_ctl *ctl;
  3294. uint32_t i;
  3295. struct sde_ctl_flush_cfg pending_flush = {0,};
  3296. u32 pending_kickoff_cnt;
  3297. struct msm_drm_private *priv = NULL;
  3298. struct sde_kms *sde_kms = NULL;
  3299. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3300. bool is_regdma_blocking = false, is_vid_mode = false;
  3301. if (!sde_enc) {
  3302. SDE_ERROR("invalid encoder\n");
  3303. return;
  3304. }
  3305. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3306. is_vid_mode = true;
  3307. is_regdma_blocking = (is_vid_mode ||
  3308. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3309. /* don't perform flush/start operations for slave encoders */
  3310. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3311. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3312. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3313. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3314. continue;
  3315. ctl = phys->hw_ctl;
  3316. if (!ctl)
  3317. continue;
  3318. if (phys->connector)
  3319. topology = sde_connector_get_topology_name(
  3320. phys->connector);
  3321. if (!phys->ops.needs_single_flush ||
  3322. !phys->ops.needs_single_flush(phys)) {
  3323. if (ctl->ops.reg_dma_flush)
  3324. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3325. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3326. } else if (ctl->ops.get_pending_flush) {
  3327. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3328. }
  3329. }
  3330. /* for split flush, combine pending flush masks and send to master */
  3331. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3332. ctl = sde_enc->cur_master->hw_ctl;
  3333. if (ctl->ops.reg_dma_flush)
  3334. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3335. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3336. &pending_flush);
  3337. }
  3338. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3339. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3340. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3341. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3342. continue;
  3343. if (!phys->ops.needs_single_flush ||
  3344. !phys->ops.needs_single_flush(phys)) {
  3345. pending_kickoff_cnt =
  3346. sde_encoder_phys_inc_pending(phys);
  3347. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3348. } else {
  3349. pending_kickoff_cnt =
  3350. sde_encoder_phys_inc_pending(phys);
  3351. SDE_EVT32(pending_kickoff_cnt,
  3352. pending_flush.pending_flush_mask,
  3353. SDE_EVTLOG_FUNC_CASE2);
  3354. }
  3355. }
  3356. if (sde_enc->misr_enable)
  3357. sde_encoder_misr_configure(&sde_enc->base, true,
  3358. sde_enc->misr_frame_count);
  3359. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3360. if (crtc_misr_info.misr_enable)
  3361. sde_crtc_misr_setup(sde_enc->crtc, true,
  3362. crtc_misr_info.misr_frame_count);
  3363. _sde_encoder_trigger_start(sde_enc->cur_master);
  3364. if (sde_enc->elevated_ahb_vote) {
  3365. priv = sde_enc->base.dev->dev_private;
  3366. if (priv != NULL) {
  3367. sde_kms = to_sde_kms(priv->kms);
  3368. if (sde_kms != NULL) {
  3369. sde_power_scale_reg_bus(&priv->phandle,
  3370. VOTE_INDEX_LOW,
  3371. false);
  3372. }
  3373. }
  3374. sde_enc->elevated_ahb_vote = false;
  3375. }
  3376. }
  3377. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3378. struct drm_encoder *drm_enc,
  3379. unsigned long *affected_displays,
  3380. int num_active_phys)
  3381. {
  3382. struct sde_encoder_virt *sde_enc;
  3383. struct sde_encoder_phys *master;
  3384. enum sde_rm_topology_name topology;
  3385. bool is_right_only;
  3386. if (!drm_enc || !affected_displays)
  3387. return;
  3388. sde_enc = to_sde_encoder_virt(drm_enc);
  3389. master = sde_enc->cur_master;
  3390. if (!master || !master->connector)
  3391. return;
  3392. topology = sde_connector_get_topology_name(master->connector);
  3393. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3394. return;
  3395. /*
  3396. * For pingpong split, the slave pingpong won't generate IRQs. For
  3397. * right-only updates, we can't swap pingpongs, or simply swap the
  3398. * master/slave assignment, we actually have to swap the interfaces
  3399. * so that the master physical encoder will use a pingpong/interface
  3400. * that generates irqs on which to wait.
  3401. */
  3402. is_right_only = !test_bit(0, affected_displays) &&
  3403. test_bit(1, affected_displays);
  3404. if (is_right_only && !sde_enc->intfs_swapped) {
  3405. /* right-only update swap interfaces */
  3406. swap(sde_enc->phys_encs[0]->intf_idx,
  3407. sde_enc->phys_encs[1]->intf_idx);
  3408. sde_enc->intfs_swapped = true;
  3409. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3410. /* left-only or full update, swap back */
  3411. swap(sde_enc->phys_encs[0]->intf_idx,
  3412. sde_enc->phys_encs[1]->intf_idx);
  3413. sde_enc->intfs_swapped = false;
  3414. }
  3415. SDE_DEBUG_ENC(sde_enc,
  3416. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3417. is_right_only, sde_enc->intfs_swapped,
  3418. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3419. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3420. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3421. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3422. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3423. *affected_displays);
  3424. /* ppsplit always uses master since ppslave invalid for irqs*/
  3425. if (num_active_phys == 1)
  3426. *affected_displays = BIT(0);
  3427. }
  3428. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3429. struct sde_encoder_kickoff_params *params)
  3430. {
  3431. struct sde_encoder_virt *sde_enc;
  3432. struct sde_encoder_phys *phys;
  3433. int i, num_active_phys;
  3434. bool master_assigned = false;
  3435. if (!drm_enc || !params)
  3436. return;
  3437. sde_enc = to_sde_encoder_virt(drm_enc);
  3438. if (sde_enc->num_phys_encs <= 1)
  3439. return;
  3440. /* count bits set */
  3441. num_active_phys = hweight_long(params->affected_displays);
  3442. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3443. params->affected_displays, num_active_phys);
  3444. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3445. num_active_phys);
  3446. /* for left/right only update, ppsplit master switches interface */
  3447. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3448. &params->affected_displays, num_active_phys);
  3449. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3450. enum sde_enc_split_role prv_role, new_role;
  3451. bool active = false;
  3452. phys = sde_enc->phys_encs[i];
  3453. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3454. continue;
  3455. active = test_bit(i, &params->affected_displays);
  3456. prv_role = phys->split_role;
  3457. if (active && num_active_phys == 1)
  3458. new_role = ENC_ROLE_SOLO;
  3459. else if (active && !master_assigned)
  3460. new_role = ENC_ROLE_MASTER;
  3461. else if (active)
  3462. new_role = ENC_ROLE_SLAVE;
  3463. else
  3464. new_role = ENC_ROLE_SKIP;
  3465. phys->ops.update_split_role(phys, new_role);
  3466. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3467. sde_enc->cur_master = phys;
  3468. master_assigned = true;
  3469. }
  3470. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3471. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3472. phys->split_role, active);
  3473. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3474. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3475. phys->split_role, active, num_active_phys);
  3476. }
  3477. }
  3478. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3479. {
  3480. struct sde_encoder_virt *sde_enc;
  3481. struct msm_display_info *disp_info;
  3482. if (!drm_enc) {
  3483. SDE_ERROR("invalid encoder\n");
  3484. return false;
  3485. }
  3486. sde_enc = to_sde_encoder_virt(drm_enc);
  3487. disp_info = &sde_enc->disp_info;
  3488. return (disp_info->curr_panel_mode == mode);
  3489. }
  3490. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3491. {
  3492. struct sde_encoder_virt *sde_enc;
  3493. struct sde_encoder_phys *phys;
  3494. unsigned int i;
  3495. struct sde_hw_ctl *ctl;
  3496. if (!drm_enc) {
  3497. SDE_ERROR("invalid encoder\n");
  3498. return;
  3499. }
  3500. sde_enc = to_sde_encoder_virt(drm_enc);
  3501. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3502. phys = sde_enc->phys_encs[i];
  3503. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3504. sde_encoder_check_curr_mode(drm_enc,
  3505. MSM_DISPLAY_CMD_MODE)) {
  3506. ctl = phys->hw_ctl;
  3507. if (ctl->ops.trigger_pending)
  3508. /* update only for command mode primary ctl */
  3509. ctl->ops.trigger_pending(ctl);
  3510. }
  3511. }
  3512. sde_enc->idle_pc_restore = false;
  3513. }
  3514. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3515. {
  3516. void *dither_cfg;
  3517. int ret = 0, i = 0;
  3518. size_t len = 0;
  3519. enum sde_rm_topology_name topology;
  3520. struct drm_encoder *drm_enc;
  3521. struct msm_display_dsc_info *dsc = NULL;
  3522. struct sde_encoder_virt *sde_enc;
  3523. struct sde_hw_pingpong *hw_pp;
  3524. if (!phys || !phys->connector || !phys->hw_pp ||
  3525. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3526. return;
  3527. topology = sde_connector_get_topology_name(phys->connector);
  3528. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3529. (phys->split_role == ENC_ROLE_SLAVE))
  3530. return;
  3531. drm_enc = phys->parent;
  3532. sde_enc = to_sde_encoder_virt(drm_enc);
  3533. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3534. /* disable dither for 10 bpp or 10bpc dsc config */
  3535. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3536. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3537. return;
  3538. }
  3539. ret = sde_connector_get_dither_cfg(phys->connector,
  3540. phys->connector->state, &dither_cfg, &len);
  3541. if (ret)
  3542. return;
  3543. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3544. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3545. hw_pp = sde_enc->hw_pp[i];
  3546. if (hw_pp) {
  3547. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3548. len);
  3549. }
  3550. }
  3551. } else {
  3552. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3553. }
  3554. }
  3555. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3556. struct drm_display_mode *mode)
  3557. {
  3558. u64 pclk_rate;
  3559. u32 pclk_period;
  3560. u32 line_time;
  3561. /*
  3562. * For linetime calculation, only operate on master encoder.
  3563. */
  3564. if (!sde_enc->cur_master)
  3565. return 0;
  3566. if (!sde_enc->cur_master->ops.get_line_count) {
  3567. SDE_ERROR("get_line_count function not defined\n");
  3568. return 0;
  3569. }
  3570. pclk_rate = mode->clock; /* pixel clock in kHz */
  3571. if (pclk_rate == 0) {
  3572. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3573. return 0;
  3574. }
  3575. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3576. if (pclk_period == 0) {
  3577. SDE_ERROR("pclk period is 0\n");
  3578. return 0;
  3579. }
  3580. /*
  3581. * Line time calculation based on Pixel clock and HTOTAL.
  3582. * Final unit is in ns.
  3583. */
  3584. line_time = (pclk_period * mode->htotal) / 1000;
  3585. if (line_time == 0) {
  3586. SDE_ERROR("line time calculation is 0\n");
  3587. return 0;
  3588. }
  3589. SDE_DEBUG_ENC(sde_enc,
  3590. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3591. pclk_rate, pclk_period, line_time);
  3592. return line_time;
  3593. }
  3594. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3595. ktime_t *wakeup_time)
  3596. {
  3597. struct drm_display_mode *mode;
  3598. struct sde_encoder_virt *sde_enc;
  3599. u32 cur_line;
  3600. u32 line_time;
  3601. u32 vtotal, time_to_vsync;
  3602. ktime_t cur_time;
  3603. sde_enc = to_sde_encoder_virt(drm_enc);
  3604. if (!sde_enc || !sde_enc->cur_master) {
  3605. SDE_ERROR("invalid sde encoder/master\n");
  3606. return -EINVAL;
  3607. }
  3608. mode = &sde_enc->cur_master->cached_mode;
  3609. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3610. if (!line_time)
  3611. return -EINVAL;
  3612. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3613. vtotal = mode->vtotal;
  3614. if (cur_line >= vtotal)
  3615. time_to_vsync = line_time * vtotal;
  3616. else
  3617. time_to_vsync = line_time * (vtotal - cur_line);
  3618. if (time_to_vsync == 0) {
  3619. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3620. vtotal);
  3621. return -EINVAL;
  3622. }
  3623. cur_time = ktime_get();
  3624. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3625. SDE_DEBUG_ENC(sde_enc,
  3626. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3627. cur_line, vtotal, time_to_vsync,
  3628. ktime_to_ms(cur_time),
  3629. ktime_to_ms(*wakeup_time));
  3630. return 0;
  3631. }
  3632. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3633. {
  3634. struct drm_encoder *drm_enc;
  3635. struct sde_encoder_virt *sde_enc =
  3636. from_timer(sde_enc, t, vsync_event_timer);
  3637. struct msm_drm_private *priv;
  3638. struct msm_drm_thread *event_thread;
  3639. if (!sde_enc || !sde_enc->crtc) {
  3640. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3641. return;
  3642. }
  3643. drm_enc = &sde_enc->base;
  3644. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3645. SDE_ERROR("invalid encoder parameters\n");
  3646. return;
  3647. }
  3648. priv = drm_enc->dev->dev_private;
  3649. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3650. SDE_ERROR("invalid crtc index:%u\n",
  3651. sde_enc->crtc->index);
  3652. return;
  3653. }
  3654. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3655. if (!event_thread) {
  3656. SDE_ERROR("event_thread not found for crtc:%d\n",
  3657. sde_enc->crtc->index);
  3658. return;
  3659. }
  3660. kthread_queue_work(&event_thread->worker,
  3661. &sde_enc->vsync_event_work);
  3662. }
  3663. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3664. {
  3665. struct sde_encoder_virt *sde_enc = container_of(work,
  3666. struct sde_encoder_virt, esd_trigger_work);
  3667. if (!sde_enc) {
  3668. SDE_ERROR("invalid sde encoder\n");
  3669. return;
  3670. }
  3671. sde_encoder_resource_control(&sde_enc->base,
  3672. SDE_ENC_RC_EVENT_KICKOFF);
  3673. }
  3674. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3675. {
  3676. struct sde_encoder_virt *sde_enc = container_of(work,
  3677. struct sde_encoder_virt, input_event_work);
  3678. if (!sde_enc) {
  3679. SDE_ERROR("invalid sde encoder\n");
  3680. return;
  3681. }
  3682. sde_encoder_resource_control(&sde_enc->base,
  3683. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3684. }
  3685. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3686. {
  3687. struct sde_encoder_virt *sde_enc = container_of(work,
  3688. struct sde_encoder_virt, vsync_event_work);
  3689. bool autorefresh_enabled = false;
  3690. int rc = 0;
  3691. ktime_t wakeup_time;
  3692. struct drm_encoder *drm_enc;
  3693. if (!sde_enc) {
  3694. SDE_ERROR("invalid sde encoder\n");
  3695. return;
  3696. }
  3697. drm_enc = &sde_enc->base;
  3698. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3699. if (rc < 0) {
  3700. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3701. return;
  3702. }
  3703. if (sde_enc->cur_master &&
  3704. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3705. autorefresh_enabled =
  3706. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3707. sde_enc->cur_master);
  3708. /* Update timer if autorefresh is enabled else return */
  3709. if (!autorefresh_enabled)
  3710. goto exit;
  3711. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3712. if (rc)
  3713. goto exit;
  3714. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3715. mod_timer(&sde_enc->vsync_event_timer,
  3716. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3717. exit:
  3718. pm_runtime_put_sync(drm_enc->dev->dev);
  3719. }
  3720. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3721. {
  3722. static const uint64_t timeout_us = 50000;
  3723. static const uint64_t sleep_us = 20;
  3724. struct sde_encoder_virt *sde_enc;
  3725. ktime_t cur_ktime, exp_ktime;
  3726. uint32_t line_count, tmp, i;
  3727. if (!drm_enc) {
  3728. SDE_ERROR("invalid encoder\n");
  3729. return -EINVAL;
  3730. }
  3731. sde_enc = to_sde_encoder_virt(drm_enc);
  3732. if (!sde_enc->cur_master ||
  3733. !sde_enc->cur_master->ops.get_line_count) {
  3734. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3735. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3736. return -EINVAL;
  3737. }
  3738. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3739. line_count = sde_enc->cur_master->ops.get_line_count(
  3740. sde_enc->cur_master);
  3741. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3742. tmp = line_count;
  3743. line_count = sde_enc->cur_master->ops.get_line_count(
  3744. sde_enc->cur_master);
  3745. if (line_count < tmp) {
  3746. SDE_EVT32(DRMID(drm_enc), line_count);
  3747. return 0;
  3748. }
  3749. cur_ktime = ktime_get();
  3750. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3751. break;
  3752. usleep_range(sleep_us / 2, sleep_us);
  3753. }
  3754. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3755. return -ETIMEDOUT;
  3756. }
  3757. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3758. {
  3759. struct drm_encoder *drm_enc;
  3760. struct sde_rm_hw_iter rm_iter;
  3761. bool lm_valid = false;
  3762. bool intf_valid = false;
  3763. if (!phys_enc || !phys_enc->parent) {
  3764. SDE_ERROR("invalid encoder\n");
  3765. return -EINVAL;
  3766. }
  3767. drm_enc = phys_enc->parent;
  3768. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3769. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3770. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3771. phys_enc->has_intf_te)) {
  3772. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3773. SDE_HW_BLK_INTF);
  3774. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3775. struct sde_hw_intf *hw_intf =
  3776. (struct sde_hw_intf *)rm_iter.hw;
  3777. if (!hw_intf)
  3778. continue;
  3779. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3780. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3781. phys_enc->hw_ctl,
  3782. hw_intf->idx, 1);
  3783. intf_valid = true;
  3784. }
  3785. if (!intf_valid) {
  3786. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3787. "intf not found to flush\n");
  3788. return -EFAULT;
  3789. }
  3790. } else {
  3791. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3792. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3793. struct sde_hw_mixer *hw_lm =
  3794. (struct sde_hw_mixer *)rm_iter.hw;
  3795. if (!hw_lm)
  3796. continue;
  3797. /* update LM flush for HW without INTF TE */
  3798. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3799. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3800. phys_enc->hw_ctl,
  3801. hw_lm->idx, 1);
  3802. lm_valid = true;
  3803. }
  3804. if (!lm_valid) {
  3805. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3806. "lm not found to flush\n");
  3807. return -EFAULT;
  3808. }
  3809. }
  3810. return 0;
  3811. }
  3812. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3813. {
  3814. int i;
  3815. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3816. /**
  3817. * This dirty_dsc_hw field is set during DSC disable to
  3818. * indicate which DSC blocks need to be flushed
  3819. */
  3820. if (sde_enc->dirty_dsc_ids[i])
  3821. return true;
  3822. }
  3823. return false;
  3824. }
  3825. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3826. {
  3827. int i;
  3828. struct sde_hw_ctl *hw_ctl = NULL;
  3829. enum sde_dsc dsc_idx;
  3830. if (sde_enc->cur_master)
  3831. hw_ctl = sde_enc->cur_master->hw_ctl;
  3832. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3833. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3834. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3835. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3836. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3837. }
  3838. }
  3839. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3840. struct sde_encoder_virt *sde_enc)
  3841. {
  3842. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3843. struct sde_hw_mdp *mdptop = NULL;
  3844. sde_enc->dynamic_hdr_updated = false;
  3845. if (sde_enc->cur_master) {
  3846. mdptop = sde_enc->cur_master->hw_mdptop;
  3847. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3848. sde_enc->cur_master->connector);
  3849. }
  3850. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3851. return;
  3852. if (mdptop->ops.set_hdr_plus_metadata) {
  3853. sde_enc->dynamic_hdr_updated = true;
  3854. mdptop->ops.set_hdr_plus_metadata(
  3855. mdptop, dhdr_meta->dynamic_hdr_payload,
  3856. dhdr_meta->dynamic_hdr_payload_size,
  3857. sde_enc->cur_master->intf_idx == INTF_0 ?
  3858. 0 : 1);
  3859. }
  3860. }
  3861. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3862. {
  3863. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3864. struct sde_encoder_phys *phys;
  3865. int i;
  3866. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3867. phys = sde_enc->phys_encs[i];
  3868. if (phys && phys->ops.hw_reset)
  3869. phys->ops.hw_reset(phys);
  3870. }
  3871. }
  3872. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3873. struct sde_encoder_kickoff_params *params)
  3874. {
  3875. struct sde_encoder_virt *sde_enc;
  3876. struct sde_encoder_phys *phys;
  3877. struct sde_kms *sde_kms = NULL;
  3878. struct sde_crtc *sde_crtc;
  3879. struct msm_drm_private *priv = NULL;
  3880. bool needs_hw_reset = false, is_cmd_mode;
  3881. int i, rc, ret = 0;
  3882. struct msm_display_info *disp_info;
  3883. if (!drm_enc || !params || !drm_enc->dev ||
  3884. !drm_enc->dev->dev_private) {
  3885. SDE_ERROR("invalid args\n");
  3886. return -EINVAL;
  3887. }
  3888. sde_enc = to_sde_encoder_virt(drm_enc);
  3889. priv = drm_enc->dev->dev_private;
  3890. sde_kms = to_sde_kms(priv->kms);
  3891. disp_info = &sde_enc->disp_info;
  3892. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3893. SDE_DEBUG_ENC(sde_enc, "\n");
  3894. SDE_EVT32(DRMID(drm_enc));
  3895. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3896. MSM_DISPLAY_CMD_MODE);
  3897. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3898. && is_cmd_mode)
  3899. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3900. sde_enc->cur_master->connector->state,
  3901. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3902. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3903. /* prepare for next kickoff, may include waiting on previous kickoff */
  3904. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3905. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3906. phys = sde_enc->phys_encs[i];
  3907. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3908. params->recovery_events_enabled =
  3909. sde_enc->recovery_events_enabled;
  3910. if (phys) {
  3911. if (phys->ops.prepare_for_kickoff) {
  3912. rc = phys->ops.prepare_for_kickoff(
  3913. phys, params);
  3914. if (rc)
  3915. ret = rc;
  3916. }
  3917. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3918. needs_hw_reset = true;
  3919. _sde_encoder_setup_dither(phys);
  3920. if (sde_enc->cur_master &&
  3921. sde_connector_is_qsync_updated(
  3922. sde_enc->cur_master->connector)) {
  3923. _helper_flush_qsync(phys);
  3924. }
  3925. }
  3926. }
  3927. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3928. if (rc) {
  3929. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3930. ret = rc;
  3931. goto end;
  3932. }
  3933. /* if any phys needs reset, reset all phys, in-order */
  3934. if (needs_hw_reset)
  3935. sde_encoder_helper_needs_hw_reset(drm_enc);
  3936. _sde_encoder_update_master(drm_enc, params);
  3937. _sde_encoder_update_roi(drm_enc);
  3938. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3939. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3940. if (rc) {
  3941. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3942. sde_enc->cur_master->connector->base.id,
  3943. rc);
  3944. ret = rc;
  3945. }
  3946. }
  3947. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3948. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3949. !sde_enc->cur_master->cont_splash_enabled)) {
  3950. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3951. if (rc) {
  3952. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3953. ret = rc;
  3954. }
  3955. }
  3956. if (_sde_encoder_dsc_is_dirty(sde_enc))
  3957. _helper_flush_dsc(sde_enc);
  3958. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3959. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3960. sde_enc->cur_master, sde_kms->qdss_enabled);
  3961. end:
  3962. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3963. return ret;
  3964. }
  3965. /**
  3966. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3967. * with the specified encoder, and unstage all pipes from it
  3968. * @encoder: encoder pointer
  3969. * Returns: 0 on success
  3970. */
  3971. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3972. {
  3973. struct sde_encoder_virt *sde_enc;
  3974. struct sde_encoder_phys *phys;
  3975. unsigned int i;
  3976. int rc = 0;
  3977. if (!drm_enc) {
  3978. SDE_ERROR("invalid encoder\n");
  3979. return -EINVAL;
  3980. }
  3981. sde_enc = to_sde_encoder_virt(drm_enc);
  3982. SDE_ATRACE_BEGIN("encoder_release_lm");
  3983. SDE_DEBUG_ENC(sde_enc, "\n");
  3984. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3985. phys = sde_enc->phys_encs[i];
  3986. if (!phys)
  3987. continue;
  3988. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3989. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3990. if (rc)
  3991. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3992. }
  3993. SDE_ATRACE_END("encoder_release_lm");
  3994. return rc;
  3995. }
  3996. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3997. {
  3998. struct sde_encoder_virt *sde_enc;
  3999. struct sde_encoder_phys *phys;
  4000. ktime_t wakeup_time;
  4001. unsigned int i;
  4002. if (!drm_enc) {
  4003. SDE_ERROR("invalid encoder\n");
  4004. return;
  4005. }
  4006. SDE_ATRACE_BEGIN("encoder_kickoff");
  4007. sde_enc = to_sde_encoder_virt(drm_enc);
  4008. SDE_DEBUG_ENC(sde_enc, "\n");
  4009. /* create a 'no pipes' commit to release buffers on errors */
  4010. if (is_error)
  4011. _sde_encoder_reset_ctl_hw(drm_enc);
  4012. /* All phys encs are ready to go, trigger the kickoff */
  4013. _sde_encoder_kickoff_phys(sde_enc);
  4014. /* allow phys encs to handle any post-kickoff business */
  4015. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4016. phys = sde_enc->phys_encs[i];
  4017. if (phys && phys->ops.handle_post_kickoff)
  4018. phys->ops.handle_post_kickoff(phys);
  4019. }
  4020. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  4021. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  4022. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  4023. mod_timer(&sde_enc->vsync_event_timer,
  4024. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  4025. }
  4026. SDE_ATRACE_END("encoder_kickoff");
  4027. }
  4028. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4029. struct sde_hw_pp_vsync_info *info)
  4030. {
  4031. struct sde_encoder_virt *sde_enc;
  4032. struct sde_encoder_phys *phys;
  4033. int i, ret;
  4034. if (!drm_enc || !info)
  4035. return;
  4036. sde_enc = to_sde_encoder_virt(drm_enc);
  4037. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4038. phys = sde_enc->phys_encs[i];
  4039. if (phys && phys->hw_intf && phys->hw_pp
  4040. && phys->hw_intf->ops.get_vsync_info) {
  4041. ret = phys->hw_intf->ops.get_vsync_info(
  4042. phys->hw_intf, &info[i]);
  4043. if (!ret) {
  4044. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4045. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4046. }
  4047. }
  4048. }
  4049. }
  4050. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4051. struct drm_framebuffer *fb)
  4052. {
  4053. struct drm_encoder *drm_enc;
  4054. struct sde_hw_mixer_cfg mixer;
  4055. struct sde_rm_hw_iter lm_iter;
  4056. bool lm_valid = false;
  4057. if (!phys_enc || !phys_enc->parent) {
  4058. SDE_ERROR("invalid encoder\n");
  4059. return -EINVAL;
  4060. }
  4061. drm_enc = phys_enc->parent;
  4062. memset(&mixer, 0, sizeof(mixer));
  4063. /* reset associated CTL/LMs */
  4064. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4065. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4066. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4067. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4068. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4069. if (!hw_lm)
  4070. continue;
  4071. /* need to flush LM to remove it */
  4072. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4073. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4074. phys_enc->hw_ctl,
  4075. hw_lm->idx, 1);
  4076. if (fb) {
  4077. /* assume a single LM if targeting a frame buffer */
  4078. if (lm_valid)
  4079. continue;
  4080. mixer.out_height = fb->height;
  4081. mixer.out_width = fb->width;
  4082. if (hw_lm->ops.setup_mixer_out)
  4083. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4084. }
  4085. lm_valid = true;
  4086. /* only enable border color on LM */
  4087. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4088. phys_enc->hw_ctl->ops.setup_blendstage(
  4089. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4090. }
  4091. if (!lm_valid) {
  4092. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4093. return -EFAULT;
  4094. }
  4095. return 0;
  4096. }
  4097. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4098. {
  4099. struct sde_encoder_virt *sde_enc;
  4100. struct sde_encoder_phys *phys;
  4101. int i, rc = 0;
  4102. struct sde_hw_ctl *ctl;
  4103. if (!drm_enc) {
  4104. SDE_ERROR("invalid encoder\n");
  4105. return;
  4106. }
  4107. sde_enc = to_sde_encoder_virt(drm_enc);
  4108. /* update the qsync parameters for the current frame */
  4109. if (sde_enc->cur_master)
  4110. sde_connector_set_qsync_params(
  4111. sde_enc->cur_master->connector);
  4112. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4113. phys = sde_enc->phys_encs[i];
  4114. if (phys && phys->ops.prepare_commit)
  4115. phys->ops.prepare_commit(phys);
  4116. if (phys && phys->hw_ctl) {
  4117. ctl = phys->hw_ctl;
  4118. /*
  4119. * avoid clearing the pending flush during the first
  4120. * frame update after idle power collpase as the
  4121. * restore path would have updated the pending flush
  4122. */
  4123. if (!sde_enc->idle_pc_restore &&
  4124. ctl->ops.clear_pending_flush)
  4125. ctl->ops.clear_pending_flush(ctl);
  4126. }
  4127. }
  4128. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4129. rc = sde_connector_prepare_commit(
  4130. sde_enc->cur_master->connector);
  4131. if (rc)
  4132. SDE_ERROR_ENC(sde_enc,
  4133. "prepare commit failed conn %d rc %d\n",
  4134. sde_enc->cur_master->connector->base.id,
  4135. rc);
  4136. }
  4137. }
  4138. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4139. bool enable, u32 frame_count)
  4140. {
  4141. if (!phys_enc)
  4142. return;
  4143. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4144. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4145. enable, frame_count);
  4146. }
  4147. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4148. bool nonblock, u32 *misr_value)
  4149. {
  4150. if (!phys_enc)
  4151. return -EINVAL;
  4152. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4153. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4154. nonblock, misr_value) : -ENOTSUPP;
  4155. }
  4156. #ifdef CONFIG_DEBUG_FS
  4157. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4158. {
  4159. struct sde_encoder_virt *sde_enc;
  4160. int i;
  4161. if (!s || !s->private)
  4162. return -EINVAL;
  4163. sde_enc = s->private;
  4164. mutex_lock(&sde_enc->enc_lock);
  4165. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4166. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4167. if (!phys)
  4168. continue;
  4169. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4170. phys->intf_idx - INTF_0,
  4171. atomic_read(&phys->vsync_cnt),
  4172. atomic_read(&phys->underrun_cnt));
  4173. switch (phys->intf_mode) {
  4174. case INTF_MODE_VIDEO:
  4175. seq_puts(s, "mode: video\n");
  4176. break;
  4177. case INTF_MODE_CMD:
  4178. seq_puts(s, "mode: command\n");
  4179. break;
  4180. case INTF_MODE_WB_BLOCK:
  4181. seq_puts(s, "mode: wb block\n");
  4182. break;
  4183. case INTF_MODE_WB_LINE:
  4184. seq_puts(s, "mode: wb line\n");
  4185. break;
  4186. default:
  4187. seq_puts(s, "mode: ???\n");
  4188. break;
  4189. }
  4190. }
  4191. mutex_unlock(&sde_enc->enc_lock);
  4192. return 0;
  4193. }
  4194. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4195. struct file *file)
  4196. {
  4197. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4198. }
  4199. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4200. const char __user *user_buf, size_t count, loff_t *ppos)
  4201. {
  4202. struct sde_encoder_virt *sde_enc;
  4203. int rc;
  4204. char buf[MISR_BUFF_SIZE + 1];
  4205. size_t buff_copy;
  4206. u32 frame_count, enable;
  4207. struct msm_drm_private *priv = NULL;
  4208. struct sde_kms *sde_kms = NULL;
  4209. struct drm_encoder *drm_enc;
  4210. if (!file || !file->private_data)
  4211. return -EINVAL;
  4212. sde_enc = file->private_data;
  4213. priv = sde_enc->base.dev->dev_private;
  4214. if (!sde_enc || !priv || !priv->kms)
  4215. return -EINVAL;
  4216. sde_kms = to_sde_kms(priv->kms);
  4217. drm_enc = &sde_enc->base;
  4218. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4219. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4220. return -ENOTSUPP;
  4221. }
  4222. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4223. if (copy_from_user(buf, user_buf, buff_copy))
  4224. return -EINVAL;
  4225. buf[buff_copy] = 0; /* end of string */
  4226. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4227. return -EINVAL;
  4228. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4229. if (rc < 0)
  4230. return rc;
  4231. sde_enc->misr_enable = enable;
  4232. sde_enc->misr_frame_count = frame_count;
  4233. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4234. pm_runtime_put_sync(drm_enc->dev->dev);
  4235. return count;
  4236. }
  4237. static ssize_t _sde_encoder_misr_read(struct file *file,
  4238. char __user *user_buff, size_t count, loff_t *ppos)
  4239. {
  4240. struct sde_encoder_virt *sde_enc;
  4241. struct msm_drm_private *priv = NULL;
  4242. struct sde_kms *sde_kms = NULL;
  4243. struct drm_encoder *drm_enc;
  4244. int i = 0, len = 0;
  4245. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4246. int rc;
  4247. if (*ppos)
  4248. return 0;
  4249. if (!file || !file->private_data)
  4250. return -EINVAL;
  4251. sde_enc = file->private_data;
  4252. priv = sde_enc->base.dev->dev_private;
  4253. if (priv != NULL)
  4254. sde_kms = to_sde_kms(priv->kms);
  4255. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4256. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4257. return -ENOTSUPP;
  4258. }
  4259. drm_enc = &sde_enc->base;
  4260. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4261. if (rc < 0)
  4262. return rc;
  4263. if (!sde_enc->misr_enable) {
  4264. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4265. "disabled\n");
  4266. goto buff_check;
  4267. }
  4268. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4269. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4270. u32 misr_value = 0;
  4271. if (!phys || !phys->ops.collect_misr) {
  4272. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4273. "invalid\n");
  4274. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4275. continue;
  4276. }
  4277. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4278. if (rc) {
  4279. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4280. "invalid\n");
  4281. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4282. rc);
  4283. continue;
  4284. } else {
  4285. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4286. "Intf idx:%d\n",
  4287. phys->intf_idx - INTF_0);
  4288. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4289. "0x%x\n", misr_value);
  4290. }
  4291. }
  4292. buff_check:
  4293. if (count <= len) {
  4294. len = 0;
  4295. goto end;
  4296. }
  4297. if (copy_to_user(user_buff, buf, len)) {
  4298. len = -EFAULT;
  4299. goto end;
  4300. }
  4301. *ppos += len; /* increase offset */
  4302. end:
  4303. pm_runtime_put_sync(drm_enc->dev->dev);
  4304. return len;
  4305. }
  4306. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4307. {
  4308. struct sde_encoder_virt *sde_enc;
  4309. struct msm_drm_private *priv;
  4310. struct sde_kms *sde_kms;
  4311. int i;
  4312. static const struct file_operations debugfs_status_fops = {
  4313. .open = _sde_encoder_debugfs_status_open,
  4314. .read = seq_read,
  4315. .llseek = seq_lseek,
  4316. .release = single_release,
  4317. };
  4318. static const struct file_operations debugfs_misr_fops = {
  4319. .open = simple_open,
  4320. .read = _sde_encoder_misr_read,
  4321. .write = _sde_encoder_misr_setup,
  4322. };
  4323. char name[SDE_NAME_SIZE];
  4324. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4325. SDE_ERROR("invalid encoder or kms\n");
  4326. return -EINVAL;
  4327. }
  4328. sde_enc = to_sde_encoder_virt(drm_enc);
  4329. priv = drm_enc->dev->dev_private;
  4330. sde_kms = to_sde_kms(priv->kms);
  4331. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4332. /* create overall sub-directory for the encoder */
  4333. sde_enc->debugfs_root = debugfs_create_dir(name,
  4334. drm_enc->dev->primary->debugfs_root);
  4335. if (!sde_enc->debugfs_root)
  4336. return -ENOMEM;
  4337. /* don't error check these */
  4338. debugfs_create_file("status", 0400,
  4339. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4340. debugfs_create_file("misr_data", 0600,
  4341. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4342. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4343. &sde_enc->idle_pc_enabled);
  4344. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4345. &sde_enc->frame_trigger_mode);
  4346. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4347. if (sde_enc->phys_encs[i] &&
  4348. sde_enc->phys_encs[i]->ops.late_register)
  4349. sde_enc->phys_encs[i]->ops.late_register(
  4350. sde_enc->phys_encs[i],
  4351. sde_enc->debugfs_root);
  4352. return 0;
  4353. }
  4354. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4355. {
  4356. struct sde_encoder_virt *sde_enc;
  4357. if (!drm_enc)
  4358. return;
  4359. sde_enc = to_sde_encoder_virt(drm_enc);
  4360. debugfs_remove_recursive(sde_enc->debugfs_root);
  4361. }
  4362. #else
  4363. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4364. {
  4365. return 0;
  4366. }
  4367. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4368. {
  4369. }
  4370. #endif
  4371. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4372. {
  4373. return _sde_encoder_init_debugfs(encoder);
  4374. }
  4375. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4376. {
  4377. _sde_encoder_destroy_debugfs(encoder);
  4378. }
  4379. static int sde_encoder_virt_add_phys_encs(
  4380. struct msm_display_info *disp_info,
  4381. struct sde_encoder_virt *sde_enc,
  4382. struct sde_enc_phys_init_params *params)
  4383. {
  4384. struct sde_encoder_phys *enc = NULL;
  4385. u32 display_caps = disp_info->capabilities;
  4386. SDE_DEBUG_ENC(sde_enc, "\n");
  4387. /*
  4388. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4389. * in this function, check up-front.
  4390. */
  4391. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4392. ARRAY_SIZE(sde_enc->phys_encs)) {
  4393. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4394. sde_enc->num_phys_encs);
  4395. return -EINVAL;
  4396. }
  4397. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4398. enc = sde_encoder_phys_vid_init(params);
  4399. if (IS_ERR_OR_NULL(enc)) {
  4400. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4401. PTR_ERR(enc));
  4402. return !enc ? -EINVAL : PTR_ERR(enc);
  4403. }
  4404. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4405. }
  4406. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4407. enc = sde_encoder_phys_cmd_init(params);
  4408. if (IS_ERR_OR_NULL(enc)) {
  4409. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4410. PTR_ERR(enc));
  4411. return !enc ? -EINVAL : PTR_ERR(enc);
  4412. }
  4413. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4414. }
  4415. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4416. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4417. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4418. else
  4419. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4420. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4421. ++sde_enc->num_phys_encs;
  4422. return 0;
  4423. }
  4424. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4425. struct sde_enc_phys_init_params *params)
  4426. {
  4427. struct sde_encoder_phys *enc = NULL;
  4428. if (!sde_enc) {
  4429. SDE_ERROR("invalid encoder\n");
  4430. return -EINVAL;
  4431. }
  4432. SDE_DEBUG_ENC(sde_enc, "\n");
  4433. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4434. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4435. sde_enc->num_phys_encs);
  4436. return -EINVAL;
  4437. }
  4438. enc = sde_encoder_phys_wb_init(params);
  4439. if (IS_ERR_OR_NULL(enc)) {
  4440. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4441. PTR_ERR(enc));
  4442. return !enc ? -EINVAL : PTR_ERR(enc);
  4443. }
  4444. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4445. ++sde_enc->num_phys_encs;
  4446. return 0;
  4447. }
  4448. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4449. struct sde_kms *sde_kms,
  4450. struct msm_display_info *disp_info,
  4451. int *drm_enc_mode)
  4452. {
  4453. int ret = 0;
  4454. int i = 0;
  4455. enum sde_intf_type intf_type;
  4456. struct sde_encoder_virt_ops parent_ops = {
  4457. sde_encoder_vblank_callback,
  4458. sde_encoder_underrun_callback,
  4459. sde_encoder_frame_done_callback,
  4460. sde_encoder_get_qsync_fps_callback,
  4461. };
  4462. struct sde_enc_phys_init_params phys_params;
  4463. if (!sde_enc || !sde_kms) {
  4464. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4465. !sde_enc, !sde_kms);
  4466. return -EINVAL;
  4467. }
  4468. memset(&phys_params, 0, sizeof(phys_params));
  4469. phys_params.sde_kms = sde_kms;
  4470. phys_params.parent = &sde_enc->base;
  4471. phys_params.parent_ops = parent_ops;
  4472. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4473. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4474. SDE_DEBUG("\n");
  4475. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4476. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4477. intf_type = INTF_DSI;
  4478. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4479. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4480. intf_type = INTF_HDMI;
  4481. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4482. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4483. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4484. else
  4485. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4486. intf_type = INTF_DP;
  4487. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4488. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4489. intf_type = INTF_WB;
  4490. } else {
  4491. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4492. return -EINVAL;
  4493. }
  4494. WARN_ON(disp_info->num_of_h_tiles < 1);
  4495. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4496. sde_enc->te_source = disp_info->te_source;
  4497. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4498. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4499. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4500. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4501. mutex_lock(&sde_enc->enc_lock);
  4502. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4503. /*
  4504. * Left-most tile is at index 0, content is controller id
  4505. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4506. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4507. */
  4508. u32 controller_id = disp_info->h_tile_instance[i];
  4509. if (disp_info->num_of_h_tiles > 1) {
  4510. if (i == 0)
  4511. phys_params.split_role = ENC_ROLE_MASTER;
  4512. else
  4513. phys_params.split_role = ENC_ROLE_SLAVE;
  4514. } else {
  4515. phys_params.split_role = ENC_ROLE_SOLO;
  4516. }
  4517. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4518. i, controller_id, phys_params.split_role);
  4519. if (sde_enc->ops.phys_init) {
  4520. struct sde_encoder_phys *enc;
  4521. enc = sde_enc->ops.phys_init(intf_type,
  4522. controller_id,
  4523. &phys_params);
  4524. if (enc) {
  4525. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4526. enc;
  4527. ++sde_enc->num_phys_encs;
  4528. } else
  4529. SDE_ERROR_ENC(sde_enc,
  4530. "failed to add phys encs\n");
  4531. continue;
  4532. }
  4533. if (intf_type == INTF_WB) {
  4534. phys_params.intf_idx = INTF_MAX;
  4535. phys_params.wb_idx = sde_encoder_get_wb(
  4536. sde_kms->catalog,
  4537. intf_type, controller_id);
  4538. if (phys_params.wb_idx == WB_MAX) {
  4539. SDE_ERROR_ENC(sde_enc,
  4540. "could not get wb: type %d, id %d\n",
  4541. intf_type, controller_id);
  4542. ret = -EINVAL;
  4543. }
  4544. } else {
  4545. phys_params.wb_idx = WB_MAX;
  4546. phys_params.intf_idx = sde_encoder_get_intf(
  4547. sde_kms->catalog, intf_type,
  4548. controller_id);
  4549. if (phys_params.intf_idx == INTF_MAX) {
  4550. SDE_ERROR_ENC(sde_enc,
  4551. "could not get wb: type %d, id %d\n",
  4552. intf_type, controller_id);
  4553. ret = -EINVAL;
  4554. }
  4555. }
  4556. if (!ret) {
  4557. if (intf_type == INTF_WB)
  4558. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4559. &phys_params);
  4560. else
  4561. ret = sde_encoder_virt_add_phys_encs(
  4562. disp_info,
  4563. sde_enc,
  4564. &phys_params);
  4565. if (ret)
  4566. SDE_ERROR_ENC(sde_enc,
  4567. "failed to add phys encs\n");
  4568. }
  4569. }
  4570. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4571. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4572. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4573. if (vid_phys) {
  4574. atomic_set(&vid_phys->vsync_cnt, 0);
  4575. atomic_set(&vid_phys->underrun_cnt, 0);
  4576. }
  4577. if (cmd_phys) {
  4578. atomic_set(&cmd_phys->vsync_cnt, 0);
  4579. atomic_set(&cmd_phys->underrun_cnt, 0);
  4580. }
  4581. }
  4582. mutex_unlock(&sde_enc->enc_lock);
  4583. return ret;
  4584. }
  4585. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4586. .mode_set = sde_encoder_virt_mode_set,
  4587. .disable = sde_encoder_virt_disable,
  4588. .enable = sde_encoder_virt_enable,
  4589. .atomic_check = sde_encoder_virt_atomic_check,
  4590. };
  4591. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4592. .destroy = sde_encoder_destroy,
  4593. .late_register = sde_encoder_late_register,
  4594. .early_unregister = sde_encoder_early_unregister,
  4595. };
  4596. struct drm_encoder *sde_encoder_init_with_ops(
  4597. struct drm_device *dev,
  4598. struct msm_display_info *disp_info,
  4599. const struct sde_encoder_ops *ops)
  4600. {
  4601. struct msm_drm_private *priv = dev->dev_private;
  4602. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4603. struct drm_encoder *drm_enc = NULL;
  4604. struct sde_encoder_virt *sde_enc = NULL;
  4605. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4606. char name[SDE_NAME_SIZE];
  4607. int ret = 0, i, intf_index = INTF_MAX;
  4608. struct sde_encoder_phys *phys = NULL;
  4609. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4610. if (!sde_enc) {
  4611. ret = -ENOMEM;
  4612. goto fail;
  4613. }
  4614. if (ops)
  4615. sde_enc->ops = *ops;
  4616. mutex_init(&sde_enc->enc_lock);
  4617. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4618. &drm_enc_mode);
  4619. if (ret)
  4620. goto fail;
  4621. sde_enc->cur_master = NULL;
  4622. spin_lock_init(&sde_enc->enc_spinlock);
  4623. mutex_init(&sde_enc->vblank_ctl_lock);
  4624. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4625. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4626. drm_enc = &sde_enc->base;
  4627. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4628. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4629. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4630. timer_setup(&sde_enc->vsync_event_timer,
  4631. sde_encoder_vsync_event_handler, 0);
  4632. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4633. phys = sde_enc->phys_encs[i];
  4634. if (!phys)
  4635. continue;
  4636. if (phys->ops.is_master && phys->ops.is_master(phys))
  4637. intf_index = phys->intf_idx - INTF_0;
  4638. }
  4639. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4640. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4641. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4642. SDE_RSC_PRIMARY_DISP_CLIENT :
  4643. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4644. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4645. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4646. PTR_ERR(sde_enc->rsc_client));
  4647. sde_enc->rsc_client = NULL;
  4648. }
  4649. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4650. ret = _sde_encoder_input_handler(sde_enc);
  4651. if (ret)
  4652. SDE_ERROR(
  4653. "input handler registration failed, rc = %d\n", ret);
  4654. }
  4655. mutex_init(&sde_enc->rc_lock);
  4656. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4657. sde_encoder_off_work);
  4658. sde_enc->vblank_enabled = false;
  4659. sde_enc->qdss_status = false;
  4660. kthread_init_work(&sde_enc->vsync_event_work,
  4661. sde_encoder_vsync_event_work_handler);
  4662. kthread_init_work(&sde_enc->input_event_work,
  4663. sde_encoder_input_event_work_handler);
  4664. kthread_init_work(&sde_enc->esd_trigger_work,
  4665. sde_encoder_esd_trigger_work_handler);
  4666. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4667. SDE_DEBUG_ENC(sde_enc, "created\n");
  4668. return drm_enc;
  4669. fail:
  4670. SDE_ERROR("failed to create encoder\n");
  4671. if (drm_enc)
  4672. sde_encoder_destroy(drm_enc);
  4673. return ERR_PTR(ret);
  4674. }
  4675. struct drm_encoder *sde_encoder_init(
  4676. struct drm_device *dev,
  4677. struct msm_display_info *disp_info)
  4678. {
  4679. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4680. }
  4681. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4682. enum msm_event_wait event)
  4683. {
  4684. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4685. struct sde_encoder_virt *sde_enc = NULL;
  4686. int i, ret = 0;
  4687. char atrace_buf[32];
  4688. if (!drm_enc) {
  4689. SDE_ERROR("invalid encoder\n");
  4690. return -EINVAL;
  4691. }
  4692. sde_enc = to_sde_encoder_virt(drm_enc);
  4693. SDE_DEBUG_ENC(sde_enc, "\n");
  4694. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4695. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4696. switch (event) {
  4697. case MSM_ENC_COMMIT_DONE:
  4698. fn_wait = phys->ops.wait_for_commit_done;
  4699. break;
  4700. case MSM_ENC_TX_COMPLETE:
  4701. fn_wait = phys->ops.wait_for_tx_complete;
  4702. break;
  4703. case MSM_ENC_VBLANK:
  4704. fn_wait = phys->ops.wait_for_vblank;
  4705. break;
  4706. case MSM_ENC_ACTIVE_REGION:
  4707. fn_wait = phys->ops.wait_for_active;
  4708. break;
  4709. default:
  4710. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4711. event);
  4712. return -EINVAL;
  4713. }
  4714. if (phys && fn_wait) {
  4715. snprintf(atrace_buf, sizeof(atrace_buf),
  4716. "wait_completion_event_%d", event);
  4717. SDE_ATRACE_BEGIN(atrace_buf);
  4718. ret = fn_wait(phys);
  4719. SDE_ATRACE_END(atrace_buf);
  4720. if (ret)
  4721. return ret;
  4722. }
  4723. }
  4724. return ret;
  4725. }
  4726. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4727. u64 *l_bound, u64 *u_bound)
  4728. {
  4729. struct sde_encoder_virt *sde_enc;
  4730. u64 jitter_ns, frametime_ns;
  4731. struct msm_mode_info *info;
  4732. if (!drm_enc) {
  4733. SDE_ERROR("invalid encoder\n");
  4734. return;
  4735. }
  4736. sde_enc = to_sde_encoder_virt(drm_enc);
  4737. info = &sde_enc->mode_info;
  4738. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4739. jitter_ns = info->jitter_numer * frametime_ns;
  4740. do_div(jitter_ns, info->jitter_denom * 100);
  4741. *l_bound = frametime_ns - jitter_ns;
  4742. *u_bound = frametime_ns + jitter_ns;
  4743. }
  4744. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4745. {
  4746. struct sde_encoder_virt *sde_enc;
  4747. if (!drm_enc) {
  4748. SDE_ERROR("invalid encoder\n");
  4749. return 0;
  4750. }
  4751. sde_enc = to_sde_encoder_virt(drm_enc);
  4752. return sde_enc->mode_info.frame_rate;
  4753. }
  4754. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4755. {
  4756. struct sde_encoder_virt *sde_enc = NULL;
  4757. int i;
  4758. if (!encoder) {
  4759. SDE_ERROR("invalid encoder\n");
  4760. return INTF_MODE_NONE;
  4761. }
  4762. sde_enc = to_sde_encoder_virt(encoder);
  4763. if (sde_enc->cur_master)
  4764. return sde_enc->cur_master->intf_mode;
  4765. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4766. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4767. if (phys)
  4768. return phys->intf_mode;
  4769. }
  4770. return INTF_MODE_NONE;
  4771. }
  4772. static void _sde_encoder_cache_hw_res_cont_splash(
  4773. struct drm_encoder *encoder,
  4774. struct sde_kms *sde_kms)
  4775. {
  4776. int i, idx;
  4777. struct sde_encoder_virt *sde_enc;
  4778. struct sde_encoder_phys *phys_enc;
  4779. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4780. sde_enc = to_sde_encoder_virt(encoder);
  4781. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4782. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4783. sde_enc->hw_pp[i] = NULL;
  4784. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4785. break;
  4786. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4787. }
  4788. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4789. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4790. sde_enc->hw_dsc[i] = NULL;
  4791. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4792. break;
  4793. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4794. }
  4795. /*
  4796. * If we have multiple phys encoders with one controller, make
  4797. * sure to populate the controller pointer in both phys encoders.
  4798. */
  4799. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4800. phys_enc = sde_enc->phys_encs[idx];
  4801. phys_enc->hw_ctl = NULL;
  4802. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4803. SDE_HW_BLK_CTL);
  4804. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4805. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4806. phys_enc->hw_ctl =
  4807. (struct sde_hw_ctl *) ctl_iter.hw;
  4808. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4809. phys_enc->intf_idx, phys_enc->hw_ctl);
  4810. }
  4811. }
  4812. }
  4813. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4814. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4815. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4816. phys->hw_intf = NULL;
  4817. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4818. break;
  4819. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4820. }
  4821. }
  4822. /**
  4823. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4824. * device bootup when cont_splash is enabled
  4825. * @drm_enc: Pointer to drm encoder structure
  4826. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4827. * @enable: boolean indicates enable or displae state of splash
  4828. * @Return: true if successful in updating the encoder structure
  4829. */
  4830. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4831. struct sde_splash_display *splash_display, bool enable)
  4832. {
  4833. struct sde_encoder_virt *sde_enc;
  4834. struct msm_drm_private *priv;
  4835. struct sde_kms *sde_kms;
  4836. struct drm_connector *conn = NULL;
  4837. struct sde_connector *sde_conn = NULL;
  4838. struct sde_connector_state *sde_conn_state = NULL;
  4839. struct drm_display_mode *drm_mode = NULL;
  4840. struct sde_encoder_phys *phys_enc;
  4841. int ret = 0, i;
  4842. if (!encoder) {
  4843. SDE_ERROR("invalid drm enc\n");
  4844. return -EINVAL;
  4845. }
  4846. if (!encoder->dev || !encoder->dev->dev_private) {
  4847. SDE_ERROR("drm device invalid\n");
  4848. return -EINVAL;
  4849. }
  4850. priv = encoder->dev->dev_private;
  4851. if (!priv->kms) {
  4852. SDE_ERROR("invalid kms\n");
  4853. return -EINVAL;
  4854. }
  4855. sde_kms = to_sde_kms(priv->kms);
  4856. sde_enc = to_sde_encoder_virt(encoder);
  4857. if (!priv->num_connectors) {
  4858. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4859. return -EINVAL;
  4860. }
  4861. SDE_DEBUG_ENC(sde_enc,
  4862. "num of connectors: %d\n", priv->num_connectors);
  4863. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4864. if (!enable) {
  4865. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4866. phys_enc = sde_enc->phys_encs[i];
  4867. if (phys_enc)
  4868. phys_enc->cont_splash_enabled = false;
  4869. }
  4870. return ret;
  4871. }
  4872. if (!splash_display) {
  4873. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4874. return -EINVAL;
  4875. }
  4876. for (i = 0; i < priv->num_connectors; i++) {
  4877. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4878. priv->connectors[i]->base.id);
  4879. sde_conn = to_sde_connector(priv->connectors[i]);
  4880. if (!sde_conn->encoder) {
  4881. SDE_DEBUG_ENC(sde_enc,
  4882. "encoder not attached to connector\n");
  4883. continue;
  4884. }
  4885. if (sde_conn->encoder->base.id
  4886. == encoder->base.id) {
  4887. conn = (priv->connectors[i]);
  4888. break;
  4889. }
  4890. }
  4891. if (!conn || !conn->state) {
  4892. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4893. return -EINVAL;
  4894. }
  4895. sde_conn_state = to_sde_connector_state(conn->state);
  4896. if (!sde_conn->ops.get_mode_info) {
  4897. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4898. return -EINVAL;
  4899. }
  4900. ret = sde_connector_get_mode_info(&sde_conn->base,
  4901. &encoder->crtc->state->adjusted_mode,
  4902. &sde_conn_state->mode_info);
  4903. if (ret) {
  4904. SDE_ERROR_ENC(sde_enc,
  4905. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4906. return ret;
  4907. }
  4908. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4909. conn->state, false);
  4910. if (ret) {
  4911. SDE_ERROR_ENC(sde_enc,
  4912. "failed to reserve hw resources, %d\n", ret);
  4913. return ret;
  4914. }
  4915. if (sde_conn->encoder) {
  4916. conn->state->best_encoder = sde_conn->encoder;
  4917. SDE_DEBUG_ENC(sde_enc,
  4918. "configured cstate->best_encoder to ID = %d\n",
  4919. conn->state->best_encoder->base.id);
  4920. } else {
  4921. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4922. conn->base.id);
  4923. }
  4924. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4925. sde_connector_get_topology_name(conn));
  4926. drm_mode = &encoder->crtc->state->adjusted_mode;
  4927. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4928. drm_mode->hdisplay, drm_mode->vdisplay);
  4929. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4930. if (encoder->bridge) {
  4931. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4932. /*
  4933. * For cont-splash use case, we update the mode
  4934. * configurations manually. This will skip the
  4935. * usually mode set call when actual frame is
  4936. * pushed from framework. The bridge needs to
  4937. * be updated with the current drm mode by
  4938. * calling the bridge mode set ops.
  4939. */
  4940. if (encoder->bridge->funcs) {
  4941. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4942. encoder->bridge->funcs->mode_set(encoder->bridge,
  4943. drm_mode, drm_mode);
  4944. }
  4945. } else {
  4946. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4947. }
  4948. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4949. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4950. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4951. if (!phys) {
  4952. SDE_ERROR_ENC(sde_enc,
  4953. "phys encoders not initialized\n");
  4954. return -EINVAL;
  4955. }
  4956. /* update connector for master and slave phys encoders */
  4957. phys->connector = conn;
  4958. phys->cont_splash_enabled = true;
  4959. phys->hw_pp = sde_enc->hw_pp[i];
  4960. if (phys->ops.cont_splash_mode_set)
  4961. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4962. if (phys->ops.is_master && phys->ops.is_master(phys))
  4963. sde_enc->cur_master = phys;
  4964. }
  4965. return ret;
  4966. }
  4967. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4968. bool skip_pre_kickoff)
  4969. {
  4970. struct msm_drm_thread *event_thread = NULL;
  4971. struct msm_drm_private *priv = NULL;
  4972. struct sde_encoder_virt *sde_enc = NULL;
  4973. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4974. SDE_ERROR("invalid parameters\n");
  4975. return -EINVAL;
  4976. }
  4977. priv = enc->dev->dev_private;
  4978. sde_enc = to_sde_encoder_virt(enc);
  4979. if (!sde_enc->crtc || (sde_enc->crtc->index
  4980. >= ARRAY_SIZE(priv->event_thread))) {
  4981. SDE_DEBUG_ENC(sde_enc,
  4982. "invalid cached CRTC: %d or crtc index: %d\n",
  4983. sde_enc->crtc == NULL,
  4984. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4985. return -EINVAL;
  4986. }
  4987. SDE_EVT32_VERBOSE(DRMID(enc));
  4988. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4989. if (!skip_pre_kickoff) {
  4990. kthread_queue_work(&event_thread->worker,
  4991. &sde_enc->esd_trigger_work);
  4992. kthread_flush_work(&sde_enc->esd_trigger_work);
  4993. }
  4994. /*
  4995. * panel may stop generating te signal (vsync) during esd failure. rsc
  4996. * hardware may hang without vsync. Avoid rsc hang by generating the
  4997. * vsync from watchdog timer instead of panel.
  4998. */
  4999. sde_encoder_helper_switch_vsync(enc, true);
  5000. if (!skip_pre_kickoff)
  5001. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5002. return 0;
  5003. }
  5004. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5005. {
  5006. struct sde_encoder_virt *sde_enc;
  5007. if (!encoder) {
  5008. SDE_ERROR("invalid drm enc\n");
  5009. return false;
  5010. }
  5011. sde_enc = to_sde_encoder_virt(encoder);
  5012. return sde_enc->recovery_events_enabled;
  5013. }
  5014. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  5015. bool enabled)
  5016. {
  5017. struct sde_encoder_virt *sde_enc;
  5018. if (!encoder) {
  5019. SDE_ERROR("invalid drm enc\n");
  5020. return;
  5021. }
  5022. sde_enc = to_sde_encoder_virt(encoder);
  5023. sde_enc->recovery_events_enabled = enabled;
  5024. }