hal_8074v2.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  25. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  26. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  27. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  30. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  31. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  32. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  33. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  34. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  35. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  36. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  37. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  38. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  39. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  40. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  41. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  48. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  49. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  50. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  51. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  52. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  53. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  54. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  55. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  56. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  57. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  58. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  59. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  60. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  61. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  62. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  63. STATUS_HEADER_REO_STATUS_NUMBER
  64. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  65. STATUS_HEADER_TIMESTAMP
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  68. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  69. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  70. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  71. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  72. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  73. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  75. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  76. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  77. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  78. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  79. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  81. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  83. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  85. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  87. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  89. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  91. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  92. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  93. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  94. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  95. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  96. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  97. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  98. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  99. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  102. #include "hal_8074v2_tx.h"
  103. #include "hal_8074v2_rx.h"
  104. #include <hal_generic_api.h>
  105. #include <hal_wbm.h>
  106. /**
  107. * hal_rx_get_rx_fragment_number_8074v2(): Function to retrieve
  108. * rx fragment number
  109. *
  110. * @nbuf: Network buffer
  111. * Returns: rx fragment number
  112. */
  113. static
  114. uint8_t hal_rx_get_rx_fragment_number_8074v2(uint8_t *buf)
  115. {
  116. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  117. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  118. /* Return first 4 bits as fragment number */
  119. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  120. DOT11_SEQ_FRAG_MASK;
  121. }
  122. struct hal_hw_txrx_ops qca8074v2_hal_hw_txrx_ops = {
  123. /* init and setup */
  124. hal_srng_dst_hw_init_generic,
  125. hal_srng_src_hw_init_generic,
  126. hal_get_hw_hptp_generic,
  127. hal_reo_setup_generic,
  128. hal_setup_link_idle_list_generic,
  129. /* tx */
  130. hal_tx_desc_set_dscp_tid_table_id_8074v2,
  131. hal_tx_set_dscp_tid_map_8074v2,
  132. hal_tx_update_dscp_tid_8074v2,
  133. hal_tx_desc_set_lmac_id_8074v2,
  134. hal_tx_desc_set_buf_addr_generic,
  135. hal_tx_desc_set_search_type_generic,
  136. hal_tx_desc_set_search_index_generic,
  137. hal_tx_desc_set_cache_set_num_generic,
  138. hal_tx_comp_get_status_generic,
  139. hal_tx_comp_get_release_reason_generic,
  140. /* rx */
  141. hal_rx_msdu_start_nss_get_8074v2,
  142. hal_rx_mon_hw_desc_get_mpdu_status_8074v2,
  143. hal_rx_get_tlv_8074v2,
  144. hal_rx_proc_phyrx_other_receive_info_tlv_8074v2,
  145. hal_rx_dump_msdu_start_tlv_8074v2,
  146. hal_rx_dump_msdu_end_tlv_8074v2,
  147. hal_get_link_desc_size_8074v2,
  148. hal_rx_mpdu_start_tid_get_8074v2,
  149. hal_rx_msdu_start_reception_type_get_8074v2,
  150. hal_rx_msdu_end_da_idx_get_8074v2,
  151. hal_rx_msdu_desc_info_get_ptr_generic,
  152. hal_rx_link_desc_msdu0_ptr_generic,
  153. hal_reo_status_get_header_generic,
  154. hal_rx_status_get_tlv_info_generic,
  155. hal_rx_wbm_err_info_get_generic,
  156. hal_rx_dump_mpdu_start_tlv_generic,
  157. hal_tx_set_pcp_tid_map_generic,
  158. hal_tx_update_pcp_tid_generic,
  159. hal_tx_update_tidmap_prty_generic,
  160. hal_rx_get_rx_fragment_number_8074v2,
  161. };
  162. struct hal_hw_srng_config hw_srng_table_8074v2[] = {
  163. /* TODO: max_rings can populated by querying HW capabilities */
  164. { /* REO_DST */
  165. .start_ring_id = HAL_SRNG_REO2SW1,
  166. .max_rings = 4,
  167. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  168. .lmac_ring = FALSE,
  169. .ring_dir = HAL_SRNG_DST_RING,
  170. .reg_start = {
  171. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  172. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  173. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  174. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  175. },
  176. .reg_size = {
  177. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  178. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  179. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  180. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  181. },
  182. .max_size =
  183. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  184. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  185. },
  186. { /* REO_EXCEPTION */
  187. /* Designating REO2TCL ring as exception ring. This ring is
  188. * similar to other REO2SW rings though it is named as REO2TCL.
  189. * Any of theREO2SW rings can be used as exception ring.
  190. */
  191. .start_ring_id = HAL_SRNG_REO2TCL,
  192. .max_rings = 1,
  193. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  194. .lmac_ring = FALSE,
  195. .ring_dir = HAL_SRNG_DST_RING,
  196. .reg_start = {
  197. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  198. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  199. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  200. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  201. },
  202. /* Single ring - provide ring size if multiple rings of this
  203. * type are supported
  204. */
  205. .reg_size = {},
  206. .max_size =
  207. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  208. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  209. },
  210. { /* REO_REINJECT */
  211. .start_ring_id = HAL_SRNG_SW2REO,
  212. .max_rings = 1,
  213. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  214. .lmac_ring = FALSE,
  215. .ring_dir = HAL_SRNG_SRC_RING,
  216. .reg_start = {
  217. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  218. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  219. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  220. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  221. },
  222. /* Single ring - provide ring size if multiple rings of this
  223. * type are supported
  224. */
  225. .reg_size = {},
  226. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  227. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  228. },
  229. { /* REO_CMD */
  230. .start_ring_id = HAL_SRNG_REO_CMD,
  231. .max_rings = 1,
  232. .entry_size = (sizeof(struct tlv_32_hdr) +
  233. sizeof(struct reo_get_queue_stats)) >> 2,
  234. .lmac_ring = FALSE,
  235. .ring_dir = HAL_SRNG_SRC_RING,
  236. .reg_start = {
  237. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  238. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  239. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  240. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  241. },
  242. /* Single ring - provide ring size if multiple rings of this
  243. * type are supported
  244. */
  245. .reg_size = {},
  246. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  247. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  248. },
  249. { /* REO_STATUS */
  250. .start_ring_id = HAL_SRNG_REO_STATUS,
  251. .max_rings = 1,
  252. .entry_size = (sizeof(struct tlv_32_hdr) +
  253. sizeof(struct reo_get_queue_stats_status)) >> 2,
  254. .lmac_ring = FALSE,
  255. .ring_dir = HAL_SRNG_DST_RING,
  256. .reg_start = {
  257. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  258. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  259. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  260. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  261. },
  262. /* Single ring - provide ring size if multiple rings of this
  263. * type are supported
  264. */
  265. .reg_size = {},
  266. .max_size =
  267. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  268. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  269. },
  270. { /* TCL_DATA */
  271. .start_ring_id = HAL_SRNG_SW2TCL1,
  272. .max_rings = 3,
  273. .entry_size = (sizeof(struct tlv_32_hdr) +
  274. sizeof(struct tcl_data_cmd)) >> 2,
  275. .lmac_ring = FALSE,
  276. .ring_dir = HAL_SRNG_SRC_RING,
  277. .reg_start = {
  278. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  279. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  280. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  281. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  282. },
  283. .reg_size = {
  284. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  285. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  286. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  287. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  288. },
  289. .max_size =
  290. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  291. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  292. },
  293. { /* TCL_CMD */
  294. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  295. .max_rings = 1,
  296. .entry_size = (sizeof(struct tlv_32_hdr) +
  297. sizeof(struct tcl_gse_cmd)) >> 2,
  298. .lmac_ring = FALSE,
  299. .ring_dir = HAL_SRNG_SRC_RING,
  300. .reg_start = {
  301. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  302. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  303. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  304. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  305. },
  306. /* Single ring - provide ring size if multiple rings of this
  307. * type are supported
  308. */
  309. .reg_size = {},
  310. .max_size =
  311. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  312. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  313. },
  314. { /* TCL_STATUS */
  315. .start_ring_id = HAL_SRNG_TCL_STATUS,
  316. .max_rings = 1,
  317. .entry_size = (sizeof(struct tlv_32_hdr) +
  318. sizeof(struct tcl_status_ring)) >> 2,
  319. .lmac_ring = FALSE,
  320. .ring_dir = HAL_SRNG_DST_RING,
  321. .reg_start = {
  322. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  323. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  324. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  325. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  326. },
  327. /* Single ring - provide ring size if multiple rings of this
  328. * type are supported
  329. */
  330. .reg_size = {},
  331. .max_size =
  332. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  333. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  334. },
  335. { /* CE_SRC */
  336. .start_ring_id = HAL_SRNG_CE_0_SRC,
  337. .max_rings = 12,
  338. .entry_size = sizeof(struct ce_src_desc) >> 2,
  339. .lmac_ring = FALSE,
  340. .ring_dir = HAL_SRNG_SRC_RING,
  341. .reg_start = {
  342. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  343. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  344. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  345. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  346. },
  347. .reg_size = {
  348. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  349. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  350. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  351. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  352. },
  353. .max_size =
  354. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  355. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  356. },
  357. { /* CE_DST */
  358. .start_ring_id = HAL_SRNG_CE_0_DST,
  359. .max_rings = 12,
  360. .entry_size = 8 >> 2,
  361. /*TODO: entry_size above should actually be
  362. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  363. * of struct ce_dst_desc in HW header files
  364. */
  365. .lmac_ring = FALSE,
  366. .ring_dir = HAL_SRNG_SRC_RING,
  367. .reg_start = {
  368. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  369. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  370. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  371. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  372. },
  373. .reg_size = {
  374. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  375. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  376. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  377. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  378. },
  379. .max_size =
  380. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  381. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  382. },
  383. { /* CE_DST_STATUS */
  384. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  385. .max_rings = 12,
  386. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  387. .lmac_ring = FALSE,
  388. .ring_dir = HAL_SRNG_DST_RING,
  389. .reg_start = {
  390. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  391. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  392. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  393. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  394. },
  395. /* TODO: check destination status ring registers */
  396. .reg_size = {
  397. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  398. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  399. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  400. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  401. },
  402. .max_size =
  403. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  404. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  405. },
  406. { /* WBM_IDLE_LINK */
  407. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  408. .max_rings = 1,
  409. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  410. .lmac_ring = FALSE,
  411. .ring_dir = HAL_SRNG_SRC_RING,
  412. .reg_start = {
  413. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  414. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  415. },
  416. /* Single ring - provide ring size if multiple rings of this
  417. * type are supported
  418. */
  419. .reg_size = {},
  420. .max_size =
  421. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  422. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  423. },
  424. { /* SW2WBM_RELEASE */
  425. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  426. .max_rings = 1,
  427. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  428. .lmac_ring = FALSE,
  429. .ring_dir = HAL_SRNG_SRC_RING,
  430. .reg_start = {
  431. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  432. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  433. },
  434. /* Single ring - provide ring size if multiple rings of this
  435. * type are supported
  436. */
  437. .reg_size = {},
  438. .max_size =
  439. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  440. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  441. },
  442. { /* WBM2SW_RELEASE */
  443. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  444. .max_rings = 4,
  445. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  446. .lmac_ring = FALSE,
  447. .ring_dir = HAL_SRNG_DST_RING,
  448. .reg_start = {
  449. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  450. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  451. },
  452. .reg_size = {
  453. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  454. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  455. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  456. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  457. },
  458. .max_size =
  459. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  460. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  461. },
  462. { /* RXDMA_BUF */
  463. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  464. #ifdef IPA_OFFLOAD
  465. .max_rings = 3,
  466. #else
  467. .max_rings = 2,
  468. #endif
  469. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  470. .lmac_ring = TRUE,
  471. .ring_dir = HAL_SRNG_SRC_RING,
  472. /* reg_start is not set because LMAC rings are not accessed
  473. * from host
  474. */
  475. .reg_start = {},
  476. .reg_size = {},
  477. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  478. },
  479. { /* RXDMA_DST */
  480. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  481. .max_rings = 1,
  482. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  483. .lmac_ring = TRUE,
  484. .ring_dir = HAL_SRNG_DST_RING,
  485. /* reg_start is not set because LMAC rings are not accessed
  486. * from host
  487. */
  488. .reg_start = {},
  489. .reg_size = {},
  490. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  491. },
  492. { /* RXDMA_MONITOR_BUF */
  493. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  494. .max_rings = 1,
  495. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  496. .lmac_ring = TRUE,
  497. .ring_dir = HAL_SRNG_SRC_RING,
  498. /* reg_start is not set because LMAC rings are not accessed
  499. * from host
  500. */
  501. .reg_start = {},
  502. .reg_size = {},
  503. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  504. },
  505. { /* RXDMA_MONITOR_STATUS */
  506. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  507. .max_rings = 1,
  508. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  509. .lmac_ring = TRUE,
  510. .ring_dir = HAL_SRNG_SRC_RING,
  511. /* reg_start is not set because LMAC rings are not accessed
  512. * from host
  513. */
  514. .reg_start = {},
  515. .reg_size = {},
  516. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  517. },
  518. { /* RXDMA_MONITOR_DST */
  519. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  520. .max_rings = 1,
  521. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  522. .lmac_ring = TRUE,
  523. .ring_dir = HAL_SRNG_DST_RING,
  524. /* reg_start is not set because LMAC rings are not accessed
  525. * from host
  526. */
  527. .reg_start = {},
  528. .reg_size = {},
  529. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  530. },
  531. { /* RXDMA_MONITOR_DESC */
  532. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  533. .max_rings = 1,
  534. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  535. .lmac_ring = TRUE,
  536. .ring_dir = HAL_SRNG_SRC_RING,
  537. /* reg_start is not set because LMAC rings are not accessed
  538. * from host
  539. */
  540. .reg_start = {},
  541. .reg_size = {},
  542. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  543. },
  544. { /* DIR_BUF_RX_DMA_SRC */
  545. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  546. /* one ring for spectral and one ring for cfr */
  547. .max_rings = 2,
  548. .entry_size = 2,
  549. .lmac_ring = TRUE,
  550. .ring_dir = HAL_SRNG_SRC_RING,
  551. /* reg_start is not set because LMAC rings are not accessed
  552. * from host
  553. */
  554. .reg_start = {},
  555. .reg_size = {},
  556. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  557. },
  558. #ifdef WLAN_FEATURE_CIF_CFR
  559. { /* WIFI_POS_SRC */
  560. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  561. .max_rings = 1,
  562. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  563. .lmac_ring = TRUE,
  564. .ring_dir = HAL_SRNG_SRC_RING,
  565. /* reg_start is not set because LMAC rings are not accessed
  566. * from host
  567. */
  568. .reg_start = {},
  569. .reg_size = {},
  570. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  571. },
  572. #endif
  573. };
  574. int32_t hal_hw_reg_offset_qca8074v2[] = {
  575. /* dst */
  576. REG_OFFSET(DST, HP),
  577. REG_OFFSET(DST, TP),
  578. REG_OFFSET(DST, ID),
  579. REG_OFFSET(DST, MISC),
  580. REG_OFFSET(DST, HP_ADDR_LSB),
  581. REG_OFFSET(DST, HP_ADDR_MSB),
  582. REG_OFFSET(DST, MSI1_BASE_LSB),
  583. REG_OFFSET(DST, MSI1_BASE_MSB),
  584. REG_OFFSET(DST, MSI1_DATA),
  585. REG_OFFSET(DST, BASE_LSB),
  586. REG_OFFSET(DST, BASE_MSB),
  587. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  588. /* src */
  589. REG_OFFSET(SRC, HP),
  590. REG_OFFSET(SRC, TP),
  591. REG_OFFSET(SRC, ID),
  592. REG_OFFSET(SRC, MISC),
  593. REG_OFFSET(SRC, TP_ADDR_LSB),
  594. REG_OFFSET(SRC, TP_ADDR_MSB),
  595. REG_OFFSET(SRC, MSI1_BASE_LSB),
  596. REG_OFFSET(SRC, MSI1_BASE_MSB),
  597. REG_OFFSET(SRC, MSI1_DATA),
  598. REG_OFFSET(SRC, BASE_LSB),
  599. REG_OFFSET(SRC, BASE_MSB),
  600. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  601. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  602. };
  603. /**
  604. * hal_qca8074v2_attach() - Attach 8074v2 target specific hal_soc ops,
  605. * offset and srng table
  606. */
  607. void hal_qca8074v2_attach(struct hal_soc *hal_soc)
  608. {
  609. hal_soc->hw_srng_table = hw_srng_table_8074v2;
  610. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca8074v2;
  611. hal_soc->ops = &qca8074v2_hal_hw_txrx_ops;
  612. }