sde_encoder.c 188 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. /* Worst case time required for trigger the frame after the EPT wait */
  70. #define EPT_BACKOFF_THRESHOLD (3 * NSEC_PER_MSEC)
  71. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  72. a.y1 != b.y1 || a.y2 != b.y2)
  73. /**
  74. * enum sde_enc_rc_events - events for resource control state machine
  75. * @SDE_ENC_RC_EVENT_KICKOFF:
  76. * This event happens at NORMAL priority.
  77. * Event that signals the start of the transfer. When this event is
  78. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  79. * Regardless of the previous state, the resource should be in ON state
  80. * at the end of this event. At the end of this event, a delayed work is
  81. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  82. * ktime.
  83. * @SDE_ENC_RC_EVENT_PRE_STOP:
  84. * This event happens at NORMAL priority.
  85. * This event, when received during the ON state, set RSC to IDLE, and
  86. * and leave the RC STATE in the PRE_OFF state.
  87. * It should be followed by the STOP event as part of encoder disable.
  88. * If received during IDLE or OFF states, it will do nothing.
  89. * @SDE_ENC_RC_EVENT_STOP:
  90. * This event happens at NORMAL priority.
  91. * When this event is received, disable all the MDP/DSI core clocks, and
  92. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  93. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  94. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  95. * Resource state should be in OFF at the end of the event.
  96. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there is a seamless mode switch is in prgoress. A
  99. * client needs to leave clocks ON to reduce the mode switch latency.
  100. * @SDE_ENC_RC_EVENT_POST_MODESET:
  101. * This event happens at NORMAL priority from a work item.
  102. * Event signals that seamless mode switch is complete and resources are
  103. * acquired. Clients wants to update the rsc with new vtotal and update
  104. * pm_qos vote.
  105. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  106. * This event happens at NORMAL priority from a work item.
  107. * Event signals that there were no frame updates for
  108. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  109. * and request RSC with IDLE state and change the resource state to IDLE.
  110. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  111. * This event is triggered from the input event thread when touch event is
  112. * received from the input device. On receiving this event,
  113. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  114. clocks and enable RSC.
  115. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  116. * off work since a new commit is imminent.
  117. */
  118. enum sde_enc_rc_events {
  119. SDE_ENC_RC_EVENT_KICKOFF = 1,
  120. SDE_ENC_RC_EVENT_PRE_STOP,
  121. SDE_ENC_RC_EVENT_STOP,
  122. SDE_ENC_RC_EVENT_PRE_MODESET,
  123. SDE_ENC_RC_EVENT_POST_MODESET,
  124. SDE_ENC_RC_EVENT_ENTER_IDLE,
  125. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  126. };
  127. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  128. {
  129. struct sde_encoder_virt *sde_enc;
  130. int i;
  131. sde_enc = to_sde_encoder_virt(drm_enc);
  132. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  133. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  134. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  135. phys->split_role != ENC_ROLE_SLAVE) {
  136. if (enable)
  137. SDE_EVT32(DRMID(drm_enc), enable);
  138. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  139. }
  140. }
  141. }
  142. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  143. {
  144. struct sde_encoder_virt *sde_enc;
  145. struct sde_encoder_phys *phys;
  146. bool is_vid;
  147. sde_enc = to_sde_encoder_virt(drm_enc);
  148. if (!sde_enc || !sde_enc->phys_encs[0]) {
  149. SDE_ERROR("invalid params\n");
  150. return U32_MAX;
  151. }
  152. phys = sde_enc->phys_encs[0];
  153. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  154. return is_vid ? phys->pf_time_in_us : 0;
  155. }
  156. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  157. {
  158. struct sde_encoder_virt *sde_enc;
  159. struct sde_encoder_phys *cur_master;
  160. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  161. ktime_t tvblank, cur_time;
  162. struct intf_status intf_status = {0};
  163. unsigned long features;
  164. u32 fps;
  165. bool is_cmd, is_vid;
  166. sde_enc = to_sde_encoder_virt(drm_enc);
  167. cur_master = sde_enc->cur_master;
  168. fps = sde_encoder_get_fps(drm_enc);
  169. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  170. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  171. if (!cur_master || !cur_master->hw_intf || !fps
  172. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  173. return 0;
  174. features = cur_master->hw_intf->cap->features;
  175. /*
  176. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  177. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  178. * at panel vsync and not at MDP VSYNC
  179. */
  180. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  181. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  182. if (intf_status.is_prog_fetch_en)
  183. return 0;
  184. }
  185. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  186. qtmr_counter = arch_timer_read_counter();
  187. cur_time = ktime_get_ns();
  188. /* check for counter rollover between the two timestamps [56 bits] */
  189. if (qtmr_counter < vsync_counter) {
  190. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  191. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  192. qtmr_counter >> 32, qtmr_counter, hw_diff,
  193. fps, SDE_EVTLOG_FUNC_CASE1);
  194. } else {
  195. hw_diff = qtmr_counter - vsync_counter;
  196. }
  197. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  198. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  199. /* avoid setting timestamp, if diff is more than one vsync */
  200. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  201. tvblank = 0;
  202. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  203. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  204. fps, SDE_EVTLOG_ERROR);
  205. } else {
  206. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  207. }
  208. SDE_DEBUG_ENC(sde_enc,
  209. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  210. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  211. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  212. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  213. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  214. return tvblank;
  215. }
  216. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  217. {
  218. bool clone_mode;
  219. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  220. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  221. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  222. return;
  223. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  224. return;
  225. /*
  226. * clone mode is the only scenario where we want to enable software override
  227. * of fal10 veto.
  228. */
  229. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  230. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  231. if (clone_mode && veto) {
  232. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  233. sde_enc->fal10_veto_override = true;
  234. } else if (sde_enc->fal10_veto_override && !veto) {
  235. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  236. sde_enc->fal10_veto_override = false;
  237. }
  238. }
  239. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  240. {
  241. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  242. struct msm_drm_private *priv;
  243. struct sde_kms *sde_kms;
  244. struct device *cpu_dev;
  245. struct cpumask *cpu_mask = NULL;
  246. int cpu = 0;
  247. u32 cpu_dma_latency;
  248. priv = drm_enc->dev->dev_private;
  249. sde_kms = to_sde_kms(priv->kms);
  250. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  251. return;
  252. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  253. cpumask_clear(&sde_enc->valid_cpu_mask);
  254. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  255. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  256. if (!cpu_mask &&
  257. sde_encoder_check_curr_mode(drm_enc,
  258. MSM_DISPLAY_CMD_MODE))
  259. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  260. if (!cpu_mask)
  261. return;
  262. for_each_cpu(cpu, cpu_mask) {
  263. cpu_dev = get_cpu_device(cpu);
  264. if (!cpu_dev) {
  265. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  266. cpu);
  267. return;
  268. }
  269. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  270. dev_pm_qos_add_request(cpu_dev,
  271. &sde_enc->pm_qos_cpu_req[cpu],
  272. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  273. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  274. }
  275. }
  276. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  277. {
  278. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  279. struct device *cpu_dev;
  280. int cpu = 0;
  281. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  282. cpu_dev = get_cpu_device(cpu);
  283. if (!cpu_dev) {
  284. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  285. cpu);
  286. continue;
  287. }
  288. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  289. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  290. }
  291. cpumask_clear(&sde_enc->valid_cpu_mask);
  292. }
  293. static bool _sde_encoder_is_autorefresh_enabled(
  294. struct sde_encoder_virt *sde_enc)
  295. {
  296. struct drm_connector *drm_conn;
  297. if (!sde_enc->cur_master ||
  298. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  299. return false;
  300. drm_conn = sde_enc->cur_master->connector;
  301. if (!drm_conn || !drm_conn->state)
  302. return false;
  303. return sde_connector_get_property(drm_conn->state,
  304. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  305. }
  306. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  307. struct sde_hw_qdss *hw_qdss,
  308. struct sde_encoder_phys *phys, bool enable)
  309. {
  310. if (sde_enc->qdss_status == enable)
  311. return;
  312. sde_enc->qdss_status = enable;
  313. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  314. sde_enc->qdss_status);
  315. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  316. }
  317. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  318. s64 timeout_ms, struct sde_encoder_wait_info *info)
  319. {
  320. int rc = 0;
  321. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  322. ktime_t cur_ktime;
  323. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  324. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  325. do {
  326. rc = wait_event_timeout(*(info->wq),
  327. atomic_read(info->atomic_cnt) == info->count_check,
  328. wait_time_jiffies);
  329. cur_ktime = ktime_get();
  330. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  331. timeout_ms, atomic_read(info->atomic_cnt),
  332. info->count_check);
  333. /* Make an early exit if the condition is already satisfied */
  334. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  335. (info->count_check < curr_atomic_cnt)) {
  336. rc = true;
  337. break;
  338. }
  339. /* If we timed out, counter is valid and time is less, wait again */
  340. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  341. (rc == 0) &&
  342. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  343. return rc;
  344. }
  345. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  346. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  347. {
  348. int ret = -ETIMEDOUT;
  349. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  350. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  351. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  352. while (ret == -ETIMEDOUT && timeout_iters--) {
  353. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  354. if (ret == -ETIMEDOUT) {
  355. /* if dma_fence is not signaled, keep waiting */
  356. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  357. continue;
  358. /* timed-out waiting and no sw-override support for hw-fences */
  359. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  360. SDE_ERROR("invalid argument(s)\n");
  361. break;
  362. }
  363. /*
  364. * In case the sw and hw fences were triggered at the same time,
  365. * wait the standard kickoff time one more time. Only override if
  366. * we timeout again.
  367. */
  368. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  369. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  370. if (ret == -ETIMEDOUT) {
  371. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  372. /*
  373. * wait the original timeout time again if we
  374. * did sw override due to fence being signaled
  375. */
  376. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  377. wait_info);
  378. }
  379. break;
  380. }
  381. }
  382. /* reset the timeout value */
  383. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  384. return ret;
  385. }
  386. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  387. {
  388. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  389. return sde_enc &&
  390. (sde_enc->disp_info.display_type ==
  391. SDE_CONNECTOR_PRIMARY);
  392. }
  393. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  394. {
  395. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  396. return sde_enc &&
  397. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  398. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  399. }
  400. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  401. {
  402. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  403. return sde_enc &&
  404. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  405. }
  406. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  407. {
  408. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  409. return sde_enc && sde_enc->cur_master &&
  410. sde_enc->cur_master->cont_splash_enabled;
  411. }
  412. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  413. enum sde_intr_idx intr_idx)
  414. {
  415. SDE_EVT32(DRMID(phys_enc->parent),
  416. phys_enc->intf_idx - INTF_0,
  417. phys_enc->hw_pp->idx - PINGPONG_0,
  418. intr_idx);
  419. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  420. if (phys_enc->parent_ops.handle_frame_done)
  421. phys_enc->parent_ops.handle_frame_done(
  422. phys_enc->parent, phys_enc,
  423. SDE_ENCODER_FRAME_EVENT_ERROR);
  424. }
  425. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  426. enum sde_intr_idx intr_idx,
  427. struct sde_encoder_wait_info *wait_info)
  428. {
  429. struct sde_encoder_irq *irq;
  430. u32 irq_status;
  431. int ret, i;
  432. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  433. SDE_ERROR("invalid params\n");
  434. return -EINVAL;
  435. }
  436. irq = &phys_enc->irq[intr_idx];
  437. /* note: do master / slave checking outside */
  438. /* return EWOULDBLOCK since we know the wait isn't necessary */
  439. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  440. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  441. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  442. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  443. return -EWOULDBLOCK;
  444. }
  445. if (irq->irq_idx < 0) {
  446. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  447. irq->name, irq->hw_idx);
  448. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  449. irq->irq_idx);
  450. return 0;
  451. }
  452. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  453. atomic_read(wait_info->atomic_cnt));
  454. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  455. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  456. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  457. /*
  458. * Some module X may disable interrupt for longer duration
  459. * and it may trigger all interrupts including timer interrupt
  460. * when module X again enable the interrupt.
  461. * That may cause interrupt wait timeout API in this API.
  462. * It is handled by split the wait timer in two halves.
  463. */
  464. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  465. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  466. irq->hw_idx,
  467. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  468. wait_info);
  469. if (ret)
  470. break;
  471. }
  472. if (ret <= 0) {
  473. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  474. irq->irq_idx, true);
  475. if (irq_status) {
  476. unsigned long flags;
  477. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  478. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  479. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  480. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  481. local_irq_save(flags);
  482. irq->cb.func(phys_enc, irq->irq_idx);
  483. local_irq_restore(flags);
  484. ret = 0;
  485. } else {
  486. ret = -ETIMEDOUT;
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  488. irq->hw_idx, irq->irq_idx,
  489. phys_enc->hw_pp->idx - PINGPONG_0,
  490. atomic_read(wait_info->atomic_cnt), irq_status,
  491. SDE_EVTLOG_ERROR);
  492. }
  493. } else {
  494. ret = 0;
  495. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  496. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  497. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  498. }
  499. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  500. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  501. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  502. return ret;
  503. }
  504. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  505. enum sde_intr_idx intr_idx)
  506. {
  507. struct sde_encoder_irq *irq;
  508. int ret = 0;
  509. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  510. SDE_ERROR("invalid params\n");
  511. return -EINVAL;
  512. }
  513. irq = &phys_enc->irq[intr_idx];
  514. if (irq->irq_idx >= 0) {
  515. SDE_DEBUG_PHYS(phys_enc,
  516. "skipping already registered irq %s type %d\n",
  517. irq->name, irq->intr_type);
  518. return 0;
  519. }
  520. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  521. irq->intr_type, irq->hw_idx);
  522. if (irq->irq_idx < 0) {
  523. SDE_ERROR_PHYS(phys_enc,
  524. "failed to lookup IRQ index for %s type:%d\n",
  525. irq->name, irq->intr_type);
  526. return -EINVAL;
  527. }
  528. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  529. &irq->cb);
  530. if (ret) {
  531. SDE_ERROR_PHYS(phys_enc,
  532. "failed to register IRQ callback for %s\n",
  533. irq->name);
  534. irq->irq_idx = -EINVAL;
  535. return ret;
  536. }
  537. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  538. if (ret) {
  539. SDE_ERROR_PHYS(phys_enc,
  540. "enable IRQ for intr:%s failed, irq_idx %d\n",
  541. irq->name, irq->irq_idx);
  542. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  543. irq->irq_idx, &irq->cb);
  544. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  545. irq->irq_idx, SDE_EVTLOG_ERROR);
  546. irq->irq_idx = -EINVAL;
  547. return ret;
  548. }
  549. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  550. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  551. irq->name, irq->irq_idx);
  552. return ret;
  553. }
  554. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  555. enum sde_intr_idx intr_idx)
  556. {
  557. struct sde_encoder_irq *irq;
  558. int ret;
  559. if (!phys_enc) {
  560. SDE_ERROR("invalid encoder\n");
  561. return -EINVAL;
  562. }
  563. irq = &phys_enc->irq[intr_idx];
  564. /* silently skip irqs that weren't registered */
  565. if (irq->irq_idx < 0) {
  566. SDE_ERROR(
  567. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  568. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  569. irq->irq_idx);
  570. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  571. irq->irq_idx, SDE_EVTLOG_ERROR);
  572. return 0;
  573. }
  574. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  575. if (ret)
  576. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  577. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  578. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  579. &irq->cb);
  580. if (ret)
  581. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  582. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  583. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  584. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  585. irq->irq_idx = -EINVAL;
  586. return 0;
  587. }
  588. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  589. struct sde_encoder_hw_resources *hw_res,
  590. struct drm_connector_state *conn_state)
  591. {
  592. struct sde_encoder_virt *sde_enc = NULL;
  593. int ret, i = 0;
  594. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  595. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  596. -EINVAL, !drm_enc, !hw_res, !conn_state,
  597. hw_res ? !hw_res->comp_info : 0);
  598. return;
  599. }
  600. sde_enc = to_sde_encoder_virt(drm_enc);
  601. SDE_DEBUG_ENC(sde_enc, "\n");
  602. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  603. hw_res->display_type = sde_enc->disp_info.display_type;
  604. /* Query resources used by phys encs, expected to be without overlap */
  605. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  606. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  607. if (phys && phys->ops.get_hw_resources)
  608. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  609. }
  610. /*
  611. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  612. * called from atomic_check phase. Use the below API to get mode
  613. * information of the temporary conn_state passed
  614. */
  615. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  616. if (ret)
  617. SDE_ERROR("failed to get topology ret %d\n", ret);
  618. ret = sde_connector_state_get_compression_info(conn_state,
  619. hw_res->comp_info);
  620. if (ret)
  621. SDE_ERROR("failed to get compression info ret %d\n", ret);
  622. }
  623. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  624. {
  625. struct sde_encoder_virt *sde_enc = NULL;
  626. int i = 0;
  627. unsigned int num_encs;
  628. if (!drm_enc) {
  629. SDE_ERROR("invalid encoder\n");
  630. return;
  631. }
  632. sde_enc = to_sde_encoder_virt(drm_enc);
  633. SDE_DEBUG_ENC(sde_enc, "\n");
  634. num_encs = sde_enc->num_phys_encs;
  635. mutex_lock(&sde_enc->enc_lock);
  636. sde_rsc_client_destroy(sde_enc->rsc_client);
  637. for (i = 0; i < num_encs; i++) {
  638. struct sde_encoder_phys *phys;
  639. phys = sde_enc->phys_vid_encs[i];
  640. if (phys && phys->ops.destroy) {
  641. phys->ops.destroy(phys);
  642. --sde_enc->num_phys_encs;
  643. sde_enc->phys_vid_encs[i] = NULL;
  644. }
  645. phys = sde_enc->phys_cmd_encs[i];
  646. if (phys && phys->ops.destroy) {
  647. phys->ops.destroy(phys);
  648. --sde_enc->num_phys_encs;
  649. sde_enc->phys_cmd_encs[i] = NULL;
  650. }
  651. phys = sde_enc->phys_encs[i];
  652. if (phys && phys->ops.destroy) {
  653. phys->ops.destroy(phys);
  654. --sde_enc->num_phys_encs;
  655. sde_enc->phys_encs[i] = NULL;
  656. }
  657. }
  658. if (sde_enc->num_phys_encs)
  659. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  660. sde_enc->num_phys_encs);
  661. sde_enc->num_phys_encs = 0;
  662. mutex_unlock(&sde_enc->enc_lock);
  663. drm_encoder_cleanup(drm_enc);
  664. mutex_destroy(&sde_enc->enc_lock);
  665. kfree(sde_enc->input_handler);
  666. sde_enc->input_handler = NULL;
  667. kfree(sde_enc);
  668. }
  669. void sde_encoder_helper_update_intf_cfg(
  670. struct sde_encoder_phys *phys_enc)
  671. {
  672. struct sde_encoder_virt *sde_enc;
  673. struct sde_hw_intf_cfg_v1 *intf_cfg;
  674. enum sde_3d_blend_mode mode_3d;
  675. if (!phys_enc || !phys_enc->hw_pp) {
  676. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  677. return;
  678. }
  679. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  680. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  681. SDE_DEBUG_ENC(sde_enc,
  682. "intf_cfg updated for %d at idx %d\n",
  683. phys_enc->intf_idx,
  684. intf_cfg->intf_count);
  685. /* setup interface configuration */
  686. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  687. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  688. return;
  689. }
  690. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  691. if (phys_enc == sde_enc->cur_master) {
  692. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  693. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  694. else
  695. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  696. }
  697. /* configure this interface as master for split display */
  698. if (phys_enc->split_role == ENC_ROLE_MASTER)
  699. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  700. /* setup which pp blk will connect to this intf */
  701. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  702. phys_enc->hw_intf->ops.bind_pingpong_blk(
  703. phys_enc->hw_intf,
  704. true,
  705. phys_enc->hw_pp->idx);
  706. /*setup merge_3d configuration */
  707. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  708. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  709. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  710. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  711. phys_enc->hw_pp->merge_3d->idx;
  712. if (phys_enc->hw_pp->ops.setup_3d_mode)
  713. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  714. mode_3d);
  715. }
  716. void sde_encoder_helper_split_config(
  717. struct sde_encoder_phys *phys_enc,
  718. enum sde_intf interface)
  719. {
  720. struct sde_encoder_virt *sde_enc;
  721. struct split_pipe_cfg *cfg;
  722. struct sde_hw_mdp *hw_mdptop;
  723. enum sde_rm_topology_name topology;
  724. struct msm_display_info *disp_info;
  725. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  726. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  727. return;
  728. }
  729. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  730. hw_mdptop = phys_enc->hw_mdptop;
  731. disp_info = &sde_enc->disp_info;
  732. cfg = &phys_enc->hw_intf->cfg;
  733. memset(cfg, 0, sizeof(*cfg));
  734. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  735. return;
  736. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  737. cfg->split_link_en = true;
  738. /**
  739. * disable split modes since encoder will be operating in as the only
  740. * encoder, either for the entire use case in the case of, for example,
  741. * single DSI, or for this frame in the case of left/right only partial
  742. * update.
  743. */
  744. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  745. if (hw_mdptop->ops.setup_split_pipe)
  746. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  747. if (hw_mdptop->ops.setup_pp_split)
  748. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  749. return;
  750. }
  751. cfg->en = true;
  752. cfg->mode = phys_enc->intf_mode;
  753. cfg->intf = interface;
  754. if (cfg->en && phys_enc->ops.needs_single_flush &&
  755. phys_enc->ops.needs_single_flush(phys_enc))
  756. cfg->split_flush_en = true;
  757. topology = sde_connector_get_topology_name(phys_enc->connector);
  758. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  759. cfg->pp_split_slave = cfg->intf;
  760. else
  761. cfg->pp_split_slave = INTF_MAX;
  762. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  763. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  764. if (hw_mdptop->ops.setup_split_pipe)
  765. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  766. } else if (sde_enc->hw_pp[0]) {
  767. /*
  768. * slave encoder
  769. * - determine split index from master index,
  770. * assume master is first pp
  771. */
  772. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  773. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  774. cfg->pp_split_index);
  775. if (hw_mdptop->ops.setup_pp_split)
  776. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  777. }
  778. }
  779. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  780. {
  781. struct sde_encoder_virt *sde_enc;
  782. int i = 0;
  783. if (!drm_enc)
  784. return false;
  785. sde_enc = to_sde_encoder_virt(drm_enc);
  786. if (!sde_enc)
  787. return false;
  788. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  789. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  790. if (phys && phys->in_clone_mode)
  791. return true;
  792. }
  793. return false;
  794. }
  795. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  796. struct drm_crtc *crtc)
  797. {
  798. struct sde_encoder_virt *sde_enc;
  799. int i;
  800. if (!drm_enc)
  801. return false;
  802. sde_enc = to_sde_encoder_virt(drm_enc);
  803. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  804. return false;
  805. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  806. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  807. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  808. return true;
  809. }
  810. return false;
  811. }
  812. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  813. struct drm_crtc_state *crtc_state)
  814. {
  815. struct sde_encoder_virt *sde_enc;
  816. struct sde_crtc_state *sde_crtc_state;
  817. int i = 0;
  818. if (!drm_enc || !crtc_state) {
  819. SDE_DEBUG("invalid params\n");
  820. return;
  821. }
  822. sde_enc = to_sde_encoder_virt(drm_enc);
  823. sde_crtc_state = to_sde_crtc_state(crtc_state);
  824. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  825. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  826. return;
  827. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  828. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  829. if (phys) {
  830. phys->in_clone_mode = true;
  831. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  832. }
  833. }
  834. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  835. sde_crtc_state->cwb_enc_mask = 0;
  836. }
  837. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  838. struct drm_crtc_state *crtc_state,
  839. struct drm_connector_state *conn_state)
  840. {
  841. const struct drm_display_mode *mode;
  842. struct drm_display_mode *adj_mode;
  843. int i = 0;
  844. int ret = 0;
  845. mode = &crtc_state->mode;
  846. adj_mode = &crtc_state->adjusted_mode;
  847. /* perform atomic check on the first physical encoder (master) */
  848. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  849. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  850. if (phys && phys->ops.atomic_check)
  851. ret = phys->ops.atomic_check(phys, crtc_state,
  852. conn_state);
  853. else if (phys && phys->ops.mode_fixup)
  854. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  855. ret = -EINVAL;
  856. if (ret) {
  857. SDE_ERROR_ENC(sde_enc,
  858. "mode unsupported, phys idx %d\n", i);
  859. break;
  860. }
  861. }
  862. return ret;
  863. }
  864. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  865. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  866. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  867. {
  868. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  869. int ret = 0;
  870. if (crtc_state->mode_changed || crtc_state->active_changed) {
  871. struct sde_rect mode_roi, roi;
  872. u32 width, height;
  873. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  874. mode_roi.x = 0;
  875. mode_roi.y = 0;
  876. mode_roi.w = width;
  877. mode_roi.h = height;
  878. if (sde_conn_state->rois.num_rects) {
  879. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  880. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  881. SDE_ERROR_ENC(sde_enc,
  882. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  883. roi.x, roi.y, roi.w, roi.h);
  884. ret = -EINVAL;
  885. }
  886. }
  887. if (sde_crtc_state->user_roi_list.num_rects) {
  888. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  889. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  890. SDE_ERROR_ENC(sde_enc,
  891. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  892. roi.x, roi.y, roi.w, roi.h);
  893. ret = -EINVAL;
  894. }
  895. }
  896. }
  897. return ret;
  898. }
  899. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  900. struct drm_crtc_state *crtc_state,
  901. struct drm_connector_state *conn_state,
  902. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  903. struct sde_connector *sde_conn,
  904. struct sde_connector_state *sde_conn_state)
  905. {
  906. int ret = 0;
  907. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  908. struct msm_sub_mode sub_mode;
  909. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  910. struct msm_display_topology *topology = NULL;
  911. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  912. CONNECTOR_PROP_DSC_MODE);
  913. sub_mode.pixel_format_mode = sde_connector_get_property(conn_state,
  914. CONNECTOR_PROP_BPP_MODE);
  915. ret = sde_connector_get_mode_info(&sde_conn->base,
  916. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  917. if (ret) {
  918. SDE_ERROR_ENC(sde_enc,
  919. "failed to get mode info, rc = %d\n", ret);
  920. return ret;
  921. }
  922. if (sde_conn_state->mode_info.comp_info.comp_type &&
  923. sde_conn_state->mode_info.comp_info.comp_ratio >=
  924. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  925. SDE_ERROR_ENC(sde_enc,
  926. "invalid compression ratio: %d\n",
  927. sde_conn_state->mode_info.comp_info.comp_ratio);
  928. ret = -EINVAL;
  929. return ret;
  930. }
  931. /* Reserve dynamic resources, indicating atomic_check phase */
  932. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  933. conn_state, true);
  934. if (ret) {
  935. if (ret != -EAGAIN)
  936. SDE_ERROR_ENC(sde_enc,
  937. "RM failed to reserve resources, rc = %d\n", ret);
  938. return ret;
  939. }
  940. /**
  941. * Update connector state with the topology selected for the
  942. * resource set validated. Reset the topology if we are
  943. * de-activating crtc.
  944. */
  945. if (crtc_state->active) {
  946. topology = &sde_conn_state->mode_info.topology;
  947. ret = sde_rm_update_topology(&sde_kms->rm,
  948. conn_state, topology);
  949. if (ret) {
  950. SDE_ERROR_ENC(sde_enc,
  951. "RM failed to update topology, rc: %d\n", ret);
  952. return ret;
  953. }
  954. }
  955. ret = sde_connector_set_blob_data(conn_state->connector,
  956. conn_state,
  957. CONNECTOR_PROP_SDE_INFO);
  958. if (ret) {
  959. SDE_ERROR_ENC(sde_enc,
  960. "connector failed to update info, rc: %d\n",
  961. ret);
  962. return ret;
  963. }
  964. }
  965. return ret;
  966. }
  967. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  968. {
  969. struct sde_connector *sde_conn = NULL;
  970. struct sde_kms *sde_kms = NULL;
  971. struct drm_connector *conn = NULL;
  972. if (!drm_enc) {
  973. SDE_ERROR("invalid drm encoder\n");
  974. return false;
  975. }
  976. sde_kms = sde_encoder_get_kms(drm_enc);
  977. if (!sde_kms)
  978. return false;
  979. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  980. if (!conn || !conn->state)
  981. return false;
  982. sde_conn = to_sde_connector(conn);
  983. if (!sde_conn)
  984. return false;
  985. return sde_connector_is_line_insertion_supported(sde_conn);
  986. }
  987. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  988. u32 *qsync_fps, struct drm_connector_state *conn_state)
  989. {
  990. struct sde_encoder_virt *sde_enc;
  991. int rc = 0;
  992. struct sde_connector *sde_conn;
  993. if (!qsync_fps)
  994. return;
  995. *qsync_fps = 0;
  996. if (!drm_enc) {
  997. SDE_ERROR("invalid drm encoder\n");
  998. return;
  999. }
  1000. sde_enc = to_sde_encoder_virt(drm_enc);
  1001. if (!sde_enc->cur_master) {
  1002. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  1003. return;
  1004. }
  1005. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1006. if (sde_conn->ops.get_qsync_min_fps)
  1007. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1008. if (rc < 0) {
  1009. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1010. return;
  1011. }
  1012. *qsync_fps = rc;
  1013. }
  1014. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1015. struct sde_connector_state *sde_conn_state)
  1016. {
  1017. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1018. u32 min_fps, step_fps = 0;
  1019. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1020. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1021. CONNECTOR_PROP_QSYNC_MODE);
  1022. u32 avr_step_state = sde_connector_get_property(&sde_conn_state->base,
  1023. CONNECTOR_PROP_AVR_STEP_STATE);
  1024. if ((avr_step_state == AVR_STEP_NONE) || !sde_conn->ops.get_avr_step_fps)
  1025. return 0;
  1026. if (!qsync_mode && avr_step_state) {
  1027. SDE_ERROR("invalid config: avr-step enabled without qsync\n");
  1028. return -EINVAL;
  1029. }
  1030. step_fps = sde_conn->ops.get_avr_step_fps(&sde_conn_state->base);
  1031. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1032. &sde_conn_state->base);
  1033. if (!min_fps || !nom_fps || step_fps % nom_fps || step_fps % min_fps
  1034. || step_fps < nom_fps || (vtotal * nom_fps) % step_fps) {
  1035. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1036. min_fps, step_fps, vtotal);
  1037. return -EINVAL;
  1038. }
  1039. return 0;
  1040. }
  1041. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1042. struct sde_connector_state *sde_conn_state)
  1043. {
  1044. int rc = 0;
  1045. bool qsync_dirty, has_modeset, ept;
  1046. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1047. u32 qsync_mode;
  1048. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1049. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1050. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1051. ept = msm_property_is_dirty(&sde_conn->property_info,
  1052. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1053. if (has_modeset && qsync_dirty &&
  1054. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1055. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1056. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1057. sde_conn_state->msm_mode.private_flags);
  1058. return -EINVAL;
  1059. }
  1060. qsync_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_QSYNC_MODE);
  1061. if (qsync_dirty || (qsync_mode && has_modeset))
  1062. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state);
  1063. return rc;
  1064. }
  1065. static int sde_encoder_virt_atomic_check(
  1066. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1067. struct drm_connector_state *conn_state)
  1068. {
  1069. struct sde_encoder_virt *sde_enc;
  1070. struct sde_kms *sde_kms;
  1071. const struct drm_display_mode *mode;
  1072. struct drm_display_mode *adj_mode;
  1073. struct sde_connector *sde_conn = NULL;
  1074. struct sde_connector_state *sde_conn_state = NULL;
  1075. struct sde_crtc_state *sde_crtc_state = NULL;
  1076. enum sde_rm_topology_name old_top;
  1077. enum sde_rm_topology_name top_name;
  1078. struct msm_display_info *disp_info;
  1079. int ret = 0;
  1080. if (!drm_enc || !crtc_state || !conn_state) {
  1081. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1082. !drm_enc, !crtc_state, !conn_state);
  1083. return -EINVAL;
  1084. }
  1085. sde_enc = to_sde_encoder_virt(drm_enc);
  1086. disp_info = &sde_enc->disp_info;
  1087. SDE_DEBUG_ENC(sde_enc, "\n");
  1088. sde_kms = sde_encoder_get_kms(drm_enc);
  1089. if (!sde_kms)
  1090. return -EINVAL;
  1091. mode = &crtc_state->mode;
  1092. adj_mode = &crtc_state->adjusted_mode;
  1093. sde_conn = to_sde_connector(conn_state->connector);
  1094. sde_conn_state = to_sde_connector_state(conn_state);
  1095. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1096. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1097. if (ret)
  1098. return ret;
  1099. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1100. crtc_state->active_changed, crtc_state->connectors_changed);
  1101. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1102. conn_state);
  1103. if (ret)
  1104. return ret;
  1105. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1106. conn_state, sde_conn_state, sde_crtc_state);
  1107. if (ret)
  1108. return ret;
  1109. /**
  1110. * record topology in previous atomic state to be able to handle
  1111. * topology transitions correctly.
  1112. */
  1113. old_top = sde_connector_get_property(conn_state,
  1114. CONNECTOR_PROP_TOPOLOGY_NAME);
  1115. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1116. if (ret)
  1117. return ret;
  1118. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1119. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1120. if (ret)
  1121. return ret;
  1122. top_name = sde_connector_get_property(conn_state,
  1123. CONNECTOR_PROP_TOPOLOGY_NAME);
  1124. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1125. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1126. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1127. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1128. top_name);
  1129. return -EINVAL;
  1130. }
  1131. }
  1132. ret = sde_connector_roi_v1_check_roi(conn_state);
  1133. if (ret) {
  1134. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1135. ret);
  1136. return ret;
  1137. }
  1138. drm_mode_set_crtcinfo(adj_mode, 0);
  1139. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1140. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1141. sde_conn_state->msm_mode.private_flags,
  1142. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1143. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1144. return ret;
  1145. }
  1146. static void _sde_encoder_get_connector_roi(
  1147. struct sde_encoder_virt *sde_enc,
  1148. struct sde_rect *merged_conn_roi)
  1149. {
  1150. struct drm_connector *drm_conn;
  1151. struct sde_connector_state *c_state;
  1152. if (!sde_enc || !merged_conn_roi)
  1153. return;
  1154. drm_conn = sde_enc->phys_encs[0]->connector;
  1155. if (!drm_conn || !drm_conn->state)
  1156. return;
  1157. c_state = to_sde_connector_state(drm_conn->state);
  1158. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1159. }
  1160. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1161. {
  1162. struct sde_encoder_virt *sde_enc;
  1163. struct drm_connector *drm_conn;
  1164. struct drm_display_mode *adj_mode;
  1165. struct sde_rect roi;
  1166. if (!drm_enc) {
  1167. SDE_ERROR("invalid encoder parameter\n");
  1168. return -EINVAL;
  1169. }
  1170. sde_enc = to_sde_encoder_virt(drm_enc);
  1171. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1172. SDE_ERROR("invalid crtc parameter\n");
  1173. return -EINVAL;
  1174. }
  1175. if (!sde_enc->cur_master) {
  1176. SDE_ERROR("invalid cur_master parameter\n");
  1177. return -EINVAL;
  1178. }
  1179. adj_mode = &sde_enc->cur_master->cached_mode;
  1180. drm_conn = sde_enc->cur_master->connector;
  1181. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1182. if (sde_kms_rect_is_null(&roi)) {
  1183. roi.w = adj_mode->hdisplay;
  1184. roi.h = adj_mode->vdisplay;
  1185. }
  1186. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1187. sizeof(sde_enc->prv_conn_roi));
  1188. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1189. return 0;
  1190. }
  1191. static void _sde_encoder_update_ppb_size(struct drm_encoder *drm_enc)
  1192. {
  1193. struct sde_kms *sde_kms;
  1194. struct sde_hw_mdp *hw_mdp;
  1195. struct drm_display_mode *mode;
  1196. struct sde_encoder_virt *sde_enc;
  1197. u32 pixels_per_pp, num_lm_or_pp, latency_lines;
  1198. int i;
  1199. if (!drm_enc) {
  1200. SDE_ERROR("invalid encoder parameter\n");
  1201. return;
  1202. }
  1203. sde_enc = to_sde_encoder_virt(drm_enc);
  1204. if (!sde_enc->cur_master || !sde_enc->cur_master->connector) {
  1205. SDE_ERROR_ENC(sde_enc, "invalid master or conn\n");
  1206. return;
  1207. }
  1208. /* program only for realtime displays */
  1209. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL)
  1210. return;
  1211. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1212. if (!sde_kms) {
  1213. SDE_ERROR_ENC(sde_enc, "invalid sde_kms\n");
  1214. return;
  1215. }
  1216. /* check if hw support is available, early return if not available */
  1217. if (sde_kms->catalog->ppb_sz_program == SDE_PPB_SIZE_THRU_NONE)
  1218. return;
  1219. hw_mdp = sde_kms->hw_mdp;
  1220. if (!hw_mdp) {
  1221. SDE_ERROR_ENC(sde_enc, "invalid mdp top\n");
  1222. return;
  1223. }
  1224. mode = &drm_enc->crtc->state->adjusted_mode;
  1225. num_lm_or_pp = sde_enc->cur_channel_cnt;
  1226. latency_lines = sde_kms->catalog->ppb_buf_max_lines;
  1227. for (i = 0; i < num_lm_or_pp; i++) {
  1228. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[i];
  1229. if (!hw_pp) {
  1230. SDE_ERROR_ENC(sde_enc, "invalid hw_pp i:%d pp_cnt:%d\n", i, num_lm_or_pp);
  1231. return;
  1232. }
  1233. if (hw_pp->ops.set_ppb_fifo_size) {
  1234. pixels_per_pp = mult_frac(mode->hdisplay, latency_lines, num_lm_or_pp);
  1235. hw_pp->ops.set_ppb_fifo_size(hw_pp, pixels_per_pp);
  1236. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, mode->hdisplay, pixels_per_pp,
  1237. sde_kms->catalog->ppb_sz_program, SDE_EVTLOG_FUNC_CASE1);
  1238. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1239. i, num_lm_or_pp, pixels_per_pp);
  1240. } else if (hw_mdp->ops.set_ppb_fifo_size) {
  1241. struct sde_connector *sde_conn =
  1242. to_sde_connector(sde_enc->cur_master->connector);
  1243. if (!sde_conn || !sde_conn->max_mode_width) {
  1244. SDE_DEBUG_ENC(sde_enc, "failed to get max horizantal resolution\n");
  1245. return;
  1246. }
  1247. pixels_per_pp = mult_frac(sde_conn->max_mode_width,
  1248. latency_lines, num_lm_or_pp);
  1249. hw_mdp->ops.set_ppb_fifo_size(hw_mdp, hw_pp->idx, pixels_per_pp);
  1250. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, sde_conn->max_mode_width,
  1251. pixels_per_pp, sde_kms->catalog->ppb_sz_program,
  1252. SDE_EVTLOG_FUNC_CASE2);
  1253. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1254. i, num_lm_or_pp, pixels_per_pp);
  1255. } else {
  1256. SDE_ERROR_ENC(sde_enc, "invalid - ppb fifo size support is partial\n");
  1257. }
  1258. }
  1259. }
  1260. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1261. {
  1262. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1263. struct sde_kms *sde_kms;
  1264. struct sde_hw_mdp *hw_mdptop;
  1265. struct sde_encoder_virt *sde_enc;
  1266. int i;
  1267. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1268. if (!sde_enc) {
  1269. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1270. return;
  1271. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1272. SDE_ERROR("invalid num phys enc %d/%d\n",
  1273. sde_enc->num_phys_encs,
  1274. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1275. return;
  1276. }
  1277. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1278. if (!sde_kms) {
  1279. SDE_ERROR("invalid sde_kms\n");
  1280. return;
  1281. }
  1282. hw_mdptop = sde_kms->hw_mdp;
  1283. if (!hw_mdptop) {
  1284. SDE_ERROR("invalid mdptop\n");
  1285. return;
  1286. }
  1287. if (hw_mdptop->ops.setup_vsync_source) {
  1288. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1289. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1290. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1291. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1292. vsync_cfg.vsync_source = vsync_source;
  1293. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1294. }
  1295. }
  1296. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1297. struct msm_display_info *disp_info)
  1298. {
  1299. struct sde_encoder_phys *phys;
  1300. struct sde_connector *sde_conn;
  1301. int i;
  1302. u32 vsync_source;
  1303. if (!sde_enc || !disp_info) {
  1304. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1305. sde_enc != NULL, disp_info != NULL);
  1306. return;
  1307. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1308. SDE_ERROR("invalid num phys enc %d/%d\n",
  1309. sde_enc->num_phys_encs,
  1310. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1311. return;
  1312. }
  1313. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1314. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1315. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1316. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1317. else
  1318. vsync_source = sde_enc->te_source;
  1319. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1320. disp_info->is_te_using_watchdog_timer);
  1321. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1322. phys = sde_enc->phys_encs[i];
  1323. if (phys && phys->ops.setup_vsync_source)
  1324. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1325. }
  1326. }
  1327. }
  1328. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1329. {
  1330. struct sde_encoder_phys *phys;
  1331. int i;
  1332. if (!sde_enc) {
  1333. SDE_ERROR("invalid sde encoder\n");
  1334. return;
  1335. }
  1336. for (i = 0; i < sde_enc->num_phys_encs && i < ARRAY_SIZE(sde_enc->phys_encs); i++) {
  1337. phys = sde_enc->phys_encs[i];
  1338. if (phys && phys->ops.control_te)
  1339. phys->ops.control_te(phys, enable);
  1340. }
  1341. }
  1342. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1343. bool watchdog_te)
  1344. {
  1345. struct sde_encoder_virt *sde_enc;
  1346. struct msm_display_info disp_info;
  1347. if (!drm_enc) {
  1348. pr_err("invalid drm encoder\n");
  1349. return -EINVAL;
  1350. }
  1351. sde_enc = to_sde_encoder_virt(drm_enc);
  1352. sde_encoder_control_te(sde_enc, false);
  1353. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1354. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1355. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1356. sde_encoder_control_te(sde_enc, true);
  1357. return 0;
  1358. }
  1359. static int _sde_encoder_rsc_client_update_vsync_wait(
  1360. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1361. int wait_vblank_crtc_id)
  1362. {
  1363. int wait_refcount = 0, ret = 0;
  1364. int pipe = -1;
  1365. int wait_count = 0;
  1366. struct drm_crtc *primary_crtc;
  1367. struct drm_crtc *crtc;
  1368. crtc = sde_enc->crtc;
  1369. if (wait_vblank_crtc_id)
  1370. wait_refcount =
  1371. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1372. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1373. SDE_EVTLOG_FUNC_ENTRY);
  1374. if (crtc->base.id != wait_vblank_crtc_id) {
  1375. primary_crtc = drm_crtc_find(drm_enc->dev,
  1376. NULL, wait_vblank_crtc_id);
  1377. if (!primary_crtc) {
  1378. SDE_ERROR_ENC(sde_enc,
  1379. "failed to find primary crtc id %d\n",
  1380. wait_vblank_crtc_id);
  1381. return -EINVAL;
  1382. }
  1383. pipe = drm_crtc_index(primary_crtc);
  1384. }
  1385. /**
  1386. * note: VBLANK is expected to be enabled at this point in
  1387. * resource control state machine if on primary CRTC
  1388. */
  1389. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1390. if (sde_rsc_client_is_state_update_complete(
  1391. sde_enc->rsc_client))
  1392. break;
  1393. if (crtc->base.id == wait_vblank_crtc_id)
  1394. ret = sde_encoder_wait_for_event(drm_enc,
  1395. MSM_ENC_VBLANK);
  1396. else
  1397. drm_wait_one_vblank(drm_enc->dev, pipe);
  1398. if (ret) {
  1399. SDE_ERROR_ENC(sde_enc,
  1400. "wait for vblank failed ret:%d\n", ret);
  1401. /**
  1402. * rsc hardware may hang without vsync. avoid rsc hang
  1403. * by generating the vsync from watchdog timer.
  1404. */
  1405. if (crtc->base.id == wait_vblank_crtc_id)
  1406. sde_encoder_helper_switch_vsync(drm_enc, true);
  1407. }
  1408. }
  1409. if (wait_count >= MAX_RSC_WAIT)
  1410. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1411. SDE_EVTLOG_ERROR);
  1412. if (wait_refcount)
  1413. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1414. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1415. SDE_EVTLOG_FUNC_EXIT);
  1416. return ret;
  1417. }
  1418. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1419. {
  1420. struct sde_encoder_virt *sde_enc;
  1421. struct msm_display_info *disp_info;
  1422. struct sde_rsc_cmd_config *rsc_config;
  1423. struct drm_crtc *crtc;
  1424. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1425. int ret;
  1426. /**
  1427. * Already checked drm_enc, sde_enc is valid in function
  1428. * _sde_encoder_update_rsc_client() which pass the parameters
  1429. * to this function.
  1430. */
  1431. sde_enc = to_sde_encoder_virt(drm_enc);
  1432. crtc = sde_enc->crtc;
  1433. disp_info = &sde_enc->disp_info;
  1434. rsc_config = &sde_enc->rsc_config;
  1435. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1436. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1437. /* update it only once */
  1438. sde_enc->rsc_state_init = true;
  1439. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1440. rsc_state, rsc_config, crtc->base.id,
  1441. &wait_vblank_crtc_id);
  1442. } else {
  1443. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1444. rsc_state, NULL, crtc->base.id,
  1445. &wait_vblank_crtc_id);
  1446. }
  1447. /**
  1448. * if RSC performed a state change that requires a VBLANK wait, it will
  1449. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1450. *
  1451. * if we are the primary display, we will need to enable and wait
  1452. * locally since we hold the commit thread
  1453. *
  1454. * if we are an external display, we must send a signal to the primary
  1455. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1456. * by the primary panel's VBLANK signals
  1457. */
  1458. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1459. if (ret) {
  1460. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1461. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1462. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1463. sde_enc, wait_vblank_crtc_id);
  1464. }
  1465. return ret;
  1466. }
  1467. static int _sde_encoder_update_rsc_client(
  1468. struct drm_encoder *drm_enc, bool enable)
  1469. {
  1470. struct sde_encoder_virt *sde_enc;
  1471. struct drm_crtc *crtc;
  1472. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1473. struct sde_rsc_cmd_config *rsc_config;
  1474. int ret;
  1475. struct msm_display_info *disp_info;
  1476. struct msm_mode_info *mode_info;
  1477. u32 qsync_mode = 0, v_front_porch;
  1478. struct drm_display_mode *mode;
  1479. bool is_vid_mode;
  1480. struct drm_encoder *enc;
  1481. if (!drm_enc || !drm_enc->dev) {
  1482. SDE_ERROR("invalid encoder arguments\n");
  1483. return -EINVAL;
  1484. }
  1485. sde_enc = to_sde_encoder_virt(drm_enc);
  1486. mode_info = &sde_enc->mode_info;
  1487. crtc = sde_enc->crtc;
  1488. if (!sde_enc->crtc) {
  1489. SDE_ERROR("invalid crtc parameter\n");
  1490. return -EINVAL;
  1491. }
  1492. disp_info = &sde_enc->disp_info;
  1493. rsc_config = &sde_enc->rsc_config;
  1494. if (!sde_enc->rsc_client) {
  1495. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1496. return 0;
  1497. }
  1498. /**
  1499. * only primary command mode panel without Qsync can request CMD state.
  1500. * all other panels/displays can request for VID state including
  1501. * secondary command mode panel.
  1502. * Clone mode encoder can request CLK STATE only.
  1503. */
  1504. if (sde_enc->cur_master) {
  1505. qsync_mode = sde_connector_get_qsync_mode(
  1506. sde_enc->cur_master->connector);
  1507. sde_enc->autorefresh_solver_disable =
  1508. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1509. if (sde_enc->cur_master->ops.is_autoref_disable_pending)
  1510. sde_enc->autorefresh_solver_disable =
  1511. (sde_enc->autorefresh_solver_disable ||
  1512. sde_enc->cur_master->ops.is_autoref_disable_pending(
  1513. sde_enc->cur_master));
  1514. }
  1515. /* left primary encoder keep vote */
  1516. if (sde_encoder_in_clone_mode(drm_enc)) {
  1517. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1518. return 0;
  1519. }
  1520. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1521. (disp_info->display_type && qsync_mode) ||
  1522. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1523. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1524. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1525. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1526. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1527. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1528. drm_for_each_encoder(enc, drm_enc->dev) {
  1529. if (enc->base.id != drm_enc->base.id &&
  1530. sde_encoder_in_cont_splash(enc))
  1531. rsc_state = SDE_RSC_CLK_STATE;
  1532. }
  1533. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1534. MSM_DISPLAY_VIDEO_MODE);
  1535. mode = &sde_enc->crtc->state->mode;
  1536. v_front_porch = mode->vsync_start - mode->vdisplay;
  1537. /* compare specific items and reconfigure the rsc */
  1538. if ((rsc_config->fps != mode_info->frame_rate) ||
  1539. (rsc_config->vtotal != mode_info->vtotal) ||
  1540. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1541. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1542. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1543. rsc_config->fps = mode_info->frame_rate;
  1544. rsc_config->vtotal = mode_info->vtotal;
  1545. rsc_config->prefill_lines = mode_info->prefill_lines;
  1546. rsc_config->jitter_numer = mode_info->jitter_numer;
  1547. rsc_config->jitter_denom = mode_info->jitter_denom;
  1548. sde_enc->rsc_state_init = false;
  1549. }
  1550. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1551. rsc_config->fps, sde_enc->rsc_state_init);
  1552. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1553. return ret;
  1554. }
  1555. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1556. {
  1557. struct sde_encoder_virt *sde_enc;
  1558. int i;
  1559. if (!drm_enc) {
  1560. SDE_ERROR("invalid encoder\n");
  1561. return;
  1562. }
  1563. sde_enc = to_sde_encoder_virt(drm_enc);
  1564. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1565. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1566. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1567. if (phys && phys->ops.irq_control)
  1568. phys->ops.irq_control(phys, enable);
  1569. if (phys && phys->ops.dynamic_irq_control)
  1570. phys->ops.dynamic_irq_control(phys, enable);
  1571. }
  1572. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1573. }
  1574. /* keep track of the userspace vblank during modeset */
  1575. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1576. u32 sw_event)
  1577. {
  1578. struct sde_encoder_virt *sde_enc;
  1579. bool enable;
  1580. int i;
  1581. if (!drm_enc) {
  1582. SDE_ERROR("invalid encoder\n");
  1583. return;
  1584. }
  1585. sde_enc = to_sde_encoder_virt(drm_enc);
  1586. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1587. sw_event, sde_enc->vblank_enabled);
  1588. /* nothing to do if vblank not enabled by userspace */
  1589. if (!sde_enc->vblank_enabled)
  1590. return;
  1591. /* disable vblank on pre_modeset */
  1592. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1593. enable = false;
  1594. /* enable vblank on post_modeset */
  1595. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1596. enable = true;
  1597. else
  1598. return;
  1599. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1600. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1601. if (phys && phys->ops.control_vblank_irq)
  1602. phys->ops.control_vblank_irq(phys, enable);
  1603. }
  1604. }
  1605. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1606. {
  1607. struct sde_encoder_virt *sde_enc;
  1608. if (!drm_enc)
  1609. return NULL;
  1610. sde_enc = to_sde_encoder_virt(drm_enc);
  1611. return sde_enc->rsc_client;
  1612. }
  1613. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1614. bool enable)
  1615. {
  1616. struct sde_kms *sde_kms;
  1617. struct sde_encoder_virt *sde_enc;
  1618. int rc;
  1619. sde_enc = to_sde_encoder_virt(drm_enc);
  1620. sde_kms = sde_encoder_get_kms(drm_enc);
  1621. if (!sde_kms)
  1622. return -EINVAL;
  1623. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1624. SDE_EVT32(DRMID(drm_enc), enable);
  1625. if (!sde_enc->cur_master) {
  1626. SDE_ERROR("encoder master not set\n");
  1627. return -EINVAL;
  1628. }
  1629. if (enable) {
  1630. /* enable SDE core clks */
  1631. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1632. if (rc < 0) {
  1633. SDE_ERROR("failed to enable power resource %d\n", rc);
  1634. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1635. return rc;
  1636. }
  1637. sde_enc->elevated_ahb_vote = true;
  1638. /* enable DSI clks */
  1639. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1640. true);
  1641. if (rc) {
  1642. SDE_ERROR("failed to enable clk control %d\n", rc);
  1643. pm_runtime_put_sync(drm_enc->dev->dev);
  1644. return rc;
  1645. }
  1646. /* enable all the irq */
  1647. sde_encoder_irq_control(drm_enc, true);
  1648. _sde_encoder_pm_qos_add_request(drm_enc);
  1649. } else {
  1650. _sde_encoder_pm_qos_remove_request(drm_enc);
  1651. /* disable all the irq */
  1652. sde_encoder_irq_control(drm_enc, false);
  1653. /* disable DSI clks */
  1654. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1655. /* disable SDE core clks */
  1656. pm_runtime_put_sync(drm_enc->dev->dev);
  1657. }
  1658. return 0;
  1659. }
  1660. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1661. bool enable, u32 frame_count)
  1662. {
  1663. struct sde_encoder_virt *sde_enc;
  1664. int i;
  1665. if (!drm_enc) {
  1666. SDE_ERROR("invalid encoder\n");
  1667. return;
  1668. }
  1669. sde_enc = to_sde_encoder_virt(drm_enc);
  1670. if (!sde_enc->misr_reconfigure)
  1671. return;
  1672. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1673. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1674. if (!phys || !phys->ops.setup_misr)
  1675. continue;
  1676. phys->ops.setup_misr(phys, enable, frame_count);
  1677. }
  1678. sde_enc->misr_reconfigure = false;
  1679. }
  1680. void sde_encoder_clear_fence_error_in_progress(struct sde_encoder_phys *phys_enc)
  1681. {
  1682. struct sde_crtc *sde_crtc;
  1683. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  1684. SDE_DEBUG("invalid sde_encoder_phys.\n");
  1685. return;
  1686. }
  1687. sde_crtc = to_sde_crtc(phys_enc->parent->crtc);
  1688. if ((!phys_enc->sde_hw_fence_error_status) && (!sde_crtc->input_fence_status) &&
  1689. phys_enc->fence_error_handle_in_progress) {
  1690. phys_enc->fence_error_handle_in_progress = false;
  1691. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->fence_error_handle_in_progress);
  1692. }
  1693. }
  1694. static int sde_encoder_hw_fence_signal(struct sde_encoder_phys *phys_enc)
  1695. {
  1696. struct sde_hw_ctl *hw_ctl;
  1697. struct sde_hw_fence_data *hwfence_data;
  1698. int pending_kickoff_cnt = -1;
  1699. int rc = 0;
  1700. if (!phys_enc || !phys_enc->parent || !phys_enc->hw_ctl) {
  1701. SDE_DEBUG("invalid parameters\n");
  1702. SDE_EVT32(SDE_EVTLOG_ERROR);
  1703. return -EINVAL;
  1704. }
  1705. hw_ctl = phys_enc->hw_ctl;
  1706. hwfence_data = &hw_ctl->hwfence_data;
  1707. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1708. /* out of order hw fence error signal is needed for video panel. */
  1709. if (sde_encoder_check_curr_mode(phys_enc->parent, MSM_DISPLAY_VIDEO_MODE)) {
  1710. /* out of order hw fence error signal */
  1711. rc = msm_hw_fence_update_txq_error(hwfence_data->hw_fence_handle,
  1712. phys_enc->sde_hw_fence_handle, phys_enc->sde_hw_fence_error_value,
  1713. MSM_HW_FENCE_UPDATE_ERROR_WITH_MOVE);
  1714. if (rc) {
  1715. SDE_ERROR("msm_hw_fence_update_txq_error failed, rc = %d\n", rc);
  1716. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1717. }
  1718. /* wait for frame done to avoid out of order signalling for cmd mode. */
  1719. } else if (pending_kickoff_cnt) {
  1720. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE1);
  1721. rc = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_TX_COMPLETE);
  1722. if (rc && rc != -EWOULDBLOCK) {
  1723. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1724. SDE_EVT32(DRMID(phys_enc->parent), rc, pending_kickoff_cnt,
  1725. SDE_EVTLOG_ERROR);
  1726. }
  1727. }
  1728. /* HW o/p fence override register */
  1729. if (hw_ctl->ops.trigger_output_fence_override) {
  1730. hw_ctl->ops.trigger_output_fence_override(hw_ctl);
  1731. SDE_DEBUG("trigger_output_fence_override executed.\n");
  1732. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE2);
  1733. }
  1734. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_EXIT);
  1735. return rc;
  1736. }
  1737. int sde_encoder_handle_dma_fence_out_of_order(struct drm_encoder *drm_enc)
  1738. {
  1739. struct drm_crtc *crtc;
  1740. struct sde_crtc *sde_crtc;
  1741. struct sde_crtc_state *cstate;
  1742. struct sde_encoder_virt *sde_enc;
  1743. struct sde_encoder_phys *phys_enc;
  1744. struct sde_fence_context *ctx;
  1745. struct drm_connector *conn;
  1746. bool is_vid;
  1747. int i, fence_status = 0, pending_kickoff_cnt = 0, rc = 0;
  1748. ktime_t time_stamp;
  1749. if (!drm_enc) {
  1750. SDE_ERROR("invalid encoder\n");
  1751. return false;
  1752. }
  1753. crtc = drm_enc->crtc;
  1754. sde_crtc = to_sde_crtc(crtc);
  1755. cstate = to_sde_crtc_state(crtc->state);
  1756. sde_enc = to_sde_encoder_virt(drm_enc);
  1757. if (!sde_enc || !sde_enc->phys_encs[0]) {
  1758. SDE_ERROR("invalid params\n");
  1759. return -EINVAL;
  1760. }
  1761. phys_enc = sde_enc->phys_encs[0];
  1762. ctx = sde_crtc->output_fence;
  1763. time_stamp = ktime_get();
  1764. /* out of order sw fence error signal for video panel.
  1765. * Hold the last good frame for video mode panel.
  1766. */
  1767. if (phys_enc->sde_hw_fence_error_value) {
  1768. fence_status = phys_enc->sde_hw_fence_error_value;
  1769. phys_enc->sde_hw_fence_error_value = 0;
  1770. } else {
  1771. fence_status = sde_crtc->input_fence_status;
  1772. }
  1773. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  1774. SDE_EVT32(is_vid, fence_status, phys_enc->fence_error_handle_in_progress);
  1775. if (is_vid) {
  1776. /* update last_good_frame_fence_seqno after at least one good frame */
  1777. if (!phys_enc->fence_error_handle_in_progress) {
  1778. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno =
  1779. ctx->sde_fence_error_ctx.curr_frame_fence_seqno - 1;
  1780. phys_enc->fence_error_handle_in_progress = true;
  1781. }
  1782. /* signal release fence for vid panel */
  1783. sde_fence_error_ctx_update(ctx, fence_status, HANDLE_OUT_OF_ORDER);
  1784. } else {
  1785. /*
  1786. * out of order sw fence error signal for CMD panel.
  1787. * always wait frame done for cmd panel.
  1788. * signal the sw fence error release fence for CMD panel.
  1789. */
  1790. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1791. if (pending_kickoff_cnt) {
  1792. SDE_EVT32(DRMID(drm_enc), pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  1793. rc = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1794. if (rc && rc != -EWOULDBLOCK) {
  1795. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1796. SDE_EVT32(DRMID(drm_enc), rc, pending_kickoff_cnt,
  1797. SDE_EVTLOG_ERROR);
  1798. }
  1799. }
  1800. /* update fence error context for cmd panel */
  1801. sde_fence_error_ctx_update(ctx, fence_status, SET_ERROR_ONLY_CMD_RELEASE);
  1802. }
  1803. sde_fence_signal(ctx, time_stamp, SDE_FENCE_SIGNAL, NULL);
  1804. /**
  1805. * clear flag in sde_fence_error_ctx after fence signal,
  1806. * the last_good_frame_fence_seqno is supposed to be updated or cleared after
  1807. * at least one good frame in case of constant fence error
  1808. */
  1809. sde_fence_error_ctx_update(ctx, 0, NO_ERROR);
  1810. /* signal retire fence */
  1811. for (i = 0; i < cstate->num_connectors; ++i) {
  1812. conn = cstate->connectors[i];
  1813. sde_connector_fence_error_ctx_signal(conn, fence_status, is_vid);
  1814. }
  1815. SDE_EVT32(ctx->sde_fence_error_ctx.fence_error_status,
  1816. ctx->sde_fence_error_ctx.fence_error_state,
  1817. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno, pending_kickoff_cnt);
  1818. return rc;
  1819. }
  1820. int sde_encoder_hw_fence_error_handle(struct drm_encoder *drm_enc)
  1821. {
  1822. struct sde_encoder_virt *sde_enc;
  1823. struct sde_encoder_phys *phys_enc;
  1824. struct msm_drm_private *priv;
  1825. struct msm_fence_error_client_entry *entry;
  1826. int rc = 0;
  1827. sde_enc = to_sde_encoder_virt(drm_enc);
  1828. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1829. !sde_enc->phys_encs[0]->sde_hw_fence_error_status)
  1830. return 0;
  1831. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_ENTRY);
  1832. phys_enc = sde_enc->phys_encs[0];
  1833. rc = sde_encoder_hw_fence_signal(phys_enc);
  1834. if (rc) {
  1835. SDE_DEBUG("sde_encoder_hw_fence_signal error, rc = %d.\n", rc);
  1836. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1837. }
  1838. rc = sde_encoder_handle_dma_fence_out_of_order(phys_enc->parent);
  1839. if (rc) {
  1840. SDE_DEBUG("sde_encoder_handle_dma_fence_out_of_order failed, rc = %d\n", rc);
  1841. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1842. }
  1843. if (!phys_enc->sde_kms || !phys_enc->sde_kms->dev || !phys_enc->sde_kms->dev->dev_private) {
  1844. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  1845. return -EINVAL;
  1846. }
  1847. priv = phys_enc->sde_kms->dev->dev_private;
  1848. list_for_each_entry(entry, &priv->fence_error_client_list, list) {
  1849. if (!entry->ops.fence_error_handle_submodule)
  1850. continue;
  1851. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  1852. rc = entry->ops.fence_error_handle_submodule(phys_enc->hw_ctl, entry->data);
  1853. if (rc) {
  1854. SDE_ERROR("fence_error_handle_submodule failed for device: %d\n",
  1855. entry->dev->id);
  1856. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1857. }
  1858. }
  1859. if (phys_enc->hw_ctl->ops.clear_flush_mask) {
  1860. phys_enc->hw_ctl->ops.clear_flush_mask(phys_enc->hw_ctl, true);
  1861. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE2);
  1862. }
  1863. phys_enc->sde_hw_fence_error_status = false;
  1864. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_EXIT);
  1865. return rc;
  1866. }
  1867. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1868. unsigned int type, unsigned int code, int value)
  1869. {
  1870. struct drm_encoder *drm_enc = NULL;
  1871. struct sde_encoder_virt *sde_enc = NULL;
  1872. struct msm_drm_thread *disp_thread = NULL;
  1873. struct msm_drm_private *priv = NULL;
  1874. if (!handle || !handle->handler || !handle->handler->private) {
  1875. SDE_ERROR("invalid encoder for the input event\n");
  1876. return;
  1877. }
  1878. drm_enc = (struct drm_encoder *)handle->handler->private;
  1879. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1880. SDE_ERROR("invalid parameters\n");
  1881. return;
  1882. }
  1883. priv = drm_enc->dev->dev_private;
  1884. sde_enc = to_sde_encoder_virt(drm_enc);
  1885. if (!sde_enc->crtc || (sde_enc->crtc->index
  1886. >= ARRAY_SIZE(priv->disp_thread))) {
  1887. SDE_DEBUG_ENC(sde_enc,
  1888. "invalid cached CRTC: %d or crtc index: %d\n",
  1889. sde_enc->crtc == NULL,
  1890. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1891. return;
  1892. }
  1893. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1894. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1895. kthread_queue_work(&disp_thread->worker,
  1896. &sde_enc->input_event_work);
  1897. }
  1898. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1899. {
  1900. struct sde_encoder_virt *sde_enc;
  1901. if (!drm_enc) {
  1902. SDE_ERROR("invalid encoder\n");
  1903. return;
  1904. }
  1905. sde_enc = to_sde_encoder_virt(drm_enc);
  1906. /* return early if there is no state change */
  1907. if (sde_enc->idle_pc_enabled == enable)
  1908. return;
  1909. sde_enc->idle_pc_enabled = enable;
  1910. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1911. SDE_EVT32(sde_enc->idle_pc_enabled);
  1912. }
  1913. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1914. u32 sw_event)
  1915. {
  1916. struct drm_encoder *drm_enc = &sde_enc->base;
  1917. struct msm_drm_private *priv;
  1918. unsigned int lp, idle_pc_duration;
  1919. struct msm_drm_thread *disp_thread;
  1920. /* return early if called from esd thread */
  1921. if (sde_enc->delay_kickoff)
  1922. return;
  1923. /* set idle timeout based on master connector's lp value */
  1924. if (sde_enc->cur_master)
  1925. lp = sde_connector_get_lp(
  1926. sde_enc->cur_master->connector);
  1927. else
  1928. lp = SDE_MODE_DPMS_ON;
  1929. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1930. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1931. else
  1932. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1933. priv = drm_enc->dev->dev_private;
  1934. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1935. kthread_mod_delayed_work(
  1936. &disp_thread->worker,
  1937. &sde_enc->delayed_off_work,
  1938. msecs_to_jiffies(idle_pc_duration));
  1939. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1940. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1941. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1942. sw_event);
  1943. }
  1944. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1945. u32 sw_event)
  1946. {
  1947. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1948. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1949. sw_event);
  1950. }
  1951. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1952. {
  1953. struct sde_encoder_virt *sde_enc;
  1954. if (!encoder)
  1955. return;
  1956. sde_enc = to_sde_encoder_virt(encoder);
  1957. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1958. }
  1959. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1960. u32 sw_event)
  1961. {
  1962. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1963. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1964. else
  1965. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1966. }
  1967. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1968. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1969. {
  1970. int ret = 0;
  1971. mutex_lock(&sde_enc->rc_lock);
  1972. /* return if the resource control is already in ON state */
  1973. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1974. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1975. sw_event);
  1976. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1977. SDE_EVTLOG_FUNC_CASE1);
  1978. goto end;
  1979. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1980. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1981. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1982. sw_event, sde_enc->rc_state);
  1983. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1984. SDE_EVTLOG_ERROR);
  1985. goto end;
  1986. }
  1987. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1988. sde_encoder_irq_control(drm_enc, true);
  1989. _sde_encoder_pm_qos_add_request(drm_enc);
  1990. } else {
  1991. /* enable all the clks and resources */
  1992. ret = _sde_encoder_resource_control_helper(drm_enc,
  1993. true);
  1994. if (ret) {
  1995. SDE_ERROR_ENC(sde_enc,
  1996. "sw_event:%d, rc in state %d\n",
  1997. sw_event, sde_enc->rc_state);
  1998. SDE_EVT32(DRMID(drm_enc), sw_event,
  1999. sde_enc->rc_state,
  2000. SDE_EVTLOG_ERROR);
  2001. goto end;
  2002. }
  2003. _sde_encoder_update_rsc_client(drm_enc, true);
  2004. }
  2005. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2006. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  2007. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2008. end:
  2009. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2010. mutex_unlock(&sde_enc->rc_lock);
  2011. return ret;
  2012. }
  2013. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  2014. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2015. {
  2016. /* cancel delayed off work, if any */
  2017. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2018. mutex_lock(&sde_enc->rc_lock);
  2019. if (is_vid_mode &&
  2020. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2021. sde_encoder_irq_control(drm_enc, true);
  2022. }
  2023. /* skip if is already OFF or IDLE, resources are off already */
  2024. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  2025. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2026. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  2027. sw_event, sde_enc->rc_state);
  2028. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2029. SDE_EVTLOG_FUNC_CASE3);
  2030. goto end;
  2031. }
  2032. /**
  2033. * IRQs are still enabled currently, which allows wait for
  2034. * VBLANK which RSC may require to correctly transition to OFF
  2035. */
  2036. _sde_encoder_update_rsc_client(drm_enc, false);
  2037. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2038. SDE_ENC_RC_STATE_PRE_OFF,
  2039. SDE_EVTLOG_FUNC_CASE3);
  2040. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2041. end:
  2042. mutex_unlock(&sde_enc->rc_lock);
  2043. return 0;
  2044. }
  2045. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2046. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2047. {
  2048. int ret = 0;
  2049. mutex_lock(&sde_enc->rc_lock);
  2050. /* return if the resource control is already in OFF state */
  2051. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2052. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2053. sw_event);
  2054. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2055. SDE_EVTLOG_FUNC_CASE4);
  2056. goto end;
  2057. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2058. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2059. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2060. sw_event, sde_enc->rc_state);
  2061. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2062. SDE_EVTLOG_ERROR);
  2063. ret = -EINVAL;
  2064. goto end;
  2065. }
  2066. /**
  2067. * expect to arrive here only if in either idle state or pre-off
  2068. * and in IDLE state the resources are already disabled
  2069. */
  2070. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2071. _sde_encoder_resource_control_helper(drm_enc, false);
  2072. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2073. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2074. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2075. end:
  2076. mutex_unlock(&sde_enc->rc_lock);
  2077. return ret;
  2078. }
  2079. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2080. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2081. {
  2082. int ret = 0;
  2083. mutex_lock(&sde_enc->rc_lock);
  2084. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2085. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2086. sw_event);
  2087. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2088. SDE_EVTLOG_FUNC_CASE5);
  2089. goto end;
  2090. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2091. /* enable all the clks and resources */
  2092. ret = _sde_encoder_resource_control_helper(drm_enc,
  2093. true);
  2094. if (ret) {
  2095. SDE_ERROR_ENC(sde_enc,
  2096. "sw_event:%d, rc in state %d\n",
  2097. sw_event, sde_enc->rc_state);
  2098. SDE_EVT32(DRMID(drm_enc), sw_event,
  2099. sde_enc->rc_state,
  2100. SDE_EVTLOG_ERROR);
  2101. goto end;
  2102. }
  2103. _sde_encoder_update_rsc_client(drm_enc, true);
  2104. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2105. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2106. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2107. }
  2108. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2109. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2110. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2111. _sde_encoder_pm_qos_remove_request(drm_enc);
  2112. end:
  2113. mutex_unlock(&sde_enc->rc_lock);
  2114. return ret;
  2115. }
  2116. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2117. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2118. {
  2119. int ret = 0;
  2120. mutex_lock(&sde_enc->rc_lock);
  2121. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2122. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2123. sw_event);
  2124. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2125. SDE_EVTLOG_FUNC_CASE5);
  2126. goto end;
  2127. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2128. SDE_ERROR_ENC(sde_enc,
  2129. "sw_event:%d, rc:%d !MODESET state\n",
  2130. sw_event, sde_enc->rc_state);
  2131. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2132. SDE_EVTLOG_ERROR);
  2133. ret = -EINVAL;
  2134. goto end;
  2135. }
  2136. /* toggle te bit to update vsync source for sim cmd mode panels */
  2137. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  2138. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2139. sde_encoder_control_te(sde_enc, false);
  2140. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2141. sde_encoder_control_te(sde_enc, true);
  2142. }
  2143. _sde_encoder_update_rsc_client(drm_enc, true);
  2144. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2145. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2146. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2147. _sde_encoder_pm_qos_add_request(drm_enc);
  2148. end:
  2149. mutex_unlock(&sde_enc->rc_lock);
  2150. return ret;
  2151. }
  2152. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2153. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2154. {
  2155. struct msm_drm_private *priv;
  2156. struct sde_kms *sde_kms;
  2157. struct drm_crtc *crtc = drm_enc->crtc;
  2158. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2159. struct sde_connector *sde_conn;
  2160. int crtc_id = 0;
  2161. priv = drm_enc->dev->dev_private;
  2162. sde_kms = to_sde_kms(priv->kms);
  2163. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2164. mutex_lock(&sde_enc->rc_lock);
  2165. if (sde_conn->panel_dead) {
  2166. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  2167. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2168. goto end;
  2169. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2170. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2171. sw_event, sde_enc->rc_state);
  2172. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2173. goto end;
  2174. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  2175. sde_crtc->kickoff_in_progress) {
  2176. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2177. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2178. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  2179. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2180. goto end;
  2181. }
  2182. crtc_id = drm_crtc_index(crtc);
  2183. if (is_vid_mode) {
  2184. sde_encoder_irq_control(drm_enc, false);
  2185. _sde_encoder_pm_qos_remove_request(drm_enc);
  2186. } else {
  2187. if (priv->event_thread[crtc_id].thread)
  2188. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  2189. /* disable all the clks and resources */
  2190. _sde_encoder_update_rsc_client(drm_enc, false);
  2191. _sde_encoder_resource_control_helper(drm_enc, false);
  2192. if (!sde_kms->perf.bw_vote_mode)
  2193. memset(&sde_crtc->cur_perf, 0,
  2194. sizeof(struct sde_core_perf_params));
  2195. }
  2196. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2197. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2198. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2199. end:
  2200. mutex_unlock(&sde_enc->rc_lock);
  2201. return 0;
  2202. }
  2203. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2204. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2205. struct msm_drm_private *priv, bool is_vid_mode)
  2206. {
  2207. bool autorefresh_enabled = false;
  2208. struct msm_drm_thread *disp_thread;
  2209. int ret = 0;
  2210. if (!sde_enc->crtc ||
  2211. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2212. SDE_DEBUG_ENC(sde_enc,
  2213. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2214. sde_enc->crtc == NULL,
  2215. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2216. sw_event);
  2217. return -EINVAL;
  2218. }
  2219. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2220. mutex_lock(&sde_enc->rc_lock);
  2221. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2222. if (sde_enc->cur_master &&
  2223. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2224. autorefresh_enabled =
  2225. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2226. sde_enc->cur_master);
  2227. if (autorefresh_enabled) {
  2228. SDE_DEBUG_ENC(sde_enc,
  2229. "not handling early wakeup since auto refresh is enabled\n");
  2230. goto end;
  2231. }
  2232. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2233. kthread_mod_delayed_work(&disp_thread->worker,
  2234. &sde_enc->delayed_off_work,
  2235. msecs_to_jiffies(
  2236. IDLE_POWERCOLLAPSE_DURATION));
  2237. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2238. /* enable all the clks and resources */
  2239. ret = _sde_encoder_resource_control_helper(drm_enc,
  2240. true);
  2241. if (ret) {
  2242. SDE_ERROR_ENC(sde_enc,
  2243. "sw_event:%d, rc in state %d\n",
  2244. sw_event, sde_enc->rc_state);
  2245. SDE_EVT32(DRMID(drm_enc), sw_event,
  2246. sde_enc->rc_state,
  2247. SDE_EVTLOG_ERROR);
  2248. goto end;
  2249. }
  2250. _sde_encoder_update_rsc_client(drm_enc, true);
  2251. /*
  2252. * In some cases, commit comes with slight delay
  2253. * (> 80 ms)after early wake up, prevent clock switch
  2254. * off to avoid jank in next update. So, increase the
  2255. * command mode idle timeout sufficiently to prevent
  2256. * such case.
  2257. */
  2258. kthread_mod_delayed_work(&disp_thread->worker,
  2259. &sde_enc->delayed_off_work,
  2260. msecs_to_jiffies(
  2261. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2262. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2263. }
  2264. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2265. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2266. end:
  2267. mutex_unlock(&sde_enc->rc_lock);
  2268. return ret;
  2269. }
  2270. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2271. u32 sw_event)
  2272. {
  2273. struct sde_encoder_virt *sde_enc;
  2274. struct msm_drm_private *priv;
  2275. int ret = 0;
  2276. bool is_vid_mode = false;
  2277. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2278. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2279. sw_event);
  2280. return -EINVAL;
  2281. }
  2282. sde_enc = to_sde_encoder_virt(drm_enc);
  2283. priv = drm_enc->dev->dev_private;
  2284. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2285. is_vid_mode = true;
  2286. /*
  2287. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2288. * events and return early for other events (ie wb display).
  2289. */
  2290. if (!sde_enc->idle_pc_enabled &&
  2291. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2292. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2293. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2294. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2295. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2296. return 0;
  2297. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2298. sw_event, sde_enc->idle_pc_enabled);
  2299. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2300. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2301. switch (sw_event) {
  2302. case SDE_ENC_RC_EVENT_KICKOFF:
  2303. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2304. is_vid_mode);
  2305. break;
  2306. case SDE_ENC_RC_EVENT_PRE_STOP:
  2307. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2308. is_vid_mode);
  2309. break;
  2310. case SDE_ENC_RC_EVENT_STOP:
  2311. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2312. break;
  2313. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2314. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2315. break;
  2316. case SDE_ENC_RC_EVENT_POST_MODESET:
  2317. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2318. break;
  2319. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2320. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2321. is_vid_mode);
  2322. break;
  2323. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2324. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2325. priv, is_vid_mode);
  2326. break;
  2327. default:
  2328. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2329. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2330. break;
  2331. }
  2332. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2333. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2334. return ret;
  2335. }
  2336. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2337. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2338. {
  2339. int i = 0;
  2340. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2341. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2342. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2343. if (poms_to_vid)
  2344. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2345. else if (poms_to_cmd)
  2346. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2347. _sde_encoder_update_rsc_client(drm_enc, true);
  2348. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2349. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2350. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2351. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2352. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2353. SDE_EVTLOG_FUNC_CASE1);
  2354. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2355. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2356. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2357. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2358. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2359. SDE_EVTLOG_FUNC_CASE2);
  2360. }
  2361. }
  2362. struct drm_connector *sde_encoder_get_connector(
  2363. struct drm_device *dev, struct drm_encoder *drm_enc)
  2364. {
  2365. struct drm_connector_list_iter conn_iter;
  2366. struct drm_connector *conn = NULL, *conn_search;
  2367. drm_connector_list_iter_begin(dev, &conn_iter);
  2368. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2369. if (conn_search->encoder == drm_enc) {
  2370. conn = conn_search;
  2371. break;
  2372. }
  2373. }
  2374. drm_connector_list_iter_end(&conn_iter);
  2375. return conn;
  2376. }
  2377. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2378. {
  2379. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2380. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2381. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2382. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2383. struct sde_rm_hw_request request_hw;
  2384. int i, j;
  2385. sde_enc->cur_channel_cnt = 0;
  2386. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2387. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2388. sde_enc->hw_pp[i] = NULL;
  2389. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2390. break;
  2391. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2392. sde_enc->cur_channel_cnt++;
  2393. }
  2394. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2395. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2396. if (phys) {
  2397. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2398. SDE_HW_BLK_QDSS);
  2399. for (j = 0; j < QDSS_MAX; j++) {
  2400. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2401. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2402. break;
  2403. }
  2404. }
  2405. }
  2406. }
  2407. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2408. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2409. sde_enc->hw_dsc[i] = NULL;
  2410. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2411. continue;
  2412. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2413. }
  2414. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2415. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2416. sde_enc->hw_vdc[i] = NULL;
  2417. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2418. continue;
  2419. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2420. }
  2421. /* Get PP for DSC configuration */
  2422. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2423. struct sde_hw_pingpong *pp = NULL;
  2424. unsigned long features = 0;
  2425. if (!sde_enc->hw_dsc[i])
  2426. continue;
  2427. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2428. request_hw.type = SDE_HW_BLK_PINGPONG;
  2429. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2430. break;
  2431. pp = to_sde_hw_pingpong(request_hw.hw);
  2432. features = pp->ops.get_hw_caps(pp);
  2433. if (test_bit(SDE_PINGPONG_DSC, &features))
  2434. sde_enc->hw_dsc_pp[i] = pp;
  2435. else
  2436. sde_enc->hw_dsc_pp[i] = NULL;
  2437. }
  2438. }
  2439. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2440. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2441. {
  2442. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2443. enum sde_intf_mode intf_mode;
  2444. struct drm_display_mode *old_adj_mode = NULL;
  2445. int ret;
  2446. bool is_cmd_mode = false, res_switch = false;
  2447. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2448. is_cmd_mode = true;
  2449. if (pre_modeset) {
  2450. if (sde_enc->cur_master)
  2451. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2452. if (old_adj_mode && is_cmd_mode)
  2453. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2454. DRM_MODE_MATCH_TIMINGS);
  2455. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2456. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2457. /*
  2458. * add tx wait for sim panel to avoid wd timer getting
  2459. * updated in middle of frame to avoid early vsync
  2460. */
  2461. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2462. if (ret && ret != -EWOULDBLOCK) {
  2463. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2464. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2465. return ret;
  2466. }
  2467. }
  2468. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2469. if (msm_is_mode_seamless_dms(msm_mode) ||
  2470. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2471. is_cmd_mode)) {
  2472. /* restore resource state before releasing them */
  2473. ret = sde_encoder_resource_control(drm_enc,
  2474. SDE_ENC_RC_EVENT_PRE_MODESET);
  2475. if (ret) {
  2476. SDE_ERROR_ENC(sde_enc,
  2477. "sde resource control failed: %d\n",
  2478. ret);
  2479. return ret;
  2480. }
  2481. /*
  2482. * Disable dce before switching the mode and after pre-
  2483. * modeset to guarantee previous kickoff has finished.
  2484. */
  2485. sde_encoder_dce_disable(sde_enc);
  2486. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2487. _sde_encoder_modeset_helper_locked(drm_enc,
  2488. SDE_ENC_RC_EVENT_PRE_MODESET);
  2489. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2490. msm_mode);
  2491. }
  2492. } else {
  2493. if (msm_is_mode_seamless_dms(msm_mode) ||
  2494. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2495. is_cmd_mode))
  2496. sde_encoder_resource_control(&sde_enc->base,
  2497. SDE_ENC_RC_EVENT_POST_MODESET);
  2498. else if (msm_is_mode_seamless_poms(msm_mode))
  2499. _sde_encoder_modeset_helper_locked(drm_enc,
  2500. SDE_ENC_RC_EVENT_POST_MODESET);
  2501. }
  2502. return 0;
  2503. }
  2504. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2505. struct drm_display_mode *mode,
  2506. struct drm_display_mode *adj_mode)
  2507. {
  2508. struct sde_encoder_virt *sde_enc;
  2509. struct sde_kms *sde_kms;
  2510. struct drm_connector *conn;
  2511. struct drm_crtc_state *crtc_state;
  2512. struct sde_crtc_state *sde_crtc_state;
  2513. struct sde_connector_state *c_state;
  2514. struct msm_display_mode *msm_mode;
  2515. struct sde_crtc *sde_crtc;
  2516. int i = 0, ret;
  2517. int num_lm, num_intf, num_pp_per_intf;
  2518. if (!drm_enc) {
  2519. SDE_ERROR("invalid encoder\n");
  2520. return;
  2521. }
  2522. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2523. SDE_ERROR("power resource is not enabled\n");
  2524. return;
  2525. }
  2526. sde_kms = sde_encoder_get_kms(drm_enc);
  2527. if (!sde_kms)
  2528. return;
  2529. sde_enc = to_sde_encoder_virt(drm_enc);
  2530. SDE_DEBUG_ENC(sde_enc, "\n");
  2531. SDE_EVT32(DRMID(drm_enc));
  2532. /*
  2533. * cache the crtc in sde_enc on enable for duration of use case
  2534. * for correctly servicing asynchronous irq events and timers
  2535. */
  2536. if (!drm_enc->crtc) {
  2537. SDE_ERROR("invalid crtc\n");
  2538. return;
  2539. }
  2540. sde_enc->crtc = drm_enc->crtc;
  2541. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2542. crtc_state = sde_crtc->base.state;
  2543. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2544. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2545. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2546. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2547. /* get and store the mode_info */
  2548. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2549. if (!conn) {
  2550. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2551. return;
  2552. } else if (!conn->state) {
  2553. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2554. return;
  2555. }
  2556. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2557. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2558. c_state = to_sde_connector_state(conn->state);
  2559. if (!c_state) {
  2560. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2561. return;
  2562. }
  2563. /* cancel delayed off work, if any */
  2564. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2565. /* release resources before seamless mode change */
  2566. msm_mode = &c_state->msm_mode;
  2567. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2568. if (ret)
  2569. return;
  2570. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2571. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2572. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2573. sde_crtc_state->cached_cwb_enc_mask);
  2574. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2575. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2576. }
  2577. /* reserve dynamic resources now, indicating non test-only */
  2578. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2579. if (ret) {
  2580. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2581. return;
  2582. }
  2583. /* assign the reserved HW blocks to this encoder */
  2584. _sde_encoder_virt_populate_hw_res(drm_enc);
  2585. /* determine left HW PP block to map to INTF */
  2586. num_lm = sde_enc->mode_info.topology.num_lm;
  2587. num_intf = sde_enc->mode_info.topology.num_intf;
  2588. num_pp_per_intf = num_lm / num_intf;
  2589. if (!num_pp_per_intf)
  2590. num_pp_per_intf = 1;
  2591. /* perform mode_set on phys_encs */
  2592. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2593. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2594. if (phys) {
  2595. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2596. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2597. i, num_pp_per_intf);
  2598. return;
  2599. }
  2600. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2601. phys->connector = conn;
  2602. if (phys->ops.mode_set)
  2603. phys->ops.mode_set(phys, mode, adj_mode,
  2604. &sde_crtc->reinit_crtc_mixers);
  2605. }
  2606. }
  2607. /* update resources after seamless mode change */
  2608. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2609. }
  2610. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2611. {
  2612. struct sde_encoder_virt *sde_enc = NULL;
  2613. if (!drm_enc) {
  2614. SDE_ERROR("invalid encoder\n");
  2615. return;
  2616. }
  2617. sde_enc = to_sde_encoder_virt(drm_enc);
  2618. /*
  2619. * disable the vsync source after updating the
  2620. * rsc state. rsc state update might have vsync wait
  2621. * and vsync source must be disabled after it.
  2622. * It will avoid generating any vsync from this point
  2623. * till mode-2 entry. It is SW workaround for HW
  2624. * limitation and should not be removed without
  2625. * checking the updated design.
  2626. */
  2627. sde_encoder_control_te(sde_enc, false);
  2628. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2629. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2630. }
  2631. static int _sde_encoder_input_connect(struct input_handler *handler,
  2632. struct input_dev *dev, const struct input_device_id *id)
  2633. {
  2634. struct input_handle *handle;
  2635. int rc = 0;
  2636. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2637. if (!handle)
  2638. return -ENOMEM;
  2639. handle->dev = dev;
  2640. handle->handler = handler;
  2641. handle->name = handler->name;
  2642. rc = input_register_handle(handle);
  2643. if (rc) {
  2644. pr_err("failed to register input handle\n");
  2645. goto error;
  2646. }
  2647. rc = input_open_device(handle);
  2648. if (rc) {
  2649. pr_err("failed to open input device\n");
  2650. goto error_unregister;
  2651. }
  2652. return 0;
  2653. error_unregister:
  2654. input_unregister_handle(handle);
  2655. error:
  2656. kfree(handle);
  2657. return rc;
  2658. }
  2659. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2660. {
  2661. input_close_device(handle);
  2662. input_unregister_handle(handle);
  2663. kfree(handle);
  2664. }
  2665. /**
  2666. * Structure for specifying event parameters on which to receive callbacks.
  2667. * This structure will trigger a callback in case of a touch event (specified by
  2668. * EV_ABS) where there is a change in X and Y coordinates,
  2669. */
  2670. static const struct input_device_id sde_input_ids[] = {
  2671. {
  2672. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2673. .evbit = { BIT_MASK(EV_ABS) },
  2674. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2675. BIT_MASK(ABS_MT_POSITION_X) |
  2676. BIT_MASK(ABS_MT_POSITION_Y) },
  2677. },
  2678. { },
  2679. };
  2680. static void _sde_encoder_input_handler_register(
  2681. struct drm_encoder *drm_enc)
  2682. {
  2683. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2684. int rc;
  2685. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2686. !sde_enc->input_event_enabled)
  2687. return;
  2688. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2689. sde_enc->input_handler->private = sde_enc;
  2690. /* register input handler if not already registered */
  2691. rc = input_register_handler(sde_enc->input_handler);
  2692. if (rc) {
  2693. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2694. rc);
  2695. kfree(sde_enc->input_handler);
  2696. }
  2697. }
  2698. }
  2699. static void _sde_encoder_input_handler_unregister(
  2700. struct drm_encoder *drm_enc)
  2701. {
  2702. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2703. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2704. !sde_enc->input_event_enabled)
  2705. return;
  2706. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2707. input_unregister_handler(sde_enc->input_handler);
  2708. sde_enc->input_handler->private = NULL;
  2709. }
  2710. }
  2711. static int _sde_encoder_input_handler(
  2712. struct sde_encoder_virt *sde_enc)
  2713. {
  2714. struct input_handler *input_handler = NULL;
  2715. int rc = 0;
  2716. if (sde_enc->input_handler) {
  2717. SDE_ERROR_ENC(sde_enc,
  2718. "input_handle is active. unexpected\n");
  2719. return -EINVAL;
  2720. }
  2721. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2722. if (!input_handler)
  2723. return -ENOMEM;
  2724. input_handler->event = sde_encoder_input_event_handler;
  2725. input_handler->connect = _sde_encoder_input_connect;
  2726. input_handler->disconnect = _sde_encoder_input_disconnect;
  2727. input_handler->name = "sde";
  2728. input_handler->id_table = sde_input_ids;
  2729. sde_enc->input_handler = input_handler;
  2730. return rc;
  2731. }
  2732. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2733. {
  2734. struct sde_encoder_virt *sde_enc = NULL;
  2735. struct sde_kms *sde_kms;
  2736. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2737. SDE_ERROR("invalid parameters\n");
  2738. return;
  2739. }
  2740. sde_kms = sde_encoder_get_kms(drm_enc);
  2741. if (!sde_kms)
  2742. return;
  2743. sde_enc = to_sde_encoder_virt(drm_enc);
  2744. if (!sde_enc || !sde_enc->cur_master) {
  2745. SDE_DEBUG("invalid sde encoder/master\n");
  2746. return;
  2747. }
  2748. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2749. sde_enc->cur_master->hw_mdptop &&
  2750. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2751. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2752. sde_enc->cur_master->hw_mdptop);
  2753. if (sde_enc->cur_master->hw_mdptop &&
  2754. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2755. !sde_in_trusted_vm(sde_kms))
  2756. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2757. sde_enc->cur_master->hw_mdptop,
  2758. sde_kms->catalog);
  2759. if (sde_enc->cur_master->hw_ctl &&
  2760. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2761. !sde_enc->cur_master->cont_splash_enabled)
  2762. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2763. sde_enc->cur_master->hw_ctl,
  2764. &sde_enc->cur_master->intf_cfg_v1);
  2765. if (sde_enc->cur_master->hw_ctl)
  2766. sde_fence_output_hw_fence_dir_write_init(sde_enc->cur_master->hw_ctl);
  2767. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2768. if (!sde_encoder_in_cont_splash(drm_enc))
  2769. _sde_encoder_update_ppb_size(drm_enc);
  2770. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2771. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2772. _sde_encoder_control_fal10_veto(drm_enc, true);
  2773. }
  2774. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2775. {
  2776. struct sde_kms *sde_kms;
  2777. void *dither_cfg = NULL;
  2778. int ret = 0, i = 0;
  2779. size_t len = 0;
  2780. enum sde_rm_topology_name topology;
  2781. struct drm_encoder *drm_enc;
  2782. struct msm_display_dsc_info *dsc = NULL;
  2783. struct sde_encoder_virt *sde_enc;
  2784. struct sde_hw_pingpong *hw_pp;
  2785. u32 bpp, bpc;
  2786. int num_lm;
  2787. if (!phys || !phys->connector || !phys->hw_pp ||
  2788. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2789. return;
  2790. sde_kms = sde_encoder_get_kms(phys->parent);
  2791. if (!sde_kms)
  2792. return;
  2793. topology = sde_connector_get_topology_name(phys->connector);
  2794. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2795. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2796. (phys->split_role == ENC_ROLE_SLAVE)))
  2797. return;
  2798. drm_enc = phys->parent;
  2799. sde_enc = to_sde_encoder_virt(drm_enc);
  2800. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2801. bpc = dsc->config.bits_per_component;
  2802. bpp = dsc->config.bits_per_pixel;
  2803. /* disable dither for 10 bpp or 10bpc dsc config or 30bpp without dsc */
  2804. if (bpp == 10 || bpc == 10 || sde_enc->mode_info.bpp == 30) {
  2805. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2806. return;
  2807. }
  2808. ret = sde_connector_get_dither_cfg(phys->connector,
  2809. phys->connector->state, &dither_cfg,
  2810. &len, sde_enc->idle_pc_restore);
  2811. /* skip reg writes when return values are invalid or no data */
  2812. if (ret && ret == -ENODATA)
  2813. return;
  2814. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2815. for (i = 0; i < num_lm; i++) {
  2816. hw_pp = sde_enc->hw_pp[i];
  2817. phys->hw_pp->ops.setup_dither(hw_pp,
  2818. dither_cfg, len);
  2819. }
  2820. }
  2821. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2822. {
  2823. struct sde_encoder_virt *sde_enc = NULL;
  2824. int i;
  2825. if (!drm_enc) {
  2826. SDE_ERROR("invalid encoder\n");
  2827. return;
  2828. }
  2829. sde_enc = to_sde_encoder_virt(drm_enc);
  2830. if (!sde_enc->cur_master) {
  2831. SDE_DEBUG("virt encoder has no master\n");
  2832. return;
  2833. }
  2834. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2835. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2836. sde_enc->idle_pc_restore = true;
  2837. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2838. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2839. if (!phys)
  2840. continue;
  2841. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2842. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2843. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2844. phys->ops.restore(phys);
  2845. _sde_encoder_setup_dither(phys);
  2846. }
  2847. if (sde_enc->cur_master->ops.restore)
  2848. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2849. _sde_encoder_virt_enable_helper(drm_enc);
  2850. sde_encoder_control_te(sde_enc, true);
  2851. /*
  2852. * During IPC misr ctl register is reset.
  2853. * Need to reconfigure misr after every IPC.
  2854. */
  2855. if (atomic_read(&sde_enc->misr_enable))
  2856. sde_enc->misr_reconfigure = true;
  2857. }
  2858. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2859. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2860. {
  2861. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2862. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2863. int i;
  2864. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2865. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2866. if (!phys)
  2867. continue;
  2868. phys->comp_type = comp_info->comp_type;
  2869. phys->comp_ratio = comp_info->comp_ratio;
  2870. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2871. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2872. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2873. phys->dsc_extra_pclk_cycle_cnt =
  2874. comp_info->dsc_info.pclk_per_line;
  2875. phys->dsc_extra_disp_width =
  2876. comp_info->dsc_info.extra_width;
  2877. phys->dce_bytes_per_line =
  2878. comp_info->dsc_info.bytes_per_pkt *
  2879. comp_info->dsc_info.pkt_per_line;
  2880. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2881. phys->dce_bytes_per_line =
  2882. comp_info->vdc_info.bytes_per_pkt *
  2883. comp_info->vdc_info.pkt_per_line;
  2884. }
  2885. if (phys != sde_enc->cur_master) {
  2886. /**
  2887. * on DMS request, the encoder will be enabled
  2888. * already. Invoke restore to reconfigure the
  2889. * new mode.
  2890. */
  2891. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2892. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2893. phys->ops.restore)
  2894. phys->ops.restore(phys);
  2895. else if (phys->ops.enable)
  2896. phys->ops.enable(phys);
  2897. }
  2898. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2899. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2900. phys->ops.setup_misr(phys, true,
  2901. sde_enc->misr_frame_count);
  2902. }
  2903. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2904. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2905. sde_enc->cur_master->ops.restore)
  2906. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2907. else if (sde_enc->cur_master->ops.enable)
  2908. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2909. }
  2910. static void sde_encoder_off_work(struct kthread_work *work)
  2911. {
  2912. struct sde_encoder_virt *sde_enc = container_of(work,
  2913. struct sde_encoder_virt, delayed_off_work.work);
  2914. struct drm_encoder *drm_enc;
  2915. if (!sde_enc) {
  2916. SDE_ERROR("invalid sde encoder\n");
  2917. return;
  2918. }
  2919. drm_enc = &sde_enc->base;
  2920. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2921. sde_encoder_idle_request(drm_enc);
  2922. SDE_ATRACE_END("sde_encoder_off_work");
  2923. }
  2924. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2925. {
  2926. struct sde_encoder_virt *sde_enc = NULL;
  2927. bool has_master_enc = false;
  2928. int i, ret = 0;
  2929. struct sde_connector_state *c_state;
  2930. struct drm_display_mode *cur_mode = NULL;
  2931. struct msm_display_mode *msm_mode;
  2932. if (!drm_enc || !drm_enc->crtc) {
  2933. SDE_ERROR("invalid encoder\n");
  2934. return;
  2935. }
  2936. sde_enc = to_sde_encoder_virt(drm_enc);
  2937. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2938. SDE_ERROR("power resource is not enabled\n");
  2939. return;
  2940. }
  2941. if (!sde_enc->crtc)
  2942. sde_enc->crtc = drm_enc->crtc;
  2943. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2944. SDE_DEBUG_ENC(sde_enc, "\n");
  2945. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2946. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2947. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2948. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2949. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2950. sde_enc->cur_master = phys;
  2951. has_master_enc = true;
  2952. break;
  2953. }
  2954. }
  2955. if (!has_master_enc) {
  2956. sde_enc->cur_master = NULL;
  2957. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2958. return;
  2959. }
  2960. _sde_encoder_input_handler_register(drm_enc);
  2961. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2962. if (!c_state) {
  2963. SDE_ERROR("invalid connector state\n");
  2964. return;
  2965. }
  2966. msm_mode = &c_state->msm_mode;
  2967. if ((drm_enc->crtc->state->connectors_changed &&
  2968. sde_encoder_in_clone_mode(drm_enc)) ||
  2969. !(msm_is_mode_seamless_vrr(msm_mode)
  2970. || msm_is_mode_seamless_dms(msm_mode)
  2971. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2972. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2973. sde_encoder_off_work);
  2974. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2975. if (ret) {
  2976. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2977. ret);
  2978. return;
  2979. }
  2980. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2981. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2982. /* turn off vsync_in to update tear check configuration */
  2983. sde_encoder_control_te(sde_enc, false);
  2984. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2985. _sde_encoder_virt_enable_helper(drm_enc);
  2986. sde_encoder_control_te(sde_enc, true);
  2987. }
  2988. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2989. {
  2990. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2991. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2992. int i = 0;
  2993. _sde_encoder_control_fal10_veto(drm_enc, false);
  2994. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2995. if (sde_enc->phys_encs[i]) {
  2996. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2997. sde_enc->phys_encs[i]->connector = NULL;
  2998. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2999. }
  3000. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3001. }
  3002. sde_enc->cur_master = NULL;
  3003. /*
  3004. * clear the cached crtc in sde_enc on use case finish, after all the
  3005. * outstanding events and timers have been completed
  3006. */
  3007. sde_enc->crtc = NULL;
  3008. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  3009. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  3010. sde_rm_release(&sde_kms->rm, drm_enc, false);
  3011. }
  3012. static void sde_encoder_wait_for_vsync_event_complete(struct sde_encoder_virt *sde_enc)
  3013. {
  3014. u32 timeout_ms = DEFAULT_KICKOFF_TIMEOUT_MS;
  3015. int i, ret;
  3016. if (sde_enc->cur_master)
  3017. timeout_ms = sde_enc->cur_master->kickoff_timeout_ms;
  3018. ret = wait_event_timeout(sde_enc->vsync_event_wq,
  3019. !sde_enc->vblank_enabled,
  3020. msecs_to_jiffies(timeout_ms));
  3021. SDE_EVT32(timeout_ms, ret);
  3022. if (!ret) {
  3023. SDE_ERROR("vsync event complete timed out %d\n", ret);
  3024. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3025. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3026. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3027. if (phys && phys->ops.control_vblank_irq)
  3028. phys->ops.control_vblank_irq(phys, false);
  3029. }
  3030. }
  3031. }
  3032. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  3033. {
  3034. struct sde_encoder_virt *sde_enc = NULL;
  3035. struct sde_connector *sde_conn;
  3036. struct sde_kms *sde_kms;
  3037. enum sde_intf_mode intf_mode;
  3038. int ret, i = 0;
  3039. if (!drm_enc) {
  3040. SDE_ERROR("invalid encoder\n");
  3041. return;
  3042. } else if (!drm_enc->dev) {
  3043. SDE_ERROR("invalid dev\n");
  3044. return;
  3045. } else if (!drm_enc->dev->dev_private) {
  3046. SDE_ERROR("invalid dev_private\n");
  3047. return;
  3048. }
  3049. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  3050. SDE_ERROR("power resource is not enabled\n");
  3051. return;
  3052. }
  3053. sde_enc = to_sde_encoder_virt(drm_enc);
  3054. if (!sde_enc->cur_master) {
  3055. SDE_ERROR("Invalid cur_master\n");
  3056. return;
  3057. }
  3058. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  3059. SDE_DEBUG_ENC(sde_enc, "\n");
  3060. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3061. if (!sde_kms)
  3062. return;
  3063. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  3064. SDE_EVT32(DRMID(drm_enc));
  3065. if (!sde_encoder_in_clone_mode(drm_enc)) {
  3066. /* disable autorefresh */
  3067. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3068. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3069. if (phys && phys->ops.disable_autorefresh)
  3070. phys->ops.disable_autorefresh(phys);
  3071. }
  3072. /* wait for idle */
  3073. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  3074. }
  3075. _sde_encoder_input_handler_unregister(drm_enc);
  3076. flush_delayed_work(&sde_conn->status_work);
  3077. /*
  3078. * For primary command mode and video mode encoders, execute the
  3079. * resource control pre-stop operations before the physical encoders
  3080. * are disabled, to allow the rsc to transition its states properly.
  3081. *
  3082. * For other encoder types, rsc should not be enabled until after
  3083. * they have been fully disabled, so delay the pre-stop operations
  3084. * until after the physical disable calls have returned.
  3085. */
  3086. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  3087. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  3088. sde_encoder_resource_control(drm_enc,
  3089. SDE_ENC_RC_EVENT_PRE_STOP);
  3090. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3091. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3092. if (phys && phys->ops.disable)
  3093. phys->ops.disable(phys);
  3094. }
  3095. } else {
  3096. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3097. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3098. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3099. if (phys && phys->ops.disable)
  3100. phys->ops.disable(phys);
  3101. }
  3102. sde_encoder_resource_control(drm_enc,
  3103. SDE_ENC_RC_EVENT_PRE_STOP);
  3104. }
  3105. /*
  3106. * wait for any pending vsync timestamp event to sf
  3107. * to ensure vbalnk irq is disabled.
  3108. */
  3109. if (sde_enc->vblank_enabled)
  3110. sde_encoder_wait_for_vsync_event_complete(sde_enc);
  3111. /*
  3112. * disable dce after the transfer is complete (for command mode)
  3113. * and after physical encoder is disabled, to make sure timing
  3114. * engine is already disabled (for video mode).
  3115. */
  3116. if (!sde_in_trusted_vm(sde_kms))
  3117. sde_encoder_dce_disable(sde_enc);
  3118. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  3119. /* reset connector topology name property */
  3120. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3121. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  3122. ret = sde_rm_update_topology(&sde_kms->rm,
  3123. sde_enc->cur_master->connector->state, NULL);
  3124. if (ret) {
  3125. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  3126. return;
  3127. }
  3128. }
  3129. if (!sde_encoder_in_clone_mode(drm_enc))
  3130. sde_encoder_virt_reset(drm_enc);
  3131. }
  3132. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  3133. {
  3134. /* trigger hw-fences override signal */
  3135. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  3136. ctl->ops.hw_fence_trigger_sw_override(ctl);
  3137. }
  3138. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  3139. struct sde_encoder_phys_wb *wb_enc)
  3140. {
  3141. struct sde_encoder_virt *sde_enc;
  3142. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3143. struct sde_ctl_flush_cfg cfg;
  3144. struct sde_hw_dsc *hw_dsc = NULL;
  3145. int i;
  3146. ctl->ops.reset(ctl);
  3147. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3148. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3149. if (wb_enc) {
  3150. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  3151. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  3152. false, phys_enc->hw_pp->idx);
  3153. if (ctl->ops.update_bitmask)
  3154. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  3155. wb_enc->hw_wb->idx, true);
  3156. }
  3157. } else {
  3158. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3159. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  3160. phys_enc->hw_intf->ops.bind_pingpong_blk(
  3161. sde_enc->phys_encs[i]->hw_intf, false,
  3162. sde_enc->phys_encs[i]->hw_pp->idx);
  3163. if (ctl->ops.update_bitmask)
  3164. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  3165. sde_enc->phys_encs[i]->hw_intf->idx, true);
  3166. }
  3167. }
  3168. }
  3169. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  3170. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  3171. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  3172. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  3173. phys_enc->hw_pp->merge_3d->idx, true);
  3174. }
  3175. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  3176. phys_enc->hw_pp) {
  3177. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  3178. false, phys_enc->hw_pp->idx);
  3179. if (ctl->ops.update_bitmask)
  3180. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  3181. phys_enc->hw_cdm->idx, true);
  3182. }
  3183. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  3184. phys_enc->hw_pp) {
  3185. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  3186. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  3187. if (ctl->ops.update_dnsc_blur_bitmask)
  3188. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  3189. }
  3190. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  3191. ctl->ops.reset_post_disable)
  3192. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  3193. phys_enc->hw_pp->merge_3d ?
  3194. phys_enc->hw_pp->merge_3d->idx : 0);
  3195. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3196. hw_dsc = sde_enc->hw_dsc[i];
  3197. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  3198. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  3199. if (ctl->ops.update_bitmask)
  3200. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  3201. }
  3202. }
  3203. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  3204. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  3205. ctl->ops.get_pending_flush(ctl, &cfg);
  3206. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3207. ctl->ops.trigger_flush(ctl);
  3208. ctl->ops.trigger_start(ctl);
  3209. ctl->ops.clear_pending_flush(ctl);
  3210. }
  3211. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  3212. {
  3213. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3214. struct sde_ctl_flush_cfg cfg;
  3215. ctl->ops.reset(ctl);
  3216. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3217. ctl->ops.get_pending_flush(ctl, &cfg);
  3218. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3219. ctl->ops.trigger_flush(ctl);
  3220. ctl->ops.trigger_start(ctl);
  3221. }
  3222. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  3223. enum sde_intf_type type, u32 controller_id)
  3224. {
  3225. int i = 0;
  3226. for (i = 0; i < catalog->intf_count; i++) {
  3227. if (catalog->intf[i].type == type
  3228. && catalog->intf[i].controller_id == controller_id) {
  3229. return catalog->intf[i].id;
  3230. }
  3231. }
  3232. return INTF_MAX;
  3233. }
  3234. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  3235. enum sde_intf_type type, u32 controller_id)
  3236. {
  3237. if (controller_id < catalog->wb_count)
  3238. return catalog->wb[controller_id].id;
  3239. return WB_MAX;
  3240. }
  3241. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  3242. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  3243. {
  3244. u64 start_timestamp, end_timestamp;
  3245. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  3246. SDE_ERROR("invalid inputs\n");
  3247. return;
  3248. }
  3249. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  3250. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  3251. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  3252. &start_timestamp, &end_timestamp);
  3253. trace_sde_hw_fence_status(crtc->base.id, "input",
  3254. start_timestamp, end_timestamp);
  3255. }
  3256. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  3257. && hw_ctl->ops.hw_fence_output_status) {
  3258. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  3259. &start_timestamp, &end_timestamp);
  3260. trace_sde_hw_fence_status(crtc->base.id, "output",
  3261. start_timestamp, end_timestamp);
  3262. }
  3263. }
  3264. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  3265. struct drm_crtc *crtc)
  3266. {
  3267. struct sde_hw_uidle *uidle;
  3268. struct sde_uidle_cntr cntr;
  3269. struct sde_uidle_status status;
  3270. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  3271. pr_err("invalid params %d %d\n",
  3272. !sde_kms, !crtc);
  3273. return;
  3274. }
  3275. /* check if perf counters are enabled and setup */
  3276. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  3277. return;
  3278. uidle = sde_kms->hw_uidle;
  3279. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  3280. && uidle->ops.uidle_get_status) {
  3281. uidle->ops.uidle_get_status(uidle, &status);
  3282. trace_sde_perf_uidle_status(
  3283. crtc->base.id,
  3284. status.uidle_danger_status_0,
  3285. status.uidle_danger_status_1,
  3286. status.uidle_safe_status_0,
  3287. status.uidle_safe_status_1,
  3288. status.uidle_idle_status_0,
  3289. status.uidle_idle_status_1,
  3290. status.uidle_fal_status_0,
  3291. status.uidle_fal_status_1,
  3292. status.uidle_status,
  3293. status.uidle_en_fal10);
  3294. }
  3295. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3296. && uidle->ops.uidle_get_cntr) {
  3297. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3298. trace_sde_perf_uidle_cntr(
  3299. crtc->base.id,
  3300. cntr.fal1_gate_cntr,
  3301. cntr.fal10_gate_cntr,
  3302. cntr.fal_wait_gate_cntr,
  3303. cntr.fal1_num_transitions_cntr,
  3304. cntr.fal10_num_transitions_cntr,
  3305. cntr.min_gate_cntr,
  3306. cntr.max_gate_cntr);
  3307. }
  3308. }
  3309. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3310. struct sde_encoder_phys *phy_enc)
  3311. {
  3312. struct sde_encoder_virt *sde_enc = NULL;
  3313. unsigned long lock_flags;
  3314. ktime_t ts = 0;
  3315. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3316. return;
  3317. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3318. sde_enc = to_sde_encoder_virt(drm_enc);
  3319. /*
  3320. * calculate accurate vsync timestamp when available
  3321. * set current time otherwise
  3322. */
  3323. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3324. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3325. if (!ts)
  3326. ts = ktime_get();
  3327. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3328. phy_enc->last_vsync_timestamp = ts;
  3329. atomic_inc(&phy_enc->vsync_cnt);
  3330. if (sde_enc->crtc_vblank_cb)
  3331. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3332. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3333. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3334. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3335. if (phy_enc->sde_kms->debugfs_hw_fence)
  3336. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3337. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  3338. SDE_ATRACE_END("encoder_vblank_callback");
  3339. }
  3340. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3341. struct sde_encoder_phys *phy_enc)
  3342. {
  3343. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3344. if (!phy_enc)
  3345. return;
  3346. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3347. atomic_inc(&phy_enc->underrun_cnt);
  3348. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3349. if (sde_enc->cur_master &&
  3350. sde_enc->cur_master->ops.get_underrun_line_count)
  3351. sde_enc->cur_master->ops.get_underrun_line_count(
  3352. sde_enc->cur_master);
  3353. trace_sde_encoder_underrun(DRMID(drm_enc),
  3354. atomic_read(&phy_enc->underrun_cnt));
  3355. if (phy_enc->sde_kms &&
  3356. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3357. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3358. SDE_DBG_CTRL("stop_ftrace");
  3359. SDE_DBG_CTRL("panic_underrun");
  3360. SDE_ATRACE_END("encoder_underrun_callback");
  3361. }
  3362. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3363. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3364. {
  3365. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3366. unsigned long lock_flags;
  3367. bool enable;
  3368. int i;
  3369. enable = vbl_cb ? true : false;
  3370. if (!drm_enc) {
  3371. SDE_ERROR("invalid encoder\n");
  3372. return;
  3373. }
  3374. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3375. SDE_EVT32(DRMID(drm_enc), enable);
  3376. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3377. sde_enc->crtc_vblank_cb = vbl_cb;
  3378. sde_enc->crtc_vblank_cb_data = vbl_data;
  3379. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3380. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3381. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3382. if (phys && phys->ops.control_vblank_irq)
  3383. phys->ops.control_vblank_irq(phys, enable);
  3384. }
  3385. sde_enc->vblank_enabled = enable;
  3386. if (!enable)
  3387. wake_up_all(&sde_enc->vsync_event_wq);
  3388. }
  3389. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3390. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3391. struct drm_crtc *crtc)
  3392. {
  3393. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3394. unsigned long lock_flags;
  3395. bool enable;
  3396. enable = frame_event_cb ? true : false;
  3397. if (!drm_enc) {
  3398. SDE_ERROR("invalid encoder\n");
  3399. return;
  3400. }
  3401. SDE_DEBUG_ENC(sde_enc, "\n");
  3402. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3403. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3404. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3405. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3406. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3407. }
  3408. static void sde_encoder_frame_done_callback(
  3409. struct drm_encoder *drm_enc,
  3410. struct sde_encoder_phys *ready_phys, u32 event)
  3411. {
  3412. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3413. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3414. unsigned int i;
  3415. bool trigger = true;
  3416. bool is_cmd_mode = false;
  3417. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3418. ktime_t ts = 0;
  3419. if (!sde_kms || !sde_enc->cur_master) {
  3420. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3421. sde_kms, sde_enc->cur_master);
  3422. return;
  3423. }
  3424. sde_enc->crtc_frame_event_cb_data.connector =
  3425. sde_enc->cur_master->connector;
  3426. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3427. is_cmd_mode = true;
  3428. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3429. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3430. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3431. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3432. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3433. /*
  3434. * get current ktime for other events and when precise timestamp is not
  3435. * available for retire-fence
  3436. */
  3437. if (!ts)
  3438. ts = ktime_get();
  3439. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3440. | SDE_ENCODER_FRAME_EVENT_ERROR
  3441. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3442. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3443. if (ready_phys->connector)
  3444. topology = sde_connector_get_topology_name(
  3445. ready_phys->connector);
  3446. /* One of the physical encoders has become idle */
  3447. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3448. if (sde_enc->phys_encs[i] == ready_phys) {
  3449. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3450. atomic_read(&sde_enc->frame_done_cnt[i]));
  3451. if (!atomic_add_unless(
  3452. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3453. SDE_EVT32(DRMID(drm_enc), event,
  3454. ready_phys->intf_idx,
  3455. SDE_EVTLOG_ERROR);
  3456. SDE_ERROR_ENC(sde_enc,
  3457. "intf idx:%d, event:%d\n",
  3458. ready_phys->intf_idx, event);
  3459. return;
  3460. }
  3461. }
  3462. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3463. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3464. trigger = false;
  3465. }
  3466. if (trigger) {
  3467. if (sde_enc->crtc_frame_event_cb)
  3468. sde_enc->crtc_frame_event_cb(
  3469. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3470. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3471. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3472. -1, 0);
  3473. }
  3474. } else if (sde_enc->crtc_frame_event_cb) {
  3475. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3476. }
  3477. }
  3478. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3479. {
  3480. struct sde_encoder_virt *sde_enc;
  3481. if (!drm_enc) {
  3482. SDE_ERROR("invalid drm encoder\n");
  3483. return -EINVAL;
  3484. }
  3485. sde_enc = to_sde_encoder_virt(drm_enc);
  3486. sde_encoder_resource_control(&sde_enc->base,
  3487. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3488. return 0;
  3489. }
  3490. /**
  3491. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3492. * phys: Pointer to physical encoder structure
  3493. *
  3494. */
  3495. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3496. struct sde_kms *sde_kms)
  3497. {
  3498. struct sde_connector *c_conn;
  3499. int line_count;
  3500. c_conn = to_sde_connector(phys->connector);
  3501. if (!c_conn) {
  3502. SDE_ERROR("invalid connector");
  3503. return;
  3504. }
  3505. line_count = sde_connector_get_property(phys->connector->state,
  3506. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3507. if (c_conn->hwfence_wb_retire_fences_enable)
  3508. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3509. sde_kms->debugfs_hw_fence);
  3510. }
  3511. /**
  3512. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3513. * drm_enc: Pointer to drm encoder structure
  3514. * phys: Pointer to physical encoder structure
  3515. * extra_flush: Additional bit mask to include in flush trigger
  3516. * config_changed: if true new config is applied, avoid increment of retire
  3517. * count if false
  3518. */
  3519. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3520. struct sde_encoder_phys *phys,
  3521. struct sde_ctl_flush_cfg *extra_flush,
  3522. bool config_changed)
  3523. {
  3524. struct sde_hw_ctl *ctl;
  3525. unsigned long lock_flags;
  3526. struct sde_encoder_virt *sde_enc;
  3527. int pend_ret_fence_cnt;
  3528. struct sde_connector *c_conn;
  3529. if (!drm_enc || !phys) {
  3530. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3531. !drm_enc, !phys);
  3532. return;
  3533. }
  3534. sde_enc = to_sde_encoder_virt(drm_enc);
  3535. c_conn = to_sde_connector(phys->connector);
  3536. if (!phys->hw_pp) {
  3537. SDE_ERROR("invalid pingpong hw\n");
  3538. return;
  3539. }
  3540. ctl = phys->hw_ctl;
  3541. if (!ctl || !phys->ops.trigger_flush) {
  3542. SDE_ERROR("missing ctl/trigger cb\n");
  3543. return;
  3544. }
  3545. if (phys->split_role == ENC_ROLE_SKIP) {
  3546. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3547. "skip flush pp%d ctl%d\n",
  3548. phys->hw_pp->idx - PINGPONG_0,
  3549. ctl->idx - CTL_0);
  3550. return;
  3551. }
  3552. /* update pending counts and trigger kickoff ctl flush atomically */
  3553. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3554. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3555. atomic_inc(&phys->pending_retire_fence_cnt);
  3556. atomic_inc(&phys->pending_ctl_start_cnt);
  3557. }
  3558. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3559. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3560. ctl->ops.update_bitmask) {
  3561. /* perform peripheral flush on every frame update for dp dsc */
  3562. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3563. phys->comp_ratio && c_conn->ops.update_pps)
  3564. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3565. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3566. }
  3567. /* update flush mask to ignore fence error frame commit */
  3568. if (ctl->ops.clear_flush_mask && phys->fence_error_handle_in_progress) {
  3569. ctl->ops.clear_flush_mask(ctl, false);
  3570. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  3571. }
  3572. if ((extra_flush && extra_flush->pending_flush_mask)
  3573. && ctl->ops.update_pending_flush)
  3574. ctl->ops.update_pending_flush(ctl, extra_flush);
  3575. phys->ops.trigger_flush(phys);
  3576. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3577. if (ctl->ops.get_pending_flush) {
  3578. struct sde_ctl_flush_cfg pending_flush = {0,};
  3579. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3580. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3581. ctl->idx - CTL_0,
  3582. pending_flush.pending_flush_mask,
  3583. pend_ret_fence_cnt);
  3584. } else {
  3585. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3586. ctl->idx - CTL_0,
  3587. pend_ret_fence_cnt);
  3588. }
  3589. }
  3590. /**
  3591. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3592. * phys: Pointer to physical encoder structure
  3593. */
  3594. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3595. {
  3596. struct sde_hw_ctl *ctl;
  3597. struct sde_encoder_virt *sde_enc;
  3598. if (!phys) {
  3599. SDE_ERROR("invalid argument(s)\n");
  3600. return;
  3601. }
  3602. if (!phys->hw_pp) {
  3603. SDE_ERROR("invalid pingpong hw\n");
  3604. return;
  3605. }
  3606. if (!phys->parent) {
  3607. SDE_ERROR("invalid parent\n");
  3608. return;
  3609. }
  3610. /* avoid ctrl start for encoder in clone mode */
  3611. if (phys->in_clone_mode)
  3612. return;
  3613. ctl = phys->hw_ctl;
  3614. sde_enc = to_sde_encoder_virt(phys->parent);
  3615. if (phys->split_role == ENC_ROLE_SKIP) {
  3616. SDE_DEBUG_ENC(sde_enc,
  3617. "skip start pp%d ctl%d\n",
  3618. phys->hw_pp->idx - PINGPONG_0,
  3619. ctl->idx - CTL_0);
  3620. return;
  3621. }
  3622. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3623. phys->ops.trigger_start(phys);
  3624. }
  3625. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3626. {
  3627. struct sde_hw_ctl *ctl;
  3628. if (!phys_enc) {
  3629. SDE_ERROR("invalid encoder\n");
  3630. return;
  3631. }
  3632. ctl = phys_enc->hw_ctl;
  3633. if (ctl && ctl->ops.trigger_flush)
  3634. ctl->ops.trigger_flush(ctl);
  3635. }
  3636. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3637. {
  3638. struct sde_hw_ctl *ctl;
  3639. if (!phys_enc) {
  3640. SDE_ERROR("invalid encoder\n");
  3641. return;
  3642. }
  3643. ctl = phys_enc->hw_ctl;
  3644. if (ctl && ctl->ops.trigger_start) {
  3645. ctl->ops.trigger_start(ctl);
  3646. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3647. }
  3648. }
  3649. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3650. {
  3651. struct sde_encoder_virt *sde_enc;
  3652. struct sde_connector *sde_con;
  3653. void *sde_con_disp;
  3654. struct sde_hw_ctl *ctl;
  3655. int rc;
  3656. if (!phys_enc) {
  3657. SDE_ERROR("invalid encoder\n");
  3658. return;
  3659. }
  3660. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3661. ctl = phys_enc->hw_ctl;
  3662. if (!ctl || !ctl->ops.reset)
  3663. return;
  3664. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3665. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3666. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3667. phys_enc->connector) {
  3668. sde_con = to_sde_connector(phys_enc->connector);
  3669. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3670. if (sde_con->ops.soft_reset) {
  3671. rc = sde_con->ops.soft_reset(sde_con_disp);
  3672. if (rc) {
  3673. SDE_ERROR_ENC(sde_enc,
  3674. "connector soft reset failure\n");
  3675. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3676. }
  3677. }
  3678. }
  3679. phys_enc->enable_state = SDE_ENC_ENABLED;
  3680. }
  3681. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3682. {
  3683. struct sde_crtc *sde_crtc;
  3684. struct sde_kms *sde_kms = NULL;
  3685. if (!sde_enc || !sde_enc->crtc) {
  3686. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3687. return;
  3688. }
  3689. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3690. if (!sde_kms) {
  3691. SDE_ERROR("invalid kms\n");
  3692. return;
  3693. }
  3694. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3695. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3696. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3697. sde_kms->debugfs_hw_fence : 0);
  3698. }
  3699. /**
  3700. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3701. * Iterate through the physical encoders and perform consolidated flush
  3702. * and/or control start triggering as needed. This is done in the virtual
  3703. * encoder rather than the individual physical ones in order to handle
  3704. * use cases that require visibility into multiple physical encoders at
  3705. * a time.
  3706. * sde_enc: Pointer to virtual encoder structure
  3707. * config_changed: if true new config is applied. Avoid regdma_flush and
  3708. * incrementing the retire count if false.
  3709. */
  3710. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3711. bool config_changed)
  3712. {
  3713. struct sde_hw_ctl *ctl;
  3714. uint32_t i;
  3715. struct sde_ctl_flush_cfg pending_flush = {0,};
  3716. u32 pending_kickoff_cnt;
  3717. struct msm_drm_private *priv = NULL;
  3718. struct sde_kms *sde_kms = NULL;
  3719. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3720. bool is_regdma_blocking = false, is_vid_mode = false;
  3721. struct sde_crtc *sde_crtc;
  3722. if (!sde_enc) {
  3723. SDE_ERROR("invalid encoder\n");
  3724. return;
  3725. }
  3726. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3727. /* reset input fence status and skip flush for fence error case. */
  3728. if (sde_crtc && sde_crtc->input_fence_status < 0) {
  3729. if (!sde_encoder_in_clone_mode(&sde_enc->base))
  3730. sde_crtc->input_fence_status = 0;
  3731. SDE_EVT32(DRMID(&sde_enc->base), sde_encoder_in_clone_mode(&sde_enc->base),
  3732. sde_crtc->input_fence_status);
  3733. goto handle_elevated_ahb_vote;
  3734. }
  3735. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3736. is_vid_mode = true;
  3737. is_regdma_blocking = (is_vid_mode ||
  3738. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3739. /* don't perform flush/start operations for slave encoders */
  3740. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3741. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3742. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3743. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3744. continue;
  3745. ctl = phys->hw_ctl;
  3746. if (!ctl)
  3747. continue;
  3748. if (phys->connector)
  3749. topology = sde_connector_get_topology_name(
  3750. phys->connector);
  3751. if (!phys->ops.needs_single_flush ||
  3752. !phys->ops.needs_single_flush(phys)) {
  3753. if (config_changed && ctl->ops.reg_dma_flush)
  3754. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3755. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3756. config_changed);
  3757. } else if (ctl->ops.get_pending_flush) {
  3758. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3759. }
  3760. }
  3761. /* for split flush, combine pending flush masks and send to master */
  3762. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3763. ctl = sde_enc->cur_master->hw_ctl;
  3764. if (config_changed && ctl->ops.reg_dma_flush)
  3765. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3766. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3767. &pending_flush,
  3768. config_changed);
  3769. }
  3770. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3771. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3772. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3773. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3774. continue;
  3775. if (!phys->ops.needs_single_flush ||
  3776. !phys->ops.needs_single_flush(phys)) {
  3777. pending_kickoff_cnt =
  3778. sde_encoder_phys_inc_pending(phys);
  3779. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3780. } else {
  3781. pending_kickoff_cnt =
  3782. sde_encoder_phys_inc_pending(phys);
  3783. SDE_EVT32(pending_kickoff_cnt,
  3784. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3785. }
  3786. }
  3787. if (atomic_read(&sde_enc->misr_enable))
  3788. sde_encoder_misr_configure(&sde_enc->base, true,
  3789. sde_enc->misr_frame_count);
  3790. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3791. if (crtc_misr_info.misr_enable && sde_crtc &&
  3792. sde_crtc->misr_reconfigure) {
  3793. sde_crtc_misr_setup(sde_enc->crtc, true,
  3794. crtc_misr_info.misr_frame_count);
  3795. sde_crtc->misr_reconfigure = false;
  3796. }
  3797. _sde_encoder_trigger_start(sde_enc->cur_master);
  3798. handle_elevated_ahb_vote:
  3799. if (sde_enc->elevated_ahb_vote) {
  3800. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3801. priv = sde_enc->base.dev->dev_private;
  3802. if (sde_kms != NULL) {
  3803. sde_power_scale_reg_bus(&priv->phandle,
  3804. VOTE_INDEX_LOW,
  3805. false);
  3806. }
  3807. sde_enc->elevated_ahb_vote = false;
  3808. }
  3809. }
  3810. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3811. struct drm_encoder *drm_enc,
  3812. unsigned long *affected_displays,
  3813. int num_active_phys)
  3814. {
  3815. struct sde_encoder_virt *sde_enc;
  3816. struct sde_encoder_phys *master;
  3817. enum sde_rm_topology_name topology;
  3818. bool is_right_only;
  3819. if (!drm_enc || !affected_displays)
  3820. return;
  3821. sde_enc = to_sde_encoder_virt(drm_enc);
  3822. master = sde_enc->cur_master;
  3823. if (!master || !master->connector)
  3824. return;
  3825. topology = sde_connector_get_topology_name(master->connector);
  3826. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3827. return;
  3828. /*
  3829. * For pingpong split, the slave pingpong won't generate IRQs. For
  3830. * right-only updates, we can't swap pingpongs, or simply swap the
  3831. * master/slave assignment, we actually have to swap the interfaces
  3832. * so that the master physical encoder will use a pingpong/interface
  3833. * that generates irqs on which to wait.
  3834. */
  3835. is_right_only = !test_bit(0, affected_displays) &&
  3836. test_bit(1, affected_displays);
  3837. if (is_right_only && !sde_enc->intfs_swapped) {
  3838. /* right-only update swap interfaces */
  3839. swap(sde_enc->phys_encs[0]->intf_idx,
  3840. sde_enc->phys_encs[1]->intf_idx);
  3841. sde_enc->intfs_swapped = true;
  3842. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3843. /* left-only or full update, swap back */
  3844. swap(sde_enc->phys_encs[0]->intf_idx,
  3845. sde_enc->phys_encs[1]->intf_idx);
  3846. sde_enc->intfs_swapped = false;
  3847. }
  3848. SDE_DEBUG_ENC(sde_enc,
  3849. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3850. is_right_only, sde_enc->intfs_swapped,
  3851. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3852. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3853. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3854. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3855. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3856. *affected_displays);
  3857. /* ppsplit always uses master since ppslave invalid for irqs*/
  3858. if (num_active_phys == 1)
  3859. *affected_displays = BIT(0);
  3860. }
  3861. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3862. struct sde_encoder_kickoff_params *params)
  3863. {
  3864. struct sde_encoder_virt *sde_enc;
  3865. struct sde_encoder_phys *phys;
  3866. int i, num_active_phys;
  3867. bool master_assigned = false;
  3868. if (!drm_enc || !params)
  3869. return;
  3870. sde_enc = to_sde_encoder_virt(drm_enc);
  3871. if (sde_enc->num_phys_encs <= 1)
  3872. return;
  3873. /* count bits set */
  3874. num_active_phys = hweight_long(params->affected_displays);
  3875. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3876. params->affected_displays, num_active_phys);
  3877. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3878. num_active_phys);
  3879. /* for left/right only update, ppsplit master switches interface */
  3880. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3881. &params->affected_displays, num_active_phys);
  3882. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3883. enum sde_enc_split_role prv_role, new_role;
  3884. bool active = false;
  3885. phys = sde_enc->phys_encs[i];
  3886. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3887. continue;
  3888. active = test_bit(i, &params->affected_displays);
  3889. prv_role = phys->split_role;
  3890. if (active && num_active_phys == 1)
  3891. new_role = ENC_ROLE_SOLO;
  3892. else if (active && !master_assigned)
  3893. new_role = ENC_ROLE_MASTER;
  3894. else if (active)
  3895. new_role = ENC_ROLE_SLAVE;
  3896. else
  3897. new_role = ENC_ROLE_SKIP;
  3898. phys->ops.update_split_role(phys, new_role);
  3899. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3900. sde_enc->cur_master = phys;
  3901. master_assigned = true;
  3902. }
  3903. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3904. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3905. phys->split_role, active);
  3906. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3907. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3908. phys->split_role, active, num_active_phys);
  3909. }
  3910. }
  3911. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3912. {
  3913. struct sde_encoder_virt *sde_enc;
  3914. struct msm_display_info *disp_info;
  3915. if (!drm_enc) {
  3916. SDE_ERROR("invalid encoder\n");
  3917. return false;
  3918. }
  3919. sde_enc = to_sde_encoder_virt(drm_enc);
  3920. disp_info = &sde_enc->disp_info;
  3921. return (disp_info->curr_panel_mode == mode);
  3922. }
  3923. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3924. {
  3925. struct sde_encoder_virt *sde_enc;
  3926. struct sde_encoder_phys *phys;
  3927. unsigned int i;
  3928. struct sde_hw_ctl *ctl;
  3929. if (!drm_enc) {
  3930. SDE_ERROR("invalid encoder\n");
  3931. return;
  3932. }
  3933. sde_enc = to_sde_encoder_virt(drm_enc);
  3934. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3935. phys = sde_enc->phys_encs[i];
  3936. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3937. sde_encoder_check_curr_mode(drm_enc,
  3938. MSM_DISPLAY_CMD_MODE)) {
  3939. ctl = phys->hw_ctl;
  3940. if (ctl->ops.trigger_pending)
  3941. /* update only for command mode primary ctl */
  3942. ctl->ops.trigger_pending(ctl);
  3943. }
  3944. }
  3945. sde_enc->idle_pc_restore = false;
  3946. }
  3947. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3948. {
  3949. struct sde_encoder_virt *sde_enc = container_of(work,
  3950. struct sde_encoder_virt, esd_trigger_work);
  3951. if (!sde_enc) {
  3952. SDE_ERROR("invalid sde encoder\n");
  3953. return;
  3954. }
  3955. sde_encoder_resource_control(&sde_enc->base,
  3956. SDE_ENC_RC_EVENT_KICKOFF);
  3957. }
  3958. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3959. {
  3960. struct sde_encoder_virt *sde_enc = container_of(work,
  3961. struct sde_encoder_virt, input_event_work);
  3962. if (!sde_enc) {
  3963. SDE_ERROR("invalid sde encoder\n");
  3964. return;
  3965. }
  3966. sde_encoder_resource_control(&sde_enc->base,
  3967. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3968. }
  3969. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3970. {
  3971. struct sde_encoder_virt *sde_enc = container_of(work,
  3972. struct sde_encoder_virt, early_wakeup_work);
  3973. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3974. if (!sde_kms)
  3975. return;
  3976. sde_vm_lock(sde_kms);
  3977. if (!sde_vm_owns_hw(sde_kms)) {
  3978. sde_vm_unlock(sde_kms);
  3979. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3980. DRMID(&sde_enc->base));
  3981. return;
  3982. }
  3983. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3984. sde_encoder_resource_control(&sde_enc->base,
  3985. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3986. SDE_ATRACE_END("encoder_early_wakeup");
  3987. sde_vm_unlock(sde_kms);
  3988. }
  3989. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3990. {
  3991. struct sde_encoder_virt *sde_enc = NULL;
  3992. struct msm_drm_thread *disp_thread = NULL;
  3993. struct msm_drm_private *priv = NULL;
  3994. priv = drm_enc->dev->dev_private;
  3995. sde_enc = to_sde_encoder_virt(drm_enc);
  3996. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3997. SDE_DEBUG_ENC(sde_enc,
  3998. "should only early wake up command mode display\n");
  3999. return;
  4000. }
  4001. if (!sde_enc->crtc || (sde_enc->crtc->index
  4002. >= ARRAY_SIZE(priv->event_thread))) {
  4003. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  4004. sde_enc->crtc == NULL,
  4005. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4006. return;
  4007. }
  4008. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  4009. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  4010. kthread_queue_work(&disp_thread->worker,
  4011. &sde_enc->early_wakeup_work);
  4012. SDE_ATRACE_END("queue_early_wakeup_work");
  4013. }
  4014. void sde_encoder_handle_hw_fence_error(int ctl_idx, struct sde_kms *sde_kms, u32 handle, int error)
  4015. {
  4016. struct drm_encoder *drm_enc;
  4017. struct sde_encoder_virt *sde_enc;
  4018. struct sde_encoder_phys *cur_master;
  4019. struct sde_crtc *sde_crtc;
  4020. struct sde_crtc_state *sde_crtc_state;
  4021. bool encoder_detected = false;
  4022. bool handle_fence_error;
  4023. SDE_EVT32(ctl_idx, handle, error, SDE_EVTLOG_FUNC_ENTRY);
  4024. if (!sde_kms || !sde_kms->dev) {
  4025. SDE_ERROR("Invalid sde_kms or sde_kms->dev\n");
  4026. return;
  4027. }
  4028. drm_for_each_encoder(drm_enc, sde_kms->dev) {
  4029. sde_enc = to_sde_encoder_virt(drm_enc);
  4030. if (sde_enc && sde_enc->phys_encs[0] && sde_enc->phys_encs[0]->hw_ctl &&
  4031. sde_enc->phys_encs[0]->hw_ctl->idx == ctl_idx) {
  4032. encoder_detected = true;
  4033. cur_master = sde_enc->phys_encs[0];
  4034. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE1);
  4035. break;
  4036. }
  4037. }
  4038. if (!encoder_detected) {
  4039. SDE_DEBUG("failed to get the sde_encoder_phys.\n");
  4040. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE2, SDE_EVTLOG_ERROR);
  4041. return;
  4042. }
  4043. if (!cur_master->parent || !cur_master->parent->crtc || !cur_master->parent->crtc->state) {
  4044. SDE_DEBUG("unexpected null pointer in cur_master.\n");
  4045. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE3, SDE_EVTLOG_ERROR);
  4046. return;
  4047. }
  4048. sde_crtc = to_sde_crtc(cur_master->parent->crtc);
  4049. sde_crtc_state = to_sde_crtc_state(cur_master->parent->crtc->state);
  4050. handle_fence_error = sde_crtc_get_property(sde_crtc_state, CRTC_PROP_HANDLE_FENCE_ERROR);
  4051. if (!handle_fence_error) {
  4052. SDE_DEBUG("userspace not enabled handle fence error in kernel.\n");
  4053. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE4);
  4054. return;
  4055. }
  4056. cur_master->sde_hw_fence_handle = handle;
  4057. if (error) {
  4058. sde_crtc->handle_fence_error_bw_update = true;
  4059. cur_master->sde_hw_fence_error_status = true;
  4060. cur_master->sde_hw_fence_error_value = error;
  4061. }
  4062. atomic_add_unless(&cur_master->pending_retire_fence_cnt, -1, 0);
  4063. wake_up_all(&cur_master->pending_kickoff_wq);
  4064. SDE_EVT32(ctl_idx, error, SDE_EVTLOG_FUNC_EXIT);
  4065. }
  4066. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  4067. {
  4068. static const uint64_t timeout_us = 50000;
  4069. static const uint64_t sleep_us = 20;
  4070. struct sde_encoder_virt *sde_enc;
  4071. ktime_t cur_ktime, exp_ktime;
  4072. uint32_t line_count, tmp, i;
  4073. if (!drm_enc) {
  4074. SDE_ERROR("invalid encoder\n");
  4075. return -EINVAL;
  4076. }
  4077. sde_enc = to_sde_encoder_virt(drm_enc);
  4078. if (!sde_enc->cur_master ||
  4079. !sde_enc->cur_master->ops.get_line_count) {
  4080. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  4081. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  4082. return -EINVAL;
  4083. }
  4084. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  4085. line_count = sde_enc->cur_master->ops.get_line_count(
  4086. sde_enc->cur_master);
  4087. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  4088. tmp = line_count;
  4089. line_count = sde_enc->cur_master->ops.get_line_count(
  4090. sde_enc->cur_master);
  4091. if (line_count < tmp) {
  4092. SDE_EVT32(DRMID(drm_enc), line_count);
  4093. return 0;
  4094. }
  4095. cur_ktime = ktime_get();
  4096. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  4097. break;
  4098. usleep_range(sleep_us / 2, sleep_us);
  4099. }
  4100. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  4101. return -ETIMEDOUT;
  4102. }
  4103. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  4104. {
  4105. struct drm_encoder *drm_enc;
  4106. struct sde_rm_hw_iter rm_iter;
  4107. bool lm_valid = false;
  4108. bool intf_valid = false;
  4109. if (!phys_enc || !phys_enc->parent) {
  4110. SDE_ERROR("invalid encoder\n");
  4111. return -EINVAL;
  4112. }
  4113. drm_enc = phys_enc->parent;
  4114. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  4115. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  4116. (phys_enc->intf_mode == INTF_MODE_CMD &&
  4117. phys_enc->has_intf_te)) {
  4118. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  4119. SDE_HW_BLK_INTF);
  4120. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4121. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  4122. if (!hw_intf)
  4123. continue;
  4124. if (phys_enc->hw_ctl->ops.update_bitmask)
  4125. phys_enc->hw_ctl->ops.update_bitmask(
  4126. phys_enc->hw_ctl,
  4127. SDE_HW_FLUSH_INTF,
  4128. hw_intf->idx, 1);
  4129. intf_valid = true;
  4130. }
  4131. if (!intf_valid) {
  4132. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4133. "intf not found to flush\n");
  4134. return -EFAULT;
  4135. }
  4136. } else {
  4137. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4138. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4139. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  4140. if (!hw_lm)
  4141. continue;
  4142. /* update LM flush for HW without INTF TE */
  4143. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4144. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4145. phys_enc->hw_ctl,
  4146. hw_lm->idx, 1);
  4147. lm_valid = true;
  4148. }
  4149. if (!lm_valid) {
  4150. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4151. "lm not found to flush\n");
  4152. return -EFAULT;
  4153. }
  4154. }
  4155. return 0;
  4156. }
  4157. static void _sde_encoder_helper_hdr_plus_mempool_update(
  4158. struct sde_encoder_virt *sde_enc)
  4159. {
  4160. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  4161. struct sde_hw_mdp *mdptop = NULL;
  4162. sde_enc->dynamic_hdr_updated = false;
  4163. if (sde_enc->cur_master) {
  4164. mdptop = sde_enc->cur_master->hw_mdptop;
  4165. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  4166. sde_enc->cur_master->connector);
  4167. }
  4168. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  4169. return;
  4170. if (mdptop->ops.set_hdr_plus_metadata) {
  4171. sde_enc->dynamic_hdr_updated = true;
  4172. mdptop->ops.set_hdr_plus_metadata(
  4173. mdptop, dhdr_meta->dynamic_hdr_payload,
  4174. dhdr_meta->dynamic_hdr_payload_size,
  4175. sde_enc->cur_master->intf_idx == INTF_0 ?
  4176. 0 : 1);
  4177. }
  4178. }
  4179. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  4180. {
  4181. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4182. struct sde_encoder_phys *phys;
  4183. int i;
  4184. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4185. phys = sde_enc->phys_encs[i];
  4186. if (phys && phys->ops.hw_reset)
  4187. phys->ops.hw_reset(phys);
  4188. }
  4189. }
  4190. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  4191. struct sde_encoder_kickoff_params *params,
  4192. struct sde_encoder_virt *sde_enc,
  4193. struct sde_kms *sde_kms,
  4194. bool needs_hw_reset, bool is_cmd_mode)
  4195. {
  4196. int rc, ret = 0;
  4197. /* if any phys needs reset, reset all phys, in-order */
  4198. if (needs_hw_reset)
  4199. sde_encoder_needs_hw_reset(drm_enc);
  4200. _sde_encoder_update_master(drm_enc, params);
  4201. _sde_encoder_update_roi(drm_enc);
  4202. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4203. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  4204. if (rc) {
  4205. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  4206. sde_enc->cur_master->connector->base.id, rc);
  4207. ret = rc;
  4208. }
  4209. }
  4210. if (sde_enc->cur_master &&
  4211. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  4212. !sde_enc->cur_master->cont_splash_enabled)) {
  4213. rc = sde_encoder_dce_setup(sde_enc, params);
  4214. if (rc) {
  4215. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  4216. ret = rc;
  4217. }
  4218. }
  4219. sde_encoder_dce_flush(sde_enc);
  4220. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  4221. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  4222. sde_enc->cur_master, sde_kms->qdss_enabled);
  4223. return ret;
  4224. }
  4225. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  4226. {
  4227. ktime_t current_ts, ept_ts;
  4228. u32 avr_step_fps, min_fps = 0, qsync_mode, fps;
  4229. u64 timeout_us = 0, ept, next_vsync_time_ns;
  4230. bool is_cmd_mode;
  4231. char atrace_buf[64];
  4232. struct drm_connector *drm_conn;
  4233. struct msm_mode_info *info = &sde_enc->mode_info;
  4234. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4235. struct sde_encoder_phys *phy_enc = sde_enc->cur_master;
  4236. if (!sde_enc->cur_master || !sde_enc->cur_master->connector || !sde_kms)
  4237. return;
  4238. drm_conn = sde_enc->cur_master->connector;
  4239. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  4240. if (!ept)
  4241. return;
  4242. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  4243. if (qsync_mode)
  4244. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  4245. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  4246. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  4247. fps = sde_encoder_get_fps(&sde_enc->base);
  4248. min_fps = min(min_fps, fps);
  4249. is_cmd_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE);
  4250. /* for cmd mode with qsync - EPT_FPS will be used to delay the processing */
  4251. if (test_bit(SDE_FEATURE_EPT_FPS, sde_kms->catalog->features)
  4252. && is_cmd_mode && qsync_mode) {
  4253. SDE_DEBUG("enc:%d, ept:%llu not applicable for cmd mode with qsync enabled",
  4254. DRMID(&sde_enc->base), ept);
  4255. return;
  4256. }
  4257. avr_step_fps = info->avr_step_fps;
  4258. current_ts = ktime_get_ns();
  4259. /* ept is in ns and avr_step is mulitple of refresh rate */
  4260. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  4261. : ept - EPT_BACKOFF_THRESHOLD;
  4262. /* ept time already elapsed */
  4263. if (ept_ts <= current_ts) {
  4264. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  4265. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  4266. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4267. ktime_to_us(current_ts), ktime_to_us(ept_ts), SDE_EVTLOG_FUNC_CASE1);
  4268. return;
  4269. }
  4270. next_vsync_time_ns = DIV_ROUND_UP(NSEC_PER_SEC, fps) + phy_enc->last_vsync_timestamp;
  4271. /* ept time is within last & next vsync expected with current fps */
  4272. if (!qsync_mode && (ept_ts < next_vsync_time_ns)) {
  4273. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4274. ktime_to_us(current_ts), ktime_to_us(ept), ktime_to_us(ept_ts),
  4275. ktime_to_us(next_vsync_time_ns), is_cmd_mode, SDE_EVTLOG_FUNC_CASE2);
  4276. return;
  4277. }
  4278. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  4279. /* validate timeout is not beyond the min fps */
  4280. if (timeout_us > DIV_ROUND_UP(USEC_PER_SEC, min_fps)) {
  4281. pr_err_ratelimited(
  4282. "enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu min_fps:%d, fps:%d, qsync_mode:%d, avr_step_fps:%d\n",
  4283. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts,
  4284. min_fps, fps, qsync_mode, avr_step_fps);
  4285. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps,
  4286. min_fps, fps, ktime_to_us(current_ts),
  4287. ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_ERROR);
  4288. return;
  4289. }
  4290. snprintf(atrace_buf, sizeof(atrace_buf), "schedule_timeout_%llu", ept);
  4291. SDE_ATRACE_BEGIN(atrace_buf);
  4292. usleep_range((timeout_us - USEC_PER_MSEC), timeout_us);
  4293. SDE_ATRACE_END(atrace_buf);
  4294. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4295. ktime_to_us(current_ts), ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_FUNC_CASE3);
  4296. }
  4297. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  4298. struct sde_encoder_kickoff_params *params)
  4299. {
  4300. struct sde_encoder_virt *sde_enc;
  4301. struct sde_encoder_phys *phys, *cur_master;
  4302. struct sde_kms *sde_kms = NULL;
  4303. struct sde_crtc *sde_crtc;
  4304. bool needs_hw_reset = false, is_cmd_mode;
  4305. int i, rc, ret = 0;
  4306. struct msm_display_info *disp_info;
  4307. if (!drm_enc || !params || !drm_enc->dev ||
  4308. !drm_enc->dev->dev_private) {
  4309. SDE_ERROR("invalid args\n");
  4310. return -EINVAL;
  4311. }
  4312. sde_enc = to_sde_encoder_virt(drm_enc);
  4313. sde_kms = sde_encoder_get_kms(drm_enc);
  4314. if (!sde_kms)
  4315. return -EINVAL;
  4316. disp_info = &sde_enc->disp_info;
  4317. sde_crtc = to_sde_crtc(sde_enc->crtc);
  4318. SDE_DEBUG_ENC(sde_enc, "\n");
  4319. SDE_EVT32(DRMID(drm_enc));
  4320. cur_master = sde_enc->cur_master;
  4321. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  4322. if (cur_master && cur_master->connector)
  4323. sde_enc->frame_trigger_mode =
  4324. sde_connector_get_property(cur_master->connector->state,
  4325. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  4326. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  4327. /* prepare for next kickoff, may include waiting on previous kickoff */
  4328. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  4329. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4330. phys = sde_enc->phys_encs[i];
  4331. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  4332. params->recovery_events_enabled =
  4333. sde_enc->recovery_events_enabled;
  4334. if (phys) {
  4335. if (phys->ops.prepare_for_kickoff) {
  4336. rc = phys->ops.prepare_for_kickoff(
  4337. phys, params);
  4338. if (rc)
  4339. ret = rc;
  4340. }
  4341. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4342. needs_hw_reset = true;
  4343. _sde_encoder_setup_dither(phys);
  4344. if (sde_enc->cur_master &&
  4345. sde_connector_is_qsync_updated(
  4346. sde_enc->cur_master->connector))
  4347. _helper_flush_qsync(phys);
  4348. }
  4349. }
  4350. if (is_cmd_mode && sde_enc->cur_master &&
  4351. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  4352. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  4353. _sde_encoder_update_rsc_client(drm_enc, true);
  4354. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  4355. if (rc) {
  4356. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  4357. ret = rc;
  4358. goto end;
  4359. }
  4360. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  4361. needs_hw_reset, is_cmd_mode);
  4362. end:
  4363. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  4364. return ret;
  4365. }
  4366. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  4367. {
  4368. struct sde_encoder_virt *sde_enc;
  4369. struct sde_encoder_phys *phys;
  4370. struct sde_kms *sde_kms;
  4371. unsigned int i;
  4372. if (!drm_enc) {
  4373. SDE_ERROR("invalid encoder\n");
  4374. return;
  4375. }
  4376. SDE_ATRACE_BEGIN("encoder_kickoff");
  4377. sde_enc = to_sde_encoder_virt(drm_enc);
  4378. SDE_DEBUG_ENC(sde_enc, "\n");
  4379. if (sde_enc->delay_kickoff) {
  4380. u32 loop_count = 20;
  4381. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  4382. for (i = 0; i < loop_count; i++) {
  4383. usleep_range(sleep, sleep * 2);
  4384. if (!sde_enc->delay_kickoff)
  4385. break;
  4386. }
  4387. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4388. }
  4389. /* update txq for any output retire hw-fence (wb-path) */
  4390. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4391. if (!sde_kms) {
  4392. SDE_ERROR("invalid sde_kms\n");
  4393. return;
  4394. }
  4395. if (sde_enc->cur_master)
  4396. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4397. /* delay frame kickoff based on expected present time */
  4398. _sde_encoder_delay_kickoff_processing(sde_enc);
  4399. /* All phys encs are ready to go, trigger the kickoff */
  4400. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4401. /* allow phys encs to handle any post-kickoff business */
  4402. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4403. phys = sde_enc->phys_encs[i];
  4404. if (phys && phys->ops.handle_post_kickoff)
  4405. phys->ops.handle_post_kickoff(phys);
  4406. }
  4407. if (sde_enc->autorefresh_solver_disable &&
  4408. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4409. _sde_encoder_update_rsc_client(drm_enc, true);
  4410. SDE_ATRACE_END("encoder_kickoff");
  4411. }
  4412. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4413. struct sde_hw_pp_vsync_info *info)
  4414. {
  4415. struct sde_encoder_virt *sde_enc;
  4416. struct sde_encoder_phys *phys;
  4417. int i, ret;
  4418. if (!drm_enc || !info)
  4419. return;
  4420. sde_enc = to_sde_encoder_virt(drm_enc);
  4421. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4422. phys = sde_enc->phys_encs[i];
  4423. if (phys && phys->hw_intf && phys->hw_pp
  4424. && phys->hw_intf->ops.get_vsync_info) {
  4425. ret = phys->hw_intf->ops.get_vsync_info(
  4426. phys->hw_intf, &info[i]);
  4427. if (!ret) {
  4428. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4429. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4430. }
  4431. }
  4432. }
  4433. }
  4434. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4435. u32 *transfer_time_us)
  4436. {
  4437. struct sde_encoder_virt *sde_enc;
  4438. struct msm_mode_info *info;
  4439. if (!drm_enc || !transfer_time_us) {
  4440. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4441. !transfer_time_us);
  4442. return;
  4443. }
  4444. sde_enc = to_sde_encoder_virt(drm_enc);
  4445. info = &sde_enc->mode_info;
  4446. *transfer_time_us = info->mdp_transfer_time_us;
  4447. }
  4448. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4449. {
  4450. struct drm_encoder *src_enc = drm_enc;
  4451. struct sde_encoder_virt *sde_enc;
  4452. struct sde_kms *sde_kms;
  4453. u32 fps;
  4454. if (!drm_enc) {
  4455. SDE_ERROR("invalid encoder\n");
  4456. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4457. }
  4458. sde_kms = sde_encoder_get_kms(drm_enc);
  4459. if (!sde_kms)
  4460. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4461. if (sde_encoder_in_clone_mode(drm_enc))
  4462. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4463. if (!src_enc)
  4464. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4465. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4466. return MAX_KICKOFF_TIMEOUT_MS;
  4467. sde_enc = to_sde_encoder_virt(src_enc);
  4468. fps = sde_enc->mode_info.frame_rate;
  4469. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4470. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4471. else
  4472. return (SEC_TO_MILLI_SEC / fps) * 2;
  4473. }
  4474. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4475. {
  4476. struct sde_encoder_virt *sde_enc;
  4477. struct sde_encoder_phys *master;
  4478. bool is_vid_mode;
  4479. if (!drm_enc)
  4480. return -EINVAL;
  4481. sde_enc = to_sde_encoder_virt(drm_enc);
  4482. master = sde_enc->cur_master;
  4483. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4484. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4485. return -ENODATA;
  4486. if (!master->hw_intf->ops.get_avr_status)
  4487. return -EOPNOTSUPP;
  4488. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4489. }
  4490. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4491. struct drm_framebuffer *fb)
  4492. {
  4493. struct drm_encoder *drm_enc;
  4494. struct sde_hw_mixer_cfg mixer;
  4495. struct sde_rm_hw_iter lm_iter;
  4496. bool lm_valid = false;
  4497. if (!phys_enc || !phys_enc->parent) {
  4498. SDE_ERROR("invalid encoder\n");
  4499. return -EINVAL;
  4500. }
  4501. drm_enc = phys_enc->parent;
  4502. memset(&mixer, 0, sizeof(mixer));
  4503. /* reset associated CTL/LMs */
  4504. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4505. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4506. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4507. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4508. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4509. if (!hw_lm)
  4510. continue;
  4511. /* need to flush LM to remove it */
  4512. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4513. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4514. phys_enc->hw_ctl,
  4515. hw_lm->idx, 1);
  4516. if (fb) {
  4517. /* assume a single LM if targeting a frame buffer */
  4518. if (lm_valid)
  4519. continue;
  4520. mixer.out_height = fb->height;
  4521. mixer.out_width = fb->width;
  4522. if (hw_lm->ops.setup_mixer_out)
  4523. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4524. }
  4525. lm_valid = true;
  4526. /* only enable border color on LM */
  4527. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4528. phys_enc->hw_ctl->ops.setup_blendstage(
  4529. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4530. }
  4531. if (!lm_valid) {
  4532. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4533. return -EFAULT;
  4534. }
  4535. return 0;
  4536. }
  4537. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4538. struct sde_hw_ctl *ctl)
  4539. {
  4540. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4541. return;
  4542. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4543. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4544. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4545. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4546. }
  4547. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4548. {
  4549. struct sde_encoder_virt *sde_enc;
  4550. struct sde_encoder_phys *phys;
  4551. int i, rc = 0, ret = 0;
  4552. struct sde_hw_ctl *ctl;
  4553. if (!drm_enc) {
  4554. SDE_ERROR("invalid encoder\n");
  4555. return -EINVAL;
  4556. }
  4557. sde_enc = to_sde_encoder_virt(drm_enc);
  4558. /* update the qsync parameters for the current frame */
  4559. if (sde_enc->cur_master)
  4560. sde_connector_set_qsync_params(
  4561. sde_enc->cur_master->connector);
  4562. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4563. phys = sde_enc->phys_encs[i];
  4564. if (phys && phys->ops.prepare_commit)
  4565. phys->ops.prepare_commit(phys);
  4566. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4567. ret = -ETIMEDOUT;
  4568. if (phys && phys->hw_ctl) {
  4569. ctl = phys->hw_ctl;
  4570. /*
  4571. * avoid clearing the pending flush during the first
  4572. * frame update after idle power collpase as the
  4573. * restore path would have updated the pending flush
  4574. */
  4575. if (!sde_enc->idle_pc_restore &&
  4576. ctl->ops.clear_pending_flush)
  4577. ctl->ops.clear_pending_flush(ctl);
  4578. }
  4579. }
  4580. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4581. rc = sde_connector_prepare_commit(
  4582. sde_enc->cur_master->connector);
  4583. if (rc)
  4584. SDE_ERROR_ENC(sde_enc,
  4585. "prepare commit failed conn %d rc %d\n",
  4586. sde_enc->cur_master->connector->base.id,
  4587. rc);
  4588. }
  4589. return ret;
  4590. }
  4591. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4592. bool enable, u32 frame_count)
  4593. {
  4594. if (!phys_enc)
  4595. return;
  4596. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4597. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4598. enable, frame_count);
  4599. }
  4600. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4601. bool nonblock, u32 *misr_value)
  4602. {
  4603. if (!phys_enc)
  4604. return -EINVAL;
  4605. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4606. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4607. nonblock, misr_value) : -ENOTSUPP;
  4608. }
  4609. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4610. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4611. {
  4612. struct sde_encoder_virt *sde_enc;
  4613. int i;
  4614. if (!s || !s->private)
  4615. return -EINVAL;
  4616. sde_enc = s->private;
  4617. mutex_lock(&sde_enc->enc_lock);
  4618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4619. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4620. if (!phys)
  4621. continue;
  4622. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4623. phys->intf_idx - INTF_0,
  4624. atomic_read(&phys->vsync_cnt),
  4625. atomic_read(&phys->underrun_cnt));
  4626. switch (phys->intf_mode) {
  4627. case INTF_MODE_VIDEO:
  4628. seq_puts(s, "mode: video\n");
  4629. break;
  4630. case INTF_MODE_CMD:
  4631. seq_puts(s, "mode: command\n");
  4632. break;
  4633. case INTF_MODE_WB_BLOCK:
  4634. seq_puts(s, "mode: wb block\n");
  4635. break;
  4636. case INTF_MODE_WB_LINE:
  4637. seq_puts(s, "mode: wb line\n");
  4638. break;
  4639. default:
  4640. seq_puts(s, "mode: ???\n");
  4641. break;
  4642. }
  4643. }
  4644. mutex_unlock(&sde_enc->enc_lock);
  4645. return 0;
  4646. }
  4647. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4648. struct file *file)
  4649. {
  4650. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4651. }
  4652. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4653. const char __user *user_buf, size_t count, loff_t *ppos)
  4654. {
  4655. struct sde_encoder_virt *sde_enc;
  4656. char buf[MISR_BUFF_SIZE + 1];
  4657. size_t buff_copy;
  4658. u32 frame_count, enable;
  4659. struct sde_kms *sde_kms = NULL;
  4660. struct drm_encoder *drm_enc;
  4661. if (!file || !file->private_data)
  4662. return -EINVAL;
  4663. sde_enc = file->private_data;
  4664. if (!sde_enc)
  4665. return -EINVAL;
  4666. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4667. if (!sde_kms)
  4668. return -EINVAL;
  4669. drm_enc = &sde_enc->base;
  4670. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4671. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4672. return -ENOTSUPP;
  4673. }
  4674. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4675. if (copy_from_user(buf, user_buf, buff_copy))
  4676. return -EINVAL;
  4677. buf[buff_copy] = 0; /* end of string */
  4678. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4679. return -EINVAL;
  4680. atomic_set(&sde_enc->misr_enable, enable);
  4681. sde_enc->misr_reconfigure = true;
  4682. sde_enc->misr_frame_count = frame_count;
  4683. return count;
  4684. }
  4685. static ssize_t _sde_encoder_misr_read(struct file *file,
  4686. char __user *user_buff, size_t count, loff_t *ppos)
  4687. {
  4688. struct sde_encoder_virt *sde_enc;
  4689. struct sde_kms *sde_kms = NULL;
  4690. struct drm_encoder *drm_enc;
  4691. int i = 0, len = 0;
  4692. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4693. int rc;
  4694. if (*ppos)
  4695. return 0;
  4696. if (!file || !file->private_data)
  4697. return -EINVAL;
  4698. sde_enc = file->private_data;
  4699. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4700. if (!sde_kms)
  4701. return -EINVAL;
  4702. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4703. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4704. return -ENOTSUPP;
  4705. }
  4706. drm_enc = &sde_enc->base;
  4707. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4708. if (rc < 0) {
  4709. SDE_ERROR("failed to enable power resource %d\n", rc);
  4710. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4711. return rc;
  4712. }
  4713. sde_vm_lock(sde_kms);
  4714. if (!sde_vm_owns_hw(sde_kms)) {
  4715. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4716. rc = -EOPNOTSUPP;
  4717. goto end;
  4718. }
  4719. if (!atomic_read(&sde_enc->misr_enable)) {
  4720. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4721. "disabled\n");
  4722. goto buff_check;
  4723. }
  4724. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4725. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4726. u32 misr_value = 0;
  4727. if (!phys || !phys->ops.collect_misr) {
  4728. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4729. "invalid\n");
  4730. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4731. continue;
  4732. }
  4733. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4734. if (rc) {
  4735. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4736. "invalid\n");
  4737. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4738. rc);
  4739. continue;
  4740. } else {
  4741. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4742. "Intf idx:%d\n",
  4743. phys->intf_idx - INTF_0);
  4744. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4745. "0x%x\n", misr_value);
  4746. }
  4747. }
  4748. buff_check:
  4749. if (count <= len) {
  4750. len = 0;
  4751. goto end;
  4752. }
  4753. if (copy_to_user(user_buff, buf, len)) {
  4754. len = -EFAULT;
  4755. goto end;
  4756. }
  4757. *ppos += len; /* increase offset */
  4758. end:
  4759. sde_vm_unlock(sde_kms);
  4760. pm_runtime_put_sync(drm_enc->dev->dev);
  4761. return len;
  4762. }
  4763. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4764. {
  4765. struct sde_encoder_virt *sde_enc;
  4766. struct sde_kms *sde_kms;
  4767. int i;
  4768. static const struct file_operations debugfs_status_fops = {
  4769. .open = _sde_encoder_debugfs_status_open,
  4770. .read = seq_read,
  4771. .llseek = seq_lseek,
  4772. .release = single_release,
  4773. };
  4774. static const struct file_operations debugfs_misr_fops = {
  4775. .open = simple_open,
  4776. .read = _sde_encoder_misr_read,
  4777. .write = _sde_encoder_misr_setup,
  4778. };
  4779. char name[SDE_NAME_SIZE];
  4780. if (!drm_enc) {
  4781. SDE_ERROR("invalid encoder\n");
  4782. return -EINVAL;
  4783. }
  4784. sde_enc = to_sde_encoder_virt(drm_enc);
  4785. sde_kms = sde_encoder_get_kms(drm_enc);
  4786. if (!sde_kms) {
  4787. SDE_ERROR("invalid sde_kms\n");
  4788. return -EINVAL;
  4789. }
  4790. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4791. /* create overall sub-directory for the encoder */
  4792. sde_enc->debugfs_root = debugfs_create_dir(name,
  4793. drm_enc->dev->primary->debugfs_root);
  4794. if (!sde_enc->debugfs_root)
  4795. return -ENOMEM;
  4796. /* don't error check these */
  4797. debugfs_create_file("status", 0400,
  4798. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4799. debugfs_create_file("misr_data", 0600,
  4800. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4801. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4802. &sde_enc->idle_pc_enabled);
  4803. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4804. &sde_enc->frame_trigger_mode);
  4805. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4806. (u32 *)&sde_enc->dynamic_irqs_config);
  4807. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4808. if (sde_enc->phys_encs[i] &&
  4809. sde_enc->phys_encs[i]->ops.late_register)
  4810. sde_enc->phys_encs[i]->ops.late_register(
  4811. sde_enc->phys_encs[i],
  4812. sde_enc->debugfs_root);
  4813. return 0;
  4814. }
  4815. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4816. {
  4817. struct sde_encoder_virt *sde_enc;
  4818. if (!drm_enc)
  4819. return;
  4820. sde_enc = to_sde_encoder_virt(drm_enc);
  4821. debugfs_remove_recursive(sde_enc->debugfs_root);
  4822. }
  4823. #else
  4824. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4825. {
  4826. return 0;
  4827. }
  4828. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4829. {
  4830. }
  4831. #endif /* CONFIG_DEBUG_FS */
  4832. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4833. {
  4834. return _sde_encoder_init_debugfs(encoder);
  4835. }
  4836. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4837. {
  4838. _sde_encoder_destroy_debugfs(encoder);
  4839. }
  4840. static int sde_encoder_virt_add_phys_encs(
  4841. struct msm_display_info *disp_info,
  4842. struct sde_encoder_virt *sde_enc,
  4843. struct sde_enc_phys_init_params *params)
  4844. {
  4845. struct sde_encoder_phys *enc = NULL;
  4846. u32 display_caps = disp_info->capabilities;
  4847. SDE_DEBUG_ENC(sde_enc, "\n");
  4848. /*
  4849. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4850. * in this function, check up-front.
  4851. */
  4852. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4853. ARRAY_SIZE(sde_enc->phys_encs)) {
  4854. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4855. sde_enc->num_phys_encs);
  4856. return -EINVAL;
  4857. }
  4858. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4859. enc = sde_encoder_phys_vid_init(params);
  4860. if (IS_ERR_OR_NULL(enc)) {
  4861. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4862. PTR_ERR(enc));
  4863. return !enc ? -EINVAL : PTR_ERR(enc);
  4864. }
  4865. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4866. }
  4867. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4868. enc = sde_encoder_phys_cmd_init(params);
  4869. if (IS_ERR_OR_NULL(enc)) {
  4870. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4871. PTR_ERR(enc));
  4872. return !enc ? -EINVAL : PTR_ERR(enc);
  4873. }
  4874. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4875. }
  4876. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4877. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4878. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4879. else
  4880. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4881. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4882. ++sde_enc->num_phys_encs;
  4883. return 0;
  4884. }
  4885. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4886. struct sde_enc_phys_init_params *params)
  4887. {
  4888. struct sde_encoder_phys *enc = NULL;
  4889. if (!sde_enc) {
  4890. SDE_ERROR("invalid encoder\n");
  4891. return -EINVAL;
  4892. }
  4893. SDE_DEBUG_ENC(sde_enc, "\n");
  4894. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4895. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4896. sde_enc->num_phys_encs);
  4897. return -EINVAL;
  4898. }
  4899. enc = sde_encoder_phys_wb_init(params);
  4900. if (IS_ERR_OR_NULL(enc)) {
  4901. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4902. PTR_ERR(enc));
  4903. return !enc ? -EINVAL : PTR_ERR(enc);
  4904. }
  4905. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4906. ++sde_enc->num_phys_encs;
  4907. return 0;
  4908. }
  4909. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4910. struct sde_kms *sde_kms,
  4911. struct msm_display_info *disp_info,
  4912. int *drm_enc_mode)
  4913. {
  4914. int ret = 0;
  4915. int i = 0;
  4916. enum sde_intf_type intf_type;
  4917. struct sde_encoder_virt_ops parent_ops = {
  4918. sde_encoder_vblank_callback,
  4919. sde_encoder_underrun_callback,
  4920. sde_encoder_frame_done_callback,
  4921. _sde_encoder_get_qsync_fps_callback,
  4922. };
  4923. struct sde_enc_phys_init_params phys_params;
  4924. if (!sde_enc || !sde_kms) {
  4925. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4926. !sde_enc, !sde_kms);
  4927. return -EINVAL;
  4928. }
  4929. memset(&phys_params, 0, sizeof(phys_params));
  4930. phys_params.sde_kms = sde_kms;
  4931. phys_params.parent = &sde_enc->base;
  4932. phys_params.parent_ops = parent_ops;
  4933. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4934. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4935. SDE_DEBUG("\n");
  4936. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4937. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4938. intf_type = INTF_DSI;
  4939. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4940. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4941. intf_type = INTF_HDMI;
  4942. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4943. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4944. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4945. else
  4946. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4947. intf_type = INTF_DP;
  4948. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4949. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4950. intf_type = INTF_WB;
  4951. } else {
  4952. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4953. return -EINVAL;
  4954. }
  4955. WARN_ON(disp_info->num_of_h_tiles < 1);
  4956. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4957. sde_enc->te_source = disp_info->te_source;
  4958. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4959. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4960. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4961. sde_kms->catalog->features);
  4962. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4963. sde_kms->catalog->features);
  4964. mutex_lock(&sde_enc->enc_lock);
  4965. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4966. /*
  4967. * Left-most tile is at index 0, content is controller id
  4968. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4969. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4970. */
  4971. u32 controller_id = disp_info->h_tile_instance[i];
  4972. if (disp_info->num_of_h_tiles > 1) {
  4973. if (i == 0)
  4974. phys_params.split_role = ENC_ROLE_MASTER;
  4975. else
  4976. phys_params.split_role = ENC_ROLE_SLAVE;
  4977. } else {
  4978. phys_params.split_role = ENC_ROLE_SOLO;
  4979. }
  4980. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4981. i, controller_id, phys_params.split_role);
  4982. if (intf_type == INTF_WB) {
  4983. phys_params.intf_idx = INTF_MAX;
  4984. phys_params.wb_idx = sde_encoder_get_wb(
  4985. sde_kms->catalog,
  4986. intf_type, controller_id);
  4987. if (phys_params.wb_idx == WB_MAX) {
  4988. SDE_ERROR_ENC(sde_enc,
  4989. "could not get wb: type %d, id %d\n",
  4990. intf_type, controller_id);
  4991. ret = -EINVAL;
  4992. }
  4993. } else {
  4994. phys_params.wb_idx = WB_MAX;
  4995. phys_params.intf_idx = sde_encoder_get_intf(
  4996. sde_kms->catalog, intf_type,
  4997. controller_id);
  4998. if (phys_params.intf_idx == INTF_MAX) {
  4999. SDE_ERROR_ENC(sde_enc,
  5000. "could not get wb: type %d, id %d\n",
  5001. intf_type, controller_id);
  5002. ret = -EINVAL;
  5003. }
  5004. }
  5005. if (!ret) {
  5006. if (intf_type == INTF_WB)
  5007. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  5008. &phys_params);
  5009. else
  5010. ret = sde_encoder_virt_add_phys_encs(
  5011. disp_info,
  5012. sde_enc,
  5013. &phys_params);
  5014. if (ret)
  5015. SDE_ERROR_ENC(sde_enc,
  5016. "failed to add phys encs\n");
  5017. }
  5018. }
  5019. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5020. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  5021. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  5022. if (vid_phys) {
  5023. atomic_set(&vid_phys->vsync_cnt, 0);
  5024. atomic_set(&vid_phys->underrun_cnt, 0);
  5025. }
  5026. if (cmd_phys) {
  5027. atomic_set(&cmd_phys->vsync_cnt, 0);
  5028. atomic_set(&cmd_phys->underrun_cnt, 0);
  5029. }
  5030. }
  5031. mutex_unlock(&sde_enc->enc_lock);
  5032. return ret;
  5033. }
  5034. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  5035. .mode_set = sde_encoder_virt_mode_set,
  5036. .disable = sde_encoder_virt_disable,
  5037. .enable = sde_encoder_virt_enable,
  5038. .atomic_check = sde_encoder_virt_atomic_check,
  5039. };
  5040. static const struct drm_encoder_funcs sde_encoder_funcs = {
  5041. .destroy = sde_encoder_destroy,
  5042. .late_register = sde_encoder_late_register,
  5043. .early_unregister = sde_encoder_early_unregister,
  5044. };
  5045. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  5046. {
  5047. struct msm_drm_private *priv = dev->dev_private;
  5048. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  5049. struct drm_encoder *drm_enc = NULL;
  5050. struct sde_encoder_virt *sde_enc = NULL;
  5051. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  5052. char name[SDE_NAME_SIZE];
  5053. int ret = 0, i, intf_index = INTF_MAX;
  5054. struct sde_encoder_phys *phys = NULL;
  5055. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  5056. if (!sde_enc) {
  5057. ret = -ENOMEM;
  5058. goto fail;
  5059. }
  5060. mutex_init(&sde_enc->enc_lock);
  5061. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  5062. &drm_enc_mode);
  5063. if (ret)
  5064. goto fail;
  5065. sde_enc->cur_master = NULL;
  5066. spin_lock_init(&sde_enc->enc_spinlock);
  5067. mutex_init(&sde_enc->vblank_ctl_lock);
  5068. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5069. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  5070. drm_enc = &sde_enc->base;
  5071. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  5072. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  5073. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5074. phys = sde_enc->phys_encs[i];
  5075. if (!phys)
  5076. continue;
  5077. if (phys->ops.is_master && phys->ops.is_master(phys))
  5078. intf_index = phys->intf_idx - INTF_0;
  5079. }
  5080. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  5081. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  5082. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  5083. SDE_RSC_PRIMARY_DISP_CLIENT :
  5084. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  5085. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  5086. SDE_DEBUG("sde rsc client create failed :%ld\n",
  5087. PTR_ERR(sde_enc->rsc_client));
  5088. sde_enc->rsc_client = NULL;
  5089. }
  5090. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  5091. sde_enc->input_event_enabled) {
  5092. ret = _sde_encoder_input_handler(sde_enc);
  5093. if (ret)
  5094. SDE_ERROR(
  5095. "input handler registration failed, rc = %d\n", ret);
  5096. }
  5097. /* Keep posted start as default configuration in driver
  5098. if SBLUT is supported on target. Do not allow HAL to
  5099. override driver's default frame trigger mode.
  5100. */
  5101. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  5102. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  5103. mutex_init(&sde_enc->rc_lock);
  5104. init_waitqueue_head(&sde_enc->vsync_event_wq);
  5105. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  5106. sde_encoder_off_work);
  5107. sde_enc->vblank_enabled = false;
  5108. sde_enc->qdss_status = false;
  5109. kthread_init_work(&sde_enc->input_event_work,
  5110. sde_encoder_input_event_work_handler);
  5111. kthread_init_work(&sde_enc->early_wakeup_work,
  5112. sde_encoder_early_wakeup_work_handler);
  5113. kthread_init_work(&sde_enc->esd_trigger_work,
  5114. sde_encoder_esd_trigger_work_handler);
  5115. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  5116. SDE_DEBUG_ENC(sde_enc, "created\n");
  5117. return drm_enc;
  5118. fail:
  5119. SDE_ERROR("failed to create encoder\n");
  5120. if (drm_enc)
  5121. sde_encoder_destroy(drm_enc);
  5122. return ERR_PTR(ret);
  5123. }
  5124. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  5125. enum msm_event_wait event)
  5126. {
  5127. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  5128. struct sde_encoder_virt *sde_enc = NULL;
  5129. int i, ret = 0;
  5130. char atrace_buf[32];
  5131. if (!drm_enc) {
  5132. SDE_ERROR("invalid encoder\n");
  5133. return -EINVAL;
  5134. }
  5135. sde_enc = to_sde_encoder_virt(drm_enc);
  5136. SDE_DEBUG_ENC(sde_enc, "\n");
  5137. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5138. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5139. switch (event) {
  5140. case MSM_ENC_COMMIT_DONE:
  5141. fn_wait = phys->ops.wait_for_commit_done;
  5142. break;
  5143. case MSM_ENC_TX_COMPLETE:
  5144. fn_wait = phys->ops.wait_for_tx_complete;
  5145. break;
  5146. case MSM_ENC_VBLANK:
  5147. fn_wait = phys->ops.wait_for_vblank;
  5148. break;
  5149. case MSM_ENC_ACTIVE_REGION:
  5150. fn_wait = phys->ops.wait_for_active;
  5151. break;
  5152. default:
  5153. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  5154. event);
  5155. return -EINVAL;
  5156. }
  5157. if (phys && fn_wait) {
  5158. snprintf(atrace_buf, sizeof(atrace_buf),
  5159. "wait_completion_event_%d", event);
  5160. SDE_ATRACE_BEGIN(atrace_buf);
  5161. ret = fn_wait(phys);
  5162. SDE_ATRACE_END(atrace_buf);
  5163. if (ret) {
  5164. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  5165. sde_enc->disp_info.intf_type, event, i, ret);
  5166. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  5167. i, ret, SDE_EVTLOG_ERROR);
  5168. return ret;
  5169. }
  5170. }
  5171. }
  5172. return ret;
  5173. }
  5174. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  5175. u32 jitter_num, u32 jitter_denom,
  5176. ktime_t *l_bound, ktime_t *u_bound)
  5177. {
  5178. ktime_t jitter_ns, frametime_ns;
  5179. frametime_ns = (1 * 1000000000) / frame_rate;
  5180. jitter_ns = jitter_num * frametime_ns;
  5181. do_div(jitter_ns, jitter_denom * 100);
  5182. *l_bound = frametime_ns - jitter_ns;
  5183. *u_bound = frametime_ns + jitter_ns;
  5184. }
  5185. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  5186. {
  5187. struct sde_encoder_virt *sde_enc;
  5188. if (!drm_enc) {
  5189. SDE_ERROR("invalid encoder\n");
  5190. return 0;
  5191. }
  5192. sde_enc = to_sde_encoder_virt(drm_enc);
  5193. return sde_enc->mode_info.frame_rate;
  5194. }
  5195. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  5196. {
  5197. struct sde_encoder_virt *sde_enc = NULL;
  5198. int i;
  5199. if (!encoder) {
  5200. SDE_ERROR("invalid encoder\n");
  5201. return INTF_MODE_NONE;
  5202. }
  5203. sde_enc = to_sde_encoder_virt(encoder);
  5204. if (sde_enc->cur_master)
  5205. return sde_enc->cur_master->intf_mode;
  5206. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5207. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5208. if (phys)
  5209. return phys->intf_mode;
  5210. }
  5211. return INTF_MODE_NONE;
  5212. }
  5213. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  5214. {
  5215. struct sde_encoder_virt *sde_enc = NULL;
  5216. struct sde_encoder_phys *phys;
  5217. if (!encoder) {
  5218. SDE_ERROR("invalid encoder\n");
  5219. return 0;
  5220. }
  5221. sde_enc = to_sde_encoder_virt(encoder);
  5222. phys = sde_enc->cur_master;
  5223. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  5224. }
  5225. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  5226. ktime_t *tvblank)
  5227. {
  5228. struct sde_encoder_virt *sde_enc = NULL;
  5229. struct sde_encoder_phys *phys;
  5230. if (!encoder) {
  5231. SDE_ERROR("invalid encoder\n");
  5232. return false;
  5233. }
  5234. sde_enc = to_sde_encoder_virt(encoder);
  5235. phys = sde_enc->cur_master;
  5236. if (!phys)
  5237. return false;
  5238. *tvblank = phys->last_vsync_timestamp;
  5239. return *tvblank ? true : false;
  5240. }
  5241. static void _sde_encoder_cache_hw_res_cont_splash(
  5242. struct drm_encoder *encoder,
  5243. struct sde_kms *sde_kms)
  5244. {
  5245. int i, idx;
  5246. struct sde_encoder_virt *sde_enc;
  5247. struct sde_encoder_phys *phys_enc;
  5248. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  5249. sde_enc = to_sde_encoder_virt(encoder);
  5250. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  5251. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5252. sde_enc->hw_pp[i] = NULL;
  5253. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  5254. break;
  5255. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  5256. }
  5257. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  5258. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5259. sde_enc->hw_dsc[i] = NULL;
  5260. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  5261. break;
  5262. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  5263. }
  5264. /*
  5265. * If we have multiple phys encoders with one controller, make
  5266. * sure to populate the controller pointer in both phys encoders.
  5267. */
  5268. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  5269. phys_enc = sde_enc->phys_encs[idx];
  5270. phys_enc->hw_ctl = NULL;
  5271. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  5272. SDE_HW_BLK_CTL);
  5273. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5274. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  5275. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  5276. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  5277. phys_enc->intf_idx, phys_enc->hw_ctl);
  5278. }
  5279. }
  5280. }
  5281. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  5282. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5283. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5284. phys->hw_intf = NULL;
  5285. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  5286. break;
  5287. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  5288. }
  5289. }
  5290. /**
  5291. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  5292. * device bootup when cont_splash is enabled
  5293. * @drm_enc: Pointer to drm encoder structure
  5294. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  5295. * @enable: boolean indicates enable or displae state of splash
  5296. * @Return: true if successful in updating the encoder structure
  5297. */
  5298. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  5299. struct sde_splash_display *splash_display, bool enable)
  5300. {
  5301. struct sde_encoder_virt *sde_enc;
  5302. struct msm_drm_private *priv;
  5303. struct sde_kms *sde_kms;
  5304. struct drm_connector *conn = NULL;
  5305. struct sde_connector *sde_conn = NULL;
  5306. struct sde_connector_state *sde_conn_state = NULL;
  5307. struct drm_display_mode *drm_mode = NULL;
  5308. struct sde_encoder_phys *phys_enc;
  5309. struct drm_bridge *bridge;
  5310. int ret = 0, i;
  5311. struct msm_sub_mode sub_mode;
  5312. if (!encoder) {
  5313. SDE_ERROR("invalid drm enc\n");
  5314. return -EINVAL;
  5315. }
  5316. sde_enc = to_sde_encoder_virt(encoder);
  5317. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  5318. if (!sde_kms) {
  5319. SDE_ERROR("invalid sde_kms\n");
  5320. return -EINVAL;
  5321. }
  5322. priv = encoder->dev->dev_private;
  5323. if (!priv->num_connectors) {
  5324. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  5325. return -EINVAL;
  5326. }
  5327. SDE_DEBUG_ENC(sde_enc,
  5328. "num of connectors: %d\n", priv->num_connectors);
  5329. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  5330. if (!enable) {
  5331. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5332. phys_enc = sde_enc->phys_encs[i];
  5333. if (phys_enc)
  5334. phys_enc->cont_splash_enabled = false;
  5335. }
  5336. return ret;
  5337. }
  5338. if (!splash_display) {
  5339. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  5340. return -EINVAL;
  5341. }
  5342. for (i = 0; i < priv->num_connectors; i++) {
  5343. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  5344. priv->connectors[i]->base.id);
  5345. sde_conn = to_sde_connector(priv->connectors[i]);
  5346. if (!sde_conn->encoder) {
  5347. SDE_DEBUG_ENC(sde_enc,
  5348. "encoder not attached to connector\n");
  5349. continue;
  5350. }
  5351. if (sde_conn->encoder->base.id
  5352. == encoder->base.id) {
  5353. conn = (priv->connectors[i]);
  5354. break;
  5355. }
  5356. }
  5357. if (!conn || !conn->state) {
  5358. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  5359. return -EINVAL;
  5360. }
  5361. sde_conn_state = to_sde_connector_state(conn->state);
  5362. if (!sde_conn->ops.get_mode_info) {
  5363. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  5364. return -EINVAL;
  5365. }
  5366. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  5367. MSM_DISPLAY_DSC_MODE_DISABLED;
  5368. drm_mode = &encoder->crtc->state->adjusted_mode;
  5369. ret = sde_connector_get_mode_info(&sde_conn->base,
  5370. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  5371. if (ret) {
  5372. SDE_ERROR_ENC(sde_enc,
  5373. "conn: ->get_mode_info failed. ret=%d\n", ret);
  5374. return ret;
  5375. }
  5376. if (sde_conn->encoder) {
  5377. conn->state->best_encoder = sde_conn->encoder;
  5378. SDE_DEBUG_ENC(sde_enc,
  5379. "configured cstate->best_encoder to ID = %d\n",
  5380. conn->state->best_encoder->base.id);
  5381. } else {
  5382. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  5383. conn->base.id);
  5384. }
  5385. sde_enc->crtc = encoder->crtc;
  5386. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  5387. conn->state, false);
  5388. if (ret) {
  5389. SDE_ERROR_ENC(sde_enc,
  5390. "failed to reserve hw resources, %d\n", ret);
  5391. return ret;
  5392. }
  5393. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5394. sde_connector_get_topology_name(conn));
  5395. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5396. drm_mode->hdisplay, drm_mode->vdisplay);
  5397. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5398. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5399. if (bridge) {
  5400. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5401. /*
  5402. * For cont-splash use case, we update the mode
  5403. * configurations manually. This will skip the
  5404. * usually mode set call when actual frame is
  5405. * pushed from framework. The bridge needs to
  5406. * be updated with the current drm mode by
  5407. * calling the bridge mode set ops.
  5408. */
  5409. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5410. } else {
  5411. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5412. }
  5413. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5414. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5415. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5416. if (!phys) {
  5417. SDE_ERROR_ENC(sde_enc,
  5418. "phys encoders not initialized\n");
  5419. return -EINVAL;
  5420. }
  5421. /* update connector for master and slave phys encoders */
  5422. phys->connector = conn;
  5423. phys->cont_splash_enabled = true;
  5424. phys->hw_pp = sde_enc->hw_pp[i];
  5425. if (phys->ops.cont_splash_mode_set)
  5426. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5427. if (phys->ops.is_master && phys->ops.is_master(phys))
  5428. sde_enc->cur_master = phys;
  5429. }
  5430. return ret;
  5431. }
  5432. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5433. bool skip_pre_kickoff)
  5434. {
  5435. struct msm_drm_thread *event_thread = NULL;
  5436. struct msm_drm_private *priv = NULL;
  5437. struct sde_encoder_virt *sde_enc = NULL;
  5438. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5439. SDE_ERROR("invalid parameters\n");
  5440. return -EINVAL;
  5441. }
  5442. priv = enc->dev->dev_private;
  5443. sde_enc = to_sde_encoder_virt(enc);
  5444. if (!sde_enc->crtc || (sde_enc->crtc->index
  5445. >= ARRAY_SIZE(priv->event_thread))) {
  5446. SDE_DEBUG_ENC(sde_enc,
  5447. "invalid cached CRTC: %d or crtc index: %d\n",
  5448. sde_enc->crtc == NULL,
  5449. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5450. return -EINVAL;
  5451. }
  5452. SDE_EVT32_VERBOSE(DRMID(enc));
  5453. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5454. if (!skip_pre_kickoff) {
  5455. sde_enc->delay_kickoff = true;
  5456. kthread_queue_work(&event_thread->worker,
  5457. &sde_enc->esd_trigger_work);
  5458. kthread_flush_work(&sde_enc->esd_trigger_work);
  5459. }
  5460. /*
  5461. * panel may stop generating te signal (vsync) during esd failure. rsc
  5462. * hardware may hang without vsync. Avoid rsc hang by generating the
  5463. * vsync from watchdog timer instead of panel.
  5464. */
  5465. sde_encoder_helper_switch_vsync(enc, true);
  5466. if (!skip_pre_kickoff) {
  5467. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5468. sde_enc->delay_kickoff = false;
  5469. }
  5470. return 0;
  5471. }
  5472. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5473. {
  5474. struct sde_encoder_virt *sde_enc;
  5475. if (!encoder) {
  5476. SDE_ERROR("invalid drm enc\n");
  5477. return false;
  5478. }
  5479. sde_enc = to_sde_encoder_virt(encoder);
  5480. return sde_enc->recovery_events_enabled;
  5481. }
  5482. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5483. {
  5484. struct sde_encoder_virt *sde_enc;
  5485. if (!encoder) {
  5486. SDE_ERROR("invalid drm enc\n");
  5487. return;
  5488. }
  5489. sde_enc = to_sde_encoder_virt(encoder);
  5490. sde_enc->recovery_events_enabled = true;
  5491. }
  5492. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5493. {
  5494. struct sde_kms *sde_kms;
  5495. struct drm_connector *conn;
  5496. struct sde_connector_state *conn_state;
  5497. if (!drm_enc)
  5498. return false;
  5499. sde_kms = sde_encoder_get_kms(drm_enc);
  5500. if (!sde_kms)
  5501. return false;
  5502. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5503. if (!conn || !conn->state)
  5504. return false;
  5505. conn_state = to_sde_connector_state(conn->state);
  5506. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5507. }
  5508. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5509. {
  5510. struct drm_encoder *drm_enc;
  5511. struct sde_encoder_virt *sde_enc;
  5512. struct sde_encoder_phys *cur_master;
  5513. struct sde_hw_ctl *hw_ctl = NULL;
  5514. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5515. goto exit;
  5516. /* get encoder to find the hw_ctl for this connector */
  5517. drm_enc = c_conn->encoder;
  5518. if (!drm_enc)
  5519. goto exit;
  5520. sde_enc = to_sde_encoder_virt(drm_enc);
  5521. cur_master = sde_enc->phys_encs[0];
  5522. if (!cur_master || !cur_master->hw_ctl)
  5523. goto exit;
  5524. hw_ctl = cur_master->hw_ctl;
  5525. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5526. exit:
  5527. return hw_ctl;
  5528. }
  5529. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5530. {
  5531. struct sde_encoder_virt *sde_enc;
  5532. struct sde_encoder_phys *phys_enc;
  5533. u32 i;
  5534. sde_enc = to_sde_encoder_virt(drm_enc);
  5535. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5536. {
  5537. phys_enc = sde_enc->phys_encs[i];
  5538. if(phys_enc && phys_enc->ops.add_to_minidump)
  5539. phys_enc->ops.add_to_minidump(phys_enc);
  5540. phys_enc = sde_enc->phys_cmd_encs[i];
  5541. if(phys_enc && phys_enc->ops.add_to_minidump)
  5542. phys_enc->ops.add_to_minidump(phys_enc);
  5543. phys_enc = sde_enc->phys_vid_encs[i];
  5544. if(phys_enc && phys_enc->ops.add_to_minidump)
  5545. phys_enc->ops.add_to_minidump(phys_enc);
  5546. }
  5547. }
  5548. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5549. {
  5550. struct drm_event event;
  5551. struct drm_connector *connector;
  5552. struct sde_connector *c_conn = NULL;
  5553. struct sde_connector_state *c_state = NULL;
  5554. struct sde_encoder_virt *sde_enc = NULL;
  5555. struct sde_encoder_phys *phys = NULL;
  5556. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5557. int rc = 0, i = 0;
  5558. bool misr_updated = false, roi_updated = false;
  5559. struct msm_roi_list *prev_roi, *c_state_roi;
  5560. if (!drm_enc)
  5561. return;
  5562. sde_enc = to_sde_encoder_virt(drm_enc);
  5563. if (!atomic_read(&sde_enc->misr_enable)) {
  5564. SDE_DEBUG("MISR is disabled\n");
  5565. return;
  5566. }
  5567. connector = sde_enc->cur_master->connector;
  5568. if (!connector)
  5569. return;
  5570. c_conn = to_sde_connector(connector);
  5571. c_state = to_sde_connector_state(connector->state);
  5572. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5573. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5574. phys = sde_enc->phys_encs[i];
  5575. if (!phys || !phys->ops.collect_misr) {
  5576. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5577. continue;
  5578. }
  5579. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5580. if (rc) {
  5581. SDE_ERROR("failed to collect misr %d\n", rc);
  5582. return;
  5583. }
  5584. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5585. }
  5586. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5587. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5588. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5589. misr_updated = true;
  5590. }
  5591. }
  5592. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5593. c_state_roi = &c_state->rois;
  5594. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5595. roi_updated = true;
  5596. } else {
  5597. for (i = 0; i < prev_roi->num_rects; i++) {
  5598. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5599. roi_updated = true;
  5600. }
  5601. }
  5602. if (roi_updated)
  5603. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5604. if (misr_updated || roi_updated) {
  5605. event.type = DRM_EVENT_MISR_SIGN;
  5606. event.length = sizeof(c_conn->previous_misr_sign);
  5607. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5608. (u8 *)&c_conn->previous_misr_sign);
  5609. }
  5610. }