sde_crtc.c 205 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670
  1. /*
  2. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #include "msm_drv.h"
  42. #include "sde_vm.h"
  43. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  44. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  45. struct sde_crtc_custom_events {
  46. u32 event;
  47. int (*func)(struct drm_crtc *crtc, bool en,
  48. struct sde_irq_callback *irq);
  49. };
  50. struct vblank_work {
  51. struct kthread_work work;
  52. int crtc_id;
  53. bool enable;
  54. struct msm_drm_private *priv;
  55. };
  56. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  57. bool en, struct sde_irq_callback *ad_irq);
  58. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  59. bool en, struct sde_irq_callback *idle_irq);
  60. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  61. bool en, struct sde_irq_callback *idle_irq);
  62. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  63. struct sde_irq_callback *noirq);
  64. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  65. struct sde_crtc_state *cstate,
  66. void __user *usr_ptr);
  67. static struct sde_crtc_custom_events custom_events[] = {
  68. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  69. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  70. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  71. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  72. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  73. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  74. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  75. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  76. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  77. };
  78. /* default input fence timeout, in ms */
  79. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  80. /*
  81. * The default input fence timeout is 2 seconds while max allowed
  82. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  83. * tolerance limit.
  84. */
  85. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  86. /* layer mixer index on sde_crtc */
  87. #define LEFT_MIXER 0
  88. #define RIGHT_MIXER 1
  89. #define MISR_BUFF_SIZE 256
  90. /*
  91. * Time period for fps calculation in micro seconds.
  92. * Default value is set to 1 sec.
  93. */
  94. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  95. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  96. #define MAX_FRAME_COUNT 1000
  97. #define MILI_TO_MICRO 1000
  98. #define SKIP_STAGING_PIPE_ZPOS 255
  99. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  100. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  101. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  102. struct drm_crtc_state *state);
  103. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  104. {
  105. struct msm_drm_private *priv;
  106. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  107. SDE_ERROR("invalid crtc\n");
  108. return NULL;
  109. }
  110. priv = crtc->dev->dev_private;
  111. if (!priv || !priv->kms) {
  112. SDE_ERROR("invalid kms\n");
  113. return NULL;
  114. }
  115. return to_sde_kms(priv->kms);
  116. }
  117. /**
  118. * sde_crtc_calc_fps() - Calculates fps value.
  119. * @sde_crtc : CRTC structure
  120. *
  121. * This function is called at frame done. It counts the number
  122. * of frames done for every 1 sec. Stores the value in measured_fps.
  123. * measured_fps value is 10 times the calculated fps value.
  124. * For example, measured_fps= 594 for calculated fps of 59.4
  125. */
  126. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  127. {
  128. ktime_t current_time_us;
  129. u64 fps, diff_us;
  130. current_time_us = ktime_get();
  131. diff_us = (u64)ktime_us_delta(current_time_us,
  132. sde_crtc->fps_info.last_sampled_time_us);
  133. sde_crtc->fps_info.frame_count++;
  134. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  135. /* Multiplying with 10 to get fps in floating point */
  136. fps = ((u64)sde_crtc->fps_info.frame_count)
  137. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  138. do_div(fps, diff_us);
  139. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  140. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  141. sde_crtc->base.base.id, (unsigned int)fps/10,
  142. (unsigned int)fps%10);
  143. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  144. sde_crtc->fps_info.frame_count = 0;
  145. }
  146. if (!sde_crtc->fps_info.time_buf)
  147. return;
  148. /**
  149. * Array indexing is based on sliding window algorithm.
  150. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  151. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  152. * counter loops around and comes back to the first index to store
  153. * the next ktime.
  154. */
  155. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  156. ktime_get();
  157. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  158. }
  159. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  160. {
  161. if (!sde_crtc)
  162. return;
  163. }
  164. #ifdef CONFIG_DEBUG_FS
  165. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  166. {
  167. struct sde_crtc *sde_crtc;
  168. u64 fps_int, fps_float;
  169. ktime_t current_time_us;
  170. u64 fps, diff_us;
  171. if (!s || !s->private) {
  172. SDE_ERROR("invalid input param(s)\n");
  173. return -EAGAIN;
  174. }
  175. sde_crtc = s->private;
  176. current_time_us = ktime_get();
  177. diff_us = (u64)ktime_us_delta(current_time_us,
  178. sde_crtc->fps_info.last_sampled_time_us);
  179. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  180. /* Multiplying with 10 to get fps in floating point */
  181. fps = ((u64)sde_crtc->fps_info.frame_count)
  182. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  183. do_div(fps, diff_us);
  184. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  185. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  186. sde_crtc->fps_info.frame_count = 0;
  187. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  188. sde_crtc->base.base.id, (unsigned int)fps/10,
  189. (unsigned int)fps%10);
  190. }
  191. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  192. fps_float = do_div(fps_int, 10);
  193. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  194. return 0;
  195. }
  196. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  197. {
  198. return single_open(file, _sde_debugfs_fps_status_show,
  199. inode->i_private);
  200. }
  201. #endif
  202. static ssize_t fps_periodicity_ms_store(struct device *device,
  203. struct device_attribute *attr, const char *buf, size_t count)
  204. {
  205. struct drm_crtc *crtc;
  206. struct sde_crtc *sde_crtc;
  207. int res;
  208. /* Base of the input */
  209. int cnt = 10;
  210. if (!device || !buf) {
  211. SDE_ERROR("invalid input param(s)\n");
  212. return -EAGAIN;
  213. }
  214. crtc = dev_get_drvdata(device);
  215. if (!crtc)
  216. return -EINVAL;
  217. sde_crtc = to_sde_crtc(crtc);
  218. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  219. if (res < 0)
  220. return res;
  221. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  222. sde_crtc->fps_info.fps_periodic_duration =
  223. DEFAULT_FPS_PERIOD_1_SEC;
  224. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  225. MAX_FPS_PERIOD_5_SECONDS)
  226. sde_crtc->fps_info.fps_periodic_duration =
  227. MAX_FPS_PERIOD_5_SECONDS;
  228. else
  229. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  230. return count;
  231. }
  232. static ssize_t fps_periodicity_ms_show(struct device *device,
  233. struct device_attribute *attr, char *buf)
  234. {
  235. struct drm_crtc *crtc;
  236. struct sde_crtc *sde_crtc;
  237. if (!device || !buf) {
  238. SDE_ERROR("invalid input param(s)\n");
  239. return -EAGAIN;
  240. }
  241. crtc = dev_get_drvdata(device);
  242. if (!crtc)
  243. return -EINVAL;
  244. sde_crtc = to_sde_crtc(crtc);
  245. return scnprintf(buf, PAGE_SIZE, "%d\n",
  246. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  247. }
  248. static ssize_t measured_fps_show(struct device *device,
  249. struct device_attribute *attr, char *buf)
  250. {
  251. struct drm_crtc *crtc;
  252. struct sde_crtc *sde_crtc;
  253. uint64_t fps_int, fps_decimal;
  254. u64 fps = 0, frame_count = 0;
  255. ktime_t current_time;
  256. int i = 0, current_time_index;
  257. u64 diff_us;
  258. if (!device || !buf) {
  259. SDE_ERROR("invalid input param(s)\n");
  260. return -EAGAIN;
  261. }
  262. crtc = dev_get_drvdata(device);
  263. if (!crtc) {
  264. scnprintf(buf, PAGE_SIZE, "fps information not available");
  265. return -EINVAL;
  266. }
  267. sde_crtc = to_sde_crtc(crtc);
  268. if (!sde_crtc->fps_info.time_buf) {
  269. scnprintf(buf, PAGE_SIZE,
  270. "timebuf null - fps information not available");
  271. return -EINVAL;
  272. }
  273. /**
  274. * Whenever the time_index counter comes to zero upon decrementing,
  275. * it is set to the last index since it is the next index that we
  276. * should check for calculating the buftime.
  277. */
  278. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  279. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  280. current_time = ktime_get();
  281. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  282. u64 ptime = (u64)ktime_to_us(current_time);
  283. u64 buftime = (u64)ktime_to_us(
  284. sde_crtc->fps_info.time_buf[current_time_index]);
  285. diff_us = (u64)ktime_us_delta(current_time,
  286. sde_crtc->fps_info.time_buf[current_time_index]);
  287. if (ptime > buftime && diff_us >= (u64)
  288. sde_crtc->fps_info.fps_periodic_duration) {
  289. /* Multiplying with 10 to get fps in floating point */
  290. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  291. do_div(fps, diff_us);
  292. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  293. SDE_DEBUG("measured fps: %d\n",
  294. sde_crtc->fps_info.measured_fps);
  295. break;
  296. }
  297. current_time_index = (current_time_index == 0) ?
  298. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  299. SDE_DEBUG("current time index: %d\n", current_time_index);
  300. frame_count++;
  301. }
  302. if (i == MAX_FRAME_COUNT) {
  303. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  304. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  305. diff_us = (u64)ktime_us_delta(current_time,
  306. sde_crtc->fps_info.time_buf[current_time_index]);
  307. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  308. /* Multiplying with 10 to get fps in floating point */
  309. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  310. do_div(fps, diff_us);
  311. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  312. }
  313. }
  314. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  315. fps_decimal = do_div(fps_int, 10);
  316. return scnprintf(buf, PAGE_SIZE,
  317. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  318. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  319. }
  320. static ssize_t vsync_event_show(struct device *device,
  321. struct device_attribute *attr, char *buf)
  322. {
  323. struct drm_crtc *crtc;
  324. struct sde_crtc *sde_crtc;
  325. struct drm_encoder *encoder;
  326. int avr_status = -EPIPE;
  327. if (!device || !buf) {
  328. SDE_ERROR("invalid input param(s)\n");
  329. return -EAGAIN;
  330. }
  331. crtc = dev_get_drvdata(device);
  332. sde_crtc = to_sde_crtc(crtc);
  333. mutex_lock(&sde_crtc->crtc_lock);
  334. if (sde_crtc->enabled) {
  335. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  336. if (sde_encoder_in_clone_mode(encoder))
  337. continue;
  338. avr_status = sde_encoder_get_avr_status(encoder);
  339. break;
  340. }
  341. }
  342. mutex_unlock(&sde_crtc->crtc_lock);
  343. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  344. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  345. }
  346. static ssize_t retire_frame_event_show(struct device *device,
  347. struct device_attribute *attr, char *buf)
  348. {
  349. struct drm_crtc *crtc;
  350. struct sde_crtc *sde_crtc;
  351. if (!device || !buf) {
  352. SDE_ERROR("invalid input param(s)\n");
  353. return -EAGAIN;
  354. }
  355. crtc = dev_get_drvdata(device);
  356. sde_crtc = to_sde_crtc(crtc);
  357. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  358. ktime_to_ns(sde_crtc->retire_frame_event_time));
  359. }
  360. static DEVICE_ATTR_RO(vsync_event);
  361. static DEVICE_ATTR_RO(measured_fps);
  362. static DEVICE_ATTR_RW(fps_periodicity_ms);
  363. static DEVICE_ATTR_RO(retire_frame_event);
  364. static struct attribute *sde_crtc_dev_attrs[] = {
  365. &dev_attr_vsync_event.attr,
  366. &dev_attr_measured_fps.attr,
  367. &dev_attr_fps_periodicity_ms.attr,
  368. &dev_attr_retire_frame_event.attr,
  369. NULL
  370. };
  371. static const struct attribute_group sde_crtc_attr_group = {
  372. .attrs = sde_crtc_dev_attrs,
  373. };
  374. static const struct attribute_group *sde_crtc_attr_groups[] = {
  375. &sde_crtc_attr_group,
  376. NULL,
  377. };
  378. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, uint32_t len, uint64_t val)
  379. {
  380. struct drm_event event;
  381. if (!crtc) {
  382. SDE_ERROR("invalid crtc\n");
  383. return;
  384. }
  385. event.type = type;
  386. event.length = len;
  387. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)&val);
  388. SDE_EVT32(DRMID(crtc), type, len, val >> 32, val & 0xFFFFFFFF);
  389. SDE_DEBUG("crtc:%d event(%d) value(%llu) notified\n", DRMID(crtc), type, val);
  390. }
  391. static void sde_crtc_destroy(struct drm_crtc *crtc)
  392. {
  393. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  394. SDE_DEBUG("\n");
  395. if (!crtc)
  396. return;
  397. if (sde_crtc->vsync_event_sf)
  398. sysfs_put(sde_crtc->vsync_event_sf);
  399. if (sde_crtc->retire_frame_event_sf)
  400. sysfs_put(sde_crtc->retire_frame_event_sf);
  401. if (sde_crtc->sysfs_dev)
  402. device_unregister(sde_crtc->sysfs_dev);
  403. if (sde_crtc->blob_info)
  404. drm_property_blob_put(sde_crtc->blob_info);
  405. msm_property_destroy(&sde_crtc->property_info);
  406. sde_cp_crtc_destroy_properties(crtc);
  407. sde_fence_deinit(sde_crtc->output_fence);
  408. _sde_crtc_deinit_events(sde_crtc);
  409. drm_crtc_cleanup(crtc);
  410. mutex_destroy(&sde_crtc->crtc_lock);
  411. kfree(sde_crtc);
  412. }
  413. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  414. {
  415. struct drm_connector *connector;
  416. struct drm_encoder *encoder;
  417. struct sde_connector_state *conn_state;
  418. bool encoder_valid = false;
  419. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  420. c_state->encoder_mask) {
  421. if (!sde_encoder_in_clone_mode(encoder)) {
  422. encoder_valid = true;
  423. break;
  424. }
  425. }
  426. if (!encoder_valid)
  427. return NULL;
  428. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  429. if (!connector)
  430. return NULL;
  431. conn_state = to_sde_connector_state(connector->state);
  432. if (!conn_state)
  433. return NULL;
  434. return &conn_state->msm_mode;
  435. }
  436. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  437. const struct drm_display_mode *mode,
  438. struct drm_display_mode *adjusted_mode)
  439. {
  440. struct msm_display_mode *msm_mode;
  441. struct drm_crtc_state *c_state;
  442. struct drm_connector *connector;
  443. struct drm_encoder *encoder;
  444. struct drm_connector_state *new_conn_state;
  445. struct sde_connector_state *c_conn_state = NULL;
  446. bool encoder_valid = false;
  447. int i;
  448. SDE_DEBUG("\n");
  449. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  450. adjusted_mode);
  451. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  452. c_state->encoder_mask) {
  453. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  454. encoder_valid = true;
  455. break;
  456. }
  457. }
  458. if (!encoder_valid) {
  459. SDE_ERROR("encoder not found\n");
  460. return true;
  461. }
  462. for_each_new_connector_in_state(c_state->state, connector,
  463. new_conn_state, i) {
  464. if (new_conn_state->best_encoder == encoder) {
  465. c_conn_state = to_sde_connector_state(new_conn_state);
  466. break;
  467. }
  468. }
  469. if (!c_conn_state) {
  470. SDE_ERROR("could not get connector state\n");
  471. return true;
  472. }
  473. msm_mode = &c_conn_state->msm_mode;
  474. if ((msm_is_mode_seamless(msm_mode) ||
  475. (msm_is_mode_seamless_vrr(msm_mode) ||
  476. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  477. (!crtc->enabled)) {
  478. SDE_ERROR("crtc state prevents seamless transition\n");
  479. return false;
  480. }
  481. return true;
  482. }
  483. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  484. struct sde_plane_state *pstate, struct sde_format *format)
  485. {
  486. uint32_t blend_op, fg_alpha, bg_alpha;
  487. uint32_t blend_type;
  488. struct sde_hw_mixer *lm = mixer->hw_lm;
  489. /* default to opaque blending */
  490. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  491. bg_alpha = 0xFF - fg_alpha;
  492. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  493. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  494. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  495. switch (blend_type) {
  496. case SDE_DRM_BLEND_OP_OPAQUE:
  497. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  498. SDE_BLEND_BG_ALPHA_BG_CONST;
  499. break;
  500. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  501. if (format->alpha_enable) {
  502. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  503. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  504. if (fg_alpha != 0xff) {
  505. bg_alpha = fg_alpha;
  506. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  507. SDE_BLEND_BG_INV_MOD_ALPHA;
  508. } else {
  509. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  510. }
  511. }
  512. break;
  513. case SDE_DRM_BLEND_OP_COVERAGE:
  514. if (format->alpha_enable) {
  515. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  516. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  517. if (fg_alpha != 0xff) {
  518. bg_alpha = fg_alpha;
  519. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  520. SDE_BLEND_BG_MOD_ALPHA |
  521. SDE_BLEND_BG_INV_MOD_ALPHA;
  522. } else {
  523. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  524. }
  525. }
  526. break;
  527. default:
  528. /* do nothing */
  529. break;
  530. }
  531. if (lm->ops.setup_blend_config)
  532. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  533. SDE_DEBUG(
  534. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  535. (char *) &format->base.pixel_format,
  536. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  537. }
  538. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  539. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  540. struct sde_hw_dim_layer *dim_layer)
  541. {
  542. struct sde_crtc_state *cstate;
  543. struct sde_hw_mixer *lm;
  544. struct sde_hw_dim_layer split_dim_layer;
  545. int i;
  546. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  547. SDE_DEBUG("empty dim_layer\n");
  548. return;
  549. }
  550. cstate = to_sde_crtc_state(crtc->state);
  551. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  552. dim_layer->flags, dim_layer->stage);
  553. split_dim_layer.stage = dim_layer->stage;
  554. split_dim_layer.color_fill = dim_layer->color_fill;
  555. /*
  556. * traverse through the layer mixers attached to crtc and find the
  557. * intersecting dim layer rect in each LM and program accordingly.
  558. */
  559. for (i = 0; i < sde_crtc->num_mixers; i++) {
  560. split_dim_layer.flags = dim_layer->flags;
  561. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  562. &split_dim_layer.rect);
  563. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  564. /*
  565. * no extra programming required for non-intersecting
  566. * layer mixers with INCLUSIVE dim layer
  567. */
  568. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  569. continue;
  570. /*
  571. * program the other non-intersecting layer mixers with
  572. * INCLUSIVE dim layer of full size for uniformity
  573. * with EXCLUSIVE dim layer config.
  574. */
  575. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  576. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  577. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  578. sizeof(split_dim_layer.rect));
  579. } else {
  580. split_dim_layer.rect.x =
  581. split_dim_layer.rect.x -
  582. cstate->lm_roi[i].x;
  583. split_dim_layer.rect.y =
  584. split_dim_layer.rect.y -
  585. cstate->lm_roi[i].y;
  586. }
  587. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  588. cstate->lm_roi[i].x,
  589. cstate->lm_roi[i].y,
  590. cstate->lm_roi[i].w,
  591. cstate->lm_roi[i].h,
  592. dim_layer->rect.x,
  593. dim_layer->rect.y,
  594. dim_layer->rect.w,
  595. dim_layer->rect.h,
  596. split_dim_layer.rect.x,
  597. split_dim_layer.rect.y,
  598. split_dim_layer.rect.w,
  599. split_dim_layer.rect.h);
  600. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  601. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  602. split_dim_layer.rect.w, split_dim_layer.rect.h);
  603. lm = mixer[i].hw_lm;
  604. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  605. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  606. }
  607. }
  608. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  609. const struct sde_rect **crtc_roi)
  610. {
  611. struct sde_crtc_state *crtc_state;
  612. if (!state || !crtc_roi)
  613. return;
  614. crtc_state = to_sde_crtc_state(state);
  615. *crtc_roi = &crtc_state->crtc_roi;
  616. }
  617. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  618. {
  619. struct sde_crtc_state *cstate;
  620. struct sde_crtc *sde_crtc;
  621. if (!state || !state->crtc)
  622. return false;
  623. sde_crtc = to_sde_crtc(state->crtc);
  624. cstate = to_sde_crtc_state(state);
  625. return msm_property_is_dirty(&sde_crtc->property_info,
  626. &cstate->property_state, CRTC_PROP_ROI_V1);
  627. }
  628. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  629. void __user *usr_ptr)
  630. {
  631. struct drm_crtc *crtc;
  632. struct sde_crtc_state *cstate;
  633. struct sde_drm_roi_v1 roi_v1;
  634. int i;
  635. if (!state) {
  636. SDE_ERROR("invalid args\n");
  637. return -EINVAL;
  638. }
  639. cstate = to_sde_crtc_state(state);
  640. crtc = cstate->base.crtc;
  641. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  642. if (!usr_ptr) {
  643. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  644. return 0;
  645. }
  646. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  647. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  648. return -EINVAL;
  649. }
  650. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  651. if (roi_v1.num_rects == 0) {
  652. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  653. return 0;
  654. }
  655. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  656. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  657. roi_v1.num_rects);
  658. return -EINVAL;
  659. }
  660. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  661. for (i = 0; i < roi_v1.num_rects; ++i) {
  662. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  663. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  664. DRMID(crtc), i,
  665. cstate->user_roi_list.roi[i].x1,
  666. cstate->user_roi_list.roi[i].y1,
  667. cstate->user_roi_list.roi[i].x2,
  668. cstate->user_roi_list.roi[i].y2);
  669. SDE_EVT32_VERBOSE(DRMID(crtc),
  670. cstate->user_roi_list.roi[i].x1,
  671. cstate->user_roi_list.roi[i].y1,
  672. cstate->user_roi_list.roi[i].x2,
  673. cstate->user_roi_list.roi[i].y2);
  674. }
  675. return 0;
  676. }
  677. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  678. struct drm_crtc_state *state)
  679. {
  680. struct drm_connector *conn;
  681. struct drm_connector_state *conn_state;
  682. struct sde_crtc *sde_crtc;
  683. struct sde_crtc_state *crtc_state;
  684. struct sde_rect *crtc_roi;
  685. struct msm_mode_info mode_info;
  686. int i = 0;
  687. int rc;
  688. bool is_crtc_roi_dirty;
  689. bool is_conn_roi_dirty;
  690. if (!crtc || !state)
  691. return -EINVAL;
  692. sde_crtc = to_sde_crtc(crtc);
  693. crtc_state = to_sde_crtc_state(state);
  694. crtc_roi = &crtc_state->crtc_roi;
  695. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  696. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  697. struct sde_connector *sde_conn;
  698. struct sde_connector_state *sde_conn_state;
  699. struct sde_rect conn_roi;
  700. if (!conn_state || conn_state->crtc != crtc)
  701. continue;
  702. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  703. if (rc) {
  704. SDE_ERROR("failed to get mode info\n");
  705. return -EINVAL;
  706. }
  707. sde_conn = to_sde_connector(conn_state->connector);
  708. sde_conn_state = to_sde_connector_state(conn_state);
  709. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  710. &sde_conn_state->property_state,
  711. CONNECTOR_PROP_ROI_V1);
  712. /*
  713. * Check against CRTC ROI and Connector ROI not being updated together.
  714. * This restriction should be relaxed when Connector ROI scaling is
  715. * supported and while in clone mode.
  716. */
  717. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  718. is_conn_roi_dirty != is_crtc_roi_dirty) {
  719. SDE_ERROR("connector/crtc rois not updated together\n");
  720. return -EINVAL;
  721. }
  722. if (!mode_info.roi_caps.enabled)
  723. continue;
  724. /*
  725. * current driver only supports same connector and crtc size,
  726. * but if support for different sizes is added, driver needs
  727. * to check the connector roi here to make sure is full screen
  728. * for dsc 3d-mux topology that doesn't support partial update.
  729. */
  730. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  731. sizeof(crtc_state->user_roi_list))) {
  732. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  733. sde_crtc->name);
  734. return -EINVAL;
  735. }
  736. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  737. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  738. conn_roi.x, conn_roi.y,
  739. conn_roi.w, conn_roi.h);
  740. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  741. conn_roi.x, conn_roi.y,
  742. conn_roi.w, conn_roi.h);
  743. }
  744. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  745. /* clear the ROI to null if it matches full screen anyways */
  746. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  747. crtc_roi->w == state->adjusted_mode.hdisplay &&
  748. crtc_roi->h == state->adjusted_mode.vdisplay)
  749. memset(crtc_roi, 0, sizeof(*crtc_roi));
  750. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  751. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  752. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  753. crtc_roi->h);
  754. return 0;
  755. }
  756. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  757. struct drm_crtc_state *state)
  758. {
  759. struct sde_crtc *sde_crtc;
  760. struct sde_crtc_state *crtc_state;
  761. struct drm_connector *conn;
  762. struct drm_connector_state *conn_state;
  763. int i;
  764. if (!crtc || !state)
  765. return -EINVAL;
  766. sde_crtc = to_sde_crtc(crtc);
  767. crtc_state = to_sde_crtc_state(state);
  768. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  769. return 0;
  770. /* partial update active, check if autorefresh is also requested */
  771. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  772. uint64_t autorefresh;
  773. if (!conn_state || conn_state->crtc != crtc)
  774. continue;
  775. autorefresh = sde_connector_get_property(conn_state,
  776. CONNECTOR_PROP_AUTOREFRESH);
  777. if (autorefresh) {
  778. SDE_ERROR(
  779. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  780. sde_crtc->name, autorefresh);
  781. return -EINVAL;
  782. }
  783. }
  784. return 0;
  785. }
  786. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  787. struct drm_crtc_state *state, int lm_idx)
  788. {
  789. struct sde_kms *sde_kms;
  790. struct sde_crtc *sde_crtc;
  791. struct sde_crtc_state *crtc_state;
  792. const struct sde_rect *crtc_roi;
  793. const struct sde_rect *lm_bounds;
  794. struct sde_rect *lm_roi;
  795. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  796. return -EINVAL;
  797. sde_kms = _sde_crtc_get_kms(crtc);
  798. if (!sde_kms || !sde_kms->catalog) {
  799. SDE_ERROR("invalid parameters\n");
  800. return -EINVAL;
  801. }
  802. sde_crtc = to_sde_crtc(crtc);
  803. crtc_state = to_sde_crtc_state(state);
  804. crtc_roi = &crtc_state->crtc_roi;
  805. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  806. lm_roi = &crtc_state->lm_roi[lm_idx];
  807. if (sde_kms_rect_is_null(crtc_roi))
  808. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  809. else
  810. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  811. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  812. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  813. /*
  814. * partial update is not supported with 3dmux dsc or dest scaler.
  815. * hence, crtc roi must match the mixer dimensions.
  816. */
  817. if (crtc_state->num_ds_enabled ||
  818. sde_rm_topology_is_group(&sde_kms->rm, state,
  819. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  820. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  821. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  822. return -EINVAL;
  823. }
  824. }
  825. /* if any dimension is zero, clear all dimensions for clarity */
  826. if (sde_kms_rect_is_null(lm_roi))
  827. memset(lm_roi, 0, sizeof(*lm_roi));
  828. return 0;
  829. }
  830. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  831. struct drm_crtc_state *state)
  832. {
  833. struct sde_crtc *sde_crtc;
  834. struct sde_crtc_state *crtc_state;
  835. u32 disp_bitmask = 0;
  836. int i;
  837. if (!crtc || !state) {
  838. pr_err("Invalid crtc or state\n");
  839. return 0;
  840. }
  841. sde_crtc = to_sde_crtc(crtc);
  842. crtc_state = to_sde_crtc_state(state);
  843. /* pingpong split: one ROI, one LM, two physical displays */
  844. if (crtc_state->is_ppsplit) {
  845. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  846. struct sde_rect *roi = &crtc_state->lm_roi[0];
  847. if (sde_kms_rect_is_null(roi))
  848. disp_bitmask = 0;
  849. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  850. disp_bitmask = BIT(0); /* left only */
  851. else if (roi->x >= lm_split_width)
  852. disp_bitmask = BIT(1); /* right only */
  853. else
  854. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  855. } else if (sde_crtc->mixers_swapped) {
  856. disp_bitmask = BIT(0);
  857. } else {
  858. for (i = 0; i < sde_crtc->num_mixers; i++) {
  859. if (!sde_kms_rect_is_null(
  860. &crtc_state->lm_roi[i]))
  861. disp_bitmask |= BIT(i);
  862. }
  863. }
  864. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  865. return disp_bitmask;
  866. }
  867. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  868. struct drm_crtc_state *state)
  869. {
  870. struct sde_crtc *sde_crtc;
  871. struct sde_crtc_state *crtc_state;
  872. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  873. if (!crtc || !state)
  874. return -EINVAL;
  875. sde_crtc = to_sde_crtc(crtc);
  876. crtc_state = to_sde_crtc_state(state);
  877. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  878. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  879. sde_crtc->name, sde_crtc->num_mixers);
  880. return -EINVAL;
  881. }
  882. /*
  883. * If using pingpong split: one ROI, one LM, two physical displays
  884. * then the ROI must be centered on the panel split boundary and
  885. * be of equal width across the split.
  886. */
  887. if (crtc_state->is_ppsplit) {
  888. u16 panel_split_width;
  889. u32 display_mask;
  890. roi[0] = &crtc_state->lm_roi[0];
  891. if (sde_kms_rect_is_null(roi[0]))
  892. return 0;
  893. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  894. if (display_mask != (BIT(0) | BIT(1)))
  895. return 0;
  896. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  897. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  898. SDE_ERROR("%s: roi x %d w %d split %d\n",
  899. sde_crtc->name, roi[0]->x, roi[0]->w,
  900. panel_split_width);
  901. return -EINVAL;
  902. }
  903. return 0;
  904. }
  905. /*
  906. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  907. * LMs and be of equal width.
  908. */
  909. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  910. return 0;
  911. roi[0] = &crtc_state->lm_roi[0];
  912. roi[1] = &crtc_state->lm_roi[1];
  913. /* if one of the roi is null it's a left/right-only update */
  914. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  915. return 0;
  916. /* check lm rois are equal width & first roi ends at 2nd roi */
  917. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  918. SDE_ERROR(
  919. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  920. sde_crtc->name, roi[0]->x, roi[0]->w,
  921. roi[1]->x, roi[1]->w);
  922. return -EINVAL;
  923. }
  924. return 0;
  925. }
  926. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  927. struct drm_crtc_state *state)
  928. {
  929. struct sde_crtc *sde_crtc;
  930. struct sde_crtc_state *crtc_state;
  931. const struct sde_rect *crtc_roi;
  932. const struct drm_plane_state *pstate;
  933. struct drm_plane *plane;
  934. if (!crtc || !state)
  935. return -EINVAL;
  936. /*
  937. * Reject commit if a Plane CRTC destination coordinates fall outside
  938. * the partial CRTC ROI. LM output is determined via connector ROIs,
  939. * if they are specified, not Plane CRTC ROIs.
  940. */
  941. sde_crtc = to_sde_crtc(crtc);
  942. crtc_state = to_sde_crtc_state(state);
  943. crtc_roi = &crtc_state->crtc_roi;
  944. if (sde_kms_rect_is_null(crtc_roi))
  945. return 0;
  946. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  947. struct sde_rect plane_roi, intersection;
  948. if (IS_ERR_OR_NULL(pstate)) {
  949. int rc = PTR_ERR(pstate);
  950. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  951. sde_crtc->name, plane->base.id, rc);
  952. return rc;
  953. }
  954. plane_roi.x = pstate->crtc_x;
  955. plane_roi.y = pstate->crtc_y;
  956. plane_roi.w = pstate->crtc_w;
  957. plane_roi.h = pstate->crtc_h;
  958. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  959. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  960. SDE_ERROR(
  961. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  962. sde_crtc->name, plane->base.id,
  963. plane_roi.x, plane_roi.y,
  964. plane_roi.w, plane_roi.h,
  965. crtc_roi->x, crtc_roi->y,
  966. crtc_roi->w, crtc_roi->h);
  967. return -E2BIG;
  968. }
  969. }
  970. return 0;
  971. }
  972. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  973. struct drm_crtc_state *state)
  974. {
  975. struct sde_crtc *sde_crtc;
  976. struct sde_crtc_state *sde_crtc_state;
  977. struct msm_mode_info mode_info;
  978. int rc, lm_idx, i;
  979. if (!crtc || !state)
  980. return -EINVAL;
  981. memset(&mode_info, 0, sizeof(mode_info));
  982. sde_crtc = to_sde_crtc(crtc);
  983. sde_crtc_state = to_sde_crtc_state(state);
  984. /*
  985. * check connector array cached at modeset time since incoming atomic
  986. * state may not include any connectors if they aren't modified
  987. */
  988. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  989. struct drm_connector *conn = sde_crtc_state->connectors[i];
  990. if (!conn || !conn->state)
  991. continue;
  992. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  993. if (rc) {
  994. SDE_ERROR("failed to get mode info\n");
  995. return -EINVAL;
  996. }
  997. if (!mode_info.roi_caps.enabled)
  998. continue;
  999. if (sde_crtc_state->user_roi_list.num_rects >
  1000. mode_info.roi_caps.num_roi) {
  1001. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1002. sde_crtc_state->user_roi_list.num_rects,
  1003. mode_info.roi_caps.num_roi);
  1004. return -E2BIG;
  1005. }
  1006. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1007. if (rc)
  1008. return rc;
  1009. rc = _sde_crtc_check_autorefresh(crtc, state);
  1010. if (rc)
  1011. return rc;
  1012. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1013. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1014. if (rc)
  1015. return rc;
  1016. }
  1017. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1018. if (rc)
  1019. return rc;
  1020. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1021. if (rc)
  1022. return rc;
  1023. }
  1024. return 0;
  1025. }
  1026. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1027. {
  1028. struct sde_crtc *sde_crtc;
  1029. struct sde_crtc_state *cstate;
  1030. const struct sde_rect *lm_roi;
  1031. struct sde_hw_mixer *hw_lm;
  1032. bool right_mixer = false;
  1033. bool lm_updated = false;
  1034. int lm_idx;
  1035. if (!crtc)
  1036. return;
  1037. sde_crtc = to_sde_crtc(crtc);
  1038. cstate = to_sde_crtc_state(crtc->state);
  1039. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1040. struct sde_hw_mixer_cfg cfg;
  1041. lm_roi = &cstate->lm_roi[lm_idx];
  1042. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1043. if (!sde_crtc->mixers_swapped)
  1044. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1045. if (lm_roi->w != hw_lm->cfg.out_width ||
  1046. lm_roi->h != hw_lm->cfg.out_height ||
  1047. right_mixer != hw_lm->cfg.right_mixer) {
  1048. hw_lm->cfg.out_width = lm_roi->w;
  1049. hw_lm->cfg.out_height = lm_roi->h;
  1050. hw_lm->cfg.right_mixer = right_mixer;
  1051. cfg.out_width = lm_roi->w;
  1052. cfg.out_height = lm_roi->h;
  1053. cfg.right_mixer = right_mixer;
  1054. cfg.flags = 0;
  1055. if (hw_lm->ops.setup_mixer_out)
  1056. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1057. lm_updated = true;
  1058. }
  1059. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1060. lm_roi->h, right_mixer, lm_updated);
  1061. }
  1062. if (lm_updated)
  1063. sde_cp_crtc_res_change(crtc);
  1064. }
  1065. struct plane_state {
  1066. struct sde_plane_state *sde_pstate;
  1067. const struct drm_plane_state *drm_pstate;
  1068. int stage;
  1069. u32 pipe_id;
  1070. };
  1071. static int pstate_cmp(const void *a, const void *b)
  1072. {
  1073. struct plane_state *pa = (struct plane_state *)a;
  1074. struct plane_state *pb = (struct plane_state *)b;
  1075. int rc = 0;
  1076. int pa_zpos, pb_zpos;
  1077. enum sde_layout pa_layout, pb_layout;
  1078. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1079. return rc;
  1080. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1081. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1082. pa_layout = pa->sde_pstate->layout;
  1083. pb_layout = pb->sde_pstate->layout;
  1084. if (pa_zpos != pb_zpos)
  1085. rc = pa_zpos - pb_zpos;
  1086. else if (pa_layout != pb_layout)
  1087. rc = pa_layout - pb_layout;
  1088. else
  1089. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1090. return rc;
  1091. }
  1092. /*
  1093. * validate and set source split:
  1094. * use pstates sorted by stage to check planes on same stage
  1095. * we assume that all pipes are in source split so its valid to compare
  1096. * without taking into account left/right mixer placement
  1097. */
  1098. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1099. struct plane_state *pstates, int cnt)
  1100. {
  1101. struct plane_state *prv_pstate, *cur_pstate;
  1102. enum sde_layout prev_layout, cur_layout;
  1103. struct sde_rect left_rect, right_rect;
  1104. struct sde_kms *sde_kms;
  1105. int32_t left_pid, right_pid;
  1106. int32_t stage;
  1107. int i, rc = 0;
  1108. sde_kms = _sde_crtc_get_kms(crtc);
  1109. if (!sde_kms || !sde_kms->catalog) {
  1110. SDE_ERROR("invalid parameters\n");
  1111. return -EINVAL;
  1112. }
  1113. for (i = 1; i < cnt; i++) {
  1114. prv_pstate = &pstates[i - 1];
  1115. cur_pstate = &pstates[i];
  1116. prev_layout = prv_pstate->sde_pstate->layout;
  1117. cur_layout = cur_pstate->sde_pstate->layout;
  1118. if (prv_pstate->stage != cur_pstate->stage ||
  1119. prev_layout != cur_layout)
  1120. continue;
  1121. stage = cur_pstate->stage;
  1122. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1123. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1124. prv_pstate->drm_pstate->crtc_y,
  1125. prv_pstate->drm_pstate->crtc_w,
  1126. prv_pstate->drm_pstate->crtc_h, false);
  1127. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1128. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1129. cur_pstate->drm_pstate->crtc_y,
  1130. cur_pstate->drm_pstate->crtc_w,
  1131. cur_pstate->drm_pstate->crtc_h, false);
  1132. if (right_rect.x < left_rect.x) {
  1133. swap(left_pid, right_pid);
  1134. swap(left_rect, right_rect);
  1135. swap(prv_pstate, cur_pstate);
  1136. }
  1137. /*
  1138. * - planes are enumerated in pipe-priority order such that
  1139. * planes with lower drm_id must be left-most in a shared
  1140. * blend-stage when using source split.
  1141. * - planes in source split must be contiguous in width
  1142. * - planes in source split must have same dest yoff and height
  1143. */
  1144. if ((right_pid < left_pid) &&
  1145. !sde_kms->catalog->pipe_order_type) {
  1146. SDE_ERROR(
  1147. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1148. stage, left_pid, right_pid);
  1149. return -EINVAL;
  1150. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1151. SDE_ERROR(
  1152. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1153. stage, left_rect.x, left_rect.w,
  1154. right_rect.x, right_rect.w);
  1155. return -EINVAL;
  1156. } else if ((left_rect.y != right_rect.y) ||
  1157. (left_rect.h != right_rect.h)) {
  1158. SDE_ERROR(
  1159. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1160. stage, left_rect.y, left_rect.h,
  1161. right_rect.y, right_rect.h);
  1162. return -EINVAL;
  1163. }
  1164. }
  1165. return rc;
  1166. }
  1167. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1168. struct plane_state *pstates, int cnt)
  1169. {
  1170. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1171. enum sde_layout prev_layout, cur_layout;
  1172. struct sde_kms *sde_kms;
  1173. struct sde_rect left_rect, right_rect;
  1174. int32_t left_pid, right_pid;
  1175. int32_t stage;
  1176. int i;
  1177. sde_kms = _sde_crtc_get_kms(crtc);
  1178. if (!sde_kms || !sde_kms->catalog) {
  1179. SDE_ERROR("invalid parameters\n");
  1180. return;
  1181. }
  1182. if (!sde_kms->catalog->pipe_order_type)
  1183. return;
  1184. for (i = 0; i < cnt; i++) {
  1185. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1186. cur_pstate = &pstates[i];
  1187. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1188. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1189. SDE_LAYOUT_NONE;
  1190. cur_layout = cur_pstate->sde_pstate->layout;
  1191. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1192. || (prev_layout != cur_layout)) {
  1193. /*
  1194. * reset if prv or nxt pipes are not in the same stage
  1195. * as the cur pipe
  1196. */
  1197. if ((!nxt_pstate)
  1198. || (nxt_pstate->stage != cur_pstate->stage)
  1199. || (nxt_pstate->sde_pstate->layout !=
  1200. cur_pstate->sde_pstate->layout))
  1201. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1202. continue;
  1203. }
  1204. stage = cur_pstate->stage;
  1205. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1206. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1207. prv_pstate->drm_pstate->crtc_y,
  1208. prv_pstate->drm_pstate->crtc_w,
  1209. prv_pstate->drm_pstate->crtc_h, false);
  1210. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1211. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1212. cur_pstate->drm_pstate->crtc_y,
  1213. cur_pstate->drm_pstate->crtc_w,
  1214. cur_pstate->drm_pstate->crtc_h, false);
  1215. if (right_rect.x < left_rect.x) {
  1216. swap(left_pid, right_pid);
  1217. swap(left_rect, right_rect);
  1218. swap(prv_pstate, cur_pstate);
  1219. }
  1220. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1221. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1222. }
  1223. for (i = 0; i < cnt; i++) {
  1224. cur_pstate = &pstates[i];
  1225. sde_plane_setup_src_split_order(
  1226. cur_pstate->drm_pstate->plane,
  1227. cur_pstate->sde_pstate->multirect_index,
  1228. cur_pstate->sde_pstate->pipe_order_flags);
  1229. }
  1230. }
  1231. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1232. int num_mixers, struct plane_state *pstates, int cnt)
  1233. {
  1234. int i, lm_idx;
  1235. struct sde_format *format;
  1236. bool blend_stage[SDE_STAGE_MAX] = { false };
  1237. u32 blend_type;
  1238. for (i = cnt - 1; i >= 0; i--) {
  1239. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1240. PLANE_PROP_BLEND_OP);
  1241. /* stage has already been programmed or BLEND_OP_SKIP type */
  1242. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1243. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1244. continue;
  1245. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1246. format = to_sde_format(msm_framebuffer_format(
  1247. pstates[i].sde_pstate->base.fb));
  1248. if (!format) {
  1249. SDE_ERROR("invalid format\n");
  1250. return;
  1251. }
  1252. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1253. pstates[i].sde_pstate, format);
  1254. blend_stage[pstates[i].sde_pstate->stage] = true;
  1255. }
  1256. }
  1257. }
  1258. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1259. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1260. struct sde_crtc_mixer *mixer)
  1261. {
  1262. struct drm_plane *plane;
  1263. struct drm_framebuffer *fb;
  1264. struct drm_plane_state *state;
  1265. struct sde_crtc_state *cstate;
  1266. struct sde_plane_state *pstate = NULL;
  1267. struct plane_state *pstates = NULL;
  1268. struct sde_format *format;
  1269. struct sde_hw_ctl *ctl;
  1270. struct sde_hw_mixer *lm;
  1271. struct sde_hw_stage_cfg *stage_cfg;
  1272. struct sde_rect plane_crtc_roi;
  1273. uint32_t stage_idx, lm_idx, layout_idx;
  1274. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1275. int i, mode, cnt = 0;
  1276. bool bg_alpha_enable = false;
  1277. u32 blend_type;
  1278. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1279. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1280. if (!sde_crtc || !crtc->state || !mixer) {
  1281. SDE_ERROR("invalid sde_crtc or mixer\n");
  1282. return;
  1283. }
  1284. ctl = mixer->hw_ctl;
  1285. lm = mixer->hw_lm;
  1286. cstate = to_sde_crtc_state(crtc->state);
  1287. pstates = kcalloc(SDE_PSTATES_MAX,
  1288. sizeof(struct plane_state), GFP_KERNEL);
  1289. if (!pstates)
  1290. return;
  1291. memset(fetch_active, 0, sizeof(fetch_active));
  1292. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1293. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1294. state = plane->state;
  1295. if (!state)
  1296. continue;
  1297. plane_crtc_roi.x = state->crtc_x;
  1298. plane_crtc_roi.y = state->crtc_y;
  1299. plane_crtc_roi.w = state->crtc_w;
  1300. plane_crtc_roi.h = state->crtc_h;
  1301. pstate = to_sde_plane_state(state);
  1302. fb = state->fb;
  1303. mode = sde_plane_get_property(pstate,
  1304. PLANE_PROP_FB_TRANSLATION_MODE);
  1305. set_bit(sde_plane_pipe(plane), fetch_active);
  1306. sde_plane_ctl_flush(plane, ctl, true);
  1307. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1308. crtc->base.id,
  1309. pstate->stage,
  1310. plane->base.id,
  1311. sde_plane_pipe(plane) - SSPP_VIG0,
  1312. state->fb ? state->fb->base.id : -1);
  1313. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1314. if (!format) {
  1315. SDE_ERROR("invalid format\n");
  1316. goto end;
  1317. }
  1318. blend_type = sde_plane_get_property(pstate,
  1319. PLANE_PROP_BLEND_OP);
  1320. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1321. skip_blend_plane.valid_plane = true;
  1322. skip_blend_plane.plane = sde_plane_pipe(plane);
  1323. skip_blend_plane.height = plane_crtc_roi.h;
  1324. skip_blend_plane.width = plane_crtc_roi.w;
  1325. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1326. }
  1327. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1328. if (pstate->stage == SDE_STAGE_BASE &&
  1329. format->alpha_enable)
  1330. bg_alpha_enable = true;
  1331. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1332. state->fb ? state->fb->base.id : -1,
  1333. state->src_x >> 16, state->src_y >> 16,
  1334. state->src_w >> 16, state->src_h >> 16,
  1335. state->crtc_x, state->crtc_y,
  1336. state->crtc_w, state->crtc_h,
  1337. pstate->rotation, mode);
  1338. /*
  1339. * none or left layout will program to layer mixer
  1340. * group 0, right layout will program to layer mixer
  1341. * group 1.
  1342. */
  1343. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1344. layout_idx = 0;
  1345. else
  1346. layout_idx = 1;
  1347. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1348. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1349. stage_cfg->stage[pstate->stage][stage_idx] =
  1350. sde_plane_pipe(plane);
  1351. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1352. pstate->multirect_index;
  1353. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1354. sde_plane_pipe(plane) - SSPP_VIG0,
  1355. pstate->stage,
  1356. pstate->multirect_index,
  1357. pstate->multirect_mode,
  1358. format->base.pixel_format,
  1359. fb ? fb->modifier : 0,
  1360. layout_idx);
  1361. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1362. lm_idx++) {
  1363. if (bg_alpha_enable && !format->alpha_enable)
  1364. mixer[lm_idx].mixer_op_mode = 0;
  1365. else
  1366. mixer[lm_idx].mixer_op_mode |=
  1367. 1 << pstate->stage;
  1368. }
  1369. }
  1370. if (cnt >= SDE_PSTATES_MAX)
  1371. continue;
  1372. pstates[cnt].sde_pstate = pstate;
  1373. pstates[cnt].drm_pstate = state;
  1374. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1375. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1376. else
  1377. pstates[cnt].stage = sde_plane_get_property(
  1378. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1379. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1380. cnt++;
  1381. }
  1382. /* blend config update */
  1383. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1384. pstates, cnt);
  1385. if (ctl->ops.set_active_pipes)
  1386. ctl->ops.set_active_pipes(ctl, fetch_active);
  1387. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1388. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1389. if (lm && lm->ops.setup_dim_layer) {
  1390. cstate = to_sde_crtc_state(crtc->state);
  1391. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1392. for (i = 0; i < cstate->num_dim_layers; i++)
  1393. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1394. mixer, &cstate->dim_layer[i]);
  1395. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1396. }
  1397. }
  1398. end:
  1399. kfree(pstates);
  1400. }
  1401. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1402. struct drm_crtc *crtc)
  1403. {
  1404. struct sde_crtc *sde_crtc;
  1405. struct sde_crtc_state *cstate;
  1406. struct drm_encoder *drm_enc;
  1407. bool is_right_only;
  1408. bool encoder_in_dsc_merge = false;
  1409. if (!crtc || !crtc->state)
  1410. return;
  1411. sde_crtc = to_sde_crtc(crtc);
  1412. cstate = to_sde_crtc_state(crtc->state);
  1413. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1414. return;
  1415. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1416. crtc->state->encoder_mask) {
  1417. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1418. encoder_in_dsc_merge = true;
  1419. break;
  1420. }
  1421. }
  1422. /**
  1423. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1424. * This is due to two reasons:
  1425. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1426. * the left DSC must be used, right DSC cannot be used alone.
  1427. * For right-only partial update, this means swap layer mixers to map
  1428. * Left LM to Right INTF. On later HW this was relaxed.
  1429. * - In DSC Merge mode, the physical encoder has already registered
  1430. * PP0 as the master, to switch to right-only we would have to
  1431. * reprogram to be driven by PP1 instead.
  1432. * To support both cases, we prefer to support the mixer swap solution.
  1433. */
  1434. if (!encoder_in_dsc_merge) {
  1435. if (sde_crtc->mixers_swapped) {
  1436. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1437. sde_crtc->mixers_swapped = false;
  1438. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1439. }
  1440. return;
  1441. }
  1442. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1443. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1444. if (is_right_only && !sde_crtc->mixers_swapped) {
  1445. /* right-only update swap mixers */
  1446. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1447. sde_crtc->mixers_swapped = true;
  1448. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1449. /* left-only or full update, swap back */
  1450. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1451. sde_crtc->mixers_swapped = false;
  1452. }
  1453. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1454. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1455. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1456. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1457. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1458. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1459. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1460. }
  1461. /**
  1462. * _sde_crtc_blend_setup - configure crtc mixers
  1463. * @crtc: Pointer to drm crtc structure
  1464. * @old_state: Pointer to old crtc state
  1465. * @add_planes: Whether or not to add planes to mixers
  1466. */
  1467. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1468. struct drm_crtc_state *old_state, bool add_planes)
  1469. {
  1470. struct sde_crtc *sde_crtc;
  1471. struct sde_crtc_state *sde_crtc_state;
  1472. struct sde_crtc_mixer *mixer;
  1473. struct sde_hw_ctl *ctl;
  1474. struct sde_hw_mixer *lm;
  1475. struct sde_ctl_flush_cfg cfg = {0,};
  1476. int i;
  1477. if (!crtc)
  1478. return;
  1479. sde_crtc = to_sde_crtc(crtc);
  1480. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1481. mixer = sde_crtc->mixers;
  1482. SDE_DEBUG("%s\n", sde_crtc->name);
  1483. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1484. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1485. return;
  1486. }
  1487. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1488. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1489. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1490. }
  1491. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1492. if (!mixer[i].hw_lm) {
  1493. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1494. return;
  1495. }
  1496. mixer[i].mixer_op_mode = 0;
  1497. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1498. sde_crtc_state->dirty)) {
  1499. /* clear dim_layer settings */
  1500. lm = mixer[i].hw_lm;
  1501. if (lm->ops.clear_dim_layer)
  1502. lm->ops.clear_dim_layer(lm);
  1503. }
  1504. }
  1505. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1506. /* initialize stage cfg */
  1507. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1508. if (add_planes)
  1509. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1510. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1511. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1512. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1513. ctl = mixer[i].hw_ctl;
  1514. lm = mixer[i].hw_lm;
  1515. if (sde_kms_rect_is_null(lm_roi))
  1516. sde_crtc->mixers[i].mixer_op_mode = 0;
  1517. if (lm->ops.setup_alpha_out)
  1518. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1519. /* stage config flush mask */
  1520. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1521. ctl->ops.get_pending_flush(ctl, &cfg);
  1522. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1523. mixer[i].hw_lm->idx - LM_0,
  1524. mixer[i].mixer_op_mode,
  1525. ctl->idx - CTL_0,
  1526. cfg.pending_flush_mask);
  1527. if (sde_kms_rect_is_null(lm_roi)) {
  1528. SDE_DEBUG(
  1529. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1530. sde_crtc->name, lm->idx - LM_0,
  1531. ctl->idx - CTL_0);
  1532. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1533. NULL, true);
  1534. } else {
  1535. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1536. &sde_crtc->stage_cfg[lm_layout],
  1537. false);
  1538. }
  1539. }
  1540. _sde_crtc_program_lm_output_roi(crtc);
  1541. }
  1542. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1543. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1544. {
  1545. struct drm_plane *plane;
  1546. struct sde_plane_state *sde_pstate;
  1547. uint32_t mode = 0;
  1548. int rc;
  1549. if (!crtc) {
  1550. SDE_ERROR("invalid state\n");
  1551. return -EINVAL;
  1552. }
  1553. *fb_ns = 0;
  1554. *fb_sec = 0;
  1555. *fb_sec_dir = 0;
  1556. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1557. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1558. rc = PTR_ERR(plane);
  1559. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1560. DRMID(crtc), DRMID(plane), rc);
  1561. return rc;
  1562. }
  1563. sde_pstate = to_sde_plane_state(plane->state);
  1564. mode = sde_plane_get_property(sde_pstate,
  1565. PLANE_PROP_FB_TRANSLATION_MODE);
  1566. switch (mode) {
  1567. case SDE_DRM_FB_NON_SEC:
  1568. (*fb_ns)++;
  1569. break;
  1570. case SDE_DRM_FB_SEC:
  1571. (*fb_sec)++;
  1572. break;
  1573. case SDE_DRM_FB_SEC_DIR_TRANS:
  1574. (*fb_sec_dir)++;
  1575. break;
  1576. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1577. break;
  1578. default:
  1579. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1580. DRMID(plane), mode);
  1581. return -EINVAL;
  1582. }
  1583. }
  1584. return 0;
  1585. }
  1586. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1587. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1588. {
  1589. struct drm_plane *plane;
  1590. const struct drm_plane_state *pstate;
  1591. struct sde_plane_state *sde_pstate;
  1592. uint32_t mode = 0;
  1593. int rc;
  1594. if (!state) {
  1595. SDE_ERROR("invalid state\n");
  1596. return -EINVAL;
  1597. }
  1598. *fb_ns = 0;
  1599. *fb_sec = 0;
  1600. *fb_sec_dir = 0;
  1601. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1602. if (IS_ERR_OR_NULL(pstate)) {
  1603. rc = PTR_ERR(pstate);
  1604. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1605. DRMID(state->crtc), DRMID(plane), rc);
  1606. return rc;
  1607. }
  1608. sde_pstate = to_sde_plane_state(pstate);
  1609. mode = sde_plane_get_property(sde_pstate,
  1610. PLANE_PROP_FB_TRANSLATION_MODE);
  1611. switch (mode) {
  1612. case SDE_DRM_FB_NON_SEC:
  1613. (*fb_ns)++;
  1614. break;
  1615. case SDE_DRM_FB_SEC:
  1616. (*fb_sec)++;
  1617. break;
  1618. case SDE_DRM_FB_SEC_DIR_TRANS:
  1619. (*fb_sec_dir)++;
  1620. break;
  1621. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1622. break;
  1623. default:
  1624. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1625. DRMID(plane), mode);
  1626. return -EINVAL;
  1627. }
  1628. }
  1629. return 0;
  1630. }
  1631. static void _sde_drm_fb_sec_dir_trans(
  1632. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1633. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1634. {
  1635. /* secure display usecase */
  1636. if ((smmu_state->state == ATTACHED)
  1637. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1638. smmu_state->state = catalog->sui_ns_allowed ?
  1639. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1640. smmu_state->secure_level = secure_level;
  1641. smmu_state->transition_type = PRE_COMMIT;
  1642. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1643. if (old_valid_fb)
  1644. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1645. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1646. if (catalog->sui_misr_supported)
  1647. smmu_state->sui_misr_state =
  1648. SUI_MISR_ENABLE_REQ;
  1649. /* secure camera usecase */
  1650. } else if (smmu_state->state == ATTACHED) {
  1651. smmu_state->state = DETACH_SEC_REQ;
  1652. smmu_state->secure_level = secure_level;
  1653. smmu_state->transition_type = PRE_COMMIT;
  1654. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1655. }
  1656. }
  1657. static void _sde_drm_fb_transactions(
  1658. struct sde_kms_smmu_state_data *smmu_state,
  1659. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1660. int *ops)
  1661. {
  1662. if (((smmu_state->state == DETACHED)
  1663. || (smmu_state->state == DETACH_ALL_REQ))
  1664. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1665. && ((smmu_state->state == DETACHED_SEC)
  1666. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1667. smmu_state->state = catalog->sui_ns_allowed ?
  1668. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1669. smmu_state->transition_type = post_commit ?
  1670. POST_COMMIT : PRE_COMMIT;
  1671. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1672. if (old_valid_fb)
  1673. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1674. if (catalog->sui_misr_supported)
  1675. smmu_state->sui_misr_state =
  1676. SUI_MISR_DISABLE_REQ;
  1677. } else if ((smmu_state->state == DETACHED_SEC)
  1678. || (smmu_state->state == DETACH_SEC_REQ)) {
  1679. smmu_state->state = ATTACH_SEC_REQ;
  1680. smmu_state->transition_type = post_commit ?
  1681. POST_COMMIT : PRE_COMMIT;
  1682. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1683. if (old_valid_fb)
  1684. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1685. }
  1686. }
  1687. /**
  1688. * sde_crtc_get_secure_transition_ops - determines the operations that
  1689. * need to be performed before transitioning to secure state
  1690. * This function should be called after swapping the new state
  1691. * @crtc: Pointer to drm crtc structure
  1692. * Returns the bitmask of operations need to be performed, -Error in
  1693. * case of error cases
  1694. */
  1695. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1696. struct drm_crtc_state *old_crtc_state,
  1697. bool old_valid_fb)
  1698. {
  1699. struct drm_plane *plane;
  1700. struct drm_encoder *encoder;
  1701. struct sde_crtc *sde_crtc;
  1702. struct sde_kms *sde_kms;
  1703. struct sde_mdss_cfg *catalog;
  1704. struct sde_kms_smmu_state_data *smmu_state;
  1705. uint32_t translation_mode = 0, secure_level;
  1706. int ops = 0;
  1707. bool post_commit = false;
  1708. if (!crtc || !crtc->state) {
  1709. SDE_ERROR("invalid crtc\n");
  1710. return -EINVAL;
  1711. }
  1712. sde_kms = _sde_crtc_get_kms(crtc);
  1713. if (!sde_kms)
  1714. return -EINVAL;
  1715. smmu_state = &sde_kms->smmu_state;
  1716. smmu_state->prev_state = smmu_state->state;
  1717. smmu_state->prev_secure_level = smmu_state->secure_level;
  1718. sde_crtc = to_sde_crtc(crtc);
  1719. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1720. catalog = sde_kms->catalog;
  1721. /*
  1722. * SMMU operations need to be delayed in case of video mode panels
  1723. * when switching back to non_secure mode
  1724. */
  1725. drm_for_each_encoder_mask(encoder, crtc->dev,
  1726. crtc->state->encoder_mask) {
  1727. if (sde_encoder_is_dsi_display(encoder))
  1728. post_commit |= sde_encoder_check_curr_mode(encoder,
  1729. MSM_DISPLAY_VIDEO_MODE);
  1730. }
  1731. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1732. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1733. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1734. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1735. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1736. if (!plane->state)
  1737. continue;
  1738. translation_mode = sde_plane_get_property(
  1739. to_sde_plane_state(plane->state),
  1740. PLANE_PROP_FB_TRANSLATION_MODE);
  1741. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1742. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1743. DRMID(crtc), translation_mode);
  1744. return -EINVAL;
  1745. }
  1746. /* we can break if we find sec_dir plane */
  1747. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1748. break;
  1749. }
  1750. mutex_lock(&sde_kms->secure_transition_lock);
  1751. switch (translation_mode) {
  1752. case SDE_DRM_FB_SEC_DIR_TRANS:
  1753. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1754. catalog, old_valid_fb, &ops);
  1755. break;
  1756. case SDE_DRM_FB_SEC:
  1757. case SDE_DRM_FB_NON_SEC:
  1758. _sde_drm_fb_transactions(smmu_state, catalog,
  1759. old_valid_fb, post_commit, &ops);
  1760. break;
  1761. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1762. ops = 0;
  1763. break;
  1764. default:
  1765. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1766. DRMID(crtc), translation_mode);
  1767. ops = -EINVAL;
  1768. }
  1769. /* log only during actual transition times */
  1770. if (ops) {
  1771. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1772. DRMID(crtc), smmu_state->state,
  1773. secure_level, smmu_state->secure_level,
  1774. smmu_state->transition_type, ops);
  1775. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1776. smmu_state->state, smmu_state->transition_type,
  1777. smmu_state->secure_level, old_valid_fb,
  1778. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1779. }
  1780. mutex_unlock(&sde_kms->secure_transition_lock);
  1781. return ops;
  1782. }
  1783. /**
  1784. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1785. * LUTs are configured only once during boot
  1786. * @sde_crtc: Pointer to sde crtc
  1787. * @cstate: Pointer to sde crtc state
  1788. */
  1789. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1790. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1791. {
  1792. struct sde_hw_scaler3_lut_cfg *cfg;
  1793. struct sde_kms *sde_kms;
  1794. u32 *lut_data = NULL;
  1795. size_t len = 0;
  1796. int ret = 0;
  1797. if (!sde_crtc || !cstate) {
  1798. SDE_ERROR("invalid args\n");
  1799. return -EINVAL;
  1800. }
  1801. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1802. if (!sde_kms)
  1803. return -EINVAL;
  1804. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1805. return 0;
  1806. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1807. &cstate->property_state, &len, lut_idx);
  1808. if (!lut_data || !len) {
  1809. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1810. lut_idx, lut_data, len);
  1811. lut_data = NULL;
  1812. len = 0;
  1813. }
  1814. cfg = &cstate->scl3_lut_cfg;
  1815. switch (lut_idx) {
  1816. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1817. cfg->dir_lut = lut_data;
  1818. cfg->dir_len = len;
  1819. break;
  1820. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1821. cfg->cir_lut = lut_data;
  1822. cfg->cir_len = len;
  1823. break;
  1824. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1825. cfg->sep_lut = lut_data;
  1826. cfg->sep_len = len;
  1827. break;
  1828. default:
  1829. ret = -EINVAL;
  1830. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1831. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1832. break;
  1833. }
  1834. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1835. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1836. cfg->is_configured);
  1837. return ret;
  1838. }
  1839. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1840. {
  1841. struct sde_crtc *sde_crtc;
  1842. if (!crtc) {
  1843. SDE_ERROR("invalid crtc\n");
  1844. return;
  1845. }
  1846. sde_crtc = to_sde_crtc(crtc);
  1847. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1848. }
  1849. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1850. {
  1851. int i;
  1852. /**
  1853. * Check if sufficient hw resources are
  1854. * available as per target caps & topology
  1855. */
  1856. if (!sde_crtc) {
  1857. SDE_ERROR("invalid argument\n");
  1858. return -EINVAL;
  1859. }
  1860. if (!sde_crtc->num_mixers ||
  1861. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1862. SDE_ERROR("%s: invalid number mixers: %d\n",
  1863. sde_crtc->name, sde_crtc->num_mixers);
  1864. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1865. SDE_EVTLOG_ERROR);
  1866. return -EINVAL;
  1867. }
  1868. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1869. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1870. || !sde_crtc->mixers[i].hw_ds) {
  1871. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1872. sde_crtc->name, i);
  1873. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1874. i, sde_crtc->mixers[i].hw_lm,
  1875. sde_crtc->mixers[i].hw_ctl,
  1876. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1877. return -EINVAL;
  1878. }
  1879. }
  1880. return 0;
  1881. }
  1882. /**
  1883. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1884. * @crtc: Pointer to drm crtc
  1885. */
  1886. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1887. {
  1888. struct sde_crtc *sde_crtc;
  1889. struct sde_crtc_state *cstate;
  1890. struct sde_hw_mixer *hw_lm;
  1891. struct sde_hw_ctl *hw_ctl;
  1892. struct sde_hw_ds *hw_ds;
  1893. struct sde_hw_ds_cfg *cfg;
  1894. struct sde_kms *kms;
  1895. u32 op_mode = 0;
  1896. u32 lm_idx = 0, num_mixers = 0;
  1897. int i, count = 0;
  1898. if (!crtc)
  1899. return;
  1900. sde_crtc = to_sde_crtc(crtc);
  1901. cstate = to_sde_crtc_state(crtc->state);
  1902. kms = _sde_crtc_get_kms(crtc);
  1903. num_mixers = sde_crtc->num_mixers;
  1904. count = cstate->num_ds;
  1905. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1906. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1907. cstate->num_ds_enabled);
  1908. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1909. SDE_DEBUG("no change in settings, skip commit\n");
  1910. } else if (!kms || !kms->catalog) {
  1911. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1912. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1913. SDE_DEBUG("dest scaler feature not supported\n");
  1914. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1915. //do nothing
  1916. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1917. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1918. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1919. } else {
  1920. for (i = 0; i < count; i++) {
  1921. cfg = &cstate->ds_cfg[i];
  1922. if (!cfg->flags)
  1923. continue;
  1924. lm_idx = cfg->idx;
  1925. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1926. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1927. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1928. /* Setup op mode - Dual/single */
  1929. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1930. op_mode |= BIT(hw_ds->idx - DS_0);
  1931. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1932. op_mode |= (cstate->num_ds_enabled ==
  1933. CRTC_DUAL_MIXERS_ONLY) ?
  1934. SDE_DS_OP_MODE_DUAL : 0;
  1935. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1936. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1937. }
  1938. /* Setup scaler */
  1939. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1940. (cfg->flags &
  1941. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1942. if (hw_ds->ops.setup_scaler)
  1943. hw_ds->ops.setup_scaler(hw_ds,
  1944. &cfg->scl3_cfg,
  1945. &cstate->scl3_lut_cfg);
  1946. }
  1947. /*
  1948. * Dest scaler shares the flush bit of the LM in control
  1949. */
  1950. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1951. hw_ctl->ops.update_bitmask_mixer(
  1952. hw_ctl, hw_lm->idx, 1);
  1953. }
  1954. }
  1955. }
  1956. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  1957. {
  1958. if (!buf)
  1959. return;
  1960. msm_gem_put_buffer(buf->gem);
  1961. kfree(buf);
  1962. buf = NULL;
  1963. }
  1964. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  1965. {
  1966. struct sde_crtc *sde_crtc;
  1967. struct sde_frame_data_buffer *buf;
  1968. uint32_t cur_buf;
  1969. sde_crtc = to_sde_crtc(crtc);
  1970. cur_buf = sde_crtc->frame_data.cnt;
  1971. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  1972. if (!buf)
  1973. return -ENOMEM;
  1974. sde_crtc->frame_data.buf[cur_buf] = buf;
  1975. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  1976. if (!buf->fb) {
  1977. SDE_ERROR("unable to get fb");
  1978. return -EINVAL;
  1979. }
  1980. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  1981. if (!buf->gem) {
  1982. SDE_ERROR("unable to get drm gem");
  1983. return -EINVAL;
  1984. }
  1985. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  1986. sizeof(struct sde_drm_frame_data_packet));
  1987. }
  1988. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  1989. struct sde_crtc_state *cstate, void __user *usr)
  1990. {
  1991. struct sde_crtc *sde_crtc;
  1992. struct sde_drm_frame_data_buffers_ctrl ctrl;
  1993. int i, ret;
  1994. if (!crtc || !cstate || !usr)
  1995. return;
  1996. sde_crtc = to_sde_crtc(crtc);
  1997. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  1998. if (ret) {
  1999. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2000. return;
  2001. }
  2002. if (!ctrl.num_buffers) {
  2003. SDE_DEBUG("clearing frame data buffers");
  2004. goto exit;
  2005. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2006. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2007. return;
  2008. }
  2009. for (i = 0; i < ctrl.num_buffers; i++) {
  2010. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2011. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2012. goto exit;
  2013. }
  2014. sde_crtc->frame_data.cnt++;
  2015. }
  2016. return;
  2017. exit:
  2018. while (sde_crtc->frame_data.cnt--)
  2019. _sde_crtc_put_frame_data_buffer(
  2020. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2021. sde_crtc->frame_data.cnt = 0;
  2022. }
  2023. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2024. struct sde_drm_frame_data_packet *frame_data_packet)
  2025. {
  2026. struct sde_crtc *sde_crtc;
  2027. struct sde_drm_frame_data_buf buf;
  2028. struct msm_gem_object *msm_gem;
  2029. u32 cur_buf;
  2030. sde_crtc = to_sde_crtc(crtc);
  2031. cur_buf = sde_crtc->frame_data.idx;
  2032. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2033. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2034. buf.offset = msm_gem->offset;
  2035. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, sizeof(struct sde_drm_frame_data_buf),
  2036. (uint64_t)(&buf));
  2037. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2038. }
  2039. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2040. {
  2041. struct sde_crtc *sde_crtc;
  2042. struct drm_plane *plane;
  2043. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2044. struct sde_drm_frame_data_packet *data;
  2045. struct sde_frame_data *frame_data;
  2046. int i = 0;
  2047. if (!crtc || !crtc->state)
  2048. return;
  2049. sde_crtc = to_sde_crtc(crtc);
  2050. frame_data = &sde_crtc->frame_data;
  2051. if (frame_data->cnt) {
  2052. struct msm_gem_object *msm_gem;
  2053. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2054. data = (struct sde_drm_frame_data_packet *)
  2055. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2056. } else {
  2057. data = &frame_data_packet;
  2058. }
  2059. data->commit_count = sde_crtc->play_count;
  2060. data->frame_count = sde_crtc->fps_info.frame_count;
  2061. /* Collect plane specific data */
  2062. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2063. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2064. if (frame_data->cnt)
  2065. _sde_crtc_frame_data_notify(crtc, data);
  2066. }
  2067. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2068. {
  2069. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2070. struct sde_crtc *sde_crtc;
  2071. struct msm_drm_private *priv;
  2072. struct sde_crtc_frame_event *fevent;
  2073. struct sde_kms_frame_event_cb_data *cb_data;
  2074. unsigned long flags;
  2075. u32 crtc_id;
  2076. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2077. if (!data) {
  2078. SDE_ERROR("invalid parameters\n");
  2079. return;
  2080. }
  2081. crtc = cb_data->crtc;
  2082. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2083. SDE_ERROR("invalid parameters\n");
  2084. return;
  2085. }
  2086. sde_crtc = to_sde_crtc(crtc);
  2087. priv = crtc->dev->dev_private;
  2088. crtc_id = drm_crtc_index(crtc);
  2089. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2090. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2091. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2092. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2093. struct sde_crtc_frame_event, list);
  2094. if (fevent)
  2095. list_del_init(&fevent->list);
  2096. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2097. if (!fevent) {
  2098. SDE_ERROR("crtc%d event %d overflow\n",
  2099. crtc->base.id, event);
  2100. SDE_EVT32(DRMID(crtc), event);
  2101. return;
  2102. }
  2103. /* log and clear plane ubwc errors if any */
  2104. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2105. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2106. | SDE_ENCODER_FRAME_EVENT_DONE))
  2107. sde_crtc_get_frame_data(crtc);
  2108. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2109. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2110. sde_crtc->retire_frame_event_time = ktime_get();
  2111. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2112. }
  2113. fevent->event = event;
  2114. fevent->ts = ts;
  2115. fevent->crtc = crtc;
  2116. fevent->connector = cb_data->connector;
  2117. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2118. }
  2119. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2120. struct drm_crtc_state *old_state)
  2121. {
  2122. struct drm_device *dev;
  2123. struct sde_crtc *sde_crtc;
  2124. struct sde_crtc_state *cstate;
  2125. struct drm_connector *conn;
  2126. struct drm_encoder *encoder;
  2127. struct drm_connector_list_iter conn_iter;
  2128. if (!crtc || !crtc->state) {
  2129. SDE_ERROR("invalid crtc\n");
  2130. return;
  2131. }
  2132. dev = crtc->dev;
  2133. sde_crtc = to_sde_crtc(crtc);
  2134. cstate = to_sde_crtc_state(crtc->state);
  2135. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2136. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2137. /* identify connectors attached to this crtc */
  2138. cstate->num_connectors = 0;
  2139. drm_connector_list_iter_begin(dev, &conn_iter);
  2140. drm_for_each_connector_iter(conn, &conn_iter)
  2141. if (conn->state && conn->state->crtc == crtc &&
  2142. cstate->num_connectors < MAX_CONNECTORS) {
  2143. encoder = conn->state->best_encoder;
  2144. if (encoder)
  2145. sde_encoder_register_frame_event_callback(
  2146. encoder,
  2147. sde_crtc_frame_event_cb,
  2148. crtc);
  2149. cstate->connectors[cstate->num_connectors++] = conn;
  2150. sde_connector_prepare_fence(conn);
  2151. sde_encoder_set_clone_mode(encoder, crtc->state);
  2152. }
  2153. drm_connector_list_iter_end(&conn_iter);
  2154. /* prepare main output fence */
  2155. sde_fence_prepare(sde_crtc->output_fence);
  2156. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2157. }
  2158. /**
  2159. * sde_crtc_complete_flip - signal pending page_flip events
  2160. * Any pending vblank events are added to the vblank_event_list
  2161. * so that the next vblank interrupt shall signal them.
  2162. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2163. * This API signals any pending PAGE_FLIP events requested through
  2164. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2165. * if file!=NULL, this is preclose potential cancel-flip path
  2166. * @crtc: Pointer to drm crtc structure
  2167. * @file: Pointer to drm file
  2168. */
  2169. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2170. struct drm_file *file)
  2171. {
  2172. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2173. struct drm_device *dev = crtc->dev;
  2174. struct drm_pending_vblank_event *event;
  2175. unsigned long flags;
  2176. spin_lock_irqsave(&dev->event_lock, flags);
  2177. event = sde_crtc->event;
  2178. if (!event)
  2179. goto end;
  2180. /*
  2181. * if regular vblank case (!file) or if cancel-flip from
  2182. * preclose on file that requested flip, then send the
  2183. * event:
  2184. */
  2185. if (!file || (event->base.file_priv == file)) {
  2186. sde_crtc->event = NULL;
  2187. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2188. sde_crtc->name, event);
  2189. SDE_EVT32_VERBOSE(DRMID(crtc));
  2190. drm_crtc_send_vblank_event(crtc, event);
  2191. }
  2192. end:
  2193. spin_unlock_irqrestore(&dev->event_lock, flags);
  2194. }
  2195. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2196. struct drm_crtc_state *cstate)
  2197. {
  2198. struct drm_encoder *encoder;
  2199. if (!crtc || !crtc->dev || !cstate) {
  2200. SDE_ERROR("invalid crtc\n");
  2201. return INTF_MODE_NONE;
  2202. }
  2203. drm_for_each_encoder_mask(encoder, crtc->dev,
  2204. cstate->encoder_mask) {
  2205. /* continue if copy encoder is encountered */
  2206. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2207. continue;
  2208. return sde_encoder_get_intf_mode(encoder);
  2209. }
  2210. return INTF_MODE_NONE;
  2211. }
  2212. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2213. {
  2214. struct drm_encoder *encoder;
  2215. if (!crtc || !crtc->dev) {
  2216. SDE_ERROR("invalid crtc\n");
  2217. return INTF_MODE_NONE;
  2218. }
  2219. drm_for_each_encoder(encoder, crtc->dev)
  2220. if ((encoder->crtc == crtc)
  2221. && !sde_encoder_in_cont_splash(encoder))
  2222. return sde_encoder_get_fps(encoder);
  2223. return 0;
  2224. }
  2225. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2226. {
  2227. struct drm_encoder *encoder;
  2228. if (!crtc || !crtc->dev) {
  2229. SDE_ERROR("invalid crtc\n");
  2230. return 0;
  2231. }
  2232. drm_for_each_encoder_mask(encoder, crtc->dev,
  2233. crtc->state->encoder_mask) {
  2234. if (!sde_encoder_in_cont_splash(encoder))
  2235. return sde_encoder_get_dfps_maxfps(encoder);
  2236. }
  2237. return 0;
  2238. }
  2239. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2240. {
  2241. struct drm_encoder *enc;
  2242. struct sde_crtc *sde_crtc;
  2243. if (!crtc || !crtc->dev)
  2244. return NULL;
  2245. sde_crtc = to_sde_crtc(crtc);
  2246. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2247. if (sde_encoder_in_clone_mode(enc))
  2248. continue;
  2249. return enc;
  2250. }
  2251. return NULL;
  2252. }
  2253. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2254. {
  2255. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2256. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2257. /* keep statistics on vblank callback - with auto reset via debugfs */
  2258. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2259. sde_crtc->vblank_cb_time = ts;
  2260. else
  2261. sde_crtc->vblank_cb_count++;
  2262. sde_crtc->vblank_last_cb_time = ts;
  2263. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2264. drm_crtc_handle_vblank(crtc);
  2265. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2266. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2267. }
  2268. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2269. ktime_t ts, enum sde_fence_event fence_event)
  2270. {
  2271. if (!connector) {
  2272. SDE_ERROR("invalid param\n");
  2273. return;
  2274. }
  2275. SDE_ATRACE_BEGIN("signal_retire_fence");
  2276. sde_connector_complete_commit(connector, ts, fence_event);
  2277. SDE_ATRACE_END("signal_retire_fence");
  2278. }
  2279. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2280. {
  2281. struct msm_drm_private *priv;
  2282. struct sde_crtc_frame_event *fevent;
  2283. struct drm_crtc *crtc;
  2284. struct sde_crtc *sde_crtc;
  2285. struct sde_kms *sde_kms;
  2286. unsigned long flags;
  2287. bool in_clone_mode = false;
  2288. if (!work) {
  2289. SDE_ERROR("invalid work handle\n");
  2290. return;
  2291. }
  2292. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2293. if (!fevent->crtc || !fevent->crtc->state) {
  2294. SDE_ERROR("invalid crtc\n");
  2295. return;
  2296. }
  2297. crtc = fevent->crtc;
  2298. sde_crtc = to_sde_crtc(crtc);
  2299. sde_kms = _sde_crtc_get_kms(crtc);
  2300. if (!sde_kms) {
  2301. SDE_ERROR("invalid kms handle\n");
  2302. return;
  2303. }
  2304. priv = sde_kms->dev->dev_private;
  2305. SDE_ATRACE_BEGIN("crtc_frame_event");
  2306. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2307. ktime_to_ns(fevent->ts));
  2308. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2309. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2310. true : false;
  2311. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2312. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2313. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2314. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2315. /* this should not happen */
  2316. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2317. crtc->base.id,
  2318. ktime_to_ns(fevent->ts),
  2319. atomic_read(&sde_crtc->frame_pending));
  2320. SDE_EVT32(DRMID(crtc), fevent->event,
  2321. SDE_EVTLOG_FUNC_CASE1);
  2322. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2323. /* release bandwidth and other resources */
  2324. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2325. crtc->base.id,
  2326. ktime_to_ns(fevent->ts));
  2327. SDE_EVT32(DRMID(crtc), fevent->event,
  2328. SDE_EVTLOG_FUNC_CASE2);
  2329. sde_core_perf_crtc_release_bw(crtc);
  2330. } else {
  2331. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2332. SDE_EVTLOG_FUNC_CASE3);
  2333. }
  2334. }
  2335. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2336. SDE_ATRACE_BEGIN("signal_release_fence");
  2337. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2338. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2339. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2340. SDE_ATRACE_END("signal_release_fence");
  2341. }
  2342. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2343. /* this api should be called without spin_lock */
  2344. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2345. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2346. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2347. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2348. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2349. crtc->base.id, ktime_to_ns(fevent->ts));
  2350. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2351. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2352. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2353. SDE_ATRACE_END("crtc_frame_event");
  2354. }
  2355. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2356. struct drm_crtc_state *old_state)
  2357. {
  2358. struct sde_crtc *sde_crtc;
  2359. u32 power_on = 1;
  2360. if (!crtc || !crtc->state) {
  2361. SDE_ERROR("invalid crtc\n");
  2362. return;
  2363. }
  2364. sde_crtc = to_sde_crtc(crtc);
  2365. SDE_EVT32_VERBOSE(DRMID(crtc));
  2366. if (crtc->state->active_changed && crtc->state->active)
  2367. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  2368. sde_core_perf_crtc_update(crtc, 0, false);
  2369. }
  2370. /**
  2371. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2372. * @cstate: Pointer to sde crtc state
  2373. */
  2374. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2375. {
  2376. if (!cstate) {
  2377. SDE_ERROR("invalid cstate\n");
  2378. return;
  2379. }
  2380. cstate->input_fence_timeout_ns =
  2381. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2382. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2383. }
  2384. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2385. {
  2386. u32 i;
  2387. struct sde_crtc_state *cstate;
  2388. if (!state)
  2389. return;
  2390. cstate = to_sde_crtc_state(state);
  2391. for (i = 0; i < cstate->num_dim_layers; i++)
  2392. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2393. cstate->num_dim_layers = 0;
  2394. }
  2395. /**
  2396. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2397. * @cstate: Pointer to sde crtc state
  2398. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2399. */
  2400. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2401. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2402. {
  2403. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2404. struct sde_drm_dim_layer_cfg *user_cfg;
  2405. struct sde_hw_dim_layer *dim_layer;
  2406. u32 count, i;
  2407. struct sde_kms *kms;
  2408. if (!crtc || !cstate) {
  2409. SDE_ERROR("invalid crtc or cstate\n");
  2410. return;
  2411. }
  2412. dim_layer = cstate->dim_layer;
  2413. if (!usr_ptr) {
  2414. /* usr_ptr is null when setting the default property value */
  2415. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2416. SDE_DEBUG("dim_layer data removed\n");
  2417. goto clear;
  2418. }
  2419. kms = _sde_crtc_get_kms(crtc);
  2420. if (!kms || !kms->catalog) {
  2421. SDE_ERROR("invalid kms\n");
  2422. return;
  2423. }
  2424. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2425. SDE_ERROR("failed to copy dim_layer data\n");
  2426. return;
  2427. }
  2428. count = dim_layer_v1.num_layers;
  2429. if (count > SDE_MAX_DIM_LAYERS) {
  2430. SDE_ERROR("invalid number of dim_layers:%d", count);
  2431. return;
  2432. }
  2433. /* populate from user space */
  2434. cstate->num_dim_layers = count;
  2435. for (i = 0; i < count; i++) {
  2436. user_cfg = &dim_layer_v1.layer_cfg[i];
  2437. dim_layer[i].flags = user_cfg->flags;
  2438. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2439. user_cfg->stage : user_cfg->stage +
  2440. SDE_STAGE_0;
  2441. dim_layer[i].rect.x = user_cfg->rect.x1;
  2442. dim_layer[i].rect.y = user_cfg->rect.y1;
  2443. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2444. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2445. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2446. user_cfg->color_fill.color_0,
  2447. user_cfg->color_fill.color_1,
  2448. user_cfg->color_fill.color_2,
  2449. user_cfg->color_fill.color_3,
  2450. };
  2451. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2452. i, dim_layer[i].flags, dim_layer[i].stage);
  2453. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2454. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2455. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2456. dim_layer[i].color_fill.color_0,
  2457. dim_layer[i].color_fill.color_1,
  2458. dim_layer[i].color_fill.color_2,
  2459. dim_layer[i].color_fill.color_3);
  2460. }
  2461. clear:
  2462. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2463. }
  2464. /**
  2465. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2466. * @sde_crtc : Pointer to sde crtc
  2467. * @cstate : Pointer to sde crtc state
  2468. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2469. */
  2470. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2471. struct sde_crtc_state *cstate,
  2472. void __user *usr_ptr)
  2473. {
  2474. struct sde_drm_dest_scaler_data ds_data;
  2475. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2476. struct sde_drm_scaler_v2 scaler_v2;
  2477. void __user *scaler_v2_usr;
  2478. int i, count;
  2479. if (!sde_crtc || !cstate) {
  2480. SDE_ERROR("invalid sde_crtc/state\n");
  2481. return -EINVAL;
  2482. }
  2483. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2484. if (!usr_ptr) {
  2485. SDE_DEBUG("ds data removed\n");
  2486. return 0;
  2487. }
  2488. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2489. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2490. sde_crtc->name);
  2491. return -EINVAL;
  2492. }
  2493. count = ds_data.num_dest_scaler;
  2494. if (!count) {
  2495. SDE_DEBUG("no ds data available\n");
  2496. return 0;
  2497. }
  2498. if (count > SDE_MAX_DS_COUNT) {
  2499. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2500. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2501. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2502. return -EINVAL;
  2503. }
  2504. /* Populate from user space */
  2505. for (i = 0; i < count; i++) {
  2506. ds_cfg_usr = &ds_data.ds_cfg[i];
  2507. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2508. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2509. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2510. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2511. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2512. if (ds_cfg_usr->scaler_cfg) {
  2513. scaler_v2_usr =
  2514. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2515. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2516. sizeof(scaler_v2))) {
  2517. SDE_ERROR("%s:scaler: copy from user failed\n",
  2518. sde_crtc->name);
  2519. return -EINVAL;
  2520. }
  2521. }
  2522. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2523. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2524. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2525. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2526. scaler_v2.dst_width, scaler_v2.dst_height);
  2527. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2528. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2529. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2530. scaler_v2.dst_width, scaler_v2.dst_height);
  2531. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2532. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2533. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2534. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2535. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2536. ds_cfg_usr->lm_height);
  2537. }
  2538. cstate->num_ds = count;
  2539. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2540. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2541. return 0;
  2542. }
  2543. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2544. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2545. struct sde_hw_ds_cfg *prev_cfg)
  2546. {
  2547. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2548. || !cfg->lm_width || !cfg->lm_height) {
  2549. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2550. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2551. hdisplay, mode->vdisplay);
  2552. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2553. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2554. return -E2BIG;
  2555. }
  2556. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2557. cfg->lm_height != prev_cfg->lm_height)) {
  2558. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2559. crtc->base.id, cfg->lm_width,
  2560. cfg->lm_height, prev_cfg->lm_width,
  2561. prev_cfg->lm_height);
  2562. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2563. prev_cfg->lm_width, prev_cfg->lm_height,
  2564. SDE_EVTLOG_ERROR);
  2565. return -EINVAL;
  2566. }
  2567. return 0;
  2568. }
  2569. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2570. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2571. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2572. u32 max_in_width, u32 max_out_width)
  2573. {
  2574. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2575. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2576. /**
  2577. * Scaler src and dst width shouldn't exceed the maximum
  2578. * width limitation. Also, if there is no partial update
  2579. * dst width and height must match display resolution.
  2580. */
  2581. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2582. cfg->scl3_cfg.dst_width > max_out_width ||
  2583. !cfg->scl3_cfg.src_width[0] ||
  2584. !cfg->scl3_cfg.dst_width ||
  2585. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2586. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2587. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2588. SDE_ERROR("crtc%d: ", crtc->base.id);
  2589. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2590. cfg->scl3_cfg.src_width[0],
  2591. cfg->scl3_cfg.dst_width,
  2592. cfg->scl3_cfg.dst_height,
  2593. hdisplay, mode->vdisplay);
  2594. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2595. sde_crtc->num_mixers, cfg->flags,
  2596. hw_ds->idx - DS_0);
  2597. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2598. cfg->scl3_cfg.enable,
  2599. cfg->scl3_cfg.de.enable);
  2600. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2601. cfg->scl3_cfg.de.enable, cfg->flags,
  2602. max_in_width, max_out_width,
  2603. cfg->scl3_cfg.src_width[0],
  2604. cfg->scl3_cfg.dst_width,
  2605. cfg->scl3_cfg.dst_height, hdisplay,
  2606. mode->vdisplay, sde_crtc->num_mixers,
  2607. SDE_EVTLOG_ERROR);
  2608. cfg->flags &=
  2609. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2610. cfg->flags &=
  2611. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2612. return -EINVAL;
  2613. }
  2614. }
  2615. return 0;
  2616. }
  2617. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2618. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2619. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2620. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2621. {
  2622. int i, ret;
  2623. u32 lm_idx;
  2624. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2625. for (i = 0; i < cstate->num_ds; i++) {
  2626. cfg = &cstate->ds_cfg[i];
  2627. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2628. lm_idx = cfg->idx;
  2629. /**
  2630. * Validate against topology
  2631. * No of dest scalers should match the num of mixers
  2632. * unless it is partial update left only/right only use case
  2633. */
  2634. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2635. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2636. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2637. crtc->base.id, i, lm_idx, cfg->flags);
  2638. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2639. SDE_EVTLOG_ERROR);
  2640. return -EINVAL;
  2641. }
  2642. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2643. if (!max_in_width && !max_out_width) {
  2644. max_in_width = hw_ds->scl->top->maxinputwidth;
  2645. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2646. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2647. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2648. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2649. max_in_width, max_out_width, cstate->num_ds);
  2650. }
  2651. /* Check LM width and height */
  2652. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2653. prev_cfg);
  2654. if (ret)
  2655. return ret;
  2656. /* Check scaler data */
  2657. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2658. hw_ds, cfg, hdisplay,
  2659. max_in_width, max_out_width);
  2660. if (ret)
  2661. return ret;
  2662. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2663. (*num_ds_enable)++;
  2664. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2665. hw_ds->idx - DS_0, cfg->flags);
  2666. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2667. }
  2668. return 0;
  2669. }
  2670. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2671. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2672. {
  2673. struct sde_hw_ds_cfg *cfg;
  2674. int i;
  2675. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2676. cstate->num_ds_enabled, num_ds_enable);
  2677. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2678. cstate->num_ds, cstate->dirty[0]);
  2679. if (cstate->num_ds_enabled != num_ds_enable) {
  2680. /* Disabling destination scaler */
  2681. if (!num_ds_enable) {
  2682. for (i = 0; i < cstate->num_ds; i++) {
  2683. cfg = &cstate->ds_cfg[i];
  2684. cfg->idx = i;
  2685. /* Update scaler settings in disable case */
  2686. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2687. cfg->scl3_cfg.enable = 0;
  2688. cfg->scl3_cfg.de.enable = 0;
  2689. }
  2690. }
  2691. cstate->num_ds_enabled = num_ds_enable;
  2692. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2693. } else {
  2694. if (!cstate->num_ds_enabled)
  2695. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2696. }
  2697. }
  2698. /**
  2699. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2700. * @crtc : Pointer to drm crtc
  2701. * @state : Pointer to drm crtc state
  2702. */
  2703. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2704. struct drm_crtc_state *state)
  2705. {
  2706. struct sde_crtc *sde_crtc;
  2707. struct sde_crtc_state *cstate;
  2708. struct drm_display_mode *mode;
  2709. struct sde_kms *kms;
  2710. struct sde_hw_ds *hw_ds = NULL;
  2711. u32 ret = 0;
  2712. u32 num_ds_enable = 0, hdisplay = 0;
  2713. u32 max_in_width = 0, max_out_width = 0;
  2714. if (!crtc || !state)
  2715. return -EINVAL;
  2716. sde_crtc = to_sde_crtc(crtc);
  2717. cstate = to_sde_crtc_state(state);
  2718. kms = _sde_crtc_get_kms(crtc);
  2719. mode = &state->adjusted_mode;
  2720. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2721. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2722. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2723. return 0;
  2724. }
  2725. if (!kms || !kms->catalog) {
  2726. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2727. return -EINVAL;
  2728. }
  2729. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2730. SDE_DEBUG("dest scaler feature not supported\n");
  2731. return 0;
  2732. }
  2733. if (!sde_crtc->num_mixers) {
  2734. SDE_DEBUG("mixers not allocated\n");
  2735. return 0;
  2736. }
  2737. ret = _sde_validate_hw_resources(sde_crtc);
  2738. if (ret)
  2739. goto err;
  2740. /**
  2741. * No of dest scalers shouldn't exceed hw ds block count and
  2742. * also, match the num of mixers unless it is partial update
  2743. * left only/right only use case - currently PU + DS is not supported
  2744. */
  2745. if (cstate->num_ds > kms->catalog->ds_count ||
  2746. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2747. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2748. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2749. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2750. cstate->ds_cfg[0].flags);
  2751. ret = -EINVAL;
  2752. goto err;
  2753. }
  2754. /**
  2755. * Check if DS needs to be enabled or disabled
  2756. * In case of enable, validate the data
  2757. */
  2758. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2759. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2760. cstate->num_ds, cstate->ds_cfg[0].flags);
  2761. goto disable;
  2762. }
  2763. /* Display resolution */
  2764. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2765. /* Validate the DS data */
  2766. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2767. mode, hw_ds, hdisplay, &num_ds_enable,
  2768. max_in_width, max_out_width);
  2769. if (ret)
  2770. goto err;
  2771. disable:
  2772. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2773. return 0;
  2774. err:
  2775. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2776. return ret;
  2777. }
  2778. /**
  2779. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2780. * @crtc: Pointer to CRTC object
  2781. */
  2782. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2783. {
  2784. struct drm_plane *plane = NULL;
  2785. uint32_t wait_ms = 1;
  2786. ktime_t kt_end, kt_wait;
  2787. int rc = 0;
  2788. SDE_DEBUG("\n");
  2789. if (!crtc || !crtc->state) {
  2790. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2791. return;
  2792. }
  2793. /* use monotonic timer to limit total fence wait time */
  2794. kt_end = ktime_add_ns(ktime_get(),
  2795. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2796. /*
  2797. * Wait for fences sequentially, as all of them need to be signalled
  2798. * before we can proceed.
  2799. *
  2800. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2801. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2802. * that each plane can check its fence status and react appropriately
  2803. * if its fence has timed out. Call input fence wait multiple times if
  2804. * fence wait is interrupted due to interrupt call.
  2805. */
  2806. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2807. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2808. do {
  2809. kt_wait = ktime_sub(kt_end, ktime_get());
  2810. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2811. wait_ms = ktime_to_ms(kt_wait);
  2812. else
  2813. wait_ms = 0;
  2814. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2815. } while (wait_ms && rc == -ERESTARTSYS);
  2816. }
  2817. SDE_ATRACE_END("plane_wait_input_fence");
  2818. }
  2819. static void _sde_crtc_setup_mixer_for_encoder(
  2820. struct drm_crtc *crtc,
  2821. struct drm_encoder *enc)
  2822. {
  2823. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2824. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2825. struct sde_rm *rm = &sde_kms->rm;
  2826. struct sde_crtc_mixer *mixer;
  2827. struct sde_hw_ctl *last_valid_ctl = NULL;
  2828. int i;
  2829. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2830. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2831. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2832. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2833. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2834. /* Set up all the mixers and ctls reserved by this encoder */
  2835. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2836. mixer = &sde_crtc->mixers[i];
  2837. if (!sde_rm_get_hw(rm, &lm_iter))
  2838. break;
  2839. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2840. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2841. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2842. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2843. mixer->hw_lm->idx - LM_0);
  2844. mixer->hw_ctl = last_valid_ctl;
  2845. } else {
  2846. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2847. last_valid_ctl = mixer->hw_ctl;
  2848. sde_crtc->num_ctls++;
  2849. }
  2850. /* Shouldn't happen, mixers are always >= ctls */
  2851. if (!mixer->hw_ctl) {
  2852. SDE_ERROR("no valid ctls found for lm %d\n",
  2853. mixer->hw_lm->idx - LM_0);
  2854. return;
  2855. }
  2856. /* Dspp may be null */
  2857. (void) sde_rm_get_hw(rm, &dspp_iter);
  2858. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2859. /* DS may be null */
  2860. (void) sde_rm_get_hw(rm, &ds_iter);
  2861. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2862. mixer->encoder = enc;
  2863. sde_crtc->num_mixers++;
  2864. SDE_DEBUG("setup mixer %d: lm %d\n",
  2865. i, mixer->hw_lm->idx - LM_0);
  2866. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2867. i, mixer->hw_ctl->idx - CTL_0);
  2868. if (mixer->hw_ds)
  2869. SDE_DEBUG("setup mixer %d: ds %d\n",
  2870. i, mixer->hw_ds->idx - DS_0);
  2871. }
  2872. }
  2873. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2874. {
  2875. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2876. struct drm_encoder *enc;
  2877. sde_crtc->num_ctls = 0;
  2878. sde_crtc->num_mixers = 0;
  2879. sde_crtc->mixers_swapped = false;
  2880. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2881. mutex_lock(&sde_crtc->crtc_lock);
  2882. /* Check for mixers on all encoders attached to this crtc */
  2883. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2884. if (enc->crtc != crtc)
  2885. continue;
  2886. /* avoid overwriting mixers info from a copy encoder */
  2887. if (sde_encoder_in_clone_mode(enc))
  2888. continue;
  2889. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2890. }
  2891. mutex_unlock(&sde_crtc->crtc_lock);
  2892. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2893. }
  2894. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2895. {
  2896. int i;
  2897. struct sde_crtc_state *cstate;
  2898. cstate = to_sde_crtc_state(state);
  2899. cstate->is_ppsplit = false;
  2900. for (i = 0; i < cstate->num_connectors; i++) {
  2901. struct drm_connector *conn = cstate->connectors[i];
  2902. if (sde_connector_get_topology_name(conn) ==
  2903. SDE_RM_TOPOLOGY_PPSPLIT)
  2904. cstate->is_ppsplit = true;
  2905. }
  2906. }
  2907. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2908. struct drm_crtc_state *state)
  2909. {
  2910. struct sde_crtc *sde_crtc;
  2911. struct sde_crtc_state *cstate;
  2912. struct drm_display_mode *adj_mode;
  2913. u32 crtc_split_width;
  2914. int i;
  2915. if (!crtc || !state) {
  2916. SDE_ERROR("invalid args\n");
  2917. return;
  2918. }
  2919. sde_crtc = to_sde_crtc(crtc);
  2920. cstate = to_sde_crtc_state(state);
  2921. adj_mode = &state->adjusted_mode;
  2922. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2923. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2924. cstate->lm_bounds[i].x = crtc_split_width * i;
  2925. cstate->lm_bounds[i].y = 0;
  2926. cstate->lm_bounds[i].w = crtc_split_width;
  2927. cstate->lm_bounds[i].h =
  2928. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2929. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2930. sizeof(cstate->lm_roi[i]));
  2931. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2932. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2933. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2934. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2935. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2936. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2937. }
  2938. drm_mode_debug_printmodeline(adj_mode);
  2939. }
  2940. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2941. {
  2942. struct sde_crtc_mixer mixer;
  2943. /*
  2944. * Use mixer[0] to get hw_ctl which will use ops to clear
  2945. * all blendstages. Clear all blendstages will iterate through
  2946. * all mixers.
  2947. */
  2948. if (sde_crtc->num_mixers) {
  2949. mixer = sde_crtc->mixers[0];
  2950. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2951. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2952. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2953. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2954. }
  2955. }
  2956. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2957. struct drm_crtc_state *old_state)
  2958. {
  2959. struct sde_crtc *sde_crtc;
  2960. struct drm_encoder *encoder;
  2961. struct drm_device *dev;
  2962. struct sde_kms *sde_kms;
  2963. struct sde_splash_display *splash_display;
  2964. bool cont_splash_enabled = false;
  2965. size_t i;
  2966. if (!crtc) {
  2967. SDE_ERROR("invalid crtc\n");
  2968. return;
  2969. }
  2970. if (!crtc->state->enable) {
  2971. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2972. crtc->base.id, crtc->state->enable);
  2973. return;
  2974. }
  2975. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2976. SDE_ERROR("power resource is not enabled\n");
  2977. return;
  2978. }
  2979. sde_kms = _sde_crtc_get_kms(crtc);
  2980. if (!sde_kms)
  2981. return;
  2982. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2983. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2984. sde_crtc = to_sde_crtc(crtc);
  2985. dev = crtc->dev;
  2986. if (!sde_crtc->num_mixers) {
  2987. _sde_crtc_setup_mixers(crtc);
  2988. _sde_crtc_setup_is_ppsplit(crtc->state);
  2989. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2990. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2991. }
  2992. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2993. if (encoder->crtc != crtc)
  2994. continue;
  2995. /* encoder will trigger pending mask now */
  2996. sde_encoder_trigger_kickoff_pending(encoder);
  2997. }
  2998. /* update performance setting */
  2999. sde_core_perf_crtc_update(crtc, 1, false);
  3000. /*
  3001. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3002. * it means we are trying to flush a CRTC whose state is disabled:
  3003. * nothing else needs to be done.
  3004. */
  3005. if (unlikely(!sde_crtc->num_mixers))
  3006. goto end;
  3007. _sde_crtc_blend_setup(crtc, old_state, true);
  3008. _sde_crtc_dest_scaler_setup(crtc);
  3009. sde_cp_crtc_apply_noise(crtc, old_state);
  3010. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty) {
  3011. sde_core_perf_crtc_update_uidle(crtc, true);
  3012. } else if (!test_bit(SDE_CRTC_DIRTY_UIDLE, &sde_crtc->revalidate_mask) &&
  3013. sde_kms->perf.uidle_enabled)
  3014. sde_core_perf_uidle_setup_ctl(crtc, false);
  3015. test_and_clear_bit(SDE_CRTC_DIRTY_UIDLE, &sde_crtc->revalidate_mask);
  3016. /*
  3017. * Since CP properties use AXI buffer to program the
  3018. * HW, check if context bank is in attached state,
  3019. * apply color processing properties only if
  3020. * smmu state is attached,
  3021. */
  3022. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3023. splash_display = &sde_kms->splash_data.splash_display[i];
  3024. if (splash_display->cont_splash_enabled &&
  3025. splash_display->encoder &&
  3026. crtc == splash_display->encoder->crtc)
  3027. cont_splash_enabled = true;
  3028. }
  3029. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3030. sde_cp_crtc_apply_properties(crtc);
  3031. if (!sde_crtc->enabled)
  3032. sde_cp_crtc_mark_features_dirty(crtc);
  3033. /*
  3034. * PP_DONE irq is only used by command mode for now.
  3035. * It is better to request pending before FLUSH and START trigger
  3036. * to make sure no pp_done irq missed.
  3037. * This is safe because no pp_done will happen before SW trigger
  3038. * in command mode.
  3039. */
  3040. end:
  3041. SDE_ATRACE_END("crtc_atomic_begin");
  3042. }
  3043. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3044. struct drm_crtc_state *old_crtc_state)
  3045. {
  3046. struct drm_encoder *encoder;
  3047. struct sde_crtc *sde_crtc;
  3048. struct drm_device *dev;
  3049. struct drm_plane *plane;
  3050. struct msm_drm_private *priv;
  3051. struct sde_crtc_state *cstate;
  3052. struct sde_kms *sde_kms;
  3053. int i;
  3054. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3055. SDE_ERROR("invalid crtc\n");
  3056. return;
  3057. }
  3058. if (!crtc->state->enable) {
  3059. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3060. crtc->base.id, crtc->state->enable);
  3061. return;
  3062. }
  3063. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3064. SDE_ERROR("power resource is not enabled\n");
  3065. return;
  3066. }
  3067. sde_kms = _sde_crtc_get_kms(crtc);
  3068. if (!sde_kms) {
  3069. SDE_ERROR("invalid kms\n");
  3070. return;
  3071. }
  3072. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3073. sde_crtc = to_sde_crtc(crtc);
  3074. cstate = to_sde_crtc_state(crtc->state);
  3075. dev = crtc->dev;
  3076. priv = dev->dev_private;
  3077. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  3078. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3079. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3080. false);
  3081. else
  3082. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3083. /*
  3084. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3085. * it means we are trying to flush a CRTC whose state is disabled:
  3086. * nothing else needs to be done.
  3087. */
  3088. if (unlikely(!sde_crtc->num_mixers))
  3089. return;
  3090. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3091. /*
  3092. * For planes without commit update, drm framework will not add
  3093. * those planes to current state since hardware update is not
  3094. * required. However, if those planes were power collapsed since
  3095. * last commit cycle, driver has to restore the hardware state
  3096. * of those planes explicitly here prior to plane flush.
  3097. * Also use this iteration to see if any plane requires cache,
  3098. * so during the perf update driver can activate/deactivate
  3099. * the cache accordingly.
  3100. */
  3101. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3102. sde_crtc->new_perf.llcc_active[i] = false;
  3103. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3104. sde_plane_restore(plane);
  3105. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3106. if (sde_plane_is_cache_required(plane, i))
  3107. sde_crtc->new_perf.llcc_active[i] = true;
  3108. }
  3109. }
  3110. sde_core_perf_crtc_update_llcc(crtc);
  3111. /* wait for acquire fences before anything else is done */
  3112. _sde_crtc_wait_for_fences(crtc);
  3113. if (!cstate->rsc_update) {
  3114. drm_for_each_encoder_mask(encoder, dev,
  3115. crtc->state->encoder_mask) {
  3116. cstate->rsc_client =
  3117. sde_encoder_get_rsc_client(encoder);
  3118. }
  3119. cstate->rsc_update = true;
  3120. }
  3121. /*
  3122. * Final plane updates: Give each plane a chance to complete all
  3123. * required writes/flushing before crtc's "flush
  3124. * everything" call below.
  3125. */
  3126. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3127. if (sde_kms->smmu_state.transition_error)
  3128. sde_plane_set_error(plane, true);
  3129. sde_plane_flush(plane);
  3130. }
  3131. /* Kickoff will be scheduled by outer layer */
  3132. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3133. }
  3134. /**
  3135. * sde_crtc_destroy_state - state destroy hook
  3136. * @crtc: drm CRTC
  3137. * @state: CRTC state object to release
  3138. */
  3139. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3140. struct drm_crtc_state *state)
  3141. {
  3142. struct sde_crtc *sde_crtc;
  3143. struct sde_crtc_state *cstate;
  3144. struct drm_encoder *enc;
  3145. struct sde_kms *sde_kms;
  3146. if (!crtc || !state) {
  3147. SDE_ERROR("invalid argument(s)\n");
  3148. return;
  3149. }
  3150. sde_crtc = to_sde_crtc(crtc);
  3151. cstate = to_sde_crtc_state(state);
  3152. sde_kms = _sde_crtc_get_kms(crtc);
  3153. if (!sde_kms) {
  3154. SDE_ERROR("invalid sde_kms\n");
  3155. return;
  3156. }
  3157. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3158. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3159. sde_rm_release(&sde_kms->rm, enc, true);
  3160. sde_cp_clear_state_info(state);
  3161. __drm_atomic_helper_crtc_destroy_state(state);
  3162. /* destroy value helper */
  3163. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3164. &cstate->property_state);
  3165. }
  3166. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3167. {
  3168. struct sde_crtc *sde_crtc;
  3169. int i;
  3170. if (!crtc) {
  3171. SDE_ERROR("invalid argument\n");
  3172. return -EINVAL;
  3173. }
  3174. sde_crtc = to_sde_crtc(crtc);
  3175. if (!atomic_read(&sde_crtc->frame_pending)) {
  3176. SDE_DEBUG("no frames pending\n");
  3177. return 0;
  3178. }
  3179. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3180. /*
  3181. * flush all the event thread work to make sure all the
  3182. * FRAME_EVENTS from encoder are propagated to crtc
  3183. */
  3184. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3185. if (list_empty(&sde_crtc->frame_events[i].list))
  3186. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3187. }
  3188. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3189. return 0;
  3190. }
  3191. /**
  3192. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3193. * @crtc: Pointer to crtc structure
  3194. */
  3195. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3196. {
  3197. struct drm_plane *plane;
  3198. struct drm_plane_state *state;
  3199. struct sde_crtc *sde_crtc;
  3200. struct sde_crtc_mixer *mixer;
  3201. struct sde_hw_ctl *ctl;
  3202. if (!crtc)
  3203. return;
  3204. sde_crtc = to_sde_crtc(crtc);
  3205. mixer = sde_crtc->mixers;
  3206. if (!mixer)
  3207. return;
  3208. ctl = mixer->hw_ctl;
  3209. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3210. state = plane->state;
  3211. if (!state)
  3212. continue;
  3213. /* clear plane flush bitmask */
  3214. sde_plane_ctl_flush(plane, ctl, false);
  3215. }
  3216. }
  3217. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  3218. {
  3219. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3220. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3221. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3222. struct msm_drm_private *priv;
  3223. struct msm_drm_thread *event_thread;
  3224. int idle_time = 0;
  3225. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3226. return;
  3227. priv = sde_kms->dev->dev_private;
  3228. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3229. if (!idle_time ||
  3230. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3231. MSM_DISPLAY_VIDEO_MODE) ||
  3232. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3233. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3234. return;
  3235. /* schedule the idle notify delayed work */
  3236. event_thread = &priv->event_thread[crtc->index];
  3237. kthread_mod_delayed_work(&event_thread->worker,
  3238. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3239. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3240. }
  3241. /**
  3242. * sde_crtc_reset_hw - attempt hardware reset on errors
  3243. * @crtc: Pointer to DRM crtc instance
  3244. * @old_state: Pointer to crtc state for previous commit
  3245. * @recovery_events: Whether or not recovery events are enabled
  3246. * Returns: Zero if current commit should still be attempted
  3247. */
  3248. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3249. bool recovery_events)
  3250. {
  3251. struct drm_plane *plane_halt[MAX_PLANES];
  3252. struct drm_plane *plane;
  3253. struct drm_encoder *encoder;
  3254. struct sde_crtc *sde_crtc;
  3255. struct sde_crtc_state *cstate;
  3256. struct sde_hw_ctl *ctl;
  3257. signed int i, plane_count;
  3258. int rc;
  3259. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3260. return -EINVAL;
  3261. sde_crtc = to_sde_crtc(crtc);
  3262. cstate = to_sde_crtc_state(crtc->state);
  3263. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3264. /* optionally generate a panic instead of performing a h/w reset */
  3265. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3266. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3267. ctl = sde_crtc->mixers[i].hw_ctl;
  3268. if (!ctl || !ctl->ops.reset)
  3269. continue;
  3270. rc = ctl->ops.reset(ctl);
  3271. if (rc) {
  3272. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3273. crtc->base.id, ctl->idx - CTL_0);
  3274. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3275. SDE_EVTLOG_ERROR);
  3276. break;
  3277. }
  3278. }
  3279. /*
  3280. * Early out if simple ctl reset succeeded or reset is
  3281. * being performed after timeout
  3282. */
  3283. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3284. return 0;
  3285. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3286. /* force all components in the system into reset at the same time */
  3287. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3288. ctl = sde_crtc->mixers[i].hw_ctl;
  3289. if (!ctl || !ctl->ops.hard_reset)
  3290. continue;
  3291. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3292. ctl->ops.hard_reset(ctl, true);
  3293. }
  3294. plane_count = 0;
  3295. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3296. if (plane_count >= ARRAY_SIZE(plane_halt))
  3297. break;
  3298. plane_halt[plane_count++] = plane;
  3299. sde_plane_halt_requests(plane, true);
  3300. sde_plane_set_revalidate(plane, true);
  3301. }
  3302. /* provide safe "border color only" commit configuration for later */
  3303. _sde_crtc_remove_pipe_flush(crtc);
  3304. _sde_crtc_blend_setup(crtc, old_state, false);
  3305. /* take h/w components out of reset */
  3306. for (i = plane_count - 1; i >= 0; --i)
  3307. sde_plane_halt_requests(plane_halt[i], false);
  3308. /* attempt to poll for start of frame cycle before reset release */
  3309. list_for_each_entry(encoder,
  3310. &crtc->dev->mode_config.encoder_list, head) {
  3311. if (encoder->crtc != crtc)
  3312. continue;
  3313. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3314. sde_encoder_poll_line_counts(encoder);
  3315. }
  3316. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3317. ctl = sde_crtc->mixers[i].hw_ctl;
  3318. if (!ctl || !ctl->ops.hard_reset)
  3319. continue;
  3320. ctl->ops.hard_reset(ctl, false);
  3321. }
  3322. list_for_each_entry(encoder,
  3323. &crtc->dev->mode_config.encoder_list, head) {
  3324. if (encoder->crtc != crtc)
  3325. continue;
  3326. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3327. sde_encoder_kickoff(encoder, true);
  3328. }
  3329. /* panic the device if VBIF is not in good state */
  3330. return !recovery_events ? 0 : -EAGAIN;
  3331. }
  3332. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3333. struct drm_crtc_state *old_state)
  3334. {
  3335. struct drm_encoder *encoder;
  3336. struct drm_device *dev;
  3337. struct sde_crtc *sde_crtc;
  3338. struct sde_kms *sde_kms;
  3339. struct sde_crtc_state *cstate;
  3340. bool is_error = false;
  3341. unsigned long flags;
  3342. enum sde_crtc_idle_pc_state idle_pc_state;
  3343. struct sde_encoder_kickoff_params params = { 0 };
  3344. if (!crtc) {
  3345. SDE_ERROR("invalid argument\n");
  3346. return;
  3347. }
  3348. dev = crtc->dev;
  3349. sde_crtc = to_sde_crtc(crtc);
  3350. sde_kms = _sde_crtc_get_kms(crtc);
  3351. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3352. SDE_ERROR("invalid argument\n");
  3353. return;
  3354. }
  3355. cstate = to_sde_crtc_state(crtc->state);
  3356. /*
  3357. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3358. * it means we are trying to start a CRTC whose state is disabled:
  3359. * nothing else needs to be done.
  3360. */
  3361. if (unlikely(!sde_crtc->num_mixers))
  3362. return;
  3363. SDE_ATRACE_BEGIN("crtc_commit");
  3364. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3365. sde_crtc->kickoff_in_progress = true;
  3366. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3367. if (encoder->crtc != crtc)
  3368. continue;
  3369. /*
  3370. * Encoder will flush/start now, unless it has a tx pending.
  3371. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3372. */
  3373. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3374. crtc->state);
  3375. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3376. sde_crtc->needs_hw_reset = true;
  3377. if (idle_pc_state != IDLE_PC_NONE)
  3378. sde_encoder_control_idle_pc(encoder,
  3379. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3380. }
  3381. /*
  3382. * Optionally attempt h/w recovery if any errors were detected while
  3383. * preparing for the kickoff
  3384. */
  3385. if (sde_crtc->needs_hw_reset) {
  3386. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3387. if (sde_crtc->frame_trigger_mode
  3388. != FRAME_DONE_WAIT_POSTED_START &&
  3389. sde_crtc_reset_hw(crtc, old_state,
  3390. params.recovery_events_enabled))
  3391. is_error = true;
  3392. sde_crtc->needs_hw_reset = false;
  3393. }
  3394. sde_crtc_calc_fps(sde_crtc);
  3395. SDE_ATRACE_BEGIN("flush_event_thread");
  3396. _sde_crtc_flush_frame_events(crtc);
  3397. SDE_ATRACE_END("flush_event_thread");
  3398. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3399. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3400. /* acquire bandwidth and other resources */
  3401. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3402. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3403. } else {
  3404. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3405. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3406. }
  3407. sde_crtc->play_count++;
  3408. sde_vbif_clear_errors(sde_kms);
  3409. if (is_error) {
  3410. _sde_crtc_remove_pipe_flush(crtc);
  3411. _sde_crtc_blend_setup(crtc, old_state, false);
  3412. }
  3413. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3414. if (encoder->crtc != crtc)
  3415. continue;
  3416. sde_encoder_kickoff(encoder, true);
  3417. }
  3418. sde_crtc->kickoff_in_progress = false;
  3419. /* store the event after frame trigger */
  3420. if (sde_crtc->event) {
  3421. WARN_ON(sde_crtc->event);
  3422. } else {
  3423. spin_lock_irqsave(&dev->event_lock, flags);
  3424. sde_crtc->event = crtc->state->event;
  3425. spin_unlock_irqrestore(&dev->event_lock, flags);
  3426. }
  3427. _sde_crtc_schedule_idle_notify(crtc);
  3428. SDE_ATRACE_END("crtc_commit");
  3429. }
  3430. /**
  3431. * _sde_crtc_vblank_enable - update power resource and vblank request
  3432. * @sde_crtc: Pointer to sde crtc structure
  3433. * @enable: Whether to enable/disable vblanks
  3434. *
  3435. * @Return: error code
  3436. */
  3437. static int _sde_crtc_vblank_enable(
  3438. struct sde_crtc *sde_crtc, bool enable)
  3439. {
  3440. struct drm_crtc *crtc;
  3441. struct drm_encoder *enc;
  3442. if (!sde_crtc) {
  3443. SDE_ERROR("invalid crtc\n");
  3444. return -EINVAL;
  3445. }
  3446. crtc = &sde_crtc->base;
  3447. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3448. crtc->state->encoder_mask,
  3449. sde_crtc->cached_encoder_mask);
  3450. if (enable) {
  3451. int ret;
  3452. ret = pm_runtime_get_sync(crtc->dev->dev);
  3453. if (ret < 0)
  3454. return ret;
  3455. mutex_lock(&sde_crtc->crtc_lock);
  3456. drm_for_each_encoder_mask(enc, crtc->dev,
  3457. sde_crtc->cached_encoder_mask) {
  3458. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3459. sde_encoder_register_vblank_callback(enc,
  3460. sde_crtc_vblank_cb, (void *)crtc);
  3461. }
  3462. mutex_unlock(&sde_crtc->crtc_lock);
  3463. } else {
  3464. mutex_lock(&sde_crtc->crtc_lock);
  3465. drm_for_each_encoder_mask(enc, crtc->dev,
  3466. sde_crtc->cached_encoder_mask) {
  3467. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3468. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3469. }
  3470. mutex_unlock(&sde_crtc->crtc_lock);
  3471. pm_runtime_put_sync(crtc->dev->dev);
  3472. }
  3473. return 0;
  3474. }
  3475. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3476. {
  3477. u32 min_transfer_time = 0, lm_count = 1;
  3478. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3479. struct drm_encoder *encoder;
  3480. if (!crtc || !conn)
  3481. return;
  3482. encoder = conn->state->best_encoder;
  3483. if (!sde_encoder_is_built_in_display(encoder))
  3484. return;
  3485. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  3486. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  3487. if (min_transfer_time)
  3488. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  3489. else
  3490. updated_fps = drm_mode_vrefresh(&crtc->mode);
  3491. topology_id = sde_connector_get_topology_name(conn);
  3492. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  3493. lm_count = 2;
  3494. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  3495. lm_count = 4;
  3496. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3497. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  3498. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  3499. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  3500. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  3501. updated_fps, lm_count, mode_clock_hz);
  3502. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  3503. }
  3504. /**
  3505. * sde_crtc_duplicate_state - state duplicate hook
  3506. * @crtc: Pointer to drm crtc structure
  3507. * @Returns: Pointer to new drm_crtc_state structure
  3508. */
  3509. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3510. {
  3511. struct sde_crtc *sde_crtc;
  3512. struct sde_crtc_state *cstate, *old_cstate;
  3513. if (!crtc || !crtc->state) {
  3514. SDE_ERROR("invalid argument(s)\n");
  3515. return NULL;
  3516. }
  3517. sde_crtc = to_sde_crtc(crtc);
  3518. old_cstate = to_sde_crtc_state(crtc->state);
  3519. if (old_cstate->cont_splash_populated) {
  3520. crtc->state->plane_mask = 0;
  3521. crtc->state->connector_mask = 0;
  3522. crtc->state->encoder_mask = 0;
  3523. crtc->state->enable = false;
  3524. old_cstate->cont_splash_populated = false;
  3525. }
  3526. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3527. if (!cstate) {
  3528. SDE_ERROR("failed to allocate state\n");
  3529. return NULL;
  3530. }
  3531. /* duplicate value helper */
  3532. msm_property_duplicate_state(&sde_crtc->property_info,
  3533. old_cstate, cstate,
  3534. &cstate->property_state, cstate->property_values);
  3535. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3536. /* duplicate base helper */
  3537. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3538. return &cstate->base;
  3539. }
  3540. /**
  3541. * sde_crtc_reset - reset hook for CRTCs
  3542. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3543. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3544. * @crtc: Pointer to drm crtc structure
  3545. */
  3546. static void sde_crtc_reset(struct drm_crtc *crtc)
  3547. {
  3548. struct sde_crtc *sde_crtc;
  3549. struct sde_crtc_state *cstate;
  3550. if (!crtc) {
  3551. SDE_ERROR("invalid crtc\n");
  3552. return;
  3553. }
  3554. /* revert suspend actions, if necessary */
  3555. if (!sde_crtc_is_reset_required(crtc)) {
  3556. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3557. return;
  3558. }
  3559. /* remove previous state, if present */
  3560. if (crtc->state) {
  3561. sde_crtc_destroy_state(crtc, crtc->state);
  3562. crtc->state = 0;
  3563. }
  3564. sde_crtc = to_sde_crtc(crtc);
  3565. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3566. if (!cstate) {
  3567. SDE_ERROR("failed to allocate state\n");
  3568. return;
  3569. }
  3570. /* reset value helper */
  3571. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3572. &cstate->property_state,
  3573. cstate->property_values);
  3574. _sde_crtc_set_input_fence_timeout(cstate);
  3575. cstate->base.crtc = crtc;
  3576. crtc->state = &cstate->base;
  3577. }
  3578. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3579. {
  3580. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3581. struct sde_hw_mixer *hw_lm;
  3582. int lm_idx;
  3583. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3584. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3585. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3586. hw_lm->cfg.out_width = 0;
  3587. hw_lm->cfg.out_height = 0;
  3588. }
  3589. SDE_EVT32(DRMID(crtc));
  3590. }
  3591. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3592. {
  3593. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3594. struct drm_plane *plane;
  3595. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3596. /* mark planes, mixers, and other blocks dirty for next update */
  3597. drm_atomic_crtc_for_each_plane(plane, crtc)
  3598. sde_plane_set_revalidate(plane, true);
  3599. /* mark mixers dirty for next update */
  3600. sde_crtc_clear_cached_mixer_cfg(crtc);
  3601. /* mark other properties which need to be dirty for next update */
  3602. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  3603. set_bit(SDE_CRTC_DIRTY_UIDLE, &sde_crtc->revalidate_mask);
  3604. if (cstate->num_ds_enabled)
  3605. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3606. }
  3607. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3608. {
  3609. struct sde_crtc *sde_crtc;
  3610. struct sde_crtc_state *cstate;
  3611. struct drm_encoder *encoder;
  3612. sde_crtc = to_sde_crtc(crtc);
  3613. cstate = to_sde_crtc_state(crtc->state);
  3614. /* restore encoder; crtc will be programmed during commit */
  3615. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3616. sde_encoder_virt_restore(encoder);
  3617. /* restore UIDLE */
  3618. sde_core_perf_crtc_update_uidle(crtc, true);
  3619. sde_cp_crtc_post_ipc(crtc);
  3620. }
  3621. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3622. {
  3623. struct msm_drm_private *priv;
  3624. unsigned long requested_clk;
  3625. struct sde_kms *kms = NULL;
  3626. if (!crtc->dev->dev_private) {
  3627. pr_err("invalid crtc priv\n");
  3628. return;
  3629. }
  3630. priv = crtc->dev->dev_private;
  3631. kms = to_sde_kms(priv->kms);
  3632. if (!kms) {
  3633. SDE_ERROR("invalid parameters\n");
  3634. return;
  3635. }
  3636. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3637. kms->perf.clk_name);
  3638. /* notify user space the reduced clk rate */
  3639. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, sizeof(unsigned long), requested_clk);
  3640. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3641. crtc->base.id, requested_clk);
  3642. }
  3643. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3644. {
  3645. struct drm_crtc *crtc = arg;
  3646. struct sde_crtc *sde_crtc;
  3647. struct drm_encoder *encoder;
  3648. u32 power_on;
  3649. unsigned long flags;
  3650. struct sde_crtc_irq_info *node = NULL;
  3651. int ret = 0;
  3652. if (!crtc) {
  3653. SDE_ERROR("invalid crtc\n");
  3654. return;
  3655. }
  3656. sde_crtc = to_sde_crtc(crtc);
  3657. mutex_lock(&sde_crtc->crtc_lock);
  3658. SDE_EVT32(DRMID(crtc), event_type);
  3659. switch (event_type) {
  3660. case SDE_POWER_EVENT_POST_ENABLE:
  3661. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3662. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3663. ret = 0;
  3664. if (node->func)
  3665. ret = node->func(crtc, true, &node->irq);
  3666. if (ret)
  3667. SDE_ERROR("%s failed to enable event %x\n",
  3668. sde_crtc->name, node->event);
  3669. }
  3670. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3671. sde_crtc_post_ipc(crtc);
  3672. break;
  3673. case SDE_POWER_EVENT_PRE_DISABLE:
  3674. drm_for_each_encoder_mask(encoder, crtc->dev,
  3675. crtc->state->encoder_mask) {
  3676. /*
  3677. * disable the vsync source after updating the
  3678. * rsc state. rsc state update might have vsync wait
  3679. * and vsync source must be disabled after it.
  3680. * It will avoid generating any vsync from this point
  3681. * till mode-2 entry. It is SW workaround for HW
  3682. * limitation and should not be removed without
  3683. * checking the updated design.
  3684. */
  3685. sde_encoder_control_te(encoder, false);
  3686. }
  3687. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3688. node = NULL;
  3689. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3690. ret = 0;
  3691. if (node->func)
  3692. ret = node->func(crtc, false, &node->irq);
  3693. if (ret)
  3694. SDE_ERROR("%s failed to disable event %x\n",
  3695. sde_crtc->name, node->event);
  3696. }
  3697. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3698. sde_cp_crtc_pre_ipc(crtc);
  3699. break;
  3700. case SDE_POWER_EVENT_POST_DISABLE:
  3701. sde_crtc_reset_sw_state(crtc);
  3702. sde_cp_crtc_suspend(crtc);
  3703. power_on = 0;
  3704. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, sizeof(u32), power_on);
  3705. break;
  3706. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3707. sde_crtc_mmrm_cb_notification(crtc);
  3708. break;
  3709. default:
  3710. SDE_DEBUG("event:%d not handled\n", event_type);
  3711. break;
  3712. }
  3713. mutex_unlock(&sde_crtc->crtc_lock);
  3714. }
  3715. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3716. {
  3717. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3718. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3719. /* mark mixer cfgs dirty before wiping them */
  3720. sde_crtc_clear_cached_mixer_cfg(crtc);
  3721. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3722. sde_crtc->num_mixers = 0;
  3723. sde_crtc->mixers_swapped = false;
  3724. /* disable clk & bw control until clk & bw properties are set */
  3725. cstate->bw_control = false;
  3726. cstate->bw_split_vote = false;
  3727. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3728. }
  3729. static void sde_crtc_disable(struct drm_crtc *crtc)
  3730. {
  3731. struct sde_kms *sde_kms;
  3732. struct sde_crtc *sde_crtc;
  3733. struct sde_crtc_state *cstate;
  3734. struct drm_encoder *encoder;
  3735. struct msm_drm_private *priv;
  3736. unsigned long flags;
  3737. struct sde_crtc_irq_info *node = NULL;
  3738. u32 power_on;
  3739. bool in_cont_splash = false;
  3740. int ret, i;
  3741. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3742. SDE_ERROR("invalid crtc\n");
  3743. return;
  3744. }
  3745. sde_kms = _sde_crtc_get_kms(crtc);
  3746. if (!sde_kms) {
  3747. SDE_ERROR("invalid kms\n");
  3748. return;
  3749. }
  3750. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3751. SDE_ERROR("power resource is not enabled\n");
  3752. return;
  3753. }
  3754. sde_crtc = to_sde_crtc(crtc);
  3755. cstate = to_sde_crtc_state(crtc->state);
  3756. priv = crtc->dev->dev_private;
  3757. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3758. drm_crtc_vblank_off(crtc);
  3759. mutex_lock(&sde_crtc->crtc_lock);
  3760. SDE_EVT32_VERBOSE(DRMID(crtc));
  3761. /* update color processing on suspend */
  3762. sde_cp_crtc_suspend(crtc);
  3763. mutex_unlock(&sde_crtc->crtc_lock);
  3764. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3765. mutex_lock(&sde_crtc->crtc_lock);
  3766. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3767. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3768. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3769. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3770. sde_crtc->enabled = false;
  3771. sde_crtc->cached_encoder_mask = 0;
  3772. /* Try to disable uidle */
  3773. sde_core_perf_crtc_update_uidle(crtc, false);
  3774. if (atomic_read(&sde_crtc->frame_pending)) {
  3775. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3776. atomic_read(&sde_crtc->frame_pending));
  3777. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3778. SDE_EVTLOG_FUNC_CASE2);
  3779. sde_core_perf_crtc_release_bw(crtc);
  3780. atomic_set(&sde_crtc->frame_pending, 0);
  3781. }
  3782. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3783. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3784. ret = 0;
  3785. if (node->func)
  3786. ret = node->func(crtc, false, &node->irq);
  3787. if (ret)
  3788. SDE_ERROR("%s failed to disable event %x\n",
  3789. sde_crtc->name, node->event);
  3790. }
  3791. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3792. drm_for_each_encoder_mask(encoder, crtc->dev,
  3793. crtc->state->encoder_mask) {
  3794. if (sde_encoder_in_cont_splash(encoder)) {
  3795. in_cont_splash = true;
  3796. break;
  3797. }
  3798. }
  3799. /* avoid clk/bw downvote if cont-splash is enabled */
  3800. if (!in_cont_splash)
  3801. sde_core_perf_crtc_update(crtc, 0, true);
  3802. drm_for_each_encoder_mask(encoder, crtc->dev,
  3803. crtc->state->encoder_mask) {
  3804. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3805. cstate->rsc_client = NULL;
  3806. cstate->rsc_update = false;
  3807. /*
  3808. * reset idle power-collapse to original state during suspend;
  3809. * user-mode will change the state on resume, if required
  3810. */
  3811. if (sde_kms->catalog->has_idle_pc)
  3812. sde_encoder_control_idle_pc(encoder, true);
  3813. }
  3814. if (sde_crtc->power_event) {
  3815. sde_power_handle_unregister_event(&priv->phandle,
  3816. sde_crtc->power_event);
  3817. sde_crtc->power_event = NULL;
  3818. }
  3819. /**
  3820. * All callbacks are unregistered and frame done waits are complete
  3821. * at this point. No buffers are accessed by hardware.
  3822. * reset the fence timeline if crtc will not be enabled for this commit
  3823. */
  3824. if (!crtc->state->active || !crtc->state->enable) {
  3825. sde_fence_signal(sde_crtc->output_fence,
  3826. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3827. for (i = 0; i < cstate->num_connectors; ++i)
  3828. sde_connector_commit_reset(cstate->connectors[i],
  3829. ktime_get());
  3830. }
  3831. _sde_crtc_reset(crtc);
  3832. sde_cp_crtc_disable(crtc);
  3833. power_on = 0;
  3834. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  3835. mutex_unlock(&sde_crtc->crtc_lock);
  3836. }
  3837. static void sde_crtc_enable(struct drm_crtc *crtc,
  3838. struct drm_crtc_state *old_crtc_state)
  3839. {
  3840. struct sde_crtc *sde_crtc;
  3841. struct drm_encoder *encoder;
  3842. struct msm_drm_private *priv;
  3843. unsigned long flags;
  3844. struct sde_crtc_irq_info *node = NULL;
  3845. int ret, i;
  3846. struct sde_crtc_state *cstate;
  3847. struct msm_display_mode *msm_mode;
  3848. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3849. SDE_ERROR("invalid crtc\n");
  3850. return;
  3851. }
  3852. priv = crtc->dev->dev_private;
  3853. cstate = to_sde_crtc_state(crtc->state);
  3854. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3855. SDE_ERROR("power resource is not enabled\n");
  3856. return;
  3857. }
  3858. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3859. SDE_EVT32_VERBOSE(DRMID(crtc));
  3860. sde_crtc = to_sde_crtc(crtc);
  3861. /*
  3862. * Avoid drm_crtc_vblank_on during seamless DMS case
  3863. * when CRTC is already in enabled state
  3864. */
  3865. if (!sde_crtc->enabled) {
  3866. /* cache the encoder mask now for vblank work */
  3867. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3868. /* max possible vsync_cnt(atomic_t) soft counter */
  3869. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  3870. drm_crtc_vblank_on(crtc);
  3871. }
  3872. mutex_lock(&sde_crtc->crtc_lock);
  3873. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3874. /*
  3875. * Try to enable uidle (if possible), we do this before the call
  3876. * to return early during seamless dms mode, so any fps
  3877. * change is also consider to enable/disable UIDLE
  3878. */
  3879. sde_core_perf_crtc_update_uidle(crtc, true);
  3880. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3881. if (!msm_mode){
  3882. SDE_ERROR("invalid msm mode, %s\n",
  3883. crtc->state->adjusted_mode.name);
  3884. return;
  3885. }
  3886. /* return early if crtc is already enabled, do this after UIDLE check */
  3887. if (sde_crtc->enabled) {
  3888. if (msm_is_mode_seamless_dms(msm_mode) ||
  3889. msm_is_mode_seamless_dyn_clk(msm_mode))
  3890. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3891. sde_crtc->name);
  3892. else
  3893. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3894. mutex_unlock(&sde_crtc->crtc_lock);
  3895. return;
  3896. }
  3897. drm_for_each_encoder_mask(encoder, crtc->dev,
  3898. crtc->state->encoder_mask) {
  3899. sde_encoder_register_frame_event_callback(encoder,
  3900. sde_crtc_frame_event_cb, crtc);
  3901. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3902. sde_encoder_check_curr_mode(encoder,
  3903. MSM_DISPLAY_VIDEO_MODE));
  3904. }
  3905. sde_crtc->enabled = true;
  3906. sde_cp_crtc_enable(crtc);
  3907. /* update color processing on resume */
  3908. sde_cp_crtc_resume(crtc);
  3909. mutex_unlock(&sde_crtc->crtc_lock);
  3910. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3911. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3912. ret = 0;
  3913. if (node->func)
  3914. ret = node->func(crtc, true, &node->irq);
  3915. if (ret)
  3916. SDE_ERROR("%s failed to enable event %x\n",
  3917. sde_crtc->name, node->event);
  3918. }
  3919. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3920. sde_crtc->power_event = sde_power_handle_register_event(
  3921. &priv->phandle,
  3922. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3923. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  3924. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3925. /* Enable ESD thread */
  3926. for (i = 0; i < cstate->num_connectors; i++) {
  3927. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3928. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  3929. }
  3930. }
  3931. /* no input validation - caller API has all the checks */
  3932. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3933. struct plane_state pstates[], int cnt)
  3934. {
  3935. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3936. struct drm_display_mode *mode = &state->adjusted_mode;
  3937. const struct drm_plane_state *pstate;
  3938. struct sde_plane_state *sde_pstate;
  3939. int rc = 0, i;
  3940. /* Check dim layer rect bounds and stage */
  3941. for (i = 0; i < cstate->num_dim_layers; i++) {
  3942. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3943. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3944. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3945. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3946. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3947. (!cstate->dim_layer[i].rect.w) ||
  3948. (!cstate->dim_layer[i].rect.h)) {
  3949. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3950. cstate->dim_layer[i].rect.x,
  3951. cstate->dim_layer[i].rect.y,
  3952. cstate->dim_layer[i].rect.w,
  3953. cstate->dim_layer[i].rect.h,
  3954. cstate->dim_layer[i].stage);
  3955. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3956. mode->vdisplay);
  3957. rc = -E2BIG;
  3958. goto end;
  3959. }
  3960. }
  3961. /* log all src and excl_rect, useful for debugging */
  3962. for (i = 0; i < cnt; i++) {
  3963. pstate = pstates[i].drm_pstate;
  3964. sde_pstate = to_sde_plane_state(pstate);
  3965. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3966. pstate->plane->base.id, pstates[i].stage,
  3967. pstate->crtc_x, pstate->crtc_y,
  3968. pstate->crtc_w, pstate->crtc_h,
  3969. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3970. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3971. }
  3972. end:
  3973. return rc;
  3974. }
  3975. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3976. struct drm_crtc_state *state, struct plane_state pstates[],
  3977. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3978. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3979. {
  3980. struct drm_plane *plane;
  3981. int i;
  3982. if (secure == SDE_DRM_SEC_ONLY) {
  3983. /*
  3984. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3985. * - fb_sec_dir is for secure camera preview and
  3986. * secure display use case
  3987. * - fb_sec is for secure video playback
  3988. * - fb_ns is for normal non secure use cases
  3989. */
  3990. if (fb_ns || fb_sec) {
  3991. SDE_ERROR(
  3992. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3993. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3994. return -EINVAL;
  3995. }
  3996. /*
  3997. * - only one blending stage is allowed in sec_crtc
  3998. * - validate if pipe is allowed for sec-ui updates
  3999. */
  4000. for (i = 1; i < cnt; i++) {
  4001. if (!pstates[i].drm_pstate
  4002. || !pstates[i].drm_pstate->plane) {
  4003. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4004. DRMID(crtc), i);
  4005. return -EINVAL;
  4006. }
  4007. plane = pstates[i].drm_pstate->plane;
  4008. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4009. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4010. DRMID(crtc), plane->base.id);
  4011. return -EINVAL;
  4012. } else if (pstates[i].stage != pstates[i-1].stage) {
  4013. SDE_ERROR(
  4014. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4015. DRMID(crtc), i, pstates[i].stage,
  4016. i-1, pstates[i-1].stage);
  4017. return -EINVAL;
  4018. }
  4019. }
  4020. /* check if all the dim_layers are in the same stage */
  4021. for (i = 1; i < cstate->num_dim_layers; i++) {
  4022. if (cstate->dim_layer[i].stage !=
  4023. cstate->dim_layer[i-1].stage) {
  4024. SDE_ERROR(
  4025. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4026. DRMID(crtc),
  4027. i, cstate->dim_layer[i].stage,
  4028. i-1, cstate->dim_layer[i-1].stage);
  4029. return -EINVAL;
  4030. }
  4031. }
  4032. /*
  4033. * if secure-ui supported blendstage is specified,
  4034. * - fail empty commit
  4035. * - validate dim_layer or plane is staged in the supported
  4036. * blendstage
  4037. */
  4038. if (sde_kms->catalog->sui_supported_blendstage) {
  4039. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4040. cstate->dim_layer[0].stage;
  4041. if (!sde_kms->catalog->has_base_layer)
  4042. sec_stage -= SDE_STAGE_0;
  4043. if ((!cnt && !cstate->num_dim_layers) ||
  4044. (sde_kms->catalog->sui_supported_blendstage
  4045. != sec_stage)) {
  4046. SDE_ERROR(
  4047. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4048. DRMID(crtc), cnt,
  4049. cstate->num_dim_layers, sec_stage);
  4050. return -EINVAL;
  4051. }
  4052. }
  4053. }
  4054. return 0;
  4055. }
  4056. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4057. struct drm_crtc_state *state, int fb_sec_dir)
  4058. {
  4059. struct drm_encoder *encoder;
  4060. int encoder_cnt = 0;
  4061. if (fb_sec_dir) {
  4062. drm_for_each_encoder_mask(encoder, crtc->dev,
  4063. state->encoder_mask)
  4064. encoder_cnt++;
  4065. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4066. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4067. DRMID(crtc), encoder_cnt);
  4068. return -EINVAL;
  4069. }
  4070. }
  4071. return 0;
  4072. }
  4073. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4074. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4075. int fb_ns, int fb_sec, int fb_sec_dir)
  4076. {
  4077. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4078. struct drm_encoder *encoder;
  4079. int is_video_mode = false;
  4080. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4081. if (sde_encoder_is_dsi_display(encoder))
  4082. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4083. MSM_DISPLAY_VIDEO_MODE);
  4084. }
  4085. /*
  4086. * Secure display to secure camera needs without direct
  4087. * transition is currently not allowed
  4088. */
  4089. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4090. smmu_state->state != ATTACHED &&
  4091. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4092. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4093. smmu_state->state, smmu_state->secure_level,
  4094. secure);
  4095. goto sec_err;
  4096. }
  4097. /*
  4098. * In video mode check for null commit before transition
  4099. * from secure to non secure and vice versa
  4100. */
  4101. if (is_video_mode && smmu_state &&
  4102. state->plane_mask && crtc->state->plane_mask &&
  4103. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4104. (secure == SDE_DRM_SEC_ONLY))) ||
  4105. (fb_ns && ((smmu_state->state == DETACHED) ||
  4106. (smmu_state->state == DETACH_ALL_REQ))) ||
  4107. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4108. (smmu_state->state == DETACH_SEC_REQ)) &&
  4109. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4110. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4111. smmu_state->state, smmu_state->secure_level,
  4112. secure, crtc->state->plane_mask, state->plane_mask);
  4113. goto sec_err;
  4114. }
  4115. return 0;
  4116. sec_err:
  4117. SDE_ERROR(
  4118. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4119. DRMID(crtc), secure, smmu_state->state,
  4120. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4121. return -EINVAL;
  4122. }
  4123. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4124. struct drm_crtc_state *state, uint32_t fb_sec)
  4125. {
  4126. bool conn_secure = false, is_wb = false;
  4127. struct drm_connector *conn;
  4128. struct drm_connector_state *conn_state;
  4129. int i;
  4130. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4131. if (conn_state && conn_state->crtc == crtc) {
  4132. if (conn->connector_type ==
  4133. DRM_MODE_CONNECTOR_VIRTUAL)
  4134. is_wb = true;
  4135. if (sde_connector_get_property(conn_state,
  4136. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4137. SDE_DRM_FB_SEC)
  4138. conn_secure = true;
  4139. }
  4140. }
  4141. /*
  4142. * If any input buffers are secure for wb,
  4143. * the output buffer must also be secure.
  4144. */
  4145. if (is_wb && fb_sec && !conn_secure) {
  4146. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4147. DRMID(crtc), fb_sec, conn_secure);
  4148. return -EINVAL;
  4149. }
  4150. return 0;
  4151. }
  4152. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4153. struct drm_crtc_state *state, struct plane_state pstates[],
  4154. int cnt)
  4155. {
  4156. struct sde_crtc_state *cstate;
  4157. struct sde_kms *sde_kms;
  4158. uint32_t secure;
  4159. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4160. int rc;
  4161. if (!crtc || !state) {
  4162. SDE_ERROR("invalid arguments\n");
  4163. return -EINVAL;
  4164. }
  4165. sde_kms = _sde_crtc_get_kms(crtc);
  4166. if (!sde_kms || !sde_kms->catalog) {
  4167. SDE_ERROR("invalid kms\n");
  4168. return -EINVAL;
  4169. }
  4170. cstate = to_sde_crtc_state(state);
  4171. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4172. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4173. &fb_sec, &fb_sec_dir);
  4174. if (rc)
  4175. return rc;
  4176. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4177. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4178. if (rc)
  4179. return rc;
  4180. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4181. if (rc)
  4182. return rc;
  4183. /*
  4184. * secure_crtc is not allowed in a shared toppolgy
  4185. * across different encoders.
  4186. */
  4187. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4188. if (rc)
  4189. return rc;
  4190. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4191. secure, fb_ns, fb_sec, fb_sec_dir);
  4192. if (rc)
  4193. return rc;
  4194. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4195. return 0;
  4196. }
  4197. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4198. struct drm_crtc_state *state,
  4199. struct drm_display_mode *mode,
  4200. struct plane_state *pstates,
  4201. struct drm_plane *plane,
  4202. struct sde_multirect_plane_states *multirect_plane,
  4203. int *cnt)
  4204. {
  4205. struct sde_crtc *sde_crtc;
  4206. struct sde_crtc_state *cstate;
  4207. const struct drm_plane_state *pstate;
  4208. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4209. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  4210. int inc_sde_stage = 0;
  4211. struct sde_kms *kms;
  4212. u32 blend_type;
  4213. sde_crtc = to_sde_crtc(crtc);
  4214. cstate = to_sde_crtc_state(state);
  4215. kms = _sde_crtc_get_kms(crtc);
  4216. if (!kms || !kms->catalog) {
  4217. SDE_ERROR("invalid kms\n");
  4218. return -EINVAL;
  4219. }
  4220. memset(pipe_staged, 0, sizeof(pipe_staged));
  4221. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4222. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4223. if (cstate->num_ds_enabled)
  4224. mixer_width = mixer_width * cstate->num_ds_enabled;
  4225. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4226. if (IS_ERR_OR_NULL(pstate)) {
  4227. rc = PTR_ERR(pstate);
  4228. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4229. sde_crtc->name, plane->base.id, rc);
  4230. return rc;
  4231. }
  4232. if (*cnt >= SDE_PSTATES_MAX)
  4233. continue;
  4234. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4235. pstates[*cnt].drm_pstate = pstate;
  4236. pstates[*cnt].stage = sde_plane_get_property(
  4237. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4238. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4239. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4240. PLANE_PROP_BLEND_OP);
  4241. if (!kms->catalog->has_base_layer)
  4242. inc_sde_stage = SDE_STAGE_0;
  4243. /* check dim layer stage with every plane */
  4244. for (i = 0; i < cstate->num_dim_layers; i++) {
  4245. if (cstate->dim_layer[i].stage ==
  4246. (pstates[*cnt].stage + inc_sde_stage)) {
  4247. SDE_ERROR(
  4248. "plane:%d/dim_layer:%i-same stage:%d\n",
  4249. plane->base.id, i,
  4250. cstate->dim_layer[i].stage);
  4251. return -EINVAL;
  4252. }
  4253. }
  4254. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4255. multirect_plane[multirect_count].r0 =
  4256. pipe_staged[pstates[*cnt].pipe_id];
  4257. multirect_plane[multirect_count].r1 = pstate;
  4258. multirect_count++;
  4259. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4260. } else {
  4261. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4262. }
  4263. (*cnt)++;
  4264. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  4265. mode->vdisplay) ||
  4266. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  4267. mode->hdisplay)) {
  4268. SDE_ERROR("invalid vertical/horizontal destination\n");
  4269. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4270. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4271. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4272. return -E2BIG;
  4273. }
  4274. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4275. ((pstate->crtc_h > mixer_height) ||
  4276. (pstate->crtc_w > mixer_width))) {
  4277. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4278. pstate->crtc_w, pstate->crtc_h,
  4279. mixer_width, mixer_height);
  4280. return -E2BIG;
  4281. }
  4282. }
  4283. for (i = 1; i < SSPP_MAX; i++) {
  4284. if (pipe_staged[i]) {
  4285. sde_plane_clear_multirect(pipe_staged[i]);
  4286. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4287. struct sde_plane_state *psde_state;
  4288. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4289. pipe_staged[i]->plane->base.id);
  4290. psde_state = to_sde_plane_state(
  4291. pipe_staged[i]);
  4292. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4293. }
  4294. }
  4295. }
  4296. for (i = 0; i < multirect_count; i++) {
  4297. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4298. SDE_ERROR(
  4299. "multirect validation failed for planes (%d - %d)\n",
  4300. multirect_plane[i].r0->plane->base.id,
  4301. multirect_plane[i].r1->plane->base.id);
  4302. return -EINVAL;
  4303. }
  4304. }
  4305. return rc;
  4306. }
  4307. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4308. u32 zpos) {
  4309. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4310. !cstate->noise_layer_en) {
  4311. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4312. return 0;
  4313. }
  4314. if (cstate->layer_cfg.zposn == zpos ||
  4315. cstate->layer_cfg.zposattn == zpos) {
  4316. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4317. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4318. return -EINVAL;
  4319. }
  4320. return 0;
  4321. }
  4322. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4323. struct sde_crtc *sde_crtc,
  4324. struct plane_state *pstates,
  4325. struct sde_crtc_state *cstate,
  4326. struct drm_display_mode *mode,
  4327. int cnt)
  4328. {
  4329. int rc = 0, i, z_pos;
  4330. u32 zpos_cnt = 0;
  4331. struct drm_crtc *crtc;
  4332. struct sde_kms *kms;
  4333. enum sde_layout layout;
  4334. crtc = &sde_crtc->base;
  4335. kms = _sde_crtc_get_kms(crtc);
  4336. if (!kms || !kms->catalog) {
  4337. SDE_ERROR("Invalid kms\n");
  4338. return -EINVAL;
  4339. }
  4340. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4341. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4342. if (rc)
  4343. return rc;
  4344. if (!sde_is_custom_client()) {
  4345. int stage_old = pstates[0].stage;
  4346. z_pos = 0;
  4347. for (i = 0; i < cnt; i++) {
  4348. if (stage_old != pstates[i].stage)
  4349. ++z_pos;
  4350. stage_old = pstates[i].stage;
  4351. pstates[i].stage = z_pos;
  4352. }
  4353. }
  4354. z_pos = -1;
  4355. layout = SDE_LAYOUT_NONE;
  4356. for (i = 0; i < cnt; i++) {
  4357. /* reset counts at every new blend stage */
  4358. if (pstates[i].stage != z_pos ||
  4359. pstates[i].sde_pstate->layout != layout) {
  4360. zpos_cnt = 0;
  4361. z_pos = pstates[i].stage;
  4362. layout = pstates[i].sde_pstate->layout;
  4363. }
  4364. /* verify z_pos setting before using it */
  4365. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4366. SDE_ERROR("> %d plane stages assigned\n",
  4367. SDE_STAGE_MAX - SDE_STAGE_0);
  4368. return -EINVAL;
  4369. } else if (zpos_cnt == 2) {
  4370. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4371. return -EINVAL;
  4372. } else {
  4373. zpos_cnt++;
  4374. }
  4375. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4376. if (rc)
  4377. break;
  4378. if (!kms->catalog->has_base_layer)
  4379. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4380. else
  4381. pstates[i].sde_pstate->stage = z_pos;
  4382. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4383. z_pos);
  4384. }
  4385. return rc;
  4386. }
  4387. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4388. struct drm_crtc_state *state,
  4389. struct plane_state *pstates,
  4390. struct sde_multirect_plane_states *multirect_plane)
  4391. {
  4392. struct sde_crtc *sde_crtc;
  4393. struct sde_crtc_state *cstate;
  4394. struct sde_kms *kms;
  4395. struct drm_plane *plane = NULL;
  4396. struct drm_display_mode *mode;
  4397. int rc = 0, cnt = 0;
  4398. kms = _sde_crtc_get_kms(crtc);
  4399. if (!kms || !kms->catalog) {
  4400. SDE_ERROR("invalid parameters\n");
  4401. return -EINVAL;
  4402. }
  4403. sde_crtc = to_sde_crtc(crtc);
  4404. cstate = to_sde_crtc_state(state);
  4405. mode = &state->adjusted_mode;
  4406. /* get plane state for all drm planes associated with crtc state */
  4407. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4408. plane, multirect_plane, &cnt);
  4409. if (rc)
  4410. return rc;
  4411. /* assign mixer stages based on sorted zpos property */
  4412. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4413. if (rc)
  4414. return rc;
  4415. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4416. if (rc)
  4417. return rc;
  4418. /*
  4419. * validate and set source split:
  4420. * use pstates sorted by stage to check planes on same stage
  4421. * we assume that all pipes are in source split so its valid to compare
  4422. * without taking into account left/right mixer placement
  4423. */
  4424. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4425. if (rc)
  4426. return rc;
  4427. return 0;
  4428. }
  4429. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4430. struct drm_crtc_state *crtc_state)
  4431. {
  4432. struct sde_kms *kms;
  4433. struct drm_plane *plane;
  4434. struct drm_plane_state *plane_state;
  4435. struct sde_plane_state *pstate;
  4436. int layout_split;
  4437. kms = _sde_crtc_get_kms(crtc);
  4438. if (!kms || !kms->catalog) {
  4439. SDE_ERROR("invalid parameters\n");
  4440. return -EINVAL;
  4441. }
  4442. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4443. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4444. return 0;
  4445. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4446. plane_state = drm_atomic_get_existing_plane_state(
  4447. crtc_state->state, plane);
  4448. if (!plane_state)
  4449. continue;
  4450. pstate = to_sde_plane_state(plane_state);
  4451. layout_split = crtc_state->mode.hdisplay >> 1;
  4452. if (plane_state->crtc_x >= layout_split) {
  4453. plane_state->crtc_x -= layout_split;
  4454. pstate->layout_offset = layout_split;
  4455. pstate->layout = SDE_LAYOUT_RIGHT;
  4456. } else {
  4457. pstate->layout_offset = -1;
  4458. pstate->layout = SDE_LAYOUT_LEFT;
  4459. }
  4460. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4461. DRMID(plane), plane_state->crtc_x,
  4462. pstate->layout);
  4463. /* check layout boundary */
  4464. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4465. plane_state->crtc_w, layout_split)) {
  4466. SDE_ERROR("invalid horizontal destination\n");
  4467. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4468. plane_state->crtc_x,
  4469. plane_state->crtc_w,
  4470. layout_split, pstate->layout);
  4471. return -E2BIG;
  4472. }
  4473. }
  4474. return 0;
  4475. }
  4476. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4477. struct drm_crtc_state *state)
  4478. {
  4479. struct drm_device *dev;
  4480. struct sde_crtc *sde_crtc;
  4481. struct plane_state *pstates = NULL;
  4482. struct sde_crtc_state *cstate;
  4483. struct drm_display_mode *mode;
  4484. int rc = 0;
  4485. struct sde_multirect_plane_states *multirect_plane = NULL;
  4486. struct drm_connector *conn;
  4487. struct drm_connector_list_iter conn_iter;
  4488. if (!crtc) {
  4489. SDE_ERROR("invalid crtc\n");
  4490. return -EINVAL;
  4491. }
  4492. dev = crtc->dev;
  4493. sde_crtc = to_sde_crtc(crtc);
  4494. cstate = to_sde_crtc_state(state);
  4495. if (!state->enable || !state->active) {
  4496. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4497. crtc->base.id, state->enable, state->active);
  4498. goto end;
  4499. }
  4500. pstates = kcalloc(SDE_PSTATES_MAX,
  4501. sizeof(struct plane_state), GFP_KERNEL);
  4502. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4503. sizeof(struct sde_multirect_plane_states),
  4504. GFP_KERNEL);
  4505. if (!pstates || !multirect_plane) {
  4506. rc = -ENOMEM;
  4507. goto end;
  4508. }
  4509. mode = &state->adjusted_mode;
  4510. SDE_DEBUG("%s: check", sde_crtc->name);
  4511. /* force a full mode set if active state changed */
  4512. if (state->active_changed)
  4513. state->mode_changed = true;
  4514. /* identify connectors attached to this crtc */
  4515. cstate->num_connectors = 0;
  4516. drm_connector_list_iter_begin(dev, &conn_iter);
  4517. drm_for_each_connector_iter(conn, &conn_iter)
  4518. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4519. && cstate->num_connectors < MAX_CONNECTORS) {
  4520. cstate->connectors[cstate->num_connectors++] = conn;
  4521. }
  4522. drm_connector_list_iter_end(&conn_iter);
  4523. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4524. if (rc) {
  4525. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4526. crtc->base.id, rc);
  4527. goto end;
  4528. }
  4529. rc = _sde_crtc_check_plane_layout(crtc, state);
  4530. if (rc) {
  4531. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4532. crtc->base.id, rc);
  4533. goto end;
  4534. }
  4535. _sde_crtc_setup_is_ppsplit(state);
  4536. _sde_crtc_setup_lm_bounds(crtc, state);
  4537. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4538. multirect_plane);
  4539. if (rc) {
  4540. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4541. goto end;
  4542. }
  4543. rc = sde_core_perf_crtc_check(crtc, state);
  4544. if (rc) {
  4545. SDE_ERROR("crtc%d failed performance check %d\n",
  4546. crtc->base.id, rc);
  4547. goto end;
  4548. }
  4549. rc = _sde_crtc_check_rois(crtc, state);
  4550. if (rc) {
  4551. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4552. goto end;
  4553. }
  4554. rc = sde_cp_crtc_check_properties(crtc, state);
  4555. if (rc) {
  4556. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4557. crtc->base.id, rc);
  4558. goto end;
  4559. }
  4560. end:
  4561. kfree(pstates);
  4562. kfree(multirect_plane);
  4563. return rc;
  4564. }
  4565. /**
  4566. * sde_crtc_get_num_datapath - get the number of layermixers active
  4567. * on primary connector
  4568. * @crtc: Pointer to DRM crtc object
  4569. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  4570. * @crtc_state: Pointer to DRM crtc state
  4571. */
  4572. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4573. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  4574. {
  4575. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4576. struct drm_connector *conn, *primary_conn = NULL;
  4577. struct sde_connector_state *sde_conn_state = NULL;
  4578. struct drm_connector_list_iter conn_iter;
  4579. int num_lm = 0;
  4580. if (!sde_crtc || !virtual_conn || !crtc_state) {
  4581. SDE_DEBUG("Invalid argument\n");
  4582. return 0;
  4583. }
  4584. /* return num_mixers used for primary when available in sde_crtc */
  4585. if (sde_crtc->num_mixers)
  4586. return sde_crtc->num_mixers;
  4587. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4588. drm_for_each_connector_iter(conn, &conn_iter) {
  4589. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  4590. && conn != virtual_conn) {
  4591. sde_conn_state = to_sde_connector_state(conn->state);
  4592. primary_conn = conn;
  4593. break;
  4594. }
  4595. }
  4596. drm_connector_list_iter_end(&conn_iter);
  4597. /* if primary sde_conn_state has mode info available, return num_lm from here */
  4598. if (sde_conn_state)
  4599. num_lm = sde_conn_state->mode_info.topology.num_lm;
  4600. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  4601. if (primary_conn && !num_lm) {
  4602. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  4603. &crtc_state->adjusted_mode);
  4604. if (num_lm < 0) {
  4605. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  4606. primary_conn->base.id, num_lm);
  4607. num_lm = 0;
  4608. }
  4609. }
  4610. return num_lm;
  4611. }
  4612. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4613. {
  4614. struct sde_crtc *sde_crtc;
  4615. int ret;
  4616. if (!crtc) {
  4617. SDE_ERROR("invalid crtc\n");
  4618. return -EINVAL;
  4619. }
  4620. sde_crtc = to_sde_crtc(crtc);
  4621. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4622. if (ret)
  4623. SDE_ERROR("%s vblank enable failed: %d\n",
  4624. sde_crtc->name, ret);
  4625. return 0;
  4626. }
  4627. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4628. {
  4629. struct drm_encoder *encoder;
  4630. struct sde_crtc *sde_crtc;
  4631. if (!crtc)
  4632. return 0;
  4633. sde_crtc = to_sde_crtc(crtc);
  4634. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4635. if (sde_encoder_in_clone_mode(encoder))
  4636. continue;
  4637. return sde_encoder_get_frame_count(encoder);
  4638. }
  4639. return 0;
  4640. }
  4641. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4642. ktime_t *tvblank, bool in_vblank_irq)
  4643. {
  4644. struct drm_encoder *encoder;
  4645. struct sde_crtc *sde_crtc;
  4646. if (!crtc)
  4647. return false;
  4648. sde_crtc = to_sde_crtc(crtc);
  4649. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4650. if (sde_encoder_in_clone_mode(encoder))
  4651. continue;
  4652. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4653. }
  4654. return false;
  4655. }
  4656. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4657. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4658. {
  4659. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4660. catalog->mdp[0].has_dest_scaler);
  4661. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4662. catalog->ds_count);
  4663. if (catalog->ds[0].top) {
  4664. sde_kms_info_add_keyint(info,
  4665. "max_dest_scaler_input_width",
  4666. catalog->ds[0].top->maxinputwidth);
  4667. sde_kms_info_add_keyint(info,
  4668. "max_dest_scaler_output_width",
  4669. catalog->ds[0].top->maxoutputwidth);
  4670. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4671. catalog->ds[0].top->maxupscale);
  4672. }
  4673. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4674. msm_property_install_volatile_range(
  4675. &sde_crtc->property_info, "dest_scaler",
  4676. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4677. msm_property_install_blob(&sde_crtc->property_info,
  4678. "ds_lut_ed", 0,
  4679. CRTC_PROP_DEST_SCALER_LUT_ED);
  4680. msm_property_install_blob(&sde_crtc->property_info,
  4681. "ds_lut_cir", 0,
  4682. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4683. msm_property_install_blob(&sde_crtc->property_info,
  4684. "ds_lut_sep", 0,
  4685. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4686. } else if (catalog->ds[0].features
  4687. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4688. msm_property_install_volatile_range(
  4689. &sde_crtc->property_info, "dest_scaler",
  4690. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4691. }
  4692. }
  4693. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4694. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4695. struct sde_kms_info *info)
  4696. {
  4697. msm_property_install_range(&sde_crtc->property_info,
  4698. "core_clk", 0x0, 0, U64_MAX,
  4699. sde_kms->perf.max_core_clk_rate,
  4700. CRTC_PROP_CORE_CLK);
  4701. msm_property_install_range(&sde_crtc->property_info,
  4702. "core_ab", 0x0, 0, U64_MAX,
  4703. catalog->perf.max_bw_high * 1000ULL,
  4704. CRTC_PROP_CORE_AB);
  4705. msm_property_install_range(&sde_crtc->property_info,
  4706. "core_ib", 0x0, 0, U64_MAX,
  4707. catalog->perf.max_bw_high * 1000ULL,
  4708. CRTC_PROP_CORE_IB);
  4709. msm_property_install_range(&sde_crtc->property_info,
  4710. "llcc_ab", 0x0, 0, U64_MAX,
  4711. catalog->perf.max_bw_high * 1000ULL,
  4712. CRTC_PROP_LLCC_AB);
  4713. msm_property_install_range(&sde_crtc->property_info,
  4714. "llcc_ib", 0x0, 0, U64_MAX,
  4715. catalog->perf.max_bw_high * 1000ULL,
  4716. CRTC_PROP_LLCC_IB);
  4717. msm_property_install_range(&sde_crtc->property_info,
  4718. "dram_ab", 0x0, 0, U64_MAX,
  4719. catalog->perf.max_bw_high * 1000ULL,
  4720. CRTC_PROP_DRAM_AB);
  4721. msm_property_install_range(&sde_crtc->property_info,
  4722. "dram_ib", 0x0, 0, U64_MAX,
  4723. catalog->perf.max_bw_high * 1000ULL,
  4724. CRTC_PROP_DRAM_IB);
  4725. msm_property_install_range(&sde_crtc->property_info,
  4726. "rot_prefill_bw", 0, 0, U64_MAX,
  4727. catalog->perf.max_bw_high * 1000ULL,
  4728. CRTC_PROP_ROT_PREFILL_BW);
  4729. msm_property_install_range(&sde_crtc->property_info,
  4730. "rot_clk", 0, 0, U64_MAX,
  4731. sde_kms->perf.max_core_clk_rate,
  4732. CRTC_PROP_ROT_CLK);
  4733. if (catalog->perf.max_bw_low)
  4734. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4735. catalog->perf.max_bw_low * 1000LL);
  4736. if (catalog->perf.max_bw_high)
  4737. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4738. catalog->perf.max_bw_high * 1000LL);
  4739. if (catalog->perf.min_core_ib)
  4740. sde_kms_info_add_keyint(info, "min_core_ib",
  4741. catalog->perf.min_core_ib * 1000LL);
  4742. if (catalog->perf.min_llcc_ib)
  4743. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4744. catalog->perf.min_llcc_ib * 1000LL);
  4745. if (catalog->perf.min_dram_ib)
  4746. sde_kms_info_add_keyint(info, "min_dram_ib",
  4747. catalog->perf.min_dram_ib * 1000LL);
  4748. if (sde_kms->perf.max_core_clk_rate)
  4749. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4750. sde_kms->perf.max_core_clk_rate);
  4751. }
  4752. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4753. struct sde_mdss_cfg *catalog)
  4754. {
  4755. sde_kms_info_reset(info);
  4756. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4757. sde_kms_info_add_keyint(info, "max_linewidth",
  4758. catalog->max_mixer_width);
  4759. sde_kms_info_add_keyint(info, "max_blendstages",
  4760. catalog->max_mixer_blendstages);
  4761. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4762. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4763. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4764. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4765. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4766. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4767. if (catalog->ubwc_version) {
  4768. sde_kms_info_add_keyint(info, "UBWC version",
  4769. catalog->ubwc_version);
  4770. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4771. catalog->macrotile_mode);
  4772. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4773. catalog->mdp[0].highest_bank_bit);
  4774. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4775. catalog->mdp[0].ubwc_swizzle);
  4776. }
  4777. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4778. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4779. else
  4780. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4781. if (sde_is_custom_client()) {
  4782. /* No support for SMART_DMA_V1 yet */
  4783. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4784. sde_kms_info_add_keystr(info,
  4785. "smart_dma_rev", "smart_dma_v2");
  4786. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4787. sde_kms_info_add_keystr(info,
  4788. "smart_dma_rev", "smart_dma_v2p5");
  4789. }
  4790. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4791. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4792. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4793. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  4794. catalog->skip_inline_rot_threshold);
  4795. if (catalog->allowed_dsc_reservation_switch)
  4796. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  4797. catalog->allowed_dsc_reservation_switch);
  4798. if (catalog->uidle_cfg.uidle_rev)
  4799. sde_kms_info_add_keyint(info, "has_uidle",
  4800. true);
  4801. sde_kms_info_add_keystr(info, "core_ib_ff",
  4802. catalog->perf.core_ib_ff);
  4803. sde_kms_info_add_keystr(info, "core_clk_ff",
  4804. catalog->perf.core_clk_ff);
  4805. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4806. catalog->perf.comp_ratio_rt);
  4807. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4808. catalog->perf.comp_ratio_nrt);
  4809. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4810. catalog->perf.dest_scale_prefill_lines);
  4811. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4812. catalog->perf.undersized_prefill_lines);
  4813. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4814. catalog->perf.macrotile_prefill_lines);
  4815. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4816. catalog->perf.yuv_nv12_prefill_lines);
  4817. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4818. catalog->perf.linear_prefill_lines);
  4819. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4820. catalog->perf.downscaling_prefill_lines);
  4821. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4822. catalog->perf.xtra_prefill_lines);
  4823. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4824. catalog->perf.amortizable_threshold);
  4825. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4826. catalog->perf.min_prefill_lines);
  4827. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4828. catalog->perf.num_mnoc_ports);
  4829. sde_kms_info_add_keyint(info, "axi_bus_width",
  4830. catalog->perf.axi_bus_width);
  4831. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4832. catalog->sui_supported_blendstage);
  4833. if (catalog->ubwc_bw_calc_version)
  4834. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4835. catalog->ubwc_bw_calc_version);
  4836. }
  4837. /**
  4838. * sde_crtc_install_properties - install all drm properties for crtc
  4839. * @crtc: Pointer to drm crtc structure
  4840. */
  4841. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4842. struct sde_mdss_cfg *catalog)
  4843. {
  4844. struct sde_crtc *sde_crtc;
  4845. struct sde_kms_info *info;
  4846. struct sde_kms *sde_kms;
  4847. static const struct drm_prop_enum_list e_secure_level[] = {
  4848. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4849. {SDE_DRM_SEC_ONLY, "sec_only"},
  4850. };
  4851. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4852. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4853. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4854. };
  4855. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  4856. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4857. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4858. };
  4859. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4860. {IDLE_PC_NONE, "idle_pc_none"},
  4861. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4862. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4863. };
  4864. static const struct drm_prop_enum_list e_cache_state[] = {
  4865. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4866. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4867. };
  4868. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4869. {VM_REQ_NONE, "vm_req_none"},
  4870. {VM_REQ_RELEASE, "vm_req_release"},
  4871. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4872. };
  4873. SDE_DEBUG("\n");
  4874. if (!crtc || !catalog) {
  4875. SDE_ERROR("invalid crtc or catalog\n");
  4876. return;
  4877. }
  4878. sde_crtc = to_sde_crtc(crtc);
  4879. sde_kms = _sde_crtc_get_kms(crtc);
  4880. if (!sde_kms) {
  4881. SDE_ERROR("invalid argument\n");
  4882. return;
  4883. }
  4884. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4885. if (!info) {
  4886. SDE_ERROR("failed to allocate info memory\n");
  4887. return;
  4888. }
  4889. sde_crtc_setup_capabilities_blob(info, catalog);
  4890. msm_property_install_range(&sde_crtc->property_info,
  4891. "input_fence_timeout", 0x0, 0,
  4892. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4893. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4894. msm_property_install_volatile_range(&sde_crtc->property_info,
  4895. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4896. msm_property_install_range(&sde_crtc->property_info,
  4897. "output_fence_offset", 0x0, 0, 1, 0,
  4898. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4899. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4900. msm_property_install_range(&sde_crtc->property_info,
  4901. "idle_time", 0, 0, U64_MAX, 0,
  4902. CRTC_PROP_IDLE_TIMEOUT);
  4903. if (catalog->has_trusted_vm_support) {
  4904. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4905. msm_property_install_enum(&sde_crtc->property_info,
  4906. "vm_request_state", 0x0, 0, e_vm_req_state,
  4907. ARRAY_SIZE(e_vm_req_state), init_idx,
  4908. CRTC_PROP_VM_REQ_STATE);
  4909. }
  4910. if (catalog->has_idle_pc)
  4911. msm_property_install_enum(&sde_crtc->property_info,
  4912. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4913. ARRAY_SIZE(e_idle_pc_state), 0,
  4914. CRTC_PROP_IDLE_PC_STATE);
  4915. if (catalog->has_dedicated_cwb_support)
  4916. msm_property_install_enum(&sde_crtc->property_info,
  4917. "capture_mode", 0, 0, e_dcwb_data_points,
  4918. ARRAY_SIZE(e_dcwb_data_points), 0,
  4919. CRTC_PROP_CAPTURE_OUTPUT);
  4920. else if (catalog->has_cwb_support)
  4921. msm_property_install_enum(&sde_crtc->property_info,
  4922. "capture_mode", 0, 0, e_cwb_data_points,
  4923. ARRAY_SIZE(e_cwb_data_points), 0,
  4924. CRTC_PROP_CAPTURE_OUTPUT);
  4925. msm_property_install_volatile_range(&sde_crtc->property_info,
  4926. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4927. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4928. 0x0, 0, e_secure_level,
  4929. ARRAY_SIZE(e_secure_level), 0,
  4930. CRTC_PROP_SECURITY_LEVEL);
  4931. if (catalog->syscache_supported)
  4932. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4933. 0x0, 0, e_cache_state,
  4934. ARRAY_SIZE(e_cache_state), 0,
  4935. CRTC_PROP_CACHE_STATE);
  4936. if (catalog->has_dim_layer) {
  4937. msm_property_install_volatile_range(&sde_crtc->property_info,
  4938. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4939. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4940. SDE_MAX_DIM_LAYERS);
  4941. }
  4942. if (catalog->mdp[0].has_dest_scaler)
  4943. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4944. info);
  4945. if (catalog->dspp_count) {
  4946. sde_kms_info_add_keyint(info, "dspp_count",
  4947. catalog->dspp_count);
  4948. if (catalog->rc_count) {
  4949. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  4950. sde_kms_info_add_keyint(info, "rc_mem_size",
  4951. catalog->dspp[0].sblk->rc.mem_total_size);
  4952. }
  4953. if (catalog->demura_count)
  4954. sde_kms_info_add_keyint(info, "demura_count",
  4955. catalog->demura_count);
  4956. }
  4957. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  4958. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4959. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4960. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4961. catalog->has_base_layer);
  4962. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4963. info->data, SDE_KMS_INFO_DATALEN(info),
  4964. CRTC_PROP_INFO);
  4965. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  4966. if (catalog->has_ubwc_stats)
  4967. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  4968. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  4969. kfree(info);
  4970. }
  4971. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4972. const struct drm_crtc_state *state, uint64_t *val)
  4973. {
  4974. struct sde_crtc *sde_crtc;
  4975. struct sde_crtc_state *cstate;
  4976. uint32_t offset;
  4977. bool is_vid = false;
  4978. struct drm_encoder *encoder;
  4979. sde_crtc = to_sde_crtc(crtc);
  4980. cstate = to_sde_crtc_state(state);
  4981. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4982. if (sde_encoder_check_curr_mode(encoder,
  4983. MSM_DISPLAY_VIDEO_MODE))
  4984. is_vid = true;
  4985. if (is_vid)
  4986. break;
  4987. }
  4988. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4989. /*
  4990. * Increment trigger offset for vidoe mode alone as its release fence
  4991. * can be triggered only after the next frame-update. For cmd mode &
  4992. * virtual displays the release fence for the current frame can be
  4993. * triggered right after PP_DONE/WB_DONE interrupt
  4994. */
  4995. if (is_vid)
  4996. offset++;
  4997. /*
  4998. * Hwcomposer now queries the fences using the commit list in atomic
  4999. * commit ioctl. The offset should be set to next timeline
  5000. * which will be incremented during the prepare commit phase
  5001. */
  5002. offset++;
  5003. return sde_fence_create(sde_crtc->output_fence, val, offset);
  5004. }
  5005. /**
  5006. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5007. * @crtc: Pointer to drm crtc structure
  5008. * @state: Pointer to drm crtc state structure
  5009. * @property: Pointer to targeted drm property
  5010. * @val: Updated property value
  5011. * @Returns: Zero on success
  5012. */
  5013. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5014. struct drm_crtc_state *state,
  5015. struct drm_property *property,
  5016. uint64_t val)
  5017. {
  5018. struct sde_crtc *sde_crtc;
  5019. struct sde_crtc_state *cstate;
  5020. int idx, ret;
  5021. uint64_t fence_user_fd;
  5022. uint64_t __user prev_user_fd;
  5023. if (!crtc || !state || !property) {
  5024. SDE_ERROR("invalid argument(s)\n");
  5025. return -EINVAL;
  5026. }
  5027. sde_crtc = to_sde_crtc(crtc);
  5028. cstate = to_sde_crtc_state(state);
  5029. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5030. /* check with cp property system first */
  5031. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5032. if (ret != -ENOENT)
  5033. goto exit;
  5034. /* if not handled by cp, check msm_property system */
  5035. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5036. &cstate->property_state, property, val);
  5037. if (ret)
  5038. goto exit;
  5039. idx = msm_property_index(&sde_crtc->property_info, property);
  5040. switch (idx) {
  5041. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5042. _sde_crtc_set_input_fence_timeout(cstate);
  5043. break;
  5044. case CRTC_PROP_DIM_LAYER_V1:
  5045. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5046. (void __user *)(uintptr_t)val);
  5047. break;
  5048. case CRTC_PROP_ROI_V1:
  5049. ret = _sde_crtc_set_roi_v1(state,
  5050. (void __user *)(uintptr_t)val);
  5051. break;
  5052. case CRTC_PROP_DEST_SCALER:
  5053. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5054. (void __user *)(uintptr_t)val);
  5055. break;
  5056. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5057. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5058. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5059. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5060. break;
  5061. case CRTC_PROP_CORE_CLK:
  5062. case CRTC_PROP_CORE_AB:
  5063. case CRTC_PROP_CORE_IB:
  5064. cstate->bw_control = true;
  5065. break;
  5066. case CRTC_PROP_LLCC_AB:
  5067. case CRTC_PROP_LLCC_IB:
  5068. case CRTC_PROP_DRAM_AB:
  5069. case CRTC_PROP_DRAM_IB:
  5070. cstate->bw_control = true;
  5071. cstate->bw_split_vote = true;
  5072. break;
  5073. case CRTC_PROP_OUTPUT_FENCE:
  5074. if (!val)
  5075. goto exit;
  5076. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5077. sizeof(uint64_t));
  5078. if (ret) {
  5079. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5080. ret = -EFAULT;
  5081. goto exit;
  5082. }
  5083. /*
  5084. * client is expected to reset the property to -1 before
  5085. * requesting for the release fence
  5086. */
  5087. if (prev_user_fd == -1) {
  5088. ret = _sde_crtc_get_output_fence(crtc, state,
  5089. &fence_user_fd);
  5090. if (ret) {
  5091. SDE_ERROR("fence create failed rc:%d\n", ret);
  5092. goto exit;
  5093. }
  5094. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5095. &fence_user_fd, sizeof(uint64_t));
  5096. if (ret) {
  5097. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5098. put_unused_fd(fence_user_fd);
  5099. ret = -EFAULT;
  5100. goto exit;
  5101. }
  5102. }
  5103. break;
  5104. case CRTC_PROP_NOISE_LAYER_V1:
  5105. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5106. (void __user *)(uintptr_t)val);
  5107. break;
  5108. case CRTC_PROP_FRAME_DATA_BUF:
  5109. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5110. break;
  5111. default:
  5112. /* nothing to do */
  5113. break;
  5114. }
  5115. exit:
  5116. if (ret) {
  5117. if (ret != -EPERM)
  5118. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5119. crtc->name, DRMID(property),
  5120. property->name, ret);
  5121. else
  5122. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5123. crtc->name, DRMID(property),
  5124. property->name, ret);
  5125. } else {
  5126. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5127. property->base.id, val);
  5128. }
  5129. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5130. return ret;
  5131. }
  5132. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5133. {
  5134. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5135. struct drm_encoder *encoder;
  5136. u32 min_transfer_time = 0, updated_fps = 0;
  5137. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5138. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5139. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5140. }
  5141. if (min_transfer_time) {
  5142. /* get fps by doing 1000 ms / transfer_time */
  5143. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5144. /* get line time by doing 1000ns / (fps * vactive) */
  5145. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5146. updated_fps * crtc->mode.vdisplay);
  5147. } else {
  5148. /* get line time by doing 1000ns / (fps * vtotal) */
  5149. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5150. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5151. }
  5152. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5153. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5154. }
  5155. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5156. {
  5157. struct drm_plane *plane;
  5158. struct drm_plane_state *state;
  5159. struct sde_plane_state *pstate;
  5160. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5161. state = plane->state;
  5162. if (!state)
  5163. continue;
  5164. pstate = to_sde_plane_state(state);
  5165. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5166. }
  5167. sde_crtc_update_line_time(crtc);
  5168. }
  5169. /**
  5170. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5171. * @crtc: Pointer to drm crtc structure
  5172. * @state: Pointer to drm crtc state structure
  5173. * @property: Pointer to targeted drm property
  5174. * @val: Pointer to variable for receiving property value
  5175. * @Returns: Zero on success
  5176. */
  5177. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5178. const struct drm_crtc_state *state,
  5179. struct drm_property *property,
  5180. uint64_t *val)
  5181. {
  5182. struct sde_crtc *sde_crtc;
  5183. struct sde_crtc_state *cstate;
  5184. int ret = -EINVAL, i;
  5185. if (!crtc || !state) {
  5186. SDE_ERROR("invalid argument(s)\n");
  5187. goto end;
  5188. }
  5189. sde_crtc = to_sde_crtc(crtc);
  5190. cstate = to_sde_crtc_state(state);
  5191. i = msm_property_index(&sde_crtc->property_info, property);
  5192. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5193. *val = ~0;
  5194. ret = 0;
  5195. } else {
  5196. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5197. &cstate->property_state, property, val);
  5198. if (ret)
  5199. ret = sde_cp_crtc_get_property(crtc, property, val);
  5200. }
  5201. if (ret)
  5202. DRM_ERROR("get property failed\n");
  5203. end:
  5204. return ret;
  5205. }
  5206. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5207. struct drm_crtc_state *crtc_state)
  5208. {
  5209. struct sde_crtc *sde_crtc;
  5210. struct sde_crtc_state *cstate;
  5211. struct drm_property *drm_prop;
  5212. enum msm_mdp_crtc_property prop_idx;
  5213. if (!crtc || !crtc_state) {
  5214. SDE_ERROR("invalid params\n");
  5215. return -EINVAL;
  5216. }
  5217. sde_crtc = to_sde_crtc(crtc);
  5218. cstate = to_sde_crtc_state(crtc_state);
  5219. sde_cp_crtc_clear(crtc);
  5220. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5221. uint64_t val = cstate->property_values[prop_idx].value;
  5222. uint64_t def;
  5223. int ret;
  5224. drm_prop = msm_property_index_to_drm_property(
  5225. &sde_crtc->property_info, prop_idx);
  5226. if (!drm_prop) {
  5227. /* not all props will be installed, based on caps */
  5228. SDE_DEBUG("%s: invalid property index %d\n",
  5229. sde_crtc->name, prop_idx);
  5230. continue;
  5231. }
  5232. def = msm_property_get_default(&sde_crtc->property_info,
  5233. prop_idx);
  5234. if (val == def)
  5235. continue;
  5236. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5237. sde_crtc->name, drm_prop->name, prop_idx, val,
  5238. def);
  5239. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5240. def);
  5241. if (ret) {
  5242. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5243. sde_crtc->name, prop_idx, ret);
  5244. continue;
  5245. }
  5246. }
  5247. /* disable clk and bw control until clk & bw properties are set */
  5248. cstate->bw_control = false;
  5249. cstate->bw_split_vote = false;
  5250. return 0;
  5251. }
  5252. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5253. {
  5254. struct sde_crtc *sde_crtc;
  5255. struct sde_crtc_mixer *m;
  5256. int i;
  5257. if (!crtc) {
  5258. SDE_ERROR("invalid argument\n");
  5259. return;
  5260. }
  5261. sde_crtc = to_sde_crtc(crtc);
  5262. sde_crtc->misr_enable_sui = enable;
  5263. sde_crtc->misr_frame_count = frame_count;
  5264. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5265. m = &sde_crtc->mixers[i];
  5266. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5267. continue;
  5268. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5269. }
  5270. }
  5271. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5272. struct sde_crtc_misr_info *crtc_misr_info)
  5273. {
  5274. struct sde_crtc *sde_crtc;
  5275. struct sde_kms *sde_kms;
  5276. if (!crtc_misr_info) {
  5277. SDE_ERROR("invalid misr info\n");
  5278. return;
  5279. }
  5280. crtc_misr_info->misr_enable = false;
  5281. crtc_misr_info->misr_frame_count = 0;
  5282. if (!crtc) {
  5283. SDE_ERROR("invalid crtc\n");
  5284. return;
  5285. }
  5286. sde_kms = _sde_crtc_get_kms(crtc);
  5287. if (!sde_kms) {
  5288. SDE_ERROR("invalid sde_kms\n");
  5289. return;
  5290. }
  5291. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5292. return;
  5293. sde_crtc = to_sde_crtc(crtc);
  5294. crtc_misr_info->misr_enable =
  5295. sde_crtc->misr_enable_debugfs ? true : false;
  5296. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5297. }
  5298. #ifdef CONFIG_DEBUG_FS
  5299. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5300. {
  5301. struct sde_crtc *sde_crtc;
  5302. struct sde_plane_state *pstate = NULL;
  5303. struct sde_crtc_mixer *m;
  5304. struct drm_crtc *crtc;
  5305. struct drm_plane *plane;
  5306. struct drm_display_mode *mode;
  5307. struct drm_framebuffer *fb;
  5308. struct drm_plane_state *state;
  5309. struct sde_crtc_state *cstate;
  5310. int i, out_width, out_height;
  5311. if (!s || !s->private)
  5312. return -EINVAL;
  5313. sde_crtc = s->private;
  5314. crtc = &sde_crtc->base;
  5315. cstate = to_sde_crtc_state(crtc->state);
  5316. mutex_lock(&sde_crtc->crtc_lock);
  5317. mode = &crtc->state->adjusted_mode;
  5318. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  5319. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  5320. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  5321. mode->hdisplay, mode->vdisplay);
  5322. seq_puts(s, "\n");
  5323. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5324. m = &sde_crtc->mixers[i];
  5325. if (!m->hw_lm)
  5326. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5327. else if (!m->hw_ctl)
  5328. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5329. else
  5330. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5331. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5332. out_width, out_height);
  5333. }
  5334. seq_puts(s, "\n");
  5335. for (i = 0; i < cstate->num_dim_layers; i++) {
  5336. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5337. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5338. i, dim_layer->stage, dim_layer->flags);
  5339. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5340. dim_layer->rect.x, dim_layer->rect.y,
  5341. dim_layer->rect.w, dim_layer->rect.h);
  5342. seq_printf(s,
  5343. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5344. dim_layer->color_fill.color_0,
  5345. dim_layer->color_fill.color_1,
  5346. dim_layer->color_fill.color_2,
  5347. dim_layer->color_fill.color_3);
  5348. seq_puts(s, "\n");
  5349. }
  5350. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5351. pstate = to_sde_plane_state(plane->state);
  5352. state = plane->state;
  5353. if (!pstate || !state)
  5354. continue;
  5355. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5356. plane->base.id, pstate->stage, pstate->rotation);
  5357. if (plane->state->fb) {
  5358. fb = plane->state->fb;
  5359. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5360. fb->base.id, (char *) &fb->format->format,
  5361. fb->width, fb->height);
  5362. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5363. seq_printf(s, "cpp[%d]:%u ",
  5364. i, fb->format->cpp[i]);
  5365. seq_puts(s, "\n\t");
  5366. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5367. seq_puts(s, "\n");
  5368. seq_puts(s, "\t");
  5369. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5370. seq_printf(s, "pitches[%d]:%8u ", i,
  5371. fb->pitches[i]);
  5372. seq_puts(s, "\n");
  5373. seq_puts(s, "\t");
  5374. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5375. seq_printf(s, "offsets[%d]:%8u ", i,
  5376. fb->offsets[i]);
  5377. seq_puts(s, "\n");
  5378. }
  5379. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5380. state->src_x >> 16, state->src_y >> 16,
  5381. state->src_w >> 16, state->src_h >> 16);
  5382. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5383. state->crtc_x, state->crtc_y, state->crtc_w,
  5384. state->crtc_h);
  5385. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5386. pstate->multirect_mode, pstate->multirect_index);
  5387. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5388. pstate->excl_rect.x, pstate->excl_rect.y,
  5389. pstate->excl_rect.w, pstate->excl_rect.h);
  5390. seq_puts(s, "\n");
  5391. }
  5392. if (sde_crtc->vblank_cb_count) {
  5393. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5394. u32 diff_ms = ktime_to_ms(diff);
  5395. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5396. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5397. seq_printf(s,
  5398. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5399. fps, sde_crtc->vblank_cb_count,
  5400. ktime_to_ms(diff), sde_crtc->play_count);
  5401. /* reset time & count for next measurement */
  5402. sde_crtc->vblank_cb_count = 0;
  5403. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5404. }
  5405. mutex_unlock(&sde_crtc->crtc_lock);
  5406. return 0;
  5407. }
  5408. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5409. {
  5410. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5411. }
  5412. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5413. const char __user *user_buf, size_t count, loff_t *ppos)
  5414. {
  5415. struct drm_crtc *crtc;
  5416. struct sde_crtc *sde_crtc;
  5417. char buf[MISR_BUFF_SIZE + 1];
  5418. u32 frame_count, enable;
  5419. size_t buff_copy;
  5420. struct sde_kms *sde_kms;
  5421. if (!file || !file->private_data)
  5422. return -EINVAL;
  5423. sde_crtc = file->private_data;
  5424. crtc = &sde_crtc->base;
  5425. sde_kms = _sde_crtc_get_kms(crtc);
  5426. if (!sde_kms) {
  5427. SDE_ERROR("invalid sde_kms\n");
  5428. return -EINVAL;
  5429. }
  5430. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5431. if (copy_from_user(buf, user_buf, buff_copy)) {
  5432. SDE_ERROR("buffer copy failed\n");
  5433. return -EINVAL;
  5434. }
  5435. buf[buff_copy] = 0; /* end of string */
  5436. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5437. return -EINVAL;
  5438. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5439. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5440. DRMID(crtc));
  5441. return -EINVAL;
  5442. }
  5443. sde_crtc->misr_enable_debugfs = enable;
  5444. sde_crtc->misr_frame_count = frame_count;
  5445. sde_crtc->misr_reconfigure = true;
  5446. return count;
  5447. }
  5448. static ssize_t _sde_crtc_misr_read(struct file *file,
  5449. char __user *user_buff, size_t count, loff_t *ppos)
  5450. {
  5451. struct drm_crtc *crtc;
  5452. struct sde_crtc *sde_crtc;
  5453. struct sde_kms *sde_kms;
  5454. struct sde_crtc_mixer *m;
  5455. int i = 0, rc;
  5456. ssize_t len = 0;
  5457. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5458. if (*ppos)
  5459. return 0;
  5460. if (!file || !file->private_data)
  5461. return -EINVAL;
  5462. sde_crtc = file->private_data;
  5463. crtc = &sde_crtc->base;
  5464. sde_kms = _sde_crtc_get_kms(crtc);
  5465. if (!sde_kms)
  5466. return -EINVAL;
  5467. rc = pm_runtime_get_sync(crtc->dev->dev);
  5468. if (rc < 0)
  5469. return rc;
  5470. sde_vm_lock(sde_kms);
  5471. if (!sde_vm_owns_hw(sde_kms)) {
  5472. SDE_DEBUG("op not supported due to HW unavailability\n");
  5473. rc = -EOPNOTSUPP;
  5474. goto end;
  5475. }
  5476. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5477. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5478. rc = -EOPNOTSUPP;
  5479. goto end;
  5480. }
  5481. if (!sde_crtc->misr_enable_debugfs) {
  5482. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5483. "disabled\n");
  5484. goto buff_check;
  5485. }
  5486. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5487. u32 misr_value = 0;
  5488. m = &sde_crtc->mixers[i];
  5489. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5490. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  5491. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5492. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5493. }
  5494. continue;
  5495. }
  5496. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5497. if (rc) {
  5498. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5499. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  5500. continue;
  5501. } else {
  5502. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5503. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5504. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  5505. }
  5506. }
  5507. buff_check:
  5508. if (count <= len) {
  5509. len = 0;
  5510. goto end;
  5511. }
  5512. if (copy_to_user(user_buff, buf, len)) {
  5513. len = -EFAULT;
  5514. goto end;
  5515. }
  5516. *ppos += len; /* increase offset */
  5517. end:
  5518. sde_vm_unlock(sde_kms);
  5519. pm_runtime_put_sync(crtc->dev->dev);
  5520. return len;
  5521. }
  5522. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5523. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5524. { \
  5525. return single_open(file, __prefix ## _show, inode->i_private); \
  5526. } \
  5527. static const struct file_operations __prefix ## _fops = { \
  5528. .owner = THIS_MODULE, \
  5529. .open = __prefix ## _open, \
  5530. .release = single_release, \
  5531. .read = seq_read, \
  5532. .llseek = seq_lseek, \
  5533. }
  5534. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5535. {
  5536. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5537. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5538. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5539. int i;
  5540. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5541. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5542. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5543. crtc->state));
  5544. seq_printf(s, "core_clk_rate: %llu\n",
  5545. sde_crtc->cur_perf.core_clk_rate);
  5546. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5547. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5548. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5549. sde_power_handle_get_dbus_name(i),
  5550. sde_crtc->cur_perf.bw_ctl[i]);
  5551. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5552. sde_power_handle_get_dbus_name(i),
  5553. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5554. }
  5555. return 0;
  5556. }
  5557. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5558. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5559. {
  5560. struct drm_crtc *crtc;
  5561. struct drm_plane *plane;
  5562. struct drm_connector *conn;
  5563. struct drm_mode_object *drm_obj;
  5564. struct sde_crtc *sde_crtc;
  5565. struct sde_crtc_state *cstate;
  5566. struct sde_fence_context *ctx;
  5567. struct drm_connector_list_iter conn_iter;
  5568. struct drm_device *dev;
  5569. if (!s || !s->private)
  5570. return -EINVAL;
  5571. sde_crtc = s->private;
  5572. crtc = &sde_crtc->base;
  5573. dev = crtc->dev;
  5574. cstate = to_sde_crtc_state(crtc->state);
  5575. if (!sde_crtc->kickoff_in_progress)
  5576. goto skip_input_fence;
  5577. /* Dump input fence info */
  5578. seq_puts(s, "===Input fence===\n");
  5579. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5580. struct sde_plane_state *pstate;
  5581. struct dma_fence *fence;
  5582. pstate = to_sde_plane_state(plane->state);
  5583. if (!pstate)
  5584. continue;
  5585. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5586. pstate->stage);
  5587. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5588. if (pstate->input_fence) {
  5589. rcu_read_lock();
  5590. fence = dma_fence_get_rcu(pstate->input_fence);
  5591. rcu_read_unlock();
  5592. if (fence) {
  5593. sde_fence_list_dump(fence, &s);
  5594. dma_fence_put(fence);
  5595. }
  5596. }
  5597. }
  5598. skip_input_fence:
  5599. /* Dump release fence info */
  5600. seq_puts(s, "\n");
  5601. seq_puts(s, "===Release fence===\n");
  5602. ctx = sde_crtc->output_fence;
  5603. drm_obj = &crtc->base;
  5604. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5605. seq_puts(s, "\n");
  5606. /* Dump retire fence info */
  5607. seq_puts(s, "===Retire fence===\n");
  5608. drm_connector_list_iter_begin(dev, &conn_iter);
  5609. drm_for_each_connector_iter(conn, &conn_iter)
  5610. if (conn->state && conn->state->crtc == crtc &&
  5611. cstate->num_connectors < MAX_CONNECTORS) {
  5612. struct sde_connector *c_conn;
  5613. c_conn = to_sde_connector(conn);
  5614. ctx = c_conn->retire_fence;
  5615. drm_obj = &conn->base;
  5616. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5617. }
  5618. drm_connector_list_iter_end(&conn_iter);
  5619. seq_puts(s, "\n");
  5620. return 0;
  5621. }
  5622. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5623. {
  5624. return single_open(file, _sde_debugfs_fence_status_show,
  5625. inode->i_private);
  5626. }
  5627. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5628. {
  5629. struct sde_crtc *sde_crtc;
  5630. struct sde_kms *sde_kms;
  5631. static const struct file_operations debugfs_status_fops = {
  5632. .open = _sde_debugfs_status_open,
  5633. .read = seq_read,
  5634. .llseek = seq_lseek,
  5635. .release = single_release,
  5636. };
  5637. static const struct file_operations debugfs_misr_fops = {
  5638. .open = simple_open,
  5639. .read = _sde_crtc_misr_read,
  5640. .write = _sde_crtc_misr_setup,
  5641. };
  5642. static const struct file_operations debugfs_fps_fops = {
  5643. .open = _sde_debugfs_fps_status,
  5644. .read = seq_read,
  5645. };
  5646. static const struct file_operations debugfs_fence_fops = {
  5647. .open = _sde_debugfs_fence_status,
  5648. .read = seq_read,
  5649. };
  5650. if (!crtc)
  5651. return -EINVAL;
  5652. sde_crtc = to_sde_crtc(crtc);
  5653. sde_kms = _sde_crtc_get_kms(crtc);
  5654. if (!sde_kms)
  5655. return -EINVAL;
  5656. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5657. crtc->dev->primary->debugfs_root);
  5658. if (!sde_crtc->debugfs_root)
  5659. return -ENOMEM;
  5660. /* don't error check these */
  5661. debugfs_create_file("status", 0400,
  5662. sde_crtc->debugfs_root,
  5663. sde_crtc, &debugfs_status_fops);
  5664. debugfs_create_file("state", 0400,
  5665. sde_crtc->debugfs_root,
  5666. &sde_crtc->base,
  5667. &sde_crtc_debugfs_state_fops);
  5668. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5669. sde_crtc, &debugfs_misr_fops);
  5670. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5671. sde_crtc, &debugfs_fps_fops);
  5672. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5673. sde_crtc, &debugfs_fence_fops);
  5674. return 0;
  5675. }
  5676. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5677. {
  5678. struct sde_crtc *sde_crtc;
  5679. if (!crtc)
  5680. return;
  5681. sde_crtc = to_sde_crtc(crtc);
  5682. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5683. }
  5684. #else
  5685. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5686. {
  5687. return 0;
  5688. }
  5689. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5690. {
  5691. }
  5692. #endif /* CONFIG_DEBUG_FS */
  5693. static void vblank_ctrl_worker(struct kthread_work *work)
  5694. {
  5695. struct vblank_work *cur_work = container_of(work,
  5696. struct vblank_work, work);
  5697. struct msm_drm_private *priv = cur_work->priv;
  5698. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5699. kfree(cur_work);
  5700. }
  5701. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5702. int crtc_id, bool enable)
  5703. {
  5704. struct vblank_work *cur_work;
  5705. struct drm_crtc *crtc;
  5706. struct kthread_worker *worker;
  5707. if (!priv || crtc_id >= priv->num_crtcs)
  5708. return -EINVAL;
  5709. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5710. if (!cur_work)
  5711. return -ENOMEM;
  5712. crtc = priv->crtcs[crtc_id];
  5713. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5714. cur_work->crtc_id = crtc_id;
  5715. cur_work->enable = enable;
  5716. cur_work->priv = priv;
  5717. worker = &priv->event_thread[crtc_id].worker;
  5718. kthread_queue_work(worker, &cur_work->work);
  5719. return 0;
  5720. }
  5721. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5722. {
  5723. struct drm_device *dev = crtc->dev;
  5724. unsigned int pipe = crtc->index;
  5725. struct msm_drm_private *priv = dev->dev_private;
  5726. struct msm_kms *kms = priv->kms;
  5727. if (!kms)
  5728. return -ENXIO;
  5729. DBG("dev=%pK, crtc=%u", dev, pipe);
  5730. return vblank_ctrl_queue_work(priv, pipe, true);
  5731. }
  5732. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5733. {
  5734. struct drm_device *dev = crtc->dev;
  5735. unsigned int pipe = crtc->index;
  5736. struct msm_drm_private *priv = dev->dev_private;
  5737. struct msm_kms *kms = priv->kms;
  5738. if (!kms)
  5739. return;
  5740. DBG("dev=%pK, crtc=%u", dev, pipe);
  5741. vblank_ctrl_queue_work(priv, pipe, false);
  5742. }
  5743. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5744. {
  5745. return _sde_crtc_init_debugfs(crtc);
  5746. }
  5747. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5748. {
  5749. _sde_crtc_destroy_debugfs(crtc);
  5750. }
  5751. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5752. .set_config = drm_atomic_helper_set_config,
  5753. .destroy = sde_crtc_destroy,
  5754. .enable_vblank = sde_crtc_enable_vblank,
  5755. .disable_vblank = sde_crtc_disable_vblank,
  5756. .page_flip = drm_atomic_helper_page_flip,
  5757. .atomic_set_property = sde_crtc_atomic_set_property,
  5758. .atomic_get_property = sde_crtc_atomic_get_property,
  5759. .reset = sde_crtc_reset,
  5760. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5761. .atomic_destroy_state = sde_crtc_destroy_state,
  5762. .late_register = sde_crtc_late_register,
  5763. .early_unregister = sde_crtc_early_unregister,
  5764. };
  5765. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  5766. .set_config = drm_atomic_helper_set_config,
  5767. .destroy = sde_crtc_destroy,
  5768. .enable_vblank = sde_crtc_enable_vblank,
  5769. .disable_vblank = sde_crtc_disable_vblank,
  5770. .page_flip = drm_atomic_helper_page_flip,
  5771. .atomic_set_property = sde_crtc_atomic_set_property,
  5772. .atomic_get_property = sde_crtc_atomic_get_property,
  5773. .reset = sde_crtc_reset,
  5774. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5775. .atomic_destroy_state = sde_crtc_destroy_state,
  5776. .late_register = sde_crtc_late_register,
  5777. .early_unregister = sde_crtc_early_unregister,
  5778. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  5779. .get_vblank_counter = sde_crtc_get_vblank_counter,
  5780. };
  5781. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5782. .mode_fixup = sde_crtc_mode_fixup,
  5783. .disable = sde_crtc_disable,
  5784. .atomic_enable = sde_crtc_enable,
  5785. .atomic_check = sde_crtc_atomic_check,
  5786. .atomic_begin = sde_crtc_atomic_begin,
  5787. .atomic_flush = sde_crtc_atomic_flush,
  5788. };
  5789. static void _sde_crtc_event_cb(struct kthread_work *work)
  5790. {
  5791. struct sde_crtc_event *event;
  5792. struct sde_crtc *sde_crtc;
  5793. unsigned long irq_flags;
  5794. if (!work) {
  5795. SDE_ERROR("invalid work item\n");
  5796. return;
  5797. }
  5798. event = container_of(work, struct sde_crtc_event, kt_work);
  5799. /* set sde_crtc to NULL for static work structures */
  5800. sde_crtc = event->sde_crtc;
  5801. if (!sde_crtc)
  5802. return;
  5803. if (event->cb_func)
  5804. event->cb_func(&sde_crtc->base, event->usr);
  5805. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5806. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5807. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5808. }
  5809. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5810. void (*func)(struct drm_crtc *crtc, void *usr),
  5811. void *usr, bool color_processing_event)
  5812. {
  5813. unsigned long irq_flags;
  5814. struct sde_crtc *sde_crtc;
  5815. struct msm_drm_private *priv;
  5816. struct sde_crtc_event *event = NULL;
  5817. u32 crtc_id;
  5818. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5819. SDE_ERROR("invalid parameters\n");
  5820. return -EINVAL;
  5821. }
  5822. sde_crtc = to_sde_crtc(crtc);
  5823. priv = crtc->dev->dev_private;
  5824. crtc_id = drm_crtc_index(crtc);
  5825. /*
  5826. * Obtain an event struct from the private cache. This event
  5827. * queue may be called from ISR contexts, so use a private
  5828. * cache to avoid calling any memory allocation functions.
  5829. */
  5830. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5831. if (!list_empty(&sde_crtc->event_free_list)) {
  5832. event = list_first_entry(&sde_crtc->event_free_list,
  5833. struct sde_crtc_event, list);
  5834. list_del_init(&event->list);
  5835. }
  5836. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5837. if (!event)
  5838. return -ENOMEM;
  5839. /* populate event node */
  5840. event->sde_crtc = sde_crtc;
  5841. event->cb_func = func;
  5842. event->usr = usr;
  5843. /* queue new event request */
  5844. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5845. if (color_processing_event)
  5846. kthread_queue_work(&priv->pp_event_worker,
  5847. &event->kt_work);
  5848. else
  5849. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5850. &event->kt_work);
  5851. return 0;
  5852. }
  5853. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5854. {
  5855. int i, rc = 0;
  5856. if (!sde_crtc) {
  5857. SDE_ERROR("invalid crtc\n");
  5858. return -EINVAL;
  5859. }
  5860. spin_lock_init(&sde_crtc->event_lock);
  5861. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5862. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5863. list_add_tail(&sde_crtc->event_cache[i].list,
  5864. &sde_crtc->event_free_list);
  5865. return rc;
  5866. }
  5867. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5868. enum sde_crtc_cache_state state,
  5869. bool is_vidmode)
  5870. {
  5871. struct drm_plane *plane;
  5872. struct sde_crtc *sde_crtc;
  5873. struct sde_kms *sde_kms;
  5874. if (!crtc || !crtc->dev)
  5875. return;
  5876. sde_kms = _sde_crtc_get_kms(crtc);
  5877. if (!sde_kms || !sde_kms->catalog) {
  5878. SDE_ERROR("invalid params\n");
  5879. return;
  5880. }
  5881. if (!sde_kms->catalog->syscache_supported) {
  5882. SDE_DEBUG("syscache not supported\n");
  5883. return;
  5884. }
  5885. sde_crtc = to_sde_crtc(crtc);
  5886. if (sde_crtc->cache_state == state)
  5887. return;
  5888. switch (state) {
  5889. case CACHE_STATE_NORMAL:
  5890. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5891. && !is_vidmode)
  5892. return;
  5893. kthread_cancel_delayed_work_sync(
  5894. &sde_crtc->static_cache_read_work);
  5895. break;
  5896. case CACHE_STATE_PRE_CACHE:
  5897. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5898. return;
  5899. break;
  5900. case CACHE_STATE_FRAME_WRITE:
  5901. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5902. return;
  5903. break;
  5904. case CACHE_STATE_FRAME_READ:
  5905. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5906. return;
  5907. break;
  5908. case CACHE_STATE_DISABLED:
  5909. break;
  5910. default:
  5911. return;
  5912. }
  5913. sde_crtc->cache_state = state;
  5914. drm_atomic_crtc_for_each_plane(plane, crtc)
  5915. sde_plane_static_img_control(plane, state);
  5916. }
  5917. /*
  5918. * __sde_crtc_static_cache_read_work - transition to cache read
  5919. */
  5920. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5921. {
  5922. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5923. static_cache_read_work.work);
  5924. struct drm_crtc *crtc = &sde_crtc->base;
  5925. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5926. struct drm_encoder *enc, *drm_enc = NULL;
  5927. struct drm_plane *plane;
  5928. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5929. return;
  5930. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5931. drm_enc = enc;
  5932. if (sde_encoder_in_clone_mode(drm_enc))
  5933. return;
  5934. }
  5935. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5936. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5937. !ctl);
  5938. return;
  5939. }
  5940. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5941. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5942. /* flush only the sys-cache enabled SSPPs */
  5943. if (ctl->ops.clear_pending_flush)
  5944. ctl->ops.clear_pending_flush(ctl);
  5945. drm_atomic_crtc_for_each_plane(plane, crtc)
  5946. sde_plane_ctl_flush(plane, ctl, true);
  5947. /* kickoff encoder and wait for VBLANK */
  5948. sde_encoder_kickoff(drm_enc, false);
  5949. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5950. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5951. }
  5952. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5953. {
  5954. struct drm_device *dev;
  5955. struct msm_drm_private *priv;
  5956. struct msm_drm_thread *disp_thread;
  5957. struct sde_crtc *sde_crtc;
  5958. struct sde_crtc_state *cstate;
  5959. u32 msecs_fps = 0;
  5960. if (!crtc)
  5961. return;
  5962. dev = crtc->dev;
  5963. sde_crtc = to_sde_crtc(crtc);
  5964. cstate = to_sde_crtc_state(crtc->state);
  5965. if (!dev || !dev->dev_private || !sde_crtc)
  5966. return;
  5967. priv = dev->dev_private;
  5968. disp_thread = &priv->disp_thread[crtc->index];
  5969. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5970. return;
  5971. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5972. /* Kickoff transition to read state after next vblank */
  5973. kthread_queue_delayed_work(&disp_thread->worker,
  5974. &sde_crtc->static_cache_read_work,
  5975. msecs_to_jiffies(msecs_fps));
  5976. }
  5977. /*
  5978. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5979. */
  5980. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5981. {
  5982. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5983. idle_notify_work.work);
  5984. struct drm_crtc *crtc;
  5985. int ret = 0;
  5986. if (!sde_crtc) {
  5987. SDE_ERROR("invalid sde crtc\n");
  5988. } else {
  5989. crtc = &sde_crtc->base;
  5990. sde_crtc_event_notify(crtc, DRM_EVENT_IDLE_NOTIFY, sizeof(u32), ret);
  5991. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5992. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5993. }
  5994. }
  5995. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  5996. {
  5997. struct sde_crtc *sde_crtc;
  5998. struct sde_crtc_state *cstate;
  5999. bool idle_status;
  6000. bool cache_status;
  6001. if (!crtc || !crtc->state)
  6002. return;
  6003. sde_crtc = to_sde_crtc(crtc);
  6004. cstate = to_sde_crtc_state(crtc->state);
  6005. idle_status = kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  6006. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6007. SDE_EVT32(DRMID(crtc), idle_status, cache_status);
  6008. }
  6009. /* initialize crtc */
  6010. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6011. {
  6012. struct drm_crtc *crtc = NULL;
  6013. struct sde_crtc *sde_crtc = NULL;
  6014. struct msm_drm_private *priv = NULL;
  6015. struct sde_kms *kms = NULL;
  6016. const struct drm_crtc_funcs *crtc_funcs;
  6017. int i, rc;
  6018. priv = dev->dev_private;
  6019. kms = to_sde_kms(priv->kms);
  6020. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6021. if (!sde_crtc)
  6022. return ERR_PTR(-ENOMEM);
  6023. crtc = &sde_crtc->base;
  6024. crtc->dev = dev;
  6025. mutex_init(&sde_crtc->crtc_lock);
  6026. spin_lock_init(&sde_crtc->spin_lock);
  6027. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6028. atomic_set(&sde_crtc->frame_pending, 0);
  6029. sde_crtc->enabled = false;
  6030. sde_crtc->kickoff_in_progress = false;
  6031. /* Below parameters are for fps calculation for sysfs node */
  6032. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6033. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6034. sizeof(ktime_t), GFP_KERNEL);
  6035. if (!sde_crtc->fps_info.time_buf)
  6036. SDE_ERROR("invalid buffer\n");
  6037. else
  6038. memset(sde_crtc->fps_info.time_buf, 0,
  6039. sizeof(*(sde_crtc->fps_info.time_buf)));
  6040. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6041. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6042. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6043. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6044. list_add(&sde_crtc->frame_events[i].list,
  6045. &sde_crtc->frame_event_list);
  6046. kthread_init_work(&sde_crtc->frame_events[i].work,
  6047. sde_crtc_frame_event_work);
  6048. }
  6049. crtc_funcs = kms->catalog->has_precise_vsync_ts ? &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6050. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6051. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6052. /* save user friendly CRTC name for later */
  6053. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6054. /* initialize event handling */
  6055. rc = _sde_crtc_init_events(sde_crtc);
  6056. if (rc) {
  6057. drm_crtc_cleanup(crtc);
  6058. kfree(sde_crtc);
  6059. return ERR_PTR(rc);
  6060. }
  6061. /* initialize output fence support */
  6062. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6063. if (IS_ERR(sde_crtc->output_fence)) {
  6064. rc = PTR_ERR(sde_crtc->output_fence);
  6065. SDE_ERROR("failed to init fence, %d\n", rc);
  6066. drm_crtc_cleanup(crtc);
  6067. kfree(sde_crtc);
  6068. return ERR_PTR(rc);
  6069. }
  6070. /* create CRTC properties */
  6071. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6072. priv->crtc_property, sde_crtc->property_data,
  6073. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6074. sizeof(struct sde_crtc_state));
  6075. sde_crtc_install_properties(crtc, kms->catalog);
  6076. /* Install color processing properties */
  6077. sde_cp_crtc_init(crtc);
  6078. sde_cp_crtc_install_properties(crtc);
  6079. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6080. sde_crtc->cur_perf.llcc_active[i] = false;
  6081. sde_crtc->new_perf.llcc_active[i] = false;
  6082. }
  6083. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  6084. __sde_crtc_idle_notify_work);
  6085. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6086. __sde_crtc_static_cache_read_work);
  6087. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  6088. return crtc;
  6089. }
  6090. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6091. {
  6092. struct sde_crtc *sde_crtc;
  6093. int rc = 0;
  6094. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6095. SDE_ERROR("invalid input param(s)\n");
  6096. rc = -EINVAL;
  6097. goto end;
  6098. }
  6099. sde_crtc = to_sde_crtc(crtc);
  6100. sde_crtc->sysfs_dev = device_create_with_groups(
  6101. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6102. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6103. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6104. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6105. PTR_ERR(sde_crtc->sysfs_dev));
  6106. if (!sde_crtc->sysfs_dev)
  6107. rc = -EINVAL;
  6108. else
  6109. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6110. goto end;
  6111. }
  6112. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6113. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6114. if (!sde_crtc->vsync_event_sf)
  6115. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6116. crtc->base.id);
  6117. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6118. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6119. if (!sde_crtc->retire_frame_event_sf)
  6120. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6121. crtc->base.id);
  6122. end:
  6123. return rc;
  6124. }
  6125. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6126. struct drm_crtc *crtc_drm, u32 event)
  6127. {
  6128. struct sde_crtc *crtc = NULL;
  6129. struct sde_crtc_irq_info *node;
  6130. unsigned long flags;
  6131. bool found = false;
  6132. int ret, i = 0;
  6133. bool add_event = false;
  6134. crtc = to_sde_crtc(crtc_drm);
  6135. spin_lock_irqsave(&crtc->spin_lock, flags);
  6136. list_for_each_entry(node, &crtc->user_event_list, list) {
  6137. if (node->event == event) {
  6138. found = true;
  6139. break;
  6140. }
  6141. }
  6142. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6143. /* event already enabled */
  6144. if (found)
  6145. return 0;
  6146. node = NULL;
  6147. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6148. if (custom_events[i].event == event &&
  6149. custom_events[i].func) {
  6150. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6151. if (!node)
  6152. return -ENOMEM;
  6153. INIT_LIST_HEAD(&node->list);
  6154. INIT_LIST_HEAD(&node->irq.list);
  6155. node->func = custom_events[i].func;
  6156. node->event = event;
  6157. node->state = IRQ_NOINIT;
  6158. spin_lock_init(&node->state_lock);
  6159. break;
  6160. }
  6161. }
  6162. if (!node) {
  6163. SDE_ERROR("unsupported event %x\n", event);
  6164. return -EINVAL;
  6165. }
  6166. ret = 0;
  6167. if (crtc_drm->enabled) {
  6168. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6169. if (ret < 0) {
  6170. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6171. kfree(node);
  6172. return ret;
  6173. }
  6174. INIT_LIST_HEAD(&node->irq.list);
  6175. mutex_lock(&crtc->crtc_lock);
  6176. ret = node->func(crtc_drm, true, &node->irq);
  6177. if (!ret) {
  6178. spin_lock_irqsave(&crtc->spin_lock, flags);
  6179. list_add_tail(&node->list, &crtc->user_event_list);
  6180. add_event = true;
  6181. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6182. }
  6183. mutex_unlock(&crtc->crtc_lock);
  6184. pm_runtime_put_sync(crtc_drm->dev->dev);
  6185. }
  6186. if (add_event)
  6187. return 0;
  6188. if (!ret) {
  6189. spin_lock_irqsave(&crtc->spin_lock, flags);
  6190. list_add_tail(&node->list, &crtc->user_event_list);
  6191. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6192. } else {
  6193. kfree(node);
  6194. }
  6195. return ret;
  6196. }
  6197. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6198. struct drm_crtc *crtc_drm, u32 event)
  6199. {
  6200. struct sde_crtc *crtc = NULL;
  6201. struct sde_crtc_irq_info *node = NULL;
  6202. unsigned long flags;
  6203. bool found = false;
  6204. int ret;
  6205. crtc = to_sde_crtc(crtc_drm);
  6206. spin_lock_irqsave(&crtc->spin_lock, flags);
  6207. list_for_each_entry(node, &crtc->user_event_list, list) {
  6208. if (node->event == event) {
  6209. list_del_init(&node->list);
  6210. found = true;
  6211. break;
  6212. }
  6213. }
  6214. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6215. /* event already disabled */
  6216. if (!found)
  6217. return 0;
  6218. /**
  6219. * crtc is disabled interrupts are cleared remove from the list,
  6220. * no need to disable/de-register.
  6221. */
  6222. if (!crtc_drm->enabled) {
  6223. kfree(node);
  6224. return 0;
  6225. }
  6226. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6227. if (ret < 0) {
  6228. SDE_ERROR("failed to enable power resource %d\n", ret);
  6229. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6230. kfree(node);
  6231. return ret;
  6232. }
  6233. ret = node->func(crtc_drm, false, &node->irq);
  6234. if (ret) {
  6235. spin_lock_irqsave(&crtc->spin_lock, flags);
  6236. list_add_tail(&node->list, &crtc->user_event_list);
  6237. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6238. } else {
  6239. kfree(node);
  6240. }
  6241. pm_runtime_put_sync(crtc_drm->dev->dev);
  6242. return ret;
  6243. }
  6244. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6245. struct drm_crtc *crtc_drm, u32 event, bool en)
  6246. {
  6247. struct sde_crtc *crtc = NULL;
  6248. int ret;
  6249. crtc = to_sde_crtc(crtc_drm);
  6250. if (!crtc || !kms || !kms->dev) {
  6251. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6252. kms, ((kms) ? (kms->dev) : NULL));
  6253. return -EINVAL;
  6254. }
  6255. if (en)
  6256. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6257. else
  6258. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6259. return ret;
  6260. }
  6261. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6262. bool en, struct sde_irq_callback *irq)
  6263. {
  6264. return 0;
  6265. }
  6266. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6267. struct sde_irq_callback *noirq)
  6268. {
  6269. /*
  6270. * IRQ object noirq is not being used here since there is
  6271. * no crtc irq from pm event.
  6272. */
  6273. return 0;
  6274. }
  6275. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6276. bool en, struct sde_irq_callback *irq)
  6277. {
  6278. return 0;
  6279. }
  6280. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6281. bool en, struct sde_irq_callback *irq)
  6282. {
  6283. return 0;
  6284. }
  6285. /**
  6286. * sde_crtc_update_cont_splash_settings - update mixer settings
  6287. * and initial clk during device bootup for cont_splash use case
  6288. * @crtc: Pointer to drm crtc structure
  6289. */
  6290. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6291. {
  6292. struct sde_kms *kms = NULL;
  6293. struct msm_drm_private *priv;
  6294. struct sde_crtc *sde_crtc;
  6295. u64 rate;
  6296. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6297. SDE_ERROR("invalid crtc\n");
  6298. return;
  6299. }
  6300. priv = crtc->dev->dev_private;
  6301. kms = to_sde_kms(priv->kms);
  6302. if (!kms || !kms->catalog) {
  6303. SDE_ERROR("invalid parameters\n");
  6304. return;
  6305. }
  6306. _sde_crtc_setup_mixers(crtc);
  6307. sde_cp_crtc_refresh_status_properties(crtc);
  6308. crtc->enabled = true;
  6309. /* update core clk value for initial state with cont-splash */
  6310. sde_crtc = to_sde_crtc(crtc);
  6311. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6312. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6313. rate : kms->perf.max_core_clk_rate;
  6314. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6315. }
  6316. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6317. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6318. {
  6319. struct sde_lm_cfg *lm;
  6320. char feature_name[256];
  6321. u32 version;
  6322. if (!catalog->mixer_count)
  6323. return;
  6324. lm = &catalog->mixer[0];
  6325. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6326. return;
  6327. version = lm->sblk->nlayer.version >> 16;
  6328. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6329. switch (version) {
  6330. case 1:
  6331. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6332. msm_property_install_volatile_range(&sde_crtc->property_info,
  6333. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6334. break;
  6335. default:
  6336. SDE_ERROR("unsupported noise layer version %d\n", version);
  6337. break;
  6338. }
  6339. }
  6340. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6341. struct sde_crtc_state *cstate,
  6342. void __user *usr_ptr)
  6343. {
  6344. int ret;
  6345. if (!sde_crtc || !cstate) {
  6346. SDE_ERROR("invalid sde_crtc/state\n");
  6347. return -EINVAL;
  6348. }
  6349. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6350. if (!usr_ptr) {
  6351. SDE_DEBUG("noise layer removed\n");
  6352. cstate->noise_layer_en = false;
  6353. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6354. return 0;
  6355. }
  6356. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6357. sizeof(cstate->layer_cfg));
  6358. if (ret) {
  6359. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6360. return -EFAULT;
  6361. }
  6362. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6363. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6364. !cstate->layer_cfg.attn_factor ||
  6365. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6366. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6367. !cstate->layer_cfg.alpha_noise ||
  6368. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6369. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6370. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6371. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6372. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6373. return -EINVAL;
  6374. }
  6375. cstate->noise_layer_en = true;
  6376. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6377. return 0;
  6378. }
  6379. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6380. struct drm_crtc_state *state)
  6381. {
  6382. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6383. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6384. struct sde_hw_mixer *lm;
  6385. int i;
  6386. struct sde_hw_noise_layer_cfg cfg;
  6387. struct sde_kms *kms;
  6388. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6389. return;
  6390. kms = _sde_crtc_get_kms(crtc);
  6391. if (!kms || !kms->catalog) {
  6392. SDE_ERROR("Invalid kms\n");
  6393. return;
  6394. }
  6395. cfg.flags = cstate->layer_cfg.flags;
  6396. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6397. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6398. cfg.strength = cstate->layer_cfg.strength;
  6399. if (!kms->catalog->has_base_layer) {
  6400. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  6401. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  6402. } else {
  6403. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  6404. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  6405. }
  6406. for (i = 0; i < scrtc->num_mixers; i++) {
  6407. lm = scrtc->mixers[i].hw_lm;
  6408. if (!lm->ops.setup_noise_layer)
  6409. break;
  6410. if (!cstate->noise_layer_en)
  6411. lm->ops.setup_noise_layer(lm, NULL);
  6412. else
  6413. lm->ops.setup_noise_layer(lm, &cfg);
  6414. }
  6415. if (!cstate->noise_layer_en)
  6416. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6417. }
  6418. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6419. {
  6420. sde_cp_disable_features(crtc);
  6421. }