tx-macro.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "bolero-cdc.h"
  18. #include "bolero-cdc-registers.h"
  19. #include "bolero-clk-rsc.h"
  20. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  21. #define TX_MACRO_MAX_OFFSET 0x1000
  22. #define NUM_DECIMATORS 8
  23. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  24. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  25. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  26. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  27. SNDRV_PCM_FMTBIT_S24_LE |\
  28. SNDRV_PCM_FMTBIT_S24_3LE)
  29. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  30. #define CF_MIN_3DB_4HZ 0x0
  31. #define CF_MIN_3DB_75HZ 0x1
  32. #define CF_MIN_3DB_150HZ 0x2
  33. #define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  34. #define TX_MACRO_MCLK_FREQ 9600000
  35. #define TX_MACRO_TX_PATH_OFFSET 0x80
  36. #define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  37. #define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
  38. #define TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  39. #define TX_MACRO_TX_UNMUTE_DELAY_MS 40
  40. static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
  41. module_param(tx_unmute_delay, int, 0664);
  42. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  43. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  44. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  45. struct snd_pcm_hw_params *params,
  46. struct snd_soc_dai *dai);
  47. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  48. unsigned int *tx_num, unsigned int *tx_slot,
  49. unsigned int *rx_num, unsigned int *rx_slot);
  50. #define TX_MACRO_SWR_STRING_LEN 80
  51. #define TX_MACRO_CHILD_DEVICES_MAX 3
  52. /* Hold instance to soundwire platform device */
  53. struct tx_macro_swr_ctrl_data {
  54. struct platform_device *tx_swr_pdev;
  55. };
  56. struct tx_macro_swr_ctrl_platform_data {
  57. void *handle; /* holds codec private data */
  58. int (*read)(void *handle, int reg);
  59. int (*write)(void *handle, int reg, int val);
  60. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  61. int (*clk)(void *handle, bool enable);
  62. int (*core_vote)(void *handle, bool enable);
  63. int (*handle_irq)(void *handle,
  64. irqreturn_t (*swrm_irq_handler)(int irq,
  65. void *data),
  66. void *swrm_handle,
  67. int action);
  68. };
  69. enum {
  70. TX_MACRO_AIF_INVALID = 0,
  71. TX_MACRO_AIF1_CAP,
  72. TX_MACRO_AIF2_CAP,
  73. TX_MACRO_AIF3_CAP,
  74. TX_MACRO_MAX_DAIS
  75. };
  76. enum {
  77. TX_MACRO_DEC0,
  78. TX_MACRO_DEC1,
  79. TX_MACRO_DEC2,
  80. TX_MACRO_DEC3,
  81. TX_MACRO_DEC4,
  82. TX_MACRO_DEC5,
  83. TX_MACRO_DEC6,
  84. TX_MACRO_DEC7,
  85. TX_MACRO_DEC_MAX,
  86. };
  87. enum {
  88. TX_MACRO_CLK_DIV_2,
  89. TX_MACRO_CLK_DIV_3,
  90. TX_MACRO_CLK_DIV_4,
  91. TX_MACRO_CLK_DIV_6,
  92. TX_MACRO_CLK_DIV_8,
  93. TX_MACRO_CLK_DIV_16,
  94. };
  95. enum {
  96. MSM_DMIC,
  97. SWR_MIC,
  98. ANC_FB_TUNE1
  99. };
  100. enum {
  101. TX_MCLK,
  102. VA_MCLK,
  103. };
  104. struct tx_macro_reg_mask_val {
  105. u16 reg;
  106. u8 mask;
  107. u8 val;
  108. };
  109. struct tx_mute_work {
  110. struct tx_macro_priv *tx_priv;
  111. u32 decimator;
  112. struct delayed_work dwork;
  113. };
  114. struct hpf_work {
  115. struct tx_macro_priv *tx_priv;
  116. u8 decimator;
  117. u8 hpf_cut_off_freq;
  118. struct delayed_work dwork;
  119. };
  120. struct tx_macro_priv {
  121. struct device *dev;
  122. bool dec_active[NUM_DECIMATORS];
  123. int tx_mclk_users;
  124. int swr_clk_users;
  125. bool dapm_mclk_enable;
  126. bool reset_swr;
  127. struct mutex mclk_lock;
  128. struct mutex swr_clk_lock;
  129. struct snd_soc_component *component;
  130. struct device_node *tx_swr_gpio_p;
  131. struct tx_macro_swr_ctrl_data *swr_ctrl_data;
  132. struct tx_macro_swr_ctrl_platform_data swr_plat_data;
  133. struct work_struct tx_macro_add_child_devices_work;
  134. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  135. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  136. s32 dmic_0_1_clk_cnt;
  137. s32 dmic_2_3_clk_cnt;
  138. s32 dmic_4_5_clk_cnt;
  139. s32 dmic_6_7_clk_cnt;
  140. u16 dmic_clk_div;
  141. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  142. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  143. char __iomem *tx_io_base;
  144. struct platform_device *pdev_child_devices
  145. [TX_MACRO_CHILD_DEVICES_MAX];
  146. int child_count;
  147. int tx_swr_clk_cnt;
  148. int va_swr_clk_cnt;
  149. int va_clk_status;
  150. int tx_clk_status;
  151. bool bcs_enable;
  152. int dec_mode[NUM_DECIMATORS];
  153. bool bcs_clk_en;
  154. bool hs_slow_insert_complete;
  155. };
  156. static bool tx_macro_get_data(struct snd_soc_component *component,
  157. struct device **tx_dev,
  158. struct tx_macro_priv **tx_priv,
  159. const char *func_name)
  160. {
  161. *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  162. if (!(*tx_dev)) {
  163. dev_err(component->dev,
  164. "%s: null device for macro!\n", func_name);
  165. return false;
  166. }
  167. *tx_priv = dev_get_drvdata((*tx_dev));
  168. if (!(*tx_priv)) {
  169. dev_err(component->dev,
  170. "%s: priv is null for macro!\n", func_name);
  171. return false;
  172. }
  173. if (!(*tx_priv)->component) {
  174. dev_err(component->dev,
  175. "%s: tx_priv->component not initialized!\n", func_name);
  176. return false;
  177. }
  178. return true;
  179. }
  180. static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
  181. bool mclk_enable)
  182. {
  183. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  184. int ret = 0;
  185. if (regmap == NULL) {
  186. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  187. return -EINVAL;
  188. }
  189. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  190. __func__, mclk_enable, tx_priv->tx_mclk_users);
  191. mutex_lock(&tx_priv->mclk_lock);
  192. if (mclk_enable) {
  193. if (tx_priv->tx_mclk_users == 0) {
  194. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  195. TX_CORE_CLK,
  196. TX_CORE_CLK,
  197. true);
  198. if (ret < 0) {
  199. dev_err_ratelimited(tx_priv->dev,
  200. "%s: request clock enable failed\n",
  201. __func__);
  202. goto exit;
  203. }
  204. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  205. true);
  206. regcache_mark_dirty(regmap);
  207. regcache_sync_region(regmap,
  208. TX_START_OFFSET,
  209. TX_MAX_OFFSET);
  210. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  211. regmap_update_bits(regmap,
  212. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  213. regmap_update_bits(regmap,
  214. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  215. 0x01, 0x01);
  216. regmap_update_bits(regmap,
  217. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  218. 0x01, 0x01);
  219. }
  220. tx_priv->tx_mclk_users++;
  221. } else {
  222. if (tx_priv->tx_mclk_users <= 0) {
  223. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  224. __func__);
  225. tx_priv->tx_mclk_users = 0;
  226. goto exit;
  227. }
  228. tx_priv->tx_mclk_users--;
  229. if (tx_priv->tx_mclk_users == 0) {
  230. regmap_update_bits(regmap,
  231. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  232. 0x01, 0x00);
  233. regmap_update_bits(regmap,
  234. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  235. 0x01, 0x00);
  236. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  237. false);
  238. bolero_clk_rsc_request_clock(tx_priv->dev,
  239. TX_CORE_CLK,
  240. TX_CORE_CLK,
  241. false);
  242. }
  243. }
  244. exit:
  245. mutex_unlock(&tx_priv->mclk_lock);
  246. return ret;
  247. }
  248. static int tx_macro_va_swr_clk_event(struct snd_soc_dapm_widget *w,
  249. struct snd_kcontrol *kcontrol, int event)
  250. {
  251. struct device *tx_dev = NULL;
  252. struct tx_macro_priv *tx_priv = NULL;
  253. struct snd_soc_component *component =
  254. snd_soc_dapm_to_component(w->dapm);
  255. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  256. return -EINVAL;
  257. if (SND_SOC_DAPM_EVENT_ON(event))
  258. ++tx_priv->va_swr_clk_cnt;
  259. if (SND_SOC_DAPM_EVENT_OFF(event))
  260. --tx_priv->va_swr_clk_cnt;
  261. return 0;
  262. }
  263. static int tx_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  264. struct snd_kcontrol *kcontrol, int event)
  265. {
  266. struct device *tx_dev = NULL;
  267. struct tx_macro_priv *tx_priv = NULL;
  268. struct snd_soc_component *component =
  269. snd_soc_dapm_to_component(w->dapm);
  270. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  271. return -EINVAL;
  272. if (SND_SOC_DAPM_EVENT_ON(event))
  273. ++tx_priv->tx_swr_clk_cnt;
  274. if (SND_SOC_DAPM_EVENT_OFF(event))
  275. --tx_priv->tx_swr_clk_cnt;
  276. return 0;
  277. }
  278. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  279. struct snd_kcontrol *kcontrol, int event)
  280. {
  281. struct snd_soc_component *component =
  282. snd_soc_dapm_to_component(w->dapm);
  283. int ret = 0;
  284. struct device *tx_dev = NULL;
  285. struct tx_macro_priv *tx_priv = NULL;
  286. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  287. return -EINVAL;
  288. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  289. switch (event) {
  290. case SND_SOC_DAPM_PRE_PMU:
  291. ret = tx_macro_mclk_enable(tx_priv, 1);
  292. if (ret)
  293. tx_priv->dapm_mclk_enable = false;
  294. else
  295. tx_priv->dapm_mclk_enable = true;
  296. break;
  297. case SND_SOC_DAPM_POST_PMD:
  298. if (tx_priv->dapm_mclk_enable)
  299. ret = tx_macro_mclk_enable(tx_priv, 0);
  300. break;
  301. default:
  302. dev_err(tx_priv->dev,
  303. "%s: invalid DAPM event %d\n", __func__, event);
  304. ret = -EINVAL;
  305. }
  306. return ret;
  307. }
  308. static int tx_macro_event_handler(struct snd_soc_component *component,
  309. u16 event, u32 data)
  310. {
  311. struct device *tx_dev = NULL;
  312. struct tx_macro_priv *tx_priv = NULL;
  313. int ret = 0;
  314. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  315. return -EINVAL;
  316. switch (event) {
  317. case BOLERO_MACRO_EVT_SSR_DOWN:
  318. if (tx_priv->swr_ctrl_data) {
  319. swrm_wcd_notify(
  320. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  321. SWR_DEVICE_DOWN, NULL);
  322. swrm_wcd_notify(
  323. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  324. SWR_DEVICE_SSR_DOWN, NULL);
  325. }
  326. if ((!pm_runtime_enabled(tx_dev) ||
  327. !pm_runtime_suspended(tx_dev))) {
  328. ret = bolero_runtime_suspend(tx_dev);
  329. if (!ret) {
  330. pm_runtime_disable(tx_dev);
  331. pm_runtime_set_suspended(tx_dev);
  332. pm_runtime_enable(tx_dev);
  333. }
  334. }
  335. break;
  336. case BOLERO_MACRO_EVT_SSR_UP:
  337. /* reset swr after ssr/pdr */
  338. tx_priv->reset_swr = true;
  339. if (tx_priv->swr_ctrl_data)
  340. swrm_wcd_notify(
  341. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  342. SWR_DEVICE_SSR_UP, NULL);
  343. break;
  344. case BOLERO_MACRO_EVT_CLK_RESET:
  345. bolero_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  346. break;
  347. case BOLERO_MACRO_EVT_BCS_CLK_OFF:
  348. if (tx_priv->bcs_clk_en)
  349. snd_soc_component_update_bits(component,
  350. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, data << 6);
  351. if (data)
  352. tx_priv->hs_slow_insert_complete = true;
  353. else
  354. tx_priv->hs_slow_insert_complete = false;
  355. break;
  356. }
  357. return 0;
  358. }
  359. static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
  360. u32 data)
  361. {
  362. struct device *tx_dev = NULL;
  363. struct tx_macro_priv *tx_priv = NULL;
  364. u32 ipc_wakeup = data;
  365. int ret = 0;
  366. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  367. return -EINVAL;
  368. if (tx_priv->swr_ctrl_data)
  369. ret = swrm_wcd_notify(
  370. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  371. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  372. return ret;
  373. }
  374. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  375. {
  376. struct delayed_work *hpf_delayed_work = NULL;
  377. struct hpf_work *hpf_work = NULL;
  378. struct tx_macro_priv *tx_priv = NULL;
  379. struct snd_soc_component *component = NULL;
  380. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  381. u8 hpf_cut_off_freq = 0;
  382. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  383. hpf_delayed_work = to_delayed_work(work);
  384. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  385. tx_priv = hpf_work->tx_priv;
  386. component = tx_priv->component;
  387. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  388. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  389. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  390. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  391. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  392. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  393. __func__, hpf_work->decimator, hpf_cut_off_freq);
  394. adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  395. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  396. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  397. adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  398. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  399. adc_n = snd_soc_component_read32(component, adc_reg) &
  400. TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  401. if (adc_n >= BOLERO_ADC_MAX)
  402. goto tx_hpf_set;
  403. /* analog mic clear TX hold */
  404. bolero_clear_amic_tx_hold(component->dev, adc_n);
  405. }
  406. tx_hpf_set:
  407. snd_soc_component_update_bits(component,
  408. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  409. hpf_cut_off_freq << 5);
  410. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  411. /* Minimum 1 clk cycle delay is required as per HW spec */
  412. usleep_range(1000, 1010);
  413. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  414. }
  415. static void tx_macro_mute_update_callback(struct work_struct *work)
  416. {
  417. struct tx_mute_work *tx_mute_dwork = NULL;
  418. struct snd_soc_component *component = NULL;
  419. struct tx_macro_priv *tx_priv = NULL;
  420. struct delayed_work *delayed_work = NULL;
  421. u16 tx_vol_ctl_reg = 0;
  422. u8 decimator = 0;
  423. delayed_work = to_delayed_work(work);
  424. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  425. tx_priv = tx_mute_dwork->tx_priv;
  426. component = tx_priv->component;
  427. decimator = tx_mute_dwork->decimator;
  428. tx_vol_ctl_reg =
  429. BOLERO_CDC_TX0_TX_PATH_CTL +
  430. TX_MACRO_TX_PATH_OFFSET * decimator;
  431. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  432. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  433. __func__, decimator);
  434. }
  435. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  436. struct snd_ctl_elem_value *ucontrol)
  437. {
  438. struct snd_soc_dapm_widget *widget =
  439. snd_soc_dapm_kcontrol_widget(kcontrol);
  440. struct snd_soc_component *component =
  441. snd_soc_dapm_to_component(widget->dapm);
  442. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  443. unsigned int val = 0;
  444. u16 mic_sel_reg = 0;
  445. u16 dmic_clk_reg = 0;
  446. struct device *tx_dev = NULL;
  447. struct tx_macro_priv *tx_priv = NULL;
  448. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  449. return -EINVAL;
  450. val = ucontrol->value.enumerated.item[0];
  451. if (val > e->items - 1)
  452. return -EINVAL;
  453. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  454. widget->name, val);
  455. switch (e->reg) {
  456. case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  457. mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
  458. break;
  459. case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  460. mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
  461. break;
  462. case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  463. mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
  464. break;
  465. case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  466. mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
  467. break;
  468. case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  469. mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
  470. break;
  471. case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  472. mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
  473. break;
  474. case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  475. mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
  476. break;
  477. case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  478. mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
  479. break;
  480. default:
  481. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  482. __func__, e->reg);
  483. return -EINVAL;
  484. }
  485. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  486. if (val != 0) {
  487. if (val < 5) {
  488. snd_soc_component_update_bits(component,
  489. mic_sel_reg,
  490. 1 << 7, 0x0 << 7);
  491. } else {
  492. snd_soc_component_update_bits(component,
  493. mic_sel_reg,
  494. 1 << 7, 0x1 << 7);
  495. snd_soc_component_update_bits(component,
  496. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  497. 0x80, 0x00);
  498. dmic_clk_reg =
  499. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  500. ((val - 5)/2) * 4;
  501. snd_soc_component_update_bits(component,
  502. dmic_clk_reg,
  503. 0x0E, tx_priv->dmic_clk_div << 0x1);
  504. }
  505. }
  506. } else {
  507. /* DMIC selected */
  508. if (val != 0)
  509. snd_soc_component_update_bits(component, mic_sel_reg,
  510. 1 << 7, 1 << 7);
  511. }
  512. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  513. }
  514. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  515. struct snd_ctl_elem_value *ucontrol)
  516. {
  517. struct snd_soc_dapm_widget *widget =
  518. snd_soc_dapm_kcontrol_widget(kcontrol);
  519. struct snd_soc_component *component =
  520. snd_soc_dapm_to_component(widget->dapm);
  521. struct soc_multi_mixer_control *mixer =
  522. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  523. u32 dai_id = widget->shift;
  524. u32 dec_id = mixer->shift;
  525. struct device *tx_dev = NULL;
  526. struct tx_macro_priv *tx_priv = NULL;
  527. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  528. return -EINVAL;
  529. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  530. ucontrol->value.integer.value[0] = 1;
  531. else
  532. ucontrol->value.integer.value[0] = 0;
  533. return 0;
  534. }
  535. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  536. struct snd_ctl_elem_value *ucontrol)
  537. {
  538. struct snd_soc_dapm_widget *widget =
  539. snd_soc_dapm_kcontrol_widget(kcontrol);
  540. struct snd_soc_component *component =
  541. snd_soc_dapm_to_component(widget->dapm);
  542. struct snd_soc_dapm_update *update = NULL;
  543. struct soc_multi_mixer_control *mixer =
  544. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  545. u32 dai_id = widget->shift;
  546. u32 dec_id = mixer->shift;
  547. u32 enable = ucontrol->value.integer.value[0];
  548. struct device *tx_dev = NULL;
  549. struct tx_macro_priv *tx_priv = NULL;
  550. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  551. return -EINVAL;
  552. if (enable) {
  553. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  554. tx_priv->active_ch_cnt[dai_id]++;
  555. } else {
  556. tx_priv->active_ch_cnt[dai_id]--;
  557. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  558. }
  559. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  560. return 0;
  561. }
  562. static inline int tx_macro_path_get(const char *wname,
  563. unsigned int *path_num)
  564. {
  565. int ret = 0;
  566. char *widget_name = NULL;
  567. char *w_name = NULL;
  568. char *path_num_char = NULL;
  569. char *path_name = NULL;
  570. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  571. if (!widget_name)
  572. return -EINVAL;
  573. w_name = widget_name;
  574. path_name = strsep(&widget_name, " ");
  575. if (!path_name) {
  576. pr_err("%s: Invalid widget name = %s\n",
  577. __func__, widget_name);
  578. ret = -EINVAL;
  579. goto err;
  580. }
  581. path_num_char = strpbrk(path_name, "01234567");
  582. if (!path_num_char) {
  583. pr_err("%s: tx path index not found\n",
  584. __func__);
  585. ret = -EINVAL;
  586. goto err;
  587. }
  588. ret = kstrtouint(path_num_char, 10, path_num);
  589. if (ret < 0)
  590. pr_err("%s: Invalid tx path = %s\n",
  591. __func__, w_name);
  592. err:
  593. kfree(w_name);
  594. return ret;
  595. }
  596. static int tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  597. struct snd_ctl_elem_value *ucontrol)
  598. {
  599. struct snd_soc_component *component =
  600. snd_soc_kcontrol_component(kcontrol);
  601. struct tx_macro_priv *tx_priv = NULL;
  602. struct device *tx_dev = NULL;
  603. int ret = 0;
  604. int path = 0;
  605. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  606. return -EINVAL;
  607. ret = tx_macro_path_get(kcontrol->id.name, &path);
  608. if (ret)
  609. return ret;
  610. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  611. return 0;
  612. }
  613. static int tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  614. struct snd_ctl_elem_value *ucontrol)
  615. {
  616. struct snd_soc_component *component =
  617. snd_soc_kcontrol_component(kcontrol);
  618. struct tx_macro_priv *tx_priv = NULL;
  619. struct device *tx_dev = NULL;
  620. int value = ucontrol->value.integer.value[0];
  621. int ret = 0;
  622. int path = 0;
  623. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  624. return -EINVAL;
  625. ret = tx_macro_path_get(kcontrol->id.name, &path);
  626. if (ret)
  627. return ret;
  628. tx_priv->dec_mode[path] = value;
  629. return 0;
  630. }
  631. static int tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  632. struct snd_ctl_elem_value *ucontrol)
  633. {
  634. struct snd_soc_component *component =
  635. snd_soc_kcontrol_component(kcontrol);
  636. struct tx_macro_priv *tx_priv = NULL;
  637. struct device *tx_dev = NULL;
  638. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  639. return -EINVAL;
  640. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  641. return 0;
  642. }
  643. static int tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  644. struct snd_ctl_elem_value *ucontrol)
  645. {
  646. struct snd_soc_component *component =
  647. snd_soc_kcontrol_component(kcontrol);
  648. struct tx_macro_priv *tx_priv = NULL;
  649. struct device *tx_dev = NULL;
  650. int value = ucontrol->value.integer.value[0];
  651. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  652. return -EINVAL;
  653. tx_priv->bcs_enable = value;
  654. return 0;
  655. }
  656. static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  657. struct snd_kcontrol *kcontrol, int event)
  658. {
  659. struct snd_soc_component *component =
  660. snd_soc_dapm_to_component(w->dapm);
  661. u8 dmic_clk_en = 0x01;
  662. u16 dmic_clk_reg = 0;
  663. s32 *dmic_clk_cnt = NULL;
  664. unsigned int dmic = 0;
  665. int ret = 0;
  666. char *wname = NULL;
  667. struct device *tx_dev = NULL;
  668. struct tx_macro_priv *tx_priv = NULL;
  669. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  670. return -EINVAL;
  671. wname = strpbrk(w->name, "01234567");
  672. if (!wname) {
  673. dev_err(component->dev, "%s: widget not found\n", __func__);
  674. return -EINVAL;
  675. }
  676. ret = kstrtouint(wname, 10, &dmic);
  677. if (ret < 0) {
  678. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  679. __func__);
  680. return -EINVAL;
  681. }
  682. switch (dmic) {
  683. case 0:
  684. case 1:
  685. dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
  686. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  687. break;
  688. case 2:
  689. case 3:
  690. dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
  691. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  692. break;
  693. case 4:
  694. case 5:
  695. dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
  696. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  697. break;
  698. case 6:
  699. case 7:
  700. dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
  701. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  702. break;
  703. default:
  704. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  705. __func__);
  706. return -EINVAL;
  707. }
  708. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  709. __func__, event, dmic, *dmic_clk_cnt);
  710. switch (event) {
  711. case SND_SOC_DAPM_PRE_PMU:
  712. (*dmic_clk_cnt)++;
  713. if (*dmic_clk_cnt == 1) {
  714. snd_soc_component_update_bits(component,
  715. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  716. 0x80, 0x00);
  717. snd_soc_component_update_bits(component, dmic_clk_reg,
  718. 0x0E, tx_priv->dmic_clk_div << 0x1);
  719. snd_soc_component_update_bits(component, dmic_clk_reg,
  720. dmic_clk_en, dmic_clk_en);
  721. }
  722. break;
  723. case SND_SOC_DAPM_POST_PMD:
  724. (*dmic_clk_cnt)--;
  725. if (*dmic_clk_cnt == 0)
  726. snd_soc_component_update_bits(component, dmic_clk_reg,
  727. dmic_clk_en, 0);
  728. break;
  729. }
  730. return 0;
  731. }
  732. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  733. struct snd_kcontrol *kcontrol, int event)
  734. {
  735. struct snd_soc_component *component =
  736. snd_soc_dapm_to_component(w->dapm);
  737. unsigned int decimator = 0;
  738. u16 tx_vol_ctl_reg = 0;
  739. u16 dec_cfg_reg = 0;
  740. u16 hpf_gate_reg = 0;
  741. u16 tx_gain_ctl_reg = 0;
  742. u8 hpf_cut_off_freq = 0;
  743. struct device *tx_dev = NULL;
  744. struct tx_macro_priv *tx_priv = NULL;
  745. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  746. return -EINVAL;
  747. decimator = w->shift;
  748. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  749. w->name, decimator);
  750. tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  751. TX_MACRO_TX_PATH_OFFSET * decimator;
  752. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  753. TX_MACRO_TX_PATH_OFFSET * decimator;
  754. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  755. TX_MACRO_TX_PATH_OFFSET * decimator;
  756. tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
  757. TX_MACRO_TX_PATH_OFFSET * decimator;
  758. switch (event) {
  759. case SND_SOC_DAPM_PRE_PMU:
  760. snd_soc_component_update_bits(component,
  761. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  762. TX_MACRO_ADC_MODE_CFG0_SHIFT);
  763. /* Enable TX PGA Mute */
  764. snd_soc_component_update_bits(component,
  765. tx_vol_ctl_reg, 0x10, 0x10);
  766. break;
  767. case SND_SOC_DAPM_POST_PMU:
  768. snd_soc_component_update_bits(component,
  769. tx_vol_ctl_reg, 0x20, 0x20);
  770. snd_soc_component_update_bits(component,
  771. hpf_gate_reg, 0x01, 0x00);
  772. hpf_cut_off_freq = (
  773. snd_soc_component_read32(component, dec_cfg_reg) &
  774. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  775. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  776. hpf_cut_off_freq;
  777. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  778. snd_soc_component_update_bits(component, dec_cfg_reg,
  779. TX_HPF_CUT_OFF_FREQ_MASK,
  780. CF_MIN_3DB_150HZ << 5);
  781. /* schedule work queue to Remove Mute */
  782. schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
  783. msecs_to_jiffies(tx_unmute_delay));
  784. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  785. CF_MIN_3DB_150HZ) {
  786. schedule_delayed_work(
  787. &tx_priv->tx_hpf_work[decimator].dwork,
  788. msecs_to_jiffies(300));
  789. snd_soc_component_update_bits(component,
  790. hpf_gate_reg, 0x02, 0x02);
  791. /*
  792. * Minimum 1 clk cycle delay is required as per HW spec
  793. */
  794. usleep_range(1000, 1010);
  795. snd_soc_component_update_bits(component,
  796. hpf_gate_reg, 0x02, 0x00);
  797. }
  798. /* apply gain after decimator is enabled */
  799. snd_soc_component_write(component, tx_gain_ctl_reg,
  800. snd_soc_component_read32(component,
  801. tx_gain_ctl_reg));
  802. if (tx_priv->bcs_enable) {
  803. snd_soc_component_update_bits(component, dec_cfg_reg,
  804. 0x01, 0x01);
  805. tx_priv->bcs_clk_en = true;
  806. if (tx_priv->hs_slow_insert_complete)
  807. snd_soc_component_update_bits(component,
  808. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40,
  809. 0x40);
  810. }
  811. break;
  812. case SND_SOC_DAPM_PRE_PMD:
  813. hpf_cut_off_freq =
  814. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  815. snd_soc_component_update_bits(component,
  816. tx_vol_ctl_reg, 0x10, 0x10);
  817. if (cancel_delayed_work_sync(
  818. &tx_priv->tx_hpf_work[decimator].dwork)) {
  819. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  820. snd_soc_component_update_bits(
  821. component, dec_cfg_reg,
  822. TX_HPF_CUT_OFF_FREQ_MASK,
  823. hpf_cut_off_freq << 5);
  824. snd_soc_component_update_bits(component,
  825. hpf_gate_reg,
  826. 0x02, 0x02);
  827. /*
  828. * Minimum 1 clk cycle delay is required
  829. * as per HW spec
  830. */
  831. usleep_range(1000, 1010);
  832. snd_soc_component_update_bits(component,
  833. hpf_gate_reg,
  834. 0x02, 0x00);
  835. }
  836. }
  837. cancel_delayed_work_sync(
  838. &tx_priv->tx_mute_dwork[decimator].dwork);
  839. break;
  840. case SND_SOC_DAPM_POST_PMD:
  841. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  842. 0x20, 0x00);
  843. snd_soc_component_update_bits(component,
  844. dec_cfg_reg, 0x06, 0x00);
  845. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  846. 0x10, 0x00);
  847. if (tx_priv->bcs_enable) {
  848. snd_soc_component_update_bits(component, dec_cfg_reg,
  849. 0x01, 0x00);
  850. snd_soc_component_update_bits(component,
  851. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  852. tx_priv->bcs_clk_en = false;
  853. }
  854. break;
  855. }
  856. return 0;
  857. }
  858. static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  859. struct snd_kcontrol *kcontrol, int event)
  860. {
  861. return 0;
  862. }
  863. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  864. struct snd_pcm_hw_params *params,
  865. struct snd_soc_dai *dai)
  866. {
  867. int tx_fs_rate = -EINVAL;
  868. struct snd_soc_component *component = dai->component;
  869. u32 decimator = 0;
  870. u32 sample_rate = 0;
  871. u16 tx_fs_reg = 0;
  872. struct device *tx_dev = NULL;
  873. struct tx_macro_priv *tx_priv = NULL;
  874. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  875. return -EINVAL;
  876. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  877. dai->name, dai->id, params_rate(params),
  878. params_channels(params));
  879. sample_rate = params_rate(params);
  880. switch (sample_rate) {
  881. case 8000:
  882. tx_fs_rate = 0;
  883. break;
  884. case 16000:
  885. tx_fs_rate = 1;
  886. break;
  887. case 32000:
  888. tx_fs_rate = 3;
  889. break;
  890. case 48000:
  891. tx_fs_rate = 4;
  892. break;
  893. case 96000:
  894. tx_fs_rate = 5;
  895. break;
  896. case 192000:
  897. tx_fs_rate = 6;
  898. break;
  899. case 384000:
  900. tx_fs_rate = 7;
  901. break;
  902. default:
  903. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  904. __func__, params_rate(params));
  905. return -EINVAL;
  906. }
  907. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  908. TX_MACRO_DEC_MAX) {
  909. if (decimator >= 0) {
  910. tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  911. TX_MACRO_TX_PATH_OFFSET * decimator;
  912. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  913. __func__, decimator, sample_rate);
  914. snd_soc_component_update_bits(component, tx_fs_reg,
  915. 0x0F, tx_fs_rate);
  916. } else {
  917. dev_err(component->dev,
  918. "%s: ERROR: Invalid decimator: %d\n",
  919. __func__, decimator);
  920. return -EINVAL;
  921. }
  922. }
  923. return 0;
  924. }
  925. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  926. unsigned int *tx_num, unsigned int *tx_slot,
  927. unsigned int *rx_num, unsigned int *rx_slot)
  928. {
  929. struct snd_soc_component *component = dai->component;
  930. struct device *tx_dev = NULL;
  931. struct tx_macro_priv *tx_priv = NULL;
  932. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  933. return -EINVAL;
  934. switch (dai->id) {
  935. case TX_MACRO_AIF1_CAP:
  936. case TX_MACRO_AIF2_CAP:
  937. case TX_MACRO_AIF3_CAP:
  938. *tx_slot = tx_priv->active_ch_mask[dai->id];
  939. *tx_num = tx_priv->active_ch_cnt[dai->id];
  940. break;
  941. default:
  942. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  943. break;
  944. }
  945. return 0;
  946. }
  947. static struct snd_soc_dai_ops tx_macro_dai_ops = {
  948. .hw_params = tx_macro_hw_params,
  949. .get_channel_map = tx_macro_get_channel_map,
  950. };
  951. static struct snd_soc_dai_driver tx_macro_dai[] = {
  952. {
  953. .name = "tx_macro_tx1",
  954. .id = TX_MACRO_AIF1_CAP,
  955. .capture = {
  956. .stream_name = "TX_AIF1 Capture",
  957. .rates = TX_MACRO_RATES,
  958. .formats = TX_MACRO_FORMATS,
  959. .rate_max = 192000,
  960. .rate_min = 8000,
  961. .channels_min = 1,
  962. .channels_max = 8,
  963. },
  964. .ops = &tx_macro_dai_ops,
  965. },
  966. {
  967. .name = "tx_macro_tx2",
  968. .id = TX_MACRO_AIF2_CAP,
  969. .capture = {
  970. .stream_name = "TX_AIF2 Capture",
  971. .rates = TX_MACRO_RATES,
  972. .formats = TX_MACRO_FORMATS,
  973. .rate_max = 192000,
  974. .rate_min = 8000,
  975. .channels_min = 1,
  976. .channels_max = 8,
  977. },
  978. .ops = &tx_macro_dai_ops,
  979. },
  980. {
  981. .name = "tx_macro_tx3",
  982. .id = TX_MACRO_AIF3_CAP,
  983. .capture = {
  984. .stream_name = "TX_AIF3 Capture",
  985. .rates = TX_MACRO_RATES,
  986. .formats = TX_MACRO_FORMATS,
  987. .rate_max = 192000,
  988. .rate_min = 8000,
  989. .channels_min = 1,
  990. .channels_max = 8,
  991. },
  992. .ops = &tx_macro_dai_ops,
  993. },
  994. };
  995. #define STRING(name) #name
  996. #define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  997. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  998. static const struct snd_kcontrol_new name##_mux = \
  999. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1000. #define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1001. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1002. static const struct snd_kcontrol_new name##_mux = \
  1003. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1004. #define TX_MACRO_DAPM_MUX(name, shift, kctl) \
  1005. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1006. static const char * const adc_mux_text[] = {
  1007. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  1008. };
  1009. TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  1010. 0, adc_mux_text);
  1011. TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  1012. 0, adc_mux_text);
  1013. TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1014. 0, adc_mux_text);
  1015. TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1016. 0, adc_mux_text);
  1017. TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1018. 0, adc_mux_text);
  1019. TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1020. 0, adc_mux_text);
  1021. TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1022. 0, adc_mux_text);
  1023. TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1024. 0, adc_mux_text);
  1025. static const char * const dmic_mux_text[] = {
  1026. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1027. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1028. };
  1029. TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1030. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1031. tx_macro_put_dec_enum);
  1032. TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1033. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1034. tx_macro_put_dec_enum);
  1035. TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1036. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1037. tx_macro_put_dec_enum);
  1038. TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1039. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1040. tx_macro_put_dec_enum);
  1041. TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1042. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1043. tx_macro_put_dec_enum);
  1044. TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1045. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1046. tx_macro_put_dec_enum);
  1047. TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1048. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1049. tx_macro_put_dec_enum);
  1050. TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1051. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1052. tx_macro_put_dec_enum);
  1053. static const char * const smic_mux_text[] = {
  1054. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "SWR_DMIC0",
  1055. "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3", "SWR_DMIC4",
  1056. "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1057. };
  1058. TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1059. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1060. tx_macro_put_dec_enum);
  1061. TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1062. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1063. tx_macro_put_dec_enum);
  1064. TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1065. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1066. tx_macro_put_dec_enum);
  1067. TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1068. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1069. tx_macro_put_dec_enum);
  1070. TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1071. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1072. tx_macro_put_dec_enum);
  1073. TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1074. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1075. tx_macro_put_dec_enum);
  1076. TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1077. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1078. tx_macro_put_dec_enum);
  1079. TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1080. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1081. tx_macro_put_dec_enum);
  1082. static const char * const dec_mode_mux_text[] = {
  1083. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1084. };
  1085. static const struct soc_enum dec_mode_mux_enum =
  1086. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1087. dec_mode_mux_text);
  1088. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1089. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1090. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1091. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1092. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1093. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1094. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1095. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1096. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1097. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1098. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1099. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1100. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1101. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1102. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1103. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1104. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1105. };
  1106. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1107. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1108. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1109. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1110. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1111. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1112. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1113. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1114. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1115. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1116. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1117. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1118. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1119. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1120. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1121. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1122. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1123. };
  1124. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1125. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1126. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1127. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1128. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1129. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1130. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1131. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1132. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1133. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1134. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1135. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1136. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1137. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1138. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1139. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1140. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1141. };
  1142. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  1143. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1144. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  1145. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1146. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  1147. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1148. SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0),
  1149. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  1150. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1151. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  1152. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1153. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0,
  1154. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1155. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1156. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1157. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1158. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1159. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1160. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1161. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1162. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1163. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1164. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1165. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1166. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1167. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1168. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1169. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1170. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1171. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1172. tx_macro_enable_micbias,
  1173. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1174. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1175. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1176. SND_SOC_DAPM_POST_PMD),
  1177. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1178. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1179. SND_SOC_DAPM_POST_PMD),
  1180. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1181. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1182. SND_SOC_DAPM_POST_PMD),
  1183. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1184. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1185. SND_SOC_DAPM_POST_PMD),
  1186. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1187. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1188. SND_SOC_DAPM_POST_PMD),
  1189. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1190. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1191. SND_SOC_DAPM_POST_PMD),
  1192. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1193. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1194. SND_SOC_DAPM_POST_PMD),
  1195. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1196. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1197. SND_SOC_DAPM_POST_PMD),
  1198. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  1199. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  1200. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  1201. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  1202. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  1203. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  1204. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  1205. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  1206. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  1207. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  1208. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  1209. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  1210. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1211. TX_MACRO_DEC0, 0,
  1212. &tx_dec0_mux, tx_macro_enable_dec,
  1213. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1214. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1215. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1216. TX_MACRO_DEC1, 0,
  1217. &tx_dec1_mux, tx_macro_enable_dec,
  1218. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1219. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1220. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1221. TX_MACRO_DEC2, 0,
  1222. &tx_dec2_mux, tx_macro_enable_dec,
  1223. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1224. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1225. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1226. TX_MACRO_DEC3, 0,
  1227. &tx_dec3_mux, tx_macro_enable_dec,
  1228. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1229. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1230. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1231. TX_MACRO_DEC4, 0,
  1232. &tx_dec4_mux, tx_macro_enable_dec,
  1233. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1234. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1235. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1236. TX_MACRO_DEC5, 0,
  1237. &tx_dec5_mux, tx_macro_enable_dec,
  1238. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1239. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1240. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1241. TX_MACRO_DEC6, 0,
  1242. &tx_dec6_mux, tx_macro_enable_dec,
  1243. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1244. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1245. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1246. TX_MACRO_DEC7, 0,
  1247. &tx_dec7_mux, tx_macro_enable_dec,
  1248. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1249. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1250. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1251. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1252. SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1253. tx_macro_tx_swr_clk_event,
  1254. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1255. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1256. tx_macro_va_swr_clk_event,
  1257. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1258. };
  1259. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1260. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1261. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1262. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1263. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1264. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1265. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1266. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1267. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1268. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1269. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1270. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1271. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1272. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1273. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1274. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1275. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1276. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1277. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1278. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1279. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1280. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1281. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1282. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1283. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1284. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1285. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1286. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1287. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1288. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1289. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1290. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1291. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1292. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1293. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1294. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1295. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1296. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1297. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1298. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1299. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1300. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1301. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1302. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1303. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1304. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1305. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1306. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1307. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1308. {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
  1309. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  1310. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  1311. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  1312. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  1313. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  1314. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  1315. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  1316. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  1317. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  1318. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  1319. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  1320. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  1321. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1322. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1323. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1324. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1325. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1326. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1327. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1328. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1329. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1330. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1331. {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
  1332. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  1333. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  1334. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  1335. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  1336. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  1337. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  1338. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  1339. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  1340. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  1341. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  1342. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  1343. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  1344. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1345. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1346. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1347. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1348. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1349. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1350. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1351. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1352. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1353. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1354. {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
  1355. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  1356. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  1357. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  1358. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  1359. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  1360. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  1361. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  1362. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  1363. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  1364. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  1365. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  1366. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  1367. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1368. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1369. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1370. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1371. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1372. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1373. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1374. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1375. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1376. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1377. {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
  1378. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1379. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1380. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1381. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1382. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1383. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1384. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1385. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1386. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1387. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1388. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1389. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1390. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1391. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1392. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1393. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1394. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1395. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1396. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1397. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1398. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1399. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1400. {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
  1401. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1402. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1403. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1404. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1405. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1406. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1407. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1408. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1409. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1410. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1411. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1412. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1413. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1414. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1415. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1416. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1417. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1418. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1419. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1420. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1421. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1422. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1423. {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
  1424. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1425. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1426. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1427. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1428. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1429. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1430. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1431. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1432. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1433. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1434. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1435. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1436. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1437. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1438. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1439. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1440. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1441. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1442. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1443. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1444. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1445. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1446. {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
  1447. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1448. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1449. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1450. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1451. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1452. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1453. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1454. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1455. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1456. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1457. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1458. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1459. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1460. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1461. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1462. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1463. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1464. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1465. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1466. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1467. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1468. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1469. {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
  1470. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1471. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1472. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1473. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1474. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1475. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1476. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1477. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1478. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1479. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1480. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1481. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1482. };
  1483. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  1484. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1485. BOLERO_CDC_TX0_TX_VOL_CTL,
  1486. 0, -84, 40, digital_gain),
  1487. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1488. BOLERO_CDC_TX1_TX_VOL_CTL,
  1489. 0, -84, 40, digital_gain),
  1490. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1491. BOLERO_CDC_TX2_TX_VOL_CTL,
  1492. 0, -84, 40, digital_gain),
  1493. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1494. BOLERO_CDC_TX3_TX_VOL_CTL,
  1495. 0, -84, 40, digital_gain),
  1496. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1497. BOLERO_CDC_TX4_TX_VOL_CTL,
  1498. 0, -84, 40, digital_gain),
  1499. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1500. BOLERO_CDC_TX5_TX_VOL_CTL,
  1501. 0, -84, 40, digital_gain),
  1502. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1503. BOLERO_CDC_TX6_TX_VOL_CTL,
  1504. 0, -84, 40, digital_gain),
  1505. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1506. BOLERO_CDC_TX7_TX_VOL_CTL,
  1507. 0, -84, 40, digital_gain),
  1508. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1509. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1510. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1511. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1512. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1513. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1514. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1515. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1516. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1517. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1518. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1519. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1520. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1521. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1522. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1523. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1524. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1525. tx_macro_get_bcs, tx_macro_set_bcs),
  1526. };
  1527. static int tx_macro_register_event_listener(struct snd_soc_component *component,
  1528. bool enable)
  1529. {
  1530. struct device *tx_dev = NULL;
  1531. struct tx_macro_priv *tx_priv = NULL;
  1532. int ret = 0;
  1533. if (!component)
  1534. return -EINVAL;
  1535. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1536. if (!tx_dev) {
  1537. dev_err(component->dev,
  1538. "%s: null device for macro!\n", __func__);
  1539. return -EINVAL;
  1540. }
  1541. tx_priv = dev_get_drvdata(tx_dev);
  1542. if (!tx_priv) {
  1543. dev_err(component->dev,
  1544. "%s: priv is null for macro!\n", __func__);
  1545. return -EINVAL;
  1546. }
  1547. if (tx_priv->swr_ctrl_data) {
  1548. if (enable) {
  1549. ret = swrm_wcd_notify(
  1550. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1551. SWR_REGISTER_WAKEUP, NULL);
  1552. msm_cdc_pinctrl_set_wakeup_capable(
  1553. tx_priv->tx_swr_gpio_p, false);
  1554. } else {
  1555. msm_cdc_pinctrl_set_wakeup_capable(
  1556. tx_priv->tx_swr_gpio_p, true);
  1557. ret = swrm_wcd_notify(
  1558. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1559. SWR_DEREGISTER_WAKEUP, NULL);
  1560. }
  1561. }
  1562. return ret;
  1563. }
  1564. static int tx_macro_tx_va_mclk_enable(struct tx_macro_priv *tx_priv,
  1565. struct regmap *regmap, int clk_type,
  1566. bool enable)
  1567. {
  1568. int ret = 0, clk_tx_ret = 0;
  1569. dev_dbg(tx_priv->dev,
  1570. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  1571. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  1572. (enable ? "enable" : "disable"), tx_priv->tx_mclk_users);
  1573. if (enable) {
  1574. if (tx_priv->swr_clk_users == 0) {
  1575. ret = msm_cdc_pinctrl_select_active_state(
  1576. tx_priv->tx_swr_gpio_p);
  1577. if (ret < 0) {
  1578. dev_err_ratelimited(tx_priv->dev,
  1579. "%s: tx swr pinctrl enable failed\n",
  1580. __func__);
  1581. goto exit;
  1582. }
  1583. }
  1584. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1585. TX_CORE_CLK,
  1586. TX_CORE_CLK,
  1587. true);
  1588. if (clk_type == TX_MCLK) {
  1589. ret = tx_macro_mclk_enable(tx_priv, 1);
  1590. if (ret < 0) {
  1591. if (tx_priv->swr_clk_users == 0)
  1592. msm_cdc_pinctrl_select_sleep_state(
  1593. tx_priv->tx_swr_gpio_p);
  1594. dev_err_ratelimited(tx_priv->dev,
  1595. "%s: request clock enable failed\n",
  1596. __func__);
  1597. goto done;
  1598. }
  1599. }
  1600. if (clk_type == VA_MCLK) {
  1601. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1602. TX_CORE_CLK,
  1603. VA_CORE_CLK,
  1604. true);
  1605. if (ret < 0) {
  1606. if (tx_priv->swr_clk_users == 0)
  1607. msm_cdc_pinctrl_select_sleep_state(
  1608. tx_priv->tx_swr_gpio_p);
  1609. dev_err_ratelimited(tx_priv->dev,
  1610. "%s: swr request clk failed\n",
  1611. __func__);
  1612. goto done;
  1613. }
  1614. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  1615. true);
  1616. if (tx_priv->tx_mclk_users == 0) {
  1617. regmap_update_bits(regmap,
  1618. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK,
  1619. 0x01, 0x01);
  1620. regmap_update_bits(regmap,
  1621. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  1622. 0x01, 0x01);
  1623. regmap_update_bits(regmap,
  1624. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1625. 0x01, 0x01);
  1626. }
  1627. }
  1628. if (tx_priv->swr_clk_users == 0) {
  1629. dev_dbg(tx_priv->dev, "%s: reset_swr: %d\n",
  1630. __func__, tx_priv->reset_swr);
  1631. if (tx_priv->reset_swr)
  1632. regmap_update_bits(regmap,
  1633. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1634. 0x02, 0x02);
  1635. regmap_update_bits(regmap,
  1636. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1637. 0x01, 0x01);
  1638. if (tx_priv->reset_swr)
  1639. regmap_update_bits(regmap,
  1640. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1641. 0x02, 0x00);
  1642. tx_priv->reset_swr = false;
  1643. }
  1644. if (!clk_tx_ret)
  1645. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1646. TX_CORE_CLK,
  1647. TX_CORE_CLK,
  1648. false);
  1649. tx_priv->swr_clk_users++;
  1650. } else {
  1651. if (tx_priv->swr_clk_users <= 0) {
  1652. dev_err_ratelimited(tx_priv->dev,
  1653. "tx swrm clock users already 0\n");
  1654. tx_priv->swr_clk_users = 0;
  1655. return 0;
  1656. }
  1657. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1658. TX_CORE_CLK,
  1659. TX_CORE_CLK,
  1660. true);
  1661. tx_priv->swr_clk_users--;
  1662. if (tx_priv->swr_clk_users == 0)
  1663. regmap_update_bits(regmap,
  1664. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1665. 0x01, 0x00);
  1666. if (clk_type == TX_MCLK)
  1667. tx_macro_mclk_enable(tx_priv, 0);
  1668. if (clk_type == VA_MCLK) {
  1669. if (tx_priv->tx_mclk_users == 0) {
  1670. regmap_update_bits(regmap,
  1671. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1672. 0x01, 0x00);
  1673. regmap_update_bits(regmap,
  1674. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  1675. 0x01, 0x00);
  1676. }
  1677. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  1678. false);
  1679. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1680. TX_CORE_CLK,
  1681. VA_CORE_CLK,
  1682. false);
  1683. if (ret < 0) {
  1684. dev_err_ratelimited(tx_priv->dev,
  1685. "%s: swr request clk failed\n",
  1686. __func__);
  1687. goto done;
  1688. }
  1689. }
  1690. if (!clk_tx_ret)
  1691. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1692. TX_CORE_CLK,
  1693. TX_CORE_CLK,
  1694. false);
  1695. if (tx_priv->swr_clk_users == 0) {
  1696. ret = msm_cdc_pinctrl_select_sleep_state(
  1697. tx_priv->tx_swr_gpio_p);
  1698. if (ret < 0) {
  1699. dev_err_ratelimited(tx_priv->dev,
  1700. "%s: tx swr pinctrl disable failed\n",
  1701. __func__);
  1702. goto exit;
  1703. }
  1704. }
  1705. }
  1706. return 0;
  1707. done:
  1708. if (!clk_tx_ret)
  1709. bolero_clk_rsc_request_clock(tx_priv->dev,
  1710. TX_CORE_CLK,
  1711. TX_CORE_CLK,
  1712. false);
  1713. exit:
  1714. return ret;
  1715. }
  1716. static int tx_macro_clk_switch(struct snd_soc_component *component)
  1717. {
  1718. struct device *tx_dev = NULL;
  1719. struct tx_macro_priv *tx_priv = NULL;
  1720. int ret = 0;
  1721. if (!component)
  1722. return -EINVAL;
  1723. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1724. if (!tx_dev) {
  1725. dev_err(component->dev,
  1726. "%s: null device for macro!\n", __func__);
  1727. return -EINVAL;
  1728. }
  1729. tx_priv = dev_get_drvdata(tx_dev);
  1730. if (!tx_priv) {
  1731. dev_err(component->dev,
  1732. "%s: priv is null for macro!\n", __func__);
  1733. return -EINVAL;
  1734. }
  1735. if (tx_priv->swr_ctrl_data) {
  1736. ret = swrm_wcd_notify(
  1737. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1738. SWR_REQ_CLK_SWITCH, NULL);
  1739. }
  1740. return ret;
  1741. }
  1742. static int tx_macro_core_vote(void *handle, bool enable)
  1743. {
  1744. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  1745. if (tx_priv == NULL) {
  1746. pr_err("%s: tx priv data is NULL\n", __func__);
  1747. return -EINVAL;
  1748. }
  1749. if (enable) {
  1750. pm_runtime_get_sync(tx_priv->dev);
  1751. pm_runtime_put_autosuspend(tx_priv->dev);
  1752. pm_runtime_mark_last_busy(tx_priv->dev);
  1753. }
  1754. if (bolero_check_core_votes(tx_priv->dev))
  1755. return 0;
  1756. else
  1757. return -EINVAL;
  1758. }
  1759. static int tx_macro_swrm_clock(void *handle, bool enable)
  1760. {
  1761. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  1762. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  1763. int ret = 0;
  1764. if (regmap == NULL) {
  1765. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  1766. return -EINVAL;
  1767. }
  1768. mutex_lock(&tx_priv->swr_clk_lock);
  1769. dev_dbg(tx_priv->dev,
  1770. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  1771. __func__, (enable ? "enable" : "disable"),
  1772. tx_priv->tx_swr_clk_cnt, tx_priv->va_swr_clk_cnt);
  1773. if (enable) {
  1774. pm_runtime_get_sync(tx_priv->dev);
  1775. if (tx_priv->va_swr_clk_cnt && !tx_priv->tx_swr_clk_cnt) {
  1776. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1777. VA_MCLK, enable);
  1778. if (ret) {
  1779. pm_runtime_mark_last_busy(tx_priv->dev);
  1780. pm_runtime_put_autosuspend(tx_priv->dev);
  1781. goto done;
  1782. }
  1783. tx_priv->va_clk_status++;
  1784. } else {
  1785. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1786. TX_MCLK, enable);
  1787. if (ret) {
  1788. pm_runtime_mark_last_busy(tx_priv->dev);
  1789. pm_runtime_put_autosuspend(tx_priv->dev);
  1790. goto done;
  1791. }
  1792. tx_priv->tx_clk_status++;
  1793. }
  1794. pm_runtime_mark_last_busy(tx_priv->dev);
  1795. pm_runtime_put_autosuspend(tx_priv->dev);
  1796. } else {
  1797. if (tx_priv->va_clk_status && !tx_priv->tx_clk_status) {
  1798. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1799. VA_MCLK, enable);
  1800. if (ret)
  1801. goto done;
  1802. --tx_priv->va_clk_status;
  1803. } else if (!tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  1804. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1805. TX_MCLK, enable);
  1806. if (ret)
  1807. goto done;
  1808. --tx_priv->tx_clk_status;
  1809. } else if (tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  1810. if (!tx_priv->va_swr_clk_cnt && tx_priv->tx_swr_clk_cnt) {
  1811. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1812. VA_MCLK, enable);
  1813. if (ret)
  1814. goto done;
  1815. --tx_priv->va_clk_status;
  1816. } else {
  1817. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1818. TX_MCLK, enable);
  1819. if (ret)
  1820. goto done;
  1821. --tx_priv->tx_clk_status;
  1822. }
  1823. } else {
  1824. dev_dbg(tx_priv->dev,
  1825. "%s: Both clocks are disabled\n", __func__);
  1826. }
  1827. }
  1828. dev_dbg(tx_priv->dev,
  1829. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  1830. __func__, tx_priv->swr_clk_users, tx_priv->tx_clk_status,
  1831. tx_priv->va_clk_status);
  1832. done:
  1833. mutex_unlock(&tx_priv->swr_clk_lock);
  1834. return ret;
  1835. }
  1836. static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1837. struct tx_macro_priv *tx_priv)
  1838. {
  1839. u32 div_factor = TX_MACRO_CLK_DIV_2;
  1840. u32 mclk_rate = TX_MACRO_MCLK_FREQ;
  1841. if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1842. mclk_rate % dmic_sample_rate != 0)
  1843. goto undefined_rate;
  1844. div_factor = mclk_rate / dmic_sample_rate;
  1845. switch (div_factor) {
  1846. case 2:
  1847. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1848. break;
  1849. case 3:
  1850. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
  1851. break;
  1852. case 4:
  1853. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
  1854. break;
  1855. case 6:
  1856. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
  1857. break;
  1858. case 8:
  1859. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
  1860. break;
  1861. case 16:
  1862. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
  1863. break;
  1864. default:
  1865. /* Any other DIV factor is invalid */
  1866. goto undefined_rate;
  1867. }
  1868. /* Valid dmic DIV factors */
  1869. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1870. __func__, div_factor, mclk_rate);
  1871. return dmic_sample_rate;
  1872. undefined_rate:
  1873. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1874. __func__, dmic_sample_rate, mclk_rate);
  1875. dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1876. return dmic_sample_rate;
  1877. }
  1878. static const struct tx_macro_reg_mask_val tx_macro_reg_init[] = {
  1879. {BOLERO_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x02},
  1880. };
  1881. static int tx_macro_init(struct snd_soc_component *component)
  1882. {
  1883. struct snd_soc_dapm_context *dapm =
  1884. snd_soc_component_get_dapm(component);
  1885. int ret = 0, i = 0;
  1886. struct device *tx_dev = NULL;
  1887. struct tx_macro_priv *tx_priv = NULL;
  1888. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1889. if (!tx_dev) {
  1890. dev_err(component->dev,
  1891. "%s: null device for macro!\n", __func__);
  1892. return -EINVAL;
  1893. }
  1894. tx_priv = dev_get_drvdata(tx_dev);
  1895. if (!tx_priv) {
  1896. dev_err(component->dev,
  1897. "%s: priv is null for macro!\n", __func__);
  1898. return -EINVAL;
  1899. }
  1900. ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
  1901. ARRAY_SIZE(tx_macro_dapm_widgets));
  1902. if (ret < 0) {
  1903. dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
  1904. return ret;
  1905. }
  1906. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1907. ARRAY_SIZE(tx_audio_map));
  1908. if (ret < 0) {
  1909. dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
  1910. return ret;
  1911. }
  1912. ret = snd_soc_dapm_new_widgets(dapm->card);
  1913. if (ret < 0) {
  1914. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1915. return ret;
  1916. }
  1917. ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
  1918. ARRAY_SIZE(tx_macro_snd_controls));
  1919. if (ret < 0) {
  1920. dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
  1921. return ret;
  1922. }
  1923. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1924. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1925. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  1926. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
  1927. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
  1928. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
  1929. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
  1930. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
  1931. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
  1932. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
  1933. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
  1934. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
  1935. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
  1936. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
  1937. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
  1938. snd_soc_dapm_sync(dapm);
  1939. for (i = 0; i < NUM_DECIMATORS; i++) {
  1940. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1941. tx_priv->tx_hpf_work[i].decimator = i;
  1942. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1943. tx_macro_tx_hpf_corner_freq_callback);
  1944. }
  1945. for (i = 0; i < NUM_DECIMATORS; i++) {
  1946. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1947. tx_priv->tx_mute_dwork[i].decimator = i;
  1948. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1949. tx_macro_mute_update_callback);
  1950. }
  1951. tx_priv->component = component;
  1952. for (i = 0; i < ARRAY_SIZE(tx_macro_reg_init); i++)
  1953. snd_soc_component_update_bits(component,
  1954. tx_macro_reg_init[i].reg,
  1955. tx_macro_reg_init[i].mask,
  1956. tx_macro_reg_init[i].val);
  1957. return 0;
  1958. }
  1959. static int tx_macro_deinit(struct snd_soc_component *component)
  1960. {
  1961. struct device *tx_dev = NULL;
  1962. struct tx_macro_priv *tx_priv = NULL;
  1963. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1964. return -EINVAL;
  1965. tx_priv->component = NULL;
  1966. return 0;
  1967. }
  1968. static void tx_macro_add_child_devices(struct work_struct *work)
  1969. {
  1970. struct tx_macro_priv *tx_priv = NULL;
  1971. struct platform_device *pdev = NULL;
  1972. struct device_node *node = NULL;
  1973. struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  1974. int ret = 0;
  1975. u16 count = 0, ctrl_num = 0;
  1976. struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
  1977. char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
  1978. bool tx_swr_master_node = false;
  1979. tx_priv = container_of(work, struct tx_macro_priv,
  1980. tx_macro_add_child_devices_work);
  1981. if (!tx_priv) {
  1982. pr_err("%s: Memory for tx_priv does not exist\n",
  1983. __func__);
  1984. return;
  1985. }
  1986. if (!tx_priv->dev) {
  1987. pr_err("%s: tx dev does not exist\n", __func__);
  1988. return;
  1989. }
  1990. if (!tx_priv->dev->of_node) {
  1991. dev_err(tx_priv->dev,
  1992. "%s: DT node for tx_priv does not exist\n", __func__);
  1993. return;
  1994. }
  1995. platdata = &tx_priv->swr_plat_data;
  1996. tx_priv->child_count = 0;
  1997. for_each_available_child_of_node(tx_priv->dev->of_node, node) {
  1998. tx_swr_master_node = false;
  1999. if (strnstr(node->name, "tx_swr_master",
  2000. strlen("tx_swr_master")) != NULL)
  2001. tx_swr_master_node = true;
  2002. if (tx_swr_master_node)
  2003. strlcpy(plat_dev_name, "tx_swr_ctrl",
  2004. (TX_MACRO_SWR_STRING_LEN - 1));
  2005. else
  2006. strlcpy(plat_dev_name, node->name,
  2007. (TX_MACRO_SWR_STRING_LEN - 1));
  2008. pdev = platform_device_alloc(plat_dev_name, -1);
  2009. if (!pdev) {
  2010. dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
  2011. __func__);
  2012. ret = -ENOMEM;
  2013. goto err;
  2014. }
  2015. pdev->dev.parent = tx_priv->dev;
  2016. pdev->dev.of_node = node;
  2017. if (tx_swr_master_node) {
  2018. ret = platform_device_add_data(pdev, platdata,
  2019. sizeof(*platdata));
  2020. if (ret) {
  2021. dev_err(&pdev->dev,
  2022. "%s: cannot add plat data ctrl:%d\n",
  2023. __func__, ctrl_num);
  2024. goto fail_pdev_add;
  2025. }
  2026. }
  2027. ret = platform_device_add(pdev);
  2028. if (ret) {
  2029. dev_err(&pdev->dev,
  2030. "%s: Cannot add platform device\n",
  2031. __func__);
  2032. goto fail_pdev_add;
  2033. }
  2034. if (tx_swr_master_node) {
  2035. temp = krealloc(swr_ctrl_data,
  2036. (ctrl_num + 1) * sizeof(
  2037. struct tx_macro_swr_ctrl_data),
  2038. GFP_KERNEL);
  2039. if (!temp) {
  2040. ret = -ENOMEM;
  2041. goto fail_pdev_add;
  2042. }
  2043. swr_ctrl_data = temp;
  2044. swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
  2045. ctrl_num++;
  2046. dev_dbg(&pdev->dev,
  2047. "%s: Added soundwire ctrl device(s)\n",
  2048. __func__);
  2049. tx_priv->swr_ctrl_data = swr_ctrl_data;
  2050. }
  2051. if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
  2052. tx_priv->pdev_child_devices[
  2053. tx_priv->child_count++] = pdev;
  2054. else
  2055. goto err;
  2056. }
  2057. return;
  2058. fail_pdev_add:
  2059. for (count = 0; count < tx_priv->child_count; count++)
  2060. platform_device_put(tx_priv->pdev_child_devices[count]);
  2061. err:
  2062. return;
  2063. }
  2064. static int tx_macro_set_port_map(struct snd_soc_component *component,
  2065. u32 usecase, u32 size, void *data)
  2066. {
  2067. struct device *tx_dev = NULL;
  2068. struct tx_macro_priv *tx_priv = NULL;
  2069. struct swrm_port_config port_cfg;
  2070. int ret = 0;
  2071. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  2072. return -EINVAL;
  2073. memset(&port_cfg, 0, sizeof(port_cfg));
  2074. port_cfg.uc = usecase;
  2075. port_cfg.size = size;
  2076. port_cfg.params = data;
  2077. if (tx_priv->swr_ctrl_data)
  2078. ret = swrm_wcd_notify(
  2079. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2080. SWR_SET_PORT_MAP, &port_cfg);
  2081. return ret;
  2082. }
  2083. static void tx_macro_init_ops(struct macro_ops *ops,
  2084. char __iomem *tx_io_base)
  2085. {
  2086. memset(ops, 0, sizeof(struct macro_ops));
  2087. ops->init = tx_macro_init;
  2088. ops->exit = tx_macro_deinit;
  2089. ops->io_base = tx_io_base;
  2090. ops->dai_ptr = tx_macro_dai;
  2091. ops->num_dais = ARRAY_SIZE(tx_macro_dai);
  2092. ops->event_handler = tx_macro_event_handler;
  2093. ops->reg_wake_irq = tx_macro_reg_wake_irq;
  2094. ops->set_port_map = tx_macro_set_port_map;
  2095. ops->clk_switch = tx_macro_clk_switch;
  2096. ops->reg_evt_listener = tx_macro_register_event_listener;
  2097. }
  2098. static int tx_macro_probe(struct platform_device *pdev)
  2099. {
  2100. struct macro_ops ops = {0};
  2101. struct tx_macro_priv *tx_priv = NULL;
  2102. u32 tx_base_addr = 0, sample_rate = 0;
  2103. char __iomem *tx_io_base = NULL;
  2104. int ret = 0;
  2105. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  2106. u32 is_used_tx_swr_gpio = 1;
  2107. const char *is_used_tx_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2108. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
  2109. GFP_KERNEL);
  2110. if (!tx_priv)
  2111. return -ENOMEM;
  2112. platform_set_drvdata(pdev, tx_priv);
  2113. tx_priv->dev = &pdev->dev;
  2114. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2115. &tx_base_addr);
  2116. if (ret) {
  2117. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2118. __func__, "reg");
  2119. return ret;
  2120. }
  2121. dev_set_drvdata(&pdev->dev, tx_priv);
  2122. if (of_find_property(pdev->dev.of_node, is_used_tx_swr_gpio_dt,
  2123. NULL)) {
  2124. ret = of_property_read_u32(pdev->dev.of_node,
  2125. is_used_tx_swr_gpio_dt,
  2126. &is_used_tx_swr_gpio);
  2127. if (ret) {
  2128. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2129. __func__, is_used_tx_swr_gpio_dt);
  2130. is_used_tx_swr_gpio = 1;
  2131. }
  2132. }
  2133. tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2134. "qcom,tx-swr-gpios", 0);
  2135. if (!tx_priv->tx_swr_gpio_p && is_used_tx_swr_gpio) {
  2136. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2137. __func__);
  2138. return -EINVAL;
  2139. }
  2140. if (msm_cdc_pinctrl_get_state(tx_priv->tx_swr_gpio_p) < 0 &&
  2141. is_used_tx_swr_gpio) {
  2142. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2143. __func__);
  2144. return -EPROBE_DEFER;
  2145. }
  2146. tx_io_base = devm_ioremap(&pdev->dev,
  2147. tx_base_addr, TX_MACRO_MAX_OFFSET);
  2148. if (!tx_io_base) {
  2149. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2150. return -ENOMEM;
  2151. }
  2152. tx_priv->tx_io_base = tx_io_base;
  2153. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2154. &sample_rate);
  2155. if (ret) {
  2156. dev_err(&pdev->dev,
  2157. "%s: could not find sample_rate entry in dt\n",
  2158. __func__);
  2159. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  2160. } else {
  2161. if (tx_macro_validate_dmic_sample_rate(
  2162. sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2163. return -EINVAL;
  2164. }
  2165. tx_priv->reset_swr = true;
  2166. INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
  2167. tx_macro_add_child_devices);
  2168. tx_priv->swr_plat_data.handle = (void *) tx_priv;
  2169. tx_priv->swr_plat_data.read = NULL;
  2170. tx_priv->swr_plat_data.write = NULL;
  2171. tx_priv->swr_plat_data.bulk_write = NULL;
  2172. tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
  2173. tx_priv->swr_plat_data.core_vote = tx_macro_core_vote;
  2174. tx_priv->swr_plat_data.handle_irq = NULL;
  2175. mutex_init(&tx_priv->mclk_lock);
  2176. mutex_init(&tx_priv->swr_clk_lock);
  2177. tx_macro_init_ops(&ops, tx_io_base);
  2178. ops.clk_id_req = TX_CORE_CLK;
  2179. ops.default_clk_id = TX_CORE_CLK;
  2180. ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
  2181. if (ret) {
  2182. dev_err(&pdev->dev,
  2183. "%s: register macro failed\n", __func__);
  2184. goto err_reg_macro;
  2185. }
  2186. schedule_work(&tx_priv->tx_macro_add_child_devices_work);
  2187. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2188. pm_runtime_use_autosuspend(&pdev->dev);
  2189. pm_runtime_set_suspended(&pdev->dev);
  2190. pm_suspend_ignore_children(&pdev->dev, true);
  2191. pm_runtime_enable(&pdev->dev);
  2192. return 0;
  2193. err_reg_macro:
  2194. mutex_destroy(&tx_priv->mclk_lock);
  2195. mutex_destroy(&tx_priv->swr_clk_lock);
  2196. return ret;
  2197. }
  2198. static int tx_macro_remove(struct platform_device *pdev)
  2199. {
  2200. struct tx_macro_priv *tx_priv = NULL;
  2201. u16 count = 0;
  2202. tx_priv = platform_get_drvdata(pdev);
  2203. if (!tx_priv)
  2204. return -EINVAL;
  2205. if (tx_priv->swr_ctrl_data)
  2206. kfree(tx_priv->swr_ctrl_data);
  2207. for (count = 0; count < tx_priv->child_count &&
  2208. count < TX_MACRO_CHILD_DEVICES_MAX; count++)
  2209. platform_device_unregister(tx_priv->pdev_child_devices[count]);
  2210. pm_runtime_disable(&pdev->dev);
  2211. pm_runtime_set_suspended(&pdev->dev);
  2212. mutex_destroy(&tx_priv->mclk_lock);
  2213. mutex_destroy(&tx_priv->swr_clk_lock);
  2214. bolero_unregister_macro(&pdev->dev, TX_MACRO);
  2215. return 0;
  2216. }
  2217. static const struct of_device_id tx_macro_dt_match[] = {
  2218. {.compatible = "qcom,tx-macro"},
  2219. {}
  2220. };
  2221. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2222. SET_RUNTIME_PM_OPS(
  2223. bolero_runtime_suspend,
  2224. bolero_runtime_resume,
  2225. NULL
  2226. )
  2227. };
  2228. static struct platform_driver tx_macro_driver = {
  2229. .driver = {
  2230. .name = "tx_macro",
  2231. .owner = THIS_MODULE,
  2232. .pm = &bolero_dev_pm_ops,
  2233. .of_match_table = tx_macro_dt_match,
  2234. .suppress_bind_attrs = true,
  2235. },
  2236. .probe = tx_macro_probe,
  2237. .remove = tx_macro_remove,
  2238. };
  2239. module_platform_driver(tx_macro_driver);
  2240. MODULE_DESCRIPTION("TX macro driver");
  2241. MODULE_LICENSE("GPL v2");