hal_srng.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_api.h"
  20. #include "target_type.h"
  21. #include "wcss_version.h"
  22. #include "qdf_module.h"
  23. #ifdef QCA_WIFI_QCA8074
  24. void hal_qca6290_attach(struct hal_soc *hal);
  25. #endif
  26. #ifdef QCA_WIFI_QCA8074
  27. void hal_qca8074_attach(struct hal_soc *hal);
  28. #endif
  29. #ifdef QCA_WIFI_QCA8074V2
  30. void hal_qca8074v2_attach(struct hal_soc *hal);
  31. #endif
  32. #ifdef QCA_WIFI_QCA6390
  33. void hal_qca6390_attach(struct hal_soc *hal);
  34. #endif
  35. /**
  36. * hal_get_srng_ring_id() - get the ring id of a descriped ring
  37. * @hal: hal_soc data structure
  38. * @ring_type: type enum describing the ring
  39. * @ring_num: which ring of the ring type
  40. * @mac_id: which mac does the ring belong to (or 0 for non-lmac rings)
  41. *
  42. * Return: the ring id or -EINVAL if the ring does not exist.
  43. */
  44. static int hal_get_srng_ring_id(struct hal_soc *hal, int ring_type,
  45. int ring_num, int mac_id)
  46. {
  47. struct hal_hw_srng_config *ring_config =
  48. HAL_SRNG_CONFIG(hal, ring_type);
  49. int ring_id;
  50. if (ring_num >= ring_config->max_rings) {
  51. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  52. "%s: ring_num exceeded maximum no. of supported rings",
  53. __func__);
  54. /* TODO: This is a programming error. Assert if this happens */
  55. return -EINVAL;
  56. }
  57. if (ring_config->lmac_ring) {
  58. ring_id = ring_config->start_ring_id + ring_num +
  59. (mac_id * HAL_MAX_RINGS_PER_LMAC);
  60. } else {
  61. ring_id = ring_config->start_ring_id + ring_num;
  62. }
  63. return ring_id;
  64. }
  65. static struct hal_srng *hal_get_srng(struct hal_soc *hal, int ring_id)
  66. {
  67. /* TODO: Should we allocate srng structures dynamically? */
  68. return &(hal->srng_list[ring_id]);
  69. }
  70. #define HP_OFFSET_IN_REG_START 1
  71. #define OFFSET_FROM_HP_TO_TP 4
  72. static void hal_update_srng_hp_tp_address(void *hal_soc,
  73. int shadow_config_index,
  74. int ring_type,
  75. int ring_num)
  76. {
  77. struct hal_srng *srng;
  78. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  79. int ring_id;
  80. struct hal_hw_srng_config *ring_config =
  81. HAL_SRNG_CONFIG(hal, ring_type);
  82. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, 0);
  83. if (ring_id < 0)
  84. return;
  85. srng = hal_get_srng(hal_soc, ring_id);
  86. if (ring_config->ring_dir == HAL_SRNG_DST_RING) {
  87. srng->u.dst_ring.tp_addr = SHADOW_REGISTER(shadow_config_index)
  88. + hal->dev_base_addr;
  89. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  90. "%s: tp_addr=%pK dev base addr %pK index %u",
  91. __func__, srng->u.dst_ring.tp_addr,
  92. hal->dev_base_addr, shadow_config_index);
  93. } else {
  94. srng->u.src_ring.hp_addr = SHADOW_REGISTER(shadow_config_index)
  95. + hal->dev_base_addr;
  96. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  97. "%s: hp_addr=%pK dev base addr %pK index %u",
  98. __func__, srng->u.src_ring.hp_addr,
  99. hal->dev_base_addr, shadow_config_index);
  100. }
  101. }
  102. QDF_STATUS hal_set_one_shadow_config(void *hal_soc,
  103. int ring_type,
  104. int ring_num)
  105. {
  106. uint32_t target_register;
  107. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  108. struct hal_hw_srng_config *srng_config = &hal->hw_srng_table[ring_type];
  109. int shadow_config_index = hal->num_shadow_registers_configured;
  110. if (shadow_config_index >= MAX_SHADOW_REGISTERS) {
  111. QDF_ASSERT(0);
  112. return QDF_STATUS_E_RESOURCES;
  113. }
  114. hal->num_shadow_registers_configured++;
  115. target_register = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  116. target_register += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  117. *ring_num);
  118. /* if the ring is a dst ring, we need to shadow the tail pointer */
  119. if (srng_config->ring_dir == HAL_SRNG_DST_RING)
  120. target_register += OFFSET_FROM_HP_TO_TP;
  121. hal->shadow_config[shadow_config_index].addr = target_register;
  122. /* update hp/tp addr in the hal_soc structure*/
  123. hal_update_srng_hp_tp_address(hal_soc, shadow_config_index, ring_type,
  124. ring_num);
  125. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  126. "%s: target_reg %x, shadow register 0x%x shadow_index 0x%x, ring_type %d, ring num %d",
  127. __func__, target_register,
  128. SHADOW_REGISTER(shadow_config_index),
  129. shadow_config_index,
  130. ring_type, ring_num);
  131. return QDF_STATUS_SUCCESS;
  132. }
  133. qdf_export_symbol(hal_set_one_shadow_config);
  134. QDF_STATUS hal_construct_shadow_config(void *hal_soc)
  135. {
  136. int ring_type, ring_num;
  137. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  138. for (ring_type = 0; ring_type < MAX_RING_TYPES; ring_type++) {
  139. struct hal_hw_srng_config *srng_config =
  140. &hal->hw_srng_table[ring_type];
  141. if (ring_type == CE_SRC ||
  142. ring_type == CE_DST ||
  143. ring_type == CE_DST_STATUS)
  144. continue;
  145. if (srng_config->lmac_ring)
  146. continue;
  147. for (ring_num = 0; ring_num < srng_config->max_rings;
  148. ring_num++)
  149. hal_set_one_shadow_config(hal_soc, ring_type, ring_num);
  150. }
  151. return QDF_STATUS_SUCCESS;
  152. }
  153. qdf_export_symbol(hal_construct_shadow_config);
  154. void hal_get_shadow_config(void *hal_soc,
  155. struct pld_shadow_reg_v2_cfg **shadow_config,
  156. int *num_shadow_registers_configured)
  157. {
  158. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  159. *shadow_config = hal->shadow_config;
  160. *num_shadow_registers_configured =
  161. hal->num_shadow_registers_configured;
  162. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  163. "%s", __func__);
  164. }
  165. qdf_export_symbol(hal_get_shadow_config);
  166. static void hal_validate_shadow_register(struct hal_soc *hal,
  167. uint32_t *destination,
  168. uint32_t *shadow_address)
  169. {
  170. unsigned int index;
  171. uint32_t *shadow_0_offset = SHADOW_REGISTER(0) + hal->dev_base_addr;
  172. int destination_ba_offset =
  173. ((char *)destination) - (char *)hal->dev_base_addr;
  174. index = shadow_address - shadow_0_offset;
  175. if (index >= MAX_SHADOW_REGISTERS) {
  176. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  177. "%s: index %x out of bounds", __func__, index);
  178. goto error;
  179. } else if (hal->shadow_config[index].addr != destination_ba_offset) {
  180. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  181. "%s: sanity check failure, expected %x, found %x",
  182. __func__, destination_ba_offset,
  183. hal->shadow_config[index].addr);
  184. goto error;
  185. }
  186. return;
  187. error:
  188. qdf_print("%s: baddr %pK, desination %pK, shadow_address %pK s0offset %pK index %x",
  189. __func__, hal->dev_base_addr, destination, shadow_address,
  190. shadow_0_offset, index);
  191. QDF_BUG(0);
  192. return;
  193. }
  194. static void hal_target_based_configure(struct hal_soc *hal)
  195. {
  196. switch (hal->target_type) {
  197. #ifdef QCA_WIFI_QCA6290
  198. case TARGET_TYPE_QCA6290:
  199. hal->use_register_windowing = true;
  200. hal_qca6290_attach(hal);
  201. break;
  202. #endif
  203. #ifdef QCA_WIFI_QCA6390
  204. case TARGET_TYPE_QCA6390:
  205. hal->use_register_windowing = true;
  206. hal_qca6390_attach(hal);
  207. break;
  208. #endif
  209. #if defined(QCA_WIFI_QCA8074) && defined(CONFIG_WIN)
  210. case TARGET_TYPE_QCA8074:
  211. hal_qca8074_attach(hal);
  212. break;
  213. #endif
  214. #if defined(QCA_WIFI_QCA8074V2) && defined(CONFIG_WIN)
  215. case TARGET_TYPE_QCA8074V2:
  216. hal_qca8074v2_attach(hal);
  217. break;
  218. #endif
  219. default:
  220. break;
  221. }
  222. }
  223. uint32_t hal_get_target_type(struct hal_soc *hal)
  224. {
  225. struct hif_target_info *tgt_info =
  226. hif_get_target_info_handle(hal->hif_handle);
  227. return tgt_info->target_type;
  228. }
  229. qdf_export_symbol(hal_get_target_type);
  230. /**
  231. * hal_attach - Initialize HAL layer
  232. * @hif_handle: Opaque HIF handle
  233. * @qdf_dev: QDF device
  234. *
  235. * Return: Opaque HAL SOC handle
  236. * NULL on failure (if given ring is not available)
  237. *
  238. * This function should be called as part of HIF initialization (for accessing
  239. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  240. *
  241. */
  242. void *hal_attach(void *hif_handle, qdf_device_t qdf_dev)
  243. {
  244. struct hal_soc *hal;
  245. int i;
  246. hal = qdf_mem_malloc(sizeof(*hal));
  247. if (!hal) {
  248. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  249. "%s: hal_soc allocation failed", __func__);
  250. goto fail0;
  251. }
  252. hal->hif_handle = hif_handle;
  253. hal->dev_base_addr = hif_get_dev_ba(hif_handle);
  254. hal->qdf_dev = qdf_dev;
  255. hal->shadow_rdptr_mem_vaddr = (uint32_t *)qdf_mem_alloc_consistent(
  256. qdf_dev, qdf_dev->dev, sizeof(*(hal->shadow_rdptr_mem_vaddr)) *
  257. HAL_SRNG_ID_MAX, &(hal->shadow_rdptr_mem_paddr));
  258. if (!hal->shadow_rdptr_mem_paddr) {
  259. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  260. "%s: hal->shadow_rdptr_mem_paddr allocation failed",
  261. __func__);
  262. goto fail1;
  263. }
  264. hal->shadow_wrptr_mem_vaddr =
  265. (uint32_t *)qdf_mem_alloc_consistent(qdf_dev, qdf_dev->dev,
  266. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  267. &(hal->shadow_wrptr_mem_paddr));
  268. if (!hal->shadow_wrptr_mem_vaddr) {
  269. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  270. "%s: hal->shadow_wrptr_mem_vaddr allocation failed",
  271. __func__);
  272. goto fail2;
  273. }
  274. for (i = 0; i < HAL_SRNG_ID_MAX; i++) {
  275. hal->srng_list[i].initialized = 0;
  276. hal->srng_list[i].ring_id = i;
  277. }
  278. qdf_spinlock_create(&hal->register_access_lock);
  279. hal->register_window = 0;
  280. hal->target_type = hal_get_target_type(hal);
  281. hal_target_based_configure(hal);
  282. return (void *)hal;
  283. fail2:
  284. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  285. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  286. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  287. fail1:
  288. qdf_mem_free(hal);
  289. fail0:
  290. return NULL;
  291. }
  292. qdf_export_symbol(hal_attach);
  293. /**
  294. * hal_mem_info - Retrieve hal memory base address
  295. *
  296. * @hal_soc: Opaque HAL SOC handle
  297. * @mem: pointer to structure to be updated with hal mem info
  298. */
  299. void hal_get_meminfo(void *hal_soc, struct hal_mem_info *mem )
  300. {
  301. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  302. mem->dev_base_addr = (void *)hal->dev_base_addr;
  303. mem->shadow_rdptr_mem_vaddr = (void *)hal->shadow_rdptr_mem_vaddr;
  304. mem->shadow_wrptr_mem_vaddr = (void *)hal->shadow_wrptr_mem_vaddr;
  305. mem->shadow_rdptr_mem_paddr = (void *)hal->shadow_rdptr_mem_paddr;
  306. mem->shadow_wrptr_mem_paddr = (void *)hal->shadow_wrptr_mem_paddr;
  307. hif_read_phy_mem_base(hal->hif_handle, (qdf_dma_addr_t *)&mem->dev_base_paddr);
  308. return;
  309. }
  310. qdf_export_symbol(hal_get_meminfo);
  311. /**
  312. * hal_detach - Detach HAL layer
  313. * @hal_soc: HAL SOC handle
  314. *
  315. * Return: Opaque HAL SOC handle
  316. * NULL on failure (if given ring is not available)
  317. *
  318. * This function should be called as part of HIF initialization (for accessing
  319. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  320. *
  321. */
  322. extern void hal_detach(void *hal_soc)
  323. {
  324. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  325. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  326. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  327. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  328. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  329. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  330. hal->shadow_wrptr_mem_vaddr, hal->shadow_wrptr_mem_paddr, 0);
  331. qdf_mem_free(hal);
  332. return;
  333. }
  334. qdf_export_symbol(hal_detach);
  335. /**
  336. * hal_ce_dst_setup - Initialize CE destination ring registers
  337. * @hal_soc: HAL SOC handle
  338. * @srng: SRNG ring pointer
  339. */
  340. static inline void hal_ce_dst_setup(struct hal_soc *hal, struct hal_srng *srng,
  341. int ring_num)
  342. {
  343. uint32_t reg_val = 0;
  344. uint32_t reg_addr;
  345. struct hal_hw_srng_config *ring_config =
  346. HAL_SRNG_CONFIG(hal, CE_DST);
  347. /* set DEST_MAX_LENGTH according to ce assignment */
  348. reg_addr = HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_ADDR(
  349. ring_config->reg_start[R0_INDEX] +
  350. (ring_num * ring_config->reg_size[R0_INDEX]));
  351. reg_val = HAL_REG_READ(hal, reg_addr);
  352. reg_val &= ~HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  353. reg_val |= srng->u.dst_ring.max_buffer_length &
  354. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  355. HAL_REG_WRITE(hal, reg_addr, reg_val);
  356. }
  357. /**
  358. * hal_reo_remap_IX0 - Remap REO ring destination
  359. * @hal: HAL SOC handle
  360. * @remap_val: Remap value
  361. */
  362. void hal_reo_remap_IX0(struct hal_soc *hal, uint32_t remap_val)
  363. {
  364. uint32_t reg_offset = HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(
  365. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  366. HAL_REG_WRITE(hal, reg_offset, remap_val);
  367. }
  368. /**
  369. * hal_srng_dst_set_hp_paddr() - Set physical address to dest ring head pointer
  370. * @srng: sring pointer
  371. * @paddr: physical address
  372. */
  373. void hal_srng_dst_set_hp_paddr(struct hal_srng *srng,
  374. uint64_t paddr)
  375. {
  376. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB,
  377. paddr & 0xffffffff);
  378. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB,
  379. paddr >> 32);
  380. }
  381. /**
  382. * hal_srng_dst_init_hp() - Initilaize destination ring head pointer
  383. * @srng: sring pointer
  384. * @vaddr: virtual address
  385. */
  386. void hal_srng_dst_init_hp(struct hal_srng *srng,
  387. uint32_t *vaddr)
  388. {
  389. if (!srng)
  390. return;
  391. srng->u.dst_ring.hp_addr = vaddr;
  392. SRNG_DST_REG_WRITE(srng, HP, srng->u.dst_ring.cached_hp);
  393. if (vaddr) {
  394. *srng->u.dst_ring.hp_addr = srng->u.dst_ring.cached_hp;
  395. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  396. "hp_addr=%pK, cached_hp=%d, hp=%d",
  397. (void *)srng->u.dst_ring.hp_addr,
  398. srng->u.dst_ring.cached_hp,
  399. *srng->u.dst_ring.hp_addr);
  400. }
  401. }
  402. /**
  403. * hal_srng_hw_init - Private function to initialize SRNG HW
  404. * @hal_soc: HAL SOC handle
  405. * @srng: SRNG ring pointer
  406. */
  407. static inline void hal_srng_hw_init(struct hal_soc *hal,
  408. struct hal_srng *srng)
  409. {
  410. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  411. hal_srng_src_hw_init(hal, srng);
  412. else
  413. hal_srng_dst_hw_init(hal, srng);
  414. }
  415. #ifdef CONFIG_SHADOW_V2
  416. #define ignore_shadow false
  417. #define CHECK_SHADOW_REGISTERS true
  418. #else
  419. #define ignore_shadow true
  420. #define CHECK_SHADOW_REGISTERS false
  421. #endif
  422. /**
  423. * hal_srng_setup - Initialize HW SRNG ring.
  424. * @hal_soc: Opaque HAL SOC handle
  425. * @ring_type: one of the types from hal_ring_type
  426. * @ring_num: Ring number if there are multiple rings of same type (staring
  427. * from 0)
  428. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  429. * @ring_params: SRNG ring params in hal_srng_params structure.
  430. * Callers are expected to allocate contiguous ring memory of size
  431. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  432. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in
  433. * hal_srng_params structure. Ring base address should be 8 byte aligned
  434. * and size of each ring entry should be queried using the API
  435. * hal_srng_get_entrysize
  436. *
  437. * Return: Opaque pointer to ring on success
  438. * NULL on failure (if given ring is not available)
  439. */
  440. void *hal_srng_setup(void *hal_soc, int ring_type, int ring_num,
  441. int mac_id, struct hal_srng_params *ring_params)
  442. {
  443. int ring_id;
  444. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  445. struct hal_srng *srng;
  446. struct hal_hw_srng_config *ring_config =
  447. HAL_SRNG_CONFIG(hal, ring_type);
  448. void *dev_base_addr;
  449. int i;
  450. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, mac_id);
  451. if (ring_id < 0)
  452. return NULL;
  453. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  454. "%s: mac_id %d ring_id %d",
  455. __func__, mac_id, ring_id);
  456. srng = hal_get_srng(hal_soc, ring_id);
  457. if (srng->initialized) {
  458. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  459. "%s: Ring (ring_type, ring_num) already initialized",
  460. __func__);
  461. return NULL;
  462. }
  463. dev_base_addr = hal->dev_base_addr;
  464. srng->ring_id = ring_id;
  465. srng->ring_dir = ring_config->ring_dir;
  466. srng->ring_base_paddr = ring_params->ring_base_paddr;
  467. srng->ring_base_vaddr = ring_params->ring_base_vaddr;
  468. srng->entry_size = ring_config->entry_size;
  469. srng->num_entries = ring_params->num_entries;
  470. srng->ring_size = srng->num_entries * srng->entry_size;
  471. srng->ring_size_mask = srng->ring_size - 1;
  472. srng->msi_addr = ring_params->msi_addr;
  473. srng->msi_data = ring_params->msi_data;
  474. srng->intr_timer_thres_us = ring_params->intr_timer_thres_us;
  475. srng->intr_batch_cntr_thres_entries =
  476. ring_params->intr_batch_cntr_thres_entries;
  477. srng->hal_soc = hal_soc;
  478. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++) {
  479. srng->hwreg_base[i] = dev_base_addr + ring_config->reg_start[i]
  480. + (ring_num * ring_config->reg_size[i]);
  481. }
  482. /* Zero out the entire ring memory */
  483. qdf_mem_zero(srng->ring_base_vaddr, (srng->entry_size *
  484. srng->num_entries) << 2);
  485. srng->flags = ring_params->flags;
  486. #ifdef BIG_ENDIAN_HOST
  487. /* TODO: See if we should we get these flags from caller */
  488. srng->flags |= HAL_SRNG_DATA_TLV_SWAP;
  489. srng->flags |= HAL_SRNG_MSI_SWAP;
  490. srng->flags |= HAL_SRNG_RING_PTR_SWAP;
  491. #endif
  492. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  493. srng->u.src_ring.hp = 0;
  494. srng->u.src_ring.reap_hp = srng->ring_size -
  495. srng->entry_size;
  496. srng->u.src_ring.tp_addr =
  497. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  498. srng->u.src_ring.low_threshold =
  499. ring_params->low_threshold * srng->entry_size;
  500. if (ring_config->lmac_ring) {
  501. /* For LMAC rings, head pointer updates will be done
  502. * through FW by writing to a shared memory location
  503. */
  504. srng->u.src_ring.hp_addr =
  505. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  506. HAL_SRNG_LMAC1_ID_START]);
  507. srng->flags |= HAL_SRNG_LMAC_RING;
  508. } else if (ignore_shadow || (srng->u.src_ring.hp_addr == 0)) {
  509. srng->u.src_ring.hp_addr = SRNG_SRC_ADDR(srng, HP);
  510. if (CHECK_SHADOW_REGISTERS) {
  511. QDF_TRACE(QDF_MODULE_ID_TXRX,
  512. QDF_TRACE_LEVEL_ERROR,
  513. "%s: Ring (%d, %d) missing shadow config",
  514. __func__, ring_type, ring_num);
  515. }
  516. } else {
  517. hal_validate_shadow_register(hal,
  518. SRNG_SRC_ADDR(srng, HP),
  519. srng->u.src_ring.hp_addr);
  520. }
  521. } else {
  522. /* During initialization loop count in all the descriptors
  523. * will be set to zero, and HW will set it to 1 on completing
  524. * descriptor update in first loop, and increments it by 1 on
  525. * subsequent loops (loop count wraps around after reaching
  526. * 0xffff). The 'loop_cnt' in SW ring state is the expected
  527. * loop count in descriptors updated by HW (to be processed
  528. * by SW).
  529. */
  530. srng->u.dst_ring.loop_cnt = 1;
  531. srng->u.dst_ring.tp = 0;
  532. srng->u.dst_ring.hp_addr =
  533. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  534. if (ring_config->lmac_ring) {
  535. /* For LMAC rings, tail pointer updates will be done
  536. * through FW by writing to a shared memory location
  537. */
  538. srng->u.dst_ring.tp_addr =
  539. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  540. HAL_SRNG_LMAC1_ID_START]);
  541. srng->flags |= HAL_SRNG_LMAC_RING;
  542. } else if (ignore_shadow || srng->u.dst_ring.tp_addr == 0) {
  543. srng->u.dst_ring.tp_addr = SRNG_DST_ADDR(srng, TP);
  544. if (CHECK_SHADOW_REGISTERS) {
  545. QDF_TRACE(QDF_MODULE_ID_TXRX,
  546. QDF_TRACE_LEVEL_ERROR,
  547. "%s: Ring (%d, %d) missing shadow config",
  548. __func__, ring_type, ring_num);
  549. }
  550. } else {
  551. hal_validate_shadow_register(hal,
  552. SRNG_DST_ADDR(srng, TP),
  553. srng->u.dst_ring.tp_addr);
  554. }
  555. }
  556. if (!(ring_config->lmac_ring)) {
  557. hal_srng_hw_init(hal, srng);
  558. if (ring_type == CE_DST) {
  559. srng->u.dst_ring.max_buffer_length = ring_params->max_buffer_length;
  560. hal_ce_dst_setup(hal, srng, ring_num);
  561. }
  562. }
  563. SRNG_LOCK_INIT(&srng->lock);
  564. srng->initialized = true;
  565. return (void *)srng;
  566. }
  567. qdf_export_symbol(hal_srng_setup);
  568. /**
  569. * hal_srng_cleanup - Deinitialize HW SRNG ring.
  570. * @hal_soc: Opaque HAL SOC handle
  571. * @hal_srng: Opaque HAL SRNG pointer
  572. */
  573. void hal_srng_cleanup(void *hal_soc, void *hal_srng)
  574. {
  575. struct hal_srng *srng = (struct hal_srng *)hal_srng;
  576. SRNG_LOCK_DESTROY(&srng->lock);
  577. srng->initialized = 0;
  578. }
  579. qdf_export_symbol(hal_srng_cleanup);
  580. /**
  581. * hal_srng_get_entrysize - Returns size of ring entry in bytes
  582. * @hal_soc: Opaque HAL SOC handle
  583. * @ring_type: one of the types from hal_ring_type
  584. *
  585. */
  586. uint32_t hal_srng_get_entrysize(void *hal_soc, int ring_type)
  587. {
  588. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  589. struct hal_hw_srng_config *ring_config =
  590. HAL_SRNG_CONFIG(hal, ring_type);
  591. return ring_config->entry_size << 2;
  592. }
  593. qdf_export_symbol(hal_srng_get_entrysize);
  594. /**
  595. * hal_srng_max_entries - Returns maximum possible number of ring entries
  596. * @hal_soc: Opaque HAL SOC handle
  597. * @ring_type: one of the types from hal_ring_type
  598. *
  599. * Return: Maximum number of entries for the given ring_type
  600. */
  601. uint32_t hal_srng_max_entries(void *hal_soc, int ring_type)
  602. {
  603. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  604. struct hal_hw_srng_config *ring_config =
  605. HAL_SRNG_CONFIG(hal, ring_type);
  606. return ring_config->max_size / ring_config->entry_size;
  607. }
  608. qdf_export_symbol(hal_srng_max_entries);
  609. enum hal_srng_dir hal_srng_get_dir(void *hal_soc, int ring_type)
  610. {
  611. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  612. struct hal_hw_srng_config *ring_config =
  613. HAL_SRNG_CONFIG(hal, ring_type);
  614. return ring_config->ring_dir;
  615. }
  616. /**
  617. * hal_srng_dump - Dump ring status
  618. * @srng: hal srng pointer
  619. */
  620. void hal_srng_dump(struct hal_srng *srng)
  621. {
  622. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  623. qdf_print("=== SRC RING %d ===", srng->ring_id);
  624. qdf_print("hp %u, reap_hp %u, tp %u, cached tp %u",
  625. srng->u.src_ring.hp,
  626. srng->u.src_ring.reap_hp,
  627. *srng->u.src_ring.tp_addr,
  628. srng->u.src_ring.cached_tp);
  629. } else {
  630. qdf_print("=== DST RING %d ===", srng->ring_id);
  631. qdf_print("tp %u, hp %u, cached tp %u, loop_cnt %u",
  632. srng->u.dst_ring.tp,
  633. *srng->u.dst_ring.hp_addr,
  634. srng->u.dst_ring.cached_hp,
  635. srng->u.dst_ring.loop_cnt);
  636. }
  637. }
  638. /**
  639. * hal_get_srng_params - Retrieve SRNG parameters for a given ring from HAL
  640. *
  641. * @hal_soc: Opaque HAL SOC handle
  642. * @hal_ring: Ring pointer (Source or Destination ring)
  643. * @ring_params: SRNG parameters will be returned through this structure
  644. */
  645. extern void hal_get_srng_params(void *hal_soc, void *hal_ring,
  646. struct hal_srng_params *ring_params)
  647. {
  648. struct hal_srng *srng = (struct hal_srng *)hal_ring;
  649. int i =0;
  650. ring_params->ring_id = srng->ring_id;
  651. ring_params->ring_dir = srng->ring_dir;
  652. ring_params->entry_size = srng->entry_size;
  653. ring_params->ring_base_paddr = srng->ring_base_paddr;
  654. ring_params->ring_base_vaddr = srng->ring_base_vaddr;
  655. ring_params->num_entries = srng->num_entries;
  656. ring_params->msi_addr = srng->msi_addr;
  657. ring_params->msi_data = srng->msi_data;
  658. ring_params->intr_timer_thres_us = srng->intr_timer_thres_us;
  659. ring_params->intr_batch_cntr_thres_entries =
  660. srng->intr_batch_cntr_thres_entries;
  661. ring_params->low_threshold = srng->u.src_ring.low_threshold;
  662. ring_params->flags = srng->flags;
  663. ring_params->ring_id = srng->ring_id;
  664. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++)
  665. ring_params->hwreg_base[i] = srng->hwreg_base[i];
  666. }
  667. qdf_export_symbol(hal_get_srng_params);