sde_hw_pingpong.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  7. #include <linux/iopoll.h>
  8. #include "sde_hw_mdss.h"
  9. #include "sde_hwio.h"
  10. #include "sde_hw_catalog.h"
  11. #include "sde_hw_pingpong.h"
  12. #include "sde_dbg.h"
  13. #include "sde_kms.h"
  14. #define PP_TEAR_CHECK_EN 0x000
  15. #define PP_SYNC_CONFIG_VSYNC 0x004
  16. #define PP_SYNC_CONFIG_HEIGHT 0x008
  17. #define PP_SYNC_WRCOUNT 0x00C
  18. #define PP_VSYNC_INIT_VAL 0x010
  19. #define PP_INT_COUNT_VAL 0x014
  20. #define PP_SYNC_THRESH 0x018
  21. #define PP_START_POS 0x01C
  22. #define PP_RD_PTR_IRQ 0x020
  23. #define PP_WR_PTR_IRQ 0x024
  24. #define PP_OUT_LINE_COUNT 0x028
  25. #define PP_LINE_COUNT 0x02C
  26. #define PP_AUTOREFRESH_CONFIG 0x030
  27. #define PP_FBC_MODE 0x034
  28. #define PP_FBC_BUDGET_CTL 0x038
  29. #define PP_FBC_LOSSY_MODE 0x03C
  30. #define PP_DSC_MODE 0x0a0
  31. #define PP_DCE_DATA_IN_SWAP 0x0ac
  32. #define PP_DCE_DATA_OUT_SWAP 0x0c8
  33. #define DITHER_VER_MAJOR_1 1
  34. /* supports LUMA Dither */
  35. #define DITHER_VER_MAJOR_2 2
  36. #define MERGE_3D_MODE 0x004
  37. #define MERGE_3D_MUX 0x000
  38. static struct sde_merge_3d_cfg *_merge_3d_offset(enum sde_merge_3d idx,
  39. struct sde_mdss_cfg *m,
  40. void __iomem *addr,
  41. struct sde_hw_blk_reg_map *b)
  42. {
  43. int i;
  44. for (i = 0; i < m->merge_3d_count; i++) {
  45. if (idx == m->merge_3d[i].id) {
  46. b->base_off = addr;
  47. b->blk_off = m->merge_3d[i].base;
  48. b->length = m->merge_3d[i].len;
  49. b->hw_rev = m->hw_rev;
  50. b->log_mask = SDE_DBG_MASK_PINGPONG;
  51. return &m->merge_3d[i];
  52. }
  53. }
  54. return ERR_PTR(-EINVAL);
  55. }
  56. static void _sde_hw_merge_3d_setup_blend_mode(struct sde_hw_merge_3d *ctx,
  57. enum sde_3d_blend_mode cfg)
  58. {
  59. struct sde_hw_blk_reg_map *c;
  60. u32 mode = 0;
  61. if (!ctx)
  62. return;
  63. c = &ctx->hw;
  64. if (cfg) {
  65. mode = BIT(0);
  66. mode |= (cfg - 0x1) << 1;
  67. }
  68. SDE_REG_WRITE(c, MERGE_3D_MODE, mode);
  69. }
  70. static void sde_hw_merge_3d_reset_blend_mode(struct sde_hw_merge_3d *ctx)
  71. {
  72. struct sde_hw_blk_reg_map *c;
  73. if (!ctx)
  74. return;
  75. c = &ctx->hw;
  76. SDE_REG_WRITE(c, MERGE_3D_MODE, 0x0);
  77. SDE_REG_WRITE(c, MERGE_3D_MUX, 0x0);
  78. }
  79. static void _setup_merge_3d_ops(struct sde_hw_merge_3d_ops *ops,
  80. const struct sde_merge_3d_cfg *hw_cap)
  81. {
  82. ops->setup_blend_mode = _sde_hw_merge_3d_setup_blend_mode;
  83. ops->reset_blend_mode = sde_hw_merge_3d_reset_blend_mode;
  84. }
  85. static struct sde_hw_merge_3d *_sde_pp_merge_3d_init(enum sde_merge_3d idx,
  86. void __iomem *addr,
  87. struct sde_mdss_cfg *m)
  88. {
  89. struct sde_hw_merge_3d *c;
  90. struct sde_merge_3d_cfg *cfg;
  91. static u32 merge3d_init_mask;
  92. if (idx < MERGE_3D_0)
  93. return NULL;
  94. c = kzalloc(sizeof(*c), GFP_KERNEL);
  95. if (!c)
  96. return ERR_PTR(-ENOMEM);
  97. cfg = _merge_3d_offset(idx, m, addr, &c->hw);
  98. if (IS_ERR_OR_NULL(cfg)) {
  99. pr_err("invalid merge_3d cfg%d\n", idx);
  100. kfree(c);
  101. return ERR_PTR(-EINVAL);
  102. }
  103. c->idx = idx;
  104. c->caps = cfg;
  105. _setup_merge_3d_ops(&c->ops, c->caps);
  106. if (!(merge3d_init_mask & BIT(idx))) {
  107. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name,
  108. c->hw.blk_off, c->hw.blk_off + c->hw.length,
  109. c->hw.xin_id);
  110. merge3d_init_mask |= BIT(idx);
  111. }
  112. return c;
  113. }
  114. static struct sde_pingpong_cfg *_pingpong_offset(enum sde_pingpong pp,
  115. struct sde_mdss_cfg *m,
  116. void __iomem *addr,
  117. struct sde_hw_blk_reg_map *b)
  118. {
  119. int i;
  120. for (i = 0; i < m->pingpong_count; i++) {
  121. if (pp == m->pingpong[i].id) {
  122. b->base_off = addr;
  123. b->blk_off = m->pingpong[i].base;
  124. b->length = m->pingpong[i].len;
  125. b->hw_rev = m->hw_rev;
  126. b->log_mask = SDE_DBG_MASK_PINGPONG;
  127. return &m->pingpong[i];
  128. }
  129. }
  130. return ERR_PTR(-EINVAL);
  131. }
  132. static int sde_hw_pp_setup_te_config(struct sde_hw_pingpong *pp,
  133. struct sde_hw_tear_check *te)
  134. {
  135. struct sde_hw_blk_reg_map *c;
  136. int cfg;
  137. if (!pp || !te)
  138. return -EINVAL;
  139. c = &pp->hw;
  140. cfg = BIT(19); /*VSYNC_COUNTER_EN */
  141. if (te->hw_vsync_mode)
  142. cfg |= BIT(20);
  143. cfg |= te->vsync_count;
  144. SDE_REG_WRITE(c, PP_SYNC_CONFIG_VSYNC, cfg);
  145. SDE_REG_WRITE(c, PP_SYNC_CONFIG_HEIGHT, te->sync_cfg_height);
  146. SDE_REG_WRITE(c, PP_VSYNC_INIT_VAL, te->vsync_init_val);
  147. SDE_REG_WRITE(c, PP_RD_PTR_IRQ, te->rd_ptr_irq);
  148. SDE_REG_WRITE(c, PP_WR_PTR_IRQ, te->wr_ptr_irq);
  149. SDE_REG_WRITE(c, PP_START_POS, te->start_pos);
  150. SDE_REG_WRITE(c, PP_SYNC_THRESH,
  151. ((te->sync_threshold_continue << 16) |
  152. te->sync_threshold_start));
  153. SDE_REG_WRITE(c, PP_SYNC_WRCOUNT,
  154. (te->start_pos + te->sync_threshold_start + 1));
  155. return 0;
  156. }
  157. static void sde_hw_pp_update_te(struct sde_hw_pingpong *pp,
  158. struct sde_hw_tear_check *te)
  159. {
  160. struct sde_hw_blk_reg_map *c;
  161. int cfg;
  162. if (!pp || !te)
  163. return;
  164. c = &pp->hw;
  165. cfg = SDE_REG_READ(c, PP_SYNC_THRESH);
  166. cfg &= ~0xFFFF;
  167. cfg |= te->sync_threshold_start;
  168. SDE_REG_WRITE(c, PP_SYNC_THRESH, cfg);
  169. }
  170. static int sde_hw_pp_setup_autorefresh_config(struct sde_hw_pingpong *pp,
  171. struct sde_hw_autorefresh *cfg)
  172. {
  173. struct sde_hw_blk_reg_map *c;
  174. u32 refresh_cfg;
  175. if (!pp || !cfg)
  176. return -EINVAL;
  177. c = &pp->hw;
  178. if (cfg->enable)
  179. refresh_cfg = BIT(31) | cfg->frame_count;
  180. else
  181. refresh_cfg = 0;
  182. SDE_REG_WRITE(c, PP_AUTOREFRESH_CONFIG, refresh_cfg);
  183. SDE_EVT32(pp->idx - PINGPONG_0, refresh_cfg);
  184. return 0;
  185. }
  186. static int sde_hw_pp_get_autorefresh_config(struct sde_hw_pingpong *pp,
  187. struct sde_hw_autorefresh *cfg)
  188. {
  189. struct sde_hw_blk_reg_map *c;
  190. u32 val;
  191. if (!pp || !cfg)
  192. return -EINVAL;
  193. c = &pp->hw;
  194. val = SDE_REG_READ(c, PP_AUTOREFRESH_CONFIG);
  195. cfg->enable = (val & BIT(31)) >> 31;
  196. cfg->frame_count = val & 0xffff;
  197. return 0;
  198. }
  199. static int sde_hw_pp_poll_timeout_wr_ptr(struct sde_hw_pingpong *pp,
  200. u32 timeout_us)
  201. {
  202. struct sde_hw_blk_reg_map *c;
  203. u32 val;
  204. int rc;
  205. if (!pp)
  206. return -EINVAL;
  207. c = &pp->hw;
  208. rc = readl_poll_timeout(c->base_off + c->blk_off + PP_LINE_COUNT,
  209. val, (val & 0xffff) >= 1, 10, timeout_us);
  210. return rc;
  211. }
  212. static void sde_hw_pp_dsc_enable(struct sde_hw_pingpong *pp)
  213. {
  214. struct sde_hw_blk_reg_map *c;
  215. if (!pp)
  216. return;
  217. c = &pp->hw;
  218. SDE_REG_WRITE(c, PP_DSC_MODE, 1);
  219. }
  220. static void sde_hw_pp_dsc_disable(struct sde_hw_pingpong *pp)
  221. {
  222. struct sde_hw_blk_reg_map *c;
  223. u32 data;
  224. if (!pp)
  225. return;
  226. c = &pp->hw;
  227. data = SDE_REG_READ(c, PP_DCE_DATA_OUT_SWAP);
  228. data &= ~BIT(18); /* disable endian flip */
  229. SDE_REG_WRITE(c, PP_DCE_DATA_OUT_SWAP, data);
  230. SDE_REG_WRITE(c, PP_DSC_MODE, 0);
  231. }
  232. static int sde_hw_pp_setup_dsc(struct sde_hw_pingpong *pp)
  233. {
  234. struct sde_hw_blk_reg_map *c;
  235. int data;
  236. if (!pp)
  237. return -EINVAL;
  238. c = &pp->hw;
  239. data = SDE_REG_READ(c, PP_DCE_DATA_OUT_SWAP);
  240. data |= BIT(18); /* endian flip */
  241. SDE_REG_WRITE(c, PP_DCE_DATA_OUT_SWAP, data);
  242. return 0;
  243. }
  244. static int sde_hw_pp_setup_dither(struct sde_hw_pingpong *pp,
  245. void *cfg, size_t len)
  246. {
  247. struct sde_hw_blk_reg_map *c;
  248. struct drm_msm_dither *dither = (struct drm_msm_dither *)cfg;
  249. u32 base = 0, offset = 0, data = 0, i = 0;
  250. if (!pp)
  251. return -EINVAL;
  252. c = &pp->hw;
  253. base = pp->caps->sblk->dither.base;
  254. if (!dither) {
  255. /* dither property disable case */
  256. SDE_REG_WRITE(c, base, 0);
  257. return 0;
  258. }
  259. if (len != sizeof(struct drm_msm_dither)) {
  260. DRM_ERROR("input len %zu, expected len %zu\n", len,
  261. sizeof(struct drm_msm_dither));
  262. return -EINVAL;
  263. }
  264. if (dither->c0_bitdepth >= DITHER_DEPTH_MAP_INDEX ||
  265. dither->c1_bitdepth >= DITHER_DEPTH_MAP_INDEX ||
  266. dither->c2_bitdepth >= DITHER_DEPTH_MAP_INDEX ||
  267. dither->c3_bitdepth >= DITHER_DEPTH_MAP_INDEX)
  268. return -EINVAL;
  269. offset += 4;
  270. data = dither_depth_map[dither->c0_bitdepth] & REG_MASK(2);
  271. data |= (dither_depth_map[dither->c1_bitdepth] & REG_MASK(2)) << 2;
  272. data |= (dither_depth_map[dither->c2_bitdepth] & REG_MASK(2)) << 4;
  273. data |= (dither_depth_map[dither->c3_bitdepth] & REG_MASK(2)) << 6;
  274. data |= (dither->temporal_en) ? (1 << 8) : 0;
  275. SDE_REG_WRITE(c, base + offset, data);
  276. for (i = 0; i < DITHER_MATRIX_SZ - 3; i += 4) {
  277. offset += 4;
  278. data = (dither->matrix[i] & REG_MASK(4)) |
  279. ((dither->matrix[i + 1] & REG_MASK(4)) << 4) |
  280. ((dither->matrix[i + 2] & REG_MASK(4)) << 8) |
  281. ((dither->matrix[i + 3] & REG_MASK(4)) << 12);
  282. SDE_REG_WRITE(c, base + offset, data);
  283. }
  284. if (test_bit(SDE_PINGPONG_DITHER_LUMA, &pp->caps->features)
  285. && (dither->flags & DITHER_LUMA_MODE))
  286. SDE_REG_WRITE(c, base, 0x11);
  287. else
  288. SDE_REG_WRITE(c, base, 1);
  289. return 0;
  290. }
  291. static int sde_hw_pp_enable_te(struct sde_hw_pingpong *pp, bool enable)
  292. {
  293. struct sde_hw_blk_reg_map *c;
  294. if (!pp)
  295. return -EINVAL;
  296. c = &pp->hw;
  297. SDE_REG_WRITE(c, PP_TEAR_CHECK_EN, enable);
  298. return 0;
  299. }
  300. static int sde_hw_pp_connect_external_te(struct sde_hw_pingpong *pp,
  301. bool enable_external_te)
  302. {
  303. struct sde_hw_blk_reg_map *c = &pp->hw;
  304. u32 cfg;
  305. int orig;
  306. if (!pp)
  307. return -EINVAL;
  308. c = &pp->hw;
  309. cfg = SDE_REG_READ(c, PP_SYNC_CONFIG_VSYNC);
  310. orig = (bool)(cfg & BIT(20));
  311. if (enable_external_te)
  312. cfg |= BIT(20);
  313. else
  314. cfg &= ~BIT(20);
  315. SDE_REG_WRITE(c, PP_SYNC_CONFIG_VSYNC, cfg);
  316. SDE_EVT32(pp->idx - PINGPONG_0, cfg);
  317. return orig;
  318. }
  319. static int sde_hw_pp_get_vsync_info(struct sde_hw_pingpong *pp,
  320. struct sde_hw_pp_vsync_info *info)
  321. {
  322. struct sde_hw_blk_reg_map *c;
  323. u32 val;
  324. if (!pp || !info)
  325. return -EINVAL;
  326. c = &pp->hw;
  327. val = SDE_REG_READ(c, PP_VSYNC_INIT_VAL);
  328. info->rd_ptr_init_val = val & 0xffff;
  329. val = SDE_REG_READ(c, PP_INT_COUNT_VAL);
  330. info->rd_ptr_frame_count = (val & 0xffff0000) >> 16;
  331. info->rd_ptr_line_count = val & 0xffff;
  332. val = SDE_REG_READ(c, PP_LINE_COUNT);
  333. info->wr_ptr_line_count = val & 0xffff;
  334. return 0;
  335. }
  336. static u32 sde_hw_pp_get_line_count(struct sde_hw_pingpong *pp)
  337. {
  338. struct sde_hw_blk_reg_map *c = &pp->hw;
  339. u32 height, init;
  340. u32 line = 0xFFFF;
  341. if (!pp)
  342. return 0;
  343. c = &pp->hw;
  344. init = SDE_REG_READ(c, PP_VSYNC_INIT_VAL) & 0xFFFF;
  345. height = SDE_REG_READ(c, PP_SYNC_CONFIG_HEIGHT) & 0xFFFF;
  346. if (height < init)
  347. goto line_count_exit;
  348. line = SDE_REG_READ(c, PP_INT_COUNT_VAL) & 0xFFFF;
  349. if (line < init)
  350. line += (0xFFFF - init);
  351. else
  352. line -= init;
  353. line_count_exit:
  354. return line;
  355. }
  356. static void sde_hw_pp_setup_3d_merge_mode(struct sde_hw_pingpong *pp,
  357. enum sde_3d_blend_mode cfg)
  358. {
  359. if (pp->merge_3d && pp->merge_3d->ops.setup_blend_mode)
  360. pp->merge_3d->ops.setup_blend_mode(pp->merge_3d, cfg);
  361. }
  362. static void sde_hw_pp_reset_3d_merge_mode(struct sde_hw_pingpong *pp)
  363. {
  364. if (pp->merge_3d && pp->merge_3d->ops.reset_blend_mode)
  365. pp->merge_3d->ops.reset_blend_mode(pp->merge_3d);
  366. }
  367. static unsigned long sde_hw_pp_get_caps(struct sde_hw_pingpong *pp)
  368. {
  369. return !pp ? 0 : pp->caps->features;
  370. }
  371. static void _setup_pingpong_ops(struct sde_hw_pingpong_ops *ops,
  372. const struct sde_pingpong_cfg *hw_cap)
  373. {
  374. u32 version = 0;
  375. ops->get_hw_caps = sde_hw_pp_get_caps;
  376. if (hw_cap->features & BIT(SDE_PINGPONG_TE)) {
  377. ops->setup_tearcheck = sde_hw_pp_setup_te_config;
  378. ops->enable_tearcheck = sde_hw_pp_enable_te;
  379. ops->update_tearcheck = sde_hw_pp_update_te;
  380. ops->connect_external_te = sde_hw_pp_connect_external_te;
  381. ops->get_vsync_info = sde_hw_pp_get_vsync_info;
  382. ops->setup_autorefresh = sde_hw_pp_setup_autorefresh_config;
  383. ops->get_autorefresh = sde_hw_pp_get_autorefresh_config;
  384. ops->poll_timeout_wr_ptr = sde_hw_pp_poll_timeout_wr_ptr;
  385. ops->get_line_count = sde_hw_pp_get_line_count;
  386. }
  387. if (hw_cap->features & BIT(SDE_PINGPONG_DSC)) {
  388. ops->setup_dsc = sde_hw_pp_setup_dsc;
  389. ops->enable_dsc = sde_hw_pp_dsc_enable;
  390. ops->disable_dsc = sde_hw_pp_dsc_disable;
  391. }
  392. version = SDE_COLOR_PROCESS_MAJOR(hw_cap->sblk->dither.version);
  393. switch (version) {
  394. case DITHER_VER_MAJOR_1:
  395. case DITHER_VER_MAJOR_2:
  396. ops->setup_dither = sde_hw_pp_setup_dither;
  397. break;
  398. default:
  399. ops->setup_dither = NULL;
  400. break;
  401. }
  402. if (test_bit(SDE_PINGPONG_MERGE_3D, &hw_cap->features)) {
  403. ops->setup_3d_mode = sde_hw_pp_setup_3d_merge_mode;
  404. ops->reset_3d_mode = sde_hw_pp_reset_3d_merge_mode;
  405. }
  406. };
  407. struct sde_hw_blk_reg_map *sde_hw_pingpong_init(enum sde_pingpong idx,
  408. void __iomem *addr,
  409. struct sde_mdss_cfg *m)
  410. {
  411. struct sde_hw_pingpong *c;
  412. struct sde_pingpong_cfg *cfg;
  413. c = kzalloc(sizeof(*c), GFP_KERNEL);
  414. if (!c)
  415. return ERR_PTR(-ENOMEM);
  416. cfg = _pingpong_offset(idx, m, addr, &c->hw);
  417. if (IS_ERR_OR_NULL(cfg)) {
  418. kfree(c);
  419. return ERR_PTR(-EINVAL);
  420. }
  421. c->idx = idx;
  422. c->caps = cfg;
  423. if (test_bit(SDE_PINGPONG_MERGE_3D, &cfg->features)) {
  424. c->merge_3d = _sde_pp_merge_3d_init(cfg->merge_3d_id, addr, m);
  425. if (IS_ERR(c->merge_3d)) {
  426. SDE_ERROR("invalid merge_3d block %d\n", idx);
  427. return ERR_PTR(-ENOMEM);
  428. }
  429. }
  430. _setup_pingpong_ops(&c->ops, c->caps);
  431. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name, c->hw.blk_off,
  432. c->hw.blk_off + c->hw.length, c->hw.xin_id);
  433. if (cfg->sblk->dither.base && cfg->sblk->dither.len) {
  434. sde_dbg_reg_register_dump_range(SDE_DBG_NAME,
  435. cfg->sblk->dither.name,
  436. c->hw.blk_off + cfg->sblk->dither.base,
  437. c->hw.blk_off + cfg->sblk->dither.base +
  438. cfg->sblk->dither.len,
  439. c->hw.xin_id);
  440. }
  441. return &c->hw;
  442. }
  443. void sde_hw_pingpong_destroy(struct sde_hw_blk_reg_map *hw)
  444. {
  445. struct sde_hw_pingpong *pp;
  446. if (hw) {
  447. pp = to_sde_hw_pingpong(hw);
  448. kfree(pp->merge_3d);
  449. kfree(pp);
  450. }
  451. }