sde_hw_catalog.c 159 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  7. #include <linux/slab.h>
  8. #include <linux/of_address.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/soc/qcom/llcc-qcom.h>
  11. #include <linux/pm_qos.h>
  12. #include <soc/qcom/of_common.h>
  13. #include "sde_hw_mdss.h"
  14. #include "sde_hw_catalog.h"
  15. #include "sde_hw_catalog_format.h"
  16. #include "sde_kms.h"
  17. #include "sde_hw_uidle.h"
  18. #include "sde_connector.h"
  19. /*************************************************************
  20. * MACRO DEFINITION
  21. *************************************************************/
  22. /**
  23. * Max hardware block in certain hardware. For ex: sspp pipes
  24. * can have QSEED, pcc, igc, pa, csc, qos entries, etc. This count is
  25. * 64 based on software design. It should be increased if any of the
  26. * hardware block has more subblocks.
  27. */
  28. #define MAX_SDE_HW_BLK 64
  29. /* each entry will have register address and bit offset in that register */
  30. #define MAX_BIT_OFFSET 2
  31. /* max table size for dts property lists, increase if tables grow larger */
  32. #define MAX_SDE_DT_TABLE_SIZE 64
  33. /* default line width for sspp, mixer, ds (input), dsc, wb */
  34. #define DEFAULT_SDE_LINE_WIDTH 2048
  35. /* default output line width for ds */
  36. #define DEFAULT_SDE_OUTPUT_LINE_WIDTH 2560
  37. /* max mixer blend stages */
  38. #define DEFAULT_SDE_MIXER_BLENDSTAGES 7
  39. /*
  40. * max bank bit for macro tile and ubwc format.
  41. * this value is left shifted and written to register
  42. */
  43. #define DEFAULT_SDE_HIGHEST_BANK_BIT 0x02
  44. /* No UBWC */
  45. #define DEFAULT_SDE_UBWC_NONE 0x0
  46. /* default ubwc static config register value */
  47. #define DEFAULT_SDE_UBWC_STATIC 0x0
  48. /* default ubwc swizzle register value */
  49. #define DEFAULT_SDE_UBWC_SWIZZLE 0x0
  50. /* default ubwc macrotile mode value */
  51. #define DEFAULT_SDE_UBWC_MACROTILE_MODE 0x0
  52. /* default hardware block size if dtsi entry is not present */
  53. #define DEFAULT_SDE_HW_BLOCK_LEN 0x100
  54. /* total number of intf - dp, dsi, hdmi */
  55. #define INTF_COUNT 3
  56. #define MAX_UPSCALE_RATIO 20
  57. #define MAX_DOWNSCALE_RATIO 4
  58. #define SSPP_UNITY_SCALE 1
  59. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR 11
  60. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR 5
  61. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR 4
  62. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR 1
  63. #define MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT 4
  64. #define MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT 1088
  65. #define MAX_HORZ_DECIMATION 4
  66. #define MAX_VERT_DECIMATION 4
  67. #define MAX_SPLIT_DISPLAY_CTL 2
  68. #define MAX_PP_SPLIT_DISPLAY_CTL 1
  69. #define MDSS_BASE_OFFSET 0x0
  70. #define ROT_LM_OFFSET 3
  71. #define LINE_LM_OFFSET 5
  72. #define LINE_MODE_WB_OFFSET 2
  73. /**
  74. * these configurations are decided based on max mdp clock. It accounts
  75. * for max and min display resolution based on virtual hardware resource
  76. * support.
  77. */
  78. #define MAX_DISPLAY_HEIGHT_WITH_DECIMATION 2160
  79. #define MAX_DISPLAY_HEIGHT 5760
  80. #define MIN_DISPLAY_HEIGHT 0
  81. #define MIN_DISPLAY_WIDTH 0
  82. /* maximum XIN halt timeout in usec */
  83. #define VBIF_XIN_HALT_TIMEOUT 0x4000
  84. #define DEFAULT_PIXEL_RAM_SIZE (50 * 1024)
  85. /* access property value based on prop_type and hardware index */
  86. #define PROP_VALUE_ACCESS(p, i, j) ((p + i)->value[j])
  87. /*
  88. * access element within PROP_TYPE_BIT_OFFSET_ARRAYs based on prop_type,
  89. * hardware index and offset array index
  90. */
  91. #define PROP_BITVALUE_ACCESS(p, i, j, k) ((p + i)->bit_value[j][k])
  92. #define DEFAULT_SBUF_HEADROOM (20)
  93. #define DEFAULT_SBUF_PREFILL (128)
  94. /*
  95. * Default parameter values
  96. */
  97. #define DEFAULT_MAX_BW_HIGH 7000000
  98. #define DEFAULT_MAX_BW_LOW 7000000
  99. #define DEFAULT_UNDERSIZED_PREFILL_LINES 2
  100. #define DEFAULT_XTRA_PREFILL_LINES 2
  101. #define DEFAULT_DEST_SCALE_PREFILL_LINES 3
  102. #define DEFAULT_MACROTILE_PREFILL_LINES 4
  103. #define DEFAULT_YUV_NV12_PREFILL_LINES 8
  104. #define DEFAULT_LINEAR_PREFILL_LINES 1
  105. #define DEFAULT_DOWNSCALING_PREFILL_LINES 1
  106. #define DEFAULT_CORE_IB_FF "6.0"
  107. #define DEFAULT_CORE_CLK_FF "1.0"
  108. #define DEFAULT_COMP_RATIO_RT \
  109. "NV12/5/1/1.23 AB24/5/1/1.23 XB24/5/1/1.23"
  110. #define DEFAULT_COMP_RATIO_NRT \
  111. "NV12/5/1/1.25 AB24/5/1/1.25 XB24/5/1/1.25"
  112. #define DEFAULT_MAX_PER_PIPE_BW 2400000
  113. #define DEFAULT_AMORTIZABLE_THRESHOLD 25
  114. #define DEFAULT_NUM_DDR_CHANNELS 4
  115. #define DEFAULT_DRAM_EFFICIENCY 64
  116. #define DEFAULT_MNOC_PORTS 2
  117. #define DEFAULT_AXI_BUS_WIDTH 32
  118. #define DEFAULT_CPU_MASK 0
  119. #define DEFAULT_CPU_DMA_LATENCY PM_QOS_DEFAULT_VALUE
  120. /* Uidle values */
  121. #define SDE_UIDLE_FAL10_EXIT_CNT 128
  122. #define SDE_UIDLE_FAL10_EXIT_DANGER 4
  123. #define SDE_UIDLE_FAL10_DANGER 6
  124. #define SDE_UIDLE_FAL10_TARGET_IDLE 50
  125. #define SDE_UIDLE_FAL1_TARGET_IDLE 40
  126. #define SDE_UIDLE_FAL1_MAX_THRESHOLD 15
  127. #define SDE_UIDLE_FAL1_MAX_THRESHOLD_EXT_REV_102 255
  128. #define SDE_UIDLE_FAL1_MAX_THRESHOLD_EXT_REV_103 255
  129. #define SDE_UIDLE_FAL10_THRESHOLD_60 12
  130. #define SDE_UIDLE_FAL10_THRESHOLD_90 13
  131. #define SDE_UIDLE_MAX_DWNSCALE 1500
  132. #define SDE_UIDLE_MAX_FPS_60 60
  133. #define SDE_UIDLE_MAX_FPS_90 90
  134. #define SDE_UIDLE_MAX_FPS_120 120
  135. #define SDE_UIDLE_MAX_FPS_240 240
  136. /* Unmult Offsets */
  137. #define SDE_VIG_UNMULT 0x1EA0
  138. #define SDE_DGM_UNMULT 0x804
  139. #define SDE_DGM_UNMULT_2 0xE04
  140. #define SSPP_GET_REGDMA_BASE(blk_base, top_off) ((blk_base) >= (top_off) ?\
  141. (blk_base) - (top_off) : (blk_base))
  142. /*************************************************************
  143. * DTSI PROPERTY INDEX
  144. *************************************************************/
  145. enum {
  146. SDE_HW_VERSION,
  147. SDE_HW_PROP_MAX,
  148. };
  149. enum {
  150. HW_OFF,
  151. HW_LEN,
  152. HW_DISP,
  153. HW_PROP_MAX,
  154. };
  155. enum sde_prop {
  156. SDE_OFF,
  157. SDE_LEN,
  158. SSPP_LINEWIDTH,
  159. VIG_SSPP_LINEWIDTH,
  160. SCALING_LINEWIDTH,
  161. MIXER_LINEWIDTH,
  162. MIXER_BLEND,
  163. WB_LINEWIDTH,
  164. WB_LINEWIDTH_LINEAR,
  165. BANK_BIT,
  166. UBWC_VERSION,
  167. UBWC_STATIC,
  168. UBWC_SWIZZLE,
  169. QSEED_SW_LIB_REV,
  170. QSEED_HW_VERSION,
  171. CSC_TYPE,
  172. PANIC_PER_PIPE,
  173. SRC_SPLIT,
  174. DIM_LAYER,
  175. SMART_DMA_REV,
  176. IDLE_PC,
  177. WAKEUP_WITH_TOUCH,
  178. DEST_SCALER,
  179. SMART_PANEL_ALIGN_MODE,
  180. MACROTILE_MODE,
  181. UBWC_BW_CALC_VERSION,
  182. PIPE_ORDER_VERSION,
  183. SEC_SID_MASK,
  184. BASE_LAYER,
  185. TRUSTED_VM_ENV,
  186. MAX_TRUSTED_VM_DISPLAYS,
  187. TVM_INCLUDE_REG,
  188. SDE_PROP_MAX,
  189. };
  190. enum {
  191. PERF_MAX_BW_LOW,
  192. PERF_MAX_BW_HIGH,
  193. PERF_MIN_CORE_IB,
  194. PERF_MIN_LLCC_IB,
  195. PERF_MIN_DRAM_IB,
  196. PERF_CORE_IB_FF,
  197. PERF_CORE_CLK_FF,
  198. PERF_COMP_RATIO_RT,
  199. PERF_COMP_RATIO_NRT,
  200. PERF_UNDERSIZED_PREFILL_LINES,
  201. PERF_DEST_SCALE_PREFILL_LINES,
  202. PERF_MACROTILE_PREFILL_LINES,
  203. PERF_YUV_NV12_PREFILL_LINES,
  204. PERF_LINEAR_PREFILL_LINES,
  205. PERF_DOWNSCALING_PREFILL_LINES,
  206. PERF_XTRA_PREFILL_LINES,
  207. PERF_NUM_DDR_CHANNELS,
  208. PERF_DRAM_EFFICIENCY,
  209. PERF_AMORTIZABLE_THRESHOLD,
  210. PERF_NUM_MNOC_PORTS,
  211. PERF_AXI_BUS_WIDTH,
  212. PERF_CDP_SETTING,
  213. PERF_CPU_MASK,
  214. CPU_MASK_PERF,
  215. PERF_CPU_DMA_LATENCY,
  216. PERF_CPU_IRQ_LATENCY,
  217. PERF_PROP_MAX,
  218. };
  219. enum {
  220. QOS_REFRESH_RATES,
  221. QOS_DANGER_LUT,
  222. QOS_SAFE_LUT,
  223. QOS_CREQ_LUT,
  224. QOS_PROP_MAX,
  225. };
  226. enum {
  227. SSPP_OFF,
  228. SSPP_SIZE,
  229. SSPP_TYPE,
  230. SSPP_XIN,
  231. SSPP_CLK_CTRL,
  232. SSPP_CLK_STATUS,
  233. SSPP_SCALE_SIZE,
  234. SSPP_VIG_BLOCKS,
  235. SSPP_DMA_BLOCKS,
  236. SSPP_EXCL_RECT,
  237. SSPP_SMART_DMA,
  238. SSPP_MAX_PER_PIPE_BW,
  239. SSPP_MAX_PER_PIPE_BW_HIGH,
  240. SSPP_PROP_MAX,
  241. };
  242. enum {
  243. VIG_SUBBLOCK_INDEX,
  244. VIG_TOP_OFF,
  245. VIG_QSEED_OFF,
  246. VIG_QSEED_LEN,
  247. VIG_CSC_OFF,
  248. VIG_HSIC_PROP,
  249. VIG_MEMCOLOR_PROP,
  250. VIG_PCC_PROP,
  251. VIG_GAMUT_PROP,
  252. VIG_IGC_PROP,
  253. VIG_INVERSE_PMA,
  254. VIG_FP16_IGC_PROP,
  255. VIG_FP16_GC_PROP,
  256. VIG_FP16_CSC_PROP,
  257. VIG_FP16_UNMULT_PROP,
  258. VIG_PROP_MAX,
  259. };
  260. enum {
  261. DMA_SUBBLOCK_INDEX,
  262. DMA_TOP_OFF,
  263. DMA_IGC_PROP,
  264. DMA_GC_PROP,
  265. DMA_DGM_INVERSE_PMA,
  266. DMA_CSC_OFF,
  267. DMA_FP16_IGC_PROP,
  268. DMA_FP16_GC_PROP,
  269. DMA_FP16_CSC_PROP,
  270. DMA_FP16_UNMULT_PROP,
  271. DMA_PROP_MAX,
  272. };
  273. enum {
  274. INTF_OFF,
  275. INTF_LEN,
  276. INTF_PREFETCH,
  277. INTF_TYPE,
  278. INTF_TE_IRQ,
  279. INTF_PROP_MAX,
  280. };
  281. enum {
  282. PP_OFF,
  283. PP_LEN,
  284. PP_CWB,
  285. TE_OFF,
  286. TE_LEN,
  287. TE2_OFF,
  288. TE2_LEN,
  289. PP_SLAVE,
  290. DITHER_OFF,
  291. DITHER_LEN,
  292. DITHER_VER,
  293. CWB_DITHER,
  294. PP_MERGE_3D_ID,
  295. PP_PROP_MAX,
  296. };
  297. enum {
  298. DSC_OFF,
  299. DSC_LEN,
  300. DSC_PAIR_MASK,
  301. DSC_REV,
  302. DSC_ENC,
  303. DSC_ENC_LEN,
  304. DSC_CTL,
  305. DSC_CTL_LEN,
  306. DSC_422,
  307. DSC_LINEWIDTH,
  308. DSC_PROP_MAX,
  309. };
  310. enum {
  311. VDC_OFF,
  312. VDC_LEN,
  313. VDC_REV,
  314. VDC_ENC,
  315. VDC_ENC_LEN,
  316. VDC_CTL,
  317. VDC_CTL_LEN,
  318. VDC_PROP_MAX,
  319. };
  320. enum {
  321. DNSC_BLUR_OFF,
  322. DNSC_BLUR_LEN,
  323. DNSC_BLUR_VERSION,
  324. DNSC_BLUR_GAUS_LUT_OFF,
  325. DNSC_BLUR_GAUS_LUT_LEN,
  326. DNSC_BLUR_DITHER_OFF,
  327. DNSC_BLUR_DITHER_LEN,
  328. DNSC_BLUR_PROP_MAX,
  329. };
  330. enum {
  331. DS_TOP_OFF,
  332. DS_TOP_LEN,
  333. DS_TOP_INPUT_LINEWIDTH,
  334. DS_TOP_OUTPUT_LINEWIDTH,
  335. DS_TOP_PROP_MAX,
  336. };
  337. enum {
  338. DS_OFF,
  339. DS_LEN,
  340. DS_PROP_MAX,
  341. };
  342. enum {
  343. DSPP_TOP_OFF,
  344. DSPP_TOP_SIZE,
  345. DSPP_TOP_PROP_MAX,
  346. };
  347. enum {
  348. DSPP_OFF,
  349. DSPP_SIZE,
  350. DSPP_BLOCKS,
  351. DSPP_PROP_MAX,
  352. };
  353. enum {
  354. DSPP_IGC_PROP,
  355. DSPP_PCC_PROP,
  356. DSPP_GC_PROP,
  357. DSPP_HSIC_PROP,
  358. DSPP_MEMCOLOR_PROP,
  359. DSPP_SIXZONE_PROP,
  360. DSPP_GAMUT_PROP,
  361. DSPP_DITHER_PROP,
  362. DSPP_HIST_PROP,
  363. DSPP_VLUT_PROP,
  364. DSPP_BLOCKS_PROP_MAX,
  365. };
  366. enum {
  367. AD_OFF,
  368. AD_VERSION,
  369. AD_PROP_MAX,
  370. };
  371. enum {
  372. LTM_OFF,
  373. LTM_VERSION,
  374. LTM_PROP_MAX,
  375. };
  376. enum {
  377. RC_OFF,
  378. RC_LEN,
  379. RC_VERSION,
  380. RC_MEM_TOTAL_SIZE,
  381. RC_MIN_REGION_WIDTH,
  382. RC_PROP_MAX,
  383. };
  384. enum {
  385. SPR_OFF,
  386. SPR_LEN,
  387. SPR_VERSION,
  388. SPR_PROP_MAX,
  389. };
  390. enum {
  391. DEMURA_OFF,
  392. DEMURA_LEN,
  393. DEMURA_VERSION,
  394. DEMURA_PROP_MAX,
  395. };
  396. enum {
  397. MIXER_OFF,
  398. MIXER_LEN,
  399. MIXER_PAIR_MASK,
  400. MIXER_BLOCKS,
  401. MIXER_DISP,
  402. MIXER_CWB,
  403. MIXER_DCWB,
  404. MIXER_PROP_MAX,
  405. };
  406. enum {
  407. MIXER_GC_PROP,
  408. MIXER_BLOCKS_PROP_MAX,
  409. };
  410. enum {
  411. MIXER_BLEND_OP_OFF,
  412. MIXER_BLEND_PROP_MAX,
  413. };
  414. enum {
  415. WB_OFF,
  416. WB_LEN,
  417. WB_ID,
  418. WB_XIN_ID,
  419. WB_CLK_CTRL,
  420. WB_CLK_STATUS,
  421. WB_PROP_MAX,
  422. };
  423. enum {
  424. VBIF_OFF,
  425. VBIF_LEN,
  426. VBIF_ID,
  427. VBIF_DEFAULT_OT_RD_LIMIT,
  428. VBIF_DEFAULT_OT_WR_LIMIT,
  429. VBIF_DYNAMIC_OT_RD_LIMIT,
  430. VBIF_DYNAMIC_OT_WR_LIMIT,
  431. VBIF_MEMTYPE_0,
  432. VBIF_MEMTYPE_1,
  433. VBIF_QOS_RT_REMAP,
  434. VBIF_QOS_NRT_REMAP,
  435. VBIF_QOS_CWB_REMAP,
  436. VBIF_QOS_LUTDMA_REMAP,
  437. VBIF_QOS_CNOC_REMAP,
  438. VBIF_QOS_OFFLINE_WB_REMAP,
  439. VBIF_PROP_MAX,
  440. };
  441. enum {
  442. UIDLE_OFF,
  443. UIDLE_LEN,
  444. UIDLE_PROP_MAX,
  445. };
  446. enum {
  447. REG_DMA_OFF,
  448. REG_DMA_ID,
  449. REG_DMA_VERSION,
  450. REG_DMA_TRIGGER_OFF,
  451. REG_DMA_BROADCAST_DISABLED,
  452. REG_DMA_XIN_ID,
  453. REG_DMA_CLK_CTRL,
  454. REG_DMA_PROP_MAX
  455. };
  456. enum {
  457. NOISE_LAYER_OFF,
  458. NOISE_LAYER_VERSION,
  459. NOISEL_LAYER_PROP_MAX
  460. };
  461. /*************************************************************
  462. * dts property definition
  463. *************************************************************/
  464. enum prop_type {
  465. PROP_TYPE_BOOL,
  466. PROP_TYPE_U32,
  467. PROP_TYPE_U32_ARRAY,
  468. PROP_TYPE_STRING,
  469. PROP_TYPE_STRING_ARRAY,
  470. PROP_TYPE_BIT_OFFSET_ARRAY,
  471. PROP_TYPE_NODE,
  472. };
  473. struct sde_prop_type {
  474. /* use property index from enum property for readability purpose */
  475. u8 id;
  476. /* it should be property name based on dtsi documentation */
  477. char *prop_name;
  478. /**
  479. * if property is marked mandatory then it will fail parsing
  480. * when property is not present
  481. */
  482. u32 is_mandatory;
  483. /* property type based on "enum prop_type" */
  484. enum prop_type type;
  485. };
  486. struct sde_prop_value {
  487. u32 value[MAX_SDE_HW_BLK];
  488. u32 bit_value[MAX_SDE_HW_BLK][MAX_BIT_OFFSET];
  489. };
  490. /**
  491. * struct sde_dt_props - stores dts properties read from a sde_prop_type table
  492. * @exists: Array of bools indicating if the given prop name was present
  493. * @counts: Count of the number of valid values for the property
  494. * @values: Array storing the count[i] property values
  495. *
  496. * Must use the sde_[get|put]_dt_props APIs to allocate/free this object.
  497. */
  498. struct sde_dt_props {
  499. bool exists[MAX_SDE_DT_TABLE_SIZE];
  500. int counts[MAX_SDE_DT_TABLE_SIZE];
  501. struct sde_prop_value *values;
  502. };
  503. /*************************************************************
  504. * dts property list
  505. *************************************************************/
  506. static struct sde_prop_type sde_hw_prop[] = {
  507. {SDE_HW_VERSION, "qcom,sde-hw-version", false, PROP_TYPE_U32},
  508. };
  509. static struct sde_prop_type sde_prop[] = {
  510. {SDE_OFF, "qcom,sde-off", true, PROP_TYPE_U32},
  511. {SDE_LEN, "qcom,sde-len", false, PROP_TYPE_U32},
  512. {SSPP_LINEWIDTH, "qcom,sde-sspp-linewidth", false, PROP_TYPE_U32},
  513. {VIG_SSPP_LINEWIDTH, "qcom,sde-vig-sspp-linewidth", false, PROP_TYPE_U32},
  514. {SCALING_LINEWIDTH, "qcom,sde-scaling-linewidth", false, PROP_TYPE_U32},
  515. {MIXER_LINEWIDTH, "qcom,sde-mixer-linewidth", false, PROP_TYPE_U32},
  516. {MIXER_BLEND, "qcom,sde-mixer-blendstages", false, PROP_TYPE_U32},
  517. {WB_LINEWIDTH, "qcom,sde-wb-linewidth", false, PROP_TYPE_U32},
  518. {WB_LINEWIDTH_LINEAR, "qcom,sde-wb-linewidth-linear",
  519. false, PROP_TYPE_U32},
  520. {BANK_BIT, "qcom,sde-highest-bank-bit", false,
  521. PROP_TYPE_BIT_OFFSET_ARRAY},
  522. {UBWC_VERSION, "qcom,sde-ubwc-version", false, PROP_TYPE_U32},
  523. {UBWC_STATIC, "qcom,sde-ubwc-static", false, PROP_TYPE_U32},
  524. {UBWC_SWIZZLE, "qcom,sde-ubwc-swizzle", false, PROP_TYPE_U32},
  525. {QSEED_SW_LIB_REV, "qcom,sde-qseed-sw-lib-rev", false,
  526. PROP_TYPE_STRING},
  527. {QSEED_HW_VERSION, "qcom,sde-qseed-scalar-version", false,
  528. PROP_TYPE_U32},
  529. {CSC_TYPE, "qcom,sde-csc-type", false, PROP_TYPE_STRING},
  530. {PANIC_PER_PIPE, "qcom,sde-panic-per-pipe", false, PROP_TYPE_BOOL},
  531. {SRC_SPLIT, "qcom,sde-has-src-split", false, PROP_TYPE_BOOL},
  532. {DIM_LAYER, "qcom,sde-has-dim-layer", false, PROP_TYPE_BOOL},
  533. {SMART_DMA_REV, "qcom,sde-smart-dma-rev", false, PROP_TYPE_STRING},
  534. {IDLE_PC, "qcom,sde-has-idle-pc", false, PROP_TYPE_BOOL},
  535. {WAKEUP_WITH_TOUCH, "qcom,sde-wakeup-with-touch", false,
  536. PROP_TYPE_BOOL},
  537. {DEST_SCALER, "qcom,sde-has-dest-scaler", false, PROP_TYPE_BOOL},
  538. {SMART_PANEL_ALIGN_MODE, "qcom,sde-smart-panel-align-mode",
  539. false, PROP_TYPE_U32},
  540. {MACROTILE_MODE, "qcom,sde-macrotile-mode", false, PROP_TYPE_U32},
  541. {UBWC_BW_CALC_VERSION, "qcom,sde-ubwc-bw-calc-version", false,
  542. PROP_TYPE_U32},
  543. {PIPE_ORDER_VERSION, "qcom,sde-pipe-order-version", false,
  544. PROP_TYPE_U32},
  545. {SEC_SID_MASK, "qcom,sde-secure-sid-mask", false, PROP_TYPE_U32_ARRAY},
  546. {BASE_LAYER, "qcom,sde-mixer-stage-base-layer", false, PROP_TYPE_BOOL},
  547. {TRUSTED_VM_ENV, "qcom,sde-trusted-vm-env", false, PROP_TYPE_BOOL},
  548. {MAX_TRUSTED_VM_DISPLAYS, "qcom,sde-max-trusted-vm-displays", false,
  549. PROP_TYPE_U32},
  550. {TVM_INCLUDE_REG, "qcom,tvm-include-reg", false, PROP_TYPE_U32_ARRAY},
  551. };
  552. static struct sde_prop_type sde_perf_prop[] = {
  553. {PERF_MAX_BW_LOW, "qcom,sde-max-bw-low-kbps", false, PROP_TYPE_U32},
  554. {PERF_MAX_BW_HIGH, "qcom,sde-max-bw-high-kbps", false, PROP_TYPE_U32},
  555. {PERF_MIN_CORE_IB, "qcom,sde-min-core-ib-kbps", false, PROP_TYPE_U32},
  556. {PERF_MIN_LLCC_IB, "qcom,sde-min-llcc-ib-kbps", false, PROP_TYPE_U32},
  557. {PERF_MIN_DRAM_IB, "qcom,sde-min-dram-ib-kbps", false, PROP_TYPE_U32},
  558. {PERF_CORE_IB_FF, "qcom,sde-core-ib-ff", false, PROP_TYPE_STRING},
  559. {PERF_CORE_CLK_FF, "qcom,sde-core-clk-ff", false, PROP_TYPE_STRING},
  560. {PERF_COMP_RATIO_RT, "qcom,sde-comp-ratio-rt", false,
  561. PROP_TYPE_STRING},
  562. {PERF_COMP_RATIO_NRT, "qcom,sde-comp-ratio-nrt", false,
  563. PROP_TYPE_STRING},
  564. {PERF_UNDERSIZED_PREFILL_LINES, "qcom,sde-undersizedprefill-lines",
  565. false, PROP_TYPE_U32},
  566. {PERF_DEST_SCALE_PREFILL_LINES, "qcom,sde-dest-scaleprefill-lines",
  567. false, PROP_TYPE_U32},
  568. {PERF_MACROTILE_PREFILL_LINES, "qcom,sde-macrotileprefill-lines",
  569. false, PROP_TYPE_U32},
  570. {PERF_YUV_NV12_PREFILL_LINES, "qcom,sde-yuv-nv12prefill-lines",
  571. false, PROP_TYPE_U32},
  572. {PERF_LINEAR_PREFILL_LINES, "qcom,sde-linearprefill-lines",
  573. false, PROP_TYPE_U32},
  574. {PERF_DOWNSCALING_PREFILL_LINES, "qcom,sde-downscalingprefill-lines",
  575. false, PROP_TYPE_U32},
  576. {PERF_XTRA_PREFILL_LINES, "qcom,sde-xtra-prefill-lines",
  577. false, PROP_TYPE_U32},
  578. {PERF_NUM_DDR_CHANNELS, "qcom,sde-num-ddr-channels", false, PROP_TYPE_U32},
  579. {PERF_DRAM_EFFICIENCY, "qcom,sde-dram-efficiency", false, PROP_TYPE_U32},
  580. {PERF_AMORTIZABLE_THRESHOLD, "qcom,sde-amortizable-threshold",
  581. false, PROP_TYPE_U32},
  582. {PERF_NUM_MNOC_PORTS, "qcom,sde-num-mnoc-ports",
  583. false, PROP_TYPE_U32},
  584. {PERF_AXI_BUS_WIDTH, "qcom,sde-axi-bus-width",
  585. false, PROP_TYPE_U32},
  586. {PERF_CDP_SETTING, "qcom,sde-cdp-setting", false,
  587. PROP_TYPE_U32_ARRAY},
  588. {PERF_CPU_MASK, "qcom,sde-qos-cpu-mask", false, PROP_TYPE_U32},
  589. {CPU_MASK_PERF, "qcom,sde-qos-cpu-mask-performance", false,
  590. PROP_TYPE_U32},
  591. {PERF_CPU_DMA_LATENCY, "qcom,sde-qos-cpu-dma-latency", false,
  592. PROP_TYPE_U32},
  593. {PERF_CPU_IRQ_LATENCY, "qcom,sde-qos-cpu-irq-latency", false,
  594. PROP_TYPE_U32},
  595. };
  596. static struct sde_prop_type sde_qos_prop[] = {
  597. {QOS_REFRESH_RATES, "qcom,sde-qos-refresh-rates", false,
  598. PROP_TYPE_U32_ARRAY},
  599. {QOS_DANGER_LUT, "qcom,sde-danger-lut", false, PROP_TYPE_U32_ARRAY},
  600. {QOS_SAFE_LUT, "qcom,sde-safe-lut", false, PROP_TYPE_U32_ARRAY},
  601. {QOS_CREQ_LUT, "qcom,sde-creq-lut", false, PROP_TYPE_U32_ARRAY},
  602. };
  603. static struct sde_prop_type sspp_prop[] = {
  604. {SSPP_OFF, "qcom,sde-sspp-off", true, PROP_TYPE_U32_ARRAY},
  605. {SSPP_SIZE, "qcom,sde-sspp-src-size", false, PROP_TYPE_U32},
  606. {SSPP_TYPE, "qcom,sde-sspp-type", true, PROP_TYPE_STRING_ARRAY},
  607. {SSPP_XIN, "qcom,sde-sspp-xin-id", true, PROP_TYPE_U32_ARRAY},
  608. {SSPP_CLK_CTRL, "qcom,sde-sspp-clk-ctrl", false,
  609. PROP_TYPE_BIT_OFFSET_ARRAY},
  610. {SSPP_CLK_STATUS, "qcom,sde-sspp-clk-status", false,
  611. PROP_TYPE_BIT_OFFSET_ARRAY},
  612. {SSPP_SCALE_SIZE, "qcom,sde-sspp-scale-size", false, PROP_TYPE_U32},
  613. {SSPP_VIG_BLOCKS, "qcom,sde-sspp-vig-blocks", false, PROP_TYPE_NODE},
  614. {SSPP_DMA_BLOCKS, "qcom,sde-sspp-dma-blocks", false, PROP_TYPE_NODE},
  615. {SSPP_EXCL_RECT, "qcom,sde-sspp-excl-rect", false, PROP_TYPE_U32_ARRAY},
  616. {SSPP_SMART_DMA, "qcom,sde-sspp-smart-dma-priority", false,
  617. PROP_TYPE_U32_ARRAY},
  618. {SSPP_MAX_PER_PIPE_BW, "qcom,sde-max-per-pipe-bw-kbps", false,
  619. PROP_TYPE_U32_ARRAY},
  620. {SSPP_MAX_PER_PIPE_BW_HIGH, "qcom,sde-max-per-pipe-bw-high-kbps", false,
  621. PROP_TYPE_U32_ARRAY},
  622. };
  623. static struct sde_prop_type vig_prop[] = {
  624. [VIG_SUBBLOCK_INDEX] = {VIG_SUBBLOCK_INDEX, "cell-index", false,
  625. PROP_TYPE_U32},
  626. [VIG_TOP_OFF] = {VIG_TOP_OFF, "qcom,sde-vig-top-off", false,
  627. PROP_TYPE_U32},
  628. [VIG_QSEED_OFF] = {VIG_QSEED_OFF, "qcom,sde-vig-qseed-off", false,
  629. PROP_TYPE_U32},
  630. [VIG_QSEED_LEN] = {VIG_QSEED_LEN, "qcom,sde-vig-qseed-size", false,
  631. PROP_TYPE_U32},
  632. [VIG_CSC_OFF] = {VIG_CSC_OFF, "qcom,sde-vig-csc-off", false,
  633. PROP_TYPE_U32},
  634. [VIG_HSIC_PROP] = {VIG_HSIC_PROP, "qcom,sde-vig-hsic", false,
  635. PROP_TYPE_U32_ARRAY},
  636. [VIG_MEMCOLOR_PROP] = {VIG_MEMCOLOR_PROP, "qcom,sde-vig-memcolor",
  637. false, PROP_TYPE_U32_ARRAY},
  638. [VIG_PCC_PROP] = {VIG_PCC_PROP, "qcom,sde-vig-pcc", false,
  639. PROP_TYPE_U32_ARRAY},
  640. [VIG_GAMUT_PROP] = {VIG_GAMUT_PROP, "qcom,sde-vig-gamut", false,
  641. PROP_TYPE_U32_ARRAY},
  642. [VIG_IGC_PROP] = {VIG_IGC_PROP, "qcom,sde-vig-igc", false,
  643. PROP_TYPE_U32_ARRAY},
  644. [VIG_INVERSE_PMA] = {VIG_INVERSE_PMA, "qcom,sde-vig-inverse-pma", false,
  645. PROP_TYPE_BOOL},
  646. [VIG_FP16_IGC_PROP] = {VIG_FP16_IGC_PROP, "qcom,sde-fp16-igc", false,
  647. PROP_TYPE_U32_ARRAY},
  648. [VIG_FP16_GC_PROP] = {VIG_FP16_GC_PROP, "qcom,sde-fp16-gc", false,
  649. PROP_TYPE_U32_ARRAY},
  650. [VIG_FP16_CSC_PROP] = {VIG_FP16_CSC_PROP, "qcom,sde-fp16-csc", false,
  651. PROP_TYPE_U32_ARRAY},
  652. [VIG_FP16_UNMULT_PROP] = {VIG_FP16_UNMULT_PROP, "qcom,sde-fp16-unmult",
  653. false, PROP_TYPE_U32_ARRAY},
  654. };
  655. static struct sde_prop_type dma_prop[] = {
  656. [DMA_SUBBLOCK_INDEX] = {DMA_SUBBLOCK_INDEX, "cell-index", false,
  657. PROP_TYPE_U32},
  658. [DMA_TOP_OFF] = {DMA_TOP_OFF, "qcom,sde-dma-top-off", false,
  659. PROP_TYPE_U32},
  660. [DMA_IGC_PROP] = {DMA_IGC_PROP, "qcom,sde-dma-igc", false,
  661. PROP_TYPE_U32_ARRAY},
  662. [DMA_GC_PROP] = {DMA_GC_PROP, "qcom,sde-dma-gc", false,
  663. PROP_TYPE_U32_ARRAY},
  664. [DMA_DGM_INVERSE_PMA] = {DMA_DGM_INVERSE_PMA,
  665. "qcom,sde-dma-inverse-pma", false, PROP_TYPE_BOOL},
  666. [DMA_CSC_OFF] = {DMA_CSC_OFF, "qcom,sde-dma-csc-off", false,
  667. PROP_TYPE_U32},
  668. [DMA_FP16_IGC_PROP] = {DMA_FP16_IGC_PROP, "qcom,sde-fp16-igc", false,
  669. PROP_TYPE_U32_ARRAY},
  670. [DMA_FP16_GC_PROP] = {DMA_FP16_GC_PROP, "qcom,sde-fp16-gc", false,
  671. PROP_TYPE_U32_ARRAY},
  672. [DMA_FP16_CSC_PROP] = {DMA_FP16_CSC_PROP, "qcom,sde-fp16-csc", false,
  673. PROP_TYPE_U32_ARRAY},
  674. [DMA_FP16_UNMULT_PROP] = {DMA_FP16_UNMULT_PROP, "qcom,sde-fp16-unmult",
  675. false, PROP_TYPE_U32_ARRAY},
  676. };
  677. static struct sde_prop_type ctl_prop[] = {
  678. {HW_OFF, "qcom,sde-ctl-off", true, PROP_TYPE_U32_ARRAY},
  679. {HW_LEN, "qcom,sde-ctl-size", false, PROP_TYPE_U32},
  680. {HW_DISP, "qcom,sde-ctl-display-pref", false, PROP_TYPE_STRING_ARRAY},
  681. };
  682. struct sde_prop_type mixer_blend_prop[] = {
  683. {MIXER_BLEND_OP_OFF, "qcom,sde-mixer-blend-op-off", true,
  684. PROP_TYPE_U32_ARRAY},
  685. };
  686. static struct sde_prop_type mixer_prop[] = {
  687. {MIXER_OFF, "qcom,sde-mixer-off", true, PROP_TYPE_U32_ARRAY},
  688. {MIXER_LEN, "qcom,sde-mixer-size", false, PROP_TYPE_U32},
  689. {MIXER_PAIR_MASK, "qcom,sde-mixer-pair-mask", true,
  690. PROP_TYPE_U32_ARRAY},
  691. {MIXER_BLOCKS, "qcom,sde-mixer-blocks", false, PROP_TYPE_NODE},
  692. {MIXER_DISP, "qcom,sde-mixer-display-pref", false,
  693. PROP_TYPE_STRING_ARRAY},
  694. {MIXER_CWB, "qcom,sde-mixer-cwb-pref", false,
  695. PROP_TYPE_STRING_ARRAY},
  696. {MIXER_DCWB, "qcom,sde-mixer-dcwb-pref", false,
  697. PROP_TYPE_STRING_ARRAY},
  698. };
  699. static struct sde_prop_type mixer_blocks_prop[] = {
  700. {MIXER_GC_PROP, "qcom,sde-mixer-gc", false, PROP_TYPE_U32_ARRAY},
  701. };
  702. static struct sde_prop_type dspp_top_prop[] = {
  703. {DSPP_TOP_OFF, "qcom,sde-dspp-top-off", true, PROP_TYPE_U32},
  704. {DSPP_TOP_SIZE, "qcom,sde-dspp-top-size", false, PROP_TYPE_U32},
  705. };
  706. static struct sde_prop_type dspp_prop[] = {
  707. {DSPP_OFF, "qcom,sde-dspp-off", true, PROP_TYPE_U32_ARRAY},
  708. {DSPP_SIZE, "qcom,sde-dspp-size", false, PROP_TYPE_U32},
  709. {DSPP_BLOCKS, "qcom,sde-dspp-blocks", false, PROP_TYPE_NODE},
  710. };
  711. static struct sde_prop_type dspp_blocks_prop[] = {
  712. {DSPP_IGC_PROP, "qcom,sde-dspp-igc", false, PROP_TYPE_U32_ARRAY},
  713. {DSPP_PCC_PROP, "qcom,sde-dspp-pcc", false, PROP_TYPE_U32_ARRAY},
  714. {DSPP_GC_PROP, "qcom,sde-dspp-gc", false, PROP_TYPE_U32_ARRAY},
  715. {DSPP_HSIC_PROP, "qcom,sde-dspp-hsic", false, PROP_TYPE_U32_ARRAY},
  716. {DSPP_MEMCOLOR_PROP, "qcom,sde-dspp-memcolor", false,
  717. PROP_TYPE_U32_ARRAY},
  718. {DSPP_SIXZONE_PROP, "qcom,sde-dspp-sixzone", false,
  719. PROP_TYPE_U32_ARRAY},
  720. {DSPP_GAMUT_PROP, "qcom,sde-dspp-gamut", false, PROP_TYPE_U32_ARRAY},
  721. {DSPP_DITHER_PROP, "qcom,sde-dspp-dither", false, PROP_TYPE_U32_ARRAY},
  722. {DSPP_HIST_PROP, "qcom,sde-dspp-hist", false, PROP_TYPE_U32_ARRAY},
  723. {DSPP_VLUT_PROP, "qcom,sde-dspp-vlut", false, PROP_TYPE_U32_ARRAY},
  724. };
  725. static struct sde_prop_type ad_prop[] = {
  726. {AD_OFF, "qcom,sde-dspp-ad-off", false, PROP_TYPE_U32_ARRAY},
  727. {AD_VERSION, "qcom,sde-dspp-ad-version", false, PROP_TYPE_U32},
  728. };
  729. static struct sde_prop_type ltm_prop[] = {
  730. {LTM_OFF, "qcom,sde-dspp-ltm-off", false, PROP_TYPE_U32_ARRAY},
  731. {LTM_VERSION, "qcom,sde-dspp-ltm-version", false, PROP_TYPE_U32},
  732. };
  733. static struct sde_prop_type rc_prop[] = {
  734. {RC_OFF, "qcom,sde-dspp-rc-off", false, PROP_TYPE_U32_ARRAY},
  735. {RC_LEN, "qcom,sde-dspp-rc-size", false, PROP_TYPE_U32},
  736. {RC_VERSION, "qcom,sde-dspp-rc-version", false, PROP_TYPE_U32},
  737. {RC_MEM_TOTAL_SIZE, "qcom,sde-dspp-rc-mem-size", false, PROP_TYPE_U32},
  738. {RC_MIN_REGION_WIDTH, "qcom,sde-dspp-rc-min-region-width", false, PROP_TYPE_U32},
  739. };
  740. static struct sde_prop_type spr_prop[] = {
  741. {SPR_OFF, "qcom,sde-dspp-spr-off", false, PROP_TYPE_U32_ARRAY},
  742. {SPR_LEN, "qcom,sde-dspp-spr-size", false, PROP_TYPE_U32},
  743. {SPR_VERSION, "qcom,sde-dspp-spr-version", false, PROP_TYPE_U32},
  744. };
  745. static struct sde_prop_type ds_top_prop[] = {
  746. {DS_TOP_OFF, "qcom,sde-dest-scaler-top-off", false, PROP_TYPE_U32},
  747. {DS_TOP_LEN, "qcom,sde-dest-scaler-top-size", false, PROP_TYPE_U32},
  748. {DS_TOP_INPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-input-linewidth",
  749. false, PROP_TYPE_U32},
  750. {DS_TOP_OUTPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-output-linewidth",
  751. false, PROP_TYPE_U32},
  752. };
  753. static struct sde_prop_type ds_prop[] = {
  754. {DS_OFF, "qcom,sde-dest-scaler-off", false, PROP_TYPE_U32_ARRAY},
  755. {DS_LEN, "qcom,sde-dest-scaler-size", false, PROP_TYPE_U32},
  756. };
  757. static struct sde_prop_type pp_prop[] = {
  758. {PP_OFF, "qcom,sde-pp-off", true, PROP_TYPE_U32_ARRAY},
  759. {PP_LEN, "qcom,sde-pp-size", false, PROP_TYPE_U32},
  760. {PP_CWB, "qcom,sde-pp-cwb", false, PROP_TYPE_U32_ARRAY},
  761. {TE_OFF, "qcom,sde-te-off", false, PROP_TYPE_U32_ARRAY},
  762. {TE_LEN, "qcom,sde-te-size", false, PROP_TYPE_U32},
  763. {TE2_OFF, "qcom,sde-te2-off", false, PROP_TYPE_U32_ARRAY},
  764. {TE2_LEN, "qcom,sde-te2-size", false, PROP_TYPE_U32},
  765. {PP_SLAVE, "qcom,sde-pp-slave", false, PROP_TYPE_U32_ARRAY},
  766. {DITHER_OFF, "qcom,sde-dither-off", false, PROP_TYPE_U32_ARRAY},
  767. {DITHER_LEN, "qcom,sde-dither-size", false, PROP_TYPE_U32},
  768. {DITHER_VER, "qcom,sde-dither-version", false, PROP_TYPE_U32},
  769. {CWB_DITHER, "qcom,sde-cwb-dither", false, PROP_TYPE_U32_ARRAY},
  770. {PP_MERGE_3D_ID, "qcom,sde-pp-merge-3d-id", false, PROP_TYPE_U32_ARRAY},
  771. };
  772. static struct sde_prop_type dsc_prop[] = {
  773. {DSC_OFF, "qcom,sde-dsc-off", false, PROP_TYPE_U32_ARRAY},
  774. {DSC_LEN, "qcom,sde-dsc-size", false, PROP_TYPE_U32},
  775. {DSC_PAIR_MASK, "qcom,sde-dsc-pair-mask", false, PROP_TYPE_U32_ARRAY},
  776. {DSC_REV, "qcom,sde-dsc-hw-rev", false, PROP_TYPE_STRING},
  777. {DSC_ENC, "qcom,sde-dsc-enc", false, PROP_TYPE_U32_ARRAY},
  778. {DSC_ENC_LEN, "qcom,sde-dsc-enc-size", false, PROP_TYPE_U32},
  779. {DSC_CTL, "qcom,sde-dsc-ctl", false, PROP_TYPE_U32_ARRAY},
  780. {DSC_CTL_LEN, "qcom,sde-dsc-ctl-size", false, PROP_TYPE_U32},
  781. {DSC_422, "qcom,sde-dsc-native422-supp", false, PROP_TYPE_U32_ARRAY},
  782. {DSC_LINEWIDTH, "qcom,sde-dsc-linewidth", false, PROP_TYPE_U32},
  783. };
  784. static struct sde_prop_type vdc_prop[] = {
  785. {VDC_OFF, "qcom,sde-vdc-off", false, PROP_TYPE_U32_ARRAY},
  786. {VDC_LEN, "qcom,sde-vdc-size", false, PROP_TYPE_U32},
  787. {VDC_REV, "qcom,sde-vdc-hw-rev", false, PROP_TYPE_STRING},
  788. {VDC_ENC, "qcom,sde-vdc-enc", false, PROP_TYPE_U32_ARRAY},
  789. {VDC_ENC_LEN, "qcom,sde-vdc-enc-size", false, PROP_TYPE_U32},
  790. {VDC_CTL, "qcom,sde-vdc-ctl", false, PROP_TYPE_U32_ARRAY},
  791. {VDC_CTL_LEN, "qcom,sde-vdc-ctl-size", false, PROP_TYPE_U32},
  792. };
  793. static struct sde_prop_type cdm_prop[] = {
  794. {HW_OFF, "qcom,sde-cdm-off", false, PROP_TYPE_U32_ARRAY},
  795. {HW_LEN, "qcom,sde-cdm-size", false, PROP_TYPE_U32},
  796. };
  797. static struct sde_prop_type intf_prop[] = {
  798. {INTF_OFF, "qcom,sde-intf-off", true, PROP_TYPE_U32_ARRAY},
  799. {INTF_LEN, "qcom,sde-intf-size", false, PROP_TYPE_U32},
  800. {INTF_PREFETCH, "qcom,sde-intf-max-prefetch-lines", false,
  801. PROP_TYPE_U32_ARRAY},
  802. {INTF_TYPE, "qcom,sde-intf-type", false, PROP_TYPE_STRING_ARRAY},
  803. {INTF_TE_IRQ, "qcom,sde-intf-tear-irq-off", false, PROP_TYPE_U32_ARRAY},
  804. };
  805. static struct sde_prop_type wb_prop[] = {
  806. {WB_OFF, "qcom,sde-wb-off", false, PROP_TYPE_U32_ARRAY},
  807. {WB_LEN, "qcom,sde-wb-size", false, PROP_TYPE_U32},
  808. {WB_ID, "qcom,sde-wb-id", false, PROP_TYPE_U32_ARRAY},
  809. {WB_XIN_ID, "qcom,sde-wb-xin-id", false, PROP_TYPE_U32_ARRAY},
  810. {WB_CLK_CTRL, "qcom,sde-wb-clk-ctrl", false,
  811. PROP_TYPE_BIT_OFFSET_ARRAY},
  812. {WB_CLK_STATUS, "qcom,sde-wb-clk-status", false,
  813. PROP_TYPE_BIT_OFFSET_ARRAY},
  814. };
  815. static struct sde_prop_type dnsc_blur_prop[] = {
  816. {DNSC_BLUR_OFF, "qcom,sde-dnsc-blur-off", false, PROP_TYPE_U32_ARRAY},
  817. {DNSC_BLUR_LEN, "qcom,sde-dnsc-blur-size", false, PROP_TYPE_U32},
  818. {DNSC_BLUR_VERSION, "qcom,sde-dnsc-blur-version", false, PROP_TYPE_U32},
  819. {DNSC_BLUR_GAUS_LUT_OFF, "qcom,sde-dnsc-blur-gaus-lut-off", false, PROP_TYPE_U32_ARRAY},
  820. {DNSC_BLUR_GAUS_LUT_LEN, "qcom,sde-dnsc-blur-gaus-lut-size", false, PROP_TYPE_U32},
  821. {DNSC_BLUR_DITHER_OFF, "qcom,sde-dnsc-blur-dither-off", false, PROP_TYPE_U32_ARRAY},
  822. {DNSC_BLUR_DITHER_LEN, "qcom,sde-dnsc-blur-dither-size", false, PROP_TYPE_U32},
  823. };
  824. static struct sde_prop_type vbif_prop[] = {
  825. {VBIF_OFF, "qcom,sde-vbif-off", true, PROP_TYPE_U32_ARRAY},
  826. {VBIF_LEN, "qcom,sde-vbif-size", false, PROP_TYPE_U32},
  827. {VBIF_ID, "qcom,sde-vbif-id", false, PROP_TYPE_U32_ARRAY},
  828. {VBIF_DEFAULT_OT_RD_LIMIT, "qcom,sde-vbif-default-ot-rd-limit", false, PROP_TYPE_U32},
  829. {VBIF_DEFAULT_OT_WR_LIMIT, "qcom,sde-vbif-default-ot-wr-limit", false, PROP_TYPE_U32},
  830. {VBIF_DYNAMIC_OT_RD_LIMIT, "qcom,sde-vbif-dynamic-ot-rd-limit", false, PROP_TYPE_U32_ARRAY},
  831. {VBIF_DYNAMIC_OT_WR_LIMIT, "qcom,sde-vbif-dynamic-ot-wr-limit", false, PROP_TYPE_U32_ARRAY},
  832. {VBIF_MEMTYPE_0, "qcom,sde-vbif-memtype-0", false, PROP_TYPE_U32_ARRAY},
  833. {VBIF_MEMTYPE_1, "qcom,sde-vbif-memtype-1", false, PROP_TYPE_U32_ARRAY},
  834. {VBIF_QOS_RT_REMAP, "qcom,sde-vbif-qos-rt-remap", false, PROP_TYPE_U32_ARRAY},
  835. {VBIF_QOS_NRT_REMAP, "qcom,sde-vbif-qos-nrt-remap", false, PROP_TYPE_U32_ARRAY},
  836. {VBIF_QOS_CWB_REMAP, "qcom,sde-vbif-qos-cwb-remap", false, PROP_TYPE_U32_ARRAY},
  837. {VBIF_QOS_LUTDMA_REMAP, "qcom,sde-vbif-qos-lutdma-remap", false, PROP_TYPE_U32_ARRAY},
  838. {VBIF_QOS_CNOC_REMAP, "qcom,sde-vbif-qos-cnoc-remap", false, PROP_TYPE_U32_ARRAY},
  839. {VBIF_QOS_OFFLINE_WB_REMAP, "qcom,sde-vbif-qos-offline-wb-remap", false,
  840. PROP_TYPE_U32_ARRAY},
  841. };
  842. static struct sde_prop_type uidle_prop[] = {
  843. {UIDLE_OFF, "qcom,sde-uidle-off", false, PROP_TYPE_U32},
  844. {UIDLE_LEN, "qcom,sde-uidle-size", false, PROP_TYPE_U32},
  845. };
  846. static struct sde_prop_type reg_dma_prop[REG_DMA_PROP_MAX] = {
  847. [REG_DMA_OFF] = {REG_DMA_OFF, "qcom,sde-reg-dma-off", false,
  848. PROP_TYPE_U32_ARRAY},
  849. [REG_DMA_ID] = {REG_DMA_ID, "qcom,sde-reg-dma-id", false,
  850. PROP_TYPE_U32_ARRAY},
  851. [REG_DMA_VERSION] = {REG_DMA_VERSION, "qcom,sde-reg-dma-version",
  852. false, PROP_TYPE_U32},
  853. [REG_DMA_TRIGGER_OFF] = {REG_DMA_TRIGGER_OFF,
  854. "qcom,sde-reg-dma-trigger-off", false,
  855. PROP_TYPE_U32},
  856. [REG_DMA_BROADCAST_DISABLED] = {REG_DMA_BROADCAST_DISABLED,
  857. "qcom,sde-reg-dma-broadcast-disabled", false, PROP_TYPE_BOOL},
  858. [REG_DMA_XIN_ID] = {REG_DMA_XIN_ID,
  859. "qcom,sde-reg-dma-xin-id", false, PROP_TYPE_U32},
  860. [REG_DMA_CLK_CTRL] = {REG_DMA_CLK_CTRL,
  861. "qcom,sde-reg-dma-clk-ctrl", false, PROP_TYPE_BIT_OFFSET_ARRAY},
  862. };
  863. static struct sde_prop_type merge_3d_prop[] = {
  864. {HW_OFF, "qcom,sde-merge-3d-off", false, PROP_TYPE_U32_ARRAY},
  865. {HW_LEN, "qcom,sde-merge-3d-size", false, PROP_TYPE_U32},
  866. };
  867. static struct sde_prop_type qdss_prop[] = {
  868. {HW_OFF, "qcom,sde-qdss-off", false, PROP_TYPE_U32_ARRAY},
  869. {HW_LEN, "qcom,sde-qdss-size", false, PROP_TYPE_U32},
  870. };
  871. static struct sde_prop_type demura_prop[] = {
  872. [DEMURA_OFF] = {DEMURA_OFF, "qcom,sde-dspp-demura-off", false,
  873. PROP_TYPE_U32_ARRAY},
  874. [DEMURA_LEN] = {DEMURA_LEN, "qcom,sde-dspp-demura-size", false,
  875. PROP_TYPE_U32},
  876. [DEMURA_VERSION] = {DEMURA_VERSION, "qcom,sde-dspp-demura-version",
  877. false, PROP_TYPE_U32},
  878. };
  879. static struct sde_prop_type noise_layer_prop[] = {
  880. [NOISE_LAYER_OFF] = {NOISE_LAYER_OFF, "qcom,sde-lm-noise-off",
  881. false, PROP_TYPE_U32},
  882. [NOISE_LAYER_VERSION] = {NOISE_LAYER_VERSION,
  883. "qcom,sde-lm-noise-version", false, PROP_TYPE_U32},
  884. };
  885. /*************************************************************
  886. * static API list
  887. *************************************************************/
  888. static int _sde_lm_noise_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg);
  889. static int _parse_dt_u32_handler(struct device_node *np,
  890. char *prop_name, u32 *offsets, int len, bool mandatory)
  891. {
  892. int rc = -EINVAL;
  893. if (len > MAX_SDE_HW_BLK) {
  894. SDE_ERROR(
  895. "prop: %s tries out of bound access for u32 array read len: %d\n",
  896. prop_name, len);
  897. return -E2BIG;
  898. }
  899. rc = of_property_read_u32_array(np, prop_name, offsets, len);
  900. if (rc && mandatory)
  901. SDE_ERROR("mandatory prop: %s u32 array read len:%d\n",
  902. prop_name, len);
  903. else if (rc)
  904. SDE_DEBUG("optional prop: %s u32 array read len:%d\n",
  905. prop_name, len);
  906. return rc;
  907. }
  908. static int _parse_dt_bit_offset(struct device_node *np,
  909. char *prop_name, struct sde_prop_value *prop_value, u32 prop_index,
  910. u32 count, bool mandatory)
  911. {
  912. int rc = 0, len, i, j;
  913. const u32 *arr;
  914. arr = of_get_property(np, prop_name, &len);
  915. if (arr) {
  916. len /= sizeof(u32);
  917. len &= ~0x1;
  918. if (len > (MAX_SDE_HW_BLK * MAX_BIT_OFFSET)) {
  919. SDE_ERROR(
  920. "prop: %s len: %d will lead to out of bound access\n",
  921. prop_name, len / MAX_BIT_OFFSET);
  922. return -E2BIG;
  923. }
  924. for (i = 0, j = 0; i < len; j++) {
  925. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 0) =
  926. be32_to_cpu(arr[i]);
  927. i++;
  928. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 1) =
  929. be32_to_cpu(arr[i]);
  930. i++;
  931. }
  932. } else {
  933. if (mandatory) {
  934. SDE_ERROR("error mandatory property '%s' not found\n",
  935. prop_name);
  936. rc = -EINVAL;
  937. } else {
  938. SDE_DEBUG("error optional property '%s' not found\n",
  939. prop_name);
  940. }
  941. }
  942. return rc;
  943. }
  944. static int _validate_dt_entry(struct device_node *np,
  945. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  946. int *off_count)
  947. {
  948. int rc = 0, i, val;
  949. struct device_node *snp = NULL;
  950. if (off_count) {
  951. *off_count = of_property_count_u32_elems(np,
  952. sde_prop[0].prop_name);
  953. if ((*off_count > MAX_BLOCKS) || (*off_count < 0)) {
  954. if (sde_prop[0].is_mandatory) {
  955. SDE_ERROR(
  956. "invalid hw offset prop name:%s count: %d\n",
  957. sde_prop[0].prop_name, *off_count);
  958. rc = -EINVAL;
  959. }
  960. *off_count = 0;
  961. memset(prop_count, 0, sizeof(int) * prop_size);
  962. return rc;
  963. }
  964. }
  965. for (i = 0; i < prop_size; i++) {
  966. switch (sde_prop[i].type) {
  967. case PROP_TYPE_U32:
  968. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  969. &val);
  970. if (!rc)
  971. prop_count[i] = 1;
  972. break;
  973. case PROP_TYPE_U32_ARRAY:
  974. prop_count[i] = of_property_count_u32_elems(np,
  975. sde_prop[i].prop_name);
  976. if (prop_count[i] < 0)
  977. rc = prop_count[i];
  978. break;
  979. case PROP_TYPE_STRING_ARRAY:
  980. prop_count[i] = of_property_count_strings(np,
  981. sde_prop[i].prop_name);
  982. if (prop_count[i] < 0)
  983. rc = prop_count[i];
  984. break;
  985. case PROP_TYPE_BIT_OFFSET_ARRAY:
  986. of_get_property(np, sde_prop[i].prop_name, &val);
  987. prop_count[i] = val / (MAX_BIT_OFFSET * sizeof(u32));
  988. break;
  989. case PROP_TYPE_NODE:
  990. snp = of_get_child_by_name(np,
  991. sde_prop[i].prop_name);
  992. if (!snp)
  993. rc = -EINVAL;
  994. break;
  995. case PROP_TYPE_BOOL:
  996. /**
  997. * No special handling for bool properties here.
  998. * They will always exist, with value indicating
  999. * if the given key is present or not.
  1000. */
  1001. prop_count[i] = 1;
  1002. break;
  1003. default:
  1004. SDE_DEBUG("invalid property type:%d\n",
  1005. sde_prop[i].type);
  1006. break;
  1007. }
  1008. SDE_DEBUG(
  1009. "prop id:%d prop name:%s prop type:%d prop_count:%d\n",
  1010. i, sde_prop[i].prop_name,
  1011. sde_prop[i].type, prop_count[i]);
  1012. if (rc && sde_prop[i].is_mandatory &&
  1013. ((sde_prop[i].type == PROP_TYPE_U32) ||
  1014. (sde_prop[i].type == PROP_TYPE_NODE))) {
  1015. SDE_ERROR("prop:%s not present\n",
  1016. sde_prop[i].prop_name);
  1017. goto end;
  1018. } else if (sde_prop[i].type == PROP_TYPE_U32 ||
  1019. sde_prop[i].type == PROP_TYPE_BOOL ||
  1020. sde_prop[i].type == PROP_TYPE_NODE) {
  1021. rc = 0;
  1022. continue;
  1023. }
  1024. if (off_count && (prop_count[i] != *off_count) &&
  1025. sde_prop[i].is_mandatory) {
  1026. SDE_ERROR(
  1027. "prop:%s count:%d is different compared to offset array:%d\n",
  1028. sde_prop[i].prop_name,
  1029. prop_count[i], *off_count);
  1030. rc = -EINVAL;
  1031. goto end;
  1032. } else if (off_count && prop_count[i] != *off_count) {
  1033. SDE_DEBUG(
  1034. "prop:%s count:%d is different compared to offset array:%d\n",
  1035. sde_prop[i].prop_name,
  1036. prop_count[i], *off_count);
  1037. rc = 0;
  1038. }
  1039. if (prop_count[i] < 0) {
  1040. prop_count[i] = 0;
  1041. if (sde_prop[i].is_mandatory) {
  1042. SDE_ERROR("prop:%s count:%d is negative\n",
  1043. sde_prop[i].prop_name, prop_count[i]);
  1044. rc = -EINVAL;
  1045. } else {
  1046. rc = 0;
  1047. SDE_DEBUG("prop:%s count:%d is negative\n",
  1048. sde_prop[i].prop_name, prop_count[i]);
  1049. }
  1050. }
  1051. }
  1052. end:
  1053. return rc;
  1054. }
  1055. static int _read_dt_entry(struct device_node *np,
  1056. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  1057. bool *prop_exists,
  1058. struct sde_prop_value *prop_value)
  1059. {
  1060. int rc = 0, i, j;
  1061. for (i = 0; i < prop_size; i++) {
  1062. prop_exists[i] = true;
  1063. switch (sde_prop[i].type) {
  1064. case PROP_TYPE_U32:
  1065. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  1066. &PROP_VALUE_ACCESS(prop_value, i, 0));
  1067. SDE_DEBUG(
  1068. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  1069. i, sde_prop[i].prop_name,
  1070. sde_prop[i].type,
  1071. PROP_VALUE_ACCESS(prop_value, i, 0));
  1072. if (rc)
  1073. prop_exists[i] = false;
  1074. break;
  1075. case PROP_TYPE_BOOL:
  1076. PROP_VALUE_ACCESS(prop_value, i, 0) =
  1077. of_property_read_bool(np,
  1078. sde_prop[i].prop_name);
  1079. SDE_DEBUG(
  1080. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  1081. i, sde_prop[i].prop_name,
  1082. sde_prop[i].type,
  1083. PROP_VALUE_ACCESS(prop_value, i, 0));
  1084. break;
  1085. case PROP_TYPE_U32_ARRAY:
  1086. rc = _parse_dt_u32_handler(np, sde_prop[i].prop_name,
  1087. &PROP_VALUE_ACCESS(prop_value, i, 0),
  1088. prop_count[i], sde_prop[i].is_mandatory);
  1089. if (rc && sde_prop[i].is_mandatory) {
  1090. SDE_ERROR(
  1091. "%s prop validation success but read failed\n",
  1092. sde_prop[i].prop_name);
  1093. prop_exists[i] = false;
  1094. goto end;
  1095. } else {
  1096. if (rc)
  1097. prop_exists[i] = false;
  1098. /* only for debug purpose */
  1099. SDE_DEBUG(
  1100. "prop id:%d prop name:%s prop type:%d",
  1101. i, sde_prop[i].prop_name,
  1102. sde_prop[i].type);
  1103. for (j = 0; j < prop_count[i]; j++)
  1104. SDE_DEBUG(" value[%d]:0x%x ", j,
  1105. PROP_VALUE_ACCESS(prop_value, i,
  1106. j));
  1107. SDE_DEBUG("\n");
  1108. }
  1109. break;
  1110. case PROP_TYPE_BIT_OFFSET_ARRAY:
  1111. rc = _parse_dt_bit_offset(np, sde_prop[i].prop_name,
  1112. prop_value, i, prop_count[i],
  1113. sde_prop[i].is_mandatory);
  1114. if (rc && sde_prop[i].is_mandatory) {
  1115. SDE_ERROR(
  1116. "%s prop validation success but read failed\n",
  1117. sde_prop[i].prop_name);
  1118. prop_exists[i] = false;
  1119. goto end;
  1120. } else {
  1121. if (rc)
  1122. prop_exists[i] = false;
  1123. SDE_DEBUG(
  1124. "prop id:%d prop name:%s prop type:%d",
  1125. i, sde_prop[i].prop_name,
  1126. sde_prop[i].type);
  1127. for (j = 0; j < prop_count[i]; j++)
  1128. SDE_DEBUG(
  1129. "count[%d]: bit:0x%x off:0x%x\n", j,
  1130. PROP_BITVALUE_ACCESS(prop_value,
  1131. i, j, 0),
  1132. PROP_BITVALUE_ACCESS(prop_value,
  1133. i, j, 1));
  1134. SDE_DEBUG("\n");
  1135. }
  1136. break;
  1137. case PROP_TYPE_NODE:
  1138. /* Node will be parsed in calling function */
  1139. rc = 0;
  1140. break;
  1141. default:
  1142. SDE_DEBUG("invalid property type:%d\n",
  1143. sde_prop[i].type);
  1144. break;
  1145. }
  1146. rc = 0;
  1147. }
  1148. end:
  1149. return rc;
  1150. }
  1151. /**
  1152. * sde_get_dt_props - allocate and return prop counts, exists & values arrays
  1153. * @np - device node
  1154. * @prop_max - <BLK>_PROP_MAX enum, this will be number of values allocated
  1155. * @sde_prop - pointer to prop table
  1156. * @prop_size - size of prop table
  1157. * @off_count - pointer to callers off_count
  1158. *
  1159. * @Returns - valid pointer or -ve error code (can never return NULL)
  1160. * If a non-NULL off_count pointer is given, the value it points to will be
  1161. * updated with the number of elements in the offset array (entry 0 in table).
  1162. * Caller MUST free this object using sde_put_dt_props after parsing values.
  1163. */
  1164. static struct sde_dt_props *sde_get_dt_props(struct device_node *np,
  1165. size_t prop_max, struct sde_prop_type *sde_prop,
  1166. u32 prop_size, u32 *off_count)
  1167. {
  1168. struct sde_dt_props *props;
  1169. int rc = -ENOMEM;
  1170. props = kzalloc(sizeof(*props), GFP_KERNEL);
  1171. if (!props)
  1172. return ERR_PTR(rc);
  1173. props->values = kcalloc(prop_max, sizeof(*props->values),
  1174. GFP_KERNEL);
  1175. if (!props->values)
  1176. goto free_props;
  1177. rc = _validate_dt_entry(np, sde_prop, prop_size, props->counts,
  1178. off_count);
  1179. if (rc)
  1180. goto free_vals;
  1181. rc = _read_dt_entry(np, sde_prop, prop_size, props->counts,
  1182. props->exists, props->values);
  1183. if (rc)
  1184. goto free_vals;
  1185. return props;
  1186. free_vals:
  1187. kfree(props->values);
  1188. free_props:
  1189. kfree(props);
  1190. return ERR_PTR(rc);
  1191. }
  1192. /* sde_put_dt_props - free an sde_dt_props object obtained with "get" */
  1193. static void sde_put_dt_props(struct sde_dt_props *props)
  1194. {
  1195. if (!props)
  1196. return;
  1197. kfree(props->values);
  1198. kfree(props);
  1199. }
  1200. static int _add_to_irq_offset_list(struct sde_mdss_cfg *sde_cfg,
  1201. enum sde_intr_hwblk_type blk_type, u32 instance, u32 offset)
  1202. {
  1203. struct sde_intr_irq_offsets *item = NULL;
  1204. bool err = false;
  1205. switch (blk_type) {
  1206. case SDE_INTR_HWBLK_TOP:
  1207. if (instance >= SDE_INTR_TOP_MAX)
  1208. err = true;
  1209. break;
  1210. case SDE_INTR_HWBLK_INTF:
  1211. if (instance >= INTF_MAX)
  1212. err = true;
  1213. break;
  1214. case SDE_INTR_HWBLK_AD4:
  1215. if (instance >= AD_MAX)
  1216. err = true;
  1217. break;
  1218. case SDE_INTR_HWBLK_INTF_TEAR:
  1219. if (instance >= INTF_MAX)
  1220. err = true;
  1221. break;
  1222. case SDE_INTR_HWBLK_LTM:
  1223. if (instance >= LTM_MAX)
  1224. err = true;
  1225. break;
  1226. case SDE_INTR_HWBLK_WB:
  1227. if (instance >= WB_MAX)
  1228. err = true;
  1229. break;
  1230. default:
  1231. SDE_ERROR("invalid hwblk_type: %d", blk_type);
  1232. return -EINVAL;
  1233. }
  1234. if (err) {
  1235. SDE_ERROR("unable to map instance %d for blk type %d",
  1236. instance, blk_type);
  1237. return -EINVAL;
  1238. }
  1239. /* Check for existing list entry */
  1240. item = sde_hw_intr_list_lookup(sde_cfg, blk_type, instance);
  1241. if (IS_ERR_OR_NULL(item)) {
  1242. SDE_DEBUG("adding intr type %d idx %d offset 0x%x\n",
  1243. blk_type, instance, offset);
  1244. } else if (item->base_offset == offset) {
  1245. SDE_INFO("duplicate intr %d/%d offset 0x%x, skipping\n",
  1246. blk_type, instance, offset);
  1247. return 0;
  1248. } else {
  1249. SDE_ERROR("type %d, idx %d in list with offset 0x%x != 0x%x\n",
  1250. blk_type, instance, item->base_offset, offset);
  1251. return -EINVAL;
  1252. }
  1253. item = kzalloc(sizeof(*item), GFP_KERNEL);
  1254. if (!item) {
  1255. SDE_ERROR("memory allocation failed!\n");
  1256. return -ENOMEM;
  1257. }
  1258. INIT_LIST_HEAD(&item->list);
  1259. item->type = blk_type;
  1260. item->instance_idx = instance;
  1261. item->base_offset = offset;
  1262. list_add_tail(&item->list, &sde_cfg->irq_offset_list);
  1263. return 0;
  1264. }
  1265. /* VIG color management (VCM) feature setup */
  1266. static bool _sde_sspp_setup_vcm(struct sde_sspp_cfg *sspp,
  1267. const struct sde_dt_props *props, const char *name,
  1268. struct sde_pp_blk *blk, u32 type, u32 prop, bool versioned)
  1269. {
  1270. bool exists = props->exists[prop];
  1271. if (exists) {
  1272. blk->id = type;
  1273. blk->len = 0;
  1274. set_bit(type, (unsigned long *) &sspp->features_ext);
  1275. blk->base = PROP_VALUE_ACCESS(props->values, prop, 0);
  1276. blk->regdma_base = SSPP_GET_REGDMA_BASE(blk->base, sspp->sblk->top_off);
  1277. snprintf(blk->name, SDE_HW_BLK_NAME_LEN, "%s%u", name,
  1278. sspp->id - SSPP_VIG0);
  1279. if (versioned)
  1280. blk->version = PROP_VALUE_ACCESS(props->values,
  1281. prop, 1);
  1282. } else {
  1283. blk->id = 0;
  1284. }
  1285. return exists;
  1286. }
  1287. static void _sde_sspp_setup_vigs_pp(struct sde_dt_props *props,
  1288. struct sde_mdss_cfg *sde_cfg, struct sde_sspp_cfg *sspp)
  1289. {
  1290. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1291. if (!props)
  1292. return;
  1293. if (sde_cfg->csc_type == SDE_SSPP_CSC)
  1294. _sde_sspp_setup_vcm(sspp, props, "sspp_csc", &sblk->csc_blk,
  1295. SDE_SSPP_CSC, VIG_CSC_OFF, false);
  1296. else if (sde_cfg->csc_type == SDE_SSPP_CSC_10BIT)
  1297. _sde_sspp_setup_vcm(sspp, props, "sspp_csc", &sblk->csc_blk,
  1298. SDE_SSPP_CSC_10BIT, VIG_CSC_OFF, false);
  1299. _sde_sspp_setup_vcm(sspp, props, "sspp_hsic", &sblk->hsic_blk,
  1300. SDE_SSPP_HSIC, VIG_HSIC_PROP, true);
  1301. _sde_sspp_setup_vcm(sspp, props, "sspp_memcolor", &sblk->memcolor_blk,
  1302. SDE_SSPP_MEMCOLOR, VIG_MEMCOLOR_PROP, true);
  1303. _sde_sspp_setup_vcm(sspp, props, "sspp_pcc", &sblk->pcc_blk,
  1304. SDE_SSPP_PCC, VIG_PCC_PROP, true);
  1305. _sde_sspp_setup_vcm(sspp, props, "sspp_vig_gamut", &sblk->gamut_blk,
  1306. SDE_SSPP_VIG_GAMUT, VIG_GAMUT_PROP, true);
  1307. _sde_sspp_setup_vcm(sspp, props, "sspp_vig_igc", &sblk->igc_blk[0],
  1308. SDE_SSPP_VIG_IGC, VIG_IGC_PROP, true);
  1309. if (props->exists[VIG_INVERSE_PMA]) {
  1310. set_bit(SDE_SSPP_INVERSE_PMA, &sspp->features);
  1311. sblk->unmult_offset[0] = SDE_VIG_UNMULT;
  1312. }
  1313. }
  1314. static int _sde_sspp_setup_vigs(struct device_node *np,
  1315. struct sde_mdss_cfg *sde_cfg)
  1316. {
  1317. int i = 0, j = 0, rc = 0;
  1318. struct sde_dt_props *props[SSPP_SUBBLK_COUNT_MAX] = {NULL, NULL};
  1319. struct sde_dt_props *props_tmp = NULL;
  1320. struct device_node *snp = NULL;
  1321. int vig_count = 0, vcm_count = 0;
  1322. const char *type;
  1323. snp = of_get_child_by_name(np, sspp_prop[SSPP_VIG_BLOCKS].prop_name);
  1324. if (!snp)
  1325. return 0;
  1326. /* Assume sub nodes are in rect order */
  1327. vcm_count = of_get_child_count(snp);
  1328. if (vcm_count > 0) {
  1329. struct device_node *vcm_snp;
  1330. if (vcm_count > SSPP_SUBBLK_COUNT_MAX) {
  1331. SDE_ERROR("exceeded max vcm sub-block count!");
  1332. vcm_count = SSPP_SUBBLK_COUNT_MAX;
  1333. }
  1334. for_each_child_of_node(snp, vcm_snp) {
  1335. props_tmp = sde_get_dt_props(vcm_snp,
  1336. VIG_PROP_MAX, vig_prop,
  1337. ARRAY_SIZE(vig_prop), NULL);
  1338. if (IS_ERR(props_tmp)) {
  1339. rc = PTR_ERR(props_tmp);
  1340. props_tmp = NULL;
  1341. goto end;
  1342. }
  1343. if (!props_tmp->exists[VIG_SUBBLOCK_INDEX]) {
  1344. SDE_ERROR("vcm rect index must be specified!");
  1345. goto end;
  1346. }
  1347. i = PROP_VALUE_ACCESS(props_tmp->values, VIG_SUBBLOCK_INDEX, 0);
  1348. if (i >= SSPP_SUBBLK_COUNT_MAX) {
  1349. SDE_ERROR("invalid vcm rect index: %d", i);
  1350. goto end;
  1351. } else if (props[i] != NULL) {
  1352. SDE_ERROR("vcm rect index must be unique! repeat: %d", i);
  1353. goto end;
  1354. }
  1355. props[i] = props_tmp;
  1356. props_tmp = NULL;
  1357. }
  1358. } else {
  1359. props[0] = sde_get_dt_props(snp, VIG_PROP_MAX, vig_prop,
  1360. ARRAY_SIZE(vig_prop), NULL);
  1361. }
  1362. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1363. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1364. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1365. of_property_read_string_index(np,
  1366. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1367. if (strcmp(type, "vig"))
  1368. continue;
  1369. sblk->maxlinewidth = sde_cfg->vig_sspp_linewidth;
  1370. sblk->scaling_linewidth = sde_cfg->scaling_linewidth;
  1371. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1372. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1373. sspp->id = SSPP_VIG0 + vig_count;
  1374. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1375. sspp->id - SSPP_VIG0);
  1376. sspp->clk_ctrl = SDE_CLK_CTRL_VIG0 + vig_count;
  1377. sspp->type = SSPP_TYPE_VIG;
  1378. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1379. if (sde_cfg->vbif_qos_nlvl == 8)
  1380. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1381. vig_count++;
  1382. /* Obtain sub block top, or maintain backwards compatibility */
  1383. if (props[0] && props[0]->exists[VIG_TOP_OFF])
  1384. sblk->top_off = PROP_VALUE_ACCESS(props[0]->values, VIG_TOP_OFF, 0);
  1385. else
  1386. sblk->top_off = 0x200;
  1387. sblk->format_list = sde_cfg->vig_formats;
  1388. sblk->virt_format_list = sde_cfg->virt_vig_formats;
  1389. sblk->num_fp16_igc_blk = 0;
  1390. sblk->num_fp16_gc_blk = 0;
  1391. sblk->num_fp16_csc_blk = 0;
  1392. sblk->num_fp16_unmult_blk = 0;
  1393. for (j = 0; j < SSPP_SUBBLK_COUNT_MAX; j++) {
  1394. if (!props[j])
  1395. continue;
  1396. if (_sde_sspp_setup_vcm(sspp, props[j],
  1397. "sspp_vig_fp16_igc",
  1398. &sblk->fp16_igc_blk[j],
  1399. SDE_SSPP_FP16_IGC, VIG_FP16_IGC_PROP,
  1400. true))
  1401. sblk->num_fp16_igc_blk += 1;
  1402. if (_sde_sspp_setup_vcm(sspp, props[j],
  1403. "sspp_vig_fp16_gc",
  1404. &sblk->fp16_gc_blk[j],
  1405. SDE_SSPP_FP16_GC, VIG_FP16_GC_PROP,
  1406. true))
  1407. sblk->num_fp16_gc_blk += 1;
  1408. if (_sde_sspp_setup_vcm(sspp, props[j],
  1409. "sspp_vig_fp16_csc",
  1410. &sblk->fp16_csc_blk[j],
  1411. SDE_SSPP_FP16_CSC, VIG_FP16_CSC_PROP,
  1412. true))
  1413. sblk->num_fp16_csc_blk += 1;
  1414. if (_sde_sspp_setup_vcm(sspp, props[j],
  1415. "sspp_vig_fp16_unmult",
  1416. &sblk->fp16_unmult_blk[j],
  1417. SDE_SSPP_FP16_UNMULT,
  1418. VIG_FP16_UNMULT_PROP, true))
  1419. sblk->num_fp16_unmult_blk += 1;
  1420. }
  1421. /* PP + scaling only supported on VIG rect 0 */
  1422. if (props[0] && ((sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2) ||
  1423. (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3) ||
  1424. (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE))) {
  1425. set_bit(sde_cfg->qseed_sw_lib_rev, &sspp->features);
  1426. sblk->scaler_blk.id = sde_cfg->qseed_sw_lib_rev;
  1427. sblk->scaler_blk.base = PROP_VALUE_ACCESS(
  1428. props[0]->values, VIG_QSEED_OFF, 0);
  1429. sblk->scaler_blk.len = PROP_VALUE_ACCESS(
  1430. props[0]->values, VIG_QSEED_LEN, 0);
  1431. sblk->scaler_blk.regdma_base = SSPP_GET_REGDMA_BASE(sblk->scaler_blk.base,
  1432. sblk->top_off);
  1433. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1434. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1435. }
  1436. _sde_sspp_setup_vigs_pp(props[0], sde_cfg, sspp);
  1437. if (sde_cfg->true_inline_rot_rev > 0) {
  1438. set_bit(SDE_SSPP_TRUE_INLINE_ROT, &sspp->features);
  1439. sblk->in_rot_format_list = sde_cfg->inline_rot_formats;
  1440. sblk->in_rot_maxheight =
  1441. MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT;
  1442. }
  1443. if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev) ||
  1444. IS_SDE_INLINE_ROT_REV_201(sde_cfg->true_inline_rot_rev)) {
  1445. set_bit(SDE_SSPP_PREDOWNSCALE, &sspp->features);
  1446. sblk->in_rot_maxdwnscale_rt_num =
  1447. MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR;
  1448. sblk->in_rot_maxdwnscale_rt_denom =
  1449. MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR;
  1450. sblk->in_rot_maxdwnscale_nrt =
  1451. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1452. sblk->in_rot_maxdwnscale_rt_nopd_num =
  1453. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1454. sblk->in_rot_maxdwnscale_rt_nopd_denom =
  1455. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1456. } else if (IS_SDE_INLINE_ROT_REV_100(
  1457. sde_cfg->true_inline_rot_rev)) {
  1458. sblk->in_rot_maxdwnscale_rt_num =
  1459. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1460. sblk->in_rot_maxdwnscale_rt_denom =
  1461. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1462. sblk->in_rot_maxdwnscale_nrt =
  1463. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1464. }
  1465. if (test_bit(SDE_FEATURE_INLINE_DISABLE_CONST_CLR, sde_cfg->features))
  1466. set_bit(SDE_SSPP_INLINE_CONST_CLR, &sspp->features);
  1467. }
  1468. end:
  1469. sde_put_dt_props(props_tmp);
  1470. for (i = 0; i < SSPP_SUBBLK_COUNT_MAX; i++)
  1471. sde_put_dt_props(props[i]);
  1472. return rc;
  1473. }
  1474. static void _sde_sspp_setup_dgm(struct sde_sspp_cfg *sspp,
  1475. const struct sde_dt_props *props, const char *name,
  1476. struct sde_pp_blk *blk, u32 type, u32 prop, bool versioned)
  1477. {
  1478. blk->id = type;
  1479. blk->len = 0;
  1480. set_bit(type, &sspp->features);
  1481. blk->base = PROP_VALUE_ACCESS(props->values, prop, 0);
  1482. blk->regdma_base = SSPP_GET_REGDMA_BASE(blk->base, sspp->sblk->top_off);
  1483. snprintf(blk->name, SDE_HW_BLK_NAME_LEN, "%s%u", name,
  1484. sspp->id - SSPP_DMA0);
  1485. if (versioned)
  1486. blk->version = PROP_VALUE_ACCESS(props->values, prop, 1);
  1487. }
  1488. static int _sde_sspp_setup_dmas(struct device_node *np,
  1489. struct sde_mdss_cfg *sde_cfg)
  1490. {
  1491. int i = 0, j;
  1492. int rc = 0, dma_count = 0, dgm_count = 0;
  1493. struct sde_dt_props *props[SSPP_SUBBLK_COUNT_MAX] = {NULL, NULL};
  1494. struct sde_dt_props *props_tmp = NULL;
  1495. struct device_node *snp = NULL;
  1496. const char *type;
  1497. snp = of_get_child_by_name(np, sspp_prop[SSPP_DMA_BLOCKS].prop_name);
  1498. if (snp) {
  1499. dgm_count = of_get_child_count(snp);
  1500. if (dgm_count > 0) {
  1501. struct device_node *dgm_snp;
  1502. if (dgm_count > SSPP_SUBBLK_COUNT_MAX) {
  1503. SDE_ERROR("too many dgm subblocks defined");
  1504. goto end;
  1505. }
  1506. for_each_child_of_node(snp, dgm_snp) {
  1507. props_tmp = sde_get_dt_props(dgm_snp,
  1508. DMA_PROP_MAX, dma_prop,
  1509. ARRAY_SIZE(dma_prop), NULL);
  1510. if (IS_ERR(props_tmp)) {
  1511. rc = PTR_ERR(props_tmp);
  1512. props_tmp = NULL;
  1513. goto end;
  1514. } else if (!props_tmp->exists[DMA_SUBBLOCK_INDEX]) {
  1515. SDE_ERROR("dgm sub-block index must be defined");
  1516. goto end;
  1517. }
  1518. i = PROP_VALUE_ACCESS(props_tmp->values, DMA_SUBBLOCK_INDEX, 0);
  1519. if (i >= SSPP_SUBBLK_COUNT_MAX) {
  1520. SDE_ERROR("dgm sub-block index greater than max: %d", i);
  1521. goto end;
  1522. } else if (props[i] != NULL) {
  1523. SDE_ERROR("dgm sub-block index already defined: %d", i);
  1524. goto end;
  1525. }
  1526. props[i] = props_tmp;
  1527. props_tmp = NULL;
  1528. }
  1529. }
  1530. }
  1531. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1532. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1533. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1534. of_property_read_string_index(np,
  1535. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1536. if (strcmp(type, "dma"))
  1537. continue;
  1538. sblk->maxupscale = SSPP_UNITY_SCALE;
  1539. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1540. sblk->format_list = sde_cfg->dma_formats;
  1541. sblk->virt_format_list = sde_cfg->dma_formats;
  1542. sspp->id = SSPP_DMA0 + dma_count;
  1543. sspp->clk_ctrl = SDE_CLK_CTRL_DMA0 + dma_count;
  1544. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1545. sspp->id - SSPP_VIG0);
  1546. sspp->type = SSPP_TYPE_DMA;
  1547. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1548. if (sde_cfg->vbif_qos_nlvl == 8)
  1549. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1550. dma_count++;
  1551. /* Obtain sub block top, or maintain backwards compatibility */
  1552. if (props[0] && props[0]->exists[DMA_TOP_OFF])
  1553. sblk->top_off = PROP_VALUE_ACCESS(props[0]->values, DMA_TOP_OFF, 0);
  1554. else
  1555. sblk->top_off = 0x200;
  1556. sblk->num_igc_blk = dgm_count;
  1557. sblk->num_gc_blk = dgm_count;
  1558. sblk->num_dgm_csc_blk = dgm_count;
  1559. for (j = 0; j < SSPP_SUBBLK_COUNT_MAX; j++) {
  1560. if (props[j] == NULL)
  1561. continue;
  1562. if (props[j]->exists[DMA_IGC_PROP])
  1563. _sde_sspp_setup_dgm(sspp, props[j],
  1564. "sspp_dma_igc", &sblk->igc_blk[j],
  1565. SDE_SSPP_DMA_IGC, DMA_IGC_PROP, true);
  1566. if (props[j]->exists[DMA_GC_PROP])
  1567. _sde_sspp_setup_dgm(sspp, props[j],
  1568. "sspp_dma_gc", &sblk->gc_blk[j],
  1569. SDE_SSPP_DMA_GC, DMA_GC_PROP, true);
  1570. if (PROP_VALUE_ACCESS(props[j]->values,
  1571. DMA_DGM_INVERSE_PMA, 0)) {
  1572. set_bit(SDE_SSPP_DGM_INVERSE_PMA,
  1573. &sspp->features);
  1574. if (sde_cfg->hw_rev >= SDE_HW_VER_810)
  1575. sblk->unmult_offset[j] = SDE_DGM_UNMULT_2 + j*0x1000;
  1576. else
  1577. sblk->unmult_offset[j] = SDE_DGM_UNMULT + j*0x1000;
  1578. }
  1579. if (props[j]->exists[DMA_CSC_OFF])
  1580. _sde_sspp_setup_dgm(sspp, props[j],
  1581. "sspp_dgm_csc", &sblk->dgm_csc_blk[j],
  1582. SDE_SSPP_DGM_CSC, DMA_CSC_OFF, false);
  1583. if (props[j]->exists[DMA_FP16_IGC_PROP])
  1584. _sde_sspp_setup_dgm(sspp, props[j],
  1585. "sspp_dma_fp16_igc",
  1586. &sblk->fp16_igc_blk[j],
  1587. SDE_SSPP_FP16_IGC,
  1588. DMA_FP16_IGC_PROP, true);
  1589. if (props[j]->exists[DMA_FP16_GC_PROP])
  1590. _sde_sspp_setup_dgm(sspp, props[j],
  1591. "sspp_dma_fp16_gc",
  1592. &sblk->fp16_gc_blk[j],
  1593. SDE_SSPP_FP16_GC,
  1594. DMA_FP16_GC_PROP, true);
  1595. if (props[j]->exists[DMA_FP16_CSC_PROP])
  1596. _sde_sspp_setup_dgm(sspp, props[j],
  1597. "sspp_dma_fp16_csc",
  1598. &sblk->fp16_csc_blk[j],
  1599. SDE_SSPP_FP16_CSC,
  1600. DMA_FP16_CSC_PROP, true);
  1601. if (props[j]->exists[DMA_FP16_UNMULT_PROP])
  1602. _sde_sspp_setup_dgm(sspp, props[j],
  1603. "sspp_dma_fp16_unmult",
  1604. &sblk->fp16_unmult_blk[j],
  1605. SDE_SSPP_FP16_UNMULT,
  1606. DMA_FP16_UNMULT_PROP, true);
  1607. }
  1608. }
  1609. end:
  1610. for (i = 0; i < SSPP_SUBBLK_COUNT_MAX; i++)
  1611. sde_put_dt_props(props[i]);
  1612. sde_put_dt_props(props_tmp);
  1613. return rc;
  1614. }
  1615. static void sde_sspp_set_features(struct sde_mdss_cfg *sde_cfg,
  1616. const struct sde_dt_props *props)
  1617. {
  1618. int i;
  1619. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1620. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1621. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1622. sblk->maxlinewidth = sde_cfg->max_sspp_linewidth;
  1623. if (sde_cfg->has_line_insertion)
  1624. set_bit(SDE_SSPP_LINE_INSERTION, &sspp->features);
  1625. sblk->smart_dma_priority =
  1626. PROP_VALUE_ACCESS(props->values, SSPP_SMART_DMA, i);
  1627. if (sblk->smart_dma_priority && sde_cfg->smart_dma_rev)
  1628. set_bit(sde_cfg->smart_dma_rev, &sspp->features);
  1629. sblk->src_blk.id = SDE_SSPP_SRC;
  1630. set_bit(SDE_SSPP_SRC, &sspp->features);
  1631. if (test_bit(SDE_FEATURE_CDP, sde_cfg->features))
  1632. set_bit(SDE_PERF_SSPP_CDP, &sspp->perf_features);
  1633. if (sde_cfg->ts_prefill_rev == 1) {
  1634. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1635. } else if (sde_cfg->ts_prefill_rev == 2) {
  1636. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1637. set_bit(SDE_PERF_SSPP_TS_PREFILL_REC1,
  1638. &sspp->perf_features);
  1639. }
  1640. if (sde_cfg->uidle_cfg.uidle_rev) {
  1641. set_bit(SDE_PERF_SSPP_UIDLE, &sspp->perf_features);
  1642. if (sde_cfg->uidle_cfg.uidle_rev >= SDE_UIDLE_VERSION_1_0_3)
  1643. set_bit(SDE_PERF_SSPP_UIDLE_FILL_LVL_SCALE, &sspp->perf_features);
  1644. }
  1645. if (test_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map))
  1646. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1647. if (test_bit(SDE_FEATURE_MULTIRECT_ERROR, sde_cfg->features))
  1648. set_bit(SDE_SSPP_MULTIRECT_ERROR, &sspp->features);
  1649. if (test_bit(SDE_FEATURE_DECIMATION, sde_cfg->features)) {
  1650. sblk->maxhdeciexp = MAX_HORZ_DECIMATION;
  1651. sblk->maxvdeciexp = MAX_VERT_DECIMATION;
  1652. } else {
  1653. sblk->maxhdeciexp = 0;
  1654. sblk->maxvdeciexp = 0;
  1655. }
  1656. sblk->pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE;
  1657. if (PROP_VALUE_ACCESS(props->values, SSPP_EXCL_RECT, i) == 1)
  1658. set_bit(SDE_SSPP_EXCL_RECT, &sspp->features);
  1659. if (props->exists[SSPP_MAX_PER_PIPE_BW])
  1660. sblk->max_per_pipe_bw = PROP_VALUE_ACCESS(props->values,
  1661. SSPP_MAX_PER_PIPE_BW, i);
  1662. else
  1663. sblk->max_per_pipe_bw = DEFAULT_MAX_PER_PIPE_BW;
  1664. if (props->exists[SSPP_MAX_PER_PIPE_BW_HIGH])
  1665. sblk->max_per_pipe_bw_high =
  1666. PROP_VALUE_ACCESS(props->values,
  1667. SSPP_MAX_PER_PIPE_BW_HIGH, i);
  1668. else
  1669. sblk->max_per_pipe_bw_high = sblk->max_per_pipe_bw;
  1670. if (test_bit(SDE_FEATURE_UBWC_STATS, sde_cfg->features))
  1671. set_bit(SDE_SSPP_UBWC_STATS, &sspp->features);
  1672. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_900))
  1673. set_bit(SDE_SSPP_SCALER_DE_LPF_BLEND, &sspp->features);
  1674. }
  1675. }
  1676. static int _sde_sspp_setup_cmn(struct device_node *np,
  1677. struct sde_mdss_cfg *sde_cfg)
  1678. {
  1679. int rc = 0, off_count, i, j;
  1680. struct sde_dt_props *props;
  1681. struct sde_sspp_cfg *sspp;
  1682. struct sde_sspp_sub_blks *sblk;
  1683. props = sde_get_dt_props(np, SSPP_PROP_MAX, sspp_prop,
  1684. ARRAY_SIZE(sspp_prop), &off_count);
  1685. if (IS_ERR(props))
  1686. return PTR_ERR(props);
  1687. if (off_count > MAX_BLOCKS) {
  1688. SDE_ERROR("%d off_count exceeds MAX_BLOCKS, limiting to %d\n",
  1689. off_count, MAX_BLOCKS);
  1690. off_count = MAX_BLOCKS;
  1691. }
  1692. sde_cfg->sspp_count = off_count;
  1693. /* create all sub blocks before populating them */
  1694. for (i = 0; i < off_count; i++) {
  1695. sspp = sde_cfg->sspp + i;
  1696. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1697. if (!sblk) {
  1698. rc = -ENOMEM;
  1699. /* catalog deinit will release the allocated blocks */
  1700. goto end;
  1701. }
  1702. sspp->sblk = sblk;
  1703. }
  1704. sde_sspp_set_features(sde_cfg, props);
  1705. for (i = 0; i < off_count; i++) {
  1706. sspp = sde_cfg->sspp + i;
  1707. sblk = sspp->sblk;
  1708. sspp->base = PROP_VALUE_ACCESS(props->values, SSPP_OFF, i);
  1709. sspp->len = PROP_VALUE_ACCESS(props->values, SSPP_SIZE, 0);
  1710. snprintf(sblk->src_blk.name, SDE_HW_BLK_NAME_LEN, "sspp_src_%u",
  1711. sspp->id - SSPP_VIG0);
  1712. if (sspp->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1713. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1714. sblk->src_blk.name, sspp->clk_ctrl);
  1715. rc = -EINVAL;
  1716. goto end;
  1717. }
  1718. sspp->xin_id = PROP_VALUE_ACCESS(props->values, SSPP_XIN, i);
  1719. sblk->src_blk.len = PROP_VALUE_ACCESS(props->values, SSPP_SIZE,
  1720. 0);
  1721. if (!test_bit(SDE_FEATURE_VBIF_CLK_SPLIT, sde_cfg->features)) {
  1722. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1723. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].reg_off =
  1724. PROP_BITVALUE_ACCESS(props->values,
  1725. SSPP_CLK_CTRL, i, 0);
  1726. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].bit_off =
  1727. PROP_BITVALUE_ACCESS(props->values,
  1728. SSPP_CLK_CTRL, i, 1);
  1729. sde_cfg->mdp[j].clk_status[sspp->clk_ctrl].reg_off =
  1730. PROP_BITVALUE_ACCESS(props->values,
  1731. SSPP_CLK_STATUS, i, 0);
  1732. sde_cfg->mdp[j].clk_status[sspp->clk_ctrl].bit_off =
  1733. PROP_BITVALUE_ACCESS(props->values,
  1734. SSPP_CLK_STATUS, i, 1);
  1735. }
  1736. SDE_DEBUG("xin:%d ram:%d clk%d:%x/%d\n",
  1737. sspp->xin_id, sblk->pixel_ram_size, sspp->clk_ctrl,
  1738. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].reg_off,
  1739. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].bit_off);
  1740. }
  1741. }
  1742. end:
  1743. sde_put_dt_props(props);
  1744. return rc;
  1745. }
  1746. static int sde_sspp_parse_dt(struct device_node *np,
  1747. struct sde_mdss_cfg *sde_cfg)
  1748. {
  1749. int rc;
  1750. rc = _sde_sspp_setup_cmn(np, sde_cfg);
  1751. if (rc)
  1752. return rc;
  1753. rc = _sde_sspp_setup_vigs(np, sde_cfg);
  1754. if (rc)
  1755. return rc;
  1756. rc = _sde_sspp_setup_dmas(np, sde_cfg);
  1757. return rc;
  1758. }
  1759. static int sde_ctl_parse_dt(struct device_node *np,
  1760. struct sde_mdss_cfg *sde_cfg)
  1761. {
  1762. int i;
  1763. struct sde_dt_props *props;
  1764. struct sde_ctl_cfg *ctl;
  1765. u32 off_count;
  1766. if (!sde_cfg) {
  1767. SDE_ERROR("invalid argument input param\n");
  1768. return -EINVAL;
  1769. }
  1770. props = sde_get_dt_props(np, HW_PROP_MAX, ctl_prop,
  1771. ARRAY_SIZE(ctl_prop), &off_count);
  1772. if (IS_ERR(props))
  1773. return PTR_ERR(props);
  1774. sde_cfg->ctl_count = off_count;
  1775. for (i = 0; i < off_count; i++) {
  1776. const char *disp_pref = NULL;
  1777. ctl = sde_cfg->ctl + i;
  1778. ctl->base = PROP_VALUE_ACCESS(props->values, HW_OFF, i);
  1779. ctl->len = PROP_VALUE_ACCESS(props->values, HW_LEN, 0);
  1780. ctl->id = CTL_0 + i;
  1781. snprintf(ctl->name, SDE_HW_BLK_NAME_LEN, "ctl_%u",
  1782. ctl->id - CTL_0);
  1783. of_property_read_string_index(np,
  1784. ctl_prop[HW_DISP].prop_name, i, &disp_pref);
  1785. if (disp_pref && !strcmp(disp_pref, "primary"))
  1786. set_bit(SDE_CTL_PRIMARY_PREF, &ctl->features);
  1787. if ((i < MAX_SPLIT_DISPLAY_CTL) &&
  1788. !(IS_SDE_CTL_REV_100(sde_cfg->ctl_rev)))
  1789. set_bit(SDE_CTL_SPLIT_DISPLAY, &ctl->features);
  1790. if (i < MAX_PP_SPLIT_DISPLAY_CTL)
  1791. set_bit(SDE_CTL_PINGPONG_SPLIT, &ctl->features);
  1792. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1793. set_bit(SDE_CTL_ACTIVE_CFG, &ctl->features);
  1794. if (SDE_UIDLE_MAJOR(sde_cfg->uidle_cfg.uidle_rev))
  1795. set_bit(SDE_CTL_UIDLE, &ctl->features);
  1796. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_700))
  1797. set_bit(SDE_CTL_UNIFIED_DSPP_FLUSH, &ctl->features);
  1798. }
  1799. sde_put_dt_props(props);
  1800. return 0;
  1801. }
  1802. void sde_hw_mixer_set_preference(struct sde_mdss_cfg *sde_cfg, u32 num_lm,
  1803. uint32_t disp_type)
  1804. {
  1805. u32 i, cnt = 0, sec_cnt = 0;
  1806. if (disp_type == SDE_CONNECTOR_PRIMARY) {
  1807. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1808. /* Check if lm was previously set for secondary */
  1809. /* Clear pref, primary has higher priority */
  1810. if (sde_cfg->mixer[i].features &
  1811. BIT(SDE_DISP_SECONDARY_PREF)) {
  1812. clear_bit(SDE_DISP_SECONDARY_PREF,
  1813. &sde_cfg->mixer[i].features);
  1814. sec_cnt++;
  1815. }
  1816. clear_bit(SDE_DISP_PRIMARY_PREF,
  1817. &sde_cfg->mixer[i].features);
  1818. /* Set lm for primary pref */
  1819. if (cnt < num_lm) {
  1820. set_bit(SDE_DISP_PRIMARY_PREF,
  1821. &sde_cfg->mixer[i].features);
  1822. cnt++;
  1823. }
  1824. /*
  1825. * When all primary prefs have been set,
  1826. * and if 2 lms are required for secondary
  1827. * preference must be set with an lm pair
  1828. */
  1829. if (cnt == num_lm && sec_cnt > 1 &&
  1830. !test_bit(sde_cfg->mixer[i+1].id,
  1831. &sde_cfg->mixer[i].lm_pair_mask))
  1832. continue;
  1833. /* After primary pref is set, now re apply secondary */
  1834. if (cnt >= num_lm && cnt < (num_lm + sec_cnt)) {
  1835. set_bit(SDE_DISP_SECONDARY_PREF,
  1836. &sde_cfg->mixer[i].features);
  1837. cnt++;
  1838. }
  1839. }
  1840. } else if (disp_type == SDE_CONNECTOR_SECONDARY) {
  1841. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1842. clear_bit(SDE_DISP_SECONDARY_PREF,
  1843. &sde_cfg->mixer[i].features);
  1844. /*
  1845. * If 2 lms are required for secondary
  1846. * preference must be set with an lm pair
  1847. */
  1848. if (cnt == 0 && num_lm > 1 &&
  1849. !test_bit(sde_cfg->mixer[i+1].id,
  1850. &sde_cfg->mixer[i].lm_pair_mask))
  1851. continue;
  1852. if (cnt < num_lm && !(sde_cfg->mixer[i].features &
  1853. BIT(SDE_DISP_PRIMARY_PREF))) {
  1854. set_bit(SDE_DISP_SECONDARY_PREF,
  1855. &sde_cfg->mixer[i].features);
  1856. cnt++;
  1857. }
  1858. }
  1859. }
  1860. }
  1861. static int sde_mixer_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  1862. {
  1863. int rc = 0, i, j;
  1864. u32 off_count, blend_off_count, max_blendstages, lm_pair_mask;
  1865. struct sde_lm_cfg *mixer;
  1866. struct sde_lm_sub_blks *sblk;
  1867. int pp_count, dspp_count, ds_count, mixer_count;
  1868. u32 pp_idx, dspp_idx, ds_idx;
  1869. u32 mixer_base;
  1870. struct device_node *snp = NULL;
  1871. struct sde_dt_props *props, *blend_props, *blocks_props = NULL;
  1872. if (!sde_cfg) {
  1873. SDE_ERROR("invalid argument input param\n");
  1874. return -EINVAL;
  1875. }
  1876. max_blendstages = sde_cfg->max_mixer_blendstages;
  1877. props = sde_get_dt_props(np, MIXER_PROP_MAX, mixer_prop,
  1878. ARRAY_SIZE(mixer_prop), &off_count);
  1879. if (IS_ERR(props))
  1880. return PTR_ERR(props);
  1881. pp_count = sde_cfg->pingpong_count;
  1882. dspp_count = sde_cfg->dspp_count;
  1883. ds_count = sde_cfg->ds_count;
  1884. /* get mixer feature dt properties if they exist */
  1885. snp = of_get_child_by_name(np, mixer_prop[MIXER_BLOCKS].prop_name);
  1886. if (snp) {
  1887. blocks_props = sde_get_dt_props(snp, MIXER_PROP_MAX,
  1888. mixer_blocks_prop,
  1889. ARRAY_SIZE(mixer_blocks_prop), NULL);
  1890. if (IS_ERR(blocks_props)) {
  1891. rc = PTR_ERR(blocks_props);
  1892. goto put_props;
  1893. }
  1894. }
  1895. /* get the blend_op register offsets */
  1896. blend_props = sde_get_dt_props(np, MIXER_BLEND_PROP_MAX,
  1897. mixer_blend_prop, ARRAY_SIZE(mixer_blend_prop),
  1898. &blend_off_count);
  1899. if (IS_ERR(blend_props)) {
  1900. rc = PTR_ERR(blend_props);
  1901. goto put_blocks;
  1902. }
  1903. for (i = 0, mixer_count = 0, pp_idx = 0, dspp_idx = 0,
  1904. ds_idx = 0; i < off_count; i++) {
  1905. const char *disp_pref = NULL;
  1906. const char *cwb_pref = NULL;
  1907. const char *dcwb_pref = NULL;
  1908. u32 dummy_mixer_base = 0x0f0f;
  1909. mixer_base = PROP_VALUE_ACCESS(props->values, MIXER_OFF, i);
  1910. if (!mixer_base)
  1911. continue;
  1912. mixer = sde_cfg->mixer + mixer_count;
  1913. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1914. if (!sblk) {
  1915. rc = -ENOMEM;
  1916. /* catalog deinit will release the allocated blocks */
  1917. goto end;
  1918. }
  1919. mixer->sblk = sblk;
  1920. mixer->base = mixer_base;
  1921. mixer->len = !props->exists[MIXER_LEN] ?
  1922. DEFAULT_SDE_HW_BLOCK_LEN :
  1923. PROP_VALUE_ACCESS(props->values, MIXER_LEN, 0);
  1924. mixer->id = LM_0 + i;
  1925. snprintf(mixer->name, SDE_HW_BLK_NAME_LEN, "lm_%u",
  1926. mixer->id - LM_0);
  1927. lm_pair_mask = PROP_VALUE_ACCESS(props->values,
  1928. MIXER_PAIR_MASK, i);
  1929. if (lm_pair_mask)
  1930. mixer->lm_pair_mask = 1 << lm_pair_mask;
  1931. sblk->maxblendstages = max_blendstages;
  1932. sblk->maxwidth = sde_cfg->max_mixer_width;
  1933. for (j = 0; j < blend_off_count; j++)
  1934. sblk->blendstage_base[j] =
  1935. PROP_VALUE_ACCESS(blend_props->values,
  1936. MIXER_BLEND_OP_OFF, j);
  1937. if (test_bit(SDE_FEATURE_SRC_SPLIT, sde_cfg->features))
  1938. set_bit(SDE_MIXER_SOURCESPLIT, &mixer->features);
  1939. if (test_bit(SDE_FEATURE_DIM_LAYER, sde_cfg->features))
  1940. set_bit(SDE_DIM_LAYER, &mixer->features);
  1941. if (test_bit(SDE_FEATURE_COMBINED_ALPHA, sde_cfg->features))
  1942. set_bit(SDE_MIXER_COMBINED_ALPHA, &mixer->features);
  1943. of_property_read_string_index(np,
  1944. mixer_prop[MIXER_DISP].prop_name, i, &disp_pref);
  1945. if (disp_pref && !strcmp(disp_pref, "primary"))
  1946. set_bit(SDE_DISP_PRIMARY_PREF, &mixer->features);
  1947. of_property_read_string_index(np,
  1948. mixer_prop[MIXER_CWB].prop_name, i, &cwb_pref);
  1949. if (cwb_pref && !strcmp(cwb_pref, "cwb"))
  1950. set_bit(SDE_DISP_CWB_PREF, &mixer->features);
  1951. of_property_read_string_index(np,
  1952. mixer_prop[MIXER_DCWB].prop_name, i, &dcwb_pref);
  1953. if (dcwb_pref && !strcmp(dcwb_pref, "dcwb")) {
  1954. set_bit(SDE_DISP_DCWB_PREF, &mixer->features);
  1955. if (mixer->base == dummy_mixer_base) {
  1956. mixer->base = 0x0;
  1957. mixer->len = 0;
  1958. mixer->dummy_mixer = true;
  1959. }
  1960. }
  1961. mixer->pingpong = pp_count > 0 ? pp_idx + PINGPONG_0
  1962. : PINGPONG_MAX;
  1963. mixer->dspp = dspp_count > 0 ? dspp_idx + DSPP_0
  1964. : DSPP_MAX;
  1965. mixer->ds = ds_count > 0 ? ds_idx + DS_0 : DS_MAX;
  1966. pp_count--;
  1967. dspp_count--;
  1968. ds_count--;
  1969. pp_idx++;
  1970. dspp_idx++;
  1971. ds_idx++;
  1972. mixer_count++;
  1973. sblk->gc.id = SDE_MIXER_GC;
  1974. if (blocks_props && blocks_props->exists[MIXER_GC_PROP]) {
  1975. sblk->gc.base = PROP_VALUE_ACCESS(blocks_props->values,
  1976. MIXER_GC_PROP, 0);
  1977. sblk->gc.version = PROP_VALUE_ACCESS(
  1978. blocks_props->values, MIXER_GC_PROP,
  1979. 1);
  1980. sblk->gc.len = 0;
  1981. set_bit(SDE_MIXER_GC, &mixer->features);
  1982. }
  1983. }
  1984. sde_cfg->mixer_count = mixer_count;
  1985. _sde_lm_noise_parse_dt(np, sde_cfg);
  1986. end:
  1987. sde_put_dt_props(blend_props);
  1988. put_blocks:
  1989. sde_put_dt_props(blocks_props);
  1990. put_props:
  1991. sde_put_dt_props(props);
  1992. return rc;
  1993. }
  1994. static int sde_intf_parse_dt(struct device_node *np,
  1995. struct sde_mdss_cfg *sde_cfg)
  1996. {
  1997. int rc, prop_count[INTF_PROP_MAX], i;
  1998. struct sde_prop_value *prop_value = NULL;
  1999. bool prop_exists[INTF_PROP_MAX];
  2000. u32 off_count;
  2001. u32 dsi_count = 0, none_count = 0, hdmi_count = 0, dp_count = 0;
  2002. const char *type;
  2003. struct sde_intf_cfg *intf;
  2004. if (!sde_cfg) {
  2005. SDE_ERROR("invalid argument\n");
  2006. rc = -EINVAL;
  2007. goto end;
  2008. }
  2009. prop_value = kzalloc(INTF_PROP_MAX *
  2010. sizeof(struct sde_prop_value), GFP_KERNEL);
  2011. if (!prop_value) {
  2012. rc = -ENOMEM;
  2013. goto end;
  2014. }
  2015. rc = _validate_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop),
  2016. prop_count, &off_count);
  2017. if (rc)
  2018. goto end;
  2019. sde_cfg->intf_count = off_count;
  2020. rc = _read_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop), prop_count,
  2021. prop_exists, prop_value);
  2022. if (rc)
  2023. goto end;
  2024. for (i = 0; i < off_count; i++) {
  2025. intf = sde_cfg->intf + i;
  2026. intf->base = PROP_VALUE_ACCESS(prop_value, INTF_OFF, i);
  2027. intf->len = PROP_VALUE_ACCESS(prop_value, INTF_LEN, 0);
  2028. intf->id = INTF_0 + i;
  2029. snprintf(intf->name, SDE_HW_BLK_NAME_LEN, "intf_%u",
  2030. intf->id - INTF_0);
  2031. if (!prop_exists[INTF_LEN])
  2032. intf->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2033. rc = _add_to_irq_offset_list(sde_cfg, SDE_INTR_HWBLK_INTF,
  2034. intf->id, intf->base);
  2035. if (rc)
  2036. goto end;
  2037. intf->prog_fetch_lines_worst_case =
  2038. !prop_exists[INTF_PREFETCH] ?
  2039. sde_cfg->perf.min_prefill_lines :
  2040. PROP_VALUE_ACCESS(prop_value, INTF_PREFETCH, i);
  2041. of_property_read_string_index(np,
  2042. intf_prop[INTF_TYPE].prop_name, i, &type);
  2043. if (!strcmp(type, "dsi")) {
  2044. intf->type = INTF_DSI;
  2045. intf->controller_id = dsi_count;
  2046. dsi_count++;
  2047. } else if (!strcmp(type, "hdmi")) {
  2048. intf->type = INTF_HDMI;
  2049. intf->controller_id = hdmi_count;
  2050. hdmi_count++;
  2051. } else if (!strcmp(type, "dp")) {
  2052. intf->type = INTF_DP;
  2053. intf->controller_id = dp_count;
  2054. dp_count++;
  2055. } else {
  2056. intf->type = INTF_NONE;
  2057. intf->controller_id = none_count;
  2058. none_count++;
  2059. }
  2060. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2061. set_bit(SDE_INTF_INPUT_CTRL, &intf->features);
  2062. if (prop_exists[INTF_TE_IRQ])
  2063. intf->te_irq_offset = PROP_VALUE_ACCESS(prop_value,
  2064. INTF_TE_IRQ, i);
  2065. if (intf->te_irq_offset) {
  2066. rc = _add_to_irq_offset_list(sde_cfg,
  2067. SDE_INTR_HWBLK_INTF_TEAR,
  2068. intf->id, intf->te_irq_offset);
  2069. if (rc)
  2070. goto end;
  2071. set_bit(SDE_INTF_TE, &intf->features);
  2072. }
  2073. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_500))
  2074. set_bit(SDE_INTF_STATUS, &intf->features);
  2075. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_700))
  2076. set_bit(SDE_INTF_TE_ALIGN_VSYNC, &intf->features);
  2077. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_810)) {
  2078. set_bit(SDE_INTF_WD_TIMER, &intf->features);
  2079. set_bit(SDE_INTF_RESET_COUNTER, &intf->features);
  2080. set_bit(SDE_INTF_PANEL_VSYNC_TS, &intf->features);
  2081. set_bit(SDE_INTF_AVR_STATUS, &intf->features);
  2082. }
  2083. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_900)) {
  2084. set_bit(SDE_INTF_MDP_VSYNC_TS, &intf->features);
  2085. set_bit(SDE_INTF_WD_JITTER, &intf->features);
  2086. }
  2087. }
  2088. end:
  2089. kfree(prop_value);
  2090. return rc;
  2091. }
  2092. static int sde_wb_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  2093. {
  2094. int rc, prop_count[WB_PROP_MAX], i, j;
  2095. struct sde_prop_value *prop_value = NULL;
  2096. bool prop_exists[WB_PROP_MAX];
  2097. u32 off_count, major_version;
  2098. struct sde_wb_cfg *wb;
  2099. struct sde_wb_sub_blocks *sblk;
  2100. if (!sde_cfg) {
  2101. SDE_ERROR("invalid argument\n");
  2102. rc = -EINVAL;
  2103. goto end;
  2104. }
  2105. prop_value = kzalloc(WB_PROP_MAX *
  2106. sizeof(struct sde_prop_value), GFP_KERNEL);
  2107. if (!prop_value) {
  2108. rc = -ENOMEM;
  2109. goto end;
  2110. }
  2111. rc = _validate_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  2112. &off_count);
  2113. if (rc)
  2114. goto end;
  2115. sde_cfg->wb_count = off_count;
  2116. rc = _read_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  2117. prop_exists, prop_value);
  2118. if (rc)
  2119. goto end;
  2120. major_version = SDE_HW_MAJOR(sde_cfg->hw_rev);
  2121. for (i = 0; i < off_count; i++) {
  2122. wb = sde_cfg->wb + i;
  2123. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2124. if (!sblk) {
  2125. rc = -ENOMEM;
  2126. /* catalog deinit will release the allocated blocks */
  2127. goto end;
  2128. }
  2129. wb->sblk = sblk;
  2130. wb->base = PROP_VALUE_ACCESS(prop_value, WB_OFF, i);
  2131. wb->id = WB_0 + PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  2132. snprintf(wb->name, SDE_HW_BLK_NAME_LEN, "wb_%u",
  2133. wb->id - WB_0);
  2134. wb->clk_ctrl = SDE_CLK_CTRL_WB0 +
  2135. PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  2136. wb->xin_id = PROP_VALUE_ACCESS(prop_value, WB_XIN_ID, i);
  2137. if (wb->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  2138. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  2139. wb->name, wb->clk_ctrl);
  2140. rc = -EINVAL;
  2141. goto end;
  2142. }
  2143. if (IS_SDE_MAJOR_MINOR_SAME((sde_cfg->hw_rev), SDE_HW_VER_170))
  2144. wb->vbif_idx = VBIF_NRT;
  2145. else
  2146. wb->vbif_idx = VBIF_RT;
  2147. wb->len = PROP_VALUE_ACCESS(prop_value, WB_LEN, 0);
  2148. if (!prop_exists[WB_LEN])
  2149. wb->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2150. sblk->maxlinewidth = sde_cfg->max_wb_linewidth;
  2151. sblk->maxlinewidth_linear = sde_cfg->max_wb_linewidth_linear;
  2152. if (wb->id >= LINE_MODE_WB_OFFSET)
  2153. set_bit(SDE_WB_LINE_MODE, &wb->features);
  2154. else
  2155. set_bit(SDE_WB_BLOCK_MODE, &wb->features);
  2156. if (test_bit(SDE_FEATURE_CDP, sde_cfg->features))
  2157. set_bit(SDE_WB_CDP, &wb->features);
  2158. if (sde_cfg->vbif_qos_nlvl == 8)
  2159. set_bit(SDE_WB_QOS_8LVL, &wb->features);
  2160. if (test_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features))
  2161. set_bit(SDE_WB_UBWC, &wb->features);
  2162. if (test_bit(SDE_FEATURE_CWB_CROP, sde_cfg->features))
  2163. set_bit(SDE_WB_CROP, &wb->features);
  2164. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2165. set_bit(SDE_WB_INPUT_CTRL, &wb->features);
  2166. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_900)) {
  2167. set_bit(SDE_WB_PROG_LINE, &wb->features);
  2168. set_bit(SDE_WB_SYS_CACHE, &wb->features);
  2169. }
  2170. rc = _add_to_irq_offset_list(sde_cfg, SDE_INTR_HWBLK_WB, wb->id, wb->base);
  2171. if (test_bit(SDE_FEATURE_DEDICATED_CWB, sde_cfg->features)) {
  2172. set_bit(SDE_WB_HAS_DCWB, &wb->features);
  2173. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2174. set_bit(SDE_WB_DCWB_CTRL, &wb->features);
  2175. if (major_version >= SDE_HW_MAJOR(SDE_HW_VER_900)) {
  2176. sde_cfg->cwb_blk_off = 0x67200;
  2177. sde_cfg->cwb_blk_stride = 0x400;
  2178. } else if (major_version >= SDE_HW_MAJOR(SDE_HW_VER_810)) {
  2179. sde_cfg->cwb_blk_off = 0x66A00;
  2180. sde_cfg->cwb_blk_stride = 0x400;
  2181. } else {
  2182. sde_cfg->cwb_blk_off = 0x83000;
  2183. sde_cfg->cwb_blk_stride = 0x100;
  2184. }
  2185. if (test_bit(SDE_FEATURE_CWB_DITHER, sde_cfg->features))
  2186. set_bit(SDE_WB_CWB_DITHER_CTRL, &wb->features);
  2187. } else if (test_bit(SDE_FEATURE_CWB, sde_cfg->features)) {
  2188. set_bit(SDE_WB_HAS_CWB, &wb->features);
  2189. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2190. set_bit(SDE_WB_CWB_CTRL, &wb->features);
  2191. if (major_version >= SDE_HW_MAJOR(SDE_HW_VER_700)) {
  2192. sde_cfg->cwb_blk_off = 0x6A200;
  2193. sde_cfg->cwb_blk_stride = 0x1000;
  2194. } else {
  2195. sde_cfg->cwb_blk_off = 0x83000;
  2196. sde_cfg->cwb_blk_stride = 0x100;
  2197. }
  2198. }
  2199. if (!test_bit(SDE_FEATURE_VBIF_CLK_SPLIT, sde_cfg->features)) {
  2200. for (j = 0; j < sde_cfg->mdp_count; j++) {
  2201. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].reg_off =
  2202. PROP_BITVALUE_ACCESS(prop_value,
  2203. WB_CLK_CTRL, i, 0);
  2204. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].bit_off =
  2205. PROP_BITVALUE_ACCESS(prop_value,
  2206. WB_CLK_CTRL, i, 1);
  2207. sde_cfg->mdp[j].clk_status[wb->clk_ctrl].reg_off =
  2208. PROP_BITVALUE_ACCESS(prop_value,
  2209. WB_CLK_STATUS, i, 0);
  2210. sde_cfg->mdp[j].clk_status[wb->clk_ctrl].bit_off =
  2211. PROP_BITVALUE_ACCESS(prop_value,
  2212. WB_CLK_STATUS, i, 1);
  2213. }
  2214. SDE_DEBUG("wb:%d xin:%d vbif:%d clk%d:%x/%d\n", wb->id - WB_0,
  2215. wb->xin_id, wb->vbif_idx, wb->clk_ctrl,
  2216. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].reg_off,
  2217. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].bit_off);
  2218. }
  2219. wb->format_list = sde_cfg->wb_formats;
  2220. }
  2221. end:
  2222. kfree(prop_value);
  2223. return rc;
  2224. }
  2225. static int sde_dspp_top_parse_dt(struct device_node *np,
  2226. struct sde_mdss_cfg *sde_cfg)
  2227. {
  2228. int rc, prop_count[DSPP_TOP_PROP_MAX];
  2229. bool prop_exists[DSPP_TOP_PROP_MAX];
  2230. struct sde_prop_value *prop_value = NULL;
  2231. u32 off_count;
  2232. if (!sde_cfg) {
  2233. SDE_ERROR("invalid argument\n");
  2234. rc = -EINVAL;
  2235. goto end;
  2236. }
  2237. prop_value = kzalloc(DSPP_TOP_PROP_MAX *
  2238. sizeof(struct sde_prop_value), GFP_KERNEL);
  2239. if (!prop_value) {
  2240. rc = -ENOMEM;
  2241. goto end;
  2242. }
  2243. rc = _validate_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2244. prop_count, &off_count);
  2245. if (rc)
  2246. goto end;
  2247. rc = _read_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2248. prop_count, prop_exists, prop_value);
  2249. if (rc)
  2250. goto end;
  2251. if (off_count != 1) {
  2252. SDE_ERROR("invalid dspp_top off_count:%d\n", off_count);
  2253. rc = -EINVAL;
  2254. goto end;
  2255. }
  2256. sde_cfg->dspp_top.base =
  2257. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_OFF, 0);
  2258. sde_cfg->dspp_top.len =
  2259. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_SIZE, 0);
  2260. snprintf(sde_cfg->dspp_top.name, SDE_HW_BLK_NAME_LEN, "dspp_top");
  2261. end:
  2262. kfree(prop_value);
  2263. return rc;
  2264. }
  2265. static int _sde_ad_parse_dt(struct device_node *np,
  2266. struct sde_mdss_cfg *sde_cfg)
  2267. {
  2268. int rc = 0;
  2269. int off_count, i;
  2270. struct sde_dt_props *props;
  2271. props = sde_get_dt_props(np, AD_PROP_MAX, ad_prop,
  2272. ARRAY_SIZE(ad_prop), &off_count);
  2273. if (IS_ERR(props))
  2274. return PTR_ERR(props);
  2275. sde_cfg->ad_count = off_count;
  2276. if (off_count > sde_cfg->dspp_count) {
  2277. SDE_ERROR("limiting %d AD blocks to %d DSPP instances\n",
  2278. off_count, sde_cfg->dspp_count);
  2279. sde_cfg->ad_count = sde_cfg->dspp_count;
  2280. }
  2281. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2282. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2283. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2284. sblk->ad.id = SDE_DSPP_AD;
  2285. if (!props->exists[AD_OFF])
  2286. continue;
  2287. if (i < off_count) {
  2288. sblk->ad.base = PROP_VALUE_ACCESS(props->values,
  2289. AD_OFF, i);
  2290. sblk->ad.version = PROP_VALUE_ACCESS(props->values,
  2291. AD_VERSION, 0);
  2292. set_bit(SDE_DSPP_AD, &dspp->features);
  2293. rc = _add_to_irq_offset_list(sde_cfg,
  2294. SDE_INTR_HWBLK_AD4, dspp->id,
  2295. dspp->base + sblk->ad.base);
  2296. if (rc)
  2297. goto end;
  2298. }
  2299. }
  2300. end:
  2301. sde_put_dt_props(props);
  2302. return rc;
  2303. }
  2304. static int _sde_ltm_parse_dt(struct device_node *np,
  2305. struct sde_mdss_cfg *sde_cfg)
  2306. {
  2307. int rc = 0;
  2308. int off_count, i;
  2309. struct sde_dt_props *props;
  2310. props = sde_get_dt_props(np, LTM_PROP_MAX, ltm_prop,
  2311. ARRAY_SIZE(ltm_prop), &off_count);
  2312. if (IS_ERR(props))
  2313. return PTR_ERR(props);
  2314. sde_cfg->ltm_count = off_count;
  2315. if (off_count > sde_cfg->dspp_count) {
  2316. SDE_ERROR("limiting %d LTM blocks to %d DSPP instances\n",
  2317. off_count, sde_cfg->dspp_count);
  2318. sde_cfg->ltm_count = sde_cfg->dspp_count;
  2319. }
  2320. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2321. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2322. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2323. sblk->ltm.id = SDE_DSPP_LTM;
  2324. if (!props->exists[LTM_OFF])
  2325. continue;
  2326. if (i < off_count) {
  2327. sblk->ltm.base = PROP_VALUE_ACCESS(props->values,
  2328. LTM_OFF, i);
  2329. sblk->ltm.version = PROP_VALUE_ACCESS(props->values,
  2330. LTM_VERSION, 0);
  2331. set_bit(SDE_DSPP_LTM, &dspp->features);
  2332. rc = _add_to_irq_offset_list(sde_cfg,
  2333. SDE_INTR_HWBLK_LTM, dspp->id,
  2334. dspp->base + sblk->ltm.base);
  2335. if (rc)
  2336. goto end;
  2337. }
  2338. }
  2339. end:
  2340. sde_put_dt_props(props);
  2341. return rc;
  2342. }
  2343. static int _sde_dspp_demura_parse_dt(struct device_node *np,
  2344. struct sde_mdss_cfg *sde_cfg)
  2345. {
  2346. int off_count, i;
  2347. struct sde_dt_props *props;
  2348. struct sde_dspp_cfg *dspp;
  2349. struct sde_dspp_sub_blks *sblk;
  2350. props = sde_get_dt_props(np, DEMURA_PROP_MAX, demura_prop,
  2351. ARRAY_SIZE(demura_prop), &off_count);
  2352. if (IS_ERR(props))
  2353. return PTR_ERR(props);
  2354. sde_cfg->demura_count = off_count;
  2355. if (off_count > sde_cfg->dspp_count) {
  2356. SDE_ERROR("limiting %d demura blocks to %d DSPP instances\n",
  2357. off_count, sde_cfg->dspp_count);
  2358. sde_cfg->demura_count = sde_cfg->dspp_count;
  2359. }
  2360. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2361. dspp = &sde_cfg->dspp[i];
  2362. sblk = sde_cfg->dspp[i].sblk;
  2363. sblk->demura.id = SDE_DSPP_DEMURA;
  2364. if (props->exists[DEMURA_OFF] && i < off_count) {
  2365. sblk->demura.base = PROP_VALUE_ACCESS(props->values,
  2366. DEMURA_OFF, i);
  2367. sblk->demura.len = PROP_VALUE_ACCESS(props->values,
  2368. DEMURA_LEN, 0);
  2369. sblk->demura.version = PROP_VALUE_ACCESS(props->values,
  2370. DEMURA_VERSION, 0);
  2371. set_bit(SDE_DSPP_DEMURA, &dspp->features);
  2372. }
  2373. }
  2374. sde_put_dt_props(props);
  2375. return 0;
  2376. }
  2377. static int _sde_dspp_spr_parse_dt(struct device_node *np,
  2378. struct sde_mdss_cfg *sde_cfg)
  2379. {
  2380. int off_count, i;
  2381. struct sde_dt_props *props;
  2382. struct sde_dspp_cfg *dspp;
  2383. struct sde_dspp_sub_blks *sblk;
  2384. props = sde_get_dt_props(np, SPR_PROP_MAX, spr_prop,
  2385. ARRAY_SIZE(spr_prop), &off_count);
  2386. if (IS_ERR(props))
  2387. return PTR_ERR(props);
  2388. sde_cfg->spr_count = off_count;
  2389. if (off_count > sde_cfg->dspp_count) {
  2390. SDE_ERROR("limiting %d spr blocks to %d DSPP instances\n",
  2391. off_count, sde_cfg->dspp_count);
  2392. sde_cfg->spr_count = sde_cfg->dspp_count;
  2393. }
  2394. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2395. dspp = &sde_cfg->dspp[i];
  2396. sblk = sde_cfg->dspp[i].sblk;
  2397. sblk->spr.id = SDE_DSPP_SPR;
  2398. if (props->exists[SPR_OFF] && i < off_count) {
  2399. sblk->spr.base = PROP_VALUE_ACCESS(props->values,
  2400. SPR_OFF, i);
  2401. sblk->spr.len = PROP_VALUE_ACCESS(props->values,
  2402. SPR_LEN, 0);
  2403. sblk->spr.version = PROP_VALUE_ACCESS(props->values,
  2404. SPR_VERSION, 0);
  2405. set_bit(SDE_DSPP_SPR, &dspp->features);
  2406. }
  2407. }
  2408. sde_put_dt_props(props);
  2409. return 0;
  2410. }
  2411. static int _sde_rc_parse_dt(struct device_node *np,
  2412. struct sde_mdss_cfg *sde_cfg)
  2413. {
  2414. int off_count, i;
  2415. struct sde_dt_props *props;
  2416. props = sde_get_dt_props(np, RC_PROP_MAX, rc_prop,
  2417. ARRAY_SIZE(rc_prop), &off_count);
  2418. if (IS_ERR(props))
  2419. return PTR_ERR(props);
  2420. sde_cfg->rc_count = off_count;
  2421. if (off_count > sde_cfg->dspp_count) {
  2422. SDE_ERROR("limiting %d RC blocks to %d DSPP instances\n",
  2423. off_count, sde_cfg->dspp_count);
  2424. sde_cfg->rc_count = sde_cfg->dspp_count;
  2425. }
  2426. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2427. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2428. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2429. sblk->rc.id = SDE_DSPP_RC;
  2430. if (!props->exists[RC_OFF])
  2431. continue;
  2432. if (i < off_count) {
  2433. sblk->rc.base = PROP_VALUE_ACCESS(props->values,
  2434. RC_OFF, i);
  2435. sblk->rc.len = PROP_VALUE_ACCESS(props->values,
  2436. RC_LEN, 0);
  2437. sblk->rc.version = PROP_VALUE_ACCESS(props->values,
  2438. RC_VERSION, 0);
  2439. sblk->rc.mem_total_size = PROP_VALUE_ACCESS(
  2440. props->values, RC_MEM_TOTAL_SIZE, 0);
  2441. if (!props->exists[RC_MIN_REGION_WIDTH])
  2442. sblk->rc.min_region_width = 4;
  2443. else
  2444. sblk->rc.min_region_width = PROP_VALUE_ACCESS(
  2445. props->values, RC_MIN_REGION_WIDTH, 0);
  2446. sblk->rc.idx = i;
  2447. set_bit(SDE_DSPP_RC, &dspp->features);
  2448. }
  2449. }
  2450. sde_put_dt_props(props);
  2451. return 0;
  2452. }
  2453. static int _sde_lm_noise_parse_dt(struct device_node *np,
  2454. struct sde_mdss_cfg *sde_cfg)
  2455. {
  2456. int off_count, i;
  2457. struct sde_dt_props *props;
  2458. props = sde_get_dt_props(np, NOISEL_LAYER_PROP_MAX, noise_layer_prop,
  2459. ARRAY_SIZE(noise_layer_prop), &off_count);
  2460. if (IS_ERR(props)) {
  2461. SDE_ERROR("noise: failed to get dt props\n");
  2462. return PTR_ERR(props);
  2463. }
  2464. if (!props->exists[NOISE_LAYER_OFF] ||
  2465. !props->exists[NOISE_LAYER_VERSION]) {
  2466. SDE_INFO("noise: prop doesnt exist %d %d\n",
  2467. props->exists[NOISE_LAYER_OFF],
  2468. props->exists[NOISE_LAYER_VERSION]);
  2469. goto exit;
  2470. }
  2471. for (i = 0; i < sde_cfg->mixer_count; i++) {
  2472. struct sde_lm_cfg *lm = &sde_cfg->mixer[i];
  2473. struct sde_lm_sub_blks *sblk = lm->sblk;
  2474. sblk->nlayer.base = PROP_VALUE_ACCESS(props->values,
  2475. NOISE_LAYER_OFF, 0);
  2476. sblk->nlayer.version = PROP_VALUE_ACCESS(props->values,
  2477. NOISE_LAYER_VERSION, 0);
  2478. sblk->nlayer.len = sizeof(u32);
  2479. set_bit(SDE_MIXER_NOISE_LAYER, &lm->features);
  2480. }
  2481. exit:
  2482. sde_put_dt_props(props);
  2483. return 0;
  2484. }
  2485. static void _sde_init_dspp_sblk(struct sde_dspp_cfg *dspp,
  2486. struct sde_pp_blk *pp_blk, int prop_id, int blk_id,
  2487. struct sde_dt_props *props)
  2488. {
  2489. pp_blk->id = prop_id;
  2490. if (props->exists[blk_id]) {
  2491. pp_blk->base = PROP_VALUE_ACCESS(props->values,
  2492. blk_id, 0);
  2493. pp_blk->version = PROP_VALUE_ACCESS(props->values,
  2494. blk_id, 1);
  2495. pp_blk->len = 0;
  2496. set_bit(prop_id, &dspp->features);
  2497. }
  2498. }
  2499. static int _sde_dspp_sblks_parse_dt(struct device_node *np,
  2500. struct sde_mdss_cfg *sde_cfg)
  2501. {
  2502. int i;
  2503. struct device_node *snp = NULL;
  2504. struct sde_dt_props *props;
  2505. snp = of_get_child_by_name(np, dspp_prop[DSPP_BLOCKS].prop_name);
  2506. if (!snp)
  2507. return 0;
  2508. props = sde_get_dt_props(snp, DSPP_BLOCKS_PROP_MAX,
  2509. dspp_blocks_prop, ARRAY_SIZE(dspp_blocks_prop),
  2510. NULL);
  2511. if (IS_ERR(props))
  2512. return PTR_ERR(props);
  2513. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2514. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2515. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2516. _sde_init_dspp_sblk(dspp, &sblk->igc, SDE_DSPP_IGC,
  2517. DSPP_IGC_PROP, props);
  2518. _sde_init_dspp_sblk(dspp, &sblk->pcc, SDE_DSPP_PCC,
  2519. DSPP_PCC_PROP, props);
  2520. _sde_init_dspp_sblk(dspp, &sblk->gc, SDE_DSPP_GC,
  2521. DSPP_GC_PROP, props);
  2522. _sde_init_dspp_sblk(dspp, &sblk->gamut, SDE_DSPP_GAMUT,
  2523. DSPP_GAMUT_PROP, props);
  2524. _sde_init_dspp_sblk(dspp, &sblk->dither, SDE_DSPP_DITHER,
  2525. DSPP_DITHER_PROP, props);
  2526. _sde_init_dspp_sblk(dspp, &sblk->hist, SDE_DSPP_HIST,
  2527. DSPP_HIST_PROP, props);
  2528. _sde_init_dspp_sblk(dspp, &sblk->hsic, SDE_DSPP_HSIC,
  2529. DSPP_HSIC_PROP, props);
  2530. _sde_init_dspp_sblk(dspp, &sblk->memcolor, SDE_DSPP_MEMCOLOR,
  2531. DSPP_MEMCOLOR_PROP, props);
  2532. _sde_init_dspp_sblk(dspp, &sblk->sixzone, SDE_DSPP_SIXZONE,
  2533. DSPP_SIXZONE_PROP, props);
  2534. _sde_init_dspp_sblk(dspp, &sblk->vlut, SDE_DSPP_VLUT,
  2535. DSPP_VLUT_PROP, props);
  2536. }
  2537. sde_put_dt_props(props);
  2538. return 0;
  2539. }
  2540. static int _sde_dspp_cmn_parse_dt(struct device_node *np,
  2541. struct sde_mdss_cfg *sde_cfg)
  2542. {
  2543. int rc = 0;
  2544. int i, off_count;
  2545. struct sde_dt_props *props;
  2546. struct sde_dspp_sub_blks *sblk;
  2547. props = sde_get_dt_props(np, DSPP_PROP_MAX, dspp_prop,
  2548. ARRAY_SIZE(dspp_prop), &off_count);
  2549. if (IS_ERR(props))
  2550. return PTR_ERR(props);
  2551. if (off_count > MAX_BLOCKS) {
  2552. SDE_ERROR("off_count %d exceeds MAX_BLOCKS, limiting to %d\n",
  2553. off_count, MAX_BLOCKS);
  2554. off_count = MAX_BLOCKS;
  2555. }
  2556. sde_cfg->dspp_count = off_count;
  2557. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2558. sde_cfg->dspp[i].base = PROP_VALUE_ACCESS(props->values,
  2559. DSPP_OFF, i);
  2560. sde_cfg->dspp[i].len = PROP_VALUE_ACCESS(props->values,
  2561. DSPP_SIZE, 0);
  2562. sde_cfg->dspp[i].id = DSPP_0 + i;
  2563. snprintf(sde_cfg->dspp[i].name, SDE_HW_BLK_NAME_LEN, "dspp_%d",
  2564. i);
  2565. /* create an empty sblk for each dspp */
  2566. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2567. if (!sblk) {
  2568. rc = -ENOMEM;
  2569. /* catalog deinit will release the allocated blocks */
  2570. goto end;
  2571. }
  2572. sde_cfg->dspp[i].sblk = sblk;
  2573. }
  2574. end:
  2575. sde_put_dt_props(props);
  2576. return rc;
  2577. }
  2578. static int sde_dspp_parse_dt(struct device_node *np,
  2579. struct sde_mdss_cfg *sde_cfg)
  2580. {
  2581. int rc;
  2582. rc = _sde_dspp_cmn_parse_dt(np, sde_cfg);
  2583. if (rc)
  2584. goto end;
  2585. rc = _sde_dspp_sblks_parse_dt(np, sde_cfg);
  2586. if (rc)
  2587. goto end;
  2588. rc = _sde_ad_parse_dt(np, sde_cfg);
  2589. if (rc)
  2590. goto end;
  2591. rc = _sde_ltm_parse_dt(np, sde_cfg);
  2592. if (rc)
  2593. goto end;
  2594. rc = _sde_dspp_spr_parse_dt(np, sde_cfg);
  2595. if (rc)
  2596. goto end;
  2597. rc = _sde_dspp_demura_parse_dt(np, sde_cfg);
  2598. if (rc)
  2599. goto end;
  2600. rc = _sde_rc_parse_dt(np, sde_cfg);
  2601. end:
  2602. return rc;
  2603. }
  2604. static int sde_ds_parse_dt(struct device_node *np,
  2605. struct sde_mdss_cfg *sde_cfg)
  2606. {
  2607. int rc, prop_count[DS_PROP_MAX], top_prop_count[DS_TOP_PROP_MAX], i;
  2608. struct sde_prop_value *prop_value = NULL, *top_prop_value = NULL;
  2609. bool prop_exists[DS_PROP_MAX], top_prop_exists[DS_TOP_PROP_MAX];
  2610. u32 off_count = 0, top_off_count = 0;
  2611. struct sde_ds_cfg *ds;
  2612. struct sde_ds_top_cfg *ds_top = NULL;
  2613. if (!sde_cfg) {
  2614. SDE_ERROR("invalid argument\n");
  2615. rc = -EINVAL;
  2616. goto end;
  2617. }
  2618. if (!sde_cfg->mdp[0].has_dest_scaler) {
  2619. SDE_DEBUG("dest scaler feature not supported\n");
  2620. rc = 0;
  2621. goto end;
  2622. }
  2623. /* Parse the dest scaler top register offset and capabilities */
  2624. top_prop_value = kzalloc(DS_TOP_PROP_MAX *
  2625. sizeof(struct sde_prop_value), GFP_KERNEL);
  2626. if (!top_prop_value) {
  2627. rc = -ENOMEM;
  2628. goto end;
  2629. }
  2630. rc = _validate_dt_entry(np, ds_top_prop,
  2631. ARRAY_SIZE(ds_top_prop),
  2632. top_prop_count, &top_off_count);
  2633. if (rc)
  2634. goto end;
  2635. rc = _read_dt_entry(np, ds_top_prop,
  2636. ARRAY_SIZE(ds_top_prop), top_prop_count,
  2637. top_prop_exists, top_prop_value);
  2638. if (rc)
  2639. goto end;
  2640. /* Parse the offset of each dest scaler block */
  2641. prop_value = kcalloc(DS_PROP_MAX,
  2642. sizeof(struct sde_prop_value), GFP_KERNEL);
  2643. if (!prop_value) {
  2644. rc = -ENOMEM;
  2645. goto end;
  2646. }
  2647. rc = _validate_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2648. &off_count);
  2649. if (rc)
  2650. goto end;
  2651. sde_cfg->ds_count = off_count;
  2652. rc = _read_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2653. prop_exists, prop_value);
  2654. if (rc)
  2655. goto end;
  2656. if (!off_count)
  2657. goto end;
  2658. ds_top = kzalloc(sizeof(struct sde_ds_top_cfg), GFP_KERNEL);
  2659. if (!ds_top) {
  2660. rc = -ENOMEM;
  2661. goto end;
  2662. }
  2663. ds_top->id = DS_TOP;
  2664. snprintf(ds_top->name, SDE_HW_BLK_NAME_LEN, "ds_top_%u",
  2665. ds_top->id - DS_TOP);
  2666. ds_top->base = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_OFF, 0);
  2667. ds_top->len = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_LEN, 0);
  2668. ds_top->maxupscale = MAX_UPSCALE_RATIO;
  2669. ds_top->maxinputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2670. DS_TOP_INPUT_LINEWIDTH, 0);
  2671. if (!top_prop_exists[DS_TOP_INPUT_LINEWIDTH])
  2672. ds_top->maxinputwidth = DEFAULT_SDE_LINE_WIDTH;
  2673. ds_top->maxoutputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2674. DS_TOP_OUTPUT_LINEWIDTH, 0);
  2675. if (!top_prop_exists[DS_TOP_OUTPUT_LINEWIDTH])
  2676. ds_top->maxoutputwidth = DEFAULT_SDE_OUTPUT_LINE_WIDTH;
  2677. for (i = 0; i < off_count; i++) {
  2678. ds = sde_cfg->ds + i;
  2679. ds->top = ds_top;
  2680. ds->base = PROP_VALUE_ACCESS(prop_value, DS_OFF, i);
  2681. ds->id = DS_0 + i;
  2682. ds->len = PROP_VALUE_ACCESS(prop_value, DS_LEN, 0);
  2683. snprintf(ds->name, SDE_HW_BLK_NAME_LEN, "ds_%u",
  2684. ds->id - DS_0);
  2685. if (!prop_exists[DS_LEN])
  2686. ds->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2687. if (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  2688. set_bit(SDE_SSPP_SCALER_QSEED3, &ds->features);
  2689. else if (sde_cfg->qseed_sw_lib_rev ==
  2690. SDE_SSPP_SCALER_QSEED3LITE)
  2691. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &ds->features);
  2692. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_900)) {
  2693. set_bit(SDE_DS_DE_LPF_BLEND, &ds->features);
  2694. set_bit(SDE_DS_MERGE_CTRL, &ds->features);
  2695. }
  2696. }
  2697. end:
  2698. kfree(top_prop_value);
  2699. kfree(prop_value);
  2700. return rc;
  2701. };
  2702. static int sde_dsc_parse_dt(struct device_node *np,
  2703. struct sde_mdss_cfg *sde_cfg)
  2704. {
  2705. int rc, prop_count[MAX_BLOCKS], i;
  2706. struct sde_prop_value *prop_value;
  2707. bool prop_exists[DSC_PROP_MAX];
  2708. u32 off_count, dsc_pair_mask, dsc_rev;
  2709. const char *rev;
  2710. struct sde_dsc_cfg *dsc;
  2711. struct sde_dsc_sub_blks *sblk;
  2712. if (!sde_cfg) {
  2713. SDE_ERROR("invalid argument\n");
  2714. return -EINVAL;
  2715. }
  2716. prop_value = kzalloc(DSC_PROP_MAX *
  2717. sizeof(struct sde_prop_value), GFP_KERNEL);
  2718. if (!prop_value)
  2719. return -ENOMEM;
  2720. rc = _validate_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2721. &off_count);
  2722. if (rc)
  2723. goto end;
  2724. sde_cfg->dsc_count = off_count;
  2725. rc = of_property_read_string(np, dsc_prop[DSC_REV].prop_name, &rev);
  2726. if (!rc && !strcmp(rev, "dsc_1_2"))
  2727. dsc_rev = SDE_DSC_HW_REV_1_2;
  2728. else if (!rc && !strcmp(rev, "dsc_1_1"))
  2729. dsc_rev = SDE_DSC_HW_REV_1_1;
  2730. else
  2731. /* default configuration */
  2732. dsc_rev = SDE_DSC_HW_REV_1_1;
  2733. rc = _read_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2734. prop_exists, prop_value);
  2735. if (rc)
  2736. goto end;
  2737. sde_cfg->max_dsc_width = prop_exists[DSC_LINEWIDTH] ?
  2738. PROP_VALUE_ACCESS(prop_value, DSC_LINEWIDTH, 0) :
  2739. DEFAULT_SDE_LINE_WIDTH;
  2740. for (i = 0; i < off_count; i++) {
  2741. dsc = sde_cfg->dsc + i;
  2742. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2743. if (!sblk) {
  2744. rc = -ENOMEM;
  2745. /* catalog deinit will release the allocated blocks */
  2746. goto end;
  2747. }
  2748. dsc->sblk = sblk;
  2749. dsc->base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2750. dsc->id = DSC_0 + i;
  2751. dsc->len = PROP_VALUE_ACCESS(prop_value, DSC_LEN, 0);
  2752. snprintf(dsc->name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2753. dsc->id - DSC_0);
  2754. if (!prop_exists[DSC_LEN])
  2755. dsc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2756. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2757. set_bit(SDE_DSC_OUTPUT_CTRL, &dsc->features);
  2758. dsc_pair_mask = PROP_VALUE_ACCESS(prop_value,
  2759. DSC_PAIR_MASK, i);
  2760. if (dsc_pair_mask)
  2761. set_bit(dsc_pair_mask, dsc->dsc_pair_mask);
  2762. if (dsc_rev == SDE_DSC_HW_REV_1_2) {
  2763. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2764. DSC_ENC, i);
  2765. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2766. DSC_ENC_LEN, 0);
  2767. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2768. DSC_CTL, i);
  2769. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2770. DSC_CTL_LEN, 0);
  2771. set_bit(SDE_DSC_HW_REV_1_2, &dsc->features);
  2772. if (PROP_VALUE_ACCESS(prop_value, DSC_422, i))
  2773. set_bit(SDE_DSC_NATIVE_422_EN,
  2774. &dsc->features);
  2775. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_900))
  2776. set_bit(SDE_DSC_4HS, &dsc->features);
  2777. if (sde_cfg->has_reduced_ob_max)
  2778. set_bit(SDE_DSC_REDUCED_OB_MAX, &dsc->features);
  2779. } else {
  2780. set_bit(SDE_DSC_HW_REV_1_1, &dsc->features);
  2781. }
  2782. }
  2783. end:
  2784. kfree(prop_value);
  2785. return rc;
  2786. };
  2787. static int sde_vdc_parse_dt(struct device_node *np,
  2788. struct sde_mdss_cfg *sde_cfg)
  2789. {
  2790. int rc, prop_count[MAX_BLOCKS], i;
  2791. struct sde_prop_value *prop_value = NULL;
  2792. bool prop_exists[VDC_PROP_MAX];
  2793. u32 off_count, vdc_rev;
  2794. const char *rev;
  2795. struct sde_vdc_cfg *vdc;
  2796. struct sde_vdc_sub_blks *sblk;
  2797. if (!sde_cfg) {
  2798. SDE_ERROR("invalid argument\n");
  2799. rc = -EINVAL;
  2800. goto end;
  2801. }
  2802. prop_value = kzalloc(VDC_PROP_MAX *
  2803. sizeof(struct sde_prop_value), GFP_KERNEL);
  2804. if (!prop_value) {
  2805. rc = -ENOMEM;
  2806. goto end;
  2807. }
  2808. rc = _validate_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2809. &off_count);
  2810. if (rc)
  2811. goto end;
  2812. sde_cfg->vdc_count = off_count;
  2813. rc = of_property_read_string(np, vdc_prop[VDC_REV].prop_name, &rev);
  2814. if ((rc == -EINVAL) || (rc == -ENODATA)) {
  2815. vdc_rev = SDE_VDC_HW_REV_1_2;
  2816. rc = 0;
  2817. } else if (!rc && !strcmp(rev, "vdc_1_2")) {
  2818. vdc_rev = SDE_VDC_HW_REV_1_2;
  2819. rc = 0;
  2820. } else {
  2821. SDE_ERROR("invalid vdc configuration\n");
  2822. goto end;
  2823. }
  2824. rc = _read_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2825. prop_exists, prop_value);
  2826. if (rc)
  2827. goto end;
  2828. for (i = 0; i < off_count; i++) {
  2829. vdc = sde_cfg->vdc + i;
  2830. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2831. if (!sblk) {
  2832. rc = -ENOMEM;
  2833. /* catalog deinit will release the allocated blocks */
  2834. goto end;
  2835. }
  2836. vdc->sblk = sblk;
  2837. vdc->base = PROP_VALUE_ACCESS(prop_value, VDC_OFF, i);
  2838. vdc->id = VDC_0 + i;
  2839. vdc->len = PROP_VALUE_ACCESS(prop_value, VDC_LEN, 0);
  2840. snprintf(vdc->name, SDE_HW_BLK_NAME_LEN, "vdc_%u",
  2841. vdc->id - VDC_0);
  2842. if (!prop_exists[VDC_LEN])
  2843. vdc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2844. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2845. VDC_ENC, i);
  2846. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2847. VDC_ENC_LEN, 0);
  2848. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2849. VDC_CTL, i);
  2850. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2851. VDC_CTL_LEN, 0);
  2852. set_bit(vdc_rev, &vdc->features);
  2853. }
  2854. end:
  2855. kfree(prop_value);
  2856. return rc;
  2857. };
  2858. static int sde_cdm_parse_dt(struct device_node *np,
  2859. struct sde_mdss_cfg *sde_cfg)
  2860. {
  2861. int rc, prop_count[HW_PROP_MAX], i, j;
  2862. struct sde_prop_value *prop_value = NULL;
  2863. bool prop_exists[HW_PROP_MAX];
  2864. u32 off_count;
  2865. struct sde_cdm_cfg *cdm;
  2866. if (!sde_cfg) {
  2867. SDE_ERROR("invalid argument\n");
  2868. rc = -EINVAL;
  2869. goto end;
  2870. }
  2871. prop_value = kzalloc(HW_PROP_MAX * sizeof(struct sde_prop_value), GFP_KERNEL);
  2872. if (!prop_value) {
  2873. rc = -ENOMEM;
  2874. goto end;
  2875. }
  2876. rc = _validate_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count, &off_count);
  2877. if (rc)
  2878. goto end;
  2879. sde_cfg->cdm_count = off_count;
  2880. rc = _read_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2881. prop_exists, prop_value);
  2882. if (rc)
  2883. goto end;
  2884. for (i = 0; i < off_count; i++) {
  2885. cdm = sde_cfg->cdm + i;
  2886. cdm->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  2887. cdm->id = CDM_0 + i;
  2888. snprintf(cdm->name, SDE_HW_BLK_NAME_LEN, "cdm_%u", cdm->id - CDM_0);
  2889. cdm->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  2890. /* intf3 and wb(s) for cdm block */
  2891. for (j = 0; j < sde_cfg->wb_count; j++)
  2892. cdm->wb_connect |= BIT(sde_cfg->wb[j].id);
  2893. cdm->intf_connect = sde_cfg->intf_count ? BIT(INTF_3) : 0;
  2894. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2895. set_bit(SDE_CDM_INPUT_CTRL, &cdm->features);
  2896. }
  2897. end:
  2898. kfree(prop_value);
  2899. return rc;
  2900. }
  2901. static int sde_dnsc_blur_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  2902. {
  2903. int rc, prop_count[DNSC_BLUR_PROP_MAX], i, j;
  2904. struct sde_prop_value *prop_value = NULL;
  2905. bool prop_exists[DNSC_BLUR_PROP_MAX];
  2906. u32 off_count;
  2907. struct sde_dnsc_blur_cfg *dnsc_blur;
  2908. struct sde_dnsc_blur_sub_blks *sblk;
  2909. if (!sde_cfg) {
  2910. SDE_ERROR("invalid argument\n");
  2911. rc = -EINVAL;
  2912. goto end;
  2913. }
  2914. prop_value = kzalloc(DNSC_BLUR_PROP_MAX * sizeof(struct sde_prop_value), GFP_KERNEL);
  2915. if (!prop_value) {
  2916. rc = -ENOMEM;
  2917. goto end;
  2918. }
  2919. rc = _validate_dt_entry(np, dnsc_blur_prop, ARRAY_SIZE(dnsc_blur_prop),
  2920. prop_count, &off_count);
  2921. if (rc)
  2922. goto end;
  2923. sde_cfg->dnsc_blur_count = off_count;
  2924. rc = _read_dt_entry(np, dnsc_blur_prop, ARRAY_SIZE(dnsc_blur_prop), prop_count,
  2925. prop_exists, prop_value);
  2926. if (rc)
  2927. goto end;
  2928. for (i = 0; i < sde_cfg->dnsc_blur_count; i++) {
  2929. dnsc_blur = sde_cfg->dnsc_blur + i;
  2930. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2931. if (!sblk) {
  2932. rc = -ENOMEM;
  2933. /* catalog deinit will release the allocated blocks */
  2934. goto end;
  2935. }
  2936. dnsc_blur->sblk = sblk;
  2937. dnsc_blur->base = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_OFF, i);
  2938. dnsc_blur->id = DNSC_BLUR_0 + i;
  2939. dnsc_blur->len = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_LEN, 0);
  2940. snprintf(dnsc_blur->name, SDE_HW_BLK_NAME_LEN, "dnsc_blur_%u",
  2941. dnsc_blur->id - DNSC_BLUR_0);
  2942. sde_cfg->dnsc_blur_rev = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_VERSION, 0);
  2943. sblk->gaus_lut.base = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_GAUS_LUT_OFF, i);
  2944. sblk->gaus_lut.len = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_GAUS_LUT_LEN, 0);
  2945. snprintf(sblk->gaus_lut.name, SDE_HW_BLK_NAME_LEN, "dnsc_blur_lut_%u",
  2946. dnsc_blur->id - DNSC_BLUR_0);
  2947. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_DITHER_OFF, i);
  2948. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_DITHER_LEN, 0);
  2949. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN, "dnsc_blur_dit_%u",
  2950. dnsc_blur->id - DNSC_BLUR_0);
  2951. for (j = 0; j < sde_cfg->wb_count; j++)
  2952. dnsc_blur->wb_connect |= BIT(sde_cfg->wb[j].id);
  2953. }
  2954. end:
  2955. kfree(prop_value);
  2956. return rc;
  2957. }
  2958. static int sde_uidle_parse_dt(struct device_node *np,
  2959. struct sde_mdss_cfg *sde_cfg)
  2960. {
  2961. int rc = 0, prop_count[UIDLE_PROP_MAX];
  2962. bool prop_exists[UIDLE_PROP_MAX];
  2963. struct sde_prop_value *prop_value = NULL;
  2964. u32 off_count;
  2965. if (!sde_cfg) {
  2966. SDE_ERROR("invalid argument\n");
  2967. return -EINVAL;
  2968. }
  2969. if (!sde_cfg->uidle_cfg.uidle_rev)
  2970. return 0;
  2971. prop_value = kcalloc(UIDLE_PROP_MAX,
  2972. sizeof(struct sde_prop_value), GFP_KERNEL);
  2973. if (!prop_value)
  2974. return -ENOMEM;
  2975. rc = _validate_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop),
  2976. prop_count, &off_count);
  2977. if (rc)
  2978. goto end;
  2979. rc = _read_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop), prop_count,
  2980. prop_exists, prop_value);
  2981. if (rc)
  2982. goto end;
  2983. if (!prop_exists[UIDLE_LEN] || !prop_exists[UIDLE_OFF]) {
  2984. SDE_DEBUG("offset/len missing, will disable uidle:%d,%d\n",
  2985. prop_exists[UIDLE_LEN], prop_exists[UIDLE_OFF]);
  2986. rc = -EINVAL;
  2987. goto end;
  2988. }
  2989. sde_cfg->uidle_cfg.id = UIDLE;
  2990. sde_cfg->uidle_cfg.base =
  2991. PROP_VALUE_ACCESS(prop_value, UIDLE_OFF, 0);
  2992. sde_cfg->uidle_cfg.len =
  2993. PROP_VALUE_ACCESS(prop_value, UIDLE_LEN, 0);
  2994. /* validate */
  2995. if (!sde_cfg->uidle_cfg.base || !sde_cfg->uidle_cfg.len) {
  2996. SDE_ERROR("invalid reg/len [%d, %d], will disable uidle\n",
  2997. sde_cfg->uidle_cfg.base, sde_cfg->uidle_cfg.len);
  2998. rc = -EINVAL;
  2999. }
  3000. end:
  3001. if (rc && sde_cfg->uidle_cfg.uidle_rev) {
  3002. SDE_DEBUG("wrong dt entries, will disable uidle\n");
  3003. sde_cfg->uidle_cfg.uidle_rev = 0;
  3004. }
  3005. kfree(prop_value);
  3006. /* optional feature, so always return success */
  3007. return 0;
  3008. }
  3009. static int sde_cache_parse_dt(struct device_node *np,
  3010. struct sde_mdss_cfg *sde_cfg)
  3011. {
  3012. struct llcc_slice_desc *slice;
  3013. struct device_node *llcc_node;
  3014. int i;
  3015. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3016. const u32 sde_sys_cache_usecase_id[SDE_SYS_CACHE_MAX] = {
  3017. [SDE_SYS_CACHE_DISP] = LLCC_DISP,
  3018. [SDE_SYS_CACHE_DISP_1] = LLCC_DISP_1,
  3019. [SDE_SYS_CACHE_DISP_WB] = LLCC_DISP_WB,
  3020. };
  3021. #else
  3022. const u32 sde_sys_cache_usecase_id[SDE_SYS_CACHE_MAX] = {
  3023. [SDE_SYS_CACHE_DISP] = LLCC_DISP,
  3024. [SDE_SYS_CACHE_DISP_1] = 0,
  3025. [SDE_SYS_CACHE_DISP_WB] = 0,
  3026. };
  3027. #endif
  3028. if (!sde_cfg) {
  3029. SDE_ERROR("invalid argument\n");
  3030. return -EINVAL;
  3031. }
  3032. llcc_node = of_find_node_by_name(NULL, "cache-controller");
  3033. if (!llcc_node) {
  3034. SDE_DEBUG("cache controller missing, will disable img cache\n");
  3035. return 0;
  3036. }
  3037. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3038. struct sde_sc_cfg *sc_cfg = &sde_cfg->sc_cfg[i];
  3039. u32 usecase_id = 0;
  3040. if (!test_bit(i, sde_cfg->sde_sys_cache_type_map))
  3041. continue;
  3042. usecase_id = sde_sys_cache_usecase_id[i];
  3043. if (!usecase_id) {
  3044. clear_bit(i, sde_cfg->sde_sys_cache_type_map);
  3045. SDE_DEBUG("invalid usecase-id for sys cache:%d\n", i);
  3046. continue;
  3047. }
  3048. slice = llcc_slice_getd(usecase_id);
  3049. if (IS_ERR_OR_NULL(slice)) {
  3050. SDE_ERROR("failed to get system cache %ld\n", PTR_ERR(slice));
  3051. return -EINVAL;
  3052. }
  3053. sc_cfg->llcc_uid = usecase_id;
  3054. sc_cfg->llcc_scid = llcc_get_slice_id(slice);
  3055. sc_cfg->llcc_slice_size = llcc_get_slice_size(slice);
  3056. SDE_DEBUG("img cache:%d usecase_id:%d, scid:%d slice_size:%zu kb\n",
  3057. i, usecase_id, sc_cfg->llcc_scid, sc_cfg->llcc_slice_size);
  3058. llcc_slice_putd(slice);
  3059. }
  3060. return 0;
  3061. }
  3062. static int _sde_vbif_populate_ot_parsing(struct sde_vbif_cfg *vbif,
  3063. struct sde_prop_value *prop_value, int *prop_count)
  3064. {
  3065. int j, k;
  3066. vbif->default_ot_rd_limit = PROP_VALUE_ACCESS(prop_value,
  3067. VBIF_DEFAULT_OT_RD_LIMIT, 0);
  3068. SDE_DEBUG("default_ot_rd_limit=%u\n",
  3069. vbif->default_ot_rd_limit);
  3070. vbif->default_ot_wr_limit = PROP_VALUE_ACCESS(prop_value,
  3071. VBIF_DEFAULT_OT_WR_LIMIT, 0);
  3072. SDE_DEBUG("default_ot_wr_limit=%u\n",
  3073. vbif->default_ot_wr_limit);
  3074. vbif->dynamic_ot_rd_tbl.count =
  3075. prop_count[VBIF_DYNAMIC_OT_RD_LIMIT] / 2;
  3076. SDE_DEBUG("dynamic_ot_rd_tbl.count=%u\n",
  3077. vbif->dynamic_ot_rd_tbl.count);
  3078. if (vbif->dynamic_ot_rd_tbl.count) {
  3079. vbif->dynamic_ot_rd_tbl.cfg = kcalloc(
  3080. vbif->dynamic_ot_rd_tbl.count,
  3081. sizeof(struct sde_vbif_dynamic_ot_cfg),
  3082. GFP_KERNEL);
  3083. if (!vbif->dynamic_ot_rd_tbl.cfg)
  3084. return -ENOMEM;
  3085. }
  3086. for (j = 0, k = 0; j < vbif->dynamic_ot_rd_tbl.count; j++) {
  3087. vbif->dynamic_ot_rd_tbl.cfg[j].pps = (u64)
  3088. PROP_VALUE_ACCESS(prop_value,
  3089. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  3090. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit =
  3091. PROP_VALUE_ACCESS(prop_value,
  3092. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  3093. SDE_DEBUG("dynamic_ot_rd_tbl[%d].cfg=<%llu %u>\n", j,
  3094. vbif->dynamic_ot_rd_tbl.cfg[j].pps,
  3095. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit);
  3096. }
  3097. vbif->dynamic_ot_wr_tbl.count =
  3098. prop_count[VBIF_DYNAMIC_OT_WR_LIMIT] / 2;
  3099. SDE_DEBUG("dynamic_ot_wr_tbl.count=%u\n",
  3100. vbif->dynamic_ot_wr_tbl.count);
  3101. if (vbif->dynamic_ot_wr_tbl.count) {
  3102. vbif->dynamic_ot_wr_tbl.cfg = kcalloc(
  3103. vbif->dynamic_ot_wr_tbl.count,
  3104. sizeof(struct sde_vbif_dynamic_ot_cfg),
  3105. GFP_KERNEL);
  3106. if (!vbif->dynamic_ot_wr_tbl.cfg)
  3107. return -ENOMEM;
  3108. }
  3109. for (j = 0, k = 0; j < vbif->dynamic_ot_wr_tbl.count; j++) {
  3110. vbif->dynamic_ot_wr_tbl.cfg[j].pps = (u64)
  3111. PROP_VALUE_ACCESS(prop_value,
  3112. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  3113. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit =
  3114. PROP_VALUE_ACCESS(prop_value,
  3115. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  3116. SDE_DEBUG("dynamic_ot_wr_tbl[%d].cfg=<%llu %u>\n", j,
  3117. vbif->dynamic_ot_wr_tbl.cfg[j].pps,
  3118. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit);
  3119. }
  3120. if (vbif->default_ot_rd_limit || vbif->default_ot_wr_limit ||
  3121. vbif->dynamic_ot_rd_tbl.count ||
  3122. vbif->dynamic_ot_wr_tbl.count)
  3123. set_bit(SDE_VBIF_QOS_OTLIM, &vbif->features);
  3124. return 0;
  3125. }
  3126. static int _sde_vbif_populate_qos_parsing(struct sde_mdss_cfg *sde_cfg,
  3127. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value, int *prop_count)
  3128. {
  3129. int i, j, prop_index = VBIF_QOS_RT_REMAP;
  3130. u32 entries;
  3131. for (i = VBIF_RT_CLIENT; ((i < VBIF_MAX_CLIENT) && (prop_index < VBIF_PROP_MAX));
  3132. i++, prop_index++) {
  3133. vbif->qos_tbl[i].count = prop_count[prop_index];
  3134. SDE_DEBUG("qos_tbl[%d].count=%u\n", i, vbif->qos_tbl[i].count);
  3135. entries = 2 * sde_cfg->vbif_qos_nlvl;
  3136. if (vbif->qos_tbl[i].count == entries) {
  3137. vbif->qos_tbl[i].priority_lvl = kcalloc(entries, sizeof(u32), GFP_KERNEL);
  3138. if (!vbif->qos_tbl[i].priority_lvl) {
  3139. vbif->qos_tbl[i].count = 0;
  3140. return -ENOMEM;
  3141. }
  3142. } else if (vbif->qos_tbl[i].count) {
  3143. vbif->qos_tbl[i].count = 0;
  3144. vbif->qos_tbl[i].priority_lvl = NULL;
  3145. SDE_ERROR("invalid qos table for client:%d, prop:%d\n", i, prop_index);
  3146. continue;
  3147. }
  3148. for (j = 0; j < vbif->qos_tbl[i].count; j++) {
  3149. vbif->qos_tbl[i].priority_lvl[j] =
  3150. PROP_VALUE_ACCESS(prop_value, prop_index, j);
  3151. SDE_DEBUG("client:%d, prop:%d, lvl[%d]=%u\n", i, prop_index, j,
  3152. vbif->qos_tbl[i].priority_lvl[j]);
  3153. }
  3154. vbif->qos_tbl[i].count = entries;
  3155. set_bit(SDE_VBIF_QOS_REMAP, &vbif->features);
  3156. }
  3157. return 0;
  3158. }
  3159. static int _sde_vbif_populate(struct sde_mdss_cfg *sde_cfg,
  3160. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  3161. int *prop_count, u32 vbif_len, int i)
  3162. {
  3163. int j, k, rc;
  3164. vbif = sde_cfg->vbif + i;
  3165. vbif->base = PROP_VALUE_ACCESS(prop_value, VBIF_OFF, i);
  3166. vbif->len = vbif_len;
  3167. vbif->id = VBIF_0 + PROP_VALUE_ACCESS(prop_value, VBIF_ID, i);
  3168. snprintf(vbif->name, SDE_HW_BLK_NAME_LEN, "vbif_%u",
  3169. vbif->id - VBIF_0);
  3170. SDE_DEBUG("vbif:%d\n", vbif->id - VBIF_0);
  3171. vbif->xin_halt_timeout = VBIF_XIN_HALT_TIMEOUT;
  3172. rc = _sde_vbif_populate_ot_parsing(vbif, prop_value, prop_count);
  3173. if (rc)
  3174. return rc;
  3175. rc = _sde_vbif_populate_qos_parsing(sde_cfg, vbif, prop_value,
  3176. prop_count);
  3177. if (rc)
  3178. return rc;
  3179. vbif->memtype_count = prop_count[VBIF_MEMTYPE_0] +
  3180. prop_count[VBIF_MEMTYPE_1];
  3181. if (vbif->memtype_count > MAX_XIN_COUNT) {
  3182. vbif->memtype_count = 0;
  3183. SDE_ERROR("too many memtype defs, ignoring entries\n");
  3184. }
  3185. for (j = 0, k = 0; j < prop_count[VBIF_MEMTYPE_0]; j++)
  3186. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  3187. prop_value, VBIF_MEMTYPE_0, j);
  3188. for (j = 0; j < prop_count[VBIF_MEMTYPE_1]; j++)
  3189. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  3190. prop_value, VBIF_MEMTYPE_1, j);
  3191. if (test_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features))
  3192. set_bit(SDE_VBIF_DISABLE_SHAREABLE, &vbif->features);
  3193. return 0;
  3194. }
  3195. static int sde_vbif_parse_dt(struct device_node *np,
  3196. struct sde_mdss_cfg *sde_cfg)
  3197. {
  3198. int rc, prop_count[VBIF_PROP_MAX], i;
  3199. struct sde_prop_value *prop_value = NULL;
  3200. bool prop_exists[VBIF_PROP_MAX];
  3201. u32 off_count, vbif_len;
  3202. struct sde_vbif_cfg *vbif = NULL;
  3203. if (!sde_cfg) {
  3204. SDE_ERROR("invalid argument\n");
  3205. rc = -EINVAL;
  3206. goto end;
  3207. }
  3208. prop_value = kzalloc(VBIF_PROP_MAX *
  3209. sizeof(struct sde_prop_value), GFP_KERNEL);
  3210. if (!prop_value) {
  3211. rc = -ENOMEM;
  3212. goto end;
  3213. }
  3214. rc = _validate_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop),
  3215. prop_count, &off_count);
  3216. if (rc)
  3217. goto end;
  3218. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_RD_LIMIT], 1,
  3219. &prop_count[VBIF_DYNAMIC_OT_RD_LIMIT], NULL);
  3220. if (rc)
  3221. goto end;
  3222. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_WR_LIMIT], 1,
  3223. &prop_count[VBIF_DYNAMIC_OT_WR_LIMIT], NULL);
  3224. if (rc)
  3225. goto end;
  3226. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_0], 1,
  3227. &prop_count[VBIF_MEMTYPE_0], NULL);
  3228. if (rc)
  3229. goto end;
  3230. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_1], 1,
  3231. &prop_count[VBIF_MEMTYPE_1], NULL);
  3232. if (rc)
  3233. goto end;
  3234. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_RT_REMAP], 1,
  3235. &prop_count[VBIF_QOS_RT_REMAP], NULL);
  3236. if (rc)
  3237. goto end;
  3238. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_NRT_REMAP], 1,
  3239. &prop_count[VBIF_QOS_NRT_REMAP], NULL);
  3240. if (rc)
  3241. goto end;
  3242. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CWB_REMAP], 1,
  3243. &prop_count[VBIF_QOS_CWB_REMAP], NULL);
  3244. if (rc)
  3245. goto end;
  3246. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_LUTDMA_REMAP], 1,
  3247. &prop_count[VBIF_QOS_LUTDMA_REMAP], NULL);
  3248. if (rc)
  3249. goto end;
  3250. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CNOC_REMAP], 1,
  3251. &prop_count[VBIF_QOS_CNOC_REMAP], NULL);
  3252. if (rc)
  3253. goto end;
  3254. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_OFFLINE_WB_REMAP], 1,
  3255. &prop_count[VBIF_QOS_OFFLINE_WB_REMAP], NULL);
  3256. if (rc)
  3257. goto end;
  3258. sde_cfg->vbif_count = off_count;
  3259. rc = _read_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop), prop_count,
  3260. prop_exists, prop_value);
  3261. if (rc)
  3262. goto end;
  3263. vbif_len = PROP_VALUE_ACCESS(prop_value, VBIF_LEN, 0);
  3264. if (!prop_exists[VBIF_LEN])
  3265. vbif_len = DEFAULT_SDE_HW_BLOCK_LEN;
  3266. for (i = 0; i < off_count; i++) {
  3267. rc = _sde_vbif_populate(sde_cfg, vbif, prop_value,
  3268. prop_count, vbif_len, i);
  3269. if (rc)
  3270. goto end;
  3271. }
  3272. end:
  3273. kfree(prop_value);
  3274. return rc;
  3275. }
  3276. static int sde_pp_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  3277. {
  3278. int rc, prop_count[PP_PROP_MAX], i;
  3279. struct sde_prop_value *prop_value = NULL;
  3280. bool prop_exists[PP_PROP_MAX];
  3281. u32 off_count, major_version;
  3282. struct sde_pingpong_cfg *pp;
  3283. struct sde_pingpong_sub_blks *sblk;
  3284. if (!sde_cfg) {
  3285. SDE_ERROR("invalid argument\n");
  3286. rc = -EINVAL;
  3287. goto end;
  3288. }
  3289. prop_value = kzalloc(PP_PROP_MAX *
  3290. sizeof(struct sde_prop_value), GFP_KERNEL);
  3291. if (!prop_value) {
  3292. rc = -ENOMEM;
  3293. goto end;
  3294. }
  3295. rc = _validate_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  3296. &off_count);
  3297. if (rc)
  3298. goto end;
  3299. sde_cfg->pingpong_count = off_count;
  3300. rc = _read_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  3301. prop_exists, prop_value);
  3302. if (rc)
  3303. goto end;
  3304. major_version = SDE_HW_MAJOR(sde_cfg->hw_rev);
  3305. for (i = 0; i < off_count; i++) {
  3306. pp = sde_cfg->pingpong + i;
  3307. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  3308. if (!sblk) {
  3309. rc = -ENOMEM;
  3310. /* catalog deinit will release the allocated blocks */
  3311. goto end;
  3312. }
  3313. pp->sblk = sblk;
  3314. pp->base = PROP_VALUE_ACCESS(prop_value, PP_OFF, i);
  3315. pp->id = PINGPONG_0 + i;
  3316. snprintf(pp->name, SDE_HW_BLK_NAME_LEN, "pingpong_%u",
  3317. pp->id - PINGPONG_0);
  3318. pp->len = PROP_VALUE_ACCESS(prop_value, PP_LEN, 0);
  3319. sblk->te.base = PROP_VALUE_ACCESS(prop_value, TE_OFF, i);
  3320. sblk->te.id = SDE_PINGPONG_TE;
  3321. snprintf(sblk->te.name, SDE_HW_BLK_NAME_LEN, "te_%u",
  3322. pp->id - PINGPONG_0);
  3323. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3324. set_bit(SDE_PINGPONG_TE, &pp->features);
  3325. sblk->te2.base = PROP_VALUE_ACCESS(prop_value, TE2_OFF, i);
  3326. if (sblk->te2.base) {
  3327. sblk->te2.id = SDE_PINGPONG_TE2;
  3328. snprintf(sblk->te2.name, SDE_HW_BLK_NAME_LEN, "te2_%u",
  3329. pp->id - PINGPONG_0);
  3330. set_bit(SDE_PINGPONG_TE2, &pp->features);
  3331. set_bit(SDE_PINGPONG_SPLIT, &pp->features);
  3332. }
  3333. if (PROP_VALUE_ACCESS(prop_value, PP_SLAVE, i))
  3334. set_bit(SDE_PINGPONG_SLAVE, &pp->features);
  3335. if (PROP_VALUE_ACCESS(prop_value, PP_CWB, i)) {
  3336. set_bit(SDE_PINGPONG_CWB, &pp->features);
  3337. if (test_bit(SDE_FEATURE_DEDICATED_CWB, sde_cfg->features))
  3338. sde_cfg->dcwb_count++;
  3339. }
  3340. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_700)) {
  3341. sblk->dsc.base = PROP_VALUE_ACCESS(prop_value,
  3342. DSC_OFF, i);
  3343. if (sblk->dsc.base) {
  3344. sblk->dsc.id = SDE_PINGPONG_DSC;
  3345. snprintf(sblk->dsc.name, SDE_HW_BLK_NAME_LEN,
  3346. "dsc_%u",
  3347. pp->id - PINGPONG_0);
  3348. set_bit(SDE_PINGPONG_DSC, &pp->features);
  3349. }
  3350. }
  3351. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DITHER_OFF,
  3352. i);
  3353. if (sblk->dither.base) {
  3354. sblk->dither.id = SDE_PINGPONG_DITHER;
  3355. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN,
  3356. "dither_%u", pp->id);
  3357. set_bit(SDE_PINGPONG_DITHER, &pp->features);
  3358. }
  3359. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DITHER_LEN, 0);
  3360. sblk->dither.version = PROP_VALUE_ACCESS(prop_value, DITHER_VER,
  3361. 0);
  3362. if (test_bit(SDE_FEATURE_CWB_DITHER, sde_cfg->features) &&
  3363. PROP_VALUE_ACCESS(prop_value, CWB_DITHER, i)) {
  3364. set_bit(SDE_PINGPONG_CWB_DITHER, &pp->features);
  3365. }
  3366. if (test_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features))
  3367. set_bit(SDE_PINGPONG_DITHER_LUMA, &pp->features);
  3368. if (prop_exists[PP_MERGE_3D_ID]) {
  3369. set_bit(SDE_PINGPONG_MERGE_3D, &pp->features);
  3370. pp->merge_3d_id = PROP_VALUE_ACCESS(prop_value,
  3371. PP_MERGE_3D_ID, i) + 1;
  3372. }
  3373. }
  3374. end:
  3375. kfree(prop_value);
  3376. return rc;
  3377. }
  3378. static void _sde_top_parse_dt_helper(struct sde_mdss_cfg *cfg,
  3379. struct sde_dt_props *props)
  3380. {
  3381. int i;
  3382. u32 ddr_type;
  3383. cfg->max_sspp_linewidth = props->exists[SSPP_LINEWIDTH] ?
  3384. PROP_VALUE_ACCESS(props->values, SSPP_LINEWIDTH, 0) :
  3385. DEFAULT_SDE_LINE_WIDTH;
  3386. cfg->vig_sspp_linewidth = props->exists[VIG_SSPP_LINEWIDTH] ?
  3387. PROP_VALUE_ACCESS(props->values, VIG_SSPP_LINEWIDTH,
  3388. 0) : cfg->max_sspp_linewidth;
  3389. cfg->scaling_linewidth = props->exists[SCALING_LINEWIDTH] ?
  3390. PROP_VALUE_ACCESS(props->values, SCALING_LINEWIDTH,
  3391. 0) : cfg->vig_sspp_linewidth;
  3392. cfg->max_wb_linewidth = props->exists[WB_LINEWIDTH] ?
  3393. PROP_VALUE_ACCESS(props->values, WB_LINEWIDTH, 0) :
  3394. DEFAULT_SDE_LINE_WIDTH;
  3395. /* if wb linear width is not defined use the line width as default */
  3396. cfg->max_wb_linewidth_linear = props->exists[WB_LINEWIDTH_LINEAR] ?
  3397. PROP_VALUE_ACCESS(props->values, WB_LINEWIDTH_LINEAR, 0)
  3398. : cfg->max_wb_linewidth;
  3399. cfg->max_mixer_width = props->exists[MIXER_LINEWIDTH] ?
  3400. PROP_VALUE_ACCESS(props->values, MIXER_LINEWIDTH, 0) :
  3401. DEFAULT_SDE_LINE_WIDTH;
  3402. cfg->max_mixer_blendstages = props->exists[MIXER_BLEND] ?
  3403. PROP_VALUE_ACCESS(props->values, MIXER_BLEND, 0) :
  3404. DEFAULT_SDE_MIXER_BLENDSTAGES;
  3405. cfg->ubwc_rev = props->exists[UBWC_VERSION] ?
  3406. PROP_VALUE_ACCESS(props->values,
  3407. UBWC_VERSION, 0) : DEFAULT_SDE_UBWC_NONE;
  3408. cfg->mdp[0].highest_bank_bit = DEFAULT_SDE_HIGHEST_BANK_BIT;
  3409. if (props->exists[BANK_BIT]) {
  3410. for (i = 0; i < props->counts[BANK_BIT]; i++) {
  3411. ddr_type = PROP_BITVALUE_ACCESS(props->values,
  3412. BANK_BIT, i, 0);
  3413. if (!ddr_type || (of_fdt_get_ddrtype() == ddr_type))
  3414. cfg->mdp[0].highest_bank_bit =
  3415. PROP_BITVALUE_ACCESS(props->values,
  3416. BANK_BIT, i, 1);
  3417. }
  3418. }
  3419. cfg->macrotile_mode = props->exists[MACROTILE_MODE] ?
  3420. PROP_VALUE_ACCESS(props->values, MACROTILE_MODE, 0) :
  3421. DEFAULT_SDE_UBWC_MACROTILE_MODE;
  3422. cfg->ubwc_bw_calc_rev = PROP_VALUE_ACCESS(props->values, UBWC_BW_CALC_VERSION, 0);
  3423. cfg->mdp[0].ubwc_static = props->exists[UBWC_STATIC] ?
  3424. PROP_VALUE_ACCESS(props->values, UBWC_STATIC, 0) :
  3425. DEFAULT_SDE_UBWC_STATIC;
  3426. cfg->mdp[0].ubwc_swizzle = props->exists[UBWC_SWIZZLE] ?
  3427. PROP_VALUE_ACCESS(props->values, UBWC_SWIZZLE, 0) :
  3428. DEFAULT_SDE_UBWC_SWIZZLE;
  3429. cfg->mdp[0].has_dest_scaler =
  3430. PROP_VALUE_ACCESS(props->values, DEST_SCALER, 0);
  3431. cfg->mdp[0].smart_panel_align_mode =
  3432. PROP_VALUE_ACCESS(props->values, SMART_PANEL_ALIGN_MODE, 0);
  3433. if (props->exists[SEC_SID_MASK]) {
  3434. cfg->sec_sid_mask_count = props->counts[SEC_SID_MASK];
  3435. for (i = 0; i < cfg->sec_sid_mask_count; i++)
  3436. cfg->sec_sid_mask[i] = PROP_VALUE_ACCESS(props->values,
  3437. SEC_SID_MASK, i);
  3438. }
  3439. if (PROP_VALUE_ACCESS(props->values, SRC_SPLIT, 0))
  3440. set_bit(SDE_FEATURE_SRC_SPLIT, cfg->features);
  3441. if (PROP_VALUE_ACCESS(props->values, DIM_LAYER, 0))
  3442. set_bit(SDE_FEATURE_DIM_LAYER, cfg->features);
  3443. if (PROP_VALUE_ACCESS(props->values, IDLE_PC, 0))
  3444. set_bit(SDE_FEATURE_IDLE_PC, cfg->features);
  3445. if (PROP_VALUE_ACCESS(props->values, WAKEUP_WITH_TOUCH, 0))
  3446. set_bit(SDE_FEATURE_TOUCH_WAKEUP, cfg->features);
  3447. cfg->pipe_order_type = PROP_VALUE_ACCESS(props->values,
  3448. PIPE_ORDER_VERSION, 0);
  3449. if (PROP_VALUE_ACCESS(props->values, BASE_LAYER, 0))
  3450. set_bit(SDE_FEATURE_BASE_LAYER, cfg->features);
  3451. cfg->qseed_hw_rev = PROP_VALUE_ACCESS(props->values, QSEED_HW_VERSION, 0);
  3452. cfg->trusted_vm_env = PROP_VALUE_ACCESS(props->values, TRUSTED_VM_ENV, 0);
  3453. cfg->max_trusted_vm_displays = PROP_VALUE_ACCESS(props->values,
  3454. MAX_TRUSTED_VM_DISPLAYS, 0);
  3455. if (props->exists[TVM_INCLUDE_REG]) {
  3456. cfg->tvm_reg_count = props->counts[TVM_INCLUDE_REG] / 2;
  3457. for (i = 0; i < cfg->tvm_reg_count; i++) {
  3458. cfg->tvm_reg[i].start = PROP_VALUE_ACCESS(props->values,
  3459. TVM_INCLUDE_REG, i * 2);
  3460. cfg->tvm_reg[i].end = cfg->tvm_reg[i].start +
  3461. PROP_VALUE_ACCESS(props->values, TVM_INCLUDE_REG,
  3462. i * 2 + 1);
  3463. }
  3464. }
  3465. }
  3466. static int sde_top_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3467. {
  3468. int rc = 0, dma_rc, len;
  3469. struct sde_dt_props *props;
  3470. const char *type;
  3471. u32 major_version;
  3472. props = sde_get_dt_props(np, SDE_PROP_MAX, sde_prop,
  3473. ARRAY_SIZE(sde_prop), &len);
  3474. if (IS_ERR(props))
  3475. return PTR_ERR(props);
  3476. /* revalidate arrays not bound to off_count elements */
  3477. rc = _validate_dt_entry(np, &sde_prop[SEC_SID_MASK], 1,
  3478. &props->counts[SEC_SID_MASK], NULL);
  3479. if (rc)
  3480. goto end;
  3481. /* update props with newly validated arrays */
  3482. rc = _read_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), props->counts,
  3483. props->exists, props->values);
  3484. if (rc)
  3485. goto end;
  3486. cfg->mdss_count = 1;
  3487. cfg->mdss[0].base = MDSS_BASE_OFFSET;
  3488. cfg->mdss[0].id = MDP_TOP;
  3489. snprintf(cfg->mdss[0].name, SDE_HW_BLK_NAME_LEN, "mdss_%u",
  3490. cfg->mdss[0].id - MDP_TOP);
  3491. cfg->mdp_count = 1;
  3492. cfg->mdp[0].id = MDP_TOP;
  3493. snprintf(cfg->mdp[0].name, SDE_HW_BLK_NAME_LEN, "top_%u",
  3494. cfg->mdp[0].id - MDP_TOP);
  3495. cfg->mdp[0].base = PROP_VALUE_ACCESS(props->values, SDE_OFF, 0);
  3496. cfg->mdp[0].len = props->exists[SDE_LEN] ? PROP_VALUE_ACCESS(
  3497. props->values, SDE_LEN, 0) : DEFAULT_SDE_HW_BLOCK_LEN;
  3498. _sde_top_parse_dt_helper(cfg, props);
  3499. major_version = SDE_HW_MAJOR(cfg->hw_rev);
  3500. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3501. set_bit(SDE_MDP_VSYNC_SEL, &cfg->mdp[0].features);
  3502. else if (major_version < SDE_HW_MAJOR(SDE_HW_VER_810))
  3503. set_bit(SDE_MDP_WD_TIMER, &cfg->mdp[0].features);
  3504. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3505. SDE_INTR_TOP_INTR, cfg->mdp[0].base);
  3506. if (rc)
  3507. goto end;
  3508. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3509. SDE_INTR_TOP_INTR2, cfg->mdp[0].base);
  3510. if (rc)
  3511. goto end;
  3512. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3513. SDE_INTR_TOP_HIST_INTR, cfg->mdp[0].base);
  3514. if (rc)
  3515. goto end;
  3516. rc = of_property_read_string(np, sde_prop[QSEED_SW_LIB_REV].prop_name,
  3517. &type);
  3518. if (rc) {
  3519. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3520. sde_prop[QSEED_SW_LIB_REV].prop_name, rc);
  3521. rc = 0;
  3522. } else if (!strcmp(type, "qseedv3")) {
  3523. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED3;
  3524. } else if (!strcmp(type, "qseedv3lite")) {
  3525. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED3LITE;
  3526. } else if (!strcmp(type, "qseedv2")) {
  3527. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED2;
  3528. } else {
  3529. SDE_DEBUG("Unknown type %s for property %s\n", type,
  3530. sde_prop[QSEED_SW_LIB_REV].prop_name);
  3531. }
  3532. rc = of_property_read_string(np, sde_prop[CSC_TYPE].prop_name, &type);
  3533. if (rc) {
  3534. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3535. sde_prop[CSC_TYPE].prop_name, rc);
  3536. rc = 0;
  3537. } else if (!strcmp(type, "csc")) {
  3538. cfg->csc_type = SDE_SSPP_CSC;
  3539. } else if (!strcmp(type, "csc-10bit")) {
  3540. cfg->csc_type = SDE_SSPP_CSC_10BIT;
  3541. } else {
  3542. SDE_DEBUG("Unknown type %s for property %s\n", type,
  3543. sde_prop[CSC_TYPE].prop_name);
  3544. }
  3545. /*
  3546. * Current SDE support only Smart DMA 2.0-2.5.
  3547. * No support for Smart DMA 1.0 yet.
  3548. */
  3549. cfg->smart_dma_rev = 0;
  3550. dma_rc = of_property_read_string(np, sde_prop[SMART_DMA_REV].prop_name,
  3551. &type);
  3552. if (dma_rc) {
  3553. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3554. sde_prop[SMART_DMA_REV].prop_name, dma_rc);
  3555. } else if (!strcmp(type, "smart_dma_v2p5")) {
  3556. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2p5;
  3557. } else if (!strcmp(type, "smart_dma_v2")) {
  3558. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2;
  3559. } else if (!strcmp(type, "smart_dma_v1")) {
  3560. SDE_ERROR("smart dma 1.0 is not supported in SDE\n");
  3561. } else {
  3562. SDE_DEBUG("unknown smart dma version %s\n", type);
  3563. }
  3564. end:
  3565. sde_put_dt_props(props);
  3566. return rc;
  3567. }
  3568. static int sde_parse_reg_dma_dt(struct device_node *np,
  3569. struct sde_mdss_cfg *sde_cfg)
  3570. {
  3571. int rc = 0, i, prop_count[REG_DMA_PROP_MAX];
  3572. struct sde_prop_value *prop_value = NULL;
  3573. u32 off_count;
  3574. bool prop_exists[REG_DMA_PROP_MAX];
  3575. bool dma_type_exists[REG_DMA_TYPE_MAX];
  3576. enum sde_reg_dma_type dma_type;
  3577. prop_value = kcalloc(REG_DMA_PROP_MAX,
  3578. sizeof(struct sde_prop_value), GFP_KERNEL);
  3579. if (!prop_value) {
  3580. rc = -ENOMEM;
  3581. goto end;
  3582. }
  3583. rc = _validate_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3584. prop_count, &off_count);
  3585. if (rc || !off_count)
  3586. goto end;
  3587. rc = _read_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3588. prop_count, prop_exists, prop_value);
  3589. if (rc)
  3590. goto end;
  3591. sde_cfg->reg_dma_count = 0;
  3592. memset(&dma_type_exists, 0, sizeof(dma_type_exists));
  3593. for (i = 0; i < off_count; i++) {
  3594. dma_type = PROP_VALUE_ACCESS(prop_value, REG_DMA_ID, i);
  3595. if (dma_type >= REG_DMA_TYPE_MAX) {
  3596. SDE_ERROR("Invalid DMA type %d\n", dma_type);
  3597. goto end;
  3598. } else if (dma_type_exists[dma_type]) {
  3599. SDE_ERROR("DMA type ID %d exists more than once\n",
  3600. dma_type);
  3601. goto end;
  3602. }
  3603. dma_type_exists[dma_type] = true;
  3604. sde_cfg->dma_cfg.reg_dma_blks[dma_type].base =
  3605. PROP_VALUE_ACCESS(prop_value, REG_DMA_OFF, i);
  3606. sde_cfg->dma_cfg.reg_dma_blks[dma_type].valid = true;
  3607. sde_cfg->reg_dma_count++;
  3608. }
  3609. sde_cfg->dma_cfg.version = PROP_VALUE_ACCESS(prop_value,
  3610. REG_DMA_VERSION, 0);
  3611. sde_cfg->dma_cfg.trigger_sel_off = PROP_VALUE_ACCESS(prop_value,
  3612. REG_DMA_TRIGGER_OFF, 0);
  3613. sde_cfg->dma_cfg.broadcast_disabled = PROP_VALUE_ACCESS(prop_value,
  3614. REG_DMA_BROADCAST_DISABLED, 0);
  3615. sde_cfg->dma_cfg.xin_id = PROP_VALUE_ACCESS(prop_value,
  3616. REG_DMA_XIN_ID, 0);
  3617. sde_cfg->dma_cfg.clk_ctrl = SDE_CLK_CTRL_LUTDMA;
  3618. sde_cfg->dma_cfg.vbif_idx = VBIF_RT;
  3619. for (i = 0; i < sde_cfg->mdp_count; i++) {
  3620. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].reg_off =
  3621. PROP_BITVALUE_ACCESS(prop_value,
  3622. REG_DMA_CLK_CTRL, 0, 0);
  3623. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].bit_off =
  3624. PROP_BITVALUE_ACCESS(prop_value,
  3625. REG_DMA_CLK_CTRL, 0, 1);
  3626. }
  3627. end:
  3628. kfree(prop_value);
  3629. /* reg dma is optional feature hence return 0 */
  3630. return 0;
  3631. }
  3632. static int _sde_perf_parse_dt_validate(struct device_node *np, int *prop_count)
  3633. {
  3634. int rc, len;
  3635. rc = _validate_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3636. prop_count, &len);
  3637. if (rc)
  3638. return rc;
  3639. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_CDP_SETTING], 1,
  3640. &prop_count[PERF_CDP_SETTING], NULL);
  3641. if (rc)
  3642. return rc;
  3643. return rc;
  3644. }
  3645. static int _sde_qos_parse_dt_cfg(struct sde_mdss_cfg *cfg, int *prop_count,
  3646. struct sde_prop_value *prop_value, bool *prop_exists)
  3647. {
  3648. int i, j;
  3649. u32 qos_count = 1;
  3650. if (prop_exists[QOS_REFRESH_RATES]) {
  3651. qos_count = prop_count[QOS_REFRESH_RATES];
  3652. cfg->perf.qos_refresh_rate = kcalloc(qos_count,
  3653. sizeof(u32), GFP_KERNEL);
  3654. if (!cfg->perf.qos_refresh_rate)
  3655. goto end;
  3656. for (j = 0; j < qos_count; j++) {
  3657. cfg->perf.qos_refresh_rate[j] =
  3658. PROP_VALUE_ACCESS(prop_value,
  3659. QOS_REFRESH_RATES, j);
  3660. SDE_DEBUG("qos usage:%d refresh rate:0x%x\n",
  3661. j, cfg->perf.qos_refresh_rate[j]);
  3662. }
  3663. }
  3664. cfg->perf.qos_refresh_count = qos_count;
  3665. cfg->perf.danger_lut = kcalloc(qos_count,
  3666. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX * SDE_DANGER_SAFE_LUT_TYPE_MAX, GFP_KERNEL);
  3667. cfg->perf.safe_lut = kcalloc(qos_count,
  3668. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX * SDE_DANGER_SAFE_LUT_TYPE_MAX, GFP_KERNEL);
  3669. cfg->perf.creq_lut = kcalloc(qos_count,
  3670. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX * SDE_CREQ_LUT_TYPE_MAX, GFP_KERNEL);
  3671. if (!cfg->perf.creq_lut || !cfg->perf.safe_lut || !cfg->perf.danger_lut)
  3672. goto end;
  3673. if (prop_exists[QOS_DANGER_LUT] &&
  3674. (prop_count[QOS_DANGER_LUT] >=
  3675. (SDE_QOS_LUT_USAGE_MAX * qos_count * SDE_DANGER_SAFE_LUT_TYPE_MAX))) {
  3676. for (i = 0; i < prop_count[QOS_DANGER_LUT]; i++) {
  3677. cfg->perf.danger_lut[i] = PROP_VALUE_ACCESS(prop_value, QOS_DANGER_LUT, i);
  3678. SDE_DEBUG("danger usage:%i lut:0x%llx\n", i, cfg->perf.danger_lut[i]);
  3679. }
  3680. }
  3681. if (prop_exists[QOS_SAFE_LUT] &&
  3682. (prop_count[QOS_SAFE_LUT] >=
  3683. (SDE_QOS_LUT_USAGE_MAX * qos_count * SDE_DANGER_SAFE_LUT_TYPE_MAX))) {
  3684. for (i = 0; i < prop_count[QOS_SAFE_LUT]; i++) {
  3685. cfg->perf.safe_lut[i] = PROP_VALUE_ACCESS(prop_value, QOS_SAFE_LUT, i);
  3686. SDE_DEBUG("safe usage:%d lut:0x%llx\n", i, cfg->perf.safe_lut[i]);
  3687. }
  3688. }
  3689. if (prop_exists[QOS_CREQ_LUT] &&
  3690. (prop_count[QOS_CREQ_LUT] >=
  3691. (SDE_QOS_LUT_USAGE_MAX * qos_count * SDE_CREQ_LUT_TYPE_MAX))) {
  3692. u64 lut_hi, lut_lo;
  3693. for (j = 0; j < (qos_count * SDE_QOS_LUT_USAGE_MAX * SDE_CREQ_LUT_TYPE_MAX); j++) {
  3694. lut_hi = PROP_VALUE_ACCESS(prop_value, QOS_CREQ_LUT, (j * 2) + 0);
  3695. lut_lo = PROP_VALUE_ACCESS(prop_value, QOS_CREQ_LUT, (j * 2) + 1);
  3696. cfg->perf.creq_lut[j] = (lut_hi << 32) | lut_lo;
  3697. SDE_DEBUG("creq usage:%d lut:0x%llx\n", j, cfg->perf.creq_lut[j]);
  3698. }
  3699. }
  3700. return 0;
  3701. end:
  3702. kfree(cfg->perf.qos_refresh_rate);
  3703. kfree(cfg->perf.creq_lut);
  3704. kfree(cfg->perf.danger_lut);
  3705. kfree(cfg->perf.safe_lut);
  3706. return -ENOMEM;
  3707. }
  3708. static void _sde_perf_parse_dt_cfg_populate(struct sde_mdss_cfg *cfg,
  3709. int *prop_count,
  3710. struct sde_prop_value *prop_value,
  3711. bool *prop_exists)
  3712. {
  3713. cfg->perf.max_bw_low =
  3714. prop_exists[PERF_MAX_BW_LOW] ?
  3715. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_LOW, 0) :
  3716. DEFAULT_MAX_BW_LOW;
  3717. cfg->perf.max_bw_high =
  3718. prop_exists[PERF_MAX_BW_HIGH] ?
  3719. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_HIGH, 0) :
  3720. DEFAULT_MAX_BW_HIGH;
  3721. cfg->perf.min_core_ib =
  3722. prop_exists[PERF_MIN_CORE_IB] ?
  3723. PROP_VALUE_ACCESS(prop_value, PERF_MIN_CORE_IB, 0) :
  3724. DEFAULT_MAX_BW_LOW;
  3725. cfg->perf.min_llcc_ib =
  3726. prop_exists[PERF_MIN_LLCC_IB] ?
  3727. PROP_VALUE_ACCESS(prop_value, PERF_MIN_LLCC_IB, 0) :
  3728. DEFAULT_MAX_BW_LOW;
  3729. cfg->perf.min_dram_ib =
  3730. prop_exists[PERF_MIN_DRAM_IB] ?
  3731. PROP_VALUE_ACCESS(prop_value, PERF_MIN_DRAM_IB, 0) :
  3732. DEFAULT_MAX_BW_LOW;
  3733. cfg->perf.undersized_prefill_lines =
  3734. prop_exists[PERF_UNDERSIZED_PREFILL_LINES] ?
  3735. PROP_VALUE_ACCESS(prop_value,
  3736. PERF_UNDERSIZED_PREFILL_LINES, 0) :
  3737. DEFAULT_UNDERSIZED_PREFILL_LINES;
  3738. cfg->perf.xtra_prefill_lines =
  3739. prop_exists[PERF_XTRA_PREFILL_LINES] ?
  3740. PROP_VALUE_ACCESS(prop_value,
  3741. PERF_XTRA_PREFILL_LINES, 0) :
  3742. DEFAULT_XTRA_PREFILL_LINES;
  3743. cfg->perf.dest_scale_prefill_lines =
  3744. prop_exists[PERF_DEST_SCALE_PREFILL_LINES] ?
  3745. PROP_VALUE_ACCESS(prop_value,
  3746. PERF_DEST_SCALE_PREFILL_LINES, 0) :
  3747. DEFAULT_DEST_SCALE_PREFILL_LINES;
  3748. cfg->perf.macrotile_prefill_lines =
  3749. prop_exists[PERF_MACROTILE_PREFILL_LINES] ?
  3750. PROP_VALUE_ACCESS(prop_value,
  3751. PERF_MACROTILE_PREFILL_LINES, 0) :
  3752. DEFAULT_MACROTILE_PREFILL_LINES;
  3753. cfg->perf.yuv_nv12_prefill_lines =
  3754. prop_exists[PERF_YUV_NV12_PREFILL_LINES] ?
  3755. PROP_VALUE_ACCESS(prop_value,
  3756. PERF_YUV_NV12_PREFILL_LINES, 0) :
  3757. DEFAULT_YUV_NV12_PREFILL_LINES;
  3758. cfg->perf.linear_prefill_lines =
  3759. prop_exists[PERF_LINEAR_PREFILL_LINES] ?
  3760. PROP_VALUE_ACCESS(prop_value,
  3761. PERF_LINEAR_PREFILL_LINES, 0) :
  3762. DEFAULT_LINEAR_PREFILL_LINES;
  3763. cfg->perf.downscaling_prefill_lines =
  3764. prop_exists[PERF_DOWNSCALING_PREFILL_LINES] ?
  3765. PROP_VALUE_ACCESS(prop_value,
  3766. PERF_DOWNSCALING_PREFILL_LINES, 0) :
  3767. DEFAULT_DOWNSCALING_PREFILL_LINES;
  3768. cfg->perf.amortizable_threshold =
  3769. prop_exists[PERF_AMORTIZABLE_THRESHOLD] ?
  3770. PROP_VALUE_ACCESS(prop_value,
  3771. PERF_AMORTIZABLE_THRESHOLD, 0) :
  3772. DEFAULT_AMORTIZABLE_THRESHOLD;
  3773. cfg->perf.num_ddr_channels = prop_exists[PERF_NUM_DDR_CHANNELS] ?
  3774. PROP_VALUE_ACCESS(prop_value, PERF_NUM_DDR_CHANNELS, 0) :
  3775. DEFAULT_NUM_DDR_CHANNELS;
  3776. cfg->perf.dram_efficiency = prop_exists[PERF_DRAM_EFFICIENCY] ?
  3777. PROP_VALUE_ACCESS(prop_value, PERF_DRAM_EFFICIENCY, 0) :
  3778. DEFAULT_DRAM_EFFICIENCY;
  3779. cfg->perf.num_mnoc_ports =
  3780. prop_exists[PERF_NUM_MNOC_PORTS] ?
  3781. PROP_VALUE_ACCESS(prop_value,
  3782. PERF_NUM_MNOC_PORTS, 0) :
  3783. DEFAULT_MNOC_PORTS;
  3784. cfg->perf.axi_bus_width =
  3785. prop_exists[PERF_AXI_BUS_WIDTH] ?
  3786. PROP_VALUE_ACCESS(prop_value,
  3787. PERF_AXI_BUS_WIDTH, 0) :
  3788. DEFAULT_AXI_BUS_WIDTH;
  3789. }
  3790. static int _sde_perf_parse_dt_cfg(struct device_node *np,
  3791. struct sde_mdss_cfg *cfg, int *prop_count,
  3792. struct sde_prop_value *prop_value, bool *prop_exists)
  3793. {
  3794. int rc, j;
  3795. const char *str = NULL;
  3796. /*
  3797. * The following performance parameters (e.g. core_ib_ff) are
  3798. * mapped directly as device tree string constants.
  3799. */
  3800. rc = of_property_read_string(np,
  3801. sde_perf_prop[PERF_CORE_IB_FF].prop_name, &str);
  3802. cfg->perf.core_ib_ff = rc ? DEFAULT_CORE_IB_FF : str;
  3803. rc = of_property_read_string(np,
  3804. sde_perf_prop[PERF_CORE_CLK_FF].prop_name, &str);
  3805. cfg->perf.core_clk_ff = rc ? DEFAULT_CORE_CLK_FF : str;
  3806. rc = of_property_read_string(np,
  3807. sde_perf_prop[PERF_COMP_RATIO_RT].prop_name, &str);
  3808. cfg->perf.comp_ratio_rt = rc ? DEFAULT_COMP_RATIO_RT : str;
  3809. rc = of_property_read_string(np,
  3810. sde_perf_prop[PERF_COMP_RATIO_NRT].prop_name, &str);
  3811. cfg->perf.comp_ratio_nrt = rc ? DEFAULT_COMP_RATIO_NRT : str;
  3812. rc = 0;
  3813. _sde_perf_parse_dt_cfg_populate(cfg, prop_count, prop_value,
  3814. prop_exists);
  3815. if (prop_exists[PERF_CDP_SETTING]) {
  3816. const u32 prop_size = 2;
  3817. u32 count = prop_count[PERF_CDP_SETTING] / prop_size;
  3818. count = min_t(u32, count, SDE_PERF_CDP_USAGE_MAX);
  3819. for (j = 0; j < count; j++) {
  3820. cfg->perf.cdp_cfg[j].rd_enable =
  3821. PROP_VALUE_ACCESS(prop_value,
  3822. PERF_CDP_SETTING, j * prop_size);
  3823. cfg->perf.cdp_cfg[j].wr_enable =
  3824. PROP_VALUE_ACCESS(prop_value,
  3825. PERF_CDP_SETTING, j * prop_size + 1);
  3826. SDE_DEBUG("cdp usage:%d rd:%d wr:%d\n",
  3827. j, cfg->perf.cdp_cfg[j].rd_enable,
  3828. cfg->perf.cdp_cfg[j].wr_enable);
  3829. }
  3830. set_bit(SDE_FEATURE_CDP, cfg->features);
  3831. }
  3832. cfg->perf.cpu_mask =
  3833. prop_exists[PERF_CPU_MASK] ?
  3834. PROP_VALUE_ACCESS(prop_value, PERF_CPU_MASK, 0) :
  3835. DEFAULT_CPU_MASK;
  3836. cfg->perf.cpu_mask_perf =
  3837. prop_exists[CPU_MASK_PERF] ?
  3838. PROP_VALUE_ACCESS(prop_value, CPU_MASK_PERF, 0) :
  3839. DEFAULT_CPU_MASK;
  3840. cfg->perf.cpu_dma_latency =
  3841. prop_exists[PERF_CPU_DMA_LATENCY] ?
  3842. PROP_VALUE_ACCESS(prop_value, PERF_CPU_DMA_LATENCY, 0) :
  3843. DEFAULT_CPU_DMA_LATENCY;
  3844. cfg->perf.cpu_irq_latency =
  3845. prop_exists[PERF_CPU_IRQ_LATENCY] ?
  3846. PROP_VALUE_ACCESS(prop_value, PERF_CPU_IRQ_LATENCY, 0) :
  3847. PM_QOS_DEFAULT_VALUE;
  3848. return 0;
  3849. }
  3850. static int sde_perf_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3851. {
  3852. int rc, prop_count[PERF_PROP_MAX];
  3853. struct sde_prop_value *prop_value = NULL;
  3854. bool prop_exists[PERF_PROP_MAX];
  3855. if (!cfg) {
  3856. SDE_ERROR("invalid argument\n");
  3857. rc = -EINVAL;
  3858. goto end;
  3859. }
  3860. prop_value = kzalloc(PERF_PROP_MAX *
  3861. sizeof(struct sde_prop_value), GFP_KERNEL);
  3862. if (!prop_value) {
  3863. rc = -ENOMEM;
  3864. goto end;
  3865. }
  3866. rc = _sde_perf_parse_dt_validate(np, prop_count);
  3867. if (rc)
  3868. goto freeprop;
  3869. rc = _read_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3870. prop_count, prop_exists, prop_value);
  3871. if (rc)
  3872. goto freeprop;
  3873. rc = _sde_perf_parse_dt_cfg(np, cfg, prop_count, prop_value,
  3874. prop_exists);
  3875. freeprop:
  3876. kfree(prop_value);
  3877. end:
  3878. return rc;
  3879. }
  3880. static int sde_qos_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3881. {
  3882. int rc, prop_count[QOS_PROP_MAX];
  3883. struct sde_prop_value *prop_value = NULL;
  3884. bool prop_exists[QOS_PROP_MAX];
  3885. if (!cfg) {
  3886. SDE_ERROR("invalid argument\n");
  3887. rc = -EINVAL;
  3888. goto end;
  3889. }
  3890. prop_value = kzalloc(QOS_PROP_MAX *
  3891. sizeof(struct sde_prop_value), GFP_KERNEL);
  3892. if (!prop_value) {
  3893. rc = -ENOMEM;
  3894. goto end;
  3895. }
  3896. rc = _validate_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3897. prop_count, NULL);
  3898. if (rc)
  3899. goto freeprop;
  3900. rc = _read_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3901. prop_count, prop_exists, prop_value);
  3902. if (rc)
  3903. goto freeprop;
  3904. rc = _sde_qos_parse_dt_cfg(cfg, prop_count, prop_value, prop_exists);
  3905. freeprop:
  3906. kfree(prop_value);
  3907. end:
  3908. return rc;
  3909. }
  3910. static int sde_parse_merge_3d_dt(struct device_node *np,
  3911. struct sde_mdss_cfg *sde_cfg)
  3912. {
  3913. int rc, prop_count[HW_PROP_MAX], off_count, i;
  3914. struct sde_prop_value *prop_value = NULL;
  3915. bool prop_exists[HW_PROP_MAX];
  3916. struct sde_merge_3d_cfg *merge_3d;
  3917. prop_value = kcalloc(HW_PROP_MAX, sizeof(struct sde_prop_value),
  3918. GFP_KERNEL);
  3919. if (!prop_value)
  3920. return -ENOMEM;
  3921. rc = _validate_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3922. prop_count, &off_count);
  3923. if (rc)
  3924. goto end;
  3925. sde_cfg->merge_3d_count = off_count;
  3926. rc = _read_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3927. prop_count,
  3928. prop_exists, prop_value);
  3929. if (rc) {
  3930. sde_cfg->merge_3d_count = 0;
  3931. goto end;
  3932. }
  3933. for (i = 0; i < off_count; i++) {
  3934. merge_3d = sde_cfg->merge_3d + i;
  3935. merge_3d->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3936. merge_3d->id = MERGE_3D_0 + i;
  3937. snprintf(merge_3d->name, SDE_HW_BLK_NAME_LEN, "merge_3d_%u",
  3938. merge_3d->id - MERGE_3D_0);
  3939. merge_3d->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3940. }
  3941. end:
  3942. kfree(prop_value);
  3943. return rc;
  3944. }
  3945. static int sde_qdss_parse_dt(struct device_node *np,
  3946. struct sde_mdss_cfg *sde_cfg)
  3947. {
  3948. int rc, prop_count[HW_PROP_MAX], i;
  3949. struct sde_prop_value *prop_value = NULL;
  3950. bool prop_exists[HW_PROP_MAX];
  3951. u32 off_count;
  3952. struct sde_qdss_cfg *qdss;
  3953. if (!sde_cfg) {
  3954. SDE_ERROR("invalid argument\n");
  3955. return -EINVAL;
  3956. }
  3957. prop_value = kzalloc(HW_PROP_MAX *
  3958. sizeof(struct sde_prop_value), GFP_KERNEL);
  3959. if (!prop_value)
  3960. return -ENOMEM;
  3961. rc = _validate_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop),
  3962. prop_count, &off_count);
  3963. if (rc) {
  3964. sde_cfg->qdss_count = 0;
  3965. goto end;
  3966. }
  3967. sde_cfg->qdss_count = off_count;
  3968. rc = _read_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop), prop_count,
  3969. prop_exists, prop_value);
  3970. if (rc)
  3971. goto end;
  3972. for (i = 0; i < off_count; i++) {
  3973. qdss = sde_cfg->qdss + i;
  3974. qdss->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3975. qdss->id = QDSS_0 + i;
  3976. snprintf(qdss->name, SDE_HW_BLK_NAME_LEN, "qdss_%u",
  3977. qdss->id - QDSS_0);
  3978. qdss->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3979. }
  3980. end:
  3981. kfree(prop_value);
  3982. return rc;
  3983. }
  3984. static int sde_hardware_format_caps(struct sde_mdss_cfg *sde_cfg,
  3985. uint32_t hw_rev)
  3986. {
  3987. int rc = 0;
  3988. uint32_t dma_list_size, vig_list_size, wb2_list_size;
  3989. uint32_t virt_vig_list_size, in_rot_list_size = 0;
  3990. uint32_t index = 0;
  3991. uint32_t in_rot_restricted_list_size = 0;
  3992. const struct sde_format_extended *inline_fmt_tbl = NULL;
  3993. const struct sde_format_extended *inline_restricted_fmt_tbl = NULL;
  3994. /* DMA pipe input formats */
  3995. dma_list_size = ARRAY_SIZE(plane_formats);
  3996. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  3997. dma_list_size += ARRAY_SIZE(fp16_formats);
  3998. sde_cfg->dma_formats = kcalloc(dma_list_size,
  3999. sizeof(struct sde_format_extended), GFP_KERNEL);
  4000. if (!sde_cfg->dma_formats) {
  4001. rc = -ENOMEM;
  4002. goto out;
  4003. }
  4004. index = sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  4005. 0, plane_formats, ARRAY_SIZE(plane_formats));
  4006. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  4007. index += sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  4008. index, fp16_formats, ARRAY_SIZE(fp16_formats));
  4009. /* ViG pipe input formats */
  4010. vig_list_size = ARRAY_SIZE(plane_formats_vig);
  4011. if (test_bit(SDE_FEATURE_VIG_P010, sde_cfg->features))
  4012. vig_list_size += ARRAY_SIZE(p010_ubwc_formats);
  4013. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  4014. vig_list_size += ARRAY_SIZE(fp16_formats);
  4015. sde_cfg->vig_formats = kcalloc(vig_list_size,
  4016. sizeof(struct sde_format_extended), GFP_KERNEL);
  4017. if (!sde_cfg->vig_formats) {
  4018. rc = -ENOMEM;
  4019. goto free_dma;
  4020. }
  4021. index = sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  4022. 0, plane_formats_vig, ARRAY_SIZE(plane_formats_vig));
  4023. if (test_bit(SDE_FEATURE_VIG_P010, sde_cfg->features))
  4024. index += sde_copy_formats(sde_cfg->vig_formats,
  4025. vig_list_size, index, p010_ubwc_formats,
  4026. ARRAY_SIZE(p010_ubwc_formats));
  4027. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  4028. index += sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  4029. index, fp16_formats, ARRAY_SIZE(fp16_formats));
  4030. /* Virtual ViG pipe input formats (all virt pipes use DMA formats) */
  4031. virt_vig_list_size = ARRAY_SIZE(plane_formats);
  4032. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  4033. virt_vig_list_size += ARRAY_SIZE(fp16_formats);
  4034. sde_cfg->virt_vig_formats = kcalloc(virt_vig_list_size,
  4035. sizeof(struct sde_format_extended), GFP_KERNEL);
  4036. if (!sde_cfg->virt_vig_formats) {
  4037. rc = -ENOMEM;
  4038. goto free_vig;
  4039. }
  4040. index = sde_copy_formats(sde_cfg->virt_vig_formats, virt_vig_list_size,
  4041. 0, plane_formats, ARRAY_SIZE(plane_formats));
  4042. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  4043. index += sde_copy_formats(sde_cfg->virt_vig_formats,
  4044. virt_vig_list_size, index, fp16_formats,
  4045. ARRAY_SIZE(fp16_formats));
  4046. /* WB output formats */
  4047. wb2_list_size = ARRAY_SIZE(wb2_formats);
  4048. sde_cfg->wb_formats = kcalloc(wb2_list_size,
  4049. sizeof(struct sde_format_extended), GFP_KERNEL);
  4050. if (!sde_cfg->wb_formats) {
  4051. SDE_ERROR("failed to allocate wb format list\n");
  4052. rc = -ENOMEM;
  4053. goto free_virt;
  4054. }
  4055. index = sde_copy_formats(sde_cfg->wb_formats, wb2_list_size,
  4056. 0, wb2_formats, ARRAY_SIZE(wb2_formats));
  4057. /* Rotation enabled input formats */
  4058. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  4059. inline_fmt_tbl = true_inline_rot_v1_fmts;
  4060. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v1_fmts);
  4061. } else if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  4062. inline_fmt_tbl = true_inline_rot_v2_fmts;
  4063. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v2_fmts);
  4064. } else if (IS_SDE_INLINE_ROT_REV_201(sde_cfg->true_inline_rot_rev)) {
  4065. inline_fmt_tbl = true_inline_rot_v201_fmts;
  4066. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v201_fmts);
  4067. inline_restricted_fmt_tbl = true_inline_rot_v201_restricted_fmts;
  4068. in_rot_restricted_list_size = ARRAY_SIZE(true_inline_rot_v201_fmts);
  4069. }
  4070. if (in_rot_list_size) {
  4071. sde_cfg->inline_rot_formats = kcalloc(in_rot_list_size,
  4072. sizeof(struct sde_format_extended), GFP_KERNEL);
  4073. if (!sde_cfg->inline_rot_formats) {
  4074. SDE_ERROR("failed to alloc inline rot format list\n");
  4075. rc = -ENOMEM;
  4076. goto free_wb;
  4077. }
  4078. index = sde_copy_formats(sde_cfg->inline_rot_formats,
  4079. in_rot_list_size, 0, inline_fmt_tbl, in_rot_list_size);
  4080. }
  4081. if (in_rot_restricted_list_size) {
  4082. sde_cfg->inline_rot_restricted_formats = kcalloc(in_rot_restricted_list_size,
  4083. sizeof(struct sde_format_extended), GFP_KERNEL);
  4084. if (!sde_cfg->inline_rot_restricted_formats) {
  4085. SDE_ERROR("failed to alloc inline rot restricted format list\n");
  4086. rc = -ENOMEM;
  4087. goto free_in_rot;
  4088. }
  4089. index = sde_copy_formats(sde_cfg->inline_rot_restricted_formats,
  4090. in_rot_restricted_list_size, 0, inline_restricted_fmt_tbl,
  4091. in_rot_restricted_list_size);
  4092. }
  4093. return 0;
  4094. free_in_rot:
  4095. kfree(sde_cfg->inline_rot_formats);
  4096. free_wb:
  4097. kfree(sde_cfg->wb_formats);
  4098. free_virt:
  4099. kfree(sde_cfg->virt_vig_formats);
  4100. free_vig:
  4101. kfree(sde_cfg->vig_formats);
  4102. free_dma:
  4103. kfree(sde_cfg->dma_formats);
  4104. out:
  4105. return rc;
  4106. }
  4107. static void _sde_hw_setup_uidle(struct sde_uidle_cfg *uidle_cfg)
  4108. {
  4109. if (!uidle_cfg->uidle_rev)
  4110. return;
  4111. uidle_cfg->fal10_exit_cnt = SDE_UIDLE_FAL10_EXIT_CNT;
  4112. uidle_cfg->fal10_exit_danger = SDE_UIDLE_FAL10_EXIT_DANGER;
  4113. uidle_cfg->fal10_danger = SDE_UIDLE_FAL10_DANGER;
  4114. uidle_cfg->fal10_target_idle_time = SDE_UIDLE_FAL10_TARGET_IDLE;
  4115. uidle_cfg->fal1_target_idle_time = SDE_UIDLE_FAL1_TARGET_IDLE;
  4116. uidle_cfg->max_dwnscale = SDE_UIDLE_MAX_DWNSCALE;
  4117. uidle_cfg->debugfs_ctrl = true;
  4118. uidle_cfg->fal1_max_threshold = SDE_UIDLE_FAL1_MAX_THRESHOLD;
  4119. if (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev)) {
  4120. uidle_cfg->fal10_threshold =
  4121. SDE_UIDLE_FAL10_THRESHOLD_60;
  4122. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_60;
  4123. } else if (IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev)) {
  4124. set_bit(SDE_UIDLE_QACTIVE_OVERRIDE,
  4125. &uidle_cfg->features);
  4126. uidle_cfg->fal10_threshold =
  4127. SDE_UIDLE_FAL10_THRESHOLD_90;
  4128. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_90;
  4129. } else if (IS_SDE_UIDLE_REV_102(uidle_cfg->uidle_rev)) {
  4130. set_bit(SDE_UIDLE_QACTIVE_OVERRIDE,
  4131. &uidle_cfg->features);
  4132. uidle_cfg->fal10_threshold =
  4133. SDE_UIDLE_FAL10_THRESHOLD_90;
  4134. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_90;
  4135. uidle_cfg->max_fal1_fps = SDE_UIDLE_MAX_FPS_240;
  4136. uidle_cfg->fal1_max_threshold =
  4137. SDE_UIDLE_FAL1_MAX_THRESHOLD_EXT_REV_102;
  4138. } else if (IS_SDE_UIDLE_REV_103(uidle_cfg->uidle_rev)) {
  4139. set_bit(SDE_UIDLE_QACTIVE_OVERRIDE, &uidle_cfg->features);
  4140. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_240;
  4141. uidle_cfg->max_fal1_fps = SDE_UIDLE_MAX_FPS_240;
  4142. uidle_cfg->fal1_max_threshold = SDE_UIDLE_FAL1_MAX_THRESHOLD_EXT_REV_103;
  4143. uidle_cfg->fal10_threshold = SDE_UIDLE_FAL10_THRESHOLD_60;
  4144. }
  4145. }
  4146. static int _sde_hardware_pre_caps(struct sde_mdss_cfg *sde_cfg, uint32_t hw_rev)
  4147. {
  4148. int rc = 0, i;
  4149. if (!sde_cfg)
  4150. return -EINVAL;
  4151. /* default settings for *MOST* targets */
  4152. set_bit(SDE_FEATURE_COMBINED_ALPHA, sde_cfg->features);
  4153. set_bit(SDE_FEATURE_DELAY_PRG_FETCH, sde_cfg->features);
  4154. set_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features);
  4155. set_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4156. set_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4157. set_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4158. sde_cfg->mdss_hw_block_size = DEFAULT_MDSS_HW_BLOCK_SIZE;
  4159. for (i = 0; i < SSPP_MAX; i++) {
  4160. sde_cfg->demura_supported[i][0] = ~0x0;
  4161. sde_cfg->demura_supported[i][1] = ~0x0;
  4162. }
  4163. /* target specific settings */
  4164. if (IS_MSM8996_TARGET(hw_rev)) {
  4165. sde_cfg->perf.min_prefill_lines = 21;
  4166. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4167. clear_bit(SDE_FEATURE_COMBINED_ALPHA, sde_cfg->features);
  4168. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4169. clear_bit(SDE_FEATURE_DELAY_PRG_FETCH, sde_cfg->features);
  4170. clear_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features);
  4171. clear_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4172. clear_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4173. } else if (IS_MSM8998_TARGET(hw_rev)) {
  4174. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4175. sde_cfg->perf.min_prefill_lines = 25;
  4176. sde_cfg->vbif_qos_nlvl = 4;
  4177. sde_cfg->ts_prefill_rev = 1;
  4178. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4179. clear_bit(SDE_FEATURE_COMBINED_ALPHA, sde_cfg->features);
  4180. clear_bit(SDE_FEATURE_DELAY_PRG_FETCH, sde_cfg->features);
  4181. clear_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features);
  4182. clear_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4183. clear_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4184. } else if (IS_SDM845_TARGET(hw_rev)) {
  4185. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4186. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4187. sde_cfg->perf.min_prefill_lines = 24;
  4188. sde_cfg->vbif_qos_nlvl = 8;
  4189. sde_cfg->ts_prefill_rev = 2;
  4190. sde_cfg->sui_block_xin_mask = 0x3F71;
  4191. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4192. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4193. clear_bit(SDE_FEATURE_DELAY_PRG_FETCH, sde_cfg->features);
  4194. clear_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4195. clear_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4196. } else if (IS_SDM670_TARGET(hw_rev)) {
  4197. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4198. sde_cfg->perf.min_prefill_lines = 24;
  4199. sde_cfg->vbif_qos_nlvl = 8;
  4200. sde_cfg->ts_prefill_rev = 2;
  4201. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4202. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4203. clear_bit(SDE_FEATURE_DELAY_PRG_FETCH, sde_cfg->features);
  4204. clear_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features);
  4205. clear_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4206. clear_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4207. } else if (IS_SM8150_TARGET(hw_rev)) {
  4208. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4209. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4210. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4211. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4212. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4213. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4214. sde_cfg->perf.min_prefill_lines = 24;
  4215. sde_cfg->vbif_qos_nlvl = 8;
  4216. sde_cfg->ts_prefill_rev = 2;
  4217. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4218. sde_cfg->sui_block_xin_mask = 0x3F71;
  4219. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4220. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4221. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4222. } else if (IS_SDMSHRIKE_TARGET(hw_rev)) {
  4223. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4224. sde_cfg->perf.min_prefill_lines = 24;
  4225. sde_cfg->vbif_qos_nlvl = 8;
  4226. sde_cfg->ts_prefill_rev = 2;
  4227. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4228. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4229. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4230. clear_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features);
  4231. clear_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4232. clear_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4233. } else if (IS_SM6150_TARGET(hw_rev)) {
  4234. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4235. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4236. sde_cfg->perf.min_prefill_lines = 24;
  4237. sde_cfg->vbif_qos_nlvl = 8;
  4238. sde_cfg->ts_prefill_rev = 2;
  4239. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4240. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4241. sde_cfg->sui_block_xin_mask = 0x2EE1;
  4242. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4243. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4244. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4245. } else if (IS_SDMMAGPIE_TARGET(hw_rev)) {
  4246. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4247. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4248. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4249. sde_cfg->perf.min_prefill_lines = 24;
  4250. sde_cfg->vbif_qos_nlvl = 8;
  4251. sde_cfg->ts_prefill_rev = 2;
  4252. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4253. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4254. sde_cfg->sui_block_xin_mask = 0xE71;
  4255. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4256. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4257. } else if (IS_KONA_TARGET(hw_rev)) {
  4258. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4259. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4260. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4261. sde_cfg->perf.min_prefill_lines = 35;
  4262. sde_cfg->vbif_qos_nlvl = 8;
  4263. sde_cfg->ts_prefill_rev = 2;
  4264. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4265. sde_cfg->sui_block_xin_mask = 0x3F71;
  4266. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4267. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4268. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4269. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4270. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4271. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_0;
  4272. set_bit(SDE_FEATURE_INLINE_DISABLE_CONST_CLR, sde_cfg->features);
  4273. } else if (IS_SAIPAN_TARGET(hw_rev)) {
  4274. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4275. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4276. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4277. sde_cfg->perf.min_prefill_lines = 40;
  4278. sde_cfg->vbif_qos_nlvl = 8;
  4279. sde_cfg->ts_prefill_rev = 2;
  4280. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4281. sde_cfg->sui_block_xin_mask = 0xE71;
  4282. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4283. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4284. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4285. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4286. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4287. set_bit(SDE_FEATURE_INLINE_DISABLE_CONST_CLR, sde_cfg->features);
  4288. } else if (IS_SDMTRINKET_TARGET(hw_rev)) {
  4289. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4290. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4291. sde_cfg->perf.min_prefill_lines = 24;
  4292. sde_cfg->vbif_qos_nlvl = 8;
  4293. sde_cfg->ts_prefill_rev = 2;
  4294. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4295. sde_cfg->sui_block_xin_mask = 0xC61;
  4296. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4297. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4298. } else if (IS_BENGAL_TARGET(hw_rev)) {
  4299. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4300. sde_cfg->perf.min_prefill_lines = 24;
  4301. sde_cfg->vbif_qos_nlvl = 8;
  4302. sde_cfg->ts_prefill_rev = 2;
  4303. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4304. sde_cfg->sui_block_xin_mask = 0xC01;
  4305. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4306. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4307. } else if (IS_LAGOON_TARGET(hw_rev)) {
  4308. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4309. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4310. sde_cfg->perf.min_prefill_lines = 40;
  4311. sde_cfg->vbif_qos_nlvl = 8;
  4312. sde_cfg->ts_prefill_rev = 2;
  4313. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4314. sde_cfg->sui_block_xin_mask = 0x261;
  4315. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4316. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4317. } else if (IS_SCUBA_TARGET(hw_rev)) {
  4318. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4319. sde_cfg->perf.min_prefill_lines = 24;
  4320. sde_cfg->vbif_qos_nlvl = 8;
  4321. sde_cfg->ts_prefill_rev = 2;
  4322. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4323. sde_cfg->sui_block_xin_mask = 0x1;
  4324. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4325. } else if (IS_LAHAINA_TARGET(hw_rev)) {
  4326. set_bit(SDE_FEATURE_DEMURA, sde_cfg->features);
  4327. sde_cfg->demura_supported[SSPP_DMA1][0] = 0;
  4328. sde_cfg->demura_supported[SSPP_DMA1][1] = 1;
  4329. sde_cfg->demura_supported[SSPP_DMA3][0] = 0;
  4330. sde_cfg->demura_supported[SSPP_DMA3][1] = 1;
  4331. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4332. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4333. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4334. sde_cfg->perf.min_prefill_lines = 40;
  4335. sde_cfg->vbif_qos_nlvl = 8;
  4336. sde_cfg->ts_prefill_rev = 2;
  4337. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4338. sde_cfg->sui_block_xin_mask = 0x3F71;
  4339. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4340. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4341. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4342. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4343. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_0;
  4344. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_1;
  4345. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4346. set_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features);
  4347. sde_cfg->mdss_hw_block_size = 0x158;
  4348. set_bit(SDE_FEATURE_TRUSTED_VM, sde_cfg->features);
  4349. set_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map);
  4350. } else if (IS_HOLI_TARGET(hw_rev)) {
  4351. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4352. sde_cfg->perf.min_prefill_lines = 24;
  4353. sde_cfg->vbif_qos_nlvl = 8;
  4354. sde_cfg->ts_prefill_rev = 2;
  4355. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4356. sde_cfg->sui_block_xin_mask = 0xC01;
  4357. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4358. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4359. sde_cfg->mdss_hw_block_size = 0x158;
  4360. set_bit(SDE_FEATURE_RC_LM_FLUSH_OVERRIDE, sde_cfg->features);
  4361. } else if (IS_SHIMA_TARGET(hw_rev)) {
  4362. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4363. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4364. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4365. sde_cfg->perf.min_prefill_lines = 35;
  4366. sde_cfg->vbif_qos_nlvl = 8;
  4367. sde_cfg->ts_prefill_rev = 2;
  4368. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4369. sde_cfg->sui_block_xin_mask = 0xE71;
  4370. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4371. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4372. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4373. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4374. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4375. set_bit(SDE_FEATURE_INLINE_DISABLE_CONST_CLR, sde_cfg->features);
  4376. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4377. sde_cfg->mdss_hw_block_size = 0x158;
  4378. set_bit(SDE_FEATURE_TRUSTED_VM, sde_cfg->features);
  4379. set_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map);
  4380. } else if (IS_WAIPIO_TARGET(hw_rev) || IS_CAPE_TARGET(hw_rev)) {
  4381. sde_cfg->allowed_dsc_reservation_switch = SDE_DP_DSC_RESERVATION_SWITCH;
  4382. set_bit(SDE_FEATURE_DEDICATED_CWB, sde_cfg->features);
  4383. set_bit(SDE_FEATURE_CWB_DITHER, sde_cfg->features);
  4384. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4385. set_bit(SDE_FEATURE_CWB_CROP, sde_cfg->features);
  4386. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4387. sde_cfg->perf.min_prefill_lines = 40;
  4388. sde_cfg->vbif_qos_nlvl = 8;
  4389. sde_cfg->ts_prefill_rev = 2;
  4390. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4391. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4392. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4393. set_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, sde_cfg->features);
  4394. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4395. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4396. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_1;
  4397. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_2;
  4398. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4399. set_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features);
  4400. sde_cfg->mdss_hw_block_size = 0x158;
  4401. set_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map);
  4402. set_bit(SDE_FEATURE_MULTIRECT_ERROR, sde_cfg->features);
  4403. set_bit(SDE_FEATURE_FP16, sde_cfg->features);
  4404. set_bit(SDE_MDP_PERIPH_TOP_0_REMOVED, &sde_cfg->mdp[0].features);
  4405. set_bit(SDE_FEATURE_DEMURA, sde_cfg->features);
  4406. sde_cfg->demura_supported[SSPP_DMA1][0] = 0;
  4407. sde_cfg->demura_supported[SSPP_DMA1][1] = 1;
  4408. sde_cfg->demura_supported[SSPP_DMA3][0] = 0;
  4409. sde_cfg->demura_supported[SSPP_DMA3][1] = 1;
  4410. set_bit(SDE_FEATURE_UBWC_STATS, sde_cfg->features);
  4411. set_bit(SDE_FEATURE_HW_VSYNC_TS, sde_cfg->features);
  4412. set_bit(SDE_FEATURE_AVR_STEP, sde_cfg->features);
  4413. set_bit(SDE_FEATURE_TRUSTED_VM, sde_cfg->features);
  4414. } else if (IS_YUPIK_TARGET(hw_rev)) {
  4415. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4416. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4417. sde_cfg->perf.min_prefill_lines = 40;
  4418. sde_cfg->vbif_qos_nlvl = 8;
  4419. sde_cfg->ts_prefill_rev = 2;
  4420. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4421. sde_cfg->sui_block_xin_mask = 0x261;
  4422. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4423. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4424. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4425. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4426. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_0;
  4427. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4428. set_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features);
  4429. sde_cfg->mdss_hw_block_size = 0x158;
  4430. set_bit(SDE_FEATURE_RC_LM_FLUSH_OVERRIDE, sde_cfg->features);
  4431. } else if (IS_DIWALI_TARGET(hw_rev)) {
  4432. sde_cfg->allowed_dsc_reservation_switch = SDE_DP_DSC_RESERVATION_SWITCH;
  4433. set_bit(SDE_FEATURE_DEDICATED_CWB, sde_cfg->features);
  4434. set_bit(SDE_FEATURE_CWB_DITHER, sde_cfg->features);
  4435. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4436. set_bit(SDE_FEATURE_CWB_CROP, sde_cfg->features);
  4437. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4438. sde_cfg->perf.min_prefill_lines = 40;
  4439. sde_cfg->has_reduced_ob_max = true;
  4440. sde_cfg->vbif_qos_nlvl = 8;
  4441. sde_cfg->ts_prefill_rev = 2;
  4442. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4443. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4444. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4445. set_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, sde_cfg->features);
  4446. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4447. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4448. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_1;
  4449. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4450. set_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features);
  4451. sde_cfg->mdss_hw_block_size = 0x158;
  4452. set_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map);
  4453. set_bit(SDE_FEATURE_MULTIRECT_ERROR, sde_cfg->features);
  4454. set_bit(SDE_FEATURE_FP16, sde_cfg->features);
  4455. set_bit(SDE_MDP_PERIPH_TOP_0_REMOVED, &sde_cfg->mdp[0].features);
  4456. set_bit(SDE_FEATURE_HW_VSYNC_TS, sde_cfg->features);
  4457. set_bit(SDE_FEATURE_AVR_STEP, sde_cfg->features);
  4458. set_bit(SDE_FEATURE_TRUSTED_VM, sde_cfg->features);
  4459. set_bit(SDE_FEATURE_UBWC_STATS, sde_cfg->features);
  4460. set_bit(SDE_FEATURE_DEMURA, sde_cfg->features);
  4461. sde_cfg->demura_supported[SSPP_DMA1][0] = 0;
  4462. sde_cfg->demura_supported[SSPP_DMA1][1] = 1;
  4463. } else if (IS_KALAMA_TARGET(hw_rev)) {
  4464. set_bit(SDE_FEATURE_DEDICATED_CWB, sde_cfg->features);
  4465. set_bit(SDE_FEATURE_CWB_DITHER, sde_cfg->features);
  4466. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4467. set_bit(SDE_FEATURE_CWB_CROP, sde_cfg->features);
  4468. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4469. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4470. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4471. set_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, sde_cfg->features);
  4472. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4473. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4474. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4475. set_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features);
  4476. set_bit(SDE_FEATURE_MULTIRECT_ERROR, sde_cfg->features);
  4477. set_bit(SDE_FEATURE_FP16, sde_cfg->features);
  4478. set_bit(SDE_MDP_PERIPH_TOP_0_REMOVED, &sde_cfg->mdp[0].features);
  4479. set_bit(SDE_FEATURE_DEMURA, sde_cfg->features);
  4480. set_bit(SDE_FEATURE_UBWC_STATS, sde_cfg->features);
  4481. set_bit(SDE_FEATURE_HW_VSYNC_TS, sde_cfg->features);
  4482. set_bit(SDE_FEATURE_AVR_STEP, sde_cfg->features);
  4483. set_bit(SDE_FEATURE_VBIF_CLK_SPLIT, sde_cfg->features);
  4484. set_bit(SDE_FEATURE_CTL_DONE, sde_cfg->features);
  4485. set_bit(SDE_FEATURE_TRUSTED_VM, sde_cfg->features);
  4486. set_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map);
  4487. set_bit(SDE_SYS_CACHE_DISP_1, sde_cfg->sde_sys_cache_type_map);
  4488. set_bit(SDE_SYS_CACHE_DISP_WB, sde_cfg->sde_sys_cache_type_map);
  4489. set_bit(SDE_FEATURE_SYS_CACHE_NSE, sde_cfg->features);
  4490. sde_cfg->allowed_dsc_reservation_switch = SDE_DP_DSC_RESERVATION_SWITCH;
  4491. sde_cfg->autorefresh_disable_seq = AUTOREFRESH_DISABLE_SEQ2;
  4492. sde_cfg->perf.min_prefill_lines = 40;
  4493. sde_cfg->vbif_qos_nlvl = 8;
  4494. sde_cfg->qos_target_time_ns = 11160;
  4495. sde_cfg->ts_prefill_rev = 2;
  4496. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4497. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_1;
  4498. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_3;
  4499. sde_cfg->sid_rev = SDE_SID_VERSION_2_0_0;
  4500. sde_cfg->mdss_hw_block_size = 0x158;
  4501. sde_cfg->demura_supported[SSPP_DMA1][0] = 0;
  4502. sde_cfg->demura_supported[SSPP_DMA1][1] = 1;
  4503. sde_cfg->demura_supported[SSPP_DMA3][0] = 0;
  4504. sde_cfg->demura_supported[SSPP_DMA3][1] = 1;
  4505. sde_cfg->has_line_insertion = true;
  4506. } else {
  4507. SDE_ERROR("unsupported chipset id:%X\n", hw_rev);
  4508. sde_cfg->perf.min_prefill_lines = 0xffff;
  4509. rc = -ENODEV;
  4510. }
  4511. if (!rc)
  4512. rc = sde_hardware_format_caps(sde_cfg, hw_rev);
  4513. _sde_hw_setup_uidle(&sde_cfg->uidle_cfg);
  4514. return rc;
  4515. }
  4516. static int _sde_hw_dnsc_blur_filter_caps(struct sde_mdss_cfg *sde_cfg)
  4517. {
  4518. const struct sde_dnsc_blur_filter_info *filters = NULL;
  4519. u32 size;
  4520. int rc = 0;
  4521. if (!sde_cfg->dnsc_blur_count || !sde_cfg->dnsc_blur_rev)
  4522. return 0;
  4523. if (IS_SDE_DNSC_BLUR_REV_100(sde_cfg->dnsc_blur_rev)) {
  4524. filters = dnsc_blur_v100_filters;
  4525. size = ARRAY_SIZE(dnsc_blur_v100_filters);
  4526. }
  4527. if (filters) {
  4528. sde_cfg->dnsc_blur_filters = kcalloc(size,
  4529. sizeof(struct sde_dnsc_blur_filter_info), GFP_KERNEL);
  4530. if (!sde_cfg->dnsc_blur_filters) {
  4531. SDE_ERROR("failed to alloc dnsc_blur filter list\n");
  4532. rc = -ENOMEM;
  4533. goto end;
  4534. }
  4535. memcpy(sde_cfg->dnsc_blur_filters, filters,
  4536. sizeof(struct sde_dnsc_blur_filter_info) * size);
  4537. sde_cfg->dnsc_blur_filter_count = size;
  4538. }
  4539. end:
  4540. return rc;
  4541. }
  4542. static int _sde_hardware_post_caps(struct sde_mdss_cfg *sde_cfg,
  4543. uint32_t hw_rev)
  4544. {
  4545. int rc = 0, i;
  4546. u32 max_horz_deci = 0, max_vert_deci = 0;
  4547. if (!sde_cfg)
  4548. return -EINVAL;
  4549. if (test_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features))
  4550. sde_cfg->sui_supported_blendstage = sde_cfg->max_mixer_blendstages - SDE_STAGE_0;
  4551. for (i = 0; i < sde_cfg->sspp_count; i++) {
  4552. if (sde_cfg->sspp[i].sblk) {
  4553. max_horz_deci = max(max_horz_deci,
  4554. sde_cfg->sspp[i].sblk->maxhdeciexp);
  4555. max_vert_deci = max(max_vert_deci,
  4556. sde_cfg->sspp[i].sblk->maxvdeciexp);
  4557. }
  4558. /*
  4559. * set sec-ui blocked SSPP feature flag based on blocked
  4560. * xin-mask if sec-ui-misr feature is enabled;
  4561. */
  4562. if (test_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features) &&
  4563. (sde_cfg->sui_block_xin_mask & BIT(sde_cfg->sspp[i].xin_id)))
  4564. set_bit(SDE_SSPP_BLOCK_SEC_UI, &sde_cfg->sspp[i].features);
  4565. }
  4566. if (max_horz_deci)
  4567. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4568. max_horz_deci;
  4569. else
  4570. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4571. MAX_DOWNSCALE_RATIO;
  4572. if (max_vert_deci)
  4573. sde_cfg->max_display_height =
  4574. MAX_DISPLAY_HEIGHT_WITH_DECIMATION * max_vert_deci;
  4575. else
  4576. sde_cfg->max_display_height = MAX_DISPLAY_HEIGHT_WITH_DECIMATION
  4577. * MAX_DOWNSCALE_RATIO;
  4578. sde_cfg->min_display_height = MIN_DISPLAY_HEIGHT;
  4579. sde_cfg->min_display_width = MIN_DISPLAY_WIDTH;
  4580. sde_cfg->max_cwb = min_t(u32, sde_cfg->wb_count, MAX_CWB_SESSIONS);
  4581. rc = _sde_hw_dnsc_blur_filter_caps(sde_cfg);
  4582. return rc;
  4583. }
  4584. void sde_hw_catalog_deinit(struct sde_mdss_cfg *sde_cfg)
  4585. {
  4586. int i, j;
  4587. if (!sde_cfg)
  4588. return;
  4589. sde_hw_catalog_irq_offset_list_delete(&sde_cfg->irq_offset_list);
  4590. for (i = 0; i < sde_cfg->sspp_count; i++)
  4591. kfree(sde_cfg->sspp[i].sblk);
  4592. for (i = 0; i < sde_cfg->mixer_count; i++)
  4593. kfree(sde_cfg->mixer[i].sblk);
  4594. for (i = 0; i < sde_cfg->wb_count; i++)
  4595. kfree(sde_cfg->wb[i].sblk);
  4596. for (i = 0; i < sde_cfg->dspp_count; i++)
  4597. kfree(sde_cfg->dspp[i].sblk);
  4598. if (sde_cfg->ds_count)
  4599. kfree(sde_cfg->ds[0].top);
  4600. for (i = 0; i < sde_cfg->pingpong_count; i++)
  4601. kfree(sde_cfg->pingpong[i].sblk);
  4602. for (i = 0; i < sde_cfg->vdc_count; i++)
  4603. kfree(sde_cfg->vdc[i].sblk);
  4604. for (i = 0; i < sde_cfg->dnsc_blur_count; i++)
  4605. kfree(sde_cfg->dnsc_blur[i].sblk);
  4606. for (i = 0; i < sde_cfg->vbif_count; i++) {
  4607. kfree(sde_cfg->vbif[i].dynamic_ot_rd_tbl.cfg);
  4608. kfree(sde_cfg->vbif[i].dynamic_ot_wr_tbl.cfg);
  4609. for (j = VBIF_RT_CLIENT; j < VBIF_MAX_CLIENT; j++)
  4610. kfree(sde_cfg->vbif[i].qos_tbl[j].priority_lvl);
  4611. }
  4612. kfree(sde_cfg->perf.qos_refresh_rate);
  4613. kfree(sde_cfg->perf.danger_lut);
  4614. kfree(sde_cfg->perf.safe_lut);
  4615. kfree(sde_cfg->perf.creq_lut);
  4616. kfree(sde_cfg->dma_formats);
  4617. kfree(sde_cfg->vig_formats);
  4618. kfree(sde_cfg->wb_formats);
  4619. kfree(sde_cfg->virt_vig_formats);
  4620. kfree(sde_cfg->inline_rot_formats);
  4621. kfree(sde_cfg->dnsc_blur_filters);
  4622. kfree(sde_cfg);
  4623. }
  4624. static int sde_hw_ver_parse_dt(struct drm_device *dev, struct device_node *np,
  4625. struct sde_mdss_cfg *cfg)
  4626. {
  4627. int rc, len, prop_count[SDE_HW_PROP_MAX];
  4628. struct sde_prop_value *prop_value = NULL;
  4629. bool prop_exists[SDE_HW_PROP_MAX];
  4630. if (!cfg) {
  4631. SDE_ERROR("invalid argument\n");
  4632. return -EINVAL;
  4633. }
  4634. prop_value = kzalloc(SDE_HW_PROP_MAX *
  4635. sizeof(struct sde_prop_value), GFP_KERNEL);
  4636. if (!prop_value)
  4637. return -ENOMEM;
  4638. rc = _validate_dt_entry(np, sde_hw_prop, ARRAY_SIZE(sde_hw_prop),
  4639. prop_count, &len);
  4640. if (rc)
  4641. goto end;
  4642. rc = _read_dt_entry(np, sde_hw_prop, ARRAY_SIZE(sde_hw_prop),
  4643. prop_count, prop_exists, prop_value);
  4644. if (rc)
  4645. goto end;
  4646. if (prop_exists[SDE_HW_VERSION])
  4647. cfg->hw_rev = PROP_VALUE_ACCESS(prop_value, SDE_HW_VERSION, 0);
  4648. else
  4649. cfg->hw_rev = sde_kms_get_hw_version(dev);
  4650. end:
  4651. kfree(prop_value);
  4652. return rc;
  4653. }
  4654. /*************************************************************
  4655. * hardware catalog init
  4656. *************************************************************/
  4657. struct sde_mdss_cfg *sde_hw_catalog_init(struct drm_device *dev)
  4658. {
  4659. int rc;
  4660. struct sde_mdss_cfg *sde_cfg;
  4661. struct device_node *np = dev->dev->of_node;
  4662. if (!np)
  4663. return ERR_PTR(-EINVAL);
  4664. sde_cfg = kzalloc(sizeof(*sde_cfg), GFP_KERNEL);
  4665. if (!sde_cfg)
  4666. return ERR_PTR(-ENOMEM);
  4667. INIT_LIST_HEAD(&sde_cfg->irq_offset_list);
  4668. rc = sde_hw_ver_parse_dt(dev, np, sde_cfg);
  4669. if (rc)
  4670. goto end;
  4671. rc = _sde_hardware_pre_caps(sde_cfg, sde_cfg->hw_rev);
  4672. if (rc)
  4673. goto end;
  4674. rc = sde_top_parse_dt(np, sde_cfg);
  4675. if (rc)
  4676. goto end;
  4677. rc = sde_perf_parse_dt(np, sde_cfg);
  4678. if (rc)
  4679. goto end;
  4680. rc = sde_qos_parse_dt(np, sde_cfg);
  4681. if (rc)
  4682. goto end;
  4683. /* uidle must be done before sspp and ctl,
  4684. * so if something goes wrong, we won't
  4685. * enable it in ctl and sspp.
  4686. */
  4687. rc = sde_uidle_parse_dt(np, sde_cfg);
  4688. if (rc)
  4689. goto end;
  4690. rc = sde_cache_parse_dt(np, sde_cfg);
  4691. if (rc)
  4692. goto end;
  4693. rc = sde_ctl_parse_dt(np, sde_cfg);
  4694. if (rc)
  4695. goto end;
  4696. rc = sde_sspp_parse_dt(np, sde_cfg);
  4697. if (rc)
  4698. goto end;
  4699. rc = sde_dspp_top_parse_dt(np, sde_cfg);
  4700. if (rc)
  4701. goto end;
  4702. rc = sde_dspp_parse_dt(np, sde_cfg);
  4703. if (rc)
  4704. goto end;
  4705. rc = sde_ds_parse_dt(np, sde_cfg);
  4706. if (rc)
  4707. goto end;
  4708. rc = sde_dsc_parse_dt(np, sde_cfg);
  4709. if (rc)
  4710. goto end;
  4711. rc = sde_vdc_parse_dt(np, sde_cfg);
  4712. if (rc)
  4713. goto end;
  4714. rc = sde_pp_parse_dt(np, sde_cfg);
  4715. if (rc)
  4716. goto end;
  4717. /* mixer parsing should be done after dspp,
  4718. * ds and pp for mapping setup
  4719. */
  4720. rc = sde_mixer_parse_dt(np, sde_cfg);
  4721. if (rc)
  4722. goto end;
  4723. rc = sde_intf_parse_dt(np, sde_cfg);
  4724. if (rc)
  4725. goto end;
  4726. rc = sde_wb_parse_dt(np, sde_cfg);
  4727. if (rc)
  4728. goto end;
  4729. /* cdm parsing should be done after intf and wb for mapping setup */
  4730. rc = sde_cdm_parse_dt(np, sde_cfg);
  4731. if (rc)
  4732. goto end;
  4733. /* dnsc_blur parsing should be done after wb for mapping setup */
  4734. rc = sde_dnsc_blur_parse_dt(np, sde_cfg);
  4735. if (rc)
  4736. goto end;
  4737. rc = sde_vbif_parse_dt(np, sde_cfg);
  4738. if (rc)
  4739. goto end;
  4740. rc = sde_parse_reg_dma_dt(np, sde_cfg);
  4741. if (rc)
  4742. goto end;
  4743. rc = sde_parse_merge_3d_dt(np, sde_cfg);
  4744. if (rc)
  4745. goto end;
  4746. rc = sde_qdss_parse_dt(np, sde_cfg);
  4747. if (rc)
  4748. goto end;
  4749. rc = _sde_hardware_post_caps(sde_cfg, sde_cfg->hw_rev);
  4750. if (rc)
  4751. goto end;
  4752. return sde_cfg;
  4753. end:
  4754. sde_hw_catalog_deinit(sde_cfg);
  4755. return NULL;
  4756. }