sde_encoder.c 145 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* worst case poll time for delay_kickoff to be cleared */
  60. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  61. /* Maximum number of VSYNC wait attempts for RSC state transition */
  62. #define MAX_RSC_WAIT 5
  63. /**
  64. * enum sde_enc_rc_events - events for resource control state machine
  65. * @SDE_ENC_RC_EVENT_KICKOFF:
  66. * This event happens at NORMAL priority.
  67. * Event that signals the start of the transfer. When this event is
  68. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  69. * Regardless of the previous state, the resource should be in ON state
  70. * at the end of this event. At the end of this event, a delayed work is
  71. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  72. * ktime.
  73. * @SDE_ENC_RC_EVENT_PRE_STOP:
  74. * This event happens at NORMAL priority.
  75. * This event, when received during the ON state, set RSC to IDLE, and
  76. * and leave the RC STATE in the PRE_OFF state.
  77. * It should be followed by the STOP event as part of encoder disable.
  78. * If received during IDLE or OFF states, it will do nothing.
  79. * @SDE_ENC_RC_EVENT_STOP:
  80. * This event happens at NORMAL priority.
  81. * When this event is received, disable all the MDP/DSI core clocks, and
  82. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  83. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  84. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  85. * Resource state should be in OFF at the end of the event.
  86. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  87. * This event happens at NORMAL priority from a work item.
  88. * Event signals that there is a seamless mode switch is in prgoress. A
  89. * client needs to turn of only irq - leave clocks ON to reduce the mode
  90. * switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to turn on the irq again and update the rsc
  95. * with new vtotal.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  134. struct msm_drm_private *priv;
  135. struct sde_kms *sde_kms;
  136. struct device *cpu_dev;
  137. struct cpumask *cpu_mask = NULL;
  138. int cpu = 0;
  139. u32 cpu_dma_latency;
  140. priv = drm_enc->dev->dev_private;
  141. sde_kms = to_sde_kms(priv->kms);
  142. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  143. return;
  144. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  145. cpumask_clear(&sde_enc->valid_cpu_mask);
  146. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  147. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  148. if (!cpu_mask &&
  149. sde_encoder_check_curr_mode(drm_enc,
  150. MSM_DISPLAY_CMD_MODE))
  151. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  152. if (!cpu_mask)
  153. return;
  154. for_each_cpu(cpu, cpu_mask) {
  155. cpu_dev = get_cpu_device(cpu);
  156. if (!cpu_dev) {
  157. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  158. cpu);
  159. return;
  160. }
  161. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  162. dev_pm_qos_add_request(cpu_dev,
  163. &sde_enc->pm_qos_cpu_req[cpu],
  164. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  165. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  166. }
  167. }
  168. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  169. {
  170. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  171. struct device *cpu_dev;
  172. int cpu = 0;
  173. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  174. cpu_dev = get_cpu_device(cpu);
  175. if (!cpu_dev) {
  176. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  177. cpu);
  178. continue;
  179. }
  180. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  181. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  182. }
  183. cpumask_clear(&sde_enc->valid_cpu_mask);
  184. }
  185. static bool _sde_encoder_is_autorefresh_enabled(
  186. struct sde_encoder_virt *sde_enc)
  187. {
  188. struct drm_connector *drm_conn;
  189. if (!sde_enc->cur_master ||
  190. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  191. return false;
  192. drm_conn = sde_enc->cur_master->connector;
  193. if (!drm_conn || !drm_conn->state)
  194. return false;
  195. return sde_connector_get_property(drm_conn->state,
  196. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  197. }
  198. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  199. struct sde_hw_qdss *hw_qdss,
  200. struct sde_encoder_phys *phys, bool enable)
  201. {
  202. if (sde_enc->qdss_status == enable)
  203. return;
  204. sde_enc->qdss_status = enable;
  205. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  206. sde_enc->qdss_status);
  207. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  208. }
  209. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  210. s64 timeout_ms, struct sde_encoder_wait_info *info)
  211. {
  212. int rc = 0;
  213. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  214. ktime_t cur_ktime;
  215. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  216. do {
  217. rc = wait_event_timeout(*(info->wq),
  218. atomic_read(info->atomic_cnt) == info->count_check,
  219. wait_time_jiffies);
  220. cur_ktime = ktime_get();
  221. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  222. timeout_ms, atomic_read(info->atomic_cnt),
  223. info->count_check);
  224. /* If we timed out, counter is valid and time is less, wait again */
  225. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  226. (rc == 0) &&
  227. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  228. return rc;
  229. }
  230. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  231. {
  232. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  233. return sde_enc &&
  234. (sde_enc->disp_info.display_type ==
  235. SDE_CONNECTOR_PRIMARY);
  236. }
  237. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  238. {
  239. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  240. return sde_enc &&
  241. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  242. }
  243. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  244. {
  245. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  246. return sde_enc && sde_enc->cur_master &&
  247. sde_enc->cur_master->cont_splash_enabled;
  248. }
  249. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  250. enum sde_intr_idx intr_idx)
  251. {
  252. SDE_EVT32(DRMID(phys_enc->parent),
  253. phys_enc->intf_idx - INTF_0,
  254. phys_enc->hw_pp->idx - PINGPONG_0,
  255. intr_idx);
  256. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  257. if (phys_enc->parent_ops.handle_frame_done)
  258. phys_enc->parent_ops.handle_frame_done(
  259. phys_enc->parent, phys_enc,
  260. SDE_ENCODER_FRAME_EVENT_ERROR);
  261. }
  262. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  263. enum sde_intr_idx intr_idx,
  264. struct sde_encoder_wait_info *wait_info)
  265. {
  266. struct sde_encoder_irq *irq;
  267. u32 irq_status;
  268. int ret, i;
  269. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  270. SDE_ERROR("invalid params\n");
  271. return -EINVAL;
  272. }
  273. irq = &phys_enc->irq[intr_idx];
  274. /* note: do master / slave checking outside */
  275. /* return EWOULDBLOCK since we know the wait isn't necessary */
  276. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  277. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  278. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  279. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  280. return -EWOULDBLOCK;
  281. }
  282. if (irq->irq_idx < 0) {
  283. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  284. irq->name, irq->hw_idx);
  285. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  286. irq->irq_idx);
  287. return 0;
  288. }
  289. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  290. atomic_read(wait_info->atomic_cnt));
  291. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  292. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  293. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  294. /*
  295. * Some module X may disable interrupt for longer duration
  296. * and it may trigger all interrupts including timer interrupt
  297. * when module X again enable the interrupt.
  298. * That may cause interrupt wait timeout API in this API.
  299. * It is handled by split the wait timer in two halves.
  300. */
  301. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  302. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  303. irq->hw_idx,
  304. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  305. wait_info);
  306. if (ret)
  307. break;
  308. }
  309. if (ret <= 0) {
  310. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  311. irq->irq_idx, true);
  312. if (irq_status) {
  313. unsigned long flags;
  314. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  315. irq->hw_idx, irq->irq_idx,
  316. phys_enc->hw_pp->idx - PINGPONG_0,
  317. atomic_read(wait_info->atomic_cnt));
  318. SDE_DEBUG_PHYS(phys_enc,
  319. "done but irq %d not triggered\n",
  320. irq->irq_idx);
  321. local_irq_save(flags);
  322. irq->cb.func(phys_enc, irq->irq_idx);
  323. local_irq_restore(flags);
  324. ret = 0;
  325. } else {
  326. ret = -ETIMEDOUT;
  327. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  328. irq->hw_idx, irq->irq_idx,
  329. phys_enc->hw_pp->idx - PINGPONG_0,
  330. atomic_read(wait_info->atomic_cnt), irq_status,
  331. SDE_EVTLOG_ERROR);
  332. }
  333. } else {
  334. ret = 0;
  335. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  336. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  337. atomic_read(wait_info->atomic_cnt));
  338. }
  339. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  340. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  341. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  342. return ret;
  343. }
  344. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  345. enum sde_intr_idx intr_idx)
  346. {
  347. struct sde_encoder_irq *irq;
  348. int ret = 0;
  349. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  350. SDE_ERROR("invalid params\n");
  351. return -EINVAL;
  352. }
  353. irq = &phys_enc->irq[intr_idx];
  354. if (irq->irq_idx >= 0) {
  355. SDE_DEBUG_PHYS(phys_enc,
  356. "skipping already registered irq %s type %d\n",
  357. irq->name, irq->intr_type);
  358. return 0;
  359. }
  360. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  361. irq->intr_type, irq->hw_idx);
  362. if (irq->irq_idx < 0) {
  363. SDE_ERROR_PHYS(phys_enc,
  364. "failed to lookup IRQ index for %s type:%d\n",
  365. irq->name, irq->intr_type);
  366. return -EINVAL;
  367. }
  368. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  369. &irq->cb);
  370. if (ret) {
  371. SDE_ERROR_PHYS(phys_enc,
  372. "failed to register IRQ callback for %s\n",
  373. irq->name);
  374. irq->irq_idx = -EINVAL;
  375. return ret;
  376. }
  377. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  378. if (ret) {
  379. SDE_ERROR_PHYS(phys_enc,
  380. "enable IRQ for intr:%s failed, irq_idx %d\n",
  381. irq->name, irq->irq_idx);
  382. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  383. irq->irq_idx, &irq->cb);
  384. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  385. irq->irq_idx, SDE_EVTLOG_ERROR);
  386. irq->irq_idx = -EINVAL;
  387. return ret;
  388. }
  389. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  390. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  391. irq->name, irq->irq_idx);
  392. return ret;
  393. }
  394. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  395. enum sde_intr_idx intr_idx)
  396. {
  397. struct sde_encoder_irq *irq;
  398. int ret;
  399. if (!phys_enc) {
  400. SDE_ERROR("invalid encoder\n");
  401. return -EINVAL;
  402. }
  403. irq = &phys_enc->irq[intr_idx];
  404. /* silently skip irqs that weren't registered */
  405. if (irq->irq_idx < 0) {
  406. SDE_ERROR(
  407. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  408. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx);
  410. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  411. irq->irq_idx, SDE_EVTLOG_ERROR);
  412. return 0;
  413. }
  414. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  415. if (ret)
  416. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  417. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  418. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  419. &irq->cb);
  420. if (ret)
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  422. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  423. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  424. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  425. irq->irq_idx = -EINVAL;
  426. return 0;
  427. }
  428. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  429. struct sde_encoder_hw_resources *hw_res,
  430. struct drm_connector_state *conn_state)
  431. {
  432. struct sde_encoder_virt *sde_enc = NULL;
  433. int ret, i = 0;
  434. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  435. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  436. -EINVAL, !drm_enc, !hw_res, !conn_state,
  437. hw_res ? !hw_res->comp_info : 0);
  438. return;
  439. }
  440. sde_enc = to_sde_encoder_virt(drm_enc);
  441. SDE_DEBUG_ENC(sde_enc, "\n");
  442. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  443. hw_res->display_type = sde_enc->disp_info.display_type;
  444. /* Query resources used by phys encs, expected to be without overlap */
  445. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  446. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  447. if (phys && phys->ops.get_hw_resources)
  448. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  449. }
  450. /*
  451. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  452. * called from atomic_check phase. Use the below API to get mode
  453. * information of the temporary conn_state passed
  454. */
  455. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  456. if (ret)
  457. SDE_ERROR("failed to get topology ret %d\n", ret);
  458. ret = sde_connector_state_get_compression_info(conn_state,
  459. hw_res->comp_info);
  460. if (ret)
  461. SDE_ERROR("failed to get compression info ret %d\n", ret);
  462. }
  463. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  464. {
  465. struct sde_encoder_virt *sde_enc = NULL;
  466. int i = 0;
  467. unsigned int num_encs;
  468. if (!drm_enc) {
  469. SDE_ERROR("invalid encoder\n");
  470. return;
  471. }
  472. sde_enc = to_sde_encoder_virt(drm_enc);
  473. SDE_DEBUG_ENC(sde_enc, "\n");
  474. num_encs = sde_enc->num_phys_encs;
  475. mutex_lock(&sde_enc->enc_lock);
  476. sde_rsc_client_destroy(sde_enc->rsc_client);
  477. for (i = 0; i < num_encs; i++) {
  478. struct sde_encoder_phys *phys;
  479. phys = sde_enc->phys_vid_encs[i];
  480. if (phys && phys->ops.destroy) {
  481. phys->ops.destroy(phys);
  482. --sde_enc->num_phys_encs;
  483. sde_enc->phys_vid_encs[i] = NULL;
  484. }
  485. phys = sde_enc->phys_cmd_encs[i];
  486. if (phys && phys->ops.destroy) {
  487. phys->ops.destroy(phys);
  488. --sde_enc->num_phys_encs;
  489. sde_enc->phys_cmd_encs[i] = NULL;
  490. }
  491. phys = sde_enc->phys_encs[i];
  492. if (phys && phys->ops.destroy) {
  493. phys->ops.destroy(phys);
  494. --sde_enc->num_phys_encs;
  495. sde_enc->phys_encs[i] = NULL;
  496. }
  497. }
  498. if (sde_enc->num_phys_encs)
  499. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  500. sde_enc->num_phys_encs);
  501. sde_enc->num_phys_encs = 0;
  502. mutex_unlock(&sde_enc->enc_lock);
  503. drm_encoder_cleanup(drm_enc);
  504. mutex_destroy(&sde_enc->enc_lock);
  505. kfree(sde_enc->input_handler);
  506. sde_enc->input_handler = NULL;
  507. kfree(sde_enc);
  508. }
  509. void sde_encoder_helper_update_intf_cfg(
  510. struct sde_encoder_phys *phys_enc)
  511. {
  512. struct sde_encoder_virt *sde_enc;
  513. struct sde_hw_intf_cfg_v1 *intf_cfg;
  514. enum sde_3d_blend_mode mode_3d;
  515. if (!phys_enc || !phys_enc->hw_pp) {
  516. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  517. return;
  518. }
  519. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  520. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  521. SDE_DEBUG_ENC(sde_enc,
  522. "intf_cfg updated for %d at idx %d\n",
  523. phys_enc->intf_idx,
  524. intf_cfg->intf_count);
  525. /* setup interface configuration */
  526. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  527. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  528. return;
  529. }
  530. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  531. if (phys_enc == sde_enc->cur_master) {
  532. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  533. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  534. else
  535. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  536. }
  537. /* configure this interface as master for split display */
  538. if (phys_enc->split_role == ENC_ROLE_MASTER)
  539. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  540. /* setup which pp blk will connect to this intf */
  541. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  542. phys_enc->hw_intf->ops.bind_pingpong_blk(
  543. phys_enc->hw_intf,
  544. true,
  545. phys_enc->hw_pp->idx);
  546. /*setup merge_3d configuration */
  547. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  548. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  549. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  550. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  551. phys_enc->hw_pp->merge_3d->idx;
  552. if (phys_enc->hw_pp->ops.setup_3d_mode)
  553. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  554. mode_3d);
  555. }
  556. void sde_encoder_helper_split_config(
  557. struct sde_encoder_phys *phys_enc,
  558. enum sde_intf interface)
  559. {
  560. struct sde_encoder_virt *sde_enc;
  561. struct split_pipe_cfg *cfg;
  562. struct sde_hw_mdp *hw_mdptop;
  563. enum sde_rm_topology_name topology;
  564. struct msm_display_info *disp_info;
  565. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  566. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  567. return;
  568. }
  569. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  570. hw_mdptop = phys_enc->hw_mdptop;
  571. disp_info = &sde_enc->disp_info;
  572. cfg = &phys_enc->hw_intf->cfg;
  573. memset(cfg, 0, sizeof(*cfg));
  574. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  575. return;
  576. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  577. cfg->split_link_en = true;
  578. /**
  579. * disable split modes since encoder will be operating in as the only
  580. * encoder, either for the entire use case in the case of, for example,
  581. * single DSI, or for this frame in the case of left/right only partial
  582. * update.
  583. */
  584. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  585. if (hw_mdptop->ops.setup_split_pipe)
  586. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  587. if (hw_mdptop->ops.setup_pp_split)
  588. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  589. return;
  590. }
  591. cfg->en = true;
  592. cfg->mode = phys_enc->intf_mode;
  593. cfg->intf = interface;
  594. if (cfg->en && phys_enc->ops.needs_single_flush &&
  595. phys_enc->ops.needs_single_flush(phys_enc))
  596. cfg->split_flush_en = true;
  597. topology = sde_connector_get_topology_name(phys_enc->connector);
  598. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  599. cfg->pp_split_slave = cfg->intf;
  600. else
  601. cfg->pp_split_slave = INTF_MAX;
  602. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  603. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  604. if (hw_mdptop->ops.setup_split_pipe)
  605. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  606. } else if (sde_enc->hw_pp[0]) {
  607. /*
  608. * slave encoder
  609. * - determine split index from master index,
  610. * assume master is first pp
  611. */
  612. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  613. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  614. cfg->pp_split_index);
  615. if (hw_mdptop->ops.setup_pp_split)
  616. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  617. }
  618. }
  619. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  620. {
  621. struct sde_encoder_virt *sde_enc;
  622. int i = 0;
  623. if (!drm_enc)
  624. return false;
  625. sde_enc = to_sde_encoder_virt(drm_enc);
  626. if (!sde_enc)
  627. return false;
  628. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  629. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  630. if (phys && phys->in_clone_mode)
  631. return true;
  632. }
  633. return false;
  634. }
  635. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  636. struct drm_crtc *crtc)
  637. {
  638. struct sde_encoder_virt *sde_enc;
  639. int i;
  640. if (!drm_enc)
  641. return false;
  642. sde_enc = to_sde_encoder_virt(drm_enc);
  643. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  644. return false;
  645. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  646. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  647. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  648. return true;
  649. }
  650. return false;
  651. }
  652. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  653. struct drm_crtc_state *crtc_state,
  654. struct drm_connector_state *conn_state)
  655. {
  656. const struct drm_display_mode *mode;
  657. struct drm_display_mode *adj_mode;
  658. int i = 0;
  659. int ret = 0;
  660. mode = &crtc_state->mode;
  661. adj_mode = &crtc_state->adjusted_mode;
  662. /* perform atomic check on the first physical encoder (master) */
  663. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  664. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  665. if (phys && phys->ops.atomic_check)
  666. ret = phys->ops.atomic_check(phys, crtc_state,
  667. conn_state);
  668. else if (phys && phys->ops.mode_fixup)
  669. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  670. ret = -EINVAL;
  671. if (ret) {
  672. SDE_ERROR_ENC(sde_enc,
  673. "mode unsupported, phys idx %d\n", i);
  674. break;
  675. }
  676. }
  677. return ret;
  678. }
  679. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  680. struct drm_crtc_state *crtc_state,
  681. struct drm_connector_state *conn_state,
  682. struct sde_connector_state *sde_conn_state,
  683. struct sde_crtc_state *sde_crtc_state)
  684. {
  685. int ret = 0;
  686. if (crtc_state->mode_changed || crtc_state->active_changed) {
  687. struct sde_rect mode_roi, roi;
  688. mode_roi.x = 0;
  689. mode_roi.y = 0;
  690. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  691. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  692. if (sde_conn_state->rois.num_rects) {
  693. sde_kms_rect_merge_rectangles(
  694. &sde_conn_state->rois, &roi);
  695. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  696. SDE_ERROR_ENC(sde_enc,
  697. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  698. roi.x, roi.y, roi.w, roi.h);
  699. ret = -EINVAL;
  700. }
  701. }
  702. if (sde_crtc_state->user_roi_list.num_rects) {
  703. sde_kms_rect_merge_rectangles(
  704. &sde_crtc_state->user_roi_list, &roi);
  705. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  706. SDE_ERROR_ENC(sde_enc,
  707. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  708. roi.x, roi.y, roi.w, roi.h);
  709. ret = -EINVAL;
  710. }
  711. }
  712. }
  713. return ret;
  714. }
  715. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  716. struct drm_crtc_state *crtc_state,
  717. struct drm_connector_state *conn_state,
  718. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  719. struct sde_connector *sde_conn,
  720. struct sde_connector_state *sde_conn_state)
  721. {
  722. int ret = 0;
  723. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  724. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  725. struct msm_display_topology *topology = NULL;
  726. ret = sde_connector_get_mode_info(&sde_conn->base,
  727. adj_mode, &sde_conn_state->mode_info);
  728. if (ret) {
  729. SDE_ERROR_ENC(sde_enc,
  730. "failed to get mode info, rc = %d\n", ret);
  731. return ret;
  732. }
  733. if (sde_conn_state->mode_info.comp_info.comp_type &&
  734. sde_conn_state->mode_info.comp_info.comp_ratio >=
  735. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  736. SDE_ERROR_ENC(sde_enc,
  737. "invalid compression ratio: %d\n",
  738. sde_conn_state->mode_info.comp_info.comp_ratio);
  739. ret = -EINVAL;
  740. return ret;
  741. }
  742. /* Reserve dynamic resources, indicating atomic_check phase */
  743. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  744. conn_state, true);
  745. if (ret) {
  746. SDE_ERROR_ENC(sde_enc,
  747. "RM failed to reserve resources, rc = %d\n",
  748. ret);
  749. return ret;
  750. }
  751. /**
  752. * Update connector state with the topology selected for the
  753. * resource set validated. Reset the topology if we are
  754. * de-activating crtc.
  755. */
  756. if (crtc_state->active)
  757. topology = &sde_conn_state->mode_info.topology;
  758. ret = sde_rm_update_topology(&sde_kms->rm,
  759. conn_state, topology);
  760. if (ret) {
  761. SDE_ERROR_ENC(sde_enc,
  762. "RM failed to update topology, rc: %d\n", ret);
  763. return ret;
  764. }
  765. ret = sde_connector_set_blob_data(conn_state->connector,
  766. conn_state,
  767. CONNECTOR_PROP_SDE_INFO);
  768. if (ret) {
  769. SDE_ERROR_ENC(sde_enc,
  770. "connector failed to update info, rc: %d\n",
  771. ret);
  772. return ret;
  773. }
  774. }
  775. return ret;
  776. }
  777. static int sde_encoder_virt_atomic_check(
  778. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  779. struct drm_connector_state *conn_state)
  780. {
  781. struct sde_encoder_virt *sde_enc;
  782. struct sde_kms *sde_kms;
  783. const struct drm_display_mode *mode;
  784. struct drm_display_mode *adj_mode;
  785. struct sde_connector *sde_conn = NULL;
  786. struct sde_connector_state *sde_conn_state = NULL;
  787. struct sde_crtc_state *sde_crtc_state = NULL;
  788. enum sde_rm_topology_name old_top;
  789. int ret = 0;
  790. bool qsync_dirty = false, has_modeset = false;
  791. if (!drm_enc || !crtc_state || !conn_state) {
  792. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  793. !drm_enc, !crtc_state, !conn_state);
  794. return -EINVAL;
  795. }
  796. sde_enc = to_sde_encoder_virt(drm_enc);
  797. SDE_DEBUG_ENC(sde_enc, "\n");
  798. sde_kms = sde_encoder_get_kms(drm_enc);
  799. if (!sde_kms)
  800. return -EINVAL;
  801. mode = &crtc_state->mode;
  802. adj_mode = &crtc_state->adjusted_mode;
  803. sde_conn = to_sde_connector(conn_state->connector);
  804. sde_conn_state = to_sde_connector_state(conn_state);
  805. sde_crtc_state = to_sde_crtc_state(crtc_state);
  806. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  807. if (ret)
  808. return ret;
  809. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  810. crtc_state->active_changed, crtc_state->connectors_changed);
  811. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  812. conn_state);
  813. if (ret)
  814. return ret;
  815. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  816. conn_state, sde_conn_state, sde_crtc_state);
  817. if (ret)
  818. return ret;
  819. /**
  820. * record topology in previous atomic state to be able to handle
  821. * topology transitions correctly.
  822. */
  823. old_top = sde_connector_get_property(conn_state,
  824. CONNECTOR_PROP_TOPOLOGY_NAME);
  825. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  826. if (ret)
  827. return ret;
  828. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  829. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  830. if (ret)
  831. return ret;
  832. ret = sde_connector_roi_v1_check_roi(conn_state);
  833. if (ret) {
  834. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  835. ret);
  836. return ret;
  837. }
  838. drm_mode_set_crtcinfo(adj_mode, 0);
  839. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state,
  840. conn_state->crtc);
  841. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  842. &sde_conn_state->property_state,
  843. CONNECTOR_PROP_QSYNC_MODE);
  844. if (has_modeset && qsync_dirty &&
  845. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  846. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  847. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  848. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  849. sde_conn_state->msm_mode.private_flags);
  850. return -EINVAL;
  851. }
  852. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  853. sde_conn_state->msm_mode.private_flags,
  854. old_top, adj_mode->vrefresh, adj_mode->hdisplay,
  855. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal);
  856. return ret;
  857. }
  858. static void _sde_encoder_get_connector_roi(
  859. struct sde_encoder_virt *sde_enc,
  860. struct sde_rect *merged_conn_roi)
  861. {
  862. struct drm_connector *drm_conn;
  863. struct sde_connector_state *c_state;
  864. if (!sde_enc || !merged_conn_roi)
  865. return;
  866. drm_conn = sde_enc->phys_encs[0]->connector;
  867. if (!drm_conn || !drm_conn->state)
  868. return;
  869. c_state = to_sde_connector_state(drm_conn->state);
  870. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  871. }
  872. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  873. {
  874. struct sde_encoder_virt *sde_enc;
  875. struct drm_connector *drm_conn;
  876. struct drm_display_mode *adj_mode;
  877. struct sde_rect roi;
  878. if (!drm_enc) {
  879. SDE_ERROR("invalid encoder parameter\n");
  880. return -EINVAL;
  881. }
  882. sde_enc = to_sde_encoder_virt(drm_enc);
  883. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  884. SDE_ERROR("invalid crtc parameter\n");
  885. return -EINVAL;
  886. }
  887. if (!sde_enc->cur_master) {
  888. SDE_ERROR("invalid cur_master parameter\n");
  889. return -EINVAL;
  890. }
  891. adj_mode = &sde_enc->cur_master->cached_mode;
  892. drm_conn = sde_enc->cur_master->connector;
  893. _sde_encoder_get_connector_roi(sde_enc, &roi);
  894. if (sde_kms_rect_is_null(&roi)) {
  895. roi.w = adj_mode->hdisplay;
  896. roi.h = adj_mode->vdisplay;
  897. }
  898. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  899. sizeof(sde_enc->prv_conn_roi));
  900. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  901. return 0;
  902. }
  903. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  904. u32 vsync_source, bool is_dummy)
  905. {
  906. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  907. struct sde_kms *sde_kms;
  908. struct sde_hw_mdp *hw_mdptop;
  909. struct sde_encoder_virt *sde_enc;
  910. int i;
  911. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  912. if (!sde_enc) {
  913. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  914. return;
  915. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  916. SDE_ERROR("invalid num phys enc %d/%d\n",
  917. sde_enc->num_phys_encs,
  918. (int) ARRAY_SIZE(sde_enc->hw_pp));
  919. return;
  920. }
  921. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  922. if (!sde_kms) {
  923. SDE_ERROR("invalid sde_kms\n");
  924. return;
  925. }
  926. hw_mdptop = sde_kms->hw_mdp;
  927. if (!hw_mdptop) {
  928. SDE_ERROR("invalid mdptop\n");
  929. return;
  930. }
  931. if (hw_mdptop->ops.setup_vsync_source) {
  932. for (i = 0; i < sde_enc->num_phys_encs; i++)
  933. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  934. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  935. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  936. vsync_cfg.vsync_source = vsync_source;
  937. vsync_cfg.is_dummy = is_dummy;
  938. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  939. }
  940. }
  941. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  942. struct msm_display_info *disp_info, bool is_dummy)
  943. {
  944. struct sde_encoder_phys *phys;
  945. int i;
  946. u32 vsync_source;
  947. if (!sde_enc || !disp_info) {
  948. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  949. sde_enc != NULL, disp_info != NULL);
  950. return;
  951. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  952. SDE_ERROR("invalid num phys enc %d/%d\n",
  953. sde_enc->num_phys_encs,
  954. (int) ARRAY_SIZE(sde_enc->hw_pp));
  955. return;
  956. }
  957. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  958. if (is_dummy)
  959. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  960. sde_enc->te_source;
  961. else if (disp_info->is_te_using_watchdog_timer)
  962. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 +
  963. sde_enc->te_source;
  964. else
  965. vsync_source = sde_enc->te_source;
  966. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  967. disp_info->is_te_using_watchdog_timer);
  968. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  969. phys = sde_enc->phys_encs[i];
  970. if (phys && phys->ops.setup_vsync_source)
  971. phys->ops.setup_vsync_source(phys,
  972. vsync_source, is_dummy);
  973. }
  974. }
  975. }
  976. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  977. bool watchdog_te)
  978. {
  979. struct sde_encoder_virt *sde_enc;
  980. struct msm_display_info disp_info;
  981. if (!drm_enc) {
  982. pr_err("invalid drm encoder\n");
  983. return -EINVAL;
  984. }
  985. sde_enc = to_sde_encoder_virt(drm_enc);
  986. sde_encoder_control_te(drm_enc, false);
  987. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  988. disp_info.is_te_using_watchdog_timer = watchdog_te;
  989. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  990. sde_encoder_control_te(drm_enc, true);
  991. return 0;
  992. }
  993. static int _sde_encoder_rsc_client_update_vsync_wait(
  994. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  995. int wait_vblank_crtc_id)
  996. {
  997. int wait_refcount = 0, ret = 0;
  998. int pipe = -1;
  999. int wait_count = 0;
  1000. struct drm_crtc *primary_crtc;
  1001. struct drm_crtc *crtc;
  1002. crtc = sde_enc->crtc;
  1003. if (wait_vblank_crtc_id)
  1004. wait_refcount =
  1005. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1006. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1007. SDE_EVTLOG_FUNC_ENTRY);
  1008. if (crtc->base.id != wait_vblank_crtc_id) {
  1009. primary_crtc = drm_crtc_find(drm_enc->dev,
  1010. NULL, wait_vblank_crtc_id);
  1011. if (!primary_crtc) {
  1012. SDE_ERROR_ENC(sde_enc,
  1013. "failed to find primary crtc id %d\n",
  1014. wait_vblank_crtc_id);
  1015. return -EINVAL;
  1016. }
  1017. pipe = drm_crtc_index(primary_crtc);
  1018. }
  1019. /**
  1020. * note: VBLANK is expected to be enabled at this point in
  1021. * resource control state machine if on primary CRTC
  1022. */
  1023. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1024. if (sde_rsc_client_is_state_update_complete(
  1025. sde_enc->rsc_client))
  1026. break;
  1027. if (crtc->base.id == wait_vblank_crtc_id)
  1028. ret = sde_encoder_wait_for_event(drm_enc,
  1029. MSM_ENC_VBLANK);
  1030. else
  1031. drm_wait_one_vblank(drm_enc->dev, pipe);
  1032. if (ret) {
  1033. SDE_ERROR_ENC(sde_enc,
  1034. "wait for vblank failed ret:%d\n", ret);
  1035. /**
  1036. * rsc hardware may hang without vsync. avoid rsc hang
  1037. * by generating the vsync from watchdog timer.
  1038. */
  1039. if (crtc->base.id == wait_vblank_crtc_id)
  1040. sde_encoder_helper_switch_vsync(drm_enc, true);
  1041. }
  1042. }
  1043. if (wait_count >= MAX_RSC_WAIT)
  1044. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1045. SDE_EVTLOG_ERROR);
  1046. if (wait_refcount)
  1047. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1048. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1049. SDE_EVTLOG_FUNC_EXIT);
  1050. return ret;
  1051. }
  1052. static int _sde_encoder_update_rsc_client(
  1053. struct drm_encoder *drm_enc, bool enable)
  1054. {
  1055. struct sde_encoder_virt *sde_enc;
  1056. struct drm_crtc *crtc;
  1057. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1058. struct sde_rsc_cmd_config *rsc_config;
  1059. int ret;
  1060. struct msm_display_info *disp_info;
  1061. struct msm_mode_info *mode_info;
  1062. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1063. u32 qsync_mode = 0, v_front_porch;
  1064. struct drm_display_mode *mode;
  1065. bool is_vid_mode;
  1066. struct drm_encoder *enc;
  1067. if (!drm_enc || !drm_enc->dev) {
  1068. SDE_ERROR("invalid encoder arguments\n");
  1069. return -EINVAL;
  1070. }
  1071. sde_enc = to_sde_encoder_virt(drm_enc);
  1072. mode_info = &sde_enc->mode_info;
  1073. crtc = sde_enc->crtc;
  1074. if (!sde_enc->crtc) {
  1075. SDE_ERROR("invalid crtc parameter\n");
  1076. return -EINVAL;
  1077. }
  1078. disp_info = &sde_enc->disp_info;
  1079. rsc_config = &sde_enc->rsc_config;
  1080. if (!sde_enc->rsc_client) {
  1081. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1082. return 0;
  1083. }
  1084. /**
  1085. * only primary command mode panel without Qsync can request CMD state.
  1086. * all other panels/displays can request for VID state including
  1087. * secondary command mode panel.
  1088. * Clone mode encoder can request CLK STATE only.
  1089. */
  1090. if (sde_enc->cur_master)
  1091. qsync_mode = sde_connector_get_qsync_mode(
  1092. sde_enc->cur_master->connector);
  1093. /* left primary encoder keep vote */
  1094. if (sde_encoder_in_clone_mode(drm_enc)) {
  1095. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1096. return 0;
  1097. }
  1098. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1099. (disp_info->display_type && qsync_mode))
  1100. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1101. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1102. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1103. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1104. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1105. drm_for_each_encoder(enc, drm_enc->dev) {
  1106. if (enc->base.id != drm_enc->base.id &&
  1107. sde_encoder_in_cont_splash(enc))
  1108. rsc_state = SDE_RSC_CLK_STATE;
  1109. }
  1110. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1111. MSM_DISPLAY_VIDEO_MODE);
  1112. mode = &sde_enc->crtc->state->mode;
  1113. v_front_porch = mode->vsync_start - mode->vdisplay;
  1114. /* compare specific items and reconfigure the rsc */
  1115. if ((rsc_config->fps != mode_info->frame_rate) ||
  1116. (rsc_config->vtotal != mode_info->vtotal) ||
  1117. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1118. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1119. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1120. rsc_config->fps = mode_info->frame_rate;
  1121. rsc_config->vtotal = mode_info->vtotal;
  1122. /*
  1123. * for video mode, prefill lines should not go beyond vertical
  1124. * front porch for RSCC configuration. This will ensure bw
  1125. * downvotes are not sent within the active region. Additional
  1126. * -1 is to give one line time for rscc mode min_threshold.
  1127. */
  1128. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1129. rsc_config->prefill_lines = v_front_porch - 1;
  1130. else
  1131. rsc_config->prefill_lines = mode_info->prefill_lines;
  1132. rsc_config->jitter_numer = mode_info->jitter_numer;
  1133. rsc_config->jitter_denom = mode_info->jitter_denom;
  1134. sde_enc->rsc_state_init = false;
  1135. }
  1136. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1137. rsc_config->fps, sde_enc->rsc_state_init);
  1138. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1139. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1140. /* update it only once */
  1141. sde_enc->rsc_state_init = true;
  1142. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1143. rsc_state, rsc_config, crtc->base.id,
  1144. &wait_vblank_crtc_id);
  1145. } else {
  1146. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1147. rsc_state, NULL, crtc->base.id,
  1148. &wait_vblank_crtc_id);
  1149. }
  1150. /**
  1151. * if RSC performed a state change that requires a VBLANK wait, it will
  1152. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1153. *
  1154. * if we are the primary display, we will need to enable and wait
  1155. * locally since we hold the commit thread
  1156. *
  1157. * if we are an external display, we must send a signal to the primary
  1158. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1159. * by the primary panel's VBLANK signals
  1160. */
  1161. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1162. if (ret) {
  1163. SDE_ERROR_ENC(sde_enc,
  1164. "sde rsc client update failed ret:%d\n", ret);
  1165. return ret;
  1166. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1167. return ret;
  1168. }
  1169. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1170. sde_enc, wait_vblank_crtc_id);
  1171. return ret;
  1172. }
  1173. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1174. {
  1175. struct sde_encoder_virt *sde_enc;
  1176. int i;
  1177. if (!drm_enc) {
  1178. SDE_ERROR("invalid encoder\n");
  1179. return;
  1180. }
  1181. sde_enc = to_sde_encoder_virt(drm_enc);
  1182. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1183. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1184. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1185. if (phys && phys->ops.irq_control)
  1186. phys->ops.irq_control(phys, enable);
  1187. }
  1188. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1189. }
  1190. /* keep track of the userspace vblank during modeset */
  1191. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1192. u32 sw_event)
  1193. {
  1194. struct sde_encoder_virt *sde_enc;
  1195. bool enable;
  1196. int i;
  1197. if (!drm_enc) {
  1198. SDE_ERROR("invalid encoder\n");
  1199. return;
  1200. }
  1201. sde_enc = to_sde_encoder_virt(drm_enc);
  1202. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1203. sw_event, sde_enc->vblank_enabled);
  1204. /* nothing to do if vblank not enabled by userspace */
  1205. if (!sde_enc->vblank_enabled)
  1206. return;
  1207. /* disable vblank on pre_modeset */
  1208. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1209. enable = false;
  1210. /* enable vblank on post_modeset */
  1211. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1212. enable = true;
  1213. else
  1214. return;
  1215. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1216. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1217. if (phys && phys->ops.control_vblank_irq)
  1218. phys->ops.control_vblank_irq(phys, enable);
  1219. }
  1220. }
  1221. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1222. {
  1223. struct sde_encoder_virt *sde_enc;
  1224. if (!drm_enc)
  1225. return NULL;
  1226. sde_enc = to_sde_encoder_virt(drm_enc);
  1227. return sde_enc->rsc_client;
  1228. }
  1229. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1230. bool enable)
  1231. {
  1232. struct sde_kms *sde_kms;
  1233. struct sde_encoder_virt *sde_enc;
  1234. int rc;
  1235. sde_enc = to_sde_encoder_virt(drm_enc);
  1236. sde_kms = sde_encoder_get_kms(drm_enc);
  1237. if (!sde_kms)
  1238. return -EINVAL;
  1239. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1240. SDE_EVT32(DRMID(drm_enc), enable);
  1241. if (!sde_enc->cur_master) {
  1242. SDE_ERROR("encoder master not set\n");
  1243. return -EINVAL;
  1244. }
  1245. if (enable) {
  1246. /* enable SDE core clks */
  1247. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1248. if (rc < 0) {
  1249. SDE_ERROR("failed to enable power resource %d\n", rc);
  1250. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1251. return rc;
  1252. }
  1253. sde_enc->elevated_ahb_vote = true;
  1254. /* enable DSI clks */
  1255. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1256. true);
  1257. if (rc) {
  1258. SDE_ERROR("failed to enable clk control %d\n", rc);
  1259. pm_runtime_put_sync(drm_enc->dev->dev);
  1260. return rc;
  1261. }
  1262. /* enable all the irq */
  1263. sde_encoder_irq_control(drm_enc, true);
  1264. _sde_encoder_pm_qos_add_request(drm_enc);
  1265. } else {
  1266. _sde_encoder_pm_qos_remove_request(drm_enc);
  1267. /* disable all the irq */
  1268. sde_encoder_irq_control(drm_enc, false);
  1269. /* disable DSI clks */
  1270. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1271. /* disable SDE core clks */
  1272. pm_runtime_put_sync(drm_enc->dev->dev);
  1273. }
  1274. return 0;
  1275. }
  1276. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1277. bool enable, u32 frame_count)
  1278. {
  1279. struct sde_encoder_virt *sde_enc;
  1280. int i;
  1281. if (!drm_enc) {
  1282. SDE_ERROR("invalid encoder\n");
  1283. return;
  1284. }
  1285. sde_enc = to_sde_encoder_virt(drm_enc);
  1286. if (!sde_enc->misr_reconfigure)
  1287. return;
  1288. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1289. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1290. if (!phys || !phys->ops.setup_misr)
  1291. continue;
  1292. phys->ops.setup_misr(phys, enable, frame_count);
  1293. }
  1294. sde_enc->misr_reconfigure = false;
  1295. }
  1296. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1297. unsigned int type, unsigned int code, int value)
  1298. {
  1299. struct drm_encoder *drm_enc = NULL;
  1300. struct sde_encoder_virt *sde_enc = NULL;
  1301. struct msm_drm_thread *disp_thread = NULL;
  1302. struct msm_drm_private *priv = NULL;
  1303. if (!handle || !handle->handler || !handle->handler->private) {
  1304. SDE_ERROR("invalid encoder for the input event\n");
  1305. return;
  1306. }
  1307. drm_enc = (struct drm_encoder *)handle->handler->private;
  1308. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1309. SDE_ERROR("invalid parameters\n");
  1310. return;
  1311. }
  1312. priv = drm_enc->dev->dev_private;
  1313. sde_enc = to_sde_encoder_virt(drm_enc);
  1314. if (!sde_enc->crtc || (sde_enc->crtc->index
  1315. >= ARRAY_SIZE(priv->disp_thread))) {
  1316. SDE_DEBUG_ENC(sde_enc,
  1317. "invalid cached CRTC: %d or crtc index: %d\n",
  1318. sde_enc->crtc == NULL,
  1319. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1320. return;
  1321. }
  1322. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1323. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1324. kthread_queue_work(&disp_thread->worker,
  1325. &sde_enc->input_event_work);
  1326. }
  1327. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1328. {
  1329. struct sde_encoder_virt *sde_enc;
  1330. if (!drm_enc) {
  1331. SDE_ERROR("invalid encoder\n");
  1332. return;
  1333. }
  1334. sde_enc = to_sde_encoder_virt(drm_enc);
  1335. /* return early if there is no state change */
  1336. if (sde_enc->idle_pc_enabled == enable)
  1337. return;
  1338. sde_enc->idle_pc_enabled = enable;
  1339. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1340. SDE_EVT32(sde_enc->idle_pc_enabled);
  1341. }
  1342. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1343. u32 sw_event)
  1344. {
  1345. struct drm_encoder *drm_enc = &sde_enc->base;
  1346. struct msm_drm_private *priv;
  1347. unsigned int lp, idle_pc_duration;
  1348. struct msm_drm_thread *disp_thread;
  1349. /* set idle timeout based on master connector's lp value */
  1350. if (sde_enc->cur_master)
  1351. lp = sde_connector_get_lp(
  1352. sde_enc->cur_master->connector);
  1353. else
  1354. lp = SDE_MODE_DPMS_ON;
  1355. if (lp == SDE_MODE_DPMS_LP2)
  1356. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1357. else
  1358. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1359. priv = drm_enc->dev->dev_private;
  1360. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1361. kthread_mod_delayed_work(
  1362. &disp_thread->worker,
  1363. &sde_enc->delayed_off_work,
  1364. msecs_to_jiffies(idle_pc_duration));
  1365. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1366. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1367. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1368. sw_event);
  1369. }
  1370. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1371. u32 sw_event)
  1372. {
  1373. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1374. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1375. sw_event);
  1376. }
  1377. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1378. u32 sw_event)
  1379. {
  1380. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1381. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1382. else
  1383. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1384. }
  1385. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1386. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1387. {
  1388. int ret = 0;
  1389. mutex_lock(&sde_enc->rc_lock);
  1390. /* return if the resource control is already in ON state */
  1391. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1392. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1393. sw_event);
  1394. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1395. SDE_EVTLOG_FUNC_CASE1);
  1396. goto end;
  1397. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1398. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1399. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1400. sw_event, sde_enc->rc_state);
  1401. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1402. SDE_EVTLOG_ERROR);
  1403. goto end;
  1404. }
  1405. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1406. sde_encoder_irq_control(drm_enc, true);
  1407. } else {
  1408. /* enable all the clks and resources */
  1409. ret = _sde_encoder_resource_control_helper(drm_enc,
  1410. true);
  1411. if (ret) {
  1412. SDE_ERROR_ENC(sde_enc,
  1413. "sw_event:%d, rc in state %d\n",
  1414. sw_event, sde_enc->rc_state);
  1415. SDE_EVT32(DRMID(drm_enc), sw_event,
  1416. sde_enc->rc_state,
  1417. SDE_EVTLOG_ERROR);
  1418. goto end;
  1419. }
  1420. _sde_encoder_update_rsc_client(drm_enc, true);
  1421. }
  1422. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1423. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1424. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1425. end:
  1426. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1427. mutex_unlock(&sde_enc->rc_lock);
  1428. return ret;
  1429. }
  1430. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1431. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1432. {
  1433. /* cancel delayed off work, if any */
  1434. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1435. mutex_lock(&sde_enc->rc_lock);
  1436. if (is_vid_mode &&
  1437. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1438. sde_encoder_irq_control(drm_enc, true);
  1439. }
  1440. /* skip if is already OFF or IDLE, resources are off already */
  1441. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1442. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1443. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1444. sw_event, sde_enc->rc_state);
  1445. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1446. SDE_EVTLOG_FUNC_CASE3);
  1447. goto end;
  1448. }
  1449. /**
  1450. * IRQs are still enabled currently, which allows wait for
  1451. * VBLANK which RSC may require to correctly transition to OFF
  1452. */
  1453. _sde_encoder_update_rsc_client(drm_enc, false);
  1454. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1455. SDE_ENC_RC_STATE_PRE_OFF,
  1456. SDE_EVTLOG_FUNC_CASE3);
  1457. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1458. end:
  1459. mutex_unlock(&sde_enc->rc_lock);
  1460. return 0;
  1461. }
  1462. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1463. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1464. {
  1465. int ret = 0;
  1466. mutex_lock(&sde_enc->rc_lock);
  1467. /* return if the resource control is already in OFF state */
  1468. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1469. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1470. sw_event);
  1471. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1472. SDE_EVTLOG_FUNC_CASE4);
  1473. goto end;
  1474. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1475. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1476. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1477. sw_event, sde_enc->rc_state);
  1478. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1479. SDE_EVTLOG_ERROR);
  1480. ret = -EINVAL;
  1481. goto end;
  1482. }
  1483. /**
  1484. * expect to arrive here only if in either idle state or pre-off
  1485. * and in IDLE state the resources are already disabled
  1486. */
  1487. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1488. _sde_encoder_resource_control_helper(drm_enc, false);
  1489. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1490. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1491. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1492. end:
  1493. mutex_unlock(&sde_enc->rc_lock);
  1494. return ret;
  1495. }
  1496. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1497. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1498. {
  1499. int ret = 0;
  1500. /* cancel delayed off work, if any */
  1501. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1502. mutex_lock(&sde_enc->rc_lock);
  1503. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1504. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1505. sw_event);
  1506. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1507. SDE_EVTLOG_FUNC_CASE5);
  1508. goto end;
  1509. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1510. /* enable all the clks and resources */
  1511. ret = _sde_encoder_resource_control_helper(drm_enc,
  1512. true);
  1513. if (ret) {
  1514. SDE_ERROR_ENC(sde_enc,
  1515. "sw_event:%d, rc in state %d\n",
  1516. sw_event, sde_enc->rc_state);
  1517. SDE_EVT32(DRMID(drm_enc), sw_event,
  1518. sde_enc->rc_state,
  1519. SDE_EVTLOG_ERROR);
  1520. goto end;
  1521. }
  1522. _sde_encoder_update_rsc_client(drm_enc, true);
  1523. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1524. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1525. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1526. }
  1527. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1528. if (ret && ret != -EWOULDBLOCK) {
  1529. SDE_ERROR_ENC(sde_enc,
  1530. "wait for commit done returned %d\n",
  1531. ret);
  1532. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1533. ret, SDE_EVTLOG_ERROR);
  1534. ret = -EINVAL;
  1535. goto end;
  1536. }
  1537. sde_encoder_irq_control(drm_enc, false);
  1538. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1539. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1540. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1541. _sde_encoder_pm_qos_remove_request(drm_enc);
  1542. end:
  1543. mutex_unlock(&sde_enc->rc_lock);
  1544. return ret;
  1545. }
  1546. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1547. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1548. {
  1549. int ret = 0;
  1550. mutex_lock(&sde_enc->rc_lock);
  1551. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1552. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1553. sw_event);
  1554. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1555. SDE_EVTLOG_FUNC_CASE5);
  1556. goto end;
  1557. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1558. SDE_ERROR_ENC(sde_enc,
  1559. "sw_event:%d, rc:%d !MODESET state\n",
  1560. sw_event, sde_enc->rc_state);
  1561. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1562. SDE_EVTLOG_ERROR);
  1563. ret = -EINVAL;
  1564. goto end;
  1565. }
  1566. sde_encoder_irq_control(drm_enc, true);
  1567. _sde_encoder_update_rsc_client(drm_enc, true);
  1568. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1569. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1570. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1571. _sde_encoder_pm_qos_add_request(drm_enc);
  1572. end:
  1573. mutex_unlock(&sde_enc->rc_lock);
  1574. return ret;
  1575. }
  1576. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1577. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1578. {
  1579. struct msm_drm_private *priv;
  1580. struct sde_kms *sde_kms;
  1581. struct drm_crtc *crtc = drm_enc->crtc;
  1582. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1583. priv = drm_enc->dev->dev_private;
  1584. sde_kms = to_sde_kms(priv->kms);
  1585. mutex_lock(&sde_enc->rc_lock);
  1586. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1587. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1588. sw_event, sde_enc->rc_state);
  1589. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1590. SDE_EVTLOG_ERROR);
  1591. goto end;
  1592. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1593. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1594. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1595. sde_crtc_frame_pending(sde_enc->crtc),
  1596. SDE_EVTLOG_ERROR);
  1597. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1598. goto end;
  1599. }
  1600. if (is_vid_mode) {
  1601. sde_encoder_irq_control(drm_enc, false);
  1602. } else {
  1603. /* disable all the clks and resources */
  1604. _sde_encoder_update_rsc_client(drm_enc, false);
  1605. _sde_encoder_resource_control_helper(drm_enc, false);
  1606. if (!sde_kms->perf.bw_vote_mode)
  1607. memset(&sde_crtc->cur_perf, 0,
  1608. sizeof(struct sde_core_perf_params));
  1609. }
  1610. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1611. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1612. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1613. end:
  1614. mutex_unlock(&sde_enc->rc_lock);
  1615. return 0;
  1616. }
  1617. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1618. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1619. struct msm_drm_private *priv, bool is_vid_mode)
  1620. {
  1621. bool autorefresh_enabled = false;
  1622. struct msm_drm_thread *disp_thread;
  1623. int ret = 0;
  1624. if (!sde_enc->crtc ||
  1625. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1626. SDE_DEBUG_ENC(sde_enc,
  1627. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1628. sde_enc->crtc == NULL,
  1629. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1630. sw_event);
  1631. return -EINVAL;
  1632. }
  1633. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1634. mutex_lock(&sde_enc->rc_lock);
  1635. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1636. if (sde_enc->cur_master &&
  1637. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1638. autorefresh_enabled =
  1639. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1640. sde_enc->cur_master);
  1641. if (autorefresh_enabled) {
  1642. SDE_DEBUG_ENC(sde_enc,
  1643. "not handling early wakeup since auto refresh is enabled\n");
  1644. goto end;
  1645. }
  1646. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1647. kthread_mod_delayed_work(&disp_thread->worker,
  1648. &sde_enc->delayed_off_work,
  1649. msecs_to_jiffies(
  1650. IDLE_POWERCOLLAPSE_DURATION));
  1651. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1652. /* enable all the clks and resources */
  1653. ret = _sde_encoder_resource_control_helper(drm_enc,
  1654. true);
  1655. if (ret) {
  1656. SDE_ERROR_ENC(sde_enc,
  1657. "sw_event:%d, rc in state %d\n",
  1658. sw_event, sde_enc->rc_state);
  1659. SDE_EVT32(DRMID(drm_enc), sw_event,
  1660. sde_enc->rc_state,
  1661. SDE_EVTLOG_ERROR);
  1662. goto end;
  1663. }
  1664. _sde_encoder_update_rsc_client(drm_enc, true);
  1665. /*
  1666. * In some cases, commit comes with slight delay
  1667. * (> 80 ms)after early wake up, prevent clock switch
  1668. * off to avoid jank in next update. So, increase the
  1669. * command mode idle timeout sufficiently to prevent
  1670. * such case.
  1671. */
  1672. kthread_mod_delayed_work(&disp_thread->worker,
  1673. &sde_enc->delayed_off_work,
  1674. msecs_to_jiffies(
  1675. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1676. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1677. }
  1678. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1679. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1680. end:
  1681. mutex_unlock(&sde_enc->rc_lock);
  1682. return ret;
  1683. }
  1684. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1685. u32 sw_event)
  1686. {
  1687. struct sde_encoder_virt *sde_enc;
  1688. struct msm_drm_private *priv;
  1689. int ret = 0;
  1690. bool is_vid_mode = false;
  1691. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1692. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1693. sw_event);
  1694. return -EINVAL;
  1695. }
  1696. sde_enc = to_sde_encoder_virt(drm_enc);
  1697. priv = drm_enc->dev->dev_private;
  1698. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1699. is_vid_mode = true;
  1700. /*
  1701. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1702. * events and return early for other events (ie wb display).
  1703. */
  1704. if (!sde_enc->idle_pc_enabled &&
  1705. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1706. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1707. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1708. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1709. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1710. return 0;
  1711. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1712. sw_event, sde_enc->idle_pc_enabled);
  1713. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1714. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1715. switch (sw_event) {
  1716. case SDE_ENC_RC_EVENT_KICKOFF:
  1717. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1718. is_vid_mode);
  1719. break;
  1720. case SDE_ENC_RC_EVENT_PRE_STOP:
  1721. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1722. is_vid_mode);
  1723. break;
  1724. case SDE_ENC_RC_EVENT_STOP:
  1725. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1726. break;
  1727. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1728. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1729. break;
  1730. case SDE_ENC_RC_EVENT_POST_MODESET:
  1731. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1732. break;
  1733. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1734. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1735. is_vid_mode);
  1736. break;
  1737. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1738. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1739. priv, is_vid_mode);
  1740. break;
  1741. default:
  1742. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1743. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1744. break;
  1745. }
  1746. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1747. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1748. return ret;
  1749. }
  1750. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1751. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1752. {
  1753. int i = 0;
  1754. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1755. if (intf_mode == INTF_MODE_CMD)
  1756. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1757. else if (intf_mode == INTF_MODE_VIDEO)
  1758. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1759. _sde_encoder_update_rsc_client(drm_enc, true);
  1760. if (intf_mode == INTF_MODE_CMD) {
  1761. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1762. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1763. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1764. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1765. adj_mode->base->flags, adj_mode->private_flags,
  1766. SDE_EVTLOG_FUNC_CASE1);
  1767. } else if (intf_mode == INTF_MODE_VIDEO) {
  1768. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1769. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1770. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1771. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1772. adj_mode->base->flags, adj_mode->private_flags,
  1773. SDE_EVTLOG_FUNC_CASE2);
  1774. }
  1775. }
  1776. struct drm_connector *sde_encoder_get_connector(
  1777. struct drm_device *dev, struct drm_encoder *drm_enc)
  1778. {
  1779. struct drm_connector_list_iter conn_iter;
  1780. struct drm_connector *conn = NULL, *conn_search;
  1781. drm_connector_list_iter_begin(dev, &conn_iter);
  1782. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1783. if (conn_search->encoder == drm_enc) {
  1784. conn = conn_search;
  1785. break;
  1786. }
  1787. }
  1788. drm_connector_list_iter_end(&conn_iter);
  1789. return conn;
  1790. }
  1791. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1792. {
  1793. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1794. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1795. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1796. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1797. struct sde_rm_hw_request request_hw;
  1798. int i, j;
  1799. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1800. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1801. sde_enc->hw_pp[i] = NULL;
  1802. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1803. break;
  1804. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1805. }
  1806. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1807. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1808. if (phys) {
  1809. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1810. SDE_HW_BLK_QDSS);
  1811. for (j = 0; j < QDSS_MAX; j++) {
  1812. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1813. phys->hw_qdss =
  1814. (struct sde_hw_qdss *)qdss_iter.hw;
  1815. break;
  1816. }
  1817. }
  1818. }
  1819. }
  1820. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1821. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1822. sde_enc->hw_dsc[i] = NULL;
  1823. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1824. break;
  1825. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1826. }
  1827. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1828. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1829. sde_enc->hw_vdc[i] = NULL;
  1830. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1831. break;
  1832. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1833. }
  1834. /* Get PP for DSC configuration */
  1835. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1836. struct sde_hw_pingpong *pp = NULL;
  1837. unsigned long features = 0;
  1838. if (!sde_enc->hw_dsc[i])
  1839. continue;
  1840. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1841. request_hw.type = SDE_HW_BLK_PINGPONG;
  1842. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1843. break;
  1844. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1845. features = pp->ops.get_hw_caps(pp);
  1846. if (test_bit(SDE_PINGPONG_DSC, &features))
  1847. sde_enc->hw_dsc_pp[i] = pp;
  1848. else
  1849. sde_enc->hw_dsc_pp[i] = NULL;
  1850. }
  1851. }
  1852. static bool sde_encoder_detect_panel_mode_switch(
  1853. struct drm_display_mode *adj_mode, enum sde_intf_mode intf_mode)
  1854. {
  1855. /* don't rely on POMS flag as it may not be set for power-on modeset */
  1856. if ((intf_mode == INTF_MODE_CMD &&
  1857. adj_mode->flags & DRM_MODE_FLAG_VID_MODE_PANEL) ||
  1858. (intf_mode == INTF_MODE_VIDEO &&
  1859. adj_mode->flags & DRM_MODE_FLAG_CMD_MODE_PANEL))
  1860. return true;
  1861. return false;
  1862. }
  1863. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1864. struct msm_display_mode *msm_mode, bool pre_modeset)
  1865. {
  1866. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1867. enum sde_intf_mode intf_mode;
  1868. int ret;
  1869. bool is_cmd_mode = false;
  1870. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1871. is_cmd_mode = true;
  1872. if (pre_modeset) {
  1873. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1874. if (msm_is_mode_seamless_dms(msm_mode) ||
  1875. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  1876. is_cmd_mode)) {
  1877. /* restore resource state before releasing them */
  1878. ret = sde_encoder_resource_control(drm_enc,
  1879. SDE_ENC_RC_EVENT_PRE_MODESET);
  1880. if (ret) {
  1881. SDE_ERROR_ENC(sde_enc,
  1882. "sde resource control failed: %d\n",
  1883. ret);
  1884. return ret;
  1885. }
  1886. /*
  1887. * Disable dce before switching the mode and after pre-
  1888. * modeset to guarantee previous kickoff has finished.
  1889. */
  1890. sde_encoder_dce_disable(sde_enc);
  1891. } else if (sde_encoder_detect_panel_mode_switch(msm_mode->base,
  1892. intf_mode)) {
  1893. _sde_encoder_modeset_helper_locked(drm_enc,
  1894. SDE_ENC_RC_EVENT_PRE_MODESET);
  1895. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1896. msm_mode);
  1897. }
  1898. } else {
  1899. if (msm_is_mode_seamless_dms(msm_mode) ||
  1900. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  1901. is_cmd_mode))
  1902. sde_encoder_resource_control(&sde_enc->base,
  1903. SDE_ENC_RC_EVENT_POST_MODESET);
  1904. else if (msm_is_mode_seamless_poms(msm_mode))
  1905. _sde_encoder_modeset_helper_locked(drm_enc,
  1906. SDE_ENC_RC_EVENT_POST_MODESET);
  1907. }
  1908. return 0;
  1909. }
  1910. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1911. struct drm_display_mode *mode,
  1912. struct drm_display_mode *adj_mode)
  1913. {
  1914. struct sde_encoder_virt *sde_enc;
  1915. struct sde_kms *sde_kms;
  1916. struct drm_connector *conn;
  1917. struct sde_connector_state *c_state;
  1918. struct msm_display_mode *msm_mode;
  1919. int i = 0, ret;
  1920. int num_lm, num_intf, num_pp_per_intf;
  1921. if (!drm_enc) {
  1922. SDE_ERROR("invalid encoder\n");
  1923. return;
  1924. }
  1925. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1926. SDE_ERROR("power resource is not enabled\n");
  1927. return;
  1928. }
  1929. sde_kms = sde_encoder_get_kms(drm_enc);
  1930. if (!sde_kms)
  1931. return;
  1932. sde_enc = to_sde_encoder_virt(drm_enc);
  1933. SDE_DEBUG_ENC(sde_enc, "\n");
  1934. SDE_EVT32(DRMID(drm_enc));
  1935. /*
  1936. * cache the crtc in sde_enc on enable for duration of use case
  1937. * for correctly servicing asynchronous irq events and timers
  1938. */
  1939. if (!drm_enc->crtc) {
  1940. SDE_ERROR("invalid crtc\n");
  1941. return;
  1942. }
  1943. sde_enc->crtc = drm_enc->crtc;
  1944. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1945. /* get and store the mode_info */
  1946. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1947. if (!conn) {
  1948. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1949. return;
  1950. } else if (!conn->state) {
  1951. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1952. return;
  1953. }
  1954. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1955. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1956. c_state = to_sde_connector_state(conn->state);
  1957. if (!c_state) {
  1958. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  1959. return;
  1960. }
  1961. /* release resources before seamless mode change */
  1962. msm_mode = &c_state->msm_mode;
  1963. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  1964. if (ret)
  1965. return;
  1966. /* reserve dynamic resources now, indicating non test-only */
  1967. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1968. conn->state, false);
  1969. if (ret) {
  1970. SDE_ERROR_ENC(sde_enc,
  1971. "failed to reserve hw resources, %d\n", ret);
  1972. return;
  1973. }
  1974. /* assign the reserved HW blocks to this encoder */
  1975. _sde_encoder_virt_populate_hw_res(drm_enc);
  1976. /* determine left HW PP block to map to INTF */
  1977. num_lm = sde_enc->mode_info.topology.num_lm;
  1978. num_intf = sde_enc->mode_info.topology.num_intf;
  1979. num_pp_per_intf = num_lm / num_intf;
  1980. if (!num_pp_per_intf)
  1981. num_pp_per_intf = 1;
  1982. /* perform mode_set on phys_encs */
  1983. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1984. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1985. if (phys) {
  1986. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1987. sde_enc->topology.num_intf) {
  1988. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1989. i * num_pp_per_intf);
  1990. return;
  1991. }
  1992. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1993. phys->connector = conn->state->connector;
  1994. if (phys->ops.mode_set)
  1995. phys->ops.mode_set(phys, mode, adj_mode);
  1996. }
  1997. }
  1998. /* update resources after seamless mode change */
  1999. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2000. }
  2001. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2002. {
  2003. struct sde_encoder_virt *sde_enc;
  2004. struct sde_encoder_phys *phys;
  2005. int i;
  2006. if (!drm_enc) {
  2007. SDE_ERROR("invalid parameters\n");
  2008. return;
  2009. }
  2010. sde_enc = to_sde_encoder_virt(drm_enc);
  2011. if (!sde_enc) {
  2012. SDE_ERROR("invalid sde encoder\n");
  2013. return;
  2014. }
  2015. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2016. phys = sde_enc->phys_encs[i];
  2017. if (phys && phys->ops.control_te)
  2018. phys->ops.control_te(phys, enable);
  2019. }
  2020. }
  2021. static int _sde_encoder_input_connect(struct input_handler *handler,
  2022. struct input_dev *dev, const struct input_device_id *id)
  2023. {
  2024. struct input_handle *handle;
  2025. int rc = 0;
  2026. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2027. if (!handle)
  2028. return -ENOMEM;
  2029. handle->dev = dev;
  2030. handle->handler = handler;
  2031. handle->name = handler->name;
  2032. rc = input_register_handle(handle);
  2033. if (rc) {
  2034. pr_err("failed to register input handle\n");
  2035. goto error;
  2036. }
  2037. rc = input_open_device(handle);
  2038. if (rc) {
  2039. pr_err("failed to open input device\n");
  2040. goto error_unregister;
  2041. }
  2042. return 0;
  2043. error_unregister:
  2044. input_unregister_handle(handle);
  2045. error:
  2046. kfree(handle);
  2047. return rc;
  2048. }
  2049. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2050. {
  2051. input_close_device(handle);
  2052. input_unregister_handle(handle);
  2053. kfree(handle);
  2054. }
  2055. /**
  2056. * Structure for specifying event parameters on which to receive callbacks.
  2057. * This structure will trigger a callback in case of a touch event (specified by
  2058. * EV_ABS) where there is a change in X and Y coordinates,
  2059. */
  2060. static const struct input_device_id sde_input_ids[] = {
  2061. {
  2062. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2063. .evbit = { BIT_MASK(EV_ABS) },
  2064. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2065. BIT_MASK(ABS_MT_POSITION_X) |
  2066. BIT_MASK(ABS_MT_POSITION_Y) },
  2067. },
  2068. { },
  2069. };
  2070. static void _sde_encoder_input_handler_register(
  2071. struct drm_encoder *drm_enc)
  2072. {
  2073. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2074. int rc;
  2075. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2076. !sde_enc->input_event_enabled)
  2077. return;
  2078. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2079. sde_enc->input_handler->private = sde_enc;
  2080. /* register input handler if not already registered */
  2081. rc = input_register_handler(sde_enc->input_handler);
  2082. if (rc) {
  2083. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2084. rc);
  2085. kfree(sde_enc->input_handler);
  2086. }
  2087. }
  2088. }
  2089. static void _sde_encoder_input_handler_unregister(
  2090. struct drm_encoder *drm_enc)
  2091. {
  2092. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2093. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2094. !sde_enc->input_event_enabled)
  2095. return;
  2096. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2097. input_unregister_handler(sde_enc->input_handler);
  2098. sde_enc->input_handler->private = NULL;
  2099. }
  2100. }
  2101. static int _sde_encoder_input_handler(
  2102. struct sde_encoder_virt *sde_enc)
  2103. {
  2104. struct input_handler *input_handler = NULL;
  2105. int rc = 0;
  2106. if (sde_enc->input_handler) {
  2107. SDE_ERROR_ENC(sde_enc,
  2108. "input_handle is active. unexpected\n");
  2109. return -EINVAL;
  2110. }
  2111. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2112. if (!input_handler)
  2113. return -ENOMEM;
  2114. input_handler->event = sde_encoder_input_event_handler;
  2115. input_handler->connect = _sde_encoder_input_connect;
  2116. input_handler->disconnect = _sde_encoder_input_disconnect;
  2117. input_handler->name = "sde";
  2118. input_handler->id_table = sde_input_ids;
  2119. sde_enc->input_handler = input_handler;
  2120. return rc;
  2121. }
  2122. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2123. {
  2124. struct sde_encoder_virt *sde_enc = NULL;
  2125. struct sde_kms *sde_kms;
  2126. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2127. SDE_ERROR("invalid parameters\n");
  2128. return;
  2129. }
  2130. sde_kms = sde_encoder_get_kms(drm_enc);
  2131. if (!sde_kms)
  2132. return;
  2133. sde_enc = to_sde_encoder_virt(drm_enc);
  2134. if (!sde_enc || !sde_enc->cur_master) {
  2135. SDE_DEBUG("invalid sde encoder/master\n");
  2136. return;
  2137. }
  2138. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2139. sde_enc->cur_master->hw_mdptop &&
  2140. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2141. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2142. sde_enc->cur_master->hw_mdptop);
  2143. if (sde_enc->cur_master->hw_mdptop &&
  2144. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2145. !sde_in_trusted_vm(sde_kms))
  2146. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2147. sde_enc->cur_master->hw_mdptop,
  2148. sde_kms->catalog);
  2149. if (sde_enc->cur_master->hw_ctl &&
  2150. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2151. !sde_enc->cur_master->cont_splash_enabled)
  2152. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2153. sde_enc->cur_master->hw_ctl,
  2154. &sde_enc->cur_master->intf_cfg_v1);
  2155. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2156. sde_encoder_control_te(drm_enc, true);
  2157. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2158. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2159. }
  2160. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2161. {
  2162. struct sde_kms *sde_kms;
  2163. void *dither_cfg = NULL;
  2164. int ret = 0, i = 0;
  2165. size_t len = 0;
  2166. enum sde_rm_topology_name topology;
  2167. struct drm_encoder *drm_enc;
  2168. struct msm_display_dsc_info *dsc = NULL;
  2169. struct sde_encoder_virt *sde_enc;
  2170. struct sde_hw_pingpong *hw_pp;
  2171. u32 bpp, bpc;
  2172. int num_lm;
  2173. if (!phys || !phys->connector || !phys->hw_pp ||
  2174. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2175. return;
  2176. sde_kms = sde_encoder_get_kms(phys->parent);
  2177. if (!sde_kms)
  2178. return;
  2179. topology = sde_connector_get_topology_name(phys->connector);
  2180. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2181. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2182. (phys->split_role == ENC_ROLE_SLAVE)))
  2183. return;
  2184. drm_enc = phys->parent;
  2185. sde_enc = to_sde_encoder_virt(drm_enc);
  2186. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2187. bpc = dsc->config.bits_per_component;
  2188. bpp = dsc->config.bits_per_pixel;
  2189. /* disable dither for 10 bpp or 10bpc dsc config */
  2190. if (bpp == 10 || bpc == 10) {
  2191. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2192. return;
  2193. }
  2194. ret = sde_connector_get_dither_cfg(phys->connector,
  2195. phys->connector->state, &dither_cfg,
  2196. &len, sde_enc->idle_pc_restore);
  2197. /* skip reg writes when return values are invalid or no data */
  2198. if (ret && ret == -ENODATA)
  2199. return;
  2200. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2201. for (i = 0; i < num_lm; i++) {
  2202. hw_pp = sde_enc->hw_pp[i];
  2203. phys->hw_pp->ops.setup_dither(hw_pp,
  2204. dither_cfg, len);
  2205. }
  2206. }
  2207. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2208. {
  2209. struct sde_encoder_virt *sde_enc = NULL;
  2210. int i;
  2211. if (!drm_enc) {
  2212. SDE_ERROR("invalid encoder\n");
  2213. return;
  2214. }
  2215. sde_enc = to_sde_encoder_virt(drm_enc);
  2216. if (!sde_enc->cur_master) {
  2217. SDE_DEBUG("virt encoder has no master\n");
  2218. return;
  2219. }
  2220. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2221. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2222. sde_enc->idle_pc_restore = true;
  2223. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2224. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2225. if (!phys)
  2226. continue;
  2227. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2228. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2229. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2230. phys->ops.restore(phys);
  2231. _sde_encoder_setup_dither(phys);
  2232. }
  2233. if (sde_enc->cur_master->ops.restore)
  2234. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2235. _sde_encoder_virt_enable_helper(drm_enc);
  2236. }
  2237. static void sde_encoder_off_work(struct kthread_work *work)
  2238. {
  2239. struct sde_encoder_virt *sde_enc = container_of(work,
  2240. struct sde_encoder_virt, delayed_off_work.work);
  2241. struct drm_encoder *drm_enc;
  2242. if (!sde_enc) {
  2243. SDE_ERROR("invalid sde encoder\n");
  2244. return;
  2245. }
  2246. drm_enc = &sde_enc->base;
  2247. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2248. sde_encoder_idle_request(drm_enc);
  2249. SDE_ATRACE_END("sde_encoder_off_work");
  2250. }
  2251. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2252. {
  2253. struct sde_encoder_virt *sde_enc = NULL;
  2254. int i, ret = 0;
  2255. struct sde_connector_state *c_state;
  2256. struct msm_compression_info *comp_info = NULL;
  2257. struct drm_display_mode *cur_mode = NULL;
  2258. struct msm_display_mode *msm_mode;
  2259. struct msm_display_info *disp_info;
  2260. if (!drm_enc || !drm_enc->crtc) {
  2261. SDE_ERROR("invalid encoder\n");
  2262. return;
  2263. }
  2264. sde_enc = to_sde_encoder_virt(drm_enc);
  2265. disp_info = &sde_enc->disp_info;
  2266. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2267. SDE_ERROR("power resource is not enabled\n");
  2268. return;
  2269. }
  2270. if (!sde_enc->crtc)
  2271. sde_enc->crtc = drm_enc->crtc;
  2272. comp_info = &sde_enc->mode_info.comp_info;
  2273. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2274. SDE_DEBUG_ENC(sde_enc, "\n");
  2275. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2276. sde_enc->cur_master = NULL;
  2277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2278. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2279. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2280. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2281. sde_enc->cur_master = phys;
  2282. break;
  2283. }
  2284. }
  2285. if (!sde_enc->cur_master) {
  2286. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2287. return;
  2288. }
  2289. _sde_encoder_input_handler_register(drm_enc);
  2290. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2291. if (!c_state) {
  2292. SDE_ERROR("invalid connector state\n");
  2293. return;
  2294. }
  2295. msm_mode = &c_state->msm_mode;
  2296. if ((drm_enc->crtc->state->connectors_changed &&
  2297. sde_encoder_in_clone_mode(drm_enc)) ||
  2298. !(msm_is_mode_seamless_vrr(msm_mode)
  2299. || msm_is_mode_seamless_dms(msm_mode)
  2300. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2301. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2302. sde_encoder_off_work);
  2303. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2304. if (ret) {
  2305. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2306. ret);
  2307. return;
  2308. }
  2309. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2310. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2311. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2312. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2313. if (!phys)
  2314. continue;
  2315. phys->comp_type = comp_info->comp_type;
  2316. phys->comp_ratio = comp_info->comp_ratio;
  2317. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2318. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2319. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2320. phys->dsc_extra_pclk_cycle_cnt =
  2321. comp_info->dsc_info.pclk_per_line;
  2322. phys->dsc_extra_disp_width =
  2323. comp_info->dsc_info.extra_width;
  2324. phys->dce_bytes_per_line =
  2325. comp_info->dsc_info.bytes_per_pkt *
  2326. comp_info->dsc_info.pkt_per_line;
  2327. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2328. phys->dce_bytes_per_line =
  2329. comp_info->vdc_info.bytes_per_pkt *
  2330. comp_info->vdc_info.pkt_per_line;
  2331. }
  2332. if (phys != sde_enc->cur_master) {
  2333. /**
  2334. * on DMS request, the encoder will be enabled
  2335. * already. Invoke restore to reconfigure the
  2336. * new mode.
  2337. */
  2338. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2339. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2340. phys->ops.restore)
  2341. phys->ops.restore(phys);
  2342. else if (phys->ops.enable)
  2343. phys->ops.enable(phys);
  2344. }
  2345. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2346. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2347. phys->ops.setup_misr(phys, true,
  2348. sde_enc->misr_frame_count);
  2349. }
  2350. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2351. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2352. sde_enc->cur_master->ops.restore)
  2353. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2354. else if (sde_enc->cur_master->ops.enable)
  2355. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2356. _sde_encoder_virt_enable_helper(drm_enc);
  2357. }
  2358. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2359. {
  2360. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2361. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2362. int i = 0;
  2363. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2364. if (sde_enc->phys_encs[i]) {
  2365. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2366. sde_enc->phys_encs[i]->connector = NULL;
  2367. }
  2368. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2369. }
  2370. sde_enc->cur_master = NULL;
  2371. /*
  2372. * clear the cached crtc in sde_enc on use case finish, after all the
  2373. * outstanding events and timers have been completed
  2374. */
  2375. sde_enc->crtc = NULL;
  2376. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2377. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2378. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2379. }
  2380. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2381. {
  2382. struct sde_encoder_virt *sde_enc = NULL;
  2383. struct sde_kms *sde_kms;
  2384. enum sde_intf_mode intf_mode;
  2385. int i = 0;
  2386. if (!drm_enc) {
  2387. SDE_ERROR("invalid encoder\n");
  2388. return;
  2389. } else if (!drm_enc->dev) {
  2390. SDE_ERROR("invalid dev\n");
  2391. return;
  2392. } else if (!drm_enc->dev->dev_private) {
  2393. SDE_ERROR("invalid dev_private\n");
  2394. return;
  2395. }
  2396. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2397. SDE_ERROR("power resource is not enabled\n");
  2398. return;
  2399. }
  2400. sde_enc = to_sde_encoder_virt(drm_enc);
  2401. SDE_DEBUG_ENC(sde_enc, "\n");
  2402. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2403. if (!sde_kms)
  2404. return;
  2405. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2406. SDE_EVT32(DRMID(drm_enc));
  2407. /* wait for idle */
  2408. if (!sde_encoder_in_clone_mode(drm_enc))
  2409. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2410. _sde_encoder_input_handler_unregister(drm_enc);
  2411. /*
  2412. * For primary command mode and video mode encoders, execute the
  2413. * resource control pre-stop operations before the physical encoders
  2414. * are disabled, to allow the rsc to transition its states properly.
  2415. *
  2416. * For other encoder types, rsc should not be enabled until after
  2417. * they have been fully disabled, so delay the pre-stop operations
  2418. * until after the physical disable calls have returned.
  2419. */
  2420. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2421. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2422. sde_encoder_resource_control(drm_enc,
  2423. SDE_ENC_RC_EVENT_PRE_STOP);
  2424. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2425. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2426. if (phys && phys->ops.disable)
  2427. phys->ops.disable(phys);
  2428. }
  2429. } else {
  2430. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2431. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2432. if (phys && phys->ops.disable)
  2433. phys->ops.disable(phys);
  2434. }
  2435. sde_encoder_resource_control(drm_enc,
  2436. SDE_ENC_RC_EVENT_PRE_STOP);
  2437. }
  2438. /*
  2439. * disable dce after the transfer is complete (for command mode)
  2440. * and after physical encoder is disabled, to make sure timing
  2441. * engine is already disabled (for video mode).
  2442. */
  2443. if (!sde_in_trusted_vm(sde_kms))
  2444. sde_encoder_dce_disable(sde_enc);
  2445. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2446. if (!sde_encoder_in_clone_mode(drm_enc))
  2447. sde_encoder_virt_reset(drm_enc);
  2448. }
  2449. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2450. struct sde_encoder_phys_wb *wb_enc)
  2451. {
  2452. struct sde_encoder_virt *sde_enc;
  2453. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2454. struct sde_ctl_flush_cfg cfg;
  2455. ctl->ops.reset(ctl);
  2456. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2457. if (wb_enc) {
  2458. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2459. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2460. false, phys_enc->hw_pp->idx);
  2461. if (ctl->ops.update_bitmask)
  2462. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2463. wb_enc->hw_wb->idx, true);
  2464. }
  2465. } else {
  2466. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2467. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2468. phys_enc->hw_intf, false,
  2469. phys_enc->hw_pp->idx);
  2470. if (ctl->ops.update_bitmask)
  2471. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2472. phys_enc->hw_intf->idx, true);
  2473. }
  2474. }
  2475. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2476. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2477. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2478. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2479. phys_enc->hw_pp->merge_3d->idx, true);
  2480. }
  2481. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2482. phys_enc->hw_pp) {
  2483. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2484. false, phys_enc->hw_pp->idx);
  2485. if (ctl->ops.update_bitmask)
  2486. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2487. phys_enc->hw_cdm->idx, true);
  2488. }
  2489. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2490. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2491. ctl->ops.reset_post_disable)
  2492. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2493. phys_enc->hw_pp->merge_3d ?
  2494. phys_enc->hw_pp->merge_3d->idx : 0);
  2495. ctl->ops.get_pending_flush(ctl, &cfg);
  2496. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2497. ctl->ops.trigger_flush(ctl);
  2498. ctl->ops.trigger_start(ctl);
  2499. ctl->ops.clear_pending_flush(ctl);
  2500. }
  2501. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2502. enum sde_intf_type type, u32 controller_id)
  2503. {
  2504. int i = 0;
  2505. for (i = 0; i < catalog->intf_count; i++) {
  2506. if (catalog->intf[i].type == type
  2507. && catalog->intf[i].controller_id == controller_id) {
  2508. return catalog->intf[i].id;
  2509. }
  2510. }
  2511. return INTF_MAX;
  2512. }
  2513. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2514. enum sde_intf_type type, u32 controller_id)
  2515. {
  2516. if (controller_id < catalog->wb_count)
  2517. return catalog->wb[controller_id].id;
  2518. return WB_MAX;
  2519. }
  2520. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2521. struct drm_crtc *crtc)
  2522. {
  2523. struct sde_hw_uidle *uidle;
  2524. struct sde_uidle_cntr cntr;
  2525. struct sde_uidle_status status;
  2526. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2527. pr_err("invalid params %d %d\n",
  2528. !sde_kms, !crtc);
  2529. return;
  2530. }
  2531. /* check if perf counters are enabled and setup */
  2532. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2533. return;
  2534. uidle = sde_kms->hw_uidle;
  2535. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2536. && uidle->ops.uidle_get_status) {
  2537. uidle->ops.uidle_get_status(uidle, &status);
  2538. trace_sde_perf_uidle_status(
  2539. crtc->base.id,
  2540. status.uidle_danger_status_0,
  2541. status.uidle_danger_status_1,
  2542. status.uidle_safe_status_0,
  2543. status.uidle_safe_status_1,
  2544. status.uidle_idle_status_0,
  2545. status.uidle_idle_status_1,
  2546. status.uidle_fal_status_0,
  2547. status.uidle_fal_status_1,
  2548. status.uidle_status,
  2549. status.uidle_en_fal10);
  2550. }
  2551. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2552. && uidle->ops.uidle_get_cntr) {
  2553. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2554. trace_sde_perf_uidle_cntr(
  2555. crtc->base.id,
  2556. cntr.fal1_gate_cntr,
  2557. cntr.fal10_gate_cntr,
  2558. cntr.fal_wait_gate_cntr,
  2559. cntr.fal1_num_transitions_cntr,
  2560. cntr.fal10_num_transitions_cntr,
  2561. cntr.min_gate_cntr,
  2562. cntr.max_gate_cntr);
  2563. }
  2564. }
  2565. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2566. struct sde_encoder_phys *phy_enc)
  2567. {
  2568. struct sde_encoder_virt *sde_enc = NULL;
  2569. unsigned long lock_flags;
  2570. if (!drm_enc || !phy_enc)
  2571. return;
  2572. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2573. sde_enc = to_sde_encoder_virt(drm_enc);
  2574. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2575. if (sde_enc->crtc_vblank_cb)
  2576. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2577. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2578. if (phy_enc->sde_kms &&
  2579. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2580. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2581. atomic_inc(&phy_enc->vsync_cnt);
  2582. SDE_ATRACE_END("encoder_vblank_callback");
  2583. }
  2584. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2585. struct sde_encoder_phys *phy_enc)
  2586. {
  2587. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2588. if (!phy_enc)
  2589. return;
  2590. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2591. atomic_inc(&phy_enc->underrun_cnt);
  2592. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2593. if (sde_enc->cur_master &&
  2594. sde_enc->cur_master->ops.get_underrun_line_count)
  2595. sde_enc->cur_master->ops.get_underrun_line_count(
  2596. sde_enc->cur_master);
  2597. trace_sde_encoder_underrun(DRMID(drm_enc),
  2598. atomic_read(&phy_enc->underrun_cnt));
  2599. SDE_DBG_CTRL("stop_ftrace");
  2600. SDE_DBG_CTRL("panic_underrun");
  2601. SDE_ATRACE_END("encoder_underrun_callback");
  2602. }
  2603. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2604. void (*vbl_cb)(void *), void *vbl_data)
  2605. {
  2606. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2607. unsigned long lock_flags;
  2608. bool enable;
  2609. int i;
  2610. enable = vbl_cb ? true : false;
  2611. if (!drm_enc) {
  2612. SDE_ERROR("invalid encoder\n");
  2613. return;
  2614. }
  2615. SDE_DEBUG_ENC(sde_enc, "\n");
  2616. SDE_EVT32(DRMID(drm_enc), enable);
  2617. if (sde_encoder_in_clone_mode(drm_enc)) {
  2618. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2619. return;
  2620. }
  2621. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2622. sde_enc->crtc_vblank_cb = vbl_cb;
  2623. sde_enc->crtc_vblank_cb_data = vbl_data;
  2624. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2625. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2626. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2627. if (phys && phys->ops.control_vblank_irq)
  2628. phys->ops.control_vblank_irq(phys, enable);
  2629. }
  2630. sde_enc->vblank_enabled = enable;
  2631. }
  2632. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2633. void (*frame_event_cb)(void *, u32 event),
  2634. struct drm_crtc *crtc)
  2635. {
  2636. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2637. unsigned long lock_flags;
  2638. bool enable;
  2639. enable = frame_event_cb ? true : false;
  2640. if (!drm_enc) {
  2641. SDE_ERROR("invalid encoder\n");
  2642. return;
  2643. }
  2644. SDE_DEBUG_ENC(sde_enc, "\n");
  2645. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2646. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2647. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2648. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2649. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2650. }
  2651. static void sde_encoder_frame_done_callback(
  2652. struct drm_encoder *drm_enc,
  2653. struct sde_encoder_phys *ready_phys, u32 event)
  2654. {
  2655. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2656. unsigned int i;
  2657. bool trigger = true;
  2658. bool is_cmd_mode = false;
  2659. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2660. if (!drm_enc || !sde_enc->cur_master) {
  2661. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2662. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2663. return;
  2664. }
  2665. sde_enc->crtc_frame_event_cb_data.connector =
  2666. sde_enc->cur_master->connector;
  2667. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2668. is_cmd_mode = true;
  2669. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2670. | SDE_ENCODER_FRAME_EVENT_ERROR
  2671. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2672. if (ready_phys->connector)
  2673. topology = sde_connector_get_topology_name(
  2674. ready_phys->connector);
  2675. /* One of the physical encoders has become idle */
  2676. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2677. if (sde_enc->phys_encs[i] == ready_phys) {
  2678. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2679. atomic_read(&sde_enc->frame_done_cnt[i]));
  2680. if (!atomic_add_unless(
  2681. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2682. SDE_EVT32(DRMID(drm_enc), event,
  2683. ready_phys->intf_idx,
  2684. SDE_EVTLOG_ERROR);
  2685. SDE_ERROR_ENC(sde_enc,
  2686. "intf idx:%d, event:%d\n",
  2687. ready_phys->intf_idx, event);
  2688. return;
  2689. }
  2690. }
  2691. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2692. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2693. trigger = false;
  2694. }
  2695. if (trigger) {
  2696. if (sde_enc->crtc_frame_event_cb)
  2697. sde_enc->crtc_frame_event_cb(
  2698. &sde_enc->crtc_frame_event_cb_data,
  2699. event);
  2700. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2701. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2702. -1, 0);
  2703. }
  2704. } else if (sde_enc->crtc_frame_event_cb) {
  2705. sde_enc->crtc_frame_event_cb(
  2706. &sde_enc->crtc_frame_event_cb_data, event);
  2707. }
  2708. }
  2709. static void sde_encoder_get_qsync_fps_callback(
  2710. struct drm_encoder *drm_enc,
  2711. u32 *qsync_fps, u32 vrr_fps)
  2712. {
  2713. struct msm_display_info *disp_info;
  2714. struct sde_encoder_virt *sde_enc;
  2715. int rc = 0;
  2716. struct sde_connector *sde_conn;
  2717. if (!qsync_fps)
  2718. return;
  2719. *qsync_fps = 0;
  2720. if (!drm_enc) {
  2721. SDE_ERROR("invalid drm encoder\n");
  2722. return;
  2723. }
  2724. sde_enc = to_sde_encoder_virt(drm_enc);
  2725. disp_info = &sde_enc->disp_info;
  2726. *qsync_fps = disp_info->qsync_min_fps;
  2727. /**
  2728. * If "dsi-supported-qsync-min-fps-list" is defined, get
  2729. * the qsync min fps corresponding to the fps in dfps list
  2730. */
  2731. if (disp_info->has_qsync_min_fps_list) {
  2732. if (!sde_enc->cur_master ||
  2733. !(sde_enc->disp_info.capabilities &
  2734. MSM_DISPLAY_CAP_VID_MODE)) {
  2735. SDE_ERROR("invalid qsync settings %b\n",
  2736. !sde_enc->cur_master);
  2737. return;
  2738. }
  2739. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2740. if (sde_conn->ops.get_qsync_min_fps)
  2741. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display,
  2742. vrr_fps);
  2743. if (rc <= 0) {
  2744. SDE_ERROR("invalid qsync min fps %d\n", rc);
  2745. return;
  2746. }
  2747. *qsync_fps = rc;
  2748. }
  2749. }
  2750. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2751. {
  2752. struct sde_encoder_virt *sde_enc;
  2753. if (!drm_enc) {
  2754. SDE_ERROR("invalid drm encoder\n");
  2755. return -EINVAL;
  2756. }
  2757. sde_enc = to_sde_encoder_virt(drm_enc);
  2758. sde_encoder_resource_control(&sde_enc->base,
  2759. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2760. return 0;
  2761. }
  2762. /**
  2763. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2764. * drm_enc: Pointer to drm encoder structure
  2765. * phys: Pointer to physical encoder structure
  2766. * extra_flush: Additional bit mask to include in flush trigger
  2767. * config_changed: if true new config is applied, avoid increment of retire
  2768. * count if false
  2769. */
  2770. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2771. struct sde_encoder_phys *phys,
  2772. struct sde_ctl_flush_cfg *extra_flush,
  2773. bool config_changed)
  2774. {
  2775. struct sde_hw_ctl *ctl;
  2776. unsigned long lock_flags;
  2777. struct sde_encoder_virt *sde_enc;
  2778. int pend_ret_fence_cnt;
  2779. struct sde_connector *c_conn;
  2780. if (!drm_enc || !phys) {
  2781. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2782. !drm_enc, !phys);
  2783. return;
  2784. }
  2785. sde_enc = to_sde_encoder_virt(drm_enc);
  2786. c_conn = to_sde_connector(phys->connector);
  2787. if (!phys->hw_pp) {
  2788. SDE_ERROR("invalid pingpong hw\n");
  2789. return;
  2790. }
  2791. ctl = phys->hw_ctl;
  2792. if (!ctl || !phys->ops.trigger_flush) {
  2793. SDE_ERROR("missing ctl/trigger cb\n");
  2794. return;
  2795. }
  2796. if (phys->split_role == ENC_ROLE_SKIP) {
  2797. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2798. "skip flush pp%d ctl%d\n",
  2799. phys->hw_pp->idx - PINGPONG_0,
  2800. ctl->idx - CTL_0);
  2801. return;
  2802. }
  2803. /* update pending counts and trigger kickoff ctl flush atomically */
  2804. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2805. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2806. atomic_inc(&phys->pending_retire_fence_cnt);
  2807. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2808. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2809. ctl->ops.update_bitmask) {
  2810. /* perform peripheral flush on every frame update for dp dsc */
  2811. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2812. phys->comp_ratio && c_conn->ops.update_pps) {
  2813. c_conn->ops.update_pps(phys->connector, NULL,
  2814. c_conn->display);
  2815. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2816. phys->hw_intf->idx, 1);
  2817. }
  2818. if (sde_enc->dynamic_hdr_updated)
  2819. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2820. phys->hw_intf->idx, 1);
  2821. }
  2822. if ((extra_flush && extra_flush->pending_flush_mask)
  2823. && ctl->ops.update_pending_flush)
  2824. ctl->ops.update_pending_flush(ctl, extra_flush);
  2825. phys->ops.trigger_flush(phys);
  2826. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2827. if (ctl->ops.get_pending_flush) {
  2828. struct sde_ctl_flush_cfg pending_flush = {0,};
  2829. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2830. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2831. ctl->idx - CTL_0,
  2832. pending_flush.pending_flush_mask,
  2833. pend_ret_fence_cnt);
  2834. } else {
  2835. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2836. ctl->idx - CTL_0,
  2837. pend_ret_fence_cnt);
  2838. }
  2839. }
  2840. /**
  2841. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2842. * phys: Pointer to physical encoder structure
  2843. */
  2844. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2845. {
  2846. struct sde_hw_ctl *ctl;
  2847. struct sde_encoder_virt *sde_enc;
  2848. if (!phys) {
  2849. SDE_ERROR("invalid argument(s)\n");
  2850. return;
  2851. }
  2852. if (!phys->hw_pp) {
  2853. SDE_ERROR("invalid pingpong hw\n");
  2854. return;
  2855. }
  2856. if (!phys->parent) {
  2857. SDE_ERROR("invalid parent\n");
  2858. return;
  2859. }
  2860. /* avoid ctrl start for encoder in clone mode */
  2861. if (phys->in_clone_mode)
  2862. return;
  2863. ctl = phys->hw_ctl;
  2864. sde_enc = to_sde_encoder_virt(phys->parent);
  2865. if (phys->split_role == ENC_ROLE_SKIP) {
  2866. SDE_DEBUG_ENC(sde_enc,
  2867. "skip start pp%d ctl%d\n",
  2868. phys->hw_pp->idx - PINGPONG_0,
  2869. ctl->idx - CTL_0);
  2870. return;
  2871. }
  2872. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2873. phys->ops.trigger_start(phys);
  2874. }
  2875. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2876. {
  2877. struct sde_hw_ctl *ctl;
  2878. if (!phys_enc) {
  2879. SDE_ERROR("invalid encoder\n");
  2880. return;
  2881. }
  2882. ctl = phys_enc->hw_ctl;
  2883. if (ctl && ctl->ops.trigger_flush)
  2884. ctl->ops.trigger_flush(ctl);
  2885. }
  2886. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2887. {
  2888. struct sde_hw_ctl *ctl;
  2889. if (!phys_enc) {
  2890. SDE_ERROR("invalid encoder\n");
  2891. return;
  2892. }
  2893. ctl = phys_enc->hw_ctl;
  2894. if (ctl && ctl->ops.trigger_start) {
  2895. ctl->ops.trigger_start(ctl);
  2896. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2897. }
  2898. }
  2899. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2900. {
  2901. struct sde_encoder_virt *sde_enc;
  2902. struct sde_connector *sde_con;
  2903. void *sde_con_disp;
  2904. struct sde_hw_ctl *ctl;
  2905. int rc;
  2906. if (!phys_enc) {
  2907. SDE_ERROR("invalid encoder\n");
  2908. return;
  2909. }
  2910. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2911. ctl = phys_enc->hw_ctl;
  2912. if (!ctl || !ctl->ops.reset)
  2913. return;
  2914. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2915. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2916. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2917. phys_enc->connector) {
  2918. sde_con = to_sde_connector(phys_enc->connector);
  2919. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2920. if (sde_con->ops.soft_reset) {
  2921. rc = sde_con->ops.soft_reset(sde_con_disp);
  2922. if (rc) {
  2923. SDE_ERROR_ENC(sde_enc,
  2924. "connector soft reset failure\n");
  2925. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2926. "panic");
  2927. }
  2928. }
  2929. }
  2930. phys_enc->enable_state = SDE_ENC_ENABLED;
  2931. }
  2932. /**
  2933. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2934. * Iterate through the physical encoders and perform consolidated flush
  2935. * and/or control start triggering as needed. This is done in the virtual
  2936. * encoder rather than the individual physical ones in order to handle
  2937. * use cases that require visibility into multiple physical encoders at
  2938. * a time.
  2939. * sde_enc: Pointer to virtual encoder structure
  2940. * config_changed: if true new config is applied. Avoid regdma_flush and
  2941. * incrementing the retire count if false.
  2942. */
  2943. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  2944. bool config_changed)
  2945. {
  2946. struct sde_hw_ctl *ctl;
  2947. uint32_t i;
  2948. struct sde_ctl_flush_cfg pending_flush = {0,};
  2949. u32 pending_kickoff_cnt;
  2950. struct msm_drm_private *priv = NULL;
  2951. struct sde_kms *sde_kms = NULL;
  2952. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2953. bool is_regdma_blocking = false, is_vid_mode = false;
  2954. struct sde_crtc *sde_crtc;
  2955. if (!sde_enc) {
  2956. SDE_ERROR("invalid encoder\n");
  2957. return;
  2958. }
  2959. sde_crtc = to_sde_crtc(sde_enc->crtc);
  2960. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2961. is_vid_mode = true;
  2962. is_regdma_blocking = (is_vid_mode ||
  2963. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2964. /* don't perform flush/start operations for slave encoders */
  2965. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2966. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2967. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2968. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2969. continue;
  2970. ctl = phys->hw_ctl;
  2971. if (!ctl)
  2972. continue;
  2973. if (phys->connector)
  2974. topology = sde_connector_get_topology_name(
  2975. phys->connector);
  2976. if (!phys->ops.needs_single_flush ||
  2977. !phys->ops.needs_single_flush(phys)) {
  2978. if (config_changed && ctl->ops.reg_dma_flush)
  2979. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2980. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  2981. config_changed);
  2982. } else if (ctl->ops.get_pending_flush) {
  2983. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2984. }
  2985. }
  2986. /* for split flush, combine pending flush masks and send to master */
  2987. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2988. ctl = sde_enc->cur_master->hw_ctl;
  2989. if (config_changed && ctl->ops.reg_dma_flush)
  2990. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2991. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2992. &pending_flush,
  2993. config_changed);
  2994. }
  2995. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2996. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2997. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2998. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2999. continue;
  3000. if (!phys->ops.needs_single_flush ||
  3001. !phys->ops.needs_single_flush(phys)) {
  3002. pending_kickoff_cnt =
  3003. sde_encoder_phys_inc_pending(phys);
  3004. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3005. } else {
  3006. pending_kickoff_cnt =
  3007. sde_encoder_phys_inc_pending(phys);
  3008. SDE_EVT32(pending_kickoff_cnt,
  3009. pending_flush.pending_flush_mask,
  3010. SDE_EVTLOG_FUNC_CASE2);
  3011. }
  3012. }
  3013. if (sde_enc->misr_enable)
  3014. sde_encoder_misr_configure(&sde_enc->base, true,
  3015. sde_enc->misr_frame_count);
  3016. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3017. if (crtc_misr_info.misr_enable && sde_crtc &&
  3018. sde_crtc->misr_reconfigure) {
  3019. sde_crtc_misr_setup(sde_enc->crtc, true,
  3020. crtc_misr_info.misr_frame_count);
  3021. sde_crtc->misr_reconfigure = false;
  3022. }
  3023. _sde_encoder_trigger_start(sde_enc->cur_master);
  3024. if (sde_enc->elevated_ahb_vote) {
  3025. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3026. priv = sde_enc->base.dev->dev_private;
  3027. if (sde_kms != NULL) {
  3028. sde_power_scale_reg_bus(&priv->phandle,
  3029. VOTE_INDEX_LOW,
  3030. false);
  3031. }
  3032. sde_enc->elevated_ahb_vote = false;
  3033. }
  3034. }
  3035. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3036. struct drm_encoder *drm_enc,
  3037. unsigned long *affected_displays,
  3038. int num_active_phys)
  3039. {
  3040. struct sde_encoder_virt *sde_enc;
  3041. struct sde_encoder_phys *master;
  3042. enum sde_rm_topology_name topology;
  3043. bool is_right_only;
  3044. if (!drm_enc || !affected_displays)
  3045. return;
  3046. sde_enc = to_sde_encoder_virt(drm_enc);
  3047. master = sde_enc->cur_master;
  3048. if (!master || !master->connector)
  3049. return;
  3050. topology = sde_connector_get_topology_name(master->connector);
  3051. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3052. return;
  3053. /*
  3054. * For pingpong split, the slave pingpong won't generate IRQs. For
  3055. * right-only updates, we can't swap pingpongs, or simply swap the
  3056. * master/slave assignment, we actually have to swap the interfaces
  3057. * so that the master physical encoder will use a pingpong/interface
  3058. * that generates irqs on which to wait.
  3059. */
  3060. is_right_only = !test_bit(0, affected_displays) &&
  3061. test_bit(1, affected_displays);
  3062. if (is_right_only && !sde_enc->intfs_swapped) {
  3063. /* right-only update swap interfaces */
  3064. swap(sde_enc->phys_encs[0]->intf_idx,
  3065. sde_enc->phys_encs[1]->intf_idx);
  3066. sde_enc->intfs_swapped = true;
  3067. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3068. /* left-only or full update, swap back */
  3069. swap(sde_enc->phys_encs[0]->intf_idx,
  3070. sde_enc->phys_encs[1]->intf_idx);
  3071. sde_enc->intfs_swapped = false;
  3072. }
  3073. SDE_DEBUG_ENC(sde_enc,
  3074. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3075. is_right_only, sde_enc->intfs_swapped,
  3076. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3077. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3078. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3079. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3080. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3081. *affected_displays);
  3082. /* ppsplit always uses master since ppslave invalid for irqs*/
  3083. if (num_active_phys == 1)
  3084. *affected_displays = BIT(0);
  3085. }
  3086. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3087. struct sde_encoder_kickoff_params *params)
  3088. {
  3089. struct sde_encoder_virt *sde_enc;
  3090. struct sde_encoder_phys *phys;
  3091. int i, num_active_phys;
  3092. bool master_assigned = false;
  3093. if (!drm_enc || !params)
  3094. return;
  3095. sde_enc = to_sde_encoder_virt(drm_enc);
  3096. if (sde_enc->num_phys_encs <= 1)
  3097. return;
  3098. /* count bits set */
  3099. num_active_phys = hweight_long(params->affected_displays);
  3100. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3101. params->affected_displays, num_active_phys);
  3102. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3103. num_active_phys);
  3104. /* for left/right only update, ppsplit master switches interface */
  3105. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3106. &params->affected_displays, num_active_phys);
  3107. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3108. enum sde_enc_split_role prv_role, new_role;
  3109. bool active = false;
  3110. phys = sde_enc->phys_encs[i];
  3111. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3112. continue;
  3113. active = test_bit(i, &params->affected_displays);
  3114. prv_role = phys->split_role;
  3115. if (active && num_active_phys == 1)
  3116. new_role = ENC_ROLE_SOLO;
  3117. else if (active && !master_assigned)
  3118. new_role = ENC_ROLE_MASTER;
  3119. else if (active)
  3120. new_role = ENC_ROLE_SLAVE;
  3121. else
  3122. new_role = ENC_ROLE_SKIP;
  3123. phys->ops.update_split_role(phys, new_role);
  3124. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3125. sde_enc->cur_master = phys;
  3126. master_assigned = true;
  3127. }
  3128. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3129. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3130. phys->split_role, active);
  3131. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3132. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3133. phys->split_role, active, num_active_phys);
  3134. }
  3135. }
  3136. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3137. {
  3138. struct sde_encoder_virt *sde_enc;
  3139. struct msm_display_info *disp_info;
  3140. if (!drm_enc) {
  3141. SDE_ERROR("invalid encoder\n");
  3142. return false;
  3143. }
  3144. sde_enc = to_sde_encoder_virt(drm_enc);
  3145. disp_info = &sde_enc->disp_info;
  3146. return (disp_info->curr_panel_mode == mode);
  3147. }
  3148. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3149. {
  3150. struct sde_encoder_virt *sde_enc;
  3151. struct sde_encoder_phys *phys;
  3152. unsigned int i;
  3153. struct sde_hw_ctl *ctl;
  3154. if (!drm_enc) {
  3155. SDE_ERROR("invalid encoder\n");
  3156. return;
  3157. }
  3158. sde_enc = to_sde_encoder_virt(drm_enc);
  3159. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3160. phys = sde_enc->phys_encs[i];
  3161. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3162. sde_encoder_check_curr_mode(drm_enc,
  3163. MSM_DISPLAY_CMD_MODE)) {
  3164. ctl = phys->hw_ctl;
  3165. if (ctl->ops.trigger_pending)
  3166. /* update only for command mode primary ctl */
  3167. ctl->ops.trigger_pending(ctl);
  3168. }
  3169. }
  3170. sde_enc->idle_pc_restore = false;
  3171. }
  3172. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3173. {
  3174. struct sde_encoder_virt *sde_enc = container_of(work,
  3175. struct sde_encoder_virt, esd_trigger_work);
  3176. if (!sde_enc) {
  3177. SDE_ERROR("invalid sde encoder\n");
  3178. return;
  3179. }
  3180. sde_encoder_resource_control(&sde_enc->base,
  3181. SDE_ENC_RC_EVENT_KICKOFF);
  3182. }
  3183. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3184. {
  3185. struct sde_encoder_virt *sde_enc = container_of(work,
  3186. struct sde_encoder_virt, input_event_work);
  3187. if (!sde_enc) {
  3188. SDE_ERROR("invalid sde encoder\n");
  3189. return;
  3190. }
  3191. sde_encoder_resource_control(&sde_enc->base,
  3192. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3193. }
  3194. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3195. {
  3196. struct sde_encoder_virt *sde_enc = container_of(work,
  3197. struct sde_encoder_virt, early_wakeup_work);
  3198. if (!sde_enc) {
  3199. SDE_ERROR("invalid sde encoder\n");
  3200. return;
  3201. }
  3202. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3203. sde_encoder_resource_control(&sde_enc->base,
  3204. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3205. SDE_ATRACE_END("encoder_early_wakeup");
  3206. }
  3207. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3208. {
  3209. struct sde_encoder_virt *sde_enc = NULL;
  3210. struct msm_drm_thread *disp_thread = NULL;
  3211. struct msm_drm_private *priv = NULL;
  3212. priv = drm_enc->dev->dev_private;
  3213. sde_enc = to_sde_encoder_virt(drm_enc);
  3214. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3215. SDE_DEBUG_ENC(sde_enc,
  3216. "should only early wake up command mode display\n");
  3217. return;
  3218. }
  3219. if (!sde_enc->crtc || (sde_enc->crtc->index
  3220. >= ARRAY_SIZE(priv->event_thread))) {
  3221. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3222. sde_enc->crtc == NULL,
  3223. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3224. return;
  3225. }
  3226. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3227. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3228. kthread_queue_work(&disp_thread->worker,
  3229. &sde_enc->early_wakeup_work);
  3230. SDE_ATRACE_END("queue_early_wakeup_work");
  3231. }
  3232. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3233. {
  3234. static const uint64_t timeout_us = 50000;
  3235. static const uint64_t sleep_us = 20;
  3236. struct sde_encoder_virt *sde_enc;
  3237. ktime_t cur_ktime, exp_ktime;
  3238. uint32_t line_count, tmp, i;
  3239. if (!drm_enc) {
  3240. SDE_ERROR("invalid encoder\n");
  3241. return -EINVAL;
  3242. }
  3243. sde_enc = to_sde_encoder_virt(drm_enc);
  3244. if (!sde_enc->cur_master ||
  3245. !sde_enc->cur_master->ops.get_line_count) {
  3246. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3247. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3248. return -EINVAL;
  3249. }
  3250. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3251. line_count = sde_enc->cur_master->ops.get_line_count(
  3252. sde_enc->cur_master);
  3253. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3254. tmp = line_count;
  3255. line_count = sde_enc->cur_master->ops.get_line_count(
  3256. sde_enc->cur_master);
  3257. if (line_count < tmp) {
  3258. SDE_EVT32(DRMID(drm_enc), line_count);
  3259. return 0;
  3260. }
  3261. cur_ktime = ktime_get();
  3262. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3263. break;
  3264. usleep_range(sleep_us / 2, sleep_us);
  3265. }
  3266. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3267. return -ETIMEDOUT;
  3268. }
  3269. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3270. {
  3271. struct drm_encoder *drm_enc;
  3272. struct sde_rm_hw_iter rm_iter;
  3273. bool lm_valid = false;
  3274. bool intf_valid = false;
  3275. if (!phys_enc || !phys_enc->parent) {
  3276. SDE_ERROR("invalid encoder\n");
  3277. return -EINVAL;
  3278. }
  3279. drm_enc = phys_enc->parent;
  3280. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3281. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3282. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3283. phys_enc->has_intf_te)) {
  3284. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3285. SDE_HW_BLK_INTF);
  3286. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3287. struct sde_hw_intf *hw_intf =
  3288. (struct sde_hw_intf *)rm_iter.hw;
  3289. if (!hw_intf)
  3290. continue;
  3291. if (phys_enc->hw_ctl->ops.update_bitmask)
  3292. phys_enc->hw_ctl->ops.update_bitmask(
  3293. phys_enc->hw_ctl,
  3294. SDE_HW_FLUSH_INTF,
  3295. hw_intf->idx, 1);
  3296. intf_valid = true;
  3297. }
  3298. if (!intf_valid) {
  3299. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3300. "intf not found to flush\n");
  3301. return -EFAULT;
  3302. }
  3303. } else {
  3304. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3305. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3306. struct sde_hw_mixer *hw_lm =
  3307. (struct sde_hw_mixer *)rm_iter.hw;
  3308. if (!hw_lm)
  3309. continue;
  3310. /* update LM flush for HW without INTF TE */
  3311. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3312. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3313. phys_enc->hw_ctl,
  3314. hw_lm->idx, 1);
  3315. lm_valid = true;
  3316. }
  3317. if (!lm_valid) {
  3318. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3319. "lm not found to flush\n");
  3320. return -EFAULT;
  3321. }
  3322. }
  3323. return 0;
  3324. }
  3325. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3326. struct sde_encoder_virt *sde_enc)
  3327. {
  3328. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3329. struct sde_hw_mdp *mdptop = NULL;
  3330. sde_enc->dynamic_hdr_updated = false;
  3331. if (sde_enc->cur_master) {
  3332. mdptop = sde_enc->cur_master->hw_mdptop;
  3333. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3334. sde_enc->cur_master->connector);
  3335. }
  3336. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3337. return;
  3338. if (mdptop->ops.set_hdr_plus_metadata) {
  3339. sde_enc->dynamic_hdr_updated = true;
  3340. mdptop->ops.set_hdr_plus_metadata(
  3341. mdptop, dhdr_meta->dynamic_hdr_payload,
  3342. dhdr_meta->dynamic_hdr_payload_size,
  3343. sde_enc->cur_master->intf_idx == INTF_0 ?
  3344. 0 : 1);
  3345. }
  3346. }
  3347. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3348. {
  3349. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3350. struct sde_encoder_phys *phys;
  3351. int i;
  3352. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3353. phys = sde_enc->phys_encs[i];
  3354. if (phys && phys->ops.hw_reset)
  3355. phys->ops.hw_reset(phys);
  3356. }
  3357. }
  3358. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3359. struct sde_encoder_kickoff_params *params)
  3360. {
  3361. struct sde_encoder_virt *sde_enc;
  3362. struct sde_encoder_phys *phys;
  3363. struct sde_kms *sde_kms = NULL;
  3364. struct sde_crtc *sde_crtc;
  3365. bool needs_hw_reset = false, is_cmd_mode;
  3366. int i, rc, ret = 0;
  3367. struct msm_display_info *disp_info;
  3368. if (!drm_enc || !params || !drm_enc->dev ||
  3369. !drm_enc->dev->dev_private) {
  3370. SDE_ERROR("invalid args\n");
  3371. return -EINVAL;
  3372. }
  3373. sde_enc = to_sde_encoder_virt(drm_enc);
  3374. sde_kms = sde_encoder_get_kms(drm_enc);
  3375. if (!sde_kms)
  3376. return -EINVAL;
  3377. disp_info = &sde_enc->disp_info;
  3378. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3379. SDE_DEBUG_ENC(sde_enc, "\n");
  3380. SDE_EVT32(DRMID(drm_enc));
  3381. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3382. MSM_DISPLAY_CMD_MODE);
  3383. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3384. && is_cmd_mode)
  3385. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3386. sde_enc->cur_master->connector->state,
  3387. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3388. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3389. /* prepare for next kickoff, may include waiting on previous kickoff */
  3390. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3391. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3392. phys = sde_enc->phys_encs[i];
  3393. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3394. params->recovery_events_enabled =
  3395. sde_enc->recovery_events_enabled;
  3396. if (phys) {
  3397. if (phys->ops.prepare_for_kickoff) {
  3398. rc = phys->ops.prepare_for_kickoff(
  3399. phys, params);
  3400. if (rc)
  3401. ret = rc;
  3402. }
  3403. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3404. needs_hw_reset = true;
  3405. _sde_encoder_setup_dither(phys);
  3406. if (sde_enc->cur_master &&
  3407. sde_connector_is_qsync_updated(
  3408. sde_enc->cur_master->connector)) {
  3409. _helper_flush_qsync(phys);
  3410. if (is_cmd_mode)
  3411. _sde_encoder_update_rsc_client(drm_enc,
  3412. true);
  3413. }
  3414. }
  3415. }
  3416. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3417. if (rc) {
  3418. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3419. ret = rc;
  3420. goto end;
  3421. }
  3422. /* if any phys needs reset, reset all phys, in-order */
  3423. if (needs_hw_reset)
  3424. sde_encoder_needs_hw_reset(drm_enc);
  3425. _sde_encoder_update_master(drm_enc, params);
  3426. _sde_encoder_update_roi(drm_enc);
  3427. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3428. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3429. if (rc) {
  3430. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3431. sde_enc->cur_master->connector->base.id,
  3432. rc);
  3433. ret = rc;
  3434. }
  3435. }
  3436. if (sde_enc->cur_master &&
  3437. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3438. !sde_enc->cur_master->cont_splash_enabled)) {
  3439. rc = sde_encoder_dce_setup(sde_enc, params);
  3440. if (rc) {
  3441. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3442. ret = rc;
  3443. }
  3444. }
  3445. sde_encoder_dce_flush(sde_enc);
  3446. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3447. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3448. sde_enc->cur_master, sde_kms->qdss_enabled);
  3449. end:
  3450. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3451. return ret;
  3452. }
  3453. /**
  3454. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3455. * with the specified encoder, and unstage all pipes from it
  3456. * @encoder: encoder pointer
  3457. * Returns: 0 on success
  3458. */
  3459. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3460. {
  3461. struct sde_encoder_virt *sde_enc;
  3462. struct sde_encoder_phys *phys;
  3463. unsigned int i;
  3464. int rc = 0;
  3465. if (!drm_enc) {
  3466. SDE_ERROR("invalid encoder\n");
  3467. return -EINVAL;
  3468. }
  3469. sde_enc = to_sde_encoder_virt(drm_enc);
  3470. SDE_ATRACE_BEGIN("encoder_release_lm");
  3471. SDE_DEBUG_ENC(sde_enc, "\n");
  3472. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3473. phys = sde_enc->phys_encs[i];
  3474. if (!phys)
  3475. continue;
  3476. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3477. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3478. if (rc)
  3479. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3480. }
  3481. SDE_ATRACE_END("encoder_release_lm");
  3482. return rc;
  3483. }
  3484. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3485. bool config_changed)
  3486. {
  3487. struct sde_encoder_virt *sde_enc;
  3488. struct sde_encoder_phys *phys;
  3489. unsigned int i;
  3490. if (!drm_enc) {
  3491. SDE_ERROR("invalid encoder\n");
  3492. return;
  3493. }
  3494. SDE_ATRACE_BEGIN("encoder_kickoff");
  3495. sde_enc = to_sde_encoder_virt(drm_enc);
  3496. SDE_DEBUG_ENC(sde_enc, "\n");
  3497. /* create a 'no pipes' commit to release buffers on errors */
  3498. if (is_error)
  3499. _sde_encoder_reset_ctl_hw(drm_enc);
  3500. if (sde_enc->delay_kickoff) {
  3501. u32 loop_count = 20;
  3502. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3503. for (i = 0; i < loop_count; i++) {
  3504. usleep_range(sleep, sleep * 2);
  3505. if (!sde_enc->delay_kickoff)
  3506. break;
  3507. }
  3508. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3509. }
  3510. /* All phys encs are ready to go, trigger the kickoff */
  3511. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3512. /* allow phys encs to handle any post-kickoff business */
  3513. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3514. phys = sde_enc->phys_encs[i];
  3515. if (phys && phys->ops.handle_post_kickoff)
  3516. phys->ops.handle_post_kickoff(phys);
  3517. }
  3518. SDE_ATRACE_END("encoder_kickoff");
  3519. }
  3520. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3521. struct sde_hw_pp_vsync_info *info)
  3522. {
  3523. struct sde_encoder_virt *sde_enc;
  3524. struct sde_encoder_phys *phys;
  3525. int i, ret;
  3526. if (!drm_enc || !info)
  3527. return;
  3528. sde_enc = to_sde_encoder_virt(drm_enc);
  3529. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3530. phys = sde_enc->phys_encs[i];
  3531. if (phys && phys->hw_intf && phys->hw_pp
  3532. && phys->hw_intf->ops.get_vsync_info) {
  3533. ret = phys->hw_intf->ops.get_vsync_info(
  3534. phys->hw_intf, &info[i]);
  3535. if (!ret) {
  3536. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3537. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3538. }
  3539. }
  3540. }
  3541. }
  3542. void sde_encoder_helper_get_transfer_time(struct drm_encoder *drm_enc,
  3543. u32 *transfer_time_us)
  3544. {
  3545. struct sde_encoder_virt *sde_enc;
  3546. struct msm_mode_info *info;
  3547. if (!drm_enc || !transfer_time_us) {
  3548. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3549. !transfer_time_us);
  3550. return;
  3551. }
  3552. sde_enc = to_sde_encoder_virt(drm_enc);
  3553. info = &sde_enc->mode_info;
  3554. *transfer_time_us = info->mdp_transfer_time_us;
  3555. }
  3556. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3557. struct drm_framebuffer *fb)
  3558. {
  3559. struct drm_encoder *drm_enc;
  3560. struct sde_hw_mixer_cfg mixer;
  3561. struct sde_rm_hw_iter lm_iter;
  3562. bool lm_valid = false;
  3563. if (!phys_enc || !phys_enc->parent) {
  3564. SDE_ERROR("invalid encoder\n");
  3565. return -EINVAL;
  3566. }
  3567. drm_enc = phys_enc->parent;
  3568. memset(&mixer, 0, sizeof(mixer));
  3569. /* reset associated CTL/LMs */
  3570. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3571. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3572. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3573. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3574. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3575. if (!hw_lm)
  3576. continue;
  3577. /* need to flush LM to remove it */
  3578. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3579. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3580. phys_enc->hw_ctl,
  3581. hw_lm->idx, 1);
  3582. if (fb) {
  3583. /* assume a single LM if targeting a frame buffer */
  3584. if (lm_valid)
  3585. continue;
  3586. mixer.out_height = fb->height;
  3587. mixer.out_width = fb->width;
  3588. if (hw_lm->ops.setup_mixer_out)
  3589. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3590. }
  3591. lm_valid = true;
  3592. /* only enable border color on LM */
  3593. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3594. phys_enc->hw_ctl->ops.setup_blendstage(
  3595. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3596. }
  3597. if (!lm_valid) {
  3598. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3599. return -EFAULT;
  3600. }
  3601. return 0;
  3602. }
  3603. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3604. {
  3605. struct sde_encoder_virt *sde_enc;
  3606. struct sde_encoder_phys *phys;
  3607. int i, rc = 0, ret = 0;
  3608. struct sde_hw_ctl *ctl;
  3609. if (!drm_enc) {
  3610. SDE_ERROR("invalid encoder\n");
  3611. return -EINVAL;
  3612. }
  3613. sde_enc = to_sde_encoder_virt(drm_enc);
  3614. /* update the qsync parameters for the current frame */
  3615. if (sde_enc->cur_master)
  3616. sde_connector_set_qsync_params(
  3617. sde_enc->cur_master->connector);
  3618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3619. phys = sde_enc->phys_encs[i];
  3620. if (phys && phys->ops.prepare_commit)
  3621. phys->ops.prepare_commit(phys);
  3622. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3623. ret = -ETIMEDOUT;
  3624. if (phys && phys->hw_ctl) {
  3625. ctl = phys->hw_ctl;
  3626. /*
  3627. * avoid clearing the pending flush during the first
  3628. * frame update after idle power collpase as the
  3629. * restore path would have updated the pending flush
  3630. */
  3631. if (!sde_enc->idle_pc_restore &&
  3632. ctl->ops.clear_pending_flush)
  3633. ctl->ops.clear_pending_flush(ctl);
  3634. }
  3635. }
  3636. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3637. rc = sde_connector_prepare_commit(
  3638. sde_enc->cur_master->connector);
  3639. if (rc)
  3640. SDE_ERROR_ENC(sde_enc,
  3641. "prepare commit failed conn %d rc %d\n",
  3642. sde_enc->cur_master->connector->base.id,
  3643. rc);
  3644. }
  3645. return ret;
  3646. }
  3647. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3648. bool enable, u32 frame_count)
  3649. {
  3650. if (!phys_enc)
  3651. return;
  3652. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3653. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3654. enable, frame_count);
  3655. }
  3656. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3657. bool nonblock, u32 *misr_value)
  3658. {
  3659. if (!phys_enc)
  3660. return -EINVAL;
  3661. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3662. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3663. nonblock, misr_value) : -ENOTSUPP;
  3664. }
  3665. #ifdef CONFIG_DEBUG_FS
  3666. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3667. {
  3668. struct sde_encoder_virt *sde_enc;
  3669. int i;
  3670. if (!s || !s->private)
  3671. return -EINVAL;
  3672. sde_enc = s->private;
  3673. mutex_lock(&sde_enc->enc_lock);
  3674. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3675. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3676. if (!phys)
  3677. continue;
  3678. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3679. phys->intf_idx - INTF_0,
  3680. atomic_read(&phys->vsync_cnt),
  3681. atomic_read(&phys->underrun_cnt));
  3682. switch (phys->intf_mode) {
  3683. case INTF_MODE_VIDEO:
  3684. seq_puts(s, "mode: video\n");
  3685. break;
  3686. case INTF_MODE_CMD:
  3687. seq_puts(s, "mode: command\n");
  3688. break;
  3689. case INTF_MODE_WB_BLOCK:
  3690. seq_puts(s, "mode: wb block\n");
  3691. break;
  3692. case INTF_MODE_WB_LINE:
  3693. seq_puts(s, "mode: wb line\n");
  3694. break;
  3695. default:
  3696. seq_puts(s, "mode: ???\n");
  3697. break;
  3698. }
  3699. }
  3700. mutex_unlock(&sde_enc->enc_lock);
  3701. return 0;
  3702. }
  3703. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3704. struct file *file)
  3705. {
  3706. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3707. }
  3708. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3709. const char __user *user_buf, size_t count, loff_t *ppos)
  3710. {
  3711. struct sde_encoder_virt *sde_enc;
  3712. char buf[MISR_BUFF_SIZE + 1];
  3713. size_t buff_copy;
  3714. u32 frame_count, enable;
  3715. struct sde_kms *sde_kms = NULL;
  3716. struct drm_encoder *drm_enc;
  3717. if (!file || !file->private_data)
  3718. return -EINVAL;
  3719. sde_enc = file->private_data;
  3720. if (!sde_enc)
  3721. return -EINVAL;
  3722. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3723. if (!sde_kms)
  3724. return -EINVAL;
  3725. drm_enc = &sde_enc->base;
  3726. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3727. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3728. return -ENOTSUPP;
  3729. }
  3730. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3731. if (copy_from_user(buf, user_buf, buff_copy))
  3732. return -EINVAL;
  3733. buf[buff_copy] = 0; /* end of string */
  3734. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3735. return -EINVAL;
  3736. sde_enc->misr_enable = enable;
  3737. sde_enc->misr_reconfigure = true;
  3738. sde_enc->misr_frame_count = frame_count;
  3739. return count;
  3740. }
  3741. static ssize_t _sde_encoder_misr_read(struct file *file,
  3742. char __user *user_buff, size_t count, loff_t *ppos)
  3743. {
  3744. struct sde_encoder_virt *sde_enc;
  3745. struct sde_kms *sde_kms = NULL;
  3746. struct drm_encoder *drm_enc;
  3747. int i = 0, len = 0;
  3748. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3749. int rc;
  3750. if (*ppos)
  3751. return 0;
  3752. if (!file || !file->private_data)
  3753. return -EINVAL;
  3754. sde_enc = file->private_data;
  3755. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3756. if (!sde_kms)
  3757. return -EINVAL;
  3758. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3759. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3760. return -ENOTSUPP;
  3761. }
  3762. drm_enc = &sde_enc->base;
  3763. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3764. if (rc < 0)
  3765. return rc;
  3766. if (!sde_enc->misr_enable) {
  3767. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3768. "disabled\n");
  3769. goto buff_check;
  3770. }
  3771. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3772. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3773. u32 misr_value = 0;
  3774. if (!phys || !phys->ops.collect_misr) {
  3775. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3776. "invalid\n");
  3777. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3778. continue;
  3779. }
  3780. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3781. if (rc) {
  3782. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3783. "invalid\n");
  3784. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3785. rc);
  3786. continue;
  3787. } else {
  3788. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3789. "Intf idx:%d\n",
  3790. phys->intf_idx - INTF_0);
  3791. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3792. "0x%x\n", misr_value);
  3793. }
  3794. }
  3795. buff_check:
  3796. if (count <= len) {
  3797. len = 0;
  3798. goto end;
  3799. }
  3800. if (copy_to_user(user_buff, buf, len)) {
  3801. len = -EFAULT;
  3802. goto end;
  3803. }
  3804. *ppos += len; /* increase offset */
  3805. end:
  3806. pm_runtime_put_sync(drm_enc->dev->dev);
  3807. return len;
  3808. }
  3809. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3810. {
  3811. struct sde_encoder_virt *sde_enc;
  3812. struct sde_kms *sde_kms;
  3813. int i;
  3814. static const struct file_operations debugfs_status_fops = {
  3815. .open = _sde_encoder_debugfs_status_open,
  3816. .read = seq_read,
  3817. .llseek = seq_lseek,
  3818. .release = single_release,
  3819. };
  3820. static const struct file_operations debugfs_misr_fops = {
  3821. .open = simple_open,
  3822. .read = _sde_encoder_misr_read,
  3823. .write = _sde_encoder_misr_setup,
  3824. };
  3825. char name[SDE_NAME_SIZE];
  3826. if (!drm_enc) {
  3827. SDE_ERROR("invalid encoder\n");
  3828. return -EINVAL;
  3829. }
  3830. sde_enc = to_sde_encoder_virt(drm_enc);
  3831. sde_kms = sde_encoder_get_kms(drm_enc);
  3832. if (!sde_kms) {
  3833. SDE_ERROR("invalid sde_kms\n");
  3834. return -EINVAL;
  3835. }
  3836. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3837. /* create overall sub-directory for the encoder */
  3838. sde_enc->debugfs_root = debugfs_create_dir(name,
  3839. drm_enc->dev->primary->debugfs_root);
  3840. if (!sde_enc->debugfs_root)
  3841. return -ENOMEM;
  3842. /* don't error check these */
  3843. debugfs_create_file("status", 0400,
  3844. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3845. debugfs_create_file("misr_data", 0600,
  3846. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3847. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3848. &sde_enc->idle_pc_enabled);
  3849. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3850. &sde_enc->frame_trigger_mode);
  3851. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3852. if (sde_enc->phys_encs[i] &&
  3853. sde_enc->phys_encs[i]->ops.late_register)
  3854. sde_enc->phys_encs[i]->ops.late_register(
  3855. sde_enc->phys_encs[i],
  3856. sde_enc->debugfs_root);
  3857. return 0;
  3858. }
  3859. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3860. {
  3861. struct sde_encoder_virt *sde_enc;
  3862. if (!drm_enc)
  3863. return;
  3864. sde_enc = to_sde_encoder_virt(drm_enc);
  3865. debugfs_remove_recursive(sde_enc->debugfs_root);
  3866. }
  3867. #else
  3868. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3869. {
  3870. return 0;
  3871. }
  3872. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3873. {
  3874. }
  3875. #endif
  3876. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3877. {
  3878. return _sde_encoder_init_debugfs(encoder);
  3879. }
  3880. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3881. {
  3882. _sde_encoder_destroy_debugfs(encoder);
  3883. }
  3884. static int sde_encoder_virt_add_phys_encs(
  3885. struct msm_display_info *disp_info,
  3886. struct sde_encoder_virt *sde_enc,
  3887. struct sde_enc_phys_init_params *params)
  3888. {
  3889. struct sde_encoder_phys *enc = NULL;
  3890. u32 display_caps = disp_info->capabilities;
  3891. SDE_DEBUG_ENC(sde_enc, "\n");
  3892. /*
  3893. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3894. * in this function, check up-front.
  3895. */
  3896. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3897. ARRAY_SIZE(sde_enc->phys_encs)) {
  3898. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3899. sde_enc->num_phys_encs);
  3900. return -EINVAL;
  3901. }
  3902. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3903. enc = sde_encoder_phys_vid_init(params);
  3904. if (IS_ERR_OR_NULL(enc)) {
  3905. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3906. PTR_ERR(enc));
  3907. return !enc ? -EINVAL : PTR_ERR(enc);
  3908. }
  3909. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3910. }
  3911. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3912. enc = sde_encoder_phys_cmd_init(params);
  3913. if (IS_ERR_OR_NULL(enc)) {
  3914. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3915. PTR_ERR(enc));
  3916. return !enc ? -EINVAL : PTR_ERR(enc);
  3917. }
  3918. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3919. }
  3920. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3921. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3922. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3923. else
  3924. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3925. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3926. ++sde_enc->num_phys_encs;
  3927. return 0;
  3928. }
  3929. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3930. struct sde_enc_phys_init_params *params)
  3931. {
  3932. struct sde_encoder_phys *enc = NULL;
  3933. if (!sde_enc) {
  3934. SDE_ERROR("invalid encoder\n");
  3935. return -EINVAL;
  3936. }
  3937. SDE_DEBUG_ENC(sde_enc, "\n");
  3938. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3939. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3940. sde_enc->num_phys_encs);
  3941. return -EINVAL;
  3942. }
  3943. enc = sde_encoder_phys_wb_init(params);
  3944. if (IS_ERR_OR_NULL(enc)) {
  3945. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3946. PTR_ERR(enc));
  3947. return !enc ? -EINVAL : PTR_ERR(enc);
  3948. }
  3949. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3950. ++sde_enc->num_phys_encs;
  3951. return 0;
  3952. }
  3953. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3954. struct sde_kms *sde_kms,
  3955. struct msm_display_info *disp_info,
  3956. int *drm_enc_mode)
  3957. {
  3958. int ret = 0;
  3959. int i = 0;
  3960. enum sde_intf_type intf_type;
  3961. struct sde_encoder_virt_ops parent_ops = {
  3962. sde_encoder_vblank_callback,
  3963. sde_encoder_underrun_callback,
  3964. sde_encoder_frame_done_callback,
  3965. sde_encoder_get_qsync_fps_callback,
  3966. };
  3967. struct sde_enc_phys_init_params phys_params;
  3968. if (!sde_enc || !sde_kms) {
  3969. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3970. !sde_enc, !sde_kms);
  3971. return -EINVAL;
  3972. }
  3973. memset(&phys_params, 0, sizeof(phys_params));
  3974. phys_params.sde_kms = sde_kms;
  3975. phys_params.parent = &sde_enc->base;
  3976. phys_params.parent_ops = parent_ops;
  3977. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3978. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3979. SDE_DEBUG("\n");
  3980. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3981. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3982. intf_type = INTF_DSI;
  3983. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3984. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3985. intf_type = INTF_HDMI;
  3986. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3987. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3988. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3989. else
  3990. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3991. intf_type = INTF_DP;
  3992. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3993. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3994. intf_type = INTF_WB;
  3995. } else {
  3996. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3997. return -EINVAL;
  3998. }
  3999. WARN_ON(disp_info->num_of_h_tiles < 1);
  4000. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4001. sde_enc->te_source = disp_info->te_source;
  4002. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4003. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4004. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4005. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4006. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4007. mutex_lock(&sde_enc->enc_lock);
  4008. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4009. /*
  4010. * Left-most tile is at index 0, content is controller id
  4011. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4012. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4013. */
  4014. u32 controller_id = disp_info->h_tile_instance[i];
  4015. if (disp_info->num_of_h_tiles > 1) {
  4016. if (i == 0)
  4017. phys_params.split_role = ENC_ROLE_MASTER;
  4018. else
  4019. phys_params.split_role = ENC_ROLE_SLAVE;
  4020. } else {
  4021. phys_params.split_role = ENC_ROLE_SOLO;
  4022. }
  4023. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4024. i, controller_id, phys_params.split_role);
  4025. if (sde_enc->ops.phys_init) {
  4026. struct sde_encoder_phys *enc;
  4027. enc = sde_enc->ops.phys_init(intf_type,
  4028. controller_id,
  4029. &phys_params);
  4030. if (enc) {
  4031. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4032. enc;
  4033. ++sde_enc->num_phys_encs;
  4034. } else
  4035. SDE_ERROR_ENC(sde_enc,
  4036. "failed to add phys encs\n");
  4037. continue;
  4038. }
  4039. if (intf_type == INTF_WB) {
  4040. phys_params.intf_idx = INTF_MAX;
  4041. phys_params.wb_idx = sde_encoder_get_wb(
  4042. sde_kms->catalog,
  4043. intf_type, controller_id);
  4044. if (phys_params.wb_idx == WB_MAX) {
  4045. SDE_ERROR_ENC(sde_enc,
  4046. "could not get wb: type %d, id %d\n",
  4047. intf_type, controller_id);
  4048. ret = -EINVAL;
  4049. }
  4050. } else {
  4051. phys_params.wb_idx = WB_MAX;
  4052. phys_params.intf_idx = sde_encoder_get_intf(
  4053. sde_kms->catalog, intf_type,
  4054. controller_id);
  4055. if (phys_params.intf_idx == INTF_MAX) {
  4056. SDE_ERROR_ENC(sde_enc,
  4057. "could not get wb: type %d, id %d\n",
  4058. intf_type, controller_id);
  4059. ret = -EINVAL;
  4060. }
  4061. }
  4062. if (!ret) {
  4063. if (intf_type == INTF_WB)
  4064. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4065. &phys_params);
  4066. else
  4067. ret = sde_encoder_virt_add_phys_encs(
  4068. disp_info,
  4069. sde_enc,
  4070. &phys_params);
  4071. if (ret)
  4072. SDE_ERROR_ENC(sde_enc,
  4073. "failed to add phys encs\n");
  4074. }
  4075. }
  4076. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4077. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4078. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4079. if (vid_phys) {
  4080. atomic_set(&vid_phys->vsync_cnt, 0);
  4081. atomic_set(&vid_phys->underrun_cnt, 0);
  4082. }
  4083. if (cmd_phys) {
  4084. atomic_set(&cmd_phys->vsync_cnt, 0);
  4085. atomic_set(&cmd_phys->underrun_cnt, 0);
  4086. }
  4087. }
  4088. mutex_unlock(&sde_enc->enc_lock);
  4089. return ret;
  4090. }
  4091. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4092. .mode_set = sde_encoder_virt_mode_set,
  4093. .disable = sde_encoder_virt_disable,
  4094. .enable = sde_encoder_virt_enable,
  4095. .atomic_check = sde_encoder_virt_atomic_check,
  4096. };
  4097. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4098. .destroy = sde_encoder_destroy,
  4099. .late_register = sde_encoder_late_register,
  4100. .early_unregister = sde_encoder_early_unregister,
  4101. };
  4102. struct drm_encoder *sde_encoder_init_with_ops(
  4103. struct drm_device *dev,
  4104. struct msm_display_info *disp_info,
  4105. const struct sde_encoder_ops *ops)
  4106. {
  4107. struct msm_drm_private *priv = dev->dev_private;
  4108. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4109. struct drm_encoder *drm_enc = NULL;
  4110. struct sde_encoder_virt *sde_enc = NULL;
  4111. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4112. char name[SDE_NAME_SIZE];
  4113. int ret = 0, i, intf_index = INTF_MAX;
  4114. struct sde_encoder_phys *phys = NULL;
  4115. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4116. if (!sde_enc) {
  4117. ret = -ENOMEM;
  4118. goto fail;
  4119. }
  4120. if (ops)
  4121. sde_enc->ops = *ops;
  4122. mutex_init(&sde_enc->enc_lock);
  4123. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4124. &drm_enc_mode);
  4125. if (ret)
  4126. goto fail;
  4127. sde_enc->cur_master = NULL;
  4128. spin_lock_init(&sde_enc->enc_spinlock);
  4129. mutex_init(&sde_enc->vblank_ctl_lock);
  4130. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4131. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4132. drm_enc = &sde_enc->base;
  4133. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4134. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4135. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4136. phys = sde_enc->phys_encs[i];
  4137. if (!phys)
  4138. continue;
  4139. if (phys->ops.is_master && phys->ops.is_master(phys))
  4140. intf_index = phys->intf_idx - INTF_0;
  4141. }
  4142. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4143. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4144. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4145. SDE_RSC_PRIMARY_DISP_CLIENT :
  4146. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4147. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4148. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4149. PTR_ERR(sde_enc->rsc_client));
  4150. sde_enc->rsc_client = NULL;
  4151. }
  4152. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4153. sde_enc->input_event_enabled) {
  4154. ret = _sde_encoder_input_handler(sde_enc);
  4155. if (ret)
  4156. SDE_ERROR(
  4157. "input handler registration failed, rc = %d\n", ret);
  4158. }
  4159. mutex_init(&sde_enc->rc_lock);
  4160. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4161. sde_encoder_off_work);
  4162. sde_enc->vblank_enabled = false;
  4163. sde_enc->qdss_status = false;
  4164. kthread_init_work(&sde_enc->input_event_work,
  4165. sde_encoder_input_event_work_handler);
  4166. kthread_init_work(&sde_enc->early_wakeup_work,
  4167. sde_encoder_early_wakeup_work_handler);
  4168. kthread_init_work(&sde_enc->esd_trigger_work,
  4169. sde_encoder_esd_trigger_work_handler);
  4170. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4171. SDE_DEBUG_ENC(sde_enc, "created\n");
  4172. return drm_enc;
  4173. fail:
  4174. SDE_ERROR("failed to create encoder\n");
  4175. if (drm_enc)
  4176. sde_encoder_destroy(drm_enc);
  4177. return ERR_PTR(ret);
  4178. }
  4179. struct drm_encoder *sde_encoder_init(
  4180. struct drm_device *dev,
  4181. struct msm_display_info *disp_info)
  4182. {
  4183. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4184. }
  4185. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4186. enum msm_event_wait event)
  4187. {
  4188. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4189. struct sde_encoder_virt *sde_enc = NULL;
  4190. int i, ret = 0;
  4191. char atrace_buf[32];
  4192. if (!drm_enc) {
  4193. SDE_ERROR("invalid encoder\n");
  4194. return -EINVAL;
  4195. }
  4196. sde_enc = to_sde_encoder_virt(drm_enc);
  4197. SDE_DEBUG_ENC(sde_enc, "\n");
  4198. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4199. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4200. switch (event) {
  4201. case MSM_ENC_COMMIT_DONE:
  4202. fn_wait = phys->ops.wait_for_commit_done;
  4203. break;
  4204. case MSM_ENC_TX_COMPLETE:
  4205. fn_wait = phys->ops.wait_for_tx_complete;
  4206. break;
  4207. case MSM_ENC_VBLANK:
  4208. fn_wait = phys->ops.wait_for_vblank;
  4209. break;
  4210. case MSM_ENC_ACTIVE_REGION:
  4211. fn_wait = phys->ops.wait_for_active;
  4212. break;
  4213. default:
  4214. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4215. event);
  4216. return -EINVAL;
  4217. }
  4218. if (phys && fn_wait) {
  4219. snprintf(atrace_buf, sizeof(atrace_buf),
  4220. "wait_completion_event_%d", event);
  4221. SDE_ATRACE_BEGIN(atrace_buf);
  4222. ret = fn_wait(phys);
  4223. SDE_ATRACE_END(atrace_buf);
  4224. if (ret)
  4225. return ret;
  4226. }
  4227. }
  4228. return ret;
  4229. }
  4230. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4231. u64 *l_bound, u64 *u_bound)
  4232. {
  4233. struct sde_encoder_virt *sde_enc;
  4234. u64 jitter_ns, frametime_ns;
  4235. struct msm_mode_info *info;
  4236. if (!drm_enc) {
  4237. SDE_ERROR("invalid encoder\n");
  4238. return;
  4239. }
  4240. sde_enc = to_sde_encoder_virt(drm_enc);
  4241. info = &sde_enc->mode_info;
  4242. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4243. jitter_ns = info->jitter_numer * frametime_ns;
  4244. do_div(jitter_ns, info->jitter_denom * 100);
  4245. *l_bound = frametime_ns - jitter_ns;
  4246. *u_bound = frametime_ns + jitter_ns;
  4247. }
  4248. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4249. {
  4250. struct sde_encoder_virt *sde_enc;
  4251. if (!drm_enc) {
  4252. SDE_ERROR("invalid encoder\n");
  4253. return 0;
  4254. }
  4255. sde_enc = to_sde_encoder_virt(drm_enc);
  4256. return sde_enc->mode_info.frame_rate;
  4257. }
  4258. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4259. {
  4260. struct sde_encoder_virt *sde_enc = NULL;
  4261. int i;
  4262. if (!encoder) {
  4263. SDE_ERROR("invalid encoder\n");
  4264. return INTF_MODE_NONE;
  4265. }
  4266. sde_enc = to_sde_encoder_virt(encoder);
  4267. if (sde_enc->cur_master)
  4268. return sde_enc->cur_master->intf_mode;
  4269. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4270. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4271. if (phys)
  4272. return phys->intf_mode;
  4273. }
  4274. return INTF_MODE_NONE;
  4275. }
  4276. static void _sde_encoder_cache_hw_res_cont_splash(
  4277. struct drm_encoder *encoder,
  4278. struct sde_kms *sde_kms)
  4279. {
  4280. int i, idx;
  4281. struct sde_encoder_virt *sde_enc;
  4282. struct sde_encoder_phys *phys_enc;
  4283. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4284. sde_enc = to_sde_encoder_virt(encoder);
  4285. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4286. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4287. sde_enc->hw_pp[i] = NULL;
  4288. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4289. break;
  4290. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4291. }
  4292. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4293. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4294. sde_enc->hw_dsc[i] = NULL;
  4295. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4296. break;
  4297. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4298. }
  4299. /*
  4300. * If we have multiple phys encoders with one controller, make
  4301. * sure to populate the controller pointer in both phys encoders.
  4302. */
  4303. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4304. phys_enc = sde_enc->phys_encs[idx];
  4305. phys_enc->hw_ctl = NULL;
  4306. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4307. SDE_HW_BLK_CTL);
  4308. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4309. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4310. phys_enc->hw_ctl =
  4311. (struct sde_hw_ctl *) ctl_iter.hw;
  4312. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4313. phys_enc->intf_idx, phys_enc->hw_ctl);
  4314. }
  4315. }
  4316. }
  4317. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4318. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4319. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4320. phys->hw_intf = NULL;
  4321. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4322. break;
  4323. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4324. }
  4325. }
  4326. /**
  4327. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4328. * device bootup when cont_splash is enabled
  4329. * @drm_enc: Pointer to drm encoder structure
  4330. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4331. * @enable: boolean indicates enable or displae state of splash
  4332. * @Return: true if successful in updating the encoder structure
  4333. */
  4334. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4335. struct sde_splash_display *splash_display, bool enable)
  4336. {
  4337. struct sde_encoder_virt *sde_enc;
  4338. struct msm_drm_private *priv;
  4339. struct sde_kms *sde_kms;
  4340. struct drm_connector *conn = NULL;
  4341. struct sde_connector *sde_conn = NULL;
  4342. struct sde_connector_state *sde_conn_state = NULL;
  4343. struct drm_display_mode *drm_mode = NULL;
  4344. struct sde_encoder_phys *phys_enc;
  4345. struct drm_bridge *bridge;
  4346. int ret = 0, i;
  4347. if (!encoder) {
  4348. SDE_ERROR("invalid drm enc\n");
  4349. return -EINVAL;
  4350. }
  4351. sde_enc = to_sde_encoder_virt(encoder);
  4352. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4353. if (!sde_kms) {
  4354. SDE_ERROR("invalid sde_kms\n");
  4355. return -EINVAL;
  4356. }
  4357. priv = encoder->dev->dev_private;
  4358. if (!priv->num_connectors) {
  4359. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4360. return -EINVAL;
  4361. }
  4362. SDE_DEBUG_ENC(sde_enc,
  4363. "num of connectors: %d\n", priv->num_connectors);
  4364. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4365. if (!enable) {
  4366. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4367. phys_enc = sde_enc->phys_encs[i];
  4368. if (phys_enc)
  4369. phys_enc->cont_splash_enabled = false;
  4370. }
  4371. return ret;
  4372. }
  4373. if (!splash_display) {
  4374. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4375. return -EINVAL;
  4376. }
  4377. for (i = 0; i < priv->num_connectors; i++) {
  4378. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4379. priv->connectors[i]->base.id);
  4380. sde_conn = to_sde_connector(priv->connectors[i]);
  4381. if (!sde_conn->encoder) {
  4382. SDE_DEBUG_ENC(sde_enc,
  4383. "encoder not attached to connector\n");
  4384. continue;
  4385. }
  4386. if (sde_conn->encoder->base.id
  4387. == encoder->base.id) {
  4388. conn = (priv->connectors[i]);
  4389. break;
  4390. }
  4391. }
  4392. if (!conn || !conn->state) {
  4393. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4394. return -EINVAL;
  4395. }
  4396. sde_conn_state = to_sde_connector_state(conn->state);
  4397. if (!sde_conn->ops.get_mode_info) {
  4398. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4399. return -EINVAL;
  4400. }
  4401. drm_mode = &encoder->crtc->state->adjusted_mode;
  4402. ret = sde_connector_get_mode_info(&sde_conn->base,
  4403. drm_mode, &sde_conn_state->mode_info);
  4404. if (ret) {
  4405. SDE_ERROR_ENC(sde_enc,
  4406. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4407. return ret;
  4408. }
  4409. if (sde_conn->encoder) {
  4410. conn->state->best_encoder = sde_conn->encoder;
  4411. SDE_DEBUG_ENC(sde_enc,
  4412. "configured cstate->best_encoder to ID = %d\n",
  4413. conn->state->best_encoder->base.id);
  4414. } else {
  4415. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4416. conn->base.id);
  4417. }
  4418. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4419. conn->state, false);
  4420. if (ret) {
  4421. SDE_ERROR_ENC(sde_enc,
  4422. "failed to reserve hw resources, %d\n", ret);
  4423. return ret;
  4424. }
  4425. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4426. sde_connector_get_topology_name(conn));
  4427. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4428. drm_mode->hdisplay, drm_mode->vdisplay);
  4429. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4430. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4431. if (bridge) {
  4432. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4433. /*
  4434. * For cont-splash use case, we update the mode
  4435. * configurations manually. This will skip the
  4436. * usually mode set call when actual frame is
  4437. * pushed from framework. The bridge needs to
  4438. * be updated with the current drm mode by
  4439. * calling the bridge mode set ops.
  4440. */
  4441. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4442. } else {
  4443. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4444. }
  4445. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4446. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4447. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4448. if (!phys) {
  4449. SDE_ERROR_ENC(sde_enc,
  4450. "phys encoders not initialized\n");
  4451. return -EINVAL;
  4452. }
  4453. /* update connector for master and slave phys encoders */
  4454. phys->connector = conn;
  4455. phys->cont_splash_enabled = true;
  4456. phys->hw_pp = sde_enc->hw_pp[i];
  4457. if (phys->ops.cont_splash_mode_set)
  4458. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4459. if (phys->ops.is_master && phys->ops.is_master(phys))
  4460. sde_enc->cur_master = phys;
  4461. }
  4462. return ret;
  4463. }
  4464. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4465. bool skip_pre_kickoff)
  4466. {
  4467. struct msm_drm_thread *event_thread = NULL;
  4468. struct msm_drm_private *priv = NULL;
  4469. struct sde_encoder_virt *sde_enc = NULL;
  4470. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4471. SDE_ERROR("invalid parameters\n");
  4472. return -EINVAL;
  4473. }
  4474. priv = enc->dev->dev_private;
  4475. sde_enc = to_sde_encoder_virt(enc);
  4476. if (!sde_enc->crtc || (sde_enc->crtc->index
  4477. >= ARRAY_SIZE(priv->event_thread))) {
  4478. SDE_DEBUG_ENC(sde_enc,
  4479. "invalid cached CRTC: %d or crtc index: %d\n",
  4480. sde_enc->crtc == NULL,
  4481. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4482. return -EINVAL;
  4483. }
  4484. SDE_EVT32_VERBOSE(DRMID(enc));
  4485. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4486. if (!skip_pre_kickoff) {
  4487. sde_enc->delay_kickoff = true;
  4488. kthread_queue_work(&event_thread->worker,
  4489. &sde_enc->esd_trigger_work);
  4490. kthread_flush_work(&sde_enc->esd_trigger_work);
  4491. }
  4492. /*
  4493. * panel may stop generating te signal (vsync) during esd failure. rsc
  4494. * hardware may hang without vsync. Avoid rsc hang by generating the
  4495. * vsync from watchdog timer instead of panel.
  4496. */
  4497. sde_encoder_helper_switch_vsync(enc, true);
  4498. if (!skip_pre_kickoff) {
  4499. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4500. sde_enc->delay_kickoff = false;
  4501. }
  4502. return 0;
  4503. }
  4504. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4505. {
  4506. struct sde_encoder_virt *sde_enc;
  4507. if (!encoder) {
  4508. SDE_ERROR("invalid drm enc\n");
  4509. return false;
  4510. }
  4511. sde_enc = to_sde_encoder_virt(encoder);
  4512. return sde_enc->recovery_events_enabled;
  4513. }
  4514. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4515. {
  4516. struct sde_encoder_virt *sde_enc;
  4517. if (!encoder) {
  4518. SDE_ERROR("invalid drm enc\n");
  4519. return;
  4520. }
  4521. sde_enc = to_sde_encoder_virt(encoder);
  4522. sde_enc->recovery_events_enabled = true;
  4523. }