
Bring in V2 HW header files for kiwi, also cleanup the header files 1. Remove comments; 2. Add appropriate copyright header; 3. Remove references to HW sensitive IP (structs, macros and etc). Change-Id: I1137bc7f05780305d9c6213ef70a06648a10386f CRs-Fixed: 3122903
175 خطوط
12 KiB
C
175 خطوط
12 KiB
C
|
|
/*
|
|
* Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
|
|
*
|
|
* Permission to use, copy, modify, and/or distribute this software for
|
|
* any purpose with or without fee is hereby granted, provided that the
|
|
* above copyright notice and this permission notice appear in all
|
|
* copies.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
|
|
* WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
|
|
* WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
|
|
* AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
|
|
* DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
|
|
* PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
|
|
* TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
|
|
* PERFORMANCE OF THIS SOFTWARE.
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _REO_FLUSH_CACHE_H_
|
|
#define _REO_FLUSH_CACHE_H_
|
|
#if !defined(__ASSEMBLER__)
|
|
#endif
|
|
|
|
#include "uniform_reo_cmd_header.h"
|
|
#define NUM_OF_DWORDS_REO_FLUSH_CACHE 10
|
|
|
|
#define NUM_OF_QWORDS_REO_FLUSH_CACHE 5
|
|
|
|
struct reo_flush_cache {
|
|
#ifndef WIFI_BIT_ORDER_BIG_ENDIAN
|
|
struct uniform_reo_cmd_header cmd_header;
|
|
uint32_t flush_addr_31_0 : 32;
|
|
uint32_t flush_addr_39_32 : 8,
|
|
forward_all_mpdus_in_queue : 1,
|
|
release_cache_block_index : 1,
|
|
cache_block_resource_index : 2,
|
|
flush_without_invalidate : 1,
|
|
block_cache_usage_after_flush : 1,
|
|
flush_entire_cache : 1,
|
|
flush_queue_1k_desc : 1,
|
|
reserved_2b : 16;
|
|
uint32_t reserved_3a : 32;
|
|
uint32_t reserved_4a : 32;
|
|
uint32_t reserved_5a : 32;
|
|
uint32_t reserved_6a : 32;
|
|
uint32_t reserved_7a : 32;
|
|
uint32_t reserved_8a : 32;
|
|
uint32_t tlv64_padding : 32;
|
|
#else
|
|
struct uniform_reo_cmd_header cmd_header;
|
|
uint32_t flush_addr_31_0 : 32;
|
|
uint32_t reserved_2b : 16,
|
|
flush_queue_1k_desc : 1,
|
|
flush_entire_cache : 1,
|
|
block_cache_usage_after_flush : 1,
|
|
flush_without_invalidate : 1,
|
|
cache_block_resource_index : 2,
|
|
release_cache_block_index : 1,
|
|
forward_all_mpdus_in_queue : 1,
|
|
flush_addr_39_32 : 8;
|
|
uint32_t reserved_3a : 32;
|
|
uint32_t reserved_4a : 32;
|
|
uint32_t reserved_5a : 32;
|
|
uint32_t reserved_6a : 32;
|
|
uint32_t reserved_7a : 32;
|
|
uint32_t reserved_8a : 32;
|
|
uint32_t tlv64_padding : 32;
|
|
#endif
|
|
};
|
|
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_OFFSET 0x0000000000000000
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_LSB 0
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_MSB 15
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_MASK 0x000000000000ffff
|
|
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_OFFSET 0x0000000000000000
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_LSB 16
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_MSB 16
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_MASK 0x0000000000010000
|
|
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_OFFSET 0x0000000000000000
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_LSB 17
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_MSB 31
|
|
#define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_MASK 0x00000000fffe0000
|
|
|
|
#define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_OFFSET 0x0000000000000000
|
|
#define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_LSB 32
|
|
#define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_MSB 63
|
|
#define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_MASK 0xffffffff00000000
|
|
|
|
#define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_OFFSET 0x0000000000000008
|
|
#define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_LSB 0
|
|
#define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_MSB 7
|
|
#define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_MASK 0x00000000000000ff
|
|
|
|
#define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_OFFSET 0x0000000000000008
|
|
#define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_LSB 8
|
|
#define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_MSB 8
|
|
#define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_MASK 0x0000000000000100
|
|
|
|
#define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_OFFSET 0x0000000000000008
|
|
#define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_LSB 9
|
|
#define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_MSB 9
|
|
#define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_MASK 0x0000000000000200
|
|
|
|
#define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_OFFSET 0x0000000000000008
|
|
#define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_LSB 10
|
|
#define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_MSB 11
|
|
#define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_MASK 0x0000000000000c00
|
|
|
|
#define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_OFFSET 0x0000000000000008
|
|
#define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_LSB 12
|
|
#define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_MSB 12
|
|
#define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_MASK 0x0000000000001000
|
|
|
|
#define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_OFFSET 0x0000000000000008
|
|
#define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_LSB 13
|
|
#define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_MSB 13
|
|
#define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_MASK 0x0000000000002000
|
|
|
|
#define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_OFFSET 0x0000000000000008
|
|
#define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_LSB 14
|
|
#define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_MSB 14
|
|
#define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_MASK 0x0000000000004000
|
|
|
|
#define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_OFFSET 0x0000000000000008
|
|
#define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_LSB 15
|
|
#define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_MSB 15
|
|
#define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_MASK 0x0000000000008000
|
|
|
|
#define REO_FLUSH_CACHE_RESERVED_2B_OFFSET 0x0000000000000008
|
|
#define REO_FLUSH_CACHE_RESERVED_2B_LSB 16
|
|
#define REO_FLUSH_CACHE_RESERVED_2B_MSB 31
|
|
#define REO_FLUSH_CACHE_RESERVED_2B_MASK 0x00000000ffff0000
|
|
|
|
#define REO_FLUSH_CACHE_RESERVED_3A_OFFSET 0x0000000000000008
|
|
#define REO_FLUSH_CACHE_RESERVED_3A_LSB 32
|
|
#define REO_FLUSH_CACHE_RESERVED_3A_MSB 63
|
|
#define REO_FLUSH_CACHE_RESERVED_3A_MASK 0xffffffff00000000
|
|
|
|
#define REO_FLUSH_CACHE_RESERVED_4A_OFFSET 0x0000000000000010
|
|
#define REO_FLUSH_CACHE_RESERVED_4A_LSB 0
|
|
#define REO_FLUSH_CACHE_RESERVED_4A_MSB 31
|
|
#define REO_FLUSH_CACHE_RESERVED_4A_MASK 0x00000000ffffffff
|
|
|
|
#define REO_FLUSH_CACHE_RESERVED_5A_OFFSET 0x0000000000000010
|
|
#define REO_FLUSH_CACHE_RESERVED_5A_LSB 32
|
|
#define REO_FLUSH_CACHE_RESERVED_5A_MSB 63
|
|
#define REO_FLUSH_CACHE_RESERVED_5A_MASK 0xffffffff00000000
|
|
|
|
#define REO_FLUSH_CACHE_RESERVED_6A_OFFSET 0x0000000000000018
|
|
#define REO_FLUSH_CACHE_RESERVED_6A_LSB 0
|
|
#define REO_FLUSH_CACHE_RESERVED_6A_MSB 31
|
|
#define REO_FLUSH_CACHE_RESERVED_6A_MASK 0x00000000ffffffff
|
|
|
|
#define REO_FLUSH_CACHE_RESERVED_7A_OFFSET 0x0000000000000018
|
|
#define REO_FLUSH_CACHE_RESERVED_7A_LSB 32
|
|
#define REO_FLUSH_CACHE_RESERVED_7A_MSB 63
|
|
#define REO_FLUSH_CACHE_RESERVED_7A_MASK 0xffffffff00000000
|
|
|
|
#define REO_FLUSH_CACHE_RESERVED_8A_OFFSET 0x0000000000000020
|
|
#define REO_FLUSH_CACHE_RESERVED_8A_LSB 0
|
|
#define REO_FLUSH_CACHE_RESERVED_8A_MSB 31
|
|
#define REO_FLUSH_CACHE_RESERVED_8A_MASK 0x00000000ffffffff
|
|
|
|
#define REO_FLUSH_CACHE_TLV64_PADDING_OFFSET 0x0000000000000020
|
|
#define REO_FLUSH_CACHE_TLV64_PADDING_LSB 32
|
|
#define REO_FLUSH_CACHE_TLV64_PADDING_MSB 63
|
|
#define REO_FLUSH_CACHE_TLV64_PADDING_MASK 0xffffffff00000000
|
|
|
|
#endif
|