dp_rx.c 93 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_hw_headers.h"
  20. #include "dp_types.h"
  21. #include "dp_rx.h"
  22. #include "dp_tx.h"
  23. #include "dp_peer.h"
  24. #include "hal_rx.h"
  25. #include "hal_api.h"
  26. #include "qdf_nbuf.h"
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #include "dp_internal.h"
  31. #include "dp_ipa.h"
  32. #include "dp_hist.h"
  33. #include "dp_rx_buffer_pool.h"
  34. #ifdef WIFI_MONITOR_SUPPORT
  35. #include "dp_htt.h"
  36. #include <dp_mon.h>
  37. #endif
  38. #ifdef FEATURE_WDS
  39. #include "dp_txrx_wds.h"
  40. #endif
  41. #ifdef DP_RATETABLE_SUPPORT
  42. #include "dp_ratetable.h"
  43. #endif
  44. #ifdef DUP_RX_DESC_WAR
  45. void dp_rx_dump_info_and_assert(struct dp_soc *soc,
  46. hal_ring_handle_t hal_ring,
  47. hal_ring_desc_t ring_desc,
  48. struct dp_rx_desc *rx_desc)
  49. {
  50. void *hal_soc = soc->hal_soc;
  51. hal_srng_dump_ring_desc(hal_soc, hal_ring, ring_desc);
  52. dp_rx_desc_dump(rx_desc);
  53. }
  54. #else
  55. void dp_rx_dump_info_and_assert(struct dp_soc *soc,
  56. hal_ring_handle_t hal_ring_hdl,
  57. hal_ring_desc_t ring_desc,
  58. struct dp_rx_desc *rx_desc)
  59. {
  60. hal_soc_handle_t hal_soc = soc->hal_soc;
  61. dp_rx_desc_dump(rx_desc);
  62. hal_srng_dump_ring_desc(hal_soc, hal_ring_hdl, ring_desc);
  63. hal_srng_dump_ring(hal_soc, hal_ring_hdl);
  64. qdf_assert_always(0);
  65. }
  66. #endif
  67. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  68. #ifdef RX_DESC_SANITY_WAR
  69. QDF_STATUS dp_rx_desc_sanity(struct dp_soc *soc, hal_soc_handle_t hal_soc,
  70. hal_ring_handle_t hal_ring_hdl,
  71. hal_ring_desc_t ring_desc,
  72. struct dp_rx_desc *rx_desc)
  73. {
  74. uint8_t return_buffer_manager;
  75. if (qdf_unlikely(!rx_desc)) {
  76. /*
  77. * This is an unlikely case where the cookie obtained
  78. * from the ring_desc is invalid and hence we are not
  79. * able to find the corresponding rx_desc
  80. */
  81. goto fail;
  82. }
  83. return_buffer_manager = hal_rx_ret_buf_manager_get(hal_soc, ring_desc);
  84. if (qdf_unlikely(!(return_buffer_manager ==
  85. HAL_RX_BUF_RBM_SW1_BM(soc->wbm_sw0_bm_id) ||
  86. return_buffer_manager ==
  87. HAL_RX_BUF_RBM_SW3_BM(soc->wbm_sw0_bm_id)))) {
  88. goto fail;
  89. }
  90. return QDF_STATUS_SUCCESS;
  91. fail:
  92. DP_STATS_INC(soc, rx.err.invalid_cookie, 1);
  93. dp_err("Ring Desc:");
  94. hal_srng_dump_ring_desc(hal_soc, hal_ring_hdl,
  95. ring_desc);
  96. return QDF_STATUS_E_NULL_VALUE;
  97. }
  98. #endif
  99. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  100. /**
  101. * dp_pdev_frag_alloc_and_map() - Allocate frag for desc buffer and map
  102. *
  103. * @dp_soc: struct dp_soc *
  104. * @nbuf_frag_info_t: nbuf frag info
  105. * @dp_pdev: struct dp_pdev *
  106. * @rx_desc_pool: Rx desc pool
  107. *
  108. * Return: QDF_STATUS
  109. */
  110. #ifdef DP_RX_MON_MEM_FRAG
  111. static inline QDF_STATUS
  112. dp_pdev_frag_alloc_and_map(struct dp_soc *dp_soc,
  113. struct dp_rx_nbuf_frag_info *nbuf_frag_info_t,
  114. struct dp_pdev *dp_pdev,
  115. struct rx_desc_pool *rx_desc_pool)
  116. {
  117. QDF_STATUS ret = QDF_STATUS_E_FAILURE;
  118. (nbuf_frag_info_t->virt_addr).vaddr =
  119. qdf_frag_alloc(NULL, rx_desc_pool->buf_size);
  120. if (!((nbuf_frag_info_t->virt_addr).vaddr)) {
  121. dp_err("Frag alloc failed");
  122. DP_STATS_INC(dp_pdev, replenish.frag_alloc_fail, 1);
  123. return QDF_STATUS_E_NOMEM;
  124. }
  125. ret = qdf_mem_map_page(dp_soc->osdev,
  126. (nbuf_frag_info_t->virt_addr).vaddr,
  127. QDF_DMA_FROM_DEVICE,
  128. rx_desc_pool->buf_size,
  129. &nbuf_frag_info_t->paddr);
  130. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret))) {
  131. qdf_frag_free((nbuf_frag_info_t->virt_addr).vaddr);
  132. dp_err("Frag map failed");
  133. DP_STATS_INC(dp_pdev, replenish.map_err, 1);
  134. return QDF_STATUS_E_FAULT;
  135. }
  136. return QDF_STATUS_SUCCESS;
  137. }
  138. #else
  139. static inline QDF_STATUS
  140. dp_pdev_frag_alloc_and_map(struct dp_soc *dp_soc,
  141. struct dp_rx_nbuf_frag_info *nbuf_frag_info_t,
  142. struct dp_pdev *dp_pdev,
  143. struct rx_desc_pool *rx_desc_pool)
  144. {
  145. return QDF_STATUS_SUCCESS;
  146. }
  147. #endif /* DP_RX_MON_MEM_FRAG */
  148. #ifdef WLAN_FEATURE_DP_RX_RING_HISTORY
  149. /**
  150. * dp_rx_refill_ring_record_entry() - Record an entry into refill_ring history
  151. * @soc: Datapath soc structure
  152. * @ring_num: Refill ring number
  153. * @num_req: number of buffers requested for refill
  154. * @num_refill: number of buffers refilled
  155. *
  156. * Returns: None
  157. */
  158. static inline void
  159. dp_rx_refill_ring_record_entry(struct dp_soc *soc, uint8_t ring_num,
  160. hal_ring_handle_t hal_ring_hdl,
  161. uint32_t num_req, uint32_t num_refill)
  162. {
  163. struct dp_refill_info_record *record;
  164. uint32_t idx;
  165. uint32_t tp;
  166. uint32_t hp;
  167. if (qdf_unlikely(ring_num >= MAX_PDEV_CNT ||
  168. !soc->rx_refill_ring_history[ring_num]))
  169. return;
  170. idx = dp_history_get_next_index(&soc->rx_refill_ring_history[ring_num]->index,
  171. DP_RX_REFILL_HIST_MAX);
  172. /* No NULL check needed for record since its an array */
  173. record = &soc->rx_refill_ring_history[ring_num]->entry[idx];
  174. hal_get_sw_hptp(soc->hal_soc, hal_ring_hdl, &tp, &hp);
  175. record->timestamp = qdf_get_log_timestamp();
  176. record->num_req = num_req;
  177. record->num_refill = num_refill;
  178. record->hp = hp;
  179. record->tp = tp;
  180. }
  181. #else
  182. static inline void
  183. dp_rx_refill_ring_record_entry(struct dp_soc *soc, uint8_t ring_num,
  184. hal_ring_handle_t hal_ring_hdl,
  185. uint32_t num_req, uint32_t num_refill)
  186. {
  187. }
  188. #endif
  189. /**
  190. * dp_pdev_nbuf_alloc_and_map() - Allocate nbuf for desc buffer and map
  191. *
  192. * @dp_soc: struct dp_soc *
  193. * @mac_id: Mac id
  194. * @num_entries_avail: num_entries_avail
  195. * @nbuf_frag_info_t: nbuf frag info
  196. * @dp_pdev: struct dp_pdev *
  197. * @rx_desc_pool: Rx desc pool
  198. *
  199. * Return: QDF_STATUS
  200. */
  201. static inline QDF_STATUS
  202. dp_pdev_nbuf_alloc_and_map_replenish(struct dp_soc *dp_soc,
  203. uint32_t mac_id,
  204. uint32_t num_entries_avail,
  205. struct dp_rx_nbuf_frag_info *nbuf_frag_info_t,
  206. struct dp_pdev *dp_pdev,
  207. struct rx_desc_pool *rx_desc_pool)
  208. {
  209. QDF_STATUS ret = QDF_STATUS_E_FAILURE;
  210. (nbuf_frag_info_t->virt_addr).nbuf =
  211. dp_rx_buffer_pool_nbuf_alloc(dp_soc,
  212. mac_id,
  213. rx_desc_pool,
  214. num_entries_avail);
  215. if (!((nbuf_frag_info_t->virt_addr).nbuf)) {
  216. dp_err("nbuf alloc failed");
  217. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  218. return QDF_STATUS_E_NOMEM;
  219. }
  220. ret = dp_rx_buffer_pool_nbuf_map(dp_soc, rx_desc_pool,
  221. nbuf_frag_info_t);
  222. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret))) {
  223. dp_rx_buffer_pool_nbuf_free(dp_soc,
  224. (nbuf_frag_info_t->virt_addr).nbuf, mac_id);
  225. dp_err("nbuf map failed");
  226. DP_STATS_INC(dp_pdev, replenish.map_err, 1);
  227. return QDF_STATUS_E_FAULT;
  228. }
  229. nbuf_frag_info_t->paddr =
  230. qdf_nbuf_get_frag_paddr((nbuf_frag_info_t->virt_addr).nbuf, 0);
  231. dp_ipa_handle_rx_buf_smmu_mapping(dp_soc, (qdf_nbuf_t)(
  232. (nbuf_frag_info_t->virt_addr).nbuf),
  233. rx_desc_pool->buf_size,
  234. true, __func__, __LINE__);
  235. ret = dp_check_paddr(dp_soc, &((nbuf_frag_info_t->virt_addr).nbuf),
  236. &nbuf_frag_info_t->paddr,
  237. rx_desc_pool);
  238. if (ret == QDF_STATUS_E_FAILURE) {
  239. DP_STATS_INC(dp_pdev, replenish.x86_fail, 1);
  240. return QDF_STATUS_E_ADDRNOTAVAIL;
  241. }
  242. return QDF_STATUS_SUCCESS;
  243. }
  244. #if defined(QCA_DP_RX_NBUF_NO_MAP_UNMAP) && !defined(BUILD_X86)
  245. QDF_STATUS
  246. __dp_rx_buffers_no_map_lt_replenish(struct dp_soc *soc, uint32_t mac_id,
  247. struct dp_srng *dp_rxdma_srng,
  248. struct rx_desc_pool *rx_desc_pool)
  249. {
  250. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  251. uint32_t count;
  252. void *rxdma_ring_entry;
  253. union dp_rx_desc_list_elem_t *next = NULL;
  254. void *rxdma_srng;
  255. qdf_nbuf_t nbuf;
  256. qdf_dma_addr_t paddr;
  257. uint16_t num_entries_avail = 0;
  258. uint16_t num_alloc_desc = 0;
  259. union dp_rx_desc_list_elem_t *desc_list = NULL;
  260. union dp_rx_desc_list_elem_t *tail = NULL;
  261. int sync_hw_ptr = 0;
  262. rxdma_srng = dp_rxdma_srng->hal_srng;
  263. if (qdf_unlikely(!dp_pdev)) {
  264. dp_rx_err("%pK: pdev is null for mac_id = %d", soc, mac_id);
  265. return QDF_STATUS_E_FAILURE;
  266. }
  267. if (qdf_unlikely(!rxdma_srng)) {
  268. dp_rx_debug("%pK: rxdma srng not initialized", soc);
  269. return QDF_STATUS_E_FAILURE;
  270. }
  271. hal_srng_access_start(soc->hal_soc, rxdma_srng);
  272. num_entries_avail = hal_srng_src_num_avail(soc->hal_soc,
  273. rxdma_srng,
  274. sync_hw_ptr);
  275. dp_rx_debug("%pK: no of available entries in rxdma ring: %d",
  276. soc, num_entries_avail);
  277. if (qdf_unlikely(num_entries_avail <
  278. ((dp_rxdma_srng->num_entries * 3) / 4))) {
  279. hal_srng_access_end(soc->hal_soc, rxdma_srng);
  280. return QDF_STATUS_E_FAILURE;
  281. }
  282. DP_STATS_INC(dp_pdev, replenish.low_thresh_intrs, 1);
  283. num_alloc_desc = dp_rx_get_free_desc_list(soc, mac_id,
  284. rx_desc_pool,
  285. num_entries_avail,
  286. &desc_list,
  287. &tail);
  288. if (!num_alloc_desc) {
  289. dp_rx_err("%pK: no free rx_descs in freelist", soc);
  290. DP_STATS_INC(dp_pdev, err.desc_lt_alloc_fail,
  291. num_entries_avail);
  292. hal_srng_access_end(soc->hal_soc, rxdma_srng);
  293. return QDF_STATUS_E_NOMEM;
  294. }
  295. for (count = 0; count < num_alloc_desc; count++) {
  296. next = desc_list->next;
  297. qdf_prefetch(next);
  298. nbuf = dp_rx_nbuf_alloc(soc, rx_desc_pool);
  299. if (qdf_unlikely(!nbuf)) {
  300. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  301. break;
  302. }
  303. paddr = dp_rx_nbuf_sync_no_dsb(soc, nbuf,
  304. rx_desc_pool->buf_size);
  305. rxdma_ring_entry = hal_srng_src_get_next(soc->hal_soc,
  306. rxdma_srng);
  307. qdf_assert_always(rxdma_ring_entry);
  308. desc_list->rx_desc.nbuf = nbuf;
  309. desc_list->rx_desc.rx_buf_start = nbuf->data;
  310. desc_list->rx_desc.unmapped = 0;
  311. /* rx_desc.in_use should be zero at this time*/
  312. qdf_assert_always(desc_list->rx_desc.in_use == 0);
  313. desc_list->rx_desc.in_use = 1;
  314. desc_list->rx_desc.in_err_state = 0;
  315. hal_rxdma_buff_addr_info_set(soc->hal_soc, rxdma_ring_entry,
  316. paddr,
  317. desc_list->rx_desc.cookie,
  318. rx_desc_pool->owner);
  319. desc_list = next;
  320. }
  321. qdf_dsb();
  322. hal_srng_access_end(soc->hal_soc, rxdma_srng);
  323. /* No need to count the number of bytes received during replenish.
  324. * Therefore set replenish.pkts.bytes as 0.
  325. */
  326. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, count, 0);
  327. DP_STATS_INC(dp_pdev, buf_freelist, (num_alloc_desc - count));
  328. /*
  329. * add any available free desc back to the free list
  330. */
  331. if (desc_list)
  332. dp_rx_add_desc_list_to_free_list(soc, &desc_list, &tail,
  333. mac_id, rx_desc_pool);
  334. return QDF_STATUS_SUCCESS;
  335. }
  336. QDF_STATUS
  337. __dp_rx_buffers_no_map_replenish(struct dp_soc *soc, uint32_t mac_id,
  338. struct dp_srng *dp_rxdma_srng,
  339. struct rx_desc_pool *rx_desc_pool,
  340. uint32_t num_req_buffers,
  341. union dp_rx_desc_list_elem_t **desc_list,
  342. union dp_rx_desc_list_elem_t **tail)
  343. {
  344. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  345. uint32_t count;
  346. void *rxdma_ring_entry;
  347. union dp_rx_desc_list_elem_t *next;
  348. void *rxdma_srng;
  349. qdf_nbuf_t nbuf;
  350. qdf_dma_addr_t paddr;
  351. rxdma_srng = dp_rxdma_srng->hal_srng;
  352. if (qdf_unlikely(!dp_pdev)) {
  353. dp_rx_err("%pK: pdev is null for mac_id = %d",
  354. soc, mac_id);
  355. return QDF_STATUS_E_FAILURE;
  356. }
  357. if (qdf_unlikely(!rxdma_srng)) {
  358. dp_rx_debug("%pK: rxdma srng not initialized", soc);
  359. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  360. return QDF_STATUS_E_FAILURE;
  361. }
  362. dp_rx_debug("%pK: requested %d buffers for replenish",
  363. soc, num_req_buffers);
  364. hal_srng_access_start(soc->hal_soc, rxdma_srng);
  365. for (count = 0; count < num_req_buffers; count++) {
  366. next = (*desc_list)->next;
  367. qdf_prefetch(next);
  368. nbuf = dp_rx_nbuf_alloc(soc, rx_desc_pool);
  369. if (qdf_unlikely(!nbuf)) {
  370. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  371. break;
  372. }
  373. paddr = dp_rx_nbuf_sync_no_dsb(soc, nbuf,
  374. rx_desc_pool->buf_size);
  375. rxdma_ring_entry = (struct dp_buffer_addr_info *)
  376. hal_srng_src_get_next(soc->hal_soc, rxdma_srng);
  377. if (!rxdma_ring_entry)
  378. break;
  379. qdf_assert_always(rxdma_ring_entry);
  380. (*desc_list)->rx_desc.nbuf = nbuf;
  381. (*desc_list)->rx_desc.rx_buf_start = nbuf->data;
  382. (*desc_list)->rx_desc.unmapped = 0;
  383. /* rx_desc.in_use should be zero at this time*/
  384. qdf_assert_always((*desc_list)->rx_desc.in_use == 0);
  385. (*desc_list)->rx_desc.in_use = 1;
  386. (*desc_list)->rx_desc.in_err_state = 0;
  387. hal_rxdma_buff_addr_info_set(soc->hal_soc, rxdma_ring_entry,
  388. paddr,
  389. (*desc_list)->rx_desc.cookie,
  390. rx_desc_pool->owner);
  391. *desc_list = next;
  392. }
  393. qdf_dsb();
  394. hal_srng_access_end(soc->hal_soc, rxdma_srng);
  395. /* No need to count the number of bytes received during replenish.
  396. * Therefore set replenish.pkts.bytes as 0.
  397. */
  398. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, count, 0);
  399. DP_STATS_INC(dp_pdev, buf_freelist, (num_req_buffers - count));
  400. /*
  401. * add any available free desc back to the free list
  402. */
  403. if (*desc_list)
  404. dp_rx_add_desc_list_to_free_list(soc, desc_list, tail,
  405. mac_id, rx_desc_pool);
  406. return QDF_STATUS_SUCCESS;
  407. }
  408. QDF_STATUS __dp_pdev_rx_buffers_no_map_attach(struct dp_soc *soc,
  409. uint32_t mac_id,
  410. struct dp_srng *dp_rxdma_srng,
  411. struct rx_desc_pool *rx_desc_pool,
  412. uint32_t num_req_buffers)
  413. {
  414. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  415. uint32_t count;
  416. uint32_t nr_descs = 0;
  417. void *rxdma_ring_entry;
  418. union dp_rx_desc_list_elem_t *next;
  419. void *rxdma_srng;
  420. qdf_nbuf_t nbuf;
  421. qdf_dma_addr_t paddr;
  422. union dp_rx_desc_list_elem_t *desc_list = NULL;
  423. union dp_rx_desc_list_elem_t *tail = NULL;
  424. rxdma_srng = dp_rxdma_srng->hal_srng;
  425. if (qdf_unlikely(!dp_pdev)) {
  426. dp_rx_err("%pK: pdev is null for mac_id = %d",
  427. soc, mac_id);
  428. return QDF_STATUS_E_FAILURE;
  429. }
  430. if (qdf_unlikely(!rxdma_srng)) {
  431. dp_rx_debug("%pK: rxdma srng not initialized", soc);
  432. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  433. return QDF_STATUS_E_FAILURE;
  434. }
  435. dp_rx_debug("%pK: requested %d buffers for replenish",
  436. soc, num_req_buffers);
  437. nr_descs = dp_rx_get_free_desc_list(soc, mac_id, rx_desc_pool,
  438. num_req_buffers, &desc_list, &tail);
  439. if (!nr_descs) {
  440. dp_err("no free rx_descs in freelist");
  441. DP_STATS_INC(dp_pdev, err.desc_alloc_fail, num_req_buffers);
  442. return QDF_STATUS_E_NOMEM;
  443. }
  444. dp_debug("got %u RX descs for driver attach", nr_descs);
  445. hal_srng_access_start(soc->hal_soc, rxdma_srng);
  446. for (count = 0; count < nr_descs; count++) {
  447. next = desc_list->next;
  448. qdf_prefetch(next);
  449. nbuf = dp_rx_nbuf_alloc(soc, rx_desc_pool);
  450. if (qdf_unlikely(!nbuf)) {
  451. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  452. break;
  453. }
  454. paddr = dp_rx_nbuf_sync_no_dsb(soc, nbuf,
  455. rx_desc_pool->buf_size);
  456. rxdma_ring_entry = (struct dp_buffer_addr_info *)
  457. hal_srng_src_get_next(soc->hal_soc, rxdma_srng);
  458. if (!rxdma_ring_entry)
  459. break;
  460. qdf_assert_always(rxdma_ring_entry);
  461. desc_list->rx_desc.nbuf = nbuf;
  462. desc_list->rx_desc.rx_buf_start = nbuf->data;
  463. desc_list->rx_desc.unmapped = 0;
  464. /* rx_desc.in_use should be zero at this time*/
  465. qdf_assert_always(desc_list->rx_desc.in_use == 0);
  466. desc_list->rx_desc.in_use = 1;
  467. desc_list->rx_desc.in_err_state = 0;
  468. hal_rxdma_buff_addr_info_set(soc->hal_soc, rxdma_ring_entry,
  469. paddr,
  470. desc_list->rx_desc.cookie,
  471. rx_desc_pool->owner);
  472. desc_list = next;
  473. }
  474. qdf_dsb();
  475. hal_srng_access_end(soc->hal_soc, rxdma_srng);
  476. /* No need to count the number of bytes received during replenish.
  477. * Therefore set replenish.pkts.bytes as 0.
  478. */
  479. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, count, 0);
  480. return QDF_STATUS_SUCCESS;
  481. }
  482. #endif
  483. #ifdef DP_UMAC_HW_RESET_SUPPORT
  484. #if defined(QCA_DP_RX_NBUF_NO_MAP_UNMAP) && !defined(BUILD_X86)
  485. static inline
  486. qdf_dma_addr_t dp_rx_rep_retrieve_paddr(struct dp_soc *dp_soc, qdf_nbuf_t nbuf,
  487. uint32_t buf_size)
  488. {
  489. return dp_rx_nbuf_sync_no_dsb(dp_soc, nbuf, buf_size);
  490. }
  491. #else
  492. static inline
  493. qdf_dma_addr_t dp_rx_rep_retrieve_paddr(struct dp_soc *dp_soc, qdf_nbuf_t nbuf,
  494. uint32_t buf_size)
  495. {
  496. return qdf_nbuf_get_frag_paddr(nbuf, 0);
  497. }
  498. #endif
  499. /*
  500. * dp_rx_desc_replenish() - Replenish the rx descriptors one at a time
  501. *
  502. * @soc: core txrx main context
  503. * @dp_rxdma_srng: rxdma ring
  504. * @rx_desc_pool: rx descriptor pool
  505. * @rx_desc:rx descriptor
  506. *
  507. * Return: void
  508. */
  509. static inline
  510. void dp_rx_desc_replenish(struct dp_soc *soc, struct dp_srng *dp_rxdma_srng,
  511. struct rx_desc_pool *rx_desc_pool,
  512. struct dp_rx_desc *rx_desc)
  513. {
  514. void *rxdma_srng;
  515. void *rxdma_ring_entry;
  516. qdf_dma_addr_t paddr;
  517. rxdma_srng = dp_rxdma_srng->hal_srng;
  518. /* No one else should be accessing the srng at this point */
  519. hal_srng_access_start_unlocked(soc->hal_soc, rxdma_srng);
  520. rxdma_ring_entry = hal_srng_src_get_next(soc->hal_soc, rxdma_srng);
  521. qdf_assert_always(rxdma_ring_entry);
  522. rx_desc->in_err_state = 0;
  523. paddr = dp_rx_rep_retrieve_paddr(soc, rx_desc->nbuf,
  524. rx_desc_pool->buf_size);
  525. hal_rxdma_buff_addr_info_set(soc->hal_soc, rxdma_ring_entry, paddr,
  526. rx_desc->cookie, rx_desc_pool->owner);
  527. hal_srng_access_end_unlocked(soc->hal_soc, rxdma_srng);
  528. }
  529. /*
  530. * dp_rx_desc_reuse() - Reuse the rx descriptors to fill the rx buf ring
  531. *
  532. * @soc: core txrx main context
  533. * @nbuf_list: nbuf list for delayed free
  534. *
  535. * Return: void
  536. */
  537. void dp_rx_desc_reuse(struct dp_soc *soc, qdf_nbuf_t *nbuf_list)
  538. {
  539. int mac_id, i, j;
  540. union dp_rx_desc_list_elem_t *head = NULL;
  541. union dp_rx_desc_list_elem_t *tail = NULL;
  542. for (mac_id = 0; mac_id < MAX_PDEV_CNT; mac_id++) {
  543. struct dp_srng *dp_rxdma_srng =
  544. &soc->rx_refill_buf_ring[mac_id];
  545. struct rx_desc_pool *rx_desc_pool = &soc->rx_desc_buf[mac_id];
  546. uint32_t rx_sw_desc_num = rx_desc_pool->pool_size;
  547. /* Only fill up 1/3 of the ring size */
  548. uint32_t num_req_decs;
  549. if (!dp_rxdma_srng || !dp_rxdma_srng->hal_srng ||
  550. !rx_desc_pool->array)
  551. continue;
  552. num_req_decs = dp_rxdma_srng->num_entries / 3;
  553. for (i = 0, j = 0; i < rx_sw_desc_num; i++) {
  554. struct dp_rx_desc *rx_desc =
  555. (struct dp_rx_desc *)&rx_desc_pool->array[i];
  556. if (rx_desc->in_use) {
  557. if (j < dp_rxdma_srng->num_entries) {
  558. dp_rx_desc_replenish(soc, dp_rxdma_srng,
  559. rx_desc_pool,
  560. rx_desc);
  561. } else {
  562. dp_rx_nbuf_unmap(soc, rx_desc, 0);
  563. rx_desc->unmapped = 0;
  564. rx_desc->nbuf->next = *nbuf_list;
  565. *nbuf_list = rx_desc->nbuf;
  566. dp_rx_add_to_free_desc_list(&head,
  567. &tail,
  568. rx_desc);
  569. }
  570. j++;
  571. }
  572. }
  573. if (head)
  574. dp_rx_add_desc_list_to_free_list(soc, &head, &tail,
  575. mac_id, rx_desc_pool);
  576. /* If num of descs in use were less, then we need to replenish
  577. * the ring with some buffers
  578. */
  579. head = NULL;
  580. tail = NULL;
  581. if (j < (num_req_decs - 1))
  582. dp_rx_buffers_replenish(soc, mac_id, dp_rxdma_srng,
  583. rx_desc_pool,
  584. ((num_req_decs - 1) - j),
  585. &head, &tail, true);
  586. }
  587. }
  588. #endif
  589. /*
  590. * dp_rx_buffers_replenish() - replenish rxdma ring with rx nbufs
  591. * called during dp rx initialization
  592. * and at the end of dp_rx_process.
  593. *
  594. * @soc: core txrx main context
  595. * @mac_id: mac_id which is one of 3 mac_ids
  596. * @dp_rxdma_srng: dp rxdma circular ring
  597. * @rx_desc_pool: Pointer to free Rx descriptor pool
  598. * @num_req_buffers: number of buffer to be replenished
  599. * @desc_list: list of descs if called from dp_rx_process
  600. * or NULL during dp rx initialization or out of buffer
  601. * interrupt.
  602. * @tail: tail of descs list
  603. * @req_only: If true don't replenish more than req buffers
  604. * @func_name: name of the caller function
  605. * Return: return success or failure
  606. */
  607. QDF_STATUS __dp_rx_buffers_replenish(struct dp_soc *dp_soc, uint32_t mac_id,
  608. struct dp_srng *dp_rxdma_srng,
  609. struct rx_desc_pool *rx_desc_pool,
  610. uint32_t num_req_buffers,
  611. union dp_rx_desc_list_elem_t **desc_list,
  612. union dp_rx_desc_list_elem_t **tail,
  613. bool req_only, const char *func_name)
  614. {
  615. uint32_t num_alloc_desc;
  616. uint16_t num_desc_to_free = 0;
  617. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(dp_soc, mac_id);
  618. uint32_t num_entries_avail;
  619. uint32_t count;
  620. int sync_hw_ptr = 1;
  621. struct dp_rx_nbuf_frag_info nbuf_frag_info = {0};
  622. void *rxdma_ring_entry;
  623. union dp_rx_desc_list_elem_t *next;
  624. QDF_STATUS ret;
  625. void *rxdma_srng;
  626. union dp_rx_desc_list_elem_t *desc_list_append = NULL;
  627. union dp_rx_desc_list_elem_t *tail_append = NULL;
  628. union dp_rx_desc_list_elem_t *temp_list = NULL;
  629. rxdma_srng = dp_rxdma_srng->hal_srng;
  630. if (qdf_unlikely(!dp_pdev)) {
  631. dp_rx_err("%pK: pdev is null for mac_id = %d",
  632. dp_soc, mac_id);
  633. return QDF_STATUS_E_FAILURE;
  634. }
  635. if (qdf_unlikely(!rxdma_srng)) {
  636. dp_rx_debug("%pK: rxdma srng not initialized", dp_soc);
  637. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  638. return QDF_STATUS_E_FAILURE;
  639. }
  640. dp_verbose_debug("%pK: requested %d buffers for replenish",
  641. dp_soc, num_req_buffers);
  642. hal_srng_access_start(dp_soc->hal_soc, rxdma_srng);
  643. num_entries_avail = hal_srng_src_num_avail(dp_soc->hal_soc,
  644. rxdma_srng,
  645. sync_hw_ptr);
  646. dp_verbose_debug("%pK: no of available entries in rxdma ring: %d",
  647. dp_soc, num_entries_avail);
  648. if (!req_only && !(*desc_list) && (num_entries_avail >
  649. ((dp_rxdma_srng->num_entries * 3) / 4))) {
  650. num_req_buffers = num_entries_avail;
  651. DP_STATS_INC(dp_pdev, replenish.low_thresh_intrs, 1);
  652. } else if (num_entries_avail < num_req_buffers) {
  653. num_desc_to_free = num_req_buffers - num_entries_avail;
  654. num_req_buffers = num_entries_avail;
  655. } else if ((*desc_list) &&
  656. dp_rxdma_srng->num_entries - num_entries_avail <
  657. CRITICAL_BUFFER_THRESHOLD) {
  658. /* Append some free descriptors to tail */
  659. num_alloc_desc =
  660. dp_rx_get_free_desc_list(dp_soc, mac_id,
  661. rx_desc_pool,
  662. CRITICAL_BUFFER_THRESHOLD,
  663. &desc_list_append,
  664. &tail_append);
  665. if (num_alloc_desc) {
  666. temp_list = *desc_list;
  667. *desc_list = desc_list_append;
  668. tail_append->next = temp_list;
  669. num_req_buffers += num_alloc_desc;
  670. DP_STATS_DEC(dp_pdev,
  671. replenish.free_list,
  672. num_alloc_desc);
  673. } else
  674. dp_err_rl("%pK: no free rx_descs in freelist", dp_soc);
  675. }
  676. if (qdf_unlikely(!num_req_buffers)) {
  677. num_desc_to_free = num_req_buffers;
  678. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  679. goto free_descs;
  680. }
  681. /*
  682. * if desc_list is NULL, allocate the descs from freelist
  683. */
  684. if (!(*desc_list)) {
  685. num_alloc_desc = dp_rx_get_free_desc_list(dp_soc, mac_id,
  686. rx_desc_pool,
  687. num_req_buffers,
  688. desc_list,
  689. tail);
  690. if (!num_alloc_desc) {
  691. dp_rx_err("%pK: no free rx_descs in freelist", dp_soc);
  692. DP_STATS_INC(dp_pdev, err.desc_alloc_fail,
  693. num_req_buffers);
  694. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  695. return QDF_STATUS_E_NOMEM;
  696. }
  697. dp_verbose_debug("%pK: %d rx desc allocated", dp_soc,
  698. num_alloc_desc);
  699. num_req_buffers = num_alloc_desc;
  700. }
  701. count = 0;
  702. while (count < num_req_buffers) {
  703. /* Flag is set while pdev rx_desc_pool initialization */
  704. if (qdf_unlikely(rx_desc_pool->rx_mon_dest_frag_enable))
  705. ret = dp_pdev_frag_alloc_and_map(dp_soc,
  706. &nbuf_frag_info,
  707. dp_pdev,
  708. rx_desc_pool);
  709. else
  710. ret = dp_pdev_nbuf_alloc_and_map_replenish(dp_soc,
  711. mac_id,
  712. num_entries_avail, &nbuf_frag_info,
  713. dp_pdev, rx_desc_pool);
  714. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret))) {
  715. if (qdf_unlikely(ret == QDF_STATUS_E_FAULT))
  716. continue;
  717. break;
  718. }
  719. count++;
  720. rxdma_ring_entry = hal_srng_src_get_next(dp_soc->hal_soc,
  721. rxdma_srng);
  722. qdf_assert_always(rxdma_ring_entry);
  723. next = (*desc_list)->next;
  724. /* Flag is set while pdev rx_desc_pool initialization */
  725. if (qdf_unlikely(rx_desc_pool->rx_mon_dest_frag_enable))
  726. dp_rx_desc_frag_prep(&((*desc_list)->rx_desc),
  727. &nbuf_frag_info);
  728. else
  729. dp_rx_desc_prep(&((*desc_list)->rx_desc),
  730. &nbuf_frag_info);
  731. /* rx_desc.in_use should be zero at this time*/
  732. qdf_assert_always((*desc_list)->rx_desc.in_use == 0);
  733. (*desc_list)->rx_desc.in_use = 1;
  734. (*desc_list)->rx_desc.in_err_state = 0;
  735. dp_rx_desc_update_dbg_info(&(*desc_list)->rx_desc,
  736. func_name, RX_DESC_REPLENISHED);
  737. dp_verbose_debug("rx_netbuf=%pK, paddr=0x%llx, cookie=%d",
  738. nbuf_frag_info.virt_addr.nbuf,
  739. (unsigned long long)(nbuf_frag_info.paddr),
  740. (*desc_list)->rx_desc.cookie);
  741. hal_rxdma_buff_addr_info_set(dp_soc->hal_soc, rxdma_ring_entry,
  742. nbuf_frag_info.paddr,
  743. (*desc_list)->rx_desc.cookie,
  744. rx_desc_pool->owner);
  745. *desc_list = next;
  746. }
  747. dp_rx_refill_ring_record_entry(dp_soc, dp_pdev->lmac_id, rxdma_srng,
  748. num_req_buffers, count);
  749. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  750. dp_rx_schedule_refill_thread(dp_soc);
  751. dp_verbose_debug("replenished buffers %d, rx desc added back to free list %u",
  752. count, num_desc_to_free);
  753. /* No need to count the number of bytes received during replenish.
  754. * Therefore set replenish.pkts.bytes as 0.
  755. */
  756. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, count, 0);
  757. DP_STATS_INC(dp_pdev, replenish.free_list, num_req_buffers - count);
  758. free_descs:
  759. DP_STATS_INC(dp_pdev, buf_freelist, num_desc_to_free);
  760. /*
  761. * add any available free desc back to the free list
  762. */
  763. if (*desc_list)
  764. dp_rx_add_desc_list_to_free_list(dp_soc, desc_list, tail,
  765. mac_id, rx_desc_pool);
  766. return QDF_STATUS_SUCCESS;
  767. }
  768. qdf_export_symbol(__dp_rx_buffers_replenish);
  769. /*
  770. * dp_rx_deliver_raw() - process RAW mode pkts and hand over the
  771. * pkts to RAW mode simulation to
  772. * decapsulate the pkt.
  773. *
  774. * @vdev: vdev on which RAW mode is enabled
  775. * @nbuf_list: list of RAW pkts to process
  776. * @txrx_peer: peer object from which the pkt is rx
  777. *
  778. * Return: void
  779. */
  780. void
  781. dp_rx_deliver_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf_list,
  782. struct dp_txrx_peer *txrx_peer)
  783. {
  784. qdf_nbuf_t deliver_list_head = NULL;
  785. qdf_nbuf_t deliver_list_tail = NULL;
  786. qdf_nbuf_t nbuf;
  787. nbuf = nbuf_list;
  788. while (nbuf) {
  789. qdf_nbuf_t next = qdf_nbuf_next(nbuf);
  790. DP_RX_LIST_APPEND(deliver_list_head, deliver_list_tail, nbuf);
  791. DP_STATS_INC(vdev->pdev, rx_raw_pkts, 1);
  792. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.raw, 1,
  793. qdf_nbuf_len(nbuf));
  794. /*
  795. * reset the chfrag_start and chfrag_end bits in nbuf cb
  796. * as this is a non-amsdu pkt and RAW mode simulation expects
  797. * these bit s to be 0 for non-amsdu pkt.
  798. */
  799. if (qdf_nbuf_is_rx_chfrag_start(nbuf) &&
  800. qdf_nbuf_is_rx_chfrag_end(nbuf)) {
  801. qdf_nbuf_set_rx_chfrag_start(nbuf, 0);
  802. qdf_nbuf_set_rx_chfrag_end(nbuf, 0);
  803. }
  804. nbuf = next;
  805. }
  806. vdev->osif_rsim_rx_decap(vdev->osif_vdev, &deliver_list_head,
  807. &deliver_list_tail);
  808. vdev->osif_rx(vdev->osif_vdev, deliver_list_head);
  809. }
  810. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  811. #ifndef FEATURE_WDS
  812. void dp_rx_da_learn(struct dp_soc *soc, uint8_t *rx_tlv_hdr,
  813. struct dp_txrx_peer *ta_peer, qdf_nbuf_t nbuf)
  814. {
  815. }
  816. #endif
  817. #ifdef QCA_SUPPORT_TX_MIN_RATES_FOR_SPECIAL_FRAMES
  818. /*
  819. * dp_classify_critical_pkts() - API for marking critical packets
  820. * @soc: dp_soc context
  821. * @vdev: vdev on which packet is to be sent
  822. * @nbuf: nbuf that has to be classified
  823. *
  824. * The function parses the packet, identifies whether its a critical frame and
  825. * marks QDF_NBUF_CB_TX_EXTRA_IS_CRITICAL bit in qdf_nbuf_cb for the nbuf.
  826. * Code for marking which frames are CRITICAL is accessed via callback.
  827. * EAPOL, ARP, DHCP, DHCPv6, ICMPv6 NS/NA are the typical critical frames.
  828. *
  829. * Return: None
  830. */
  831. static
  832. void dp_classify_critical_pkts(struct dp_soc *soc, struct dp_vdev *vdev,
  833. qdf_nbuf_t nbuf)
  834. {
  835. if (vdev->tx_classify_critical_pkt_cb)
  836. vdev->tx_classify_critical_pkt_cb(vdev->osif_vdev, nbuf);
  837. }
  838. #else
  839. static inline
  840. void dp_classify_critical_pkts(struct dp_soc *soc, struct dp_vdev *vdev,
  841. qdf_nbuf_t nbuf)
  842. {
  843. }
  844. #endif
  845. #ifdef QCA_OL_TX_MULTIQ_SUPPORT
  846. static inline
  847. void dp_rx_nbuf_queue_mapping_set(qdf_nbuf_t nbuf, uint8_t ring_id)
  848. {
  849. qdf_nbuf_set_queue_mapping(nbuf, ring_id);
  850. }
  851. #else
  852. static inline
  853. void dp_rx_nbuf_queue_mapping_set(qdf_nbuf_t nbuf, uint8_t ring_id)
  854. {
  855. }
  856. #endif
  857. /*
  858. * dp_rx_intrabss_mcbc_fwd() - Does intrabss forward for mcast packets
  859. *
  860. * @soc: core txrx main context
  861. * @ta_peer : source peer entry
  862. * @rx_tlv_hdr : start address of rx tlvs
  863. * @nbuf : nbuf that has to be intrabss forwarded
  864. * @tid_stats : tid stats pointer
  865. *
  866. * Return: bool: true if it is forwarded else false
  867. */
  868. bool dp_rx_intrabss_mcbc_fwd(struct dp_soc *soc, struct dp_txrx_peer *ta_peer,
  869. uint8_t *rx_tlv_hdr, qdf_nbuf_t nbuf,
  870. struct cdp_tid_rx_stats *tid_stats)
  871. {
  872. uint16_t len;
  873. qdf_nbuf_t nbuf_copy;
  874. if (dp_rx_intrabss_eapol_drop_check(soc, ta_peer, rx_tlv_hdr,
  875. nbuf))
  876. return true;
  877. if (!dp_rx_check_ndi_mdns_fwding(ta_peer, nbuf))
  878. return false;
  879. /* If the source peer in the isolation list
  880. * then dont forward instead push to bridge stack
  881. */
  882. if (dp_get_peer_isolation(ta_peer))
  883. return false;
  884. nbuf_copy = qdf_nbuf_copy(nbuf);
  885. if (!nbuf_copy)
  886. return false;
  887. len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  888. qdf_mem_set(nbuf_copy->cb, 0x0, sizeof(nbuf_copy->cb));
  889. dp_classify_critical_pkts(soc, ta_peer->vdev, nbuf_copy);
  890. if (soc->arch_ops.dp_rx_intrabss_handle_nawds(soc, ta_peer, nbuf_copy,
  891. tid_stats))
  892. return false;
  893. if (dp_tx_send((struct cdp_soc_t *)soc,
  894. ta_peer->vdev->vdev_id, nbuf_copy)) {
  895. DP_PEER_PER_PKT_STATS_INC_PKT(ta_peer, rx.intra_bss.fail, 1,
  896. len);
  897. tid_stats->fail_cnt[INTRABSS_DROP]++;
  898. dp_rx_nbuf_free(nbuf_copy);
  899. } else {
  900. DP_PEER_PER_PKT_STATS_INC_PKT(ta_peer, rx.intra_bss.pkts, 1,
  901. len);
  902. tid_stats->intrabss_cnt++;
  903. }
  904. return false;
  905. }
  906. /*
  907. * dp_rx_intrabss_ucast_fwd() - Does intrabss forward for unicast packets
  908. *
  909. * @soc: core txrx main context
  910. * @ta_peer: source peer entry
  911. * @tx_vdev_id: VDEV ID for Intra-BSS TX
  912. * @rx_tlv_hdr: start address of rx tlvs
  913. * @nbuf: nbuf that has to be intrabss forwarded
  914. * @tid_stats: tid stats pointer
  915. *
  916. * Return: bool: true if it is forwarded else false
  917. */
  918. bool dp_rx_intrabss_ucast_fwd(struct dp_soc *soc, struct dp_txrx_peer *ta_peer,
  919. uint8_t tx_vdev_id,
  920. uint8_t *rx_tlv_hdr, qdf_nbuf_t nbuf,
  921. struct cdp_tid_rx_stats *tid_stats)
  922. {
  923. uint16_t len;
  924. len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  925. /* linearize the nbuf just before we send to
  926. * dp_tx_send()
  927. */
  928. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf))) {
  929. if (qdf_nbuf_linearize(nbuf) == -ENOMEM)
  930. return false;
  931. nbuf = qdf_nbuf_unshare(nbuf);
  932. if (!nbuf) {
  933. DP_PEER_PER_PKT_STATS_INC_PKT(ta_peer,
  934. rx.intra_bss.fail,
  935. 1, len);
  936. /* return true even though the pkt is
  937. * not forwarded. Basically skb_unshare
  938. * failed and we want to continue with
  939. * next nbuf.
  940. */
  941. tid_stats->fail_cnt[INTRABSS_DROP]++;
  942. return false;
  943. }
  944. }
  945. qdf_mem_set(nbuf->cb, 0x0, sizeof(nbuf->cb));
  946. dp_classify_critical_pkts(soc, ta_peer->vdev, nbuf);
  947. if (!dp_tx_send((struct cdp_soc_t *)soc,
  948. tx_vdev_id, nbuf)) {
  949. DP_PEER_PER_PKT_STATS_INC_PKT(ta_peer, rx.intra_bss.pkts, 1,
  950. len);
  951. } else {
  952. DP_PEER_PER_PKT_STATS_INC_PKT(ta_peer, rx.intra_bss.fail, 1,
  953. len);
  954. tid_stats->fail_cnt[INTRABSS_DROP]++;
  955. return false;
  956. }
  957. return true;
  958. }
  959. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  960. #ifdef MESH_MODE_SUPPORT
  961. /**
  962. * dp_rx_fill_mesh_stats() - Fills the mesh per packet receive stats
  963. *
  964. * @vdev: DP Virtual device handle
  965. * @nbuf: Buffer pointer
  966. * @rx_tlv_hdr: start of rx tlv header
  967. * @txrx_peer: pointer to peer
  968. *
  969. * This function allocated memory for mesh receive stats and fill the
  970. * required stats. Stores the memory address in skb cb.
  971. *
  972. * Return: void
  973. */
  974. void dp_rx_fill_mesh_stats(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  975. uint8_t *rx_tlv_hdr,
  976. struct dp_txrx_peer *txrx_peer)
  977. {
  978. struct mesh_recv_hdr_s *rx_info = NULL;
  979. uint32_t pkt_type;
  980. uint32_t nss;
  981. uint32_t rate_mcs;
  982. uint32_t bw;
  983. uint8_t primary_chan_num;
  984. uint32_t center_chan_freq;
  985. struct dp_soc *soc = vdev->pdev->soc;
  986. struct dp_peer *peer;
  987. struct dp_peer *primary_link_peer;
  988. struct dp_soc *link_peer_soc;
  989. cdp_peer_stats_param_t buf = {0};
  990. /* fill recv mesh stats */
  991. rx_info = qdf_mem_malloc(sizeof(struct mesh_recv_hdr_s));
  992. /* upper layers are responsible to free this memory */
  993. if (!rx_info) {
  994. dp_rx_err("%pK: Memory allocation failed for mesh rx stats",
  995. vdev->pdev->soc);
  996. DP_STATS_INC(vdev->pdev, mesh_mem_alloc, 1);
  997. return;
  998. }
  999. rx_info->rs_flags = MESH_RXHDR_VER1;
  1000. if (qdf_nbuf_is_rx_chfrag_start(nbuf))
  1001. rx_info->rs_flags |= MESH_RX_FIRST_MSDU;
  1002. if (qdf_nbuf_is_rx_chfrag_end(nbuf))
  1003. rx_info->rs_flags |= MESH_RX_LAST_MSDU;
  1004. peer = dp_peer_get_ref_by_id(soc, txrx_peer->peer_id, DP_MOD_ID_MESH);
  1005. if (peer) {
  1006. if (hal_rx_tlv_get_is_decrypted(soc->hal_soc, rx_tlv_hdr)) {
  1007. rx_info->rs_flags |= MESH_RX_DECRYPTED;
  1008. rx_info->rs_keyix = hal_rx_msdu_get_keyid(soc->hal_soc,
  1009. rx_tlv_hdr);
  1010. if (vdev->osif_get_key)
  1011. vdev->osif_get_key(vdev->osif_vdev,
  1012. &rx_info->rs_decryptkey[0],
  1013. &peer->mac_addr.raw[0],
  1014. rx_info->rs_keyix);
  1015. }
  1016. dp_peer_unref_delete(peer, DP_MOD_ID_MESH);
  1017. }
  1018. primary_link_peer = dp_get_primary_link_peer_by_id(soc,
  1019. txrx_peer->peer_id,
  1020. DP_MOD_ID_MESH);
  1021. if (qdf_likely(primary_link_peer)) {
  1022. link_peer_soc = primary_link_peer->vdev->pdev->soc;
  1023. dp_monitor_peer_get_stats_param(link_peer_soc,
  1024. primary_link_peer,
  1025. cdp_peer_rx_snr, &buf);
  1026. rx_info->rs_snr = buf.rx_snr;
  1027. dp_peer_unref_delete(primary_link_peer, DP_MOD_ID_MESH);
  1028. }
  1029. rx_info->rs_rssi = rx_info->rs_snr + DP_DEFAULT_NOISEFLOOR;
  1030. soc = vdev->pdev->soc;
  1031. primary_chan_num = hal_rx_tlv_get_freq(soc->hal_soc, rx_tlv_hdr);
  1032. center_chan_freq = hal_rx_tlv_get_freq(soc->hal_soc, rx_tlv_hdr) >> 16;
  1033. if (soc->cdp_soc.ol_ops && soc->cdp_soc.ol_ops->freq_to_band) {
  1034. rx_info->rs_band = soc->cdp_soc.ol_ops->freq_to_band(
  1035. soc->ctrl_psoc,
  1036. vdev->pdev->pdev_id,
  1037. center_chan_freq);
  1038. }
  1039. rx_info->rs_channel = primary_chan_num;
  1040. pkt_type = hal_rx_tlv_get_pkt_type(soc->hal_soc, rx_tlv_hdr);
  1041. rate_mcs = hal_rx_tlv_rate_mcs_get(soc->hal_soc, rx_tlv_hdr);
  1042. bw = hal_rx_tlv_bw_get(soc->hal_soc, rx_tlv_hdr);
  1043. nss = hal_rx_msdu_start_nss_get(soc->hal_soc, rx_tlv_hdr);
  1044. rx_info->rs_ratephy1 = rate_mcs | (nss << 0x8) | (pkt_type << 16) |
  1045. (bw << 24);
  1046. qdf_nbuf_set_rx_fctx_type(nbuf, (void *)rx_info, CB_FTYPE_MESH_RX_INFO);
  1047. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO_MED,
  1048. FL("Mesh rx stats: flags %x, rssi %x, chn %x, rate %x, kix %x, snr %x"),
  1049. rx_info->rs_flags,
  1050. rx_info->rs_rssi,
  1051. rx_info->rs_channel,
  1052. rx_info->rs_ratephy1,
  1053. rx_info->rs_keyix,
  1054. rx_info->rs_snr);
  1055. }
  1056. /**
  1057. * dp_rx_filter_mesh_packets() - Filters mesh unwanted packets
  1058. *
  1059. * @vdev: DP Virtual device handle
  1060. * @nbuf: Buffer pointer
  1061. * @rx_tlv_hdr: start of rx tlv header
  1062. *
  1063. * This checks if the received packet is matching any filter out
  1064. * catogery and and drop the packet if it matches.
  1065. *
  1066. * Return: status(0 indicates drop, 1 indicate to no drop)
  1067. */
  1068. QDF_STATUS dp_rx_filter_mesh_packets(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1069. uint8_t *rx_tlv_hdr)
  1070. {
  1071. union dp_align_mac_addr mac_addr;
  1072. struct dp_soc *soc = vdev->pdev->soc;
  1073. if (qdf_unlikely(vdev->mesh_rx_filter)) {
  1074. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_FROMDS)
  1075. if (hal_rx_mpdu_get_fr_ds(soc->hal_soc,
  1076. rx_tlv_hdr))
  1077. return QDF_STATUS_SUCCESS;
  1078. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_TODS)
  1079. if (hal_rx_mpdu_get_to_ds(soc->hal_soc,
  1080. rx_tlv_hdr))
  1081. return QDF_STATUS_SUCCESS;
  1082. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_NODS)
  1083. if (!hal_rx_mpdu_get_fr_ds(soc->hal_soc,
  1084. rx_tlv_hdr) &&
  1085. !hal_rx_mpdu_get_to_ds(soc->hal_soc,
  1086. rx_tlv_hdr))
  1087. return QDF_STATUS_SUCCESS;
  1088. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_RA) {
  1089. if (hal_rx_mpdu_get_addr1(soc->hal_soc,
  1090. rx_tlv_hdr,
  1091. &mac_addr.raw[0]))
  1092. return QDF_STATUS_E_FAILURE;
  1093. if (!qdf_mem_cmp(&mac_addr.raw[0],
  1094. &vdev->mac_addr.raw[0],
  1095. QDF_MAC_ADDR_SIZE))
  1096. return QDF_STATUS_SUCCESS;
  1097. }
  1098. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_TA) {
  1099. if (hal_rx_mpdu_get_addr2(soc->hal_soc,
  1100. rx_tlv_hdr,
  1101. &mac_addr.raw[0]))
  1102. return QDF_STATUS_E_FAILURE;
  1103. if (!qdf_mem_cmp(&mac_addr.raw[0],
  1104. &vdev->mac_addr.raw[0],
  1105. QDF_MAC_ADDR_SIZE))
  1106. return QDF_STATUS_SUCCESS;
  1107. }
  1108. }
  1109. return QDF_STATUS_E_FAILURE;
  1110. }
  1111. #else
  1112. void dp_rx_fill_mesh_stats(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1113. uint8_t *rx_tlv_hdr, struct dp_txrx_peer *peer)
  1114. {
  1115. }
  1116. QDF_STATUS dp_rx_filter_mesh_packets(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1117. uint8_t *rx_tlv_hdr)
  1118. {
  1119. return QDF_STATUS_E_FAILURE;
  1120. }
  1121. #endif
  1122. #ifdef FEATURE_NAC_RSSI
  1123. /**
  1124. * dp_rx_process_invalid_peer(): Function to pass invalid peer list to umac
  1125. * @soc: DP SOC handle
  1126. * @mpdu: mpdu for which peer is invalid
  1127. * @mac_id: mac_id which is one of 3 mac_ids(Assuming mac_id and
  1128. * pool_id has same mapping)
  1129. *
  1130. * return: integer type
  1131. */
  1132. uint8_t dp_rx_process_invalid_peer(struct dp_soc *soc, qdf_nbuf_t mpdu,
  1133. uint8_t mac_id)
  1134. {
  1135. struct dp_invalid_peer_msg msg;
  1136. struct dp_vdev *vdev = NULL;
  1137. struct dp_pdev *pdev = NULL;
  1138. struct ieee80211_frame *wh;
  1139. qdf_nbuf_t curr_nbuf, next_nbuf;
  1140. uint8_t *rx_tlv_hdr = qdf_nbuf_data(mpdu);
  1141. uint8_t *rx_pkt_hdr = NULL;
  1142. int i = 0;
  1143. if (!HAL_IS_DECAP_FORMAT_RAW(soc->hal_soc, rx_tlv_hdr)) {
  1144. dp_rx_debug("%pK: Drop decapped frames", soc);
  1145. goto free;
  1146. }
  1147. /* In RAW packet, packet header will be part of data */
  1148. rx_pkt_hdr = rx_tlv_hdr + soc->rx_pkt_tlv_size;
  1149. wh = (struct ieee80211_frame *)rx_pkt_hdr;
  1150. if (!DP_FRAME_IS_DATA(wh)) {
  1151. dp_rx_debug("%pK: NAWDS valid only for data frames", soc);
  1152. goto free;
  1153. }
  1154. if (qdf_nbuf_len(mpdu) < sizeof(struct ieee80211_frame)) {
  1155. dp_rx_err("%pK: Invalid nbuf length", soc);
  1156. goto free;
  1157. }
  1158. /* In DMAC case the rx_desc_pools are common across PDEVs
  1159. * so PDEV cannot be derived from the pool_id.
  1160. *
  1161. * link_id need to derived from the TLV tag word which is
  1162. * disabled by default. For now adding a WAR to get vdev
  1163. * with brute force this need to fixed with word based subscription
  1164. * support is added by enabling TLV tag word
  1165. */
  1166. if (soc->features.dmac_cmn_src_rxbuf_ring_enabled) {
  1167. for (i = 0; i < MAX_PDEV_CNT; i++) {
  1168. pdev = soc->pdev_list[i];
  1169. if (!pdev || qdf_unlikely(pdev->is_pdev_down))
  1170. continue;
  1171. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  1172. if (qdf_mem_cmp(wh->i_addr1, vdev->mac_addr.raw,
  1173. QDF_MAC_ADDR_SIZE) == 0) {
  1174. goto out;
  1175. }
  1176. }
  1177. }
  1178. } else {
  1179. pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1180. if (!pdev || qdf_unlikely(pdev->is_pdev_down)) {
  1181. dp_rx_err("%pK: PDEV %s",
  1182. soc, !pdev ? "not found" : "down");
  1183. goto free;
  1184. }
  1185. if (dp_monitor_filter_neighbour_peer(pdev, rx_pkt_hdr) ==
  1186. QDF_STATUS_SUCCESS)
  1187. return 0;
  1188. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  1189. if (qdf_mem_cmp(wh->i_addr1, vdev->mac_addr.raw,
  1190. QDF_MAC_ADDR_SIZE) == 0) {
  1191. goto out;
  1192. }
  1193. }
  1194. }
  1195. if (!vdev) {
  1196. dp_rx_err("%pK: VDEV not found", soc);
  1197. goto free;
  1198. }
  1199. out:
  1200. msg.wh = wh;
  1201. qdf_nbuf_pull_head(mpdu, soc->rx_pkt_tlv_size);
  1202. msg.nbuf = mpdu;
  1203. msg.vdev_id = vdev->vdev_id;
  1204. /*
  1205. * NOTE: Only valid for HKv1.
  1206. * If smart monitor mode is enabled on RE, we are getting invalid
  1207. * peer frames with RA as STA mac of RE and the TA not matching
  1208. * with any NAC list or the the BSSID.Such frames need to dropped
  1209. * in order to avoid HM_WDS false addition.
  1210. */
  1211. if (pdev->soc->cdp_soc.ol_ops->rx_invalid_peer) {
  1212. if (dp_monitor_drop_inv_peer_pkts(vdev) == QDF_STATUS_SUCCESS) {
  1213. dp_rx_warn("%pK: Drop inv peer pkts with STA RA:%pm",
  1214. soc, wh->i_addr1);
  1215. goto free;
  1216. }
  1217. pdev->soc->cdp_soc.ol_ops->rx_invalid_peer(
  1218. (struct cdp_ctrl_objmgr_psoc *)soc->ctrl_psoc,
  1219. pdev->pdev_id, &msg);
  1220. }
  1221. free:
  1222. /* Drop and free packet */
  1223. curr_nbuf = mpdu;
  1224. while (curr_nbuf) {
  1225. next_nbuf = qdf_nbuf_next(curr_nbuf);
  1226. dp_rx_nbuf_free(curr_nbuf);
  1227. curr_nbuf = next_nbuf;
  1228. }
  1229. return 0;
  1230. }
  1231. /**
  1232. * dp_rx_process_invalid_peer_wrapper(): Function to wrap invalid peer handler
  1233. * @soc: DP SOC handle
  1234. * @mpdu: mpdu for which peer is invalid
  1235. * @mpdu_done: if an mpdu is completed
  1236. * @mac_id: mac_id which is one of 3 mac_ids(Assuming mac_id and
  1237. * pool_id has same mapping)
  1238. *
  1239. * return: integer type
  1240. */
  1241. void dp_rx_process_invalid_peer_wrapper(struct dp_soc *soc,
  1242. qdf_nbuf_t mpdu, bool mpdu_done,
  1243. uint8_t mac_id)
  1244. {
  1245. /* Only trigger the process when mpdu is completed */
  1246. if (mpdu_done)
  1247. dp_rx_process_invalid_peer(soc, mpdu, mac_id);
  1248. }
  1249. #else
  1250. uint8_t dp_rx_process_invalid_peer(struct dp_soc *soc, qdf_nbuf_t mpdu,
  1251. uint8_t mac_id)
  1252. {
  1253. qdf_nbuf_t curr_nbuf, next_nbuf;
  1254. struct dp_pdev *pdev;
  1255. struct dp_vdev *vdev = NULL;
  1256. struct ieee80211_frame *wh;
  1257. uint8_t *rx_tlv_hdr = qdf_nbuf_data(mpdu);
  1258. uint8_t *rx_pkt_hdr = hal_rx_pkt_hdr_get(soc->hal_soc, rx_tlv_hdr);
  1259. wh = (struct ieee80211_frame *)rx_pkt_hdr;
  1260. if (!DP_FRAME_IS_DATA(wh)) {
  1261. QDF_TRACE_ERROR_RL(QDF_MODULE_ID_DP,
  1262. "only for data frames");
  1263. goto free;
  1264. }
  1265. if (qdf_nbuf_len(mpdu) < sizeof(struct ieee80211_frame)) {
  1266. dp_rx_info_rl("%pK: Invalid nbuf length", soc);
  1267. goto free;
  1268. }
  1269. pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1270. if (!pdev) {
  1271. dp_rx_info_rl("%pK: PDEV not found", soc);
  1272. goto free;
  1273. }
  1274. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  1275. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  1276. if (qdf_mem_cmp(wh->i_addr1, vdev->mac_addr.raw,
  1277. QDF_MAC_ADDR_SIZE) == 0) {
  1278. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  1279. goto out;
  1280. }
  1281. }
  1282. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  1283. if (!vdev) {
  1284. dp_rx_info_rl("%pK: VDEV not found", soc);
  1285. goto free;
  1286. }
  1287. out:
  1288. if (soc->cdp_soc.ol_ops->rx_invalid_peer)
  1289. soc->cdp_soc.ol_ops->rx_invalid_peer(vdev->vdev_id, wh);
  1290. free:
  1291. /* Drop and free packet */
  1292. curr_nbuf = mpdu;
  1293. while (curr_nbuf) {
  1294. next_nbuf = qdf_nbuf_next(curr_nbuf);
  1295. dp_rx_nbuf_free(curr_nbuf);
  1296. curr_nbuf = next_nbuf;
  1297. }
  1298. /* Reset the head and tail pointers */
  1299. pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1300. if (pdev) {
  1301. pdev->invalid_peer_head_msdu = NULL;
  1302. pdev->invalid_peer_tail_msdu = NULL;
  1303. }
  1304. return 0;
  1305. }
  1306. void dp_rx_process_invalid_peer_wrapper(struct dp_soc *soc,
  1307. qdf_nbuf_t mpdu, bool mpdu_done,
  1308. uint8_t mac_id)
  1309. {
  1310. /* Process the nbuf */
  1311. dp_rx_process_invalid_peer(soc, mpdu, mac_id);
  1312. }
  1313. #endif
  1314. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  1315. #ifdef RECEIVE_OFFLOAD
  1316. /**
  1317. * dp_rx_print_offload_info() - Print offload info from RX TLV
  1318. * @soc: dp soc handle
  1319. * @msdu: MSDU for which the offload info is to be printed
  1320. *
  1321. * Return: None
  1322. */
  1323. static void dp_rx_print_offload_info(struct dp_soc *soc,
  1324. qdf_nbuf_t msdu)
  1325. {
  1326. dp_verbose_debug("----------------------RX DESC LRO/GRO----------------------");
  1327. dp_verbose_debug("lro_eligible 0x%x",
  1328. QDF_NBUF_CB_RX_LRO_ELIGIBLE(msdu));
  1329. dp_verbose_debug("pure_ack 0x%x", QDF_NBUF_CB_RX_TCP_PURE_ACK(msdu));
  1330. dp_verbose_debug("chksum 0x%x", QDF_NBUF_CB_RX_TCP_CHKSUM(msdu));
  1331. dp_verbose_debug("TCP seq num 0x%x", QDF_NBUF_CB_RX_TCP_SEQ_NUM(msdu));
  1332. dp_verbose_debug("TCP ack num 0x%x", QDF_NBUF_CB_RX_TCP_ACK_NUM(msdu));
  1333. dp_verbose_debug("TCP window 0x%x", QDF_NBUF_CB_RX_TCP_WIN(msdu));
  1334. dp_verbose_debug("TCP protocol 0x%x", QDF_NBUF_CB_RX_TCP_PROTO(msdu));
  1335. dp_verbose_debug("TCP offset 0x%x", QDF_NBUF_CB_RX_TCP_OFFSET(msdu));
  1336. dp_verbose_debug("toeplitz 0x%x", QDF_NBUF_CB_RX_FLOW_ID(msdu));
  1337. dp_verbose_debug("---------------------------------------------------------");
  1338. }
  1339. /**
  1340. * dp_rx_fill_gro_info() - Fill GRO info from RX TLV into skb->cb
  1341. * @soc: DP SOC handle
  1342. * @rx_tlv: RX TLV received for the msdu
  1343. * @msdu: msdu for which GRO info needs to be filled
  1344. * @rx_ol_pkt_cnt: counter to be incremented for GRO eligible packets
  1345. *
  1346. * Return: None
  1347. */
  1348. void dp_rx_fill_gro_info(struct dp_soc *soc, uint8_t *rx_tlv,
  1349. qdf_nbuf_t msdu, uint32_t *rx_ol_pkt_cnt)
  1350. {
  1351. struct hal_offload_info offload_info;
  1352. if (!wlan_cfg_is_gro_enabled(soc->wlan_cfg_ctx))
  1353. return;
  1354. if (hal_rx_tlv_get_offload_info(soc->hal_soc, rx_tlv, &offload_info))
  1355. return;
  1356. *rx_ol_pkt_cnt = *rx_ol_pkt_cnt + 1;
  1357. QDF_NBUF_CB_RX_LRO_ELIGIBLE(msdu) = offload_info.lro_eligible;
  1358. QDF_NBUF_CB_RX_TCP_PURE_ACK(msdu) = offload_info.tcp_pure_ack;
  1359. QDF_NBUF_CB_RX_TCP_CHKSUM(msdu) =
  1360. hal_rx_tlv_get_tcp_chksum(soc->hal_soc,
  1361. rx_tlv);
  1362. QDF_NBUF_CB_RX_TCP_SEQ_NUM(msdu) = offload_info.tcp_seq_num;
  1363. QDF_NBUF_CB_RX_TCP_ACK_NUM(msdu) = offload_info.tcp_ack_num;
  1364. QDF_NBUF_CB_RX_TCP_WIN(msdu) = offload_info.tcp_win;
  1365. QDF_NBUF_CB_RX_TCP_PROTO(msdu) = offload_info.tcp_proto;
  1366. QDF_NBUF_CB_RX_IPV6_PROTO(msdu) = offload_info.ipv6_proto;
  1367. QDF_NBUF_CB_RX_TCP_OFFSET(msdu) = offload_info.tcp_offset;
  1368. QDF_NBUF_CB_RX_FLOW_ID(msdu) = offload_info.flow_id;
  1369. dp_rx_print_offload_info(soc, msdu);
  1370. }
  1371. #endif /* RECEIVE_OFFLOAD */
  1372. /**
  1373. * dp_rx_adjust_nbuf_len() - set appropriate msdu length in nbuf.
  1374. *
  1375. * @soc: DP soc handle
  1376. * @nbuf: pointer to msdu.
  1377. * @mpdu_len: mpdu length
  1378. * @l3_pad_len: L3 padding length by HW
  1379. *
  1380. * Return: returns true if nbuf is last msdu of mpdu else returns false.
  1381. */
  1382. static inline bool dp_rx_adjust_nbuf_len(struct dp_soc *soc,
  1383. qdf_nbuf_t nbuf,
  1384. uint16_t *mpdu_len,
  1385. uint32_t l3_pad_len)
  1386. {
  1387. bool last_nbuf;
  1388. uint32_t pkt_hdr_size;
  1389. pkt_hdr_size = soc->rx_pkt_tlv_size + l3_pad_len;
  1390. if ((*mpdu_len + pkt_hdr_size) > RX_DATA_BUFFER_SIZE) {
  1391. qdf_nbuf_set_pktlen(nbuf, RX_DATA_BUFFER_SIZE);
  1392. last_nbuf = false;
  1393. *mpdu_len -= (RX_DATA_BUFFER_SIZE - pkt_hdr_size);
  1394. } else {
  1395. qdf_nbuf_set_pktlen(nbuf, (*mpdu_len + pkt_hdr_size));
  1396. last_nbuf = true;
  1397. *mpdu_len = 0;
  1398. }
  1399. return last_nbuf;
  1400. }
  1401. /**
  1402. * dp_get_l3_hdr_pad_len() - get L3 header padding length.
  1403. *
  1404. * @soc: DP soc handle
  1405. * @nbuf: pointer to msdu.
  1406. *
  1407. * Return: returns padding length in bytes.
  1408. */
  1409. static inline uint32_t dp_get_l3_hdr_pad_len(struct dp_soc *soc,
  1410. qdf_nbuf_t nbuf)
  1411. {
  1412. uint32_t l3_hdr_pad = 0;
  1413. uint8_t *rx_tlv_hdr;
  1414. struct hal_rx_msdu_metadata msdu_metadata;
  1415. while (nbuf) {
  1416. if (!qdf_nbuf_is_rx_chfrag_cont(nbuf)) {
  1417. /* scattered msdu end with continuation is 0 */
  1418. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  1419. hal_rx_msdu_metadata_get(soc->hal_soc,
  1420. rx_tlv_hdr,
  1421. &msdu_metadata);
  1422. l3_hdr_pad = msdu_metadata.l3_hdr_pad;
  1423. break;
  1424. }
  1425. nbuf = nbuf->next;
  1426. }
  1427. return l3_hdr_pad;
  1428. }
  1429. /**
  1430. * dp_rx_sg_create() - create a frag_list for MSDUs which are spread across
  1431. * multiple nbufs.
  1432. * @soc: DP SOC handle
  1433. * @nbuf: pointer to the first msdu of an amsdu.
  1434. *
  1435. * This function implements the creation of RX frag_list for cases
  1436. * where an MSDU is spread across multiple nbufs.
  1437. *
  1438. * Return: returns the head nbuf which contains complete frag_list.
  1439. */
  1440. qdf_nbuf_t dp_rx_sg_create(struct dp_soc *soc, qdf_nbuf_t nbuf)
  1441. {
  1442. qdf_nbuf_t parent, frag_list, next = NULL;
  1443. uint16_t frag_list_len = 0;
  1444. uint16_t mpdu_len;
  1445. bool last_nbuf;
  1446. uint32_t l3_hdr_pad_offset = 0;
  1447. /*
  1448. * Use msdu len got from REO entry descriptor instead since
  1449. * there is case the RX PKT TLV is corrupted while msdu_len
  1450. * from REO descriptor is right for non-raw RX scatter msdu.
  1451. */
  1452. mpdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  1453. /*
  1454. * this is a case where the complete msdu fits in one single nbuf.
  1455. * in this case HW sets both start and end bit and we only need to
  1456. * reset these bits for RAW mode simulator to decap the pkt
  1457. */
  1458. if (qdf_nbuf_is_rx_chfrag_start(nbuf) &&
  1459. qdf_nbuf_is_rx_chfrag_end(nbuf)) {
  1460. qdf_nbuf_set_pktlen(nbuf, mpdu_len + soc->rx_pkt_tlv_size);
  1461. qdf_nbuf_pull_head(nbuf, soc->rx_pkt_tlv_size);
  1462. return nbuf;
  1463. }
  1464. l3_hdr_pad_offset = dp_get_l3_hdr_pad_len(soc, nbuf);
  1465. /*
  1466. * This is a case where we have multiple msdus (A-MSDU) spread across
  1467. * multiple nbufs. here we create a fraglist out of these nbufs.
  1468. *
  1469. * the moment we encounter a nbuf with continuation bit set we
  1470. * know for sure we have an MSDU which is spread across multiple
  1471. * nbufs. We loop through and reap nbufs till we reach last nbuf.
  1472. */
  1473. parent = nbuf;
  1474. frag_list = nbuf->next;
  1475. nbuf = nbuf->next;
  1476. /*
  1477. * set the start bit in the first nbuf we encounter with continuation
  1478. * bit set. This has the proper mpdu length set as it is the first
  1479. * msdu of the mpdu. this becomes the parent nbuf and the subsequent
  1480. * nbufs will form the frag_list of the parent nbuf.
  1481. */
  1482. qdf_nbuf_set_rx_chfrag_start(parent, 1);
  1483. /*
  1484. * L3 header padding is only needed for the 1st buffer
  1485. * in a scattered msdu
  1486. */
  1487. last_nbuf = dp_rx_adjust_nbuf_len(soc, parent, &mpdu_len,
  1488. l3_hdr_pad_offset);
  1489. /*
  1490. * MSDU cont bit is set but reported MPDU length can fit
  1491. * in to single buffer
  1492. *
  1493. * Increment error stats and avoid SG list creation
  1494. */
  1495. if (last_nbuf) {
  1496. DP_STATS_INC(soc, rx.err.msdu_continuation_err, 1);
  1497. qdf_nbuf_pull_head(parent,
  1498. soc->rx_pkt_tlv_size + l3_hdr_pad_offset);
  1499. return parent;
  1500. }
  1501. /*
  1502. * this is where we set the length of the fragments which are
  1503. * associated to the parent nbuf. We iterate through the frag_list
  1504. * till we hit the last_nbuf of the list.
  1505. */
  1506. do {
  1507. last_nbuf = dp_rx_adjust_nbuf_len(soc, nbuf, &mpdu_len, 0);
  1508. qdf_nbuf_pull_head(nbuf,
  1509. soc->rx_pkt_tlv_size);
  1510. frag_list_len += qdf_nbuf_len(nbuf);
  1511. if (last_nbuf) {
  1512. next = nbuf->next;
  1513. nbuf->next = NULL;
  1514. break;
  1515. } else if (qdf_nbuf_is_rx_chfrag_end(nbuf)) {
  1516. dp_err("Invalid packet length\n");
  1517. qdf_assert_always(0);
  1518. }
  1519. nbuf = nbuf->next;
  1520. } while (!last_nbuf);
  1521. qdf_nbuf_set_rx_chfrag_start(nbuf, 0);
  1522. qdf_nbuf_append_ext_list(parent, frag_list, frag_list_len);
  1523. parent->next = next;
  1524. qdf_nbuf_pull_head(parent,
  1525. soc->rx_pkt_tlv_size + l3_hdr_pad_offset);
  1526. return parent;
  1527. }
  1528. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  1529. #ifdef QCA_PEER_EXT_STATS
  1530. /*
  1531. * dp_rx_compute_tid_delay - Computer per TID delay stats
  1532. * @peer: DP soc context
  1533. * @nbuf: NBuffer
  1534. *
  1535. * Return: Void
  1536. */
  1537. void dp_rx_compute_tid_delay(struct cdp_delay_tid_stats *stats,
  1538. qdf_nbuf_t nbuf)
  1539. {
  1540. struct cdp_delay_rx_stats *rx_delay = &stats->rx_delay;
  1541. uint32_t to_stack = qdf_nbuf_get_timedelta_ms(nbuf);
  1542. dp_hist_update_stats(&rx_delay->to_stack_delay, to_stack);
  1543. }
  1544. #endif /* QCA_PEER_EXT_STATS */
  1545. /**
  1546. * dp_rx_compute_delay() - Compute and fill in all timestamps
  1547. * to pass in correct fields
  1548. *
  1549. * @vdev: pdev handle
  1550. * @tx_desc: tx descriptor
  1551. * @tid: tid value
  1552. * Return: none
  1553. */
  1554. void dp_rx_compute_delay(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  1555. {
  1556. uint8_t ring_id = QDF_NBUF_CB_RX_CTX_ID(nbuf);
  1557. int64_t current_ts = qdf_ktime_to_ms(qdf_ktime_get());
  1558. uint32_t to_stack = qdf_nbuf_get_timedelta_ms(nbuf);
  1559. uint8_t tid = qdf_nbuf_get_tid_val(nbuf);
  1560. uint32_t interframe_delay =
  1561. (uint32_t)(current_ts - vdev->prev_rx_deliver_tstamp);
  1562. struct cdp_tid_rx_stats *rstats =
  1563. &vdev->pdev->stats.tid_stats.tid_rx_stats[ring_id][tid];
  1564. dp_update_delay_stats(NULL, rstats, to_stack, tid,
  1565. CDP_DELAY_STATS_REAP_STACK, ring_id, false);
  1566. /*
  1567. * Update interframe delay stats calculated at deliver_data_ol point.
  1568. * Value of vdev->prev_rx_deliver_tstamp will be 0 for 1st frame, so
  1569. * interframe delay will not be calculate correctly for 1st frame.
  1570. * On the other side, this will help in avoiding extra per packet check
  1571. * of vdev->prev_rx_deliver_tstamp.
  1572. */
  1573. dp_update_delay_stats(NULL, rstats, interframe_delay, tid,
  1574. CDP_DELAY_STATS_RX_INTERFRAME, ring_id, false);
  1575. vdev->prev_rx_deliver_tstamp = current_ts;
  1576. }
  1577. /**
  1578. * dp_rx_drop_nbuf_list() - drop an nbuf list
  1579. * @pdev: dp pdev reference
  1580. * @buf_list: buffer list to be dropepd
  1581. *
  1582. * Return: int (number of bufs dropped)
  1583. */
  1584. static inline int dp_rx_drop_nbuf_list(struct dp_pdev *pdev,
  1585. qdf_nbuf_t buf_list)
  1586. {
  1587. struct cdp_tid_rx_stats *stats = NULL;
  1588. uint8_t tid = 0, ring_id = 0;
  1589. int num_dropped = 0;
  1590. qdf_nbuf_t buf, next_buf;
  1591. buf = buf_list;
  1592. while (buf) {
  1593. ring_id = QDF_NBUF_CB_RX_CTX_ID(buf);
  1594. next_buf = qdf_nbuf_queue_next(buf);
  1595. tid = qdf_nbuf_get_tid_val(buf);
  1596. if (qdf_likely(pdev)) {
  1597. stats = &pdev->stats.tid_stats.tid_rx_stats[ring_id][tid];
  1598. stats->fail_cnt[INVALID_PEER_VDEV]++;
  1599. stats->delivered_to_stack--;
  1600. }
  1601. dp_rx_nbuf_free(buf);
  1602. buf = next_buf;
  1603. num_dropped++;
  1604. }
  1605. return num_dropped;
  1606. }
  1607. #ifdef QCA_SUPPORT_WDS_EXTENDED
  1608. /**
  1609. * dp_rx_deliver_to_stack_ext() - Deliver to netdev per sta
  1610. * @soc: core txrx main context
  1611. * @vdev: vdev
  1612. * @txrx_peer: txrx peer
  1613. * @nbuf_head: skb list head
  1614. *
  1615. * Return: true if packet is delivered to netdev per STA.
  1616. */
  1617. static inline bool
  1618. dp_rx_deliver_to_stack_ext(struct dp_soc *soc, struct dp_vdev *vdev,
  1619. struct dp_txrx_peer *txrx_peer, qdf_nbuf_t nbuf_head)
  1620. {
  1621. /*
  1622. * When extended WDS is disabled, frames are sent to AP netdevice.
  1623. */
  1624. if (qdf_likely(!vdev->wds_ext_enabled))
  1625. return false;
  1626. /*
  1627. * There can be 2 cases:
  1628. * 1. Send frame to parent netdev if its not for netdev per STA
  1629. * 2. If frame is meant for netdev per STA:
  1630. * a. Send frame to appropriate netdev using registered fp.
  1631. * b. If fp is NULL, drop the frames.
  1632. */
  1633. if (!txrx_peer->wds_ext.init)
  1634. return false;
  1635. if (txrx_peer->osif_rx)
  1636. txrx_peer->osif_rx(txrx_peer->wds_ext.osif_peer, nbuf_head);
  1637. else
  1638. dp_rx_drop_nbuf_list(vdev->pdev, nbuf_head);
  1639. return true;
  1640. }
  1641. #else
  1642. static inline bool
  1643. dp_rx_deliver_to_stack_ext(struct dp_soc *soc, struct dp_vdev *vdev,
  1644. struct dp_txrx_peer *txrx_peer, qdf_nbuf_t nbuf_head)
  1645. {
  1646. return false;
  1647. }
  1648. #endif
  1649. #ifdef PEER_CACHE_RX_PKTS
  1650. /**
  1651. * dp_rx_flush_rx_cached() - flush cached rx frames
  1652. * @peer: peer
  1653. * @drop: flag to drop frames or forward to net stack
  1654. *
  1655. * Return: None
  1656. */
  1657. void dp_rx_flush_rx_cached(struct dp_peer *peer, bool drop)
  1658. {
  1659. struct dp_peer_cached_bufq *bufqi;
  1660. struct dp_rx_cached_buf *cache_buf = NULL;
  1661. ol_txrx_rx_fp data_rx = NULL;
  1662. int num_buff_elem;
  1663. QDF_STATUS status;
  1664. /*
  1665. * Flush dp cached frames only for mld peers and legacy peers, as
  1666. * link peers don't store cached frames
  1667. */
  1668. if (IS_MLO_DP_LINK_PEER(peer))
  1669. return;
  1670. if (!peer->txrx_peer) {
  1671. dp_err("txrx_peer NULL!! peer mac_addr("QDF_MAC_ADDR_FMT")",
  1672. QDF_MAC_ADDR_REF(peer->mac_addr.raw));
  1673. return;
  1674. }
  1675. if (qdf_atomic_inc_return(&peer->txrx_peer->flush_in_progress) > 1) {
  1676. qdf_atomic_dec(&peer->txrx_peer->flush_in_progress);
  1677. return;
  1678. }
  1679. qdf_spin_lock_bh(&peer->peer_info_lock);
  1680. if (peer->state >= OL_TXRX_PEER_STATE_CONN && peer->vdev->osif_rx)
  1681. data_rx = peer->vdev->osif_rx;
  1682. else
  1683. drop = true;
  1684. qdf_spin_unlock_bh(&peer->peer_info_lock);
  1685. bufqi = &peer->txrx_peer->bufq_info;
  1686. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1687. qdf_list_remove_front(&bufqi->cached_bufq,
  1688. (qdf_list_node_t **)&cache_buf);
  1689. while (cache_buf) {
  1690. num_buff_elem = QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(
  1691. cache_buf->buf);
  1692. bufqi->entries -= num_buff_elem;
  1693. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1694. if (drop) {
  1695. bufqi->dropped = dp_rx_drop_nbuf_list(peer->vdev->pdev,
  1696. cache_buf->buf);
  1697. } else {
  1698. /* Flush the cached frames to OSIF DEV */
  1699. status = data_rx(peer->vdev->osif_vdev, cache_buf->buf);
  1700. if (status != QDF_STATUS_SUCCESS)
  1701. bufqi->dropped = dp_rx_drop_nbuf_list(
  1702. peer->vdev->pdev,
  1703. cache_buf->buf);
  1704. }
  1705. qdf_mem_free(cache_buf);
  1706. cache_buf = NULL;
  1707. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1708. qdf_list_remove_front(&bufqi->cached_bufq,
  1709. (qdf_list_node_t **)&cache_buf);
  1710. }
  1711. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1712. qdf_atomic_dec(&peer->txrx_peer->flush_in_progress);
  1713. }
  1714. /**
  1715. * dp_rx_enqueue_rx() - cache rx frames
  1716. * @peer: peer
  1717. * @txrx_peer: DP txrx_peer
  1718. * @rx_buf_list: cache buffer list
  1719. *
  1720. * Return: None
  1721. */
  1722. static QDF_STATUS
  1723. dp_rx_enqueue_rx(struct dp_peer *peer,
  1724. struct dp_txrx_peer *txrx_peer,
  1725. qdf_nbuf_t rx_buf_list)
  1726. {
  1727. struct dp_rx_cached_buf *cache_buf;
  1728. struct dp_peer_cached_bufq *bufqi = &txrx_peer->bufq_info;
  1729. int num_buff_elem;
  1730. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  1731. struct dp_soc *soc = txrx_peer->vdev->pdev->soc;
  1732. struct dp_peer *ta_peer = NULL;
  1733. /*
  1734. * If peer id is invalid which likely peer map has not completed,
  1735. * then need caller provide dp_peer pointer, else it's ok to use
  1736. * txrx_peer->peer_id to get dp_peer.
  1737. */
  1738. if (peer) {
  1739. if (QDF_STATUS_SUCCESS ==
  1740. dp_peer_get_ref(soc, peer, DP_MOD_ID_RX))
  1741. ta_peer = peer;
  1742. } else {
  1743. ta_peer = dp_peer_get_ref_by_id(soc, txrx_peer->peer_id,
  1744. DP_MOD_ID_RX);
  1745. }
  1746. if (!ta_peer) {
  1747. bufqi->dropped = dp_rx_drop_nbuf_list(txrx_peer->vdev->pdev,
  1748. rx_buf_list);
  1749. return QDF_STATUS_E_INVAL;
  1750. }
  1751. dp_debug_rl("bufq->curr %d bufq->drops %d", bufqi->entries,
  1752. bufqi->dropped);
  1753. if (!ta_peer->valid) {
  1754. bufqi->dropped = dp_rx_drop_nbuf_list(txrx_peer->vdev->pdev,
  1755. rx_buf_list);
  1756. ret = QDF_STATUS_E_INVAL;
  1757. goto fail;
  1758. }
  1759. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1760. if (bufqi->entries >= bufqi->thresh) {
  1761. bufqi->dropped = dp_rx_drop_nbuf_list(txrx_peer->vdev->pdev,
  1762. rx_buf_list);
  1763. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1764. ret = QDF_STATUS_E_RESOURCES;
  1765. goto fail;
  1766. }
  1767. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1768. num_buff_elem = QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(rx_buf_list);
  1769. cache_buf = qdf_mem_malloc_atomic(sizeof(*cache_buf));
  1770. if (!cache_buf) {
  1771. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1772. "Failed to allocate buf to cache rx frames");
  1773. bufqi->dropped = dp_rx_drop_nbuf_list(txrx_peer->vdev->pdev,
  1774. rx_buf_list);
  1775. ret = QDF_STATUS_E_NOMEM;
  1776. goto fail;
  1777. }
  1778. cache_buf->buf = rx_buf_list;
  1779. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1780. qdf_list_insert_back(&bufqi->cached_bufq,
  1781. &cache_buf->node);
  1782. bufqi->entries += num_buff_elem;
  1783. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1784. fail:
  1785. dp_peer_unref_delete(ta_peer, DP_MOD_ID_RX);
  1786. return ret;
  1787. }
  1788. static inline
  1789. bool dp_rx_is_peer_cache_bufq_supported(void)
  1790. {
  1791. return true;
  1792. }
  1793. #else
  1794. static inline
  1795. bool dp_rx_is_peer_cache_bufq_supported(void)
  1796. {
  1797. return false;
  1798. }
  1799. static inline QDF_STATUS
  1800. dp_rx_enqueue_rx(struct dp_peer *peer,
  1801. struct dp_txrx_peer *txrx_peer,
  1802. qdf_nbuf_t rx_buf_list)
  1803. {
  1804. return QDF_STATUS_SUCCESS;
  1805. }
  1806. #endif
  1807. #ifndef DELIVERY_TO_STACK_STATUS_CHECK
  1808. /**
  1809. * dp_rx_check_delivery_to_stack() - Deliver pkts to network
  1810. * using the appropriate call back functions.
  1811. * @soc: soc
  1812. * @vdev: vdev
  1813. * @peer: peer
  1814. * @nbuf_head: skb list head
  1815. * @nbuf_tail: skb list tail
  1816. *
  1817. * Return: None
  1818. */
  1819. static void dp_rx_check_delivery_to_stack(struct dp_soc *soc,
  1820. struct dp_vdev *vdev,
  1821. struct dp_txrx_peer *txrx_peer,
  1822. qdf_nbuf_t nbuf_head)
  1823. {
  1824. if (qdf_unlikely(dp_rx_deliver_to_stack_ext(soc, vdev,
  1825. txrx_peer, nbuf_head)))
  1826. return;
  1827. /* Function pointer initialized only when FISA is enabled */
  1828. if (vdev->osif_fisa_rx)
  1829. /* on failure send it via regular path */
  1830. vdev->osif_fisa_rx(soc, vdev, nbuf_head);
  1831. else
  1832. vdev->osif_rx(vdev->osif_vdev, nbuf_head);
  1833. }
  1834. #else
  1835. /**
  1836. * dp_rx_check_delivery_to_stack() - Deliver pkts to network
  1837. * using the appropriate call back functions.
  1838. * @soc: soc
  1839. * @vdev: vdev
  1840. * @txrx_peer: txrx peer
  1841. * @nbuf_head: skb list head
  1842. * @nbuf_tail: skb list tail
  1843. *
  1844. * Check the return status of the call back function and drop
  1845. * the packets if the return status indicates a failure.
  1846. *
  1847. * Return: None
  1848. */
  1849. static void dp_rx_check_delivery_to_stack(struct dp_soc *soc,
  1850. struct dp_vdev *vdev,
  1851. struct dp_txrx_peer *txrx_peer,
  1852. qdf_nbuf_t nbuf_head)
  1853. {
  1854. int num_nbuf = 0;
  1855. QDF_STATUS ret_val = QDF_STATUS_E_FAILURE;
  1856. /* Function pointer initialized only when FISA is enabled */
  1857. if (vdev->osif_fisa_rx)
  1858. /* on failure send it via regular path */
  1859. ret_val = vdev->osif_fisa_rx(soc, vdev, nbuf_head);
  1860. else if (vdev->osif_rx)
  1861. ret_val = vdev->osif_rx(vdev->osif_vdev, nbuf_head);
  1862. if (!QDF_IS_STATUS_SUCCESS(ret_val)) {
  1863. num_nbuf = dp_rx_drop_nbuf_list(vdev->pdev, nbuf_head);
  1864. DP_STATS_INC(soc, rx.err.rejected, num_nbuf);
  1865. if (txrx_peer)
  1866. DP_PEER_STATS_FLAT_DEC(txrx_peer, to_stack.num,
  1867. num_nbuf);
  1868. }
  1869. }
  1870. #endif /* ifdef DELIVERY_TO_STACK_STATUS_CHECK */
  1871. /*
  1872. * dp_rx_validate_rx_callbacks() - validate rx callbacks
  1873. * @soc DP soc
  1874. * @vdev: DP vdev handle
  1875. * @txrx_peer: pointer to the txrx peer object
  1876. * nbuf_head: skb list head
  1877. *
  1878. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  1879. * QDF_STATUS_E_FAILURE
  1880. */
  1881. static inline QDF_STATUS
  1882. dp_rx_validate_rx_callbacks(struct dp_soc *soc,
  1883. struct dp_vdev *vdev,
  1884. struct dp_txrx_peer *txrx_peer,
  1885. qdf_nbuf_t nbuf_head)
  1886. {
  1887. int num_nbuf;
  1888. if (qdf_unlikely(!vdev || vdev->delete.pending)) {
  1889. num_nbuf = dp_rx_drop_nbuf_list(NULL, nbuf_head);
  1890. /*
  1891. * This is a special case where vdev is invalid,
  1892. * so we cannot know the pdev to which this packet
  1893. * belonged. Hence we update the soc rx error stats.
  1894. */
  1895. DP_STATS_INC(soc, rx.err.invalid_vdev, num_nbuf);
  1896. return QDF_STATUS_E_FAILURE;
  1897. }
  1898. /*
  1899. * highly unlikely to have a vdev without a registered rx
  1900. * callback function. if so let us free the nbuf_list.
  1901. */
  1902. if (qdf_unlikely(!vdev->osif_rx)) {
  1903. if (txrx_peer && dp_rx_is_peer_cache_bufq_supported()) {
  1904. dp_rx_enqueue_rx(NULL, txrx_peer, nbuf_head);
  1905. } else {
  1906. num_nbuf = dp_rx_drop_nbuf_list(vdev->pdev,
  1907. nbuf_head);
  1908. DP_PEER_TO_STACK_DECC(txrx_peer, num_nbuf,
  1909. vdev->pdev->enhanced_stats_en);
  1910. }
  1911. return QDF_STATUS_E_FAILURE;
  1912. }
  1913. return QDF_STATUS_SUCCESS;
  1914. }
  1915. QDF_STATUS dp_rx_deliver_to_stack(struct dp_soc *soc,
  1916. struct dp_vdev *vdev,
  1917. struct dp_txrx_peer *txrx_peer,
  1918. qdf_nbuf_t nbuf_head,
  1919. qdf_nbuf_t nbuf_tail)
  1920. {
  1921. if (dp_rx_validate_rx_callbacks(soc, vdev, txrx_peer, nbuf_head) !=
  1922. QDF_STATUS_SUCCESS)
  1923. return QDF_STATUS_E_FAILURE;
  1924. if (qdf_unlikely(vdev->rx_decap_type == htt_cmn_pkt_type_raw) ||
  1925. (vdev->rx_decap_type == htt_cmn_pkt_type_native_wifi)) {
  1926. vdev->osif_rsim_rx_decap(vdev->osif_vdev, &nbuf_head,
  1927. &nbuf_tail);
  1928. }
  1929. dp_rx_check_delivery_to_stack(soc, vdev, txrx_peer, nbuf_head);
  1930. return QDF_STATUS_SUCCESS;
  1931. }
  1932. #ifdef QCA_SUPPORT_EAPOL_OVER_CONTROL_PORT
  1933. QDF_STATUS dp_rx_eapol_deliver_to_stack(struct dp_soc *soc,
  1934. struct dp_vdev *vdev,
  1935. struct dp_txrx_peer *txrx_peer,
  1936. qdf_nbuf_t nbuf_head,
  1937. qdf_nbuf_t nbuf_tail)
  1938. {
  1939. if (dp_rx_validate_rx_callbacks(soc, vdev, txrx_peer, nbuf_head) !=
  1940. QDF_STATUS_SUCCESS)
  1941. return QDF_STATUS_E_FAILURE;
  1942. vdev->osif_rx_eapol(vdev->osif_vdev, nbuf_head);
  1943. return QDF_STATUS_SUCCESS;
  1944. }
  1945. #endif
  1946. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  1947. #ifdef VDEV_PEER_PROTOCOL_COUNT
  1948. #define dp_rx_msdu_stats_update_prot_cnts(vdev_hdl, nbuf, txrx_peer) \
  1949. { \
  1950. qdf_nbuf_t nbuf_local; \
  1951. struct dp_txrx_peer *txrx_peer_local; \
  1952. struct dp_vdev *vdev_local = vdev_hdl; \
  1953. do { \
  1954. if (qdf_likely(!((vdev_local)->peer_protocol_count_track))) \
  1955. break; \
  1956. nbuf_local = nbuf; \
  1957. txrx_peer_local = txrx_peer; \
  1958. if (qdf_unlikely(qdf_nbuf_is_frag((nbuf_local)))) \
  1959. break; \
  1960. else if (qdf_unlikely(qdf_nbuf_is_raw_frame((nbuf_local)))) \
  1961. break; \
  1962. dp_vdev_peer_stats_update_protocol_cnt((vdev_local), \
  1963. (nbuf_local), \
  1964. (txrx_peer_local), 0, 1); \
  1965. } while (0); \
  1966. }
  1967. #else
  1968. #define dp_rx_msdu_stats_update_prot_cnts(vdev_hdl, nbuf, txrx_peer)
  1969. #endif
  1970. #ifdef FEATURE_RX_LINKSPEED_ROAM_TRIGGER
  1971. /**
  1972. * dp_rx_rates_stats_update() - update rate stats
  1973. * from rx msdu.
  1974. * @soc: datapath soc handle
  1975. * @nbuf: received msdu buffer
  1976. * @rx_tlv_hdr: rx tlv header
  1977. * @txrx_peer: datapath txrx_peer handle
  1978. * @sgi: Short Guard Interval
  1979. * @mcs: Modulation and Coding Set
  1980. * @nss: Number of Spatial Streams
  1981. * @bw: BandWidth
  1982. * @pkt_type: Corresponds to preamble
  1983. *
  1984. * To be precisely record rates, following factors are considered:
  1985. * Exclude specific frames, ARP, DHCP, ssdp, etc.
  1986. * Make sure to affect rx throughput as least as possible.
  1987. *
  1988. * Return: void
  1989. */
  1990. static void
  1991. dp_rx_rates_stats_update(struct dp_soc *soc, qdf_nbuf_t nbuf,
  1992. uint8_t *rx_tlv_hdr, struct dp_txrx_peer *txrx_peer,
  1993. uint32_t sgi, uint32_t mcs,
  1994. uint32_t nss, uint32_t bw, uint32_t pkt_type)
  1995. {
  1996. uint32_t rix;
  1997. uint16_t ratecode;
  1998. uint32_t avg_rx_rate;
  1999. uint32_t ratekbps;
  2000. enum cdp_punctured_modes punc_mode = NO_PUNCTURE;
  2001. if (soc->high_throughput ||
  2002. dp_rx_data_is_specific(soc->hal_soc, rx_tlv_hdr, nbuf)) {
  2003. return;
  2004. }
  2005. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.rx_rate, mcs);
  2006. /* In 11b mode, the nss we get from tlv is 0, invalid and should be 1 */
  2007. if (qdf_unlikely(pkt_type == DOT11_B))
  2008. nss = 1;
  2009. /* here pkt_type corresponds to preamble */
  2010. ratekbps = dp_getrateindex(sgi,
  2011. mcs,
  2012. nss - 1,
  2013. pkt_type,
  2014. bw,
  2015. punc_mode,
  2016. &rix,
  2017. &ratecode);
  2018. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.last_rx_rate, ratekbps);
  2019. avg_rx_rate =
  2020. dp_ath_rate_lpf(txrx_peer->stats.extd_stats.rx.avg_rx_rate,
  2021. ratekbps);
  2022. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.avg_rx_rate, avg_rx_rate);
  2023. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.nss_info, nss);
  2024. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.mcs_info, mcs);
  2025. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.bw_info, bw);
  2026. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.gi_info, sgi);
  2027. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.preamble_info, pkt_type);
  2028. }
  2029. #else
  2030. static inline void
  2031. dp_rx_rates_stats_update(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2032. uint8_t *rx_tlv_hdr, struct dp_txrx_peer *txrx_peer,
  2033. uint32_t sgi, uint32_t mcs,
  2034. uint32_t nss, uint32_t bw, uint32_t pkt_type)
  2035. {
  2036. }
  2037. #endif /* FEATURE_RX_LINKSPEED_ROAM_TRIGGER */
  2038. #ifndef QCA_ENHANCED_STATS_SUPPORT
  2039. /**
  2040. * dp_rx_msdu_extd_stats_update(): Update Rx extended path stats for peer
  2041. *
  2042. * @soc: datapath soc handle
  2043. * @nbuf: received msdu buffer
  2044. * @rx_tlv_hdr: rx tlv header
  2045. * @txrx_peer: datapath txrx_peer handle
  2046. *
  2047. * Return: void
  2048. */
  2049. static inline
  2050. void dp_rx_msdu_extd_stats_update(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2051. uint8_t *rx_tlv_hdr,
  2052. struct dp_txrx_peer *txrx_peer)
  2053. {
  2054. bool is_ampdu;
  2055. uint32_t sgi, mcs, tid, nss, bw, reception_type, pkt_type;
  2056. uint8_t dst_mcs_idx;
  2057. /*
  2058. * TODO - For KIWI this field is present in ring_desc
  2059. * Try to use ring desc instead of tlv.
  2060. */
  2061. is_ampdu = hal_rx_mpdu_info_ampdu_flag_get(soc->hal_soc, rx_tlv_hdr);
  2062. DP_PEER_EXTD_STATS_INCC(txrx_peer, rx.ampdu_cnt, 1, is_ampdu);
  2063. DP_PEER_EXTD_STATS_INCC(txrx_peer, rx.non_ampdu_cnt, 1, !(is_ampdu));
  2064. sgi = hal_rx_tlv_sgi_get(soc->hal_soc, rx_tlv_hdr);
  2065. mcs = hal_rx_tlv_rate_mcs_get(soc->hal_soc, rx_tlv_hdr);
  2066. tid = qdf_nbuf_get_tid_val(nbuf);
  2067. bw = hal_rx_tlv_bw_get(soc->hal_soc, rx_tlv_hdr);
  2068. reception_type = hal_rx_msdu_start_reception_type_get(soc->hal_soc,
  2069. rx_tlv_hdr);
  2070. nss = hal_rx_msdu_start_nss_get(soc->hal_soc, rx_tlv_hdr);
  2071. pkt_type = hal_rx_tlv_get_pkt_type(soc->hal_soc, rx_tlv_hdr);
  2072. /* do HW to SW pkt type conversion */
  2073. pkt_type = (pkt_type >= HAL_DOT11_MAX ? DOT11_MAX :
  2074. hal_2_dp_pkt_type_map[pkt_type]);
  2075. DP_PEER_EXTD_STATS_INCC(txrx_peer, rx.rx_mpdu_cnt[mcs], 1,
  2076. ((mcs < MAX_MCS) && QDF_NBUF_CB_RX_CHFRAG_START(nbuf)));
  2077. DP_PEER_EXTD_STATS_INCC(txrx_peer, rx.rx_mpdu_cnt[MAX_MCS - 1], 1,
  2078. ((mcs >= MAX_MCS) && QDF_NBUF_CB_RX_CHFRAG_START(nbuf)));
  2079. DP_PEER_EXTD_STATS_INC(txrx_peer, rx.bw[bw], 1);
  2080. /*
  2081. * only if nss > 0 and pkt_type is 11N/AC/AX,
  2082. * then increase index [nss - 1] in array counter.
  2083. */
  2084. if (nss > 0 && CDP_IS_PKT_TYPE_SUPPORT_NSS(pkt_type))
  2085. DP_PEER_EXTD_STATS_INC(txrx_peer, rx.nss[nss - 1], 1);
  2086. DP_PEER_EXTD_STATS_INC(txrx_peer, rx.sgi_count[sgi], 1);
  2087. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, rx.err.mic_err, 1,
  2088. hal_rx_tlv_mic_err_get(soc->hal_soc,
  2089. rx_tlv_hdr));
  2090. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, rx.err.decrypt_err, 1,
  2091. hal_rx_tlv_decrypt_err_get(soc->hal_soc,
  2092. rx_tlv_hdr));
  2093. DP_PEER_EXTD_STATS_INC(txrx_peer, rx.wme_ac_type[TID_TO_WME_AC(tid)], 1);
  2094. DP_PEER_EXTD_STATS_INC(txrx_peer, rx.reception_type[reception_type], 1);
  2095. dst_mcs_idx = dp_get_mcs_array_index_by_pkt_type_mcs(pkt_type, mcs);
  2096. if (MCS_INVALID_ARRAY_INDEX != dst_mcs_idx)
  2097. DP_PEER_EXTD_STATS_INC(txrx_peer,
  2098. rx.pkt_type[pkt_type].mcs_count[dst_mcs_idx],
  2099. 1);
  2100. dp_rx_rates_stats_update(soc, nbuf, rx_tlv_hdr, txrx_peer,
  2101. sgi, mcs, nss, bw, pkt_type);
  2102. }
  2103. #else
  2104. static inline
  2105. void dp_rx_msdu_extd_stats_update(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2106. uint8_t *rx_tlv_hdr,
  2107. struct dp_txrx_peer *txrx_peer)
  2108. {
  2109. }
  2110. #endif
  2111. #if defined(DP_PKT_STATS_PER_LMAC) && defined(WLAN_FEATURE_11BE_MLO)
  2112. static inline void
  2113. dp_peer_update_rx_pkt_per_lmac(struct dp_txrx_peer *txrx_peer,
  2114. qdf_nbuf_t nbuf)
  2115. {
  2116. uint8_t lmac_id = qdf_nbuf_get_lmac_id(nbuf);
  2117. if (qdf_unlikely(lmac_id >= CDP_MAX_LMACS)) {
  2118. dp_err_rl("Invalid lmac_id: %u vdev_id: %u",
  2119. lmac_id, QDF_NBUF_CB_RX_VDEV_ID(nbuf));
  2120. if (qdf_likely(txrx_peer))
  2121. dp_err_rl("peer_id: %u", txrx_peer->peer_id);
  2122. return;
  2123. }
  2124. /* only count stats per lmac for MLO connection*/
  2125. DP_PEER_PER_PKT_STATS_INCC_PKT(txrx_peer, rx.rx_lmac[lmac_id], 1,
  2126. QDF_NBUF_CB_RX_PKT_LEN(nbuf),
  2127. txrx_peer->mld_peer);
  2128. }
  2129. #else
  2130. static inline void
  2131. dp_peer_update_rx_pkt_per_lmac(struct dp_txrx_peer *txrx_peer,
  2132. qdf_nbuf_t nbuf)
  2133. {
  2134. }
  2135. #endif
  2136. /**
  2137. * dp_rx_msdu_stats_update() - update per msdu stats.
  2138. * @soc: core txrx main context
  2139. * @nbuf: pointer to the first msdu of an amsdu.
  2140. * @rx_tlv_hdr: pointer to the start of RX TLV headers.
  2141. * @txrx_peer: pointer to the txrx peer object.
  2142. * @ring_id: reo dest ring number on which pkt is reaped.
  2143. * @tid_stats: per tid rx stats.
  2144. *
  2145. * update all the per msdu stats for that nbuf.
  2146. * Return: void
  2147. */
  2148. void dp_rx_msdu_stats_update(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2149. uint8_t *rx_tlv_hdr,
  2150. struct dp_txrx_peer *txrx_peer,
  2151. uint8_t ring_id,
  2152. struct cdp_tid_rx_stats *tid_stats)
  2153. {
  2154. bool is_not_amsdu;
  2155. struct dp_vdev *vdev = txrx_peer->vdev;
  2156. bool enh_flag;
  2157. qdf_ether_header_t *eh;
  2158. uint16_t msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  2159. dp_rx_msdu_stats_update_prot_cnts(vdev, nbuf, txrx_peer);
  2160. is_not_amsdu = qdf_nbuf_is_rx_chfrag_start(nbuf) &
  2161. qdf_nbuf_is_rx_chfrag_end(nbuf);
  2162. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.rcvd_reo[ring_id], 1,
  2163. msdu_len);
  2164. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, rx.non_amsdu_cnt, 1,
  2165. is_not_amsdu);
  2166. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, rx.amsdu_cnt, 1, !is_not_amsdu);
  2167. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, rx.rx_retries, 1,
  2168. qdf_nbuf_is_rx_retry_flag(nbuf));
  2169. dp_peer_update_rx_pkt_per_lmac(txrx_peer, nbuf);
  2170. tid_stats->msdu_cnt++;
  2171. if (qdf_unlikely(qdf_nbuf_is_da_mcbc(nbuf) &&
  2172. (vdev->rx_decap_type == htt_cmn_pkt_type_ethernet))) {
  2173. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2174. enh_flag = vdev->pdev->enhanced_stats_en;
  2175. DP_PEER_MC_INCC_PKT(txrx_peer, 1, msdu_len, enh_flag);
  2176. tid_stats->mcast_msdu_cnt++;
  2177. if (QDF_IS_ADDR_BROADCAST(eh->ether_dhost)) {
  2178. DP_PEER_BC_INCC_PKT(txrx_peer, 1, msdu_len, enh_flag);
  2179. tid_stats->bcast_msdu_cnt++;
  2180. }
  2181. }
  2182. txrx_peer->stats.per_pkt_stats.rx.last_rx_ts = qdf_system_ticks();
  2183. dp_rx_msdu_extd_stats_update(soc, nbuf, rx_tlv_hdr, txrx_peer);
  2184. }
  2185. #ifndef WDS_VENDOR_EXTENSION
  2186. int dp_wds_rx_policy_check(uint8_t *rx_tlv_hdr,
  2187. struct dp_vdev *vdev,
  2188. struct dp_txrx_peer *txrx_peer)
  2189. {
  2190. return 1;
  2191. }
  2192. #endif
  2193. #ifdef RX_DESC_DEBUG_CHECK
  2194. /**
  2195. * dp_rx_desc_nbuf_sanity_check - Add sanity check to catch REO rx_desc paddr
  2196. * corruption
  2197. *
  2198. * @ring_desc: REO ring descriptor
  2199. * @rx_desc: Rx descriptor
  2200. *
  2201. * Return: NONE
  2202. */
  2203. QDF_STATUS dp_rx_desc_nbuf_sanity_check(struct dp_soc *soc,
  2204. hal_ring_desc_t ring_desc,
  2205. struct dp_rx_desc *rx_desc)
  2206. {
  2207. struct hal_buf_info hbi;
  2208. hal_rx_reo_buf_paddr_get(soc->hal_soc, ring_desc, &hbi);
  2209. /* Sanity check for possible buffer paddr corruption */
  2210. if (dp_rx_desc_paddr_sanity_check(rx_desc, (&hbi)->paddr))
  2211. return QDF_STATUS_SUCCESS;
  2212. return QDF_STATUS_E_FAILURE;
  2213. }
  2214. /**
  2215. * dp_rx_desc_nbuf_len_sanity_check - Add sanity check to catch Rx buffer
  2216. * out of bound access from H.W
  2217. *
  2218. * @soc: DP soc
  2219. * @pkt_len: Packet length received from H.W
  2220. *
  2221. * Return: NONE
  2222. */
  2223. static inline void
  2224. dp_rx_desc_nbuf_len_sanity_check(struct dp_soc *soc,
  2225. uint32_t pkt_len)
  2226. {
  2227. struct rx_desc_pool *rx_desc_pool;
  2228. rx_desc_pool = &soc->rx_desc_buf[0];
  2229. qdf_assert_always(pkt_len <= rx_desc_pool->buf_size);
  2230. }
  2231. #else
  2232. static inline void
  2233. dp_rx_desc_nbuf_len_sanity_check(struct dp_soc *soc, uint32_t pkt_len) { }
  2234. #endif
  2235. #ifdef DP_RX_PKT_NO_PEER_DELIVER
  2236. #ifdef DP_RX_UDP_OVER_PEER_ROAM
  2237. /**
  2238. * dp_rx_is_udp_allowed_over_roam_peer() - check if udp data received
  2239. * during roaming
  2240. * @vdev: dp_vdev pointer
  2241. * @rx_tlv_hdr: rx tlv header
  2242. * @nbuf: pkt skb pointer
  2243. *
  2244. * This function will check if rx udp data is received from authorised
  2245. * roamed peer before peer map indication is received from FW after
  2246. * roaming. This is needed for VoIP scenarios in which packet loss
  2247. * expected during roaming is minimal.
  2248. *
  2249. * Return: bool
  2250. */
  2251. static bool dp_rx_is_udp_allowed_over_roam_peer(struct dp_vdev *vdev,
  2252. uint8_t *rx_tlv_hdr,
  2253. qdf_nbuf_t nbuf)
  2254. {
  2255. char *hdr_desc;
  2256. struct ieee80211_frame *wh = NULL;
  2257. hdr_desc = hal_rx_desc_get_80211_hdr(vdev->pdev->soc->hal_soc,
  2258. rx_tlv_hdr);
  2259. wh = (struct ieee80211_frame *)hdr_desc;
  2260. if (vdev->roaming_peer_status ==
  2261. WLAN_ROAM_PEER_AUTH_STATUS_AUTHENTICATED &&
  2262. !qdf_mem_cmp(vdev->roaming_peer_mac.raw, wh->i_addr2,
  2263. QDF_MAC_ADDR_SIZE) && (qdf_nbuf_is_ipv4_udp_pkt(nbuf) ||
  2264. qdf_nbuf_is_ipv6_udp_pkt(nbuf)))
  2265. return true;
  2266. return false;
  2267. }
  2268. #else
  2269. static bool dp_rx_is_udp_allowed_over_roam_peer(struct dp_vdev *vdev,
  2270. uint8_t *rx_tlv_hdr,
  2271. qdf_nbuf_t nbuf)
  2272. {
  2273. return false;
  2274. }
  2275. #endif
  2276. /**
  2277. * dp_rx_deliver_to_stack_no_peer() - try deliver rx data even if
  2278. * no corresbonding peer found
  2279. * @soc: core txrx main context
  2280. * @nbuf: pkt skb pointer
  2281. *
  2282. * This function will try to deliver some RX special frames to stack
  2283. * even there is no peer matched found. for instance, LFR case, some
  2284. * eapol data will be sent to host before peer_map done.
  2285. *
  2286. * Return: None
  2287. */
  2288. void dp_rx_deliver_to_stack_no_peer(struct dp_soc *soc, qdf_nbuf_t nbuf)
  2289. {
  2290. uint16_t peer_id;
  2291. uint8_t vdev_id;
  2292. struct dp_vdev *vdev = NULL;
  2293. uint32_t l2_hdr_offset = 0;
  2294. uint16_t msdu_len = 0;
  2295. uint32_t pkt_len = 0;
  2296. uint8_t *rx_tlv_hdr;
  2297. uint32_t frame_mask = FRAME_MASK_IPV4_ARP | FRAME_MASK_IPV4_DHCP |
  2298. FRAME_MASK_IPV4_EAPOL | FRAME_MASK_IPV6_DHCP;
  2299. bool is_special_frame = false;
  2300. struct dp_peer *peer = NULL;
  2301. peer_id = QDF_NBUF_CB_RX_PEER_ID(nbuf);
  2302. if (peer_id > soc->max_peer_id)
  2303. goto deliver_fail;
  2304. vdev_id = QDF_NBUF_CB_RX_VDEV_ID(nbuf);
  2305. vdev = dp_vdev_get_ref_by_id(soc, vdev_id, DP_MOD_ID_RX);
  2306. if (!vdev || vdev->delete.pending)
  2307. goto deliver_fail;
  2308. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf)))
  2309. goto deliver_fail;
  2310. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  2311. l2_hdr_offset =
  2312. hal_rx_msdu_end_l3_hdr_padding_get(soc->hal_soc, rx_tlv_hdr);
  2313. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  2314. pkt_len = msdu_len + l2_hdr_offset + soc->rx_pkt_tlv_size;
  2315. QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(nbuf) = 1;
  2316. qdf_nbuf_set_pktlen(nbuf, pkt_len);
  2317. qdf_nbuf_pull_head(nbuf, soc->rx_pkt_tlv_size + l2_hdr_offset);
  2318. is_special_frame = dp_rx_is_special_frame(nbuf, frame_mask);
  2319. if (qdf_likely(vdev->osif_rx)) {
  2320. if (is_special_frame ||
  2321. dp_rx_is_udp_allowed_over_roam_peer(vdev, rx_tlv_hdr,
  2322. nbuf)) {
  2323. qdf_nbuf_set_exc_frame(nbuf, 1);
  2324. if (QDF_STATUS_SUCCESS !=
  2325. vdev->osif_rx(vdev->osif_vdev, nbuf))
  2326. goto deliver_fail;
  2327. DP_STATS_INC(soc, rx.err.pkt_delivered_no_peer, 1);
  2328. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_RX);
  2329. return;
  2330. }
  2331. } else if (is_special_frame) {
  2332. /*
  2333. * If MLO connection, txrx_peer for link peer does not exist,
  2334. * try to store these RX packets to txrx_peer's bufq of MLD
  2335. * peer until vdev->osif_rx is registered from CP and flush
  2336. * them to stack.
  2337. */
  2338. peer = dp_peer_get_tgt_peer_by_id(soc, peer_id,
  2339. DP_MOD_ID_RX);
  2340. if (!peer)
  2341. goto deliver_fail;
  2342. /* only check for MLO connection */
  2343. if (IS_MLO_DP_MLD_PEER(peer) && peer->txrx_peer &&
  2344. dp_rx_is_peer_cache_bufq_supported()) {
  2345. qdf_nbuf_set_exc_frame(nbuf, 1);
  2346. if (QDF_STATUS_SUCCESS ==
  2347. dp_rx_enqueue_rx(peer, peer->txrx_peer, nbuf)) {
  2348. DP_STATS_INC(soc,
  2349. rx.err.pkt_delivered_no_peer,
  2350. 1);
  2351. } else {
  2352. DP_STATS_INC(soc,
  2353. rx.err.rx_invalid_peer.num,
  2354. 1);
  2355. }
  2356. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_RX);
  2357. dp_peer_unref_delete(peer, DP_MOD_ID_RX);
  2358. return;
  2359. }
  2360. dp_peer_unref_delete(peer, DP_MOD_ID_RX);
  2361. }
  2362. deliver_fail:
  2363. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_peer, 1,
  2364. QDF_NBUF_CB_RX_PKT_LEN(nbuf));
  2365. dp_rx_nbuf_free(nbuf);
  2366. if (vdev)
  2367. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_RX);
  2368. }
  2369. #else
  2370. void dp_rx_deliver_to_stack_no_peer(struct dp_soc *soc, qdf_nbuf_t nbuf)
  2371. {
  2372. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_peer, 1,
  2373. QDF_NBUF_CB_RX_PKT_LEN(nbuf));
  2374. dp_rx_nbuf_free(nbuf);
  2375. }
  2376. #endif
  2377. /**
  2378. * dp_rx_srng_get_num_pending() - get number of pending entries
  2379. * @hal_soc: hal soc opaque pointer
  2380. * @hal_ring: opaque pointer to the HAL Rx Ring
  2381. * @num_entries: number of entries in the hal_ring.
  2382. * @near_full: pointer to a boolean. This is set if ring is near full.
  2383. *
  2384. * The function returns the number of entries in a destination ring which are
  2385. * yet to be reaped. The function also checks if the ring is near full.
  2386. * If more than half of the ring needs to be reaped, the ring is considered
  2387. * approaching full.
  2388. * The function useses hal_srng_dst_num_valid_locked to get the number of valid
  2389. * entries. It should not be called within a SRNG lock. HW pointer value is
  2390. * synced into cached_hp.
  2391. *
  2392. * Return: Number of pending entries if any
  2393. */
  2394. uint32_t dp_rx_srng_get_num_pending(hal_soc_handle_t hal_soc,
  2395. hal_ring_handle_t hal_ring_hdl,
  2396. uint32_t num_entries,
  2397. bool *near_full)
  2398. {
  2399. uint32_t num_pending = 0;
  2400. num_pending = hal_srng_dst_num_valid_locked(hal_soc,
  2401. hal_ring_hdl,
  2402. true);
  2403. if (num_entries && (num_pending >= num_entries >> 1))
  2404. *near_full = true;
  2405. else
  2406. *near_full = false;
  2407. return num_pending;
  2408. }
  2409. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  2410. #ifdef WLAN_SUPPORT_RX_FISA
  2411. void dp_rx_skip_tlvs(struct dp_soc *soc, qdf_nbuf_t nbuf, uint32_t l3_padding)
  2412. {
  2413. QDF_NBUF_CB_RX_PACKET_L3_HDR_PAD(nbuf) = l3_padding;
  2414. qdf_nbuf_pull_head(nbuf, l3_padding + soc->rx_pkt_tlv_size);
  2415. }
  2416. #else
  2417. void dp_rx_skip_tlvs(struct dp_soc *soc, qdf_nbuf_t nbuf, uint32_t l3_padding)
  2418. {
  2419. qdf_nbuf_pull_head(nbuf, l3_padding + soc->rx_pkt_tlv_size);
  2420. }
  2421. #endif
  2422. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  2423. #ifdef DP_RX_DROP_RAW_FRM
  2424. /**
  2425. * dp_rx_is_raw_frame_dropped() - if raw frame nbuf, free and drop
  2426. * @nbuf: pkt skb pointer
  2427. *
  2428. * Return: true - raw frame, dropped
  2429. * false - not raw frame, do nothing
  2430. */
  2431. bool dp_rx_is_raw_frame_dropped(qdf_nbuf_t nbuf)
  2432. {
  2433. if (qdf_nbuf_is_raw_frame(nbuf)) {
  2434. dp_rx_nbuf_free(nbuf);
  2435. return true;
  2436. }
  2437. return false;
  2438. }
  2439. #endif
  2440. #ifdef WLAN_FEATURE_DP_RX_RING_HISTORY
  2441. /**
  2442. * dp_rx_ring_record_entry() - Record an entry into the rx ring history.
  2443. * @soc: Datapath soc structure
  2444. * @ring_num: REO ring number
  2445. * @ring_desc: REO ring descriptor
  2446. *
  2447. * Returns: None
  2448. */
  2449. void
  2450. dp_rx_ring_record_entry(struct dp_soc *soc, uint8_t ring_num,
  2451. hal_ring_desc_t ring_desc)
  2452. {
  2453. struct dp_buf_info_record *record;
  2454. struct hal_buf_info hbi;
  2455. uint32_t idx;
  2456. if (qdf_unlikely(!soc->rx_ring_history[ring_num]))
  2457. return;
  2458. hal_rx_reo_buf_paddr_get(soc->hal_soc, ring_desc, &hbi);
  2459. /* buffer_addr_info is the first element of ring_desc */
  2460. hal_rx_buf_cookie_rbm_get(soc->hal_soc, (uint32_t *)ring_desc,
  2461. &hbi);
  2462. idx = dp_history_get_next_index(&soc->rx_ring_history[ring_num]->index,
  2463. DP_RX_HIST_MAX);
  2464. /* No NULL check needed for record since its an array */
  2465. record = &soc->rx_ring_history[ring_num]->entry[idx];
  2466. record->timestamp = qdf_get_log_timestamp();
  2467. record->hbi.paddr = hbi.paddr;
  2468. record->hbi.sw_cookie = hbi.sw_cookie;
  2469. record->hbi.rbm = hbi.rbm;
  2470. }
  2471. #endif
  2472. #ifdef WLAN_DP_FEATURE_SW_LATENCY_MGR
  2473. /**
  2474. * dp_rx_update_stats() - Update soc level rx packet count
  2475. * @soc: DP soc handle
  2476. * @nbuf: nbuf received
  2477. *
  2478. * Returns: none
  2479. */
  2480. void dp_rx_update_stats(struct dp_soc *soc, qdf_nbuf_t nbuf)
  2481. {
  2482. DP_STATS_INC_PKT(soc, rx.ingress, 1,
  2483. QDF_NBUF_CB_RX_PKT_LEN(nbuf));
  2484. }
  2485. #endif
  2486. #ifdef WLAN_FEATURE_PKT_CAPTURE_V2
  2487. /**
  2488. * dp_rx_deliver_to_pkt_capture() - deliver rx packet to packet capture
  2489. * @soc : dp_soc handle
  2490. * @pdev: dp_pdev handle
  2491. * @peer_id: peer_id of the peer for which completion came
  2492. * @ppdu_id: ppdu_id
  2493. * @netbuf: Buffer pointer
  2494. *
  2495. * This function is used to deliver rx packet to packet capture
  2496. */
  2497. void dp_rx_deliver_to_pkt_capture(struct dp_soc *soc, struct dp_pdev *pdev,
  2498. uint16_t peer_id, uint32_t is_offload,
  2499. qdf_nbuf_t netbuf)
  2500. {
  2501. if (wlan_cfg_get_pkt_capture_mode(soc->wlan_cfg_ctx))
  2502. dp_wdi_event_handler(WDI_EVENT_PKT_CAPTURE_RX_DATA, soc, netbuf,
  2503. peer_id, is_offload, pdev->pdev_id);
  2504. }
  2505. void dp_rx_deliver_to_pkt_capture_no_peer(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2506. uint32_t is_offload)
  2507. {
  2508. if (wlan_cfg_get_pkt_capture_mode(soc->wlan_cfg_ctx))
  2509. dp_wdi_event_handler(WDI_EVENT_PKT_CAPTURE_RX_DATA_NO_PEER,
  2510. soc, nbuf, HTT_INVALID_VDEV,
  2511. is_offload, 0);
  2512. }
  2513. #endif
  2514. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  2515. QDF_STATUS dp_rx_vdev_detach(struct dp_vdev *vdev)
  2516. {
  2517. QDF_STATUS ret;
  2518. if (vdev->osif_rx_flush) {
  2519. ret = vdev->osif_rx_flush(vdev->osif_vdev, vdev->vdev_id);
  2520. if (!QDF_IS_STATUS_SUCCESS(ret)) {
  2521. dp_err("Failed to flush rx pkts for vdev %d\n",
  2522. vdev->vdev_id);
  2523. return ret;
  2524. }
  2525. }
  2526. return QDF_STATUS_SUCCESS;
  2527. }
  2528. static QDF_STATUS
  2529. dp_pdev_nbuf_alloc_and_map(struct dp_soc *dp_soc,
  2530. struct dp_rx_nbuf_frag_info *nbuf_frag_info_t,
  2531. struct dp_pdev *dp_pdev,
  2532. struct rx_desc_pool *rx_desc_pool)
  2533. {
  2534. QDF_STATUS ret = QDF_STATUS_E_FAILURE;
  2535. (nbuf_frag_info_t->virt_addr).nbuf =
  2536. qdf_nbuf_alloc(dp_soc->osdev, rx_desc_pool->buf_size,
  2537. RX_BUFFER_RESERVATION,
  2538. rx_desc_pool->buf_alignment, FALSE);
  2539. if (!((nbuf_frag_info_t->virt_addr).nbuf)) {
  2540. dp_err("nbuf alloc failed");
  2541. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  2542. return ret;
  2543. }
  2544. ret = qdf_nbuf_map_nbytes_single(dp_soc->osdev,
  2545. (nbuf_frag_info_t->virt_addr).nbuf,
  2546. QDF_DMA_FROM_DEVICE,
  2547. rx_desc_pool->buf_size);
  2548. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret))) {
  2549. qdf_nbuf_free((nbuf_frag_info_t->virt_addr).nbuf);
  2550. dp_err("nbuf map failed");
  2551. DP_STATS_INC(dp_pdev, replenish.map_err, 1);
  2552. return ret;
  2553. }
  2554. nbuf_frag_info_t->paddr =
  2555. qdf_nbuf_get_frag_paddr((nbuf_frag_info_t->virt_addr).nbuf, 0);
  2556. ret = dp_check_paddr(dp_soc, &((nbuf_frag_info_t->virt_addr).nbuf),
  2557. &nbuf_frag_info_t->paddr,
  2558. rx_desc_pool);
  2559. if (ret == QDF_STATUS_E_FAILURE) {
  2560. dp_err("nbuf check x86 failed");
  2561. DP_STATS_INC(dp_pdev, replenish.x86_fail, 1);
  2562. return ret;
  2563. }
  2564. return QDF_STATUS_SUCCESS;
  2565. }
  2566. QDF_STATUS
  2567. dp_pdev_rx_buffers_attach(struct dp_soc *dp_soc, uint32_t mac_id,
  2568. struct dp_srng *dp_rxdma_srng,
  2569. struct rx_desc_pool *rx_desc_pool,
  2570. uint32_t num_req_buffers)
  2571. {
  2572. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(dp_soc, mac_id);
  2573. hal_ring_handle_t rxdma_srng = dp_rxdma_srng->hal_srng;
  2574. union dp_rx_desc_list_elem_t *next;
  2575. void *rxdma_ring_entry;
  2576. qdf_dma_addr_t paddr;
  2577. struct dp_rx_nbuf_frag_info *nf_info;
  2578. uint32_t nr_descs, nr_nbuf = 0, nr_nbuf_total = 0;
  2579. uint32_t buffer_index, nbuf_ptrs_per_page;
  2580. qdf_nbuf_t nbuf;
  2581. QDF_STATUS ret;
  2582. int page_idx, total_pages;
  2583. union dp_rx_desc_list_elem_t *desc_list = NULL;
  2584. union dp_rx_desc_list_elem_t *tail = NULL;
  2585. int sync_hw_ptr = 1;
  2586. uint32_t num_entries_avail;
  2587. if (qdf_unlikely(!dp_pdev)) {
  2588. dp_rx_err("%pK: pdev is null for mac_id = %d",
  2589. dp_soc, mac_id);
  2590. return QDF_STATUS_E_FAILURE;
  2591. }
  2592. if (qdf_unlikely(!rxdma_srng)) {
  2593. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  2594. return QDF_STATUS_E_FAILURE;
  2595. }
  2596. dp_debug("requested %u RX buffers for driver attach", num_req_buffers);
  2597. hal_srng_access_start(dp_soc->hal_soc, rxdma_srng);
  2598. num_entries_avail = hal_srng_src_num_avail(dp_soc->hal_soc,
  2599. rxdma_srng,
  2600. sync_hw_ptr);
  2601. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  2602. if (!num_entries_avail) {
  2603. dp_err("Num of available entries is zero, nothing to do");
  2604. return QDF_STATUS_E_NOMEM;
  2605. }
  2606. if (num_entries_avail < num_req_buffers)
  2607. num_req_buffers = num_entries_avail;
  2608. nr_descs = dp_rx_get_free_desc_list(dp_soc, mac_id, rx_desc_pool,
  2609. num_req_buffers, &desc_list, &tail);
  2610. if (!nr_descs) {
  2611. dp_err("no free rx_descs in freelist");
  2612. DP_STATS_INC(dp_pdev, err.desc_alloc_fail, num_req_buffers);
  2613. return QDF_STATUS_E_NOMEM;
  2614. }
  2615. dp_debug("got %u RX descs for driver attach", nr_descs);
  2616. /*
  2617. * Try to allocate pointers to the nbuf one page at a time.
  2618. * Take pointers that can fit in one page of memory and
  2619. * iterate through the total descriptors that need to be
  2620. * allocated in order of pages. Reuse the pointers that
  2621. * have been allocated to fit in one page across each
  2622. * iteration to index into the nbuf.
  2623. */
  2624. total_pages = (nr_descs * sizeof(*nf_info)) / DP_BLOCKMEM_SIZE;
  2625. /*
  2626. * Add an extra page to store the remainder if any
  2627. */
  2628. if ((nr_descs * sizeof(*nf_info)) % DP_BLOCKMEM_SIZE)
  2629. total_pages++;
  2630. nf_info = qdf_mem_malloc(DP_BLOCKMEM_SIZE);
  2631. if (!nf_info) {
  2632. dp_err("failed to allocate nbuf array");
  2633. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  2634. QDF_BUG(0);
  2635. return QDF_STATUS_E_NOMEM;
  2636. }
  2637. nbuf_ptrs_per_page = DP_BLOCKMEM_SIZE / sizeof(*nf_info);
  2638. for (page_idx = 0; page_idx < total_pages; page_idx++) {
  2639. qdf_mem_zero(nf_info, DP_BLOCKMEM_SIZE);
  2640. for (nr_nbuf = 0; nr_nbuf < nbuf_ptrs_per_page; nr_nbuf++) {
  2641. /*
  2642. * The last page of buffer pointers may not be required
  2643. * completely based on the number of descriptors. Below
  2644. * check will ensure we are allocating only the
  2645. * required number of descriptors.
  2646. */
  2647. if (nr_nbuf_total >= nr_descs)
  2648. break;
  2649. /* Flag is set while pdev rx_desc_pool initialization */
  2650. if (qdf_unlikely(rx_desc_pool->rx_mon_dest_frag_enable))
  2651. ret = dp_pdev_frag_alloc_and_map(dp_soc,
  2652. &nf_info[nr_nbuf], dp_pdev,
  2653. rx_desc_pool);
  2654. else
  2655. ret = dp_pdev_nbuf_alloc_and_map(dp_soc,
  2656. &nf_info[nr_nbuf], dp_pdev,
  2657. rx_desc_pool);
  2658. if (QDF_IS_STATUS_ERROR(ret))
  2659. break;
  2660. nr_nbuf_total++;
  2661. }
  2662. hal_srng_access_start(dp_soc->hal_soc, rxdma_srng);
  2663. for (buffer_index = 0; buffer_index < nr_nbuf; buffer_index++) {
  2664. rxdma_ring_entry =
  2665. hal_srng_src_get_next(dp_soc->hal_soc,
  2666. rxdma_srng);
  2667. qdf_assert_always(rxdma_ring_entry);
  2668. next = desc_list->next;
  2669. paddr = nf_info[buffer_index].paddr;
  2670. nbuf = nf_info[buffer_index].virt_addr.nbuf;
  2671. /* Flag is set while pdev rx_desc_pool initialization */
  2672. if (qdf_unlikely(rx_desc_pool->rx_mon_dest_frag_enable))
  2673. dp_rx_desc_frag_prep(&desc_list->rx_desc,
  2674. &nf_info[buffer_index]);
  2675. else
  2676. dp_rx_desc_prep(&desc_list->rx_desc,
  2677. &nf_info[buffer_index]);
  2678. desc_list->rx_desc.in_use = 1;
  2679. dp_rx_desc_alloc_dbg_info(&desc_list->rx_desc);
  2680. dp_rx_desc_update_dbg_info(&desc_list->rx_desc,
  2681. __func__,
  2682. RX_DESC_REPLENISHED);
  2683. hal_rxdma_buff_addr_info_set(dp_soc->hal_soc ,rxdma_ring_entry, paddr,
  2684. desc_list->rx_desc.cookie,
  2685. rx_desc_pool->owner);
  2686. dp_ipa_handle_rx_buf_smmu_mapping(
  2687. dp_soc, nbuf,
  2688. rx_desc_pool->buf_size, true,
  2689. __func__, __LINE__);
  2690. desc_list = next;
  2691. }
  2692. dp_rx_refill_ring_record_entry(dp_soc, dp_pdev->lmac_id,
  2693. rxdma_srng, nr_nbuf, nr_nbuf);
  2694. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  2695. }
  2696. dp_info("filled %u RX buffers for driver attach", nr_nbuf_total);
  2697. qdf_mem_free(nf_info);
  2698. if (!nr_nbuf_total) {
  2699. dp_err("No nbuf's allocated");
  2700. QDF_BUG(0);
  2701. return QDF_STATUS_E_RESOURCES;
  2702. }
  2703. /* No need to count the number of bytes received during replenish.
  2704. * Therefore set replenish.pkts.bytes as 0.
  2705. */
  2706. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, nr_nbuf, 0);
  2707. return QDF_STATUS_SUCCESS;
  2708. }
  2709. qdf_export_symbol(dp_pdev_rx_buffers_attach);
  2710. /**
  2711. * dp_rx_enable_mon_dest_frag() - Enable frag processing for
  2712. * monitor destination ring via frag.
  2713. *
  2714. * Enable this flag only for monitor destination buffer processing
  2715. * if DP_RX_MON_MEM_FRAG feature is enabled.
  2716. * If flag is set then frag based function will be called for alloc,
  2717. * map, prep desc and free ops for desc buffer else normal nbuf based
  2718. * function will be called.
  2719. *
  2720. * @rx_desc_pool: Rx desc pool
  2721. * @is_mon_dest_desc: Is it for monitor dest buffer
  2722. *
  2723. * Return: None
  2724. */
  2725. #ifdef DP_RX_MON_MEM_FRAG
  2726. void dp_rx_enable_mon_dest_frag(struct rx_desc_pool *rx_desc_pool,
  2727. bool is_mon_dest_desc)
  2728. {
  2729. rx_desc_pool->rx_mon_dest_frag_enable = is_mon_dest_desc;
  2730. if (is_mon_dest_desc)
  2731. dp_alert("Feature DP_RX_MON_MEM_FRAG for mon_dest is enabled");
  2732. }
  2733. #else
  2734. void dp_rx_enable_mon_dest_frag(struct rx_desc_pool *rx_desc_pool,
  2735. bool is_mon_dest_desc)
  2736. {
  2737. rx_desc_pool->rx_mon_dest_frag_enable = false;
  2738. if (is_mon_dest_desc)
  2739. dp_alert("Feature DP_RX_MON_MEM_FRAG for mon_dest is disabled");
  2740. }
  2741. #endif
  2742. qdf_export_symbol(dp_rx_enable_mon_dest_frag);
  2743. /*
  2744. * dp_rx_pdev_desc_pool_alloc() - allocate memory for software rx descriptor
  2745. * pool
  2746. *
  2747. * @pdev: core txrx pdev context
  2748. *
  2749. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  2750. * QDF_STATUS_E_NOMEM
  2751. */
  2752. QDF_STATUS
  2753. dp_rx_pdev_desc_pool_alloc(struct dp_pdev *pdev)
  2754. {
  2755. struct dp_soc *soc = pdev->soc;
  2756. uint32_t rxdma_entries;
  2757. uint32_t rx_sw_desc_num;
  2758. struct dp_srng *dp_rxdma_srng;
  2759. struct rx_desc_pool *rx_desc_pool;
  2760. uint32_t status = QDF_STATUS_SUCCESS;
  2761. int mac_for_pdev;
  2762. mac_for_pdev = pdev->lmac_id;
  2763. if (wlan_cfg_get_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx)) {
  2764. dp_rx_info("%pK: nss-wifi<4> skip Rx refil %d",
  2765. soc, mac_for_pdev);
  2766. return status;
  2767. }
  2768. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_for_pdev];
  2769. rxdma_entries = dp_rxdma_srng->num_entries;
  2770. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2771. rx_sw_desc_num = wlan_cfg_get_dp_soc_rx_sw_desc_num(soc->wlan_cfg_ctx);
  2772. rx_desc_pool->desc_type = DP_RX_DESC_BUF_TYPE;
  2773. status = dp_rx_desc_pool_alloc(soc,
  2774. rx_sw_desc_num,
  2775. rx_desc_pool);
  2776. if (status != QDF_STATUS_SUCCESS)
  2777. return status;
  2778. return status;
  2779. }
  2780. /*
  2781. * dp_rx_pdev_desc_pool_free() - free software rx descriptor pool
  2782. *
  2783. * @pdev: core txrx pdev context
  2784. */
  2785. void dp_rx_pdev_desc_pool_free(struct dp_pdev *pdev)
  2786. {
  2787. int mac_for_pdev = pdev->lmac_id;
  2788. struct dp_soc *soc = pdev->soc;
  2789. struct rx_desc_pool *rx_desc_pool;
  2790. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2791. dp_rx_desc_pool_free(soc, rx_desc_pool);
  2792. }
  2793. /*
  2794. * dp_rx_pdev_desc_pool_init() - initialize software rx descriptors
  2795. *
  2796. * @pdev: core txrx pdev context
  2797. *
  2798. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  2799. * QDF_STATUS_E_NOMEM
  2800. */
  2801. QDF_STATUS dp_rx_pdev_desc_pool_init(struct dp_pdev *pdev)
  2802. {
  2803. int mac_for_pdev = pdev->lmac_id;
  2804. struct dp_soc *soc = pdev->soc;
  2805. uint32_t rxdma_entries;
  2806. uint32_t rx_sw_desc_num;
  2807. struct dp_srng *dp_rxdma_srng;
  2808. struct rx_desc_pool *rx_desc_pool;
  2809. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2810. if (wlan_cfg_get_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx)) {
  2811. /**
  2812. * If NSS is enabled, rx_desc_pool is already filled.
  2813. * Hence, just disable desc_pool frag flag.
  2814. */
  2815. dp_rx_enable_mon_dest_frag(rx_desc_pool, false);
  2816. dp_rx_info("%pK: nss-wifi<4> skip Rx refil %d",
  2817. soc, mac_for_pdev);
  2818. return QDF_STATUS_SUCCESS;
  2819. }
  2820. if (dp_rx_desc_pool_is_allocated(rx_desc_pool) == QDF_STATUS_E_NOMEM)
  2821. return QDF_STATUS_E_NOMEM;
  2822. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_for_pdev];
  2823. rxdma_entries = dp_rxdma_srng->num_entries;
  2824. soc->process_rx_status = CONFIG_PROCESS_RX_STATUS;
  2825. rx_sw_desc_num =
  2826. wlan_cfg_get_dp_soc_rx_sw_desc_num(soc->wlan_cfg_ctx);
  2827. rx_desc_pool->owner = dp_rx_get_rx_bm_id(soc);
  2828. rx_desc_pool->buf_size = RX_DATA_BUFFER_SIZE;
  2829. rx_desc_pool->buf_alignment = RX_DATA_BUFFER_ALIGNMENT;
  2830. /* Disable monitor dest processing via frag */
  2831. dp_rx_enable_mon_dest_frag(rx_desc_pool, false);
  2832. dp_rx_desc_pool_init(soc, mac_for_pdev,
  2833. rx_sw_desc_num, rx_desc_pool);
  2834. return QDF_STATUS_SUCCESS;
  2835. }
  2836. /*
  2837. * dp_rx_pdev_desc_pool_deinit() - de-initialize software rx descriptor pools
  2838. * @pdev: core txrx pdev context
  2839. *
  2840. * This function resets the freelist of rx descriptors and destroys locks
  2841. * associated with this list of descriptors.
  2842. */
  2843. void dp_rx_pdev_desc_pool_deinit(struct dp_pdev *pdev)
  2844. {
  2845. int mac_for_pdev = pdev->lmac_id;
  2846. struct dp_soc *soc = pdev->soc;
  2847. struct rx_desc_pool *rx_desc_pool;
  2848. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2849. dp_rx_desc_pool_deinit(soc, rx_desc_pool, mac_for_pdev);
  2850. }
  2851. /*
  2852. * dp_rx_pdev_buffers_alloc() - Allocate nbufs (skbs) and replenish RxDMA ring
  2853. *
  2854. * @pdev: core txrx pdev context
  2855. *
  2856. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  2857. * QDF_STATUS_E_NOMEM
  2858. */
  2859. QDF_STATUS
  2860. dp_rx_pdev_buffers_alloc(struct dp_pdev *pdev)
  2861. {
  2862. int mac_for_pdev = pdev->lmac_id;
  2863. struct dp_soc *soc = pdev->soc;
  2864. struct dp_srng *dp_rxdma_srng;
  2865. struct rx_desc_pool *rx_desc_pool;
  2866. uint32_t rxdma_entries;
  2867. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_for_pdev];
  2868. rxdma_entries = dp_rxdma_srng->num_entries;
  2869. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2870. /* Initialize RX buffer pool which will be
  2871. * used during low memory conditions
  2872. */
  2873. dp_rx_buffer_pool_init(soc, mac_for_pdev);
  2874. return dp_pdev_rx_buffers_attach_simple(soc, mac_for_pdev,
  2875. dp_rxdma_srng,
  2876. rx_desc_pool,
  2877. rxdma_entries - 1);
  2878. }
  2879. /*
  2880. * dp_rx_pdev_buffers_free - Free nbufs (skbs)
  2881. *
  2882. * @pdev: core txrx pdev context
  2883. */
  2884. void
  2885. dp_rx_pdev_buffers_free(struct dp_pdev *pdev)
  2886. {
  2887. int mac_for_pdev = pdev->lmac_id;
  2888. struct dp_soc *soc = pdev->soc;
  2889. struct rx_desc_pool *rx_desc_pool;
  2890. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2891. dp_rx_desc_nbuf_free(soc, rx_desc_pool);
  2892. dp_rx_buffer_pool_deinit(soc, mac_for_pdev);
  2893. }
  2894. #ifdef DP_RX_SPECIAL_FRAME_NEED
  2895. bool dp_rx_deliver_special_frame(struct dp_soc *soc,
  2896. struct dp_txrx_peer *txrx_peer,
  2897. qdf_nbuf_t nbuf, uint32_t frame_mask,
  2898. uint8_t *rx_tlv_hdr)
  2899. {
  2900. uint32_t l2_hdr_offset = 0;
  2901. uint16_t msdu_len = 0;
  2902. uint32_t skip_len;
  2903. l2_hdr_offset =
  2904. hal_rx_msdu_end_l3_hdr_padding_get(soc->hal_soc, rx_tlv_hdr);
  2905. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf))) {
  2906. skip_len = l2_hdr_offset;
  2907. } else {
  2908. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  2909. skip_len = l2_hdr_offset + soc->rx_pkt_tlv_size;
  2910. qdf_nbuf_set_pktlen(nbuf, msdu_len + skip_len);
  2911. }
  2912. QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(nbuf) = 1;
  2913. dp_rx_set_hdr_pad(nbuf, l2_hdr_offset);
  2914. qdf_nbuf_pull_head(nbuf, skip_len);
  2915. if (txrx_peer->vdev) {
  2916. dp_rx_send_pktlog(soc, txrx_peer->vdev->pdev, nbuf,
  2917. QDF_TX_RX_STATUS_OK);
  2918. }
  2919. if (dp_rx_is_special_frame(nbuf, frame_mask)) {
  2920. dp_info("special frame, mpdu sn 0x%x",
  2921. hal_rx_get_rx_sequence(soc->hal_soc, rx_tlv_hdr));
  2922. qdf_nbuf_set_exc_frame(nbuf, 1);
  2923. dp_rx_deliver_to_stack(soc, txrx_peer->vdev, txrx_peer,
  2924. nbuf, NULL);
  2925. return true;
  2926. }
  2927. return false;
  2928. }
  2929. #endif
  2930. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  2931. void dp_rx_mark_first_packet_after_wow_wakeup(struct dp_pdev *pdev,
  2932. uint8_t *rx_tlv,
  2933. qdf_nbuf_t nbuf)
  2934. {
  2935. struct dp_soc *soc;
  2936. if (!pdev->is_first_wakeup_packet)
  2937. return;
  2938. soc = pdev->soc;
  2939. if (hal_get_first_wow_wakeup_packet(soc->hal_soc, rx_tlv)) {
  2940. qdf_nbuf_mark_wakeup_frame(nbuf);
  2941. dp_info("First packet after WOW Wakeup rcvd");
  2942. }
  2943. }
  2944. #endif