dp_ipa.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918
  1. /*
  2. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifdef IPA_OFFLOAD
  17. #include <qdf_ipa_wdi3.h>
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <hal_hw_headers.h>
  21. #include <hal_api.h>
  22. #include <hif.h>
  23. #include <htt.h>
  24. #include <wdi_event.h>
  25. #include <queue.h>
  26. #include "dp_types.h"
  27. #include "dp_htt.h"
  28. #include "dp_tx.h"
  29. #include "dp_rx.h"
  30. #include "dp_ipa.h"
  31. /* Ring index for WBM2SW2 release ring */
  32. #define IPA_TX_COMP_RING_IDX HAL_IPA_TX_COMP_RING_IDX
  33. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  34. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  35. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  36. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  37. * This causes back pressure, resulting in a FW crash.
  38. * By leaving some entries with no buffer attached, WBM will be able to write
  39. * to the ring, and from dumps we can figure out the buffer which is causing
  40. * this issue.
  41. */
  42. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  43. /**
  44. *struct dp_ipa_reo_remap_record - history for dp ipa reo remaps
  45. * @ix0_reg: reo destination ring IX0 value
  46. * @ix2_reg: reo destination ring IX2 value
  47. * @ix3_reg: reo destination ring IX3 value
  48. */
  49. struct dp_ipa_reo_remap_record {
  50. uint64_t timestamp;
  51. uint32_t ix0_reg;
  52. uint32_t ix2_reg;
  53. uint32_t ix3_reg;
  54. };
  55. #define REO_REMAP_HISTORY_SIZE 32
  56. struct dp_ipa_reo_remap_record dp_ipa_reo_remap_history[REO_REMAP_HISTORY_SIZE];
  57. static qdf_atomic_t dp_ipa_reo_remap_history_index;
  58. static int dp_ipa_reo_remap_record_index_next(qdf_atomic_t *index)
  59. {
  60. int next = qdf_atomic_inc_return(index);
  61. if (next == REO_REMAP_HISTORY_SIZE)
  62. qdf_atomic_sub(REO_REMAP_HISTORY_SIZE, index);
  63. return next % REO_REMAP_HISTORY_SIZE;
  64. }
  65. /**
  66. * dp_ipa_reo_remap_history_add() - Record dp ipa reo remap values
  67. * @ix0_val: reo destination ring IX0 value
  68. * @ix2_val: reo destination ring IX2 value
  69. * @ix3_val: reo destination ring IX3 value
  70. *
  71. * Return: None
  72. */
  73. static void dp_ipa_reo_remap_history_add(uint32_t ix0_val, uint32_t ix2_val,
  74. uint32_t ix3_val)
  75. {
  76. int idx = dp_ipa_reo_remap_record_index_next(
  77. &dp_ipa_reo_remap_history_index);
  78. struct dp_ipa_reo_remap_record *record = &dp_ipa_reo_remap_history[idx];
  79. record->timestamp = qdf_get_log_timestamp();
  80. record->ix0_reg = ix0_val;
  81. record->ix2_reg = ix2_val;
  82. record->ix3_reg = ix3_val;
  83. }
  84. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  85. qdf_nbuf_t nbuf,
  86. uint32_t size,
  87. bool create)
  88. {
  89. qdf_mem_info_t mem_map_table = {0};
  90. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  91. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  92. qdf_nbuf_get_frag_paddr(nbuf, 0),
  93. size);
  94. if (create) {
  95. /* Assert if PA is zero */
  96. qdf_assert_always(mem_map_table.pa);
  97. ret = qdf_ipa_wdi_create_smmu_mapping(1, &mem_map_table);
  98. } else {
  99. ret = qdf_ipa_wdi_release_smmu_mapping(1, &mem_map_table);
  100. }
  101. qdf_assert_always(!ret);
  102. /* Return status of mapping/unmapping is stored in
  103. * mem_map_table.result field, assert if the result
  104. * is failure
  105. */
  106. if (create)
  107. qdf_assert_always(!mem_map_table.result);
  108. else
  109. qdf_assert_always(mem_map_table.result >= mem_map_table.size);
  110. return ret;
  111. }
  112. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  113. qdf_nbuf_t nbuf,
  114. uint32_t size,
  115. bool create)
  116. {
  117. struct dp_pdev *pdev;
  118. int i;
  119. for (i = 0; i < soc->pdev_count; i++) {
  120. pdev = soc->pdev_list[i];
  121. if (pdev && pdev->monitor_configured)
  122. return QDF_STATUS_SUCCESS;
  123. }
  124. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  125. !qdf_mem_smmu_s1_enabled(soc->osdev))
  126. return QDF_STATUS_SUCCESS;
  127. /**
  128. * Even if ipa pipes is disabled, but if it's unmap
  129. * operation and nbuf has done ipa smmu map before,
  130. * do ipa smmu unmap as well.
  131. */
  132. if (!qdf_atomic_read(&soc->ipa_pipes_enabled)) {
  133. if (!create && qdf_nbuf_is_rx_ipa_smmu_map(nbuf)) {
  134. DP_STATS_INC(soc, rx.err.ipa_unmap_no_pipe, 1);
  135. } else {
  136. return QDF_STATUS_SUCCESS;
  137. }
  138. }
  139. if (qdf_unlikely(create == qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  140. if (create) {
  141. DP_STATS_INC(soc, rx.err.ipa_smmu_map_dup, 1);
  142. } else {
  143. DP_STATS_INC(soc, rx.err.ipa_smmu_unmap_dup, 1);
  144. }
  145. return QDF_STATUS_E_INVAL;
  146. }
  147. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  148. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, size, create);
  149. }
  150. static QDF_STATUS __dp_ipa_tx_buf_smmu_mapping(
  151. struct dp_soc *soc,
  152. struct dp_pdev *pdev,
  153. bool create)
  154. {
  155. uint32_t index;
  156. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  157. uint32_t tx_buffer_cnt = soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  158. qdf_nbuf_t nbuf;
  159. uint32_t buf_len;
  160. if (!ipa_is_ready()) {
  161. dp_info("IPA is not READY");
  162. return 0;
  163. }
  164. for (index = 0; index < tx_buffer_cnt; index++) {
  165. nbuf = (qdf_nbuf_t)
  166. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[index];
  167. if (!nbuf)
  168. continue;
  169. buf_len = qdf_nbuf_get_data_len(nbuf);
  170. ret = __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, buf_len,
  171. create);
  172. }
  173. return ret;
  174. }
  175. #ifndef QCA_OL_DP_SRNG_LOCK_LESS_ACCESS
  176. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  177. bool lock_required)
  178. {
  179. hal_ring_handle_t hal_ring_hdl;
  180. int ring;
  181. for (ring = 0; ring < MAX_REO_DEST_RINGS; ring++) {
  182. hal_ring_hdl = soc->reo_dest_ring[ring].hal_srng;
  183. hal_srng_lock(hal_ring_hdl);
  184. soc->ipa_reo_ctx_lock_required[ring] = lock_required;
  185. hal_srng_unlock(hal_ring_hdl);
  186. }
  187. }
  188. #else
  189. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  190. bool lock_required)
  191. {
  192. }
  193. #endif
  194. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  195. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  196. struct dp_pdev *pdev,
  197. bool create)
  198. {
  199. struct rx_desc_pool *rx_pool;
  200. uint8_t pdev_id;
  201. uint32_t num_desc, page_id, offset, i;
  202. uint16_t num_desc_per_page;
  203. union dp_rx_desc_list_elem_t *rx_desc_elem;
  204. struct dp_rx_desc *rx_desc;
  205. qdf_nbuf_t nbuf;
  206. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  207. if (!qdf_ipa_is_ready())
  208. return ret;
  209. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  210. return ret;
  211. pdev_id = pdev->pdev_id;
  212. rx_pool = &soc->rx_desc_buf[pdev_id];
  213. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  214. qdf_spin_lock_bh(&rx_pool->lock);
  215. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  216. num_desc = rx_pool->pool_size;
  217. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  218. for (i = 0; i < num_desc; i++) {
  219. page_id = i / num_desc_per_page;
  220. offset = i % num_desc_per_page;
  221. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  222. break;
  223. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  224. rx_desc = &rx_desc_elem->rx_desc;
  225. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  226. continue;
  227. nbuf = rx_desc->nbuf;
  228. if (qdf_unlikely(create ==
  229. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  230. if (create) {
  231. DP_STATS_INC(soc,
  232. rx.err.ipa_smmu_map_dup, 1);
  233. } else {
  234. DP_STATS_INC(soc,
  235. rx.err.ipa_smmu_unmap_dup, 1);
  236. }
  237. continue;
  238. }
  239. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  240. ret = __dp_ipa_handle_buf_smmu_mapping(
  241. soc, nbuf, rx_pool->buf_size, create);
  242. }
  243. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  244. qdf_spin_unlock_bh(&rx_pool->lock);
  245. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  246. return ret;
  247. }
  248. #else
  249. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  250. struct dp_pdev *pdev,
  251. bool create)
  252. {
  253. struct rx_desc_pool *rx_pool;
  254. uint8_t pdev_id;
  255. qdf_nbuf_t nbuf;
  256. int i;
  257. if (!qdf_ipa_is_ready())
  258. return QDF_STATUS_SUCCESS;
  259. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  260. return QDF_STATUS_SUCCESS;
  261. pdev_id = pdev->pdev_id;
  262. rx_pool = &soc->rx_desc_buf[pdev_id];
  263. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  264. qdf_spin_lock_bh(&rx_pool->lock);
  265. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  266. for (i = 0; i < rx_pool->pool_size; i++) {
  267. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  268. rx_pool->array[i].rx_desc.unmapped)
  269. continue;
  270. nbuf = rx_pool->array[i].rx_desc.nbuf;
  271. if (qdf_unlikely(create ==
  272. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  273. if (create) {
  274. DP_STATS_INC(soc,
  275. rx.err.ipa_smmu_map_dup, 1);
  276. } else {
  277. DP_STATS_INC(soc,
  278. rx.err.ipa_smmu_unmap_dup, 1);
  279. }
  280. continue;
  281. }
  282. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  283. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  284. rx_pool->buf_size, create);
  285. }
  286. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  287. qdf_spin_unlock_bh(&rx_pool->lock);
  288. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  289. return QDF_STATUS_SUCCESS;
  290. }
  291. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  292. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  293. qdf_shared_mem_t *shared_mem,
  294. void *cpu_addr,
  295. qdf_dma_addr_t dma_addr,
  296. uint32_t size)
  297. {
  298. qdf_dma_addr_t paddr;
  299. int ret;
  300. shared_mem->vaddr = cpu_addr;
  301. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  302. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  303. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  304. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  305. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  306. shared_mem->vaddr, dma_addr, size);
  307. if (ret) {
  308. dp_err("Unable to get DMA sgtable");
  309. return QDF_STATUS_E_NOMEM;
  310. }
  311. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  312. return QDF_STATUS_SUCCESS;
  313. }
  314. #ifdef IPA_WDI3_TX_TWO_PIPES
  315. static void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  316. {
  317. struct dp_ipa_resources *ipa_res;
  318. qdf_nbuf_t nbuf;
  319. int idx;
  320. for (idx = 0; idx < soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt; idx++) {
  321. nbuf = (qdf_nbuf_t)
  322. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx];
  323. if (!nbuf)
  324. continue;
  325. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  326. qdf_mem_dp_tx_skb_cnt_dec();
  327. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  328. qdf_nbuf_free(nbuf);
  329. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx] =
  330. (void *)NULL;
  331. }
  332. qdf_mem_free(soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  333. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  334. ipa_res = &pdev->ipa_resource;
  335. if (!ipa_res->is_db_ddr_mapped)
  336. iounmap(ipa_res->tx_alt_comp_doorbell_vaddr);
  337. qdf_mem_free_sgtable(&ipa_res->tx_alt_ring.sgtable);
  338. qdf_mem_free_sgtable(&ipa_res->tx_alt_comp_ring.sgtable);
  339. }
  340. static int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  341. {
  342. uint32_t tx_buffer_count;
  343. uint32_t ring_base_align = 8;
  344. qdf_dma_addr_t buffer_paddr;
  345. struct hal_srng *wbm_srng = (struct hal_srng *)
  346. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  347. struct hal_srng_params srng_params;
  348. uint32_t paddr_lo;
  349. uint32_t paddr_hi;
  350. void *ring_entry;
  351. int num_entries;
  352. qdf_nbuf_t nbuf;
  353. int retval = QDF_STATUS_SUCCESS;
  354. int max_alloc_count = 0;
  355. /*
  356. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  357. * unsigned int uc_tx_buf_sz =
  358. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  359. */
  360. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  361. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  362. hal_get_srng_params(soc->hal_soc,
  363. hal_srng_to_hal_ring_handle(wbm_srng),
  364. &srng_params);
  365. num_entries = srng_params.num_entries;
  366. max_alloc_count =
  367. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  368. if (max_alloc_count <= 0) {
  369. dp_err("incorrect value for buffer count %u", max_alloc_count);
  370. return -EINVAL;
  371. }
  372. dp_info("requested %d buffers to be posted to wbm ring",
  373. max_alloc_count);
  374. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned =
  375. qdf_mem_malloc(num_entries *
  376. sizeof(*soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned));
  377. if (!soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned) {
  378. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  379. return -ENOMEM;
  380. }
  381. hal_srng_access_start_unlocked(soc->hal_soc,
  382. hal_srng_to_hal_ring_handle(wbm_srng));
  383. /*
  384. * Allocate Tx buffers as many as possible.
  385. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  386. * Populate Tx buffers into WBM2IPA ring
  387. * This initial buffer population will simulate H/W as source ring,
  388. * and update HP
  389. */
  390. for (tx_buffer_count = 0;
  391. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  392. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  393. if (!nbuf)
  394. break;
  395. ring_entry = hal_srng_dst_get_next_hp(
  396. soc->hal_soc,
  397. hal_srng_to_hal_ring_handle(wbm_srng));
  398. if (!ring_entry) {
  399. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  400. "%s: Failed to get WBM ring entry",
  401. __func__);
  402. qdf_nbuf_free(nbuf);
  403. break;
  404. }
  405. qdf_nbuf_map_single(soc->osdev, nbuf,
  406. QDF_DMA_BIDIRECTIONAL);
  407. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  408. qdf_mem_dp_tx_skb_cnt_inc();
  409. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  410. paddr_lo = ((uint64_t)buffer_paddr & 0x00000000ffffffff);
  411. paddr_hi = ((uint64_t)buffer_paddr & 0x0000001f00000000) >> 32;
  412. HAL_RXDMA_PADDR_LO_SET(ring_entry, paddr_lo);
  413. HAL_RXDMA_PADDR_HI_SET(ring_entry, paddr_hi);
  414. HAL_RXDMA_MANAGER_SET(ring_entry, HAL_WBM_SW4_BM_ID);
  415. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[
  416. tx_buffer_count] = (void *)nbuf;
  417. }
  418. hal_srng_access_end_unlocked(soc->hal_soc,
  419. hal_srng_to_hal_ring_handle(wbm_srng));
  420. soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt = tx_buffer_count;
  421. if (tx_buffer_count) {
  422. dp_info("IPA TX buffer pool2: %d allocated", tx_buffer_count);
  423. } else {
  424. dp_err("Failed to allocate IPA TX buffer pool2");
  425. qdf_mem_free(
  426. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  427. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  428. retval = -ENOMEM;
  429. }
  430. return retval;
  431. }
  432. static QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  433. {
  434. struct dp_soc *soc = pdev->soc;
  435. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  436. ipa_res->tx_alt_ring_num_alloc_buffer =
  437. (uint32_t)soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt;
  438. dp_ipa_get_shared_mem_info(
  439. soc->osdev, &ipa_res->tx_alt_ring,
  440. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  441. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  442. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  443. dp_ipa_get_shared_mem_info(
  444. soc->osdev, &ipa_res->tx_alt_comp_ring,
  445. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  446. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  447. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  448. if (!qdf_mem_get_dma_addr(soc->osdev,
  449. &ipa_res->tx_alt_comp_ring.mem_info))
  450. return QDF_STATUS_E_FAILURE;
  451. return QDF_STATUS_SUCCESS;
  452. }
  453. static void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  454. {
  455. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  456. struct hal_srng *hal_srng;
  457. struct hal_srng_params srng_params;
  458. unsigned long addr_offset, dev_base_paddr;
  459. /* IPA TCL_DATA Alternative Ring - HAL_SRNG_SW2TCL2 */
  460. hal_srng = (struct hal_srng *)
  461. soc->tcl_data_ring[IPA_TX_ALT_RING_IDX].hal_srng;
  462. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  463. hal_srng_to_hal_ring_handle(hal_srng),
  464. &srng_params);
  465. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr =
  466. srng_params.ring_base_paddr;
  467. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr =
  468. srng_params.ring_base_vaddr;
  469. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size =
  470. (srng_params.num_entries * srng_params.entry_size) << 2;
  471. /*
  472. * For the register backed memory addresses, use the scn->mem_pa to
  473. * calculate the physical address of the shadow registers
  474. */
  475. dev_base_paddr =
  476. (unsigned long)
  477. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  478. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  479. (unsigned long)(hal_soc->dev_base_addr);
  480. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr =
  481. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  482. dp_info("IPA TCL_DATA Alt Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  483. (unsigned int)addr_offset,
  484. (unsigned int)dev_base_paddr,
  485. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr),
  486. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  487. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  488. srng_params.num_entries,
  489. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  490. /* IPA TX Alternative COMP Ring - HAL_SRNG_WBM2SW4_RELEASE */
  491. hal_srng = (struct hal_srng *)
  492. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  493. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  494. hal_srng_to_hal_ring_handle(hal_srng),
  495. &srng_params);
  496. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr =
  497. srng_params.ring_base_paddr;
  498. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr =
  499. srng_params.ring_base_vaddr;
  500. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size =
  501. (srng_params.num_entries * srng_params.entry_size) << 2;
  502. soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr =
  503. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  504. hal_srng_to_hal_ring_handle(hal_srng));
  505. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  506. (unsigned long)(hal_soc->dev_base_addr);
  507. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr =
  508. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  509. dp_info("IPA TX Alt COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  510. (unsigned int)addr_offset,
  511. (unsigned int)dev_base_paddr,
  512. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr),
  513. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  514. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  515. srng_params.num_entries,
  516. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  517. }
  518. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  519. {
  520. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  521. uint32_t rx_ready_doorbell_dmaaddr;
  522. uint32_t tx_comp_doorbell_dmaaddr;
  523. struct dp_soc *soc = pdev->soc;
  524. int ret = 0;
  525. if (ipa_res->is_db_ddr_mapped)
  526. ipa_res->tx_comp_doorbell_vaddr =
  527. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  528. else
  529. ipa_res->tx_comp_doorbell_vaddr =
  530. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  531. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  532. ret = pld_smmu_map(soc->osdev->dev,
  533. ipa_res->tx_comp_doorbell_paddr,
  534. &tx_comp_doorbell_dmaaddr,
  535. sizeof(uint32_t));
  536. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  537. qdf_assert_always(!ret);
  538. ret = pld_smmu_map(soc->osdev->dev,
  539. ipa_res->rx_ready_doorbell_paddr,
  540. &rx_ready_doorbell_dmaaddr,
  541. sizeof(uint32_t));
  542. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  543. qdf_assert_always(!ret);
  544. }
  545. /* Setup for alternative TX pipe */
  546. if (!ipa_res->tx_alt_comp_doorbell_paddr)
  547. return;
  548. if (ipa_res->is_db_ddr_mapped)
  549. ipa_res->tx_alt_comp_doorbell_vaddr =
  550. phys_to_virt(ipa_res->tx_alt_comp_doorbell_paddr);
  551. else
  552. ipa_res->tx_alt_comp_doorbell_vaddr =
  553. ioremap(ipa_res->tx_alt_comp_doorbell_paddr, 4);
  554. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  555. ret = pld_smmu_map(soc->osdev->dev,
  556. ipa_res->tx_alt_comp_doorbell_paddr,
  557. &tx_comp_doorbell_dmaaddr,
  558. sizeof(uint32_t));
  559. ipa_res->tx_alt_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  560. qdf_assert_always(!ret);
  561. }
  562. }
  563. static void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  564. {
  565. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  566. struct dp_soc *soc = pdev->soc;
  567. int ret = 0;
  568. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  569. return;
  570. /* Unmap must be in reverse order of map */
  571. if (ipa_res->tx_alt_comp_doorbell_paddr) {
  572. ret = pld_smmu_unmap(soc->osdev->dev,
  573. ipa_res->tx_alt_comp_doorbell_paddr,
  574. sizeof(uint32_t));
  575. qdf_assert_always(!ret);
  576. }
  577. ret = pld_smmu_unmap(soc->osdev->dev,
  578. ipa_res->rx_ready_doorbell_paddr,
  579. sizeof(uint32_t));
  580. qdf_assert_always(!ret);
  581. ret = pld_smmu_unmap(soc->osdev->dev,
  582. ipa_res->tx_comp_doorbell_paddr,
  583. sizeof(uint32_t));
  584. qdf_assert_always(!ret);
  585. }
  586. static QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  587. struct dp_pdev *pdev,
  588. bool create)
  589. {
  590. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  591. struct ipa_dp_tx_rsc *rsc;
  592. uint32_t tx_buffer_cnt;
  593. uint32_t buf_len;
  594. qdf_nbuf_t nbuf;
  595. uint32_t index;
  596. if (!ipa_is_ready()) {
  597. dp_info("IPA is not READY");
  598. return QDF_STATUS_SUCCESS;
  599. }
  600. rsc = &soc->ipa_uc_tx_rsc_alt;
  601. tx_buffer_cnt = rsc->alloc_tx_buf_cnt;
  602. for (index = 0; index < tx_buffer_cnt; index++) {
  603. nbuf = (qdf_nbuf_t)rsc->tx_buf_pool_vaddr_unaligned[index];
  604. if (!nbuf)
  605. continue;
  606. buf_len = qdf_nbuf_get_data_len(nbuf);
  607. ret = __dp_ipa_handle_buf_smmu_mapping(
  608. soc, nbuf, buf_len, create);
  609. }
  610. return ret;
  611. }
  612. static void dp_ipa_wdi_tx_alt_pipe_params(struct dp_soc *soc,
  613. struct dp_ipa_resources *ipa_res,
  614. qdf_ipa_wdi_pipe_setup_info_t *tx)
  615. {
  616. struct tcl_data_cmd *tcl_desc_ptr;
  617. uint8_t *desc_addr;
  618. uint32_t desc_size;
  619. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS1;
  620. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  621. qdf_mem_get_dma_addr(soc->osdev,
  622. &ipa_res->tx_alt_comp_ring.mem_info);
  623. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  624. qdf_mem_get_dma_size(soc->osdev,
  625. &ipa_res->tx_alt_comp_ring.mem_info);
  626. /* WBM Tail Pointer Address */
  627. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  628. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  629. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  630. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  631. qdf_mem_get_dma_addr(soc->osdev,
  632. &ipa_res->tx_alt_ring.mem_info);
  633. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  634. qdf_mem_get_dma_size(soc->osdev,
  635. &ipa_res->tx_alt_ring.mem_info);
  636. /* TCL Head Pointer Address */
  637. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  638. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  639. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  640. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  641. ipa_res->tx_alt_ring_num_alloc_buffer;
  642. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  643. /* Preprogram TCL descriptor */
  644. desc_addr =
  645. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  646. desc_size = sizeof(struct tcl_data_cmd);
  647. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  648. tcl_desc_ptr = (struct tcl_data_cmd *)
  649. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  650. tcl_desc_ptr->buf_addr_info.return_buffer_manager = HAL_WBM_SW4_BM_ID;
  651. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  652. tcl_desc_ptr->addry_en = 1; /* Address X search enable in ASE */
  653. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  654. tcl_desc_ptr->packet_offset = 0; /* padding for alignment */
  655. }
  656. static void
  657. dp_ipa_wdi_tx_alt_pipe_smmu_params(struct dp_soc *soc,
  658. struct dp_ipa_resources *ipa_res,
  659. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  660. {
  661. struct tcl_data_cmd *tcl_desc_ptr;
  662. uint8_t *desc_addr;
  663. uint32_t desc_size;
  664. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) = IPA_CLIENT_WLAN2_CONS1;
  665. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  666. &ipa_res->tx_alt_comp_ring.sgtable,
  667. sizeof(sgtable_t));
  668. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  669. qdf_mem_get_dma_size(soc->osdev,
  670. &ipa_res->tx_alt_comp_ring.mem_info);
  671. /* WBM Tail Pointer Address */
  672. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  673. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  674. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  675. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  676. &ipa_res->tx_alt_ring.sgtable,
  677. sizeof(sgtable_t));
  678. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  679. qdf_mem_get_dma_size(soc->osdev,
  680. &ipa_res->tx_alt_ring.mem_info);
  681. /* TCL Head Pointer Address */
  682. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  683. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  684. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  685. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  686. ipa_res->tx_alt_ring_num_alloc_buffer;
  687. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  688. /* Preprogram TCL descriptor */
  689. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  690. tx_smmu);
  691. desc_size = sizeof(struct tcl_data_cmd);
  692. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  693. tcl_desc_ptr = (struct tcl_data_cmd *)
  694. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  695. tcl_desc_ptr->buf_addr_info.return_buffer_manager = HAL_WBM_SW4_BM_ID;
  696. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  697. tcl_desc_ptr->addry_en = 1; /* Address Y search enable in ASE */
  698. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  699. tcl_desc_ptr->packet_offset = 0; /* padding for alignment */
  700. }
  701. static void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc,
  702. struct dp_ipa_resources *res,
  703. qdf_ipa_wdi_conn_in_params_t *in)
  704. {
  705. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu = NULL;
  706. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  707. qdf_ipa_ep_cfg_t *tx_cfg;
  708. QDF_IPA_WDI_CONN_IN_PARAMS_IS_TX1_USED(in) = true;
  709. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  710. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE_SMMU(in);
  711. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  712. dp_ipa_wdi_tx_alt_pipe_smmu_params(soc, res, tx_smmu);
  713. } else {
  714. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE(in);
  715. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx);
  716. dp_ipa_wdi_tx_alt_pipe_params(soc, res, tx);
  717. }
  718. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  719. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  720. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  721. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  722. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  723. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  724. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  725. }
  726. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  727. qdf_ipa_wdi_conn_out_params_t *out)
  728. {
  729. res->tx_comp_doorbell_paddr =
  730. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  731. res->rx_ready_doorbell_paddr =
  732. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  733. res->tx_alt_comp_doorbell_paddr =
  734. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_ALT_DB_PA(out);
  735. }
  736. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  737. uint8_t session_id)
  738. {
  739. bool is_2g_iface = session_id & IPA_SESSION_ID_SHIFT;
  740. session_id = session_id >> IPA_SESSION_ID_SHIFT;
  741. dp_debug("session_id %u is_2g_iface %d", session_id, is_2g_iface);
  742. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  743. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_TX1_USED(in) = is_2g_iface;
  744. }
  745. static void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  746. struct dp_ipa_resources *res)
  747. {
  748. struct hal_srng *wbm_srng;
  749. /* Init first TX comp ring */
  750. wbm_srng = (struct hal_srng *)
  751. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  752. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  753. res->tx_comp_doorbell_vaddr);
  754. /* Init the alternate TX comp ring */
  755. wbm_srng = (struct hal_srng *)
  756. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  757. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  758. res->tx_alt_comp_doorbell_vaddr);
  759. }
  760. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  761. struct dp_ipa_resources *ipa_res)
  762. {
  763. struct hal_srng *wbm_srng;
  764. wbm_srng = (struct hal_srng *)
  765. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  766. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  767. ipa_res->tx_comp_doorbell_paddr);
  768. dp_info("paddr %pK vaddr %pK",
  769. (void *)ipa_res->tx_comp_doorbell_paddr,
  770. (void *)ipa_res->tx_comp_doorbell_vaddr);
  771. /* Setup for alternative TX comp ring */
  772. wbm_srng = (struct hal_srng *)
  773. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  774. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  775. ipa_res->tx_alt_comp_doorbell_paddr);
  776. dp_info("paddr %pK vaddr %pK",
  777. (void *)ipa_res->tx_alt_comp_doorbell_paddr,
  778. (void *)ipa_res->tx_alt_comp_doorbell_vaddr);
  779. }
  780. #ifdef IPA_SET_RESET_TX_DB_PA
  781. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  782. struct dp_ipa_resources *ipa_res)
  783. {
  784. hal_ring_handle_t wbm_srng;
  785. qdf_dma_addr_t hp_addr;
  786. wbm_srng = soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  787. if (!wbm_srng)
  788. return QDF_STATUS_E_FAILURE;
  789. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  790. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  791. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  792. /* Reset alternative TX comp ring */
  793. wbm_srng = soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  794. if (!wbm_srng)
  795. return QDF_STATUS_E_FAILURE;
  796. hp_addr = soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr;
  797. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  798. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  799. return QDF_STATUS_SUCCESS;
  800. }
  801. #endif /* IPA_SET_RESET_TX_DB_PA */
  802. #else /* !IPA_WDI3_TX_TWO_PIPES */
  803. static inline
  804. void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  805. {
  806. }
  807. static inline void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  808. {
  809. }
  810. static inline int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  811. {
  812. return 0;
  813. }
  814. static inline QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  815. {
  816. return QDF_STATUS_SUCCESS;
  817. }
  818. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  819. {
  820. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  821. uint32_t rx_ready_doorbell_dmaaddr;
  822. uint32_t tx_comp_doorbell_dmaaddr;
  823. struct dp_soc *soc = pdev->soc;
  824. int ret = 0;
  825. if (ipa_res->is_db_ddr_mapped)
  826. ipa_res->tx_comp_doorbell_vaddr =
  827. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  828. else
  829. ipa_res->tx_comp_doorbell_vaddr =
  830. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  831. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  832. ret = pld_smmu_map(soc->osdev->dev,
  833. ipa_res->tx_comp_doorbell_paddr,
  834. &tx_comp_doorbell_dmaaddr,
  835. sizeof(uint32_t));
  836. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  837. qdf_assert_always(!ret);
  838. ret = pld_smmu_map(soc->osdev->dev,
  839. ipa_res->rx_ready_doorbell_paddr,
  840. &rx_ready_doorbell_dmaaddr,
  841. sizeof(uint32_t));
  842. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  843. qdf_assert_always(!ret);
  844. }
  845. }
  846. static inline void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  847. {
  848. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  849. struct dp_soc *soc = pdev->soc;
  850. int ret = 0;
  851. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  852. return;
  853. ret = pld_smmu_unmap(soc->osdev->dev,
  854. ipa_res->rx_ready_doorbell_paddr,
  855. sizeof(uint32_t));
  856. qdf_assert_always(!ret);
  857. ret = pld_smmu_unmap(soc->osdev->dev,
  858. ipa_res->tx_comp_doorbell_paddr,
  859. sizeof(uint32_t));
  860. qdf_assert_always(!ret);
  861. }
  862. static inline QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  863. struct dp_pdev *pdev,
  864. bool create)
  865. {
  866. return QDF_STATUS_SUCCESS;
  867. }
  868. static inline
  869. void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc, struct dp_ipa_resources *res,
  870. qdf_ipa_wdi_conn_in_params_t *in)
  871. {
  872. }
  873. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  874. qdf_ipa_wdi_conn_out_params_t *out)
  875. {
  876. res->tx_comp_doorbell_paddr =
  877. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  878. res->rx_ready_doorbell_paddr =
  879. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  880. }
  881. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  882. uint8_t session_id)
  883. {
  884. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) = htonl(session_id << 16);
  885. }
  886. static inline void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  887. struct dp_ipa_resources *res)
  888. {
  889. struct hal_srng *wbm_srng = (struct hal_srng *)
  890. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  891. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  892. res->tx_comp_doorbell_vaddr);
  893. }
  894. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  895. struct dp_ipa_resources *ipa_res)
  896. {
  897. struct hal_srng *wbm_srng = (struct hal_srng *)
  898. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  899. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  900. ipa_res->tx_comp_doorbell_paddr);
  901. dp_info("paddr %pK vaddr %pK",
  902. (void *)ipa_res->tx_comp_doorbell_paddr,
  903. (void *)ipa_res->tx_comp_doorbell_vaddr);
  904. }
  905. #ifdef IPA_SET_RESET_TX_DB_PA
  906. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  907. struct dp_ipa_resources *ipa_res)
  908. {
  909. hal_ring_handle_t wbm_srng =
  910. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  911. qdf_dma_addr_t hp_addr;
  912. if (!wbm_srng)
  913. return QDF_STATUS_E_FAILURE;
  914. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  915. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  916. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  917. return QDF_STATUS_SUCCESS;
  918. }
  919. #endif /* IPA_SET_RESET_TX_DB_PA */
  920. #endif /* IPA_WDI3_TX_TWO_PIPES */
  921. /**
  922. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  923. * @soc: data path instance
  924. * @pdev: core txrx pdev context
  925. *
  926. * Free allocated TX buffers with WBM SRNG
  927. *
  928. * Return: none
  929. */
  930. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  931. {
  932. int idx;
  933. qdf_nbuf_t nbuf;
  934. struct dp_ipa_resources *ipa_res;
  935. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  936. nbuf = (qdf_nbuf_t)
  937. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  938. if (!nbuf)
  939. continue;
  940. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  941. qdf_mem_dp_tx_skb_cnt_dec();
  942. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  943. qdf_nbuf_free(nbuf);
  944. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  945. (void *)NULL;
  946. }
  947. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  948. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  949. ipa_res = &pdev->ipa_resource;
  950. if (!ipa_res->is_db_ddr_mapped)
  951. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  952. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  953. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  954. }
  955. /**
  956. * dp_rx_ipa_uc_detach - free autonomy RX resources
  957. * @soc: data path instance
  958. * @pdev: core txrx pdev context
  959. *
  960. * This function will detach DP RX into main device context
  961. * will free DP Rx resources.
  962. *
  963. * Return: none
  964. */
  965. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  966. {
  967. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  968. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  969. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  970. }
  971. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  972. {
  973. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  974. return QDF_STATUS_SUCCESS;
  975. /* TX resource detach */
  976. dp_tx_ipa_uc_detach(soc, pdev);
  977. /* Cleanup 2nd TX pipe resources */
  978. dp_ipa_tx_alt_pool_detach(soc, pdev);
  979. /* RX resource detach */
  980. dp_rx_ipa_uc_detach(soc, pdev);
  981. return QDF_STATUS_SUCCESS; /* success */
  982. }
  983. /**
  984. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  985. * @soc: data path instance
  986. * @pdev: Physical device handle
  987. *
  988. * Allocate TX buffer from non-cacheable memory
  989. * Attache allocated TX buffers with WBM SRNG
  990. *
  991. * Return: int
  992. */
  993. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  994. {
  995. uint32_t tx_buffer_count;
  996. uint32_t ring_base_align = 8;
  997. qdf_dma_addr_t buffer_paddr;
  998. struct hal_srng *wbm_srng = (struct hal_srng *)
  999. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1000. struct hal_srng_params srng_params;
  1001. uint32_t paddr_lo;
  1002. uint32_t paddr_hi;
  1003. void *ring_entry;
  1004. int num_entries;
  1005. qdf_nbuf_t nbuf;
  1006. int retval = QDF_STATUS_SUCCESS;
  1007. int max_alloc_count = 0;
  1008. /*
  1009. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  1010. * unsigned int uc_tx_buf_sz =
  1011. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  1012. */
  1013. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  1014. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  1015. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  1016. &srng_params);
  1017. num_entries = srng_params.num_entries;
  1018. max_alloc_count =
  1019. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  1020. if (max_alloc_count <= 0) {
  1021. dp_err("incorrect value for buffer count %u", max_alloc_count);
  1022. return -EINVAL;
  1023. }
  1024. dp_info("requested %d buffers to be posted to wbm ring",
  1025. max_alloc_count);
  1026. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  1027. qdf_mem_malloc(num_entries *
  1028. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  1029. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  1030. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  1031. return -ENOMEM;
  1032. }
  1033. hal_srng_access_start_unlocked(soc->hal_soc,
  1034. hal_srng_to_hal_ring_handle(wbm_srng));
  1035. /*
  1036. * Allocate Tx buffers as many as possible.
  1037. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  1038. * Populate Tx buffers into WBM2IPA ring
  1039. * This initial buffer population will simulate H/W as source ring,
  1040. * and update HP
  1041. */
  1042. for (tx_buffer_count = 0;
  1043. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  1044. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  1045. if (!nbuf)
  1046. break;
  1047. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  1048. hal_srng_to_hal_ring_handle(wbm_srng));
  1049. if (!ring_entry) {
  1050. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1051. "%s: Failed to get WBM ring entry",
  1052. __func__);
  1053. qdf_nbuf_free(nbuf);
  1054. break;
  1055. }
  1056. qdf_nbuf_map_single(soc->osdev, nbuf,
  1057. QDF_DMA_BIDIRECTIONAL);
  1058. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1059. qdf_mem_dp_tx_skb_cnt_inc();
  1060. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  1061. paddr_lo = ((uint64_t)buffer_paddr & 0x00000000ffffffff);
  1062. paddr_hi = ((uint64_t)buffer_paddr & 0x0000001f00000000) >> 32;
  1063. HAL_RXDMA_PADDR_LO_SET(ring_entry, paddr_lo);
  1064. HAL_RXDMA_PADDR_HI_SET(ring_entry, paddr_hi);
  1065. HAL_RXDMA_MANAGER_SET(ring_entry, (IPA_TCL_DATA_RING_IDX +
  1066. HAL_WBM_SW0_BM_ID));
  1067. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  1068. = (void *)nbuf;
  1069. }
  1070. hal_srng_access_end_unlocked(soc->hal_soc,
  1071. hal_srng_to_hal_ring_handle(wbm_srng));
  1072. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  1073. if (tx_buffer_count) {
  1074. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  1075. } else {
  1076. dp_err("No IPA WDI TX buffer allocated!");
  1077. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  1078. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  1079. retval = -ENOMEM;
  1080. }
  1081. return retval;
  1082. }
  1083. /**
  1084. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  1085. * @soc: data path instance
  1086. * @pdev: core txrx pdev context
  1087. *
  1088. * This function will attach a DP RX instance into the main
  1089. * device (SOC) context.
  1090. *
  1091. * Return: QDF_STATUS_SUCCESS: success
  1092. * QDF_STATUS_E_RESOURCES: Error return
  1093. */
  1094. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1095. {
  1096. return QDF_STATUS_SUCCESS;
  1097. }
  1098. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1099. {
  1100. int error;
  1101. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1102. return QDF_STATUS_SUCCESS;
  1103. /* TX resource attach */
  1104. error = dp_tx_ipa_uc_attach(soc, pdev);
  1105. if (error) {
  1106. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1107. "%s: DP IPA UC TX attach fail code %d",
  1108. __func__, error);
  1109. return error;
  1110. }
  1111. /* Setup 2nd TX pipe */
  1112. error = dp_ipa_tx_alt_pool_attach(soc);
  1113. if (error) {
  1114. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1115. "%s: DP IPA TX pool2 attach fail code %d",
  1116. __func__, error);
  1117. dp_tx_ipa_uc_detach(soc, pdev);
  1118. return error;
  1119. }
  1120. /* RX resource attach */
  1121. error = dp_rx_ipa_uc_attach(soc, pdev);
  1122. if (error) {
  1123. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1124. "%s: DP IPA UC RX attach fail code %d",
  1125. __func__, error);
  1126. dp_ipa_tx_alt_pool_detach(soc, pdev);
  1127. dp_tx_ipa_uc_detach(soc, pdev);
  1128. return error;
  1129. }
  1130. return QDF_STATUS_SUCCESS; /* success */
  1131. }
  1132. /*
  1133. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  1134. * @soc: data path SoC handle
  1135. *
  1136. * Return: none
  1137. */
  1138. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  1139. struct dp_pdev *pdev)
  1140. {
  1141. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  1142. struct hal_srng *hal_srng;
  1143. struct hal_srng_params srng_params;
  1144. qdf_dma_addr_t hp_addr;
  1145. unsigned long addr_offset, dev_base_paddr;
  1146. uint32_t ix0;
  1147. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1148. return QDF_STATUS_SUCCESS;
  1149. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  1150. hal_srng = (struct hal_srng *)
  1151. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  1152. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1153. hal_srng_to_hal_ring_handle(hal_srng),
  1154. &srng_params);
  1155. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  1156. srng_params.ring_base_paddr;
  1157. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  1158. srng_params.ring_base_vaddr;
  1159. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  1160. (srng_params.num_entries * srng_params.entry_size) << 2;
  1161. /*
  1162. * For the register backed memory addresses, use the scn->mem_pa to
  1163. * calculate the physical address of the shadow registers
  1164. */
  1165. dev_base_paddr =
  1166. (unsigned long)
  1167. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  1168. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  1169. (unsigned long)(hal_soc->dev_base_addr);
  1170. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  1171. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1172. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1173. (unsigned int)addr_offset,
  1174. (unsigned int)dev_base_paddr,
  1175. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  1176. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1177. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1178. srng_params.num_entries,
  1179. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1180. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  1181. hal_srng = (struct hal_srng *)
  1182. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1183. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1184. hal_srng_to_hal_ring_handle(hal_srng),
  1185. &srng_params);
  1186. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  1187. srng_params.ring_base_paddr;
  1188. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  1189. srng_params.ring_base_vaddr;
  1190. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  1191. (srng_params.num_entries * srng_params.entry_size) << 2;
  1192. soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr =
  1193. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1194. hal_srng_to_hal_ring_handle(hal_srng));
  1195. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1196. (unsigned long)(hal_soc->dev_base_addr);
  1197. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  1198. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1199. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  1200. (unsigned int)addr_offset,
  1201. (unsigned int)dev_base_paddr,
  1202. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  1203. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1204. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1205. srng_params.num_entries,
  1206. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1207. dp_ipa_tx_alt_ring_resource_setup(soc);
  1208. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  1209. hal_srng = (struct hal_srng *)
  1210. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1211. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1212. hal_srng_to_hal_ring_handle(hal_srng),
  1213. &srng_params);
  1214. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  1215. srng_params.ring_base_paddr;
  1216. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  1217. srng_params.ring_base_vaddr;
  1218. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  1219. (srng_params.num_entries * srng_params.entry_size) << 2;
  1220. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1221. (unsigned long)(hal_soc->dev_base_addr);
  1222. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  1223. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1224. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1225. (unsigned int)addr_offset,
  1226. (unsigned int)dev_base_paddr,
  1227. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  1228. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1229. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1230. srng_params.num_entries,
  1231. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1232. hal_srng = (struct hal_srng *)
  1233. pdev->rx_refill_buf_ring2.hal_srng;
  1234. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1235. hal_srng_to_hal_ring_handle(hal_srng),
  1236. &srng_params);
  1237. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  1238. srng_params.ring_base_paddr;
  1239. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  1240. srng_params.ring_base_vaddr;
  1241. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  1242. (srng_params.num_entries * srng_params.entry_size) << 2;
  1243. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1244. hal_srng_to_hal_ring_handle(hal_srng));
  1245. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  1246. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  1247. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1248. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  1249. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1250. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1251. srng_params.num_entries,
  1252. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1253. /*
  1254. * Set DEST_RING_MAPPING_4 to SW2 as default value for
  1255. * DESTINATION_RING_CTRL_IX_0.
  1256. */
  1257. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  1258. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  1259. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  1260. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  1261. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  1262. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  1263. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  1264. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  1265. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL, NULL, NULL);
  1266. return 0;
  1267. }
  1268. QDF_STATUS dp_ipa_get_resource(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1269. {
  1270. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1271. struct dp_pdev *pdev =
  1272. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1273. struct dp_ipa_resources *ipa_res;
  1274. if (!pdev) {
  1275. dp_err("Invalid instance");
  1276. return QDF_STATUS_E_FAILURE;
  1277. }
  1278. ipa_res = &pdev->ipa_resource;
  1279. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1280. return QDF_STATUS_SUCCESS;
  1281. ipa_res->tx_num_alloc_buffer =
  1282. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  1283. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  1284. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1285. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1286. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1287. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  1288. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1289. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1290. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1291. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  1292. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1293. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1294. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1295. dp_ipa_get_shared_mem_info(
  1296. soc->osdev, &ipa_res->rx_refill_ring,
  1297. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1298. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1299. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1300. if (!qdf_mem_get_dma_addr(soc->osdev, &ipa_res->tx_ring.mem_info) ||
  1301. !qdf_mem_get_dma_addr(soc->osdev,
  1302. &ipa_res->tx_comp_ring.mem_info) ||
  1303. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info) ||
  1304. !qdf_mem_get_dma_addr(soc->osdev,
  1305. &ipa_res->rx_refill_ring.mem_info))
  1306. return QDF_STATUS_E_FAILURE;
  1307. if (dp_ipa_tx_alt_ring_get_resource(pdev))
  1308. return QDF_STATUS_E_FAILURE;
  1309. return QDF_STATUS_SUCCESS;
  1310. }
  1311. #ifdef IPA_SET_RESET_TX_DB_PA
  1312. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res)
  1313. #else
  1314. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res) \
  1315. dp_ipa_set_tx_doorbell_paddr(soc, ipa_res)
  1316. #endif
  1317. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1318. {
  1319. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1320. struct dp_pdev *pdev =
  1321. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1322. struct dp_ipa_resources *ipa_res;
  1323. struct hal_srng *reo_srng = (struct hal_srng *)
  1324. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1325. if (!pdev) {
  1326. dp_err("Invalid instance");
  1327. return QDF_STATUS_E_FAILURE;
  1328. }
  1329. ipa_res = &pdev->ipa_resource;
  1330. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1331. return QDF_STATUS_SUCCESS;
  1332. dp_ipa_map_ring_doorbell_paddr(pdev);
  1333. DP_IPA_SET_TX_DB_PADDR(soc, ipa_res);
  1334. /*
  1335. * For RX, REO module on Napier/Hastings does reordering on incoming
  1336. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  1337. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  1338. * to IPA.
  1339. * Set the doorbell addr for the REO ring.
  1340. */
  1341. hal_srng_dst_set_hp_paddr_confirm(reo_srng,
  1342. ipa_res->rx_ready_doorbell_paddr);
  1343. return QDF_STATUS_SUCCESS;
  1344. }
  1345. QDF_STATUS dp_ipa_op_response(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1346. uint8_t *op_msg)
  1347. {
  1348. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1349. struct dp_pdev *pdev =
  1350. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1351. if (!pdev) {
  1352. dp_err("Invalid instance");
  1353. return QDF_STATUS_E_FAILURE;
  1354. }
  1355. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1356. return QDF_STATUS_SUCCESS;
  1357. if (pdev->ipa_uc_op_cb) {
  1358. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  1359. } else {
  1360. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1361. "%s: IPA callback function is not registered", __func__);
  1362. qdf_mem_free(op_msg);
  1363. return QDF_STATUS_E_FAILURE;
  1364. }
  1365. return QDF_STATUS_SUCCESS;
  1366. }
  1367. QDF_STATUS dp_ipa_register_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1368. ipa_uc_op_cb_type op_cb,
  1369. void *usr_ctxt)
  1370. {
  1371. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1372. struct dp_pdev *pdev =
  1373. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1374. if (!pdev) {
  1375. dp_err("Invalid instance");
  1376. return QDF_STATUS_E_FAILURE;
  1377. }
  1378. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1379. return QDF_STATUS_SUCCESS;
  1380. pdev->ipa_uc_op_cb = op_cb;
  1381. pdev->usr_ctxt = usr_ctxt;
  1382. return QDF_STATUS_SUCCESS;
  1383. }
  1384. void dp_ipa_deregister_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1385. {
  1386. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1387. struct dp_pdev *pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1388. if (!pdev) {
  1389. dp_err("Invalid instance");
  1390. return;
  1391. }
  1392. dp_debug("Deregister OP handler callback");
  1393. pdev->ipa_uc_op_cb = NULL;
  1394. pdev->usr_ctxt = NULL;
  1395. }
  1396. QDF_STATUS dp_ipa_get_stat(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1397. {
  1398. /* TBD */
  1399. return QDF_STATUS_SUCCESS;
  1400. }
  1401. /**
  1402. * dp_tx_send_ipa_data_frame() - send IPA data frame
  1403. * @soc_hdl: datapath soc handle
  1404. * @vdev_id: id of the virtual device
  1405. * @skb: skb to transmit
  1406. *
  1407. * Return: skb/ NULL is for success
  1408. */
  1409. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1410. qdf_nbuf_t skb)
  1411. {
  1412. qdf_nbuf_t ret;
  1413. /* Terminate the (single-element) list of tx frames */
  1414. qdf_nbuf_set_next(skb, NULL);
  1415. ret = dp_tx_send(soc_hdl, vdev_id, skb);
  1416. if (ret) {
  1417. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1418. "%s: Failed to tx", __func__);
  1419. return ret;
  1420. }
  1421. return NULL;
  1422. }
  1423. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1424. {
  1425. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1426. struct dp_pdev *pdev =
  1427. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1428. uint32_t ix0;
  1429. uint32_t ix2;
  1430. if (!pdev) {
  1431. dp_err("Invalid instance");
  1432. return QDF_STATUS_E_FAILURE;
  1433. }
  1434. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1435. return QDF_STATUS_SUCCESS;
  1436. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1437. return QDF_STATUS_E_AGAIN;
  1438. /* Call HAL API to remap REO rings to REO2IPA ring */
  1439. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  1440. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 1) |
  1441. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 2) |
  1442. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 3) |
  1443. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 4) |
  1444. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  1445. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  1446. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  1447. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1448. ix2 = HAL_REO_REMAP_IX2(REO_REMAP_SW4, 16) |
  1449. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 17) |
  1450. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 18) |
  1451. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 19) |
  1452. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 20) |
  1453. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 21) |
  1454. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 22) |
  1455. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 23);
  1456. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1457. &ix2, &ix2);
  1458. dp_ipa_reo_remap_history_add(ix0, ix2, ix2);
  1459. } else {
  1460. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1461. NULL, NULL);
  1462. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1463. }
  1464. return QDF_STATUS_SUCCESS;
  1465. }
  1466. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1467. {
  1468. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1469. struct dp_pdev *pdev =
  1470. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1471. uint32_t ix0;
  1472. uint32_t ix2;
  1473. uint32_t ix3;
  1474. if (!pdev) {
  1475. dp_err("Invalid instance");
  1476. return QDF_STATUS_E_FAILURE;
  1477. }
  1478. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1479. return QDF_STATUS_SUCCESS;
  1480. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1481. return QDF_STATUS_E_AGAIN;
  1482. /* Call HAL API to remap REO rings to REO2IPA ring */
  1483. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  1484. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  1485. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  1486. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  1487. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  1488. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  1489. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  1490. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  1491. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1492. dp_reo_remap_config(soc, &ix2, &ix3);
  1493. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1494. &ix2, &ix3);
  1495. dp_ipa_reo_remap_history_add(ix0, ix2, ix3);
  1496. } else {
  1497. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1498. NULL, NULL);
  1499. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1500. }
  1501. return QDF_STATUS_SUCCESS;
  1502. }
  1503. /* This should be configurable per H/W configuration enable status */
  1504. #define L3_HEADER_PADDING 2
  1505. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 10, 0)) || \
  1506. defined(CONFIG_IPA_WDI_UNIFIED_API)
  1507. #ifndef QCA_LL_TX_FLOW_CONTROL_V2
  1508. static inline void dp_setup_mcc_sys_pipes(
  1509. qdf_ipa_sys_connect_params_t *sys_in,
  1510. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1511. {
  1512. /* Setup MCC sys pipe */
  1513. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  1514. DP_IPA_MAX_IFACE;
  1515. for (int i = 0; i < DP_IPA_MAX_IFACE; i++)
  1516. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  1517. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  1518. }
  1519. #else
  1520. static inline void dp_setup_mcc_sys_pipes(
  1521. qdf_ipa_sys_connect_params_t *sys_in,
  1522. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1523. {
  1524. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  1525. }
  1526. #endif
  1527. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  1528. struct dp_ipa_resources *ipa_res,
  1529. qdf_ipa_wdi_pipe_setup_info_t *tx,
  1530. bool over_gsi)
  1531. {
  1532. struct tcl_data_cmd *tcl_desc_ptr;
  1533. uint8_t *desc_addr;
  1534. uint32_t desc_size;
  1535. if (over_gsi)
  1536. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  1537. else
  1538. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1539. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1540. qdf_mem_get_dma_addr(soc->osdev,
  1541. &ipa_res->tx_comp_ring.mem_info);
  1542. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1543. qdf_mem_get_dma_size(soc->osdev,
  1544. &ipa_res->tx_comp_ring.mem_info);
  1545. /* WBM Tail Pointer Address */
  1546. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1547. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1548. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  1549. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1550. qdf_mem_get_dma_addr(soc->osdev,
  1551. &ipa_res->tx_ring.mem_info);
  1552. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  1553. qdf_mem_get_dma_size(soc->osdev,
  1554. &ipa_res->tx_ring.mem_info);
  1555. /* TCL Head Pointer Address */
  1556. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1557. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1558. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  1559. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1560. ipa_res->tx_num_alloc_buffer;
  1561. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1562. /* Preprogram TCL descriptor */
  1563. desc_addr =
  1564. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1565. desc_size = sizeof(struct tcl_data_cmd);
  1566. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1567. tcl_desc_ptr = (struct tcl_data_cmd *)
  1568. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1569. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1570. HAL_RX_BUF_RBM_SW2_BM;
  1571. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1572. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1573. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1574. }
  1575. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  1576. struct dp_ipa_resources *ipa_res,
  1577. qdf_ipa_wdi_pipe_setup_info_t *rx,
  1578. bool over_gsi)
  1579. {
  1580. if (over_gsi)
  1581. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1582. IPA_CLIENT_WLAN2_PROD;
  1583. else
  1584. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1585. IPA_CLIENT_WLAN1_PROD;
  1586. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1587. qdf_mem_get_dma_addr(soc->osdev,
  1588. &ipa_res->rx_rdy_ring.mem_info);
  1589. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1590. qdf_mem_get_dma_size(soc->osdev,
  1591. &ipa_res->rx_rdy_ring.mem_info);
  1592. /* REO Tail Pointer Address */
  1593. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1594. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1595. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  1596. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1597. qdf_mem_get_dma_addr(soc->osdev,
  1598. &ipa_res->rx_refill_ring.mem_info);
  1599. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1600. qdf_mem_get_dma_size(soc->osdev,
  1601. &ipa_res->rx_refill_ring.mem_info);
  1602. /* FW Head Pointer Address */
  1603. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1604. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1605. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  1606. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  1607. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  1608. }
  1609. static void
  1610. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  1611. struct dp_ipa_resources *ipa_res,
  1612. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  1613. bool over_gsi)
  1614. {
  1615. struct tcl_data_cmd *tcl_desc_ptr;
  1616. uint8_t *desc_addr;
  1617. uint32_t desc_size;
  1618. if (over_gsi)
  1619. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1620. IPA_CLIENT_WLAN2_CONS;
  1621. else
  1622. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1623. IPA_CLIENT_WLAN1_CONS;
  1624. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  1625. &ipa_res->tx_comp_ring.sgtable,
  1626. sizeof(sgtable_t));
  1627. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  1628. qdf_mem_get_dma_size(soc->osdev,
  1629. &ipa_res->tx_comp_ring.mem_info);
  1630. /* WBM Tail Pointer Address */
  1631. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  1632. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1633. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1634. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  1635. &ipa_res->tx_ring.sgtable,
  1636. sizeof(sgtable_t));
  1637. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  1638. qdf_mem_get_dma_size(soc->osdev,
  1639. &ipa_res->tx_ring.mem_info);
  1640. /* TCL Head Pointer Address */
  1641. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  1642. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1643. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1644. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  1645. ipa_res->tx_num_alloc_buffer;
  1646. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  1647. /* Preprogram TCL descriptor */
  1648. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  1649. tx_smmu);
  1650. desc_size = sizeof(struct tcl_data_cmd);
  1651. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1652. tcl_desc_ptr = (struct tcl_data_cmd *)
  1653. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  1654. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1655. HAL_RX_BUF_RBM_SW2_BM;
  1656. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1657. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1658. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1659. }
  1660. static void
  1661. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  1662. struct dp_ipa_resources *ipa_res,
  1663. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  1664. bool over_gsi)
  1665. {
  1666. if (over_gsi)
  1667. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1668. IPA_CLIENT_WLAN2_PROD;
  1669. else
  1670. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1671. IPA_CLIENT_WLAN1_PROD;
  1672. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  1673. &ipa_res->rx_rdy_ring.sgtable,
  1674. sizeof(sgtable_t));
  1675. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  1676. qdf_mem_get_dma_size(soc->osdev,
  1677. &ipa_res->rx_rdy_ring.mem_info);
  1678. /* REO Tail Pointer Address */
  1679. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  1680. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1681. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  1682. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  1683. &ipa_res->rx_refill_ring.sgtable,
  1684. sizeof(sgtable_t));
  1685. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  1686. qdf_mem_get_dma_size(soc->osdev,
  1687. &ipa_res->rx_refill_ring.mem_info);
  1688. /* FW Head Pointer Address */
  1689. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  1690. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1691. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  1692. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  1693. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  1694. }
  1695. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1696. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1697. void *ipa_wdi_meter_notifier_cb,
  1698. uint32_t ipa_desc_size, void *ipa_priv,
  1699. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1700. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  1701. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi)
  1702. {
  1703. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1704. struct dp_pdev *pdev =
  1705. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1706. struct dp_ipa_resources *ipa_res;
  1707. qdf_ipa_ep_cfg_t *tx_cfg;
  1708. qdf_ipa_ep_cfg_t *rx_cfg;
  1709. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  1710. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  1711. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  1712. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu = NULL;
  1713. qdf_ipa_wdi_conn_in_params_t *pipe_in = NULL;
  1714. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1715. int ret;
  1716. if (!pdev) {
  1717. dp_err("Invalid instance");
  1718. return QDF_STATUS_E_FAILURE;
  1719. }
  1720. ipa_res = &pdev->ipa_resource;
  1721. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1722. return QDF_STATUS_SUCCESS;
  1723. pipe_in = qdf_mem_malloc(sizeof(*pipe_in));
  1724. if (!pipe_in)
  1725. return QDF_STATUS_E_NOMEM;
  1726. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1727. if (is_smmu_enabled)
  1728. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = true;
  1729. else
  1730. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = false;
  1731. dp_setup_mcc_sys_pipes(sys_in, pipe_in);
  1732. /* TX PIPE */
  1733. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  1734. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(pipe_in);
  1735. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  1736. } else {
  1737. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(pipe_in);
  1738. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  1739. }
  1740. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  1741. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1742. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  1743. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  1744. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  1745. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  1746. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  1747. /**
  1748. * Transfer Ring: WBM Ring
  1749. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1750. * Event Ring: TCL ring
  1751. * Event Ring Doorbell PA: TCL Head Pointer Address
  1752. */
  1753. if (is_smmu_enabled)
  1754. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi);
  1755. else
  1756. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  1757. dp_ipa_setup_tx_alt_pipe(soc, ipa_res, pipe_in);
  1758. /* RX PIPE */
  1759. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  1760. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(pipe_in);
  1761. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  1762. } else {
  1763. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(pipe_in);
  1764. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  1765. }
  1766. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  1767. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1768. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  1769. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  1770. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  1771. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  1772. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  1773. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  1774. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  1775. /**
  1776. * Transfer Ring: REO Ring
  1777. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1778. * Event Ring: FW ring
  1779. * Event Ring Doorbell PA: FW Head Pointer Address
  1780. */
  1781. if (is_smmu_enabled)
  1782. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi);
  1783. else
  1784. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  1785. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(pipe_in) = ipa_w2i_cb;
  1786. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(pipe_in) = ipa_priv;
  1787. /* Connect WDI IPA PIPEs */
  1788. ret = qdf_ipa_wdi_conn_pipes(pipe_in, &pipe_out);
  1789. if (ret) {
  1790. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1791. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1792. __func__, ret);
  1793. qdf_mem_free(pipe_in);
  1794. return QDF_STATUS_E_FAILURE;
  1795. }
  1796. /* IPA uC Doorbell registers */
  1797. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  1798. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1799. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1800. dp_ipa_set_pipe_db(ipa_res, &pipe_out);
  1801. ipa_res->is_db_ddr_mapped =
  1802. QDF_IPA_WDI_CONN_OUT_PARAMS_IS_DB_DDR_MAPPED(&pipe_out);
  1803. soc->ipa_first_tx_db_access = true;
  1804. qdf_mem_free(pipe_in);
  1805. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  1806. soc->ipa_rx_buf_map_lock_initialized = true;
  1807. return QDF_STATUS_SUCCESS;
  1808. }
  1809. /**
  1810. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1811. * @ifname: Interface name
  1812. * @mac_addr: Interface MAC address
  1813. * @prod_client: IPA prod client type
  1814. * @cons_client: IPA cons client type
  1815. * @session_id: Session ID
  1816. * @is_ipv6_enabled: Is IPV6 enabled or not
  1817. *
  1818. * Return: QDF_STATUS
  1819. */
  1820. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1821. qdf_ipa_client_type_t prod_client,
  1822. qdf_ipa_client_type_t cons_client,
  1823. uint8_t session_id, bool is_ipv6_enabled)
  1824. {
  1825. qdf_ipa_wdi_reg_intf_in_params_t in;
  1826. qdf_ipa_wdi_hdr_info_t hdr_info;
  1827. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1828. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1829. int ret = -EINVAL;
  1830. qdf_mem_zero(&in, sizeof(qdf_ipa_wdi_reg_intf_in_params_t));
  1831. dp_debug("Add Partial hdr: %s, "QDF_MAC_ADDR_FMT, ifname,
  1832. QDF_MAC_ADDR_REF(mac_addr));
  1833. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1834. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1835. /* IPV4 header */
  1836. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1837. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1838. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1839. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1840. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1841. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1842. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1843. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1844. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1845. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1846. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1847. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1848. dp_ipa_setup_iface_session_id(&in, session_id);
  1849. /* IPV6 header */
  1850. if (is_ipv6_enabled) {
  1851. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1852. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1853. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1854. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1855. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1856. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1857. }
  1858. dp_debug("registering for session_id: %u", session_id);
  1859. ret = qdf_ipa_wdi_reg_intf(&in);
  1860. if (ret) {
  1861. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1862. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1863. __func__, ret);
  1864. return QDF_STATUS_E_FAILURE;
  1865. }
  1866. return QDF_STATUS_SUCCESS;
  1867. }
  1868. #else /* !CONFIG_IPA_WDI_UNIFIED_API */
  1869. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1870. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1871. void *ipa_wdi_meter_notifier_cb,
  1872. uint32_t ipa_desc_size, void *ipa_priv,
  1873. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1874. uint32_t *rx_pipe_handle)
  1875. {
  1876. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1877. struct dp_pdev *pdev =
  1878. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1879. struct dp_ipa_resources *ipa_res;
  1880. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1881. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1882. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1883. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1884. struct tcl_data_cmd *tcl_desc_ptr;
  1885. uint8_t *desc_addr;
  1886. uint32_t desc_size;
  1887. int ret;
  1888. if (!pdev) {
  1889. dp_err("Invalid instance");
  1890. return QDF_STATUS_E_FAILURE;
  1891. }
  1892. ipa_res = &pdev->ipa_resource;
  1893. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1894. return QDF_STATUS_SUCCESS;
  1895. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1896. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1897. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1898. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1899. /* TX PIPE */
  1900. /**
  1901. * Transfer Ring: WBM Ring
  1902. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1903. * Event Ring: TCL ring
  1904. * Event Ring Doorbell PA: TCL Head Pointer Address
  1905. */
  1906. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1907. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1908. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1909. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1910. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1911. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1912. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1913. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1914. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1915. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1916. ipa_res->tx_comp_ring_base_paddr;
  1917. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1918. ipa_res->tx_comp_ring_size;
  1919. /* WBM Tail Pointer Address */
  1920. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1921. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1922. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1923. ipa_res->tx_ring_base_paddr;
  1924. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1925. /* TCL Head Pointer Address */
  1926. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1927. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1928. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1929. ipa_res->tx_num_alloc_buffer;
  1930. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1931. /* Preprogram TCL descriptor */
  1932. desc_addr =
  1933. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1934. desc_size = sizeof(struct tcl_data_cmd);
  1935. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1936. tcl_desc_ptr = (struct tcl_data_cmd *)
  1937. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1938. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1939. HAL_RX_BUF_RBM_SW2_BM;
  1940. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1941. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1942. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1943. /* RX PIPE */
  1944. /**
  1945. * Transfer Ring: REO Ring
  1946. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1947. * Event Ring: FW ring
  1948. * Event Ring Doorbell PA: FW Head Pointer Address
  1949. */
  1950. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1951. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  1952. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1953. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  1954. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  1955. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  1956. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  1957. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  1958. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  1959. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  1960. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  1961. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1962. ipa_res->rx_rdy_ring_base_paddr;
  1963. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1964. ipa_res->rx_rdy_ring_size;
  1965. /* REO Tail Pointer Address */
  1966. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1967. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1968. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1969. ipa_res->rx_refill_ring_base_paddr;
  1970. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1971. ipa_res->rx_refill_ring_size;
  1972. /* FW Head Pointer Address */
  1973. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1974. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1975. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = RX_PKT_TLVS_LEN +
  1976. L3_HEADER_PADDING;
  1977. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  1978. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  1979. /* Connect WDI IPA PIPE */
  1980. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  1981. if (ret) {
  1982. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1983. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1984. __func__, ret);
  1985. return QDF_STATUS_E_FAILURE;
  1986. }
  1987. /* IPA uC Doorbell registers */
  1988. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1989. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  1990. __func__,
  1991. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1992. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1993. ipa_res->tx_comp_doorbell_paddr =
  1994. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1995. ipa_res->tx_comp_doorbell_vaddr =
  1996. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  1997. ipa_res->rx_ready_doorbell_paddr =
  1998. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1999. soc->ipa_first_tx_db_access = true;
  2000. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  2001. soc->ipa_rx_buf_map_lock_initialized = true;
  2002. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2003. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2004. __func__,
  2005. "transfer_ring_base_pa",
  2006. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  2007. "transfer_ring_size",
  2008. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  2009. "transfer_ring_doorbell_pa",
  2010. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  2011. "event_ring_base_pa",
  2012. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  2013. "event_ring_size",
  2014. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  2015. "event_ring_doorbell_pa",
  2016. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  2017. "num_pkt_buffers",
  2018. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  2019. "tx_comp_doorbell_paddr",
  2020. (void *)ipa_res->tx_comp_doorbell_paddr);
  2021. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2022. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2023. __func__,
  2024. "transfer_ring_base_pa",
  2025. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  2026. "transfer_ring_size",
  2027. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  2028. "transfer_ring_doorbell_pa",
  2029. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  2030. "event_ring_base_pa",
  2031. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  2032. "event_ring_size",
  2033. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  2034. "event_ring_doorbell_pa",
  2035. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  2036. "num_pkt_buffers",
  2037. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  2038. "tx_comp_doorbell_paddr",
  2039. (void *)ipa_res->rx_ready_doorbell_paddr);
  2040. return QDF_STATUS_SUCCESS;
  2041. }
  2042. /**
  2043. * dp_ipa_setup_iface() - Setup IPA header and register interface
  2044. * @ifname: Interface name
  2045. * @mac_addr: Interface MAC address
  2046. * @prod_client: IPA prod client type
  2047. * @cons_client: IPA cons client type
  2048. * @session_id: Session ID
  2049. * @is_ipv6_enabled: Is IPV6 enabled or not
  2050. *
  2051. * Return: QDF_STATUS
  2052. */
  2053. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  2054. qdf_ipa_client_type_t prod_client,
  2055. qdf_ipa_client_type_t cons_client,
  2056. uint8_t session_id, bool is_ipv6_enabled)
  2057. {
  2058. qdf_ipa_wdi_reg_intf_in_params_t in;
  2059. qdf_ipa_wdi_hdr_info_t hdr_info;
  2060. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  2061. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  2062. int ret = -EINVAL;
  2063. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2064. "%s: Add Partial hdr: %s, "QDF_MAC_ADDR_FMT,
  2065. __func__, ifname, QDF_MAC_ADDR_REF(mac_addr));
  2066. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2067. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  2068. /* IPV4 header */
  2069. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  2070. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  2071. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2072. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  2073. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  2074. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  2075. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  2076. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  2077. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2078. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  2079. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  2080. htonl(session_id << 16);
  2081. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  2082. /* IPV6 header */
  2083. if (is_ipv6_enabled) {
  2084. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  2085. DP_IPA_UC_WLAN_TX_HDR_LEN);
  2086. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  2087. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  2088. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  2089. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2090. }
  2091. ret = qdf_ipa_wdi_reg_intf(&in);
  2092. if (ret) {
  2093. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  2094. ret);
  2095. return QDF_STATUS_E_FAILURE;
  2096. }
  2097. return QDF_STATUS_SUCCESS;
  2098. }
  2099. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  2100. /**
  2101. * dp_ipa_cleanup() - Disconnect IPA pipes
  2102. * @soc_hdl: dp soc handle
  2103. * @pdev_id: dp pdev id
  2104. * @tx_pipe_handle: Tx pipe handle
  2105. * @rx_pipe_handle: Rx pipe handle
  2106. *
  2107. * Return: QDF_STATUS
  2108. */
  2109. QDF_STATUS dp_ipa_cleanup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2110. uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  2111. {
  2112. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2113. QDF_STATUS status = QDF_STATUS_SUCCESS;
  2114. struct dp_pdev *pdev;
  2115. int ret;
  2116. ret = qdf_ipa_wdi_disconn_pipes();
  2117. if (ret) {
  2118. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  2119. ret);
  2120. status = QDF_STATUS_E_FAILURE;
  2121. }
  2122. if (soc->ipa_rx_buf_map_lock_initialized) {
  2123. qdf_spinlock_destroy(&soc->ipa_rx_buf_map_lock);
  2124. soc->ipa_rx_buf_map_lock_initialized = false;
  2125. }
  2126. pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2127. if (qdf_unlikely(!pdev)) {
  2128. dp_err_rl("Invalid pdev for pdev_id %d", pdev_id);
  2129. status = QDF_STATUS_E_FAILURE;
  2130. goto exit;
  2131. }
  2132. dp_ipa_unmap_ring_doorbell_paddr(pdev);
  2133. exit:
  2134. return status;
  2135. }
  2136. /**
  2137. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  2138. * @ifname: Interface name
  2139. * @is_ipv6_enabled: Is IPV6 enabled or not
  2140. *
  2141. * Return: QDF_STATUS
  2142. */
  2143. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  2144. {
  2145. int ret;
  2146. ret = qdf_ipa_wdi_dereg_intf(ifname);
  2147. if (ret) {
  2148. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2149. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  2150. __func__, ret);
  2151. return QDF_STATUS_E_FAILURE;
  2152. }
  2153. return QDF_STATUS_SUCCESS;
  2154. }
  2155. #ifdef IPA_SET_RESET_TX_DB_PA
  2156. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res) \
  2157. dp_ipa_set_tx_doorbell_paddr((soc), (ipa_res))
  2158. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res) \
  2159. dp_ipa_reset_tx_doorbell_pa((soc), (ipa_res))
  2160. #else
  2161. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res)
  2162. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res)
  2163. #endif
  2164. QDF_STATUS dp_ipa_enable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2165. {
  2166. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2167. struct dp_pdev *pdev =
  2168. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2169. struct dp_ipa_resources *ipa_res;
  2170. QDF_STATUS result;
  2171. if (!pdev) {
  2172. dp_err("Invalid instance");
  2173. return QDF_STATUS_E_FAILURE;
  2174. }
  2175. ipa_res = &pdev->ipa_resource;
  2176. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  2177. DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res);
  2178. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  2179. result = qdf_ipa_wdi_enable_pipes();
  2180. if (result) {
  2181. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2182. "%s: Enable WDI PIPE fail, code %d",
  2183. __func__, result);
  2184. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2185. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2186. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  2187. return QDF_STATUS_E_FAILURE;
  2188. }
  2189. if (soc->ipa_first_tx_db_access) {
  2190. dp_ipa_tx_comp_ring_init_hp(soc, ipa_res);
  2191. soc->ipa_first_tx_db_access = false;
  2192. }
  2193. return QDF_STATUS_SUCCESS;
  2194. }
  2195. QDF_STATUS dp_ipa_disable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2196. {
  2197. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2198. struct dp_pdev *pdev =
  2199. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2200. QDF_STATUS result;
  2201. struct dp_ipa_resources *ipa_res;
  2202. if (!pdev) {
  2203. dp_err("Invalid instance");
  2204. return QDF_STATUS_E_FAILURE;
  2205. }
  2206. ipa_res = &pdev->ipa_resource;
  2207. qdf_sleep(TX_COMP_DRAIN_WAIT_TIMEOUT_MS);
  2208. /*
  2209. * Reset the tx completion doorbell address before invoking IPA disable
  2210. * pipes API to ensure that there is no access to IPA tx doorbell
  2211. * address post disable pipes.
  2212. */
  2213. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2214. result = qdf_ipa_wdi_disable_pipes();
  2215. if (result) {
  2216. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2217. "%s: Disable WDI PIPE fail, code %d",
  2218. __func__, result);
  2219. qdf_assert_always(0);
  2220. return QDF_STATUS_E_FAILURE;
  2221. }
  2222. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2223. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  2224. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  2225. }
  2226. /**
  2227. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  2228. * @client: Client type
  2229. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  2230. *
  2231. * Return: QDF_STATUS
  2232. */
  2233. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  2234. {
  2235. qdf_ipa_wdi_perf_profile_t profile;
  2236. QDF_STATUS result;
  2237. profile.client = client;
  2238. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  2239. result = qdf_ipa_wdi_set_perf_profile(&profile);
  2240. if (result) {
  2241. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2242. "%s: ipa_wdi_set_perf_profile fail, code %d",
  2243. __func__, result);
  2244. return QDF_STATUS_E_FAILURE;
  2245. }
  2246. return QDF_STATUS_SUCCESS;
  2247. }
  2248. /**
  2249. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  2250. * @pdev: pdev
  2251. * @vdev: vdev
  2252. * @nbuf: skb
  2253. *
  2254. * Return: nbuf if TX fails and NULL if TX succeeds
  2255. */
  2256. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  2257. struct dp_vdev *vdev,
  2258. qdf_nbuf_t nbuf)
  2259. {
  2260. struct dp_peer *vdev_peer;
  2261. uint16_t len;
  2262. vdev_peer = dp_vdev_bss_peer_ref_n_get(pdev->soc, vdev, DP_MOD_ID_IPA);
  2263. if (qdf_unlikely(!vdev_peer))
  2264. return nbuf;
  2265. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  2266. len = qdf_nbuf_len(nbuf);
  2267. if (dp_tx_send((struct cdp_soc_t *)pdev->soc, vdev->vdev_id, nbuf)) {
  2268. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.fail, 1, len);
  2269. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2270. return nbuf;
  2271. }
  2272. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.pkts, 1, len);
  2273. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2274. return NULL;
  2275. }
  2276. bool dp_ipa_rx_intrabss_fwd(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2277. qdf_nbuf_t nbuf, bool *fwd_success)
  2278. {
  2279. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2280. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  2281. DP_MOD_ID_IPA);
  2282. struct dp_pdev *pdev;
  2283. struct dp_peer *da_peer;
  2284. struct dp_peer *sa_peer;
  2285. qdf_nbuf_t nbuf_copy;
  2286. uint8_t da_is_bcmc;
  2287. struct ethhdr *eh;
  2288. bool status = false;
  2289. *fwd_success = false; /* set default as failure */
  2290. /*
  2291. * WDI 3.0 skb->cb[] info from IPA driver
  2292. * skb->cb[0] = vdev_id
  2293. * skb->cb[1].bit#1 = da_is_bcmc
  2294. */
  2295. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  2296. if (qdf_unlikely(!vdev))
  2297. return false;
  2298. pdev = vdev->pdev;
  2299. if (qdf_unlikely(!pdev))
  2300. goto out;
  2301. /* no fwd for station mode and just pass up to stack */
  2302. if (vdev->opmode == wlan_op_mode_sta)
  2303. goto out;
  2304. if (da_is_bcmc) {
  2305. nbuf_copy = qdf_nbuf_copy(nbuf);
  2306. if (!nbuf_copy)
  2307. goto out;
  2308. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  2309. qdf_nbuf_free(nbuf_copy);
  2310. else
  2311. *fwd_success = true;
  2312. /* return false to pass original pkt up to stack */
  2313. goto out;
  2314. }
  2315. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  2316. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  2317. goto out;
  2318. da_peer = dp_peer_find_hash_find(soc, eh->h_dest, 0, vdev->vdev_id,
  2319. DP_MOD_ID_IPA);
  2320. if (!da_peer)
  2321. goto out;
  2322. dp_peer_unref_delete(da_peer, DP_MOD_ID_IPA);
  2323. sa_peer = dp_peer_find_hash_find(soc, eh->h_source, 0, vdev->vdev_id,
  2324. DP_MOD_ID_IPA);
  2325. if (!sa_peer)
  2326. goto out;
  2327. dp_peer_unref_delete(sa_peer, DP_MOD_ID_IPA);
  2328. /*
  2329. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  2330. * Need to add skb to internal tracking table to avoid nbuf memory
  2331. * leak check for unallocated skb.
  2332. */
  2333. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  2334. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  2335. qdf_nbuf_free(nbuf);
  2336. else
  2337. *fwd_success = true;
  2338. status = true;
  2339. out:
  2340. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_IPA);
  2341. return status;
  2342. }
  2343. #ifdef MDM_PLATFORM
  2344. bool dp_ipa_is_mdm_platform(void)
  2345. {
  2346. return true;
  2347. }
  2348. #else
  2349. bool dp_ipa_is_mdm_platform(void)
  2350. {
  2351. return false;
  2352. }
  2353. #endif
  2354. /**
  2355. * dp_ipa_frag_nbuf_linearize - linearize nbuf for IPA
  2356. * @soc: soc
  2357. * @nbuf: source skb
  2358. *
  2359. * Return: new nbuf if success and otherwise NULL
  2360. */
  2361. static qdf_nbuf_t dp_ipa_frag_nbuf_linearize(struct dp_soc *soc,
  2362. qdf_nbuf_t nbuf)
  2363. {
  2364. uint8_t *src_nbuf_data;
  2365. uint8_t *dst_nbuf_data;
  2366. qdf_nbuf_t dst_nbuf;
  2367. qdf_nbuf_t temp_nbuf = nbuf;
  2368. uint32_t nbuf_len = qdf_nbuf_len(nbuf);
  2369. bool is_nbuf_head = true;
  2370. uint32_t copy_len = 0;
  2371. dst_nbuf = qdf_nbuf_alloc(soc->osdev, RX_DATA_BUFFER_SIZE,
  2372. RX_BUFFER_RESERVATION,
  2373. RX_DATA_BUFFER_ALIGNMENT, FALSE);
  2374. if (!dst_nbuf) {
  2375. dp_err_rl("nbuf allocate fail");
  2376. return NULL;
  2377. }
  2378. if ((nbuf_len + L3_HEADER_PADDING) > RX_DATA_BUFFER_SIZE) {
  2379. qdf_nbuf_free(dst_nbuf);
  2380. dp_err_rl("nbuf is jumbo data");
  2381. return NULL;
  2382. }
  2383. /* prepeare to copy all data into new skb */
  2384. dst_nbuf_data = qdf_nbuf_data(dst_nbuf);
  2385. while (temp_nbuf) {
  2386. src_nbuf_data = qdf_nbuf_data(temp_nbuf);
  2387. /* first head nbuf */
  2388. if (is_nbuf_head) {
  2389. qdf_mem_copy(dst_nbuf_data, src_nbuf_data,
  2390. RX_PKT_TLVS_LEN);
  2391. /* leave extra 2 bytes L3_HEADER_PADDING */
  2392. dst_nbuf_data += (RX_PKT_TLVS_LEN + L3_HEADER_PADDING);
  2393. src_nbuf_data += RX_PKT_TLVS_LEN;
  2394. copy_len = qdf_nbuf_headlen(temp_nbuf) -
  2395. RX_PKT_TLVS_LEN;
  2396. temp_nbuf = qdf_nbuf_get_ext_list(temp_nbuf);
  2397. is_nbuf_head = false;
  2398. } else {
  2399. copy_len = qdf_nbuf_len(temp_nbuf);
  2400. temp_nbuf = qdf_nbuf_queue_next(temp_nbuf);
  2401. }
  2402. qdf_mem_copy(dst_nbuf_data, src_nbuf_data, copy_len);
  2403. dst_nbuf_data += copy_len;
  2404. }
  2405. qdf_nbuf_set_len(dst_nbuf, nbuf_len);
  2406. /* copy is done, free original nbuf */
  2407. qdf_nbuf_free(nbuf);
  2408. return dst_nbuf;
  2409. }
  2410. /**
  2411. * dp_ipa_handle_rx_reo_reinject - Handle RX REO reinject skb buffer
  2412. * @soc: soc
  2413. * @nbuf: skb
  2414. *
  2415. * Return: nbuf if success and otherwise NULL
  2416. */
  2417. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  2418. {
  2419. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  2420. return nbuf;
  2421. /* WLAN IPA is run-time disabled */
  2422. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  2423. return nbuf;
  2424. if (!qdf_nbuf_is_frag(nbuf))
  2425. return nbuf;
  2426. /* linearize skb for IPA */
  2427. return dp_ipa_frag_nbuf_linearize(soc, nbuf);
  2428. }
  2429. QDF_STATUS dp_ipa_tx_buf_smmu_mapping(
  2430. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2431. {
  2432. QDF_STATUS ret;
  2433. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2434. struct dp_pdev *pdev =
  2435. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2436. if (!pdev) {
  2437. dp_err("%s invalid instance", __func__);
  2438. return QDF_STATUS_E_FAILURE;
  2439. }
  2440. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2441. dp_debug("SMMU S1 disabled");
  2442. return QDF_STATUS_SUCCESS;
  2443. }
  2444. ret = __dp_ipa_tx_buf_smmu_mapping(soc, pdev, true);
  2445. if (ret)
  2446. return ret;
  2447. ret = dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, true);
  2448. if (ret)
  2449. __dp_ipa_tx_buf_smmu_mapping(soc, pdev, false);
  2450. return ret;
  2451. }
  2452. QDF_STATUS dp_ipa_tx_buf_smmu_unmapping(
  2453. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2454. {
  2455. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2456. struct dp_pdev *pdev =
  2457. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2458. if (!pdev) {
  2459. dp_err("%s invalid instance", __func__);
  2460. return QDF_STATUS_E_FAILURE;
  2461. }
  2462. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2463. dp_debug("SMMU S1 disabled");
  2464. return QDF_STATUS_SUCCESS;
  2465. }
  2466. if (__dp_ipa_tx_buf_smmu_mapping(soc, pdev, false) ||
  2467. dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, false))
  2468. return QDF_STATUS_E_FAILURE;
  2469. return QDF_STATUS_SUCCESS;
  2470. }
  2471. #endif