hal_wcn6450.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948
  1. /*
  2. * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #include "hal_flow.h"
  31. #include "rx_flow_search_entry.h"
  32. #include "hal_rx_flow_info.h"
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  34. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  35. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  36. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  37. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  38. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  39. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  41. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  42. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  43. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  44. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  45. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  46. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  53. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  54. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  55. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  56. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  57. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  58. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  59. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  60. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  61. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  62. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  63. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  64. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  65. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  66. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  67. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  68. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  69. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  70. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  71. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  72. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  73. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  74. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  75. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  76. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  79. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  80. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  83. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  84. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  101. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  102. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  103. #include "hal_wcn6450_tx.h"
  104. #include "hal_wcn6450_rx.h"
  105. #include <hal_generic_api.h>
  106. #include "hal_rh_rx.h"
  107. #include "hal_rh_api.h"
  108. #include "hal_api_mon.h"
  109. #include "hal_rh_generic_api.h"
  110. struct hal_hw_srng_config hw_srng_table_wcn6450[] = {
  111. /* TODO: max_rings can populated by querying HW capabilities */
  112. {/* REO_DST */ 0},
  113. {/* REO_EXCEPTION */ 0},
  114. {/* REO_REINJECT */ 0},
  115. {/* REO_CMD */ 0},
  116. {/* REO_STATUS */ 0},
  117. {/* TCL_DATA */ 0},
  118. {/* TCL_CMD */ 0},
  119. {/* TCL_STATUS */ 0},
  120. {/* CE_SRC */ 0},
  121. {/* CE_DST */ 0},
  122. {/* CE_DST_STATUS */ 0},
  123. {/* WBM_IDLE_LINK */ 0},
  124. {/* SW2WBM_RELEASE */ 0},
  125. {/* WBM2SW_RELEASE */ 0},
  126. { /* RXDMA_BUF */
  127. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  128. #ifdef IPA_OFFLOAD
  129. .max_rings = 3,
  130. #else
  131. .max_rings = 2,
  132. #endif
  133. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  134. .lmac_ring = TRUE,
  135. .ring_dir = HAL_SRNG_SRC_RING,
  136. /* reg_start is not set because LMAC rings are not accessed
  137. * from host
  138. */
  139. .reg_start = {},
  140. .reg_size = {},
  141. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  142. },
  143. { /* RXDMA_DST */
  144. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  145. .max_rings = 1,
  146. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  147. .lmac_ring = TRUE,
  148. .ring_dir = HAL_SRNG_DST_RING,
  149. /* reg_start is not set because LMAC rings are not accessed
  150. * from host
  151. */
  152. .reg_start = {},
  153. .reg_size = {},
  154. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  155. },
  156. {/* RXDMA_MONITOR_BUF */ 0},
  157. { /* RXDMA_MONITOR_STATUS */
  158. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  159. .max_rings = 1,
  160. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  161. .lmac_ring = TRUE,
  162. .ring_dir = HAL_SRNG_SRC_RING,
  163. /* reg_start is not set because LMAC rings are not accessed
  164. * from host
  165. */
  166. .reg_start = {},
  167. .reg_size = {},
  168. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  169. },
  170. {/* RXDMA_MONITOR_DST */ 0},
  171. {/* RXDMA_MONITOR_DESC */ 0},
  172. {/* DIR_BUF_RX_DMA_SRC */ 0},
  173. #ifdef WLAN_FEATURE_CIF_CFR
  174. {/* WIFI_POS_SRC */ 0},
  175. #endif
  176. { /* REO2PPE */ 0},
  177. { /* PPE2TCL */ 0},
  178. { /* PPE_RELEASE */ 0},
  179. { /* TX_MONITOR_BUF */ 0},
  180. { /* TX_MONITOR_DST */ 0},
  181. { /* SW2RXDMA_NEW */ 0},
  182. };
  183. static void hal_get_hw_hptp_6450(struct hal_soc *hal_soc,
  184. hal_ring_handle_t hal_ring_hdl,
  185. uint32_t *headp, uint32_t *tailp,
  186. uint8_t ring)
  187. {
  188. }
  189. static void hal_reo_setup_6450(struct hal_soc *soc, void *reoparams,
  190. int qref_reset)
  191. {
  192. }
  193. static void hal_reo_set_err_dst_remap_6450(void *hal_soc)
  194. {
  195. }
  196. static void hal_tx_desc_set_dscp_tid_table_id_6450(void *desc, uint8_t id)
  197. {
  198. }
  199. static void hal_tx_set_dscp_tid_map_6450(struct hal_soc *hal_soc,
  200. uint8_t *map, uint8_t id)
  201. {
  202. }
  203. static void hal_tx_update_dscp_tid_6450(struct hal_soc *hal_soc, uint8_t tid,
  204. uint8_t id, uint8_t dscp)
  205. {
  206. }
  207. static uint8_t hal_tx_comp_get_release_reason_6450(void *hal_desc)
  208. {
  209. return 0;
  210. }
  211. static uint8_t hal_get_wbm_internal_error_6450(void *hal_desc)
  212. {
  213. return 0;
  214. }
  215. static void hal_tx_init_cmd_credit_ring_6450(hal_soc_handle_t hal_soc_hdl,
  216. hal_ring_handle_t hal_ring_hdl)
  217. {
  218. }
  219. static uint32_t hal_get_link_desc_size_6450(void)
  220. {
  221. return 0;
  222. }
  223. static void hal_reo_status_get_header_6450(hal_ring_desc_t ring_desc,
  224. int b, void *h1)
  225. {
  226. }
  227. static void hal_rx_wbm_err_info_get_6450(void *wbm_desc,
  228. void *wbm_er_info1)
  229. {
  230. }
  231. static bool hal_rx_is_unicast_6450(uint8_t *buf)
  232. {
  233. return true;
  234. }
  235. static uint32_t hal_rx_tid_get_6450(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  236. {
  237. return 0;
  238. }
  239. static void *hal_rx_msdu0_buffer_addr_lsb_6450(void *link_desc_va)
  240. {
  241. return NULL;
  242. }
  243. static void *hal_rx_msdu_desc_info_ptr_get_6450(void *msdu0)
  244. {
  245. return NULL;
  246. }
  247. static void *hal_ent_mpdu_desc_info_6450(void *ent_ring_desc)
  248. {
  249. return NULL;
  250. }
  251. static void *hal_dst_mpdu_desc_info_6450(void *dst_ring_desc)
  252. {
  253. return NULL;
  254. }
  255. static uint8_t hal_rx_get_fc_valid_6450(uint8_t *buf)
  256. {
  257. return HAL_RX_GET_FC_VALID(buf);
  258. }
  259. static uint8_t hal_rx_get_to_ds_flag_6450(uint8_t *buf)
  260. {
  261. return HAL_RX_GET_TO_DS_FLAG(buf);
  262. }
  263. static uint8_t hal_rx_get_mac_addr2_valid_6450(uint8_t *buf)
  264. {
  265. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  266. }
  267. static uint8_t hal_rx_get_filter_category_6450(uint8_t *buf)
  268. {
  269. return HAL_RX_GET_FILTER_CATEGORY(buf);
  270. }
  271. static void hal_reo_config_6450(struct hal_soc *soc,
  272. uint32_t reg_val,
  273. struct hal_reo_params *reo_params)
  274. {
  275. }
  276. /**
  277. * hal_rx_msdu_flow_idx_get_6450: API to get flow index
  278. * from rx_msdu_end TLV
  279. * @buf: pointer to the start of RX PKT TLV headers
  280. *
  281. * Return: flow index value from MSDU END TLV
  282. */
  283. static inline uint32_t hal_rx_msdu_flow_idx_get_6450(uint8_t *buf)
  284. {
  285. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  286. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  287. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  288. }
  289. static void hal_compute_reo_remap_ix2_ix3_6450(uint32_t *ring,
  290. uint32_t num_rings,
  291. uint32_t *remap1,
  292. uint32_t *remap2)
  293. {
  294. }
  295. static void
  296. hal_setup_link_idle_list_6450(struct hal_soc *soc,
  297. qdf_dma_addr_t scatter_bufs_base_paddr[],
  298. void *scatter_bufs_base_vaddr[],
  299. uint32_t num_scatter_bufs,
  300. uint32_t scatter_buf_size,
  301. uint32_t last_buf_end_offset,
  302. uint32_t num_entries)
  303. {
  304. }
  305. static void hal_compute_reo_remap_ix0_6450(uint32_t *remap0)
  306. {
  307. }
  308. /*TODO: update proper values */
  309. #define CE_WINDOW_REMAP_RANGE 0X37
  310. #define CMEM_WINDOW_REMAP_RANGE 0x2
  311. /**
  312. * hal_get_window_address_6450(): Function to get the ioremap address
  313. * @hal_soc: Pointer to hal_soc
  314. * @addr: address offset of register
  315. *
  316. * Return: modified address offset of register
  317. */
  318. static inline qdf_iomem_t hal_get_window_address_6450(struct hal_soc *hal_soc,
  319. qdf_iomem_t addr)
  320. {
  321. uint32_t offset;
  322. uint32_t window;
  323. uint8_t scale;
  324. offset = addr - hal_soc->dev_base_addr;
  325. window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  326. /* CE: 2nd window, CMEM: 3rd window, unused: 4th window */
  327. switch (window) {
  328. case CE_WINDOW_REMAP_RANGE:
  329. scale = 1;
  330. break;
  331. case CMEM_WINDOW_REMAP_RANGE:
  332. scale = 2;
  333. break;
  334. default:
  335. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  336. "%s: ERROR: Accessing Wrong register\n", __func__);
  337. qdf_assert_always(0);
  338. return 0;
  339. }
  340. return hal_soc->dev_base_addr + (scale * WINDOW_START) +
  341. (offset & WINDOW_RANGE_MASK);
  342. }
  343. /*
  344. * hal_rx_msdu_start_nss_get_6450(): API to get the NSS
  345. * Interval from rx_msdu_start
  346. *
  347. * @buf: pointer to the start of RX PKT TLV header
  348. * Return: uint32_t(nss)
  349. */
  350. static uint32_t hal_rx_msdu_start_nss_get_6450(uint8_t *buf)
  351. {
  352. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  353. struct rx_msdu_start *msdu_start =
  354. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  355. uint8_t mimo_ss_bitmap;
  356. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  357. return qdf_get_hweight8(mimo_ss_bitmap);
  358. }
  359. /**
  360. * hal_rx_mon_hw_desc_get_mpdu_status_6450(): Retrieve MPDU status
  361. *
  362. * @hw_desc_addr: Start address of Rx HW TLVs
  363. * @rs: Status for monitor mode
  364. *
  365. * Return: void
  366. */
  367. static void hal_rx_mon_hw_desc_get_mpdu_status_6450(void *hw_desc_addr,
  368. struct mon_rx_status *rs)
  369. {
  370. struct rx_msdu_start *rx_msdu_start;
  371. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  372. uint32_t reg_value;
  373. const uint32_t sgi_hw_to_cdp[] = {
  374. CDP_SGI_0_8_US,
  375. CDP_SGI_0_4_US,
  376. CDP_SGI_1_6_US,
  377. CDP_SGI_3_2_US,
  378. };
  379. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  380. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  381. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  382. RX_MSDU_START_5, USER_RSSI);
  383. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  384. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  385. rs->sgi = sgi_hw_to_cdp[reg_value];
  386. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  387. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  388. /* TODO: rs->beamformed should be set for SU beamforming also */
  389. }
  390. /*
  391. * hal_rx_get_tlv_6450(): API to get the tlv
  392. *
  393. * @rx_tlv: TLV data extracted from the rx packet
  394. * Return: uint8_t
  395. */
  396. static uint8_t hal_rx_get_tlv_6450(void *rx_tlv)
  397. {
  398. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  399. }
  400. /**
  401. * hal_rx_proc_phyrx_other_receive_info_tlv_6450()
  402. * - process other receive info TLV
  403. * @rx_tlv_hdr: pointer to TLV header
  404. * @ppdu_info_handle: pointer to ppdu_info
  405. *
  406. * Return: None
  407. */
  408. static
  409. void hal_rx_proc_phyrx_other_receive_info_tlv_6450(void *rx_tlv_hdr,
  410. void *ppdu_info_handle)
  411. {
  412. uint32_t tlv_tag, tlv_len;
  413. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  414. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  415. void *other_tlv_hdr = NULL;
  416. void *other_tlv = NULL;
  417. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  418. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  419. temp_len = 0;
  420. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  421. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  422. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  423. temp_len += other_tlv_len;
  424. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  425. switch (other_tlv_tag) {
  426. default:
  427. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  428. "%s unhandled TLV type: %d, TLV len:%d",
  429. __func__, other_tlv_tag, other_tlv_len);
  430. break;
  431. }
  432. }
  433. /**
  434. * hal_rx_dump_msdu_start_tlv_6450() : dump RX msdu_start TLV in structured
  435. * human readable format.
  436. * @msdustart: pointer the msdu_start TLV in pkt.
  437. * @dbg_level: log level.
  438. *
  439. * Return: void
  440. */
  441. static void hal_rx_dump_msdu_start_tlv_6450(void *msdustart, uint8_t dbg_level)
  442. {
  443. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  444. hal_verbose_debug(
  445. "rx_msdu_start tlv (1/2) - "
  446. "rxpcu_mpdu_filter_in_category: %x "
  447. "sw_frame_group_id: %x "
  448. "phy_ppdu_id: %x "
  449. "msdu_length: %x "
  450. "ipsec_esp: %x "
  451. "l3_offset: %x "
  452. "ipsec_ah: %x "
  453. "l4_offset: %x "
  454. "msdu_number: %x "
  455. "decap_format: %x "
  456. "ipv4_proto: %x "
  457. "ipv6_proto: %x "
  458. "tcp_proto: %x "
  459. "udp_proto: %x "
  460. "ip_frag: %x "
  461. "tcp_only_ack: %x "
  462. "da_is_bcast_mcast: %x "
  463. "ip4_protocol_ip6_next_header: %x "
  464. "toeplitz_hash_2_or_4: %x "
  465. "flow_id_toeplitz: %x "
  466. "user_rssi: %x "
  467. "pkt_type: %x "
  468. "stbc: %x "
  469. "sgi: %x "
  470. "rate_mcs: %x "
  471. "receive_bandwidth: %x "
  472. "reception_type: %x "
  473. "ppdu_start_timestamp: %u ",
  474. msdu_start->rxpcu_mpdu_filter_in_category,
  475. msdu_start->sw_frame_group_id,
  476. msdu_start->phy_ppdu_id,
  477. msdu_start->msdu_length,
  478. msdu_start->ipsec_esp,
  479. msdu_start->l3_offset,
  480. msdu_start->ipsec_ah,
  481. msdu_start->l4_offset,
  482. msdu_start->msdu_number,
  483. msdu_start->decap_format,
  484. msdu_start->ipv4_proto,
  485. msdu_start->ipv6_proto,
  486. msdu_start->tcp_proto,
  487. msdu_start->udp_proto,
  488. msdu_start->ip_frag,
  489. msdu_start->tcp_only_ack,
  490. msdu_start->da_is_bcast_mcast,
  491. msdu_start->ip4_protocol_ip6_next_header,
  492. msdu_start->toeplitz_hash_2_or_4,
  493. msdu_start->flow_id_toeplitz,
  494. msdu_start->user_rssi,
  495. msdu_start->pkt_type,
  496. msdu_start->stbc,
  497. msdu_start->sgi,
  498. msdu_start->rate_mcs,
  499. msdu_start->receive_bandwidth,
  500. msdu_start->reception_type,
  501. msdu_start->ppdu_start_timestamp);
  502. hal_verbose_debug(
  503. "rx_msdu_start tlv (2/2) - "
  504. "sw_phy_meta_data: %x ",
  505. msdu_start->sw_phy_meta_data);
  506. }
  507. /**
  508. * hal_rx_dump_msdu_end_tlv_6450: dump RX msdu_end TLV in structured
  509. * human readable format.
  510. * @msduend: pointer the msdu_end TLV in pkt.
  511. * @dbg_level: log level.
  512. *
  513. * Return: void
  514. */
  515. static void hal_rx_dump_msdu_end_tlv_6450(void *msduend,
  516. uint8_t dbg_level)
  517. {
  518. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  519. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  520. "rx_msdu_end tlv (1/3) - "
  521. "rxpcu_mpdu_filter_in_category: %x "
  522. "sw_frame_group_id: %x "
  523. "phy_ppdu_id: %x "
  524. "ip_hdr_chksum: %x "
  525. "tcp_udp_chksum: %x "
  526. "key_id_octet: %x "
  527. "cce_super_rule: %x "
  528. "cce_classify_not_done_truncat: %x "
  529. "cce_classify_not_done_cce_dis: %x "
  530. "reported_mpdu_length: %x "
  531. "first_msdu: %x "
  532. "last_msdu: %x "
  533. "sa_idx_timeout: %x "
  534. "da_idx_timeout: %x "
  535. "msdu_limit_error: %x "
  536. "flow_idx_timeout: %x "
  537. "flow_idx_invalid: %x "
  538. "wifi_parser_error: %x "
  539. "amsdu_parser_error: %x",
  540. msdu_end->rxpcu_mpdu_filter_in_category,
  541. msdu_end->sw_frame_group_id,
  542. msdu_end->phy_ppdu_id,
  543. msdu_end->ip_hdr_chksum,
  544. msdu_end->tcp_udp_chksum,
  545. msdu_end->key_id_octet,
  546. msdu_end->cce_super_rule,
  547. msdu_end->cce_classify_not_done_truncate,
  548. msdu_end->cce_classify_not_done_cce_dis,
  549. msdu_end->reported_mpdu_length,
  550. msdu_end->first_msdu,
  551. msdu_end->last_msdu,
  552. msdu_end->sa_idx_timeout,
  553. msdu_end->da_idx_timeout,
  554. msdu_end->msdu_limit_error,
  555. msdu_end->flow_idx_timeout,
  556. msdu_end->flow_idx_invalid,
  557. msdu_end->wifi_parser_error,
  558. msdu_end->amsdu_parser_error);
  559. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  560. "rx_msdu_end tlv (2/3)- "
  561. "sa_is_valid: %x "
  562. "da_is_valid: %x "
  563. "da_is_mcbc: %x "
  564. "l3_header_padding: %x "
  565. "ipv6_options_crc: %x "
  566. "tcp_seq_number: %x "
  567. "tcp_ack_number: %x "
  568. "tcp_flag: %x "
  569. "lro_eligible: %x "
  570. "window_size: %x "
  571. "da_offset: %x "
  572. "sa_offset: %x "
  573. "da_offset_valid: %x "
  574. "sa_offset_valid: %x "
  575. "rule_indication_31_0: %x "
  576. "rule_indication_63_32: %x "
  577. "sa_idx: %x "
  578. "da_idx: %x "
  579. "msdu_drop: %x "
  580. "reo_destination_indication: %x "
  581. "flow_idx: %x "
  582. "fse_metadata: %x "
  583. "cce_metadata: %x "
  584. "sa_sw_peer_id: %x ",
  585. msdu_end->sa_is_valid,
  586. msdu_end->da_is_valid,
  587. msdu_end->da_is_mcbc,
  588. msdu_end->l3_header_padding,
  589. msdu_end->ipv6_options_crc,
  590. msdu_end->tcp_seq_number,
  591. msdu_end->tcp_ack_number,
  592. msdu_end->tcp_flag,
  593. msdu_end->lro_eligible,
  594. msdu_end->window_size,
  595. msdu_end->da_offset,
  596. msdu_end->sa_offset,
  597. msdu_end->da_offset_valid,
  598. msdu_end->sa_offset_valid,
  599. msdu_end->rule_indication_31_0,
  600. msdu_end->rule_indication_63_32,
  601. msdu_end->sa_idx,
  602. msdu_end->da_idx_or_sw_peer_id,
  603. msdu_end->msdu_drop,
  604. msdu_end->reo_destination_indication,
  605. msdu_end->flow_idx,
  606. msdu_end->fse_metadata,
  607. msdu_end->cce_metadata,
  608. msdu_end->sa_sw_peer_id);
  609. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  610. "rx_msdu_end tlv (3/3)"
  611. "aggregation_count %x "
  612. "flow_aggregation_continuation %x "
  613. "fisa_timeout %x "
  614. "cumulative_l4_checksum %x "
  615. "cumulative_ip_length %x",
  616. msdu_end->aggregation_count,
  617. msdu_end->flow_aggregation_continuation,
  618. msdu_end->fisa_timeout,
  619. msdu_end->cumulative_l4_checksum,
  620. msdu_end->cumulative_ip_length);
  621. }
  622. /*
  623. * Get tid from RX_MPDU_START
  624. */
  625. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  626. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  627. RX_MPDU_INFO_7_TID_OFFSET)), \
  628. RX_MPDU_INFO_7_TID_MASK, \
  629. RX_MPDU_INFO_7_TID_LSB))
  630. static uint32_t hal_rx_mpdu_start_tid_get_6450(uint8_t *buf)
  631. {
  632. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  633. struct rx_mpdu_start *mpdu_start =
  634. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  635. uint32_t tid;
  636. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  637. return tid;
  638. }
  639. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  640. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  641. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  642. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  643. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  644. /*
  645. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  646. * Interval from rx_msdu_start
  647. *
  648. * @buf: pointer to the start of RX PKT TLV header
  649. * Return: uint32_t(reception_type)
  650. */
  651. static
  652. uint32_t hal_rx_msdu_start_reception_type_get_6450(uint8_t *buf)
  653. {
  654. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  655. struct rx_msdu_start *msdu_start =
  656. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  657. uint32_t reception_type;
  658. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  659. return reception_type;
  660. }
  661. /**
  662. * hal_rx_msdu_end_da_idx_get_6450: API to get da_idx
  663. * from rx_msdu_end TLV
  664. *
  665. * @buf: pointer to the start of RX PKT TLV headers
  666. * Return: da index
  667. */
  668. static uint16_t hal_rx_msdu_end_da_idx_get_6450(uint8_t *buf)
  669. {
  670. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  671. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  672. uint16_t da_idx;
  673. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  674. return da_idx;
  675. }
  676. /**
  677. * hal_rx_msdu_desc_info_get_ptr_6450() - Get msdu desc info ptr
  678. * @msdu_details_ptr: Pointer to msdu_details_ptr
  679. *
  680. * Return - Pointer to rx_msdu_desc_info structure.
  681. *
  682. */
  683. static void *hal_rx_msdu_desc_info_get_ptr_6450(void *msdu_details_ptr)
  684. {
  685. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  686. }
  687. /**
  688. * hal_rx_link_desc_msdu0_ptr_6450 - Get pointer to rx_msdu details
  689. * @link_desc: Pointer to link desc
  690. *
  691. * Return - Pointer to rx_msdu_details structure
  692. *
  693. */
  694. static void *hal_rx_link_desc_msdu0_ptr_6450(void *link_desc)
  695. {
  696. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  697. }
  698. /**
  699. * hal_rx_get_rx_fragment_number_6450(): Function to retrieve rx fragment number
  700. *
  701. * @buf: Network buffer
  702. * Returns: rx fragment number
  703. */
  704. static
  705. uint8_t hal_rx_get_rx_fragment_number_6450(uint8_t *buf)
  706. {
  707. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  708. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  709. /* Return first 4 bits as fragment number */
  710. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  711. DOT11_SEQ_FRAG_MASK);
  712. }
  713. /**
  714. * hal_rx_msdu_end_da_is_mcbc_get_6450(): API to check if pkt is MCBC
  715. * from rx_msdu_end TLV
  716. *
  717. * @buf: pointer to the start of RX PKT TLV headers
  718. * Return: da_is_mcbc
  719. */
  720. static uint8_t
  721. hal_rx_msdu_end_da_is_mcbc_get_6450(uint8_t *buf)
  722. {
  723. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  724. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  725. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  726. }
  727. /**
  728. * hal_rx_msdu_end_sa_is_valid_get_6450(): API to get_6450 the
  729. * sa_is_valid bit from rx_msdu_end TLV
  730. *
  731. * @buf: pointer to the start of RX PKT TLV headers
  732. * Return: sa_is_valid bit
  733. */
  734. static uint8_t
  735. hal_rx_msdu_end_sa_is_valid_get_6450(uint8_t *buf)
  736. {
  737. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  738. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  739. uint8_t sa_is_valid;
  740. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  741. return sa_is_valid;
  742. }
  743. /**
  744. * hal_rx_msdu_end_sa_idx_get_6450(): API to get_6450 the
  745. * sa_idx from rx_msdu_end TLV
  746. *
  747. * @buf: pointer to the start of RX PKT TLV headers
  748. * Return: sa_idx (SA AST index)
  749. */
  750. static
  751. uint16_t hal_rx_msdu_end_sa_idx_get_6450(uint8_t *buf)
  752. {
  753. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  754. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  755. uint16_t sa_idx;
  756. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  757. return sa_idx;
  758. }
  759. /**
  760. * hal_rx_desc_is_first_msdu_6450() - Check if first msdu
  761. *
  762. * @hw_desc_addr: hardware descriptor address
  763. *
  764. * Return: 0 - success/ non-zero failure
  765. */
  766. static uint32_t hal_rx_desc_is_first_msdu_6450(void *hw_desc_addr)
  767. {
  768. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  769. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  770. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  771. }
  772. /**
  773. * hal_rx_msdu_end_l3_hdr_padding_get_6450(): API to get_6450 the
  774. * l3_header padding from rx_msdu_end TLV
  775. *
  776. * @buf: pointer to the start of RX PKT TLV headers
  777. * Return: number of l3 header padding bytes
  778. */
  779. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6450(uint8_t *buf)
  780. {
  781. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  782. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  783. uint32_t l3_header_padding;
  784. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  785. return l3_header_padding;
  786. }
  787. /*
  788. * @ hal_rx_encryption_info_valid_6450: Returns encryption type.
  789. *
  790. * @ buf: rx_tlv_hdr of the received packet
  791. * @ Return: encryption type
  792. */
  793. static uint32_t hal_rx_encryption_info_valid_6450(uint8_t *buf)
  794. {
  795. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  796. struct rx_mpdu_start *mpdu_start =
  797. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  798. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  799. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  800. return encryption_info;
  801. }
  802. /*
  803. * @ hal_rx_print_pn_6450: Prints the PN of rx packet.
  804. *
  805. * @ buf: rx_tlv_hdr of the received packet
  806. * @ Return: void
  807. */
  808. static void hal_rx_print_pn_6450(uint8_t *buf)
  809. {
  810. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  811. struct rx_mpdu_start *mpdu_start =
  812. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  813. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  814. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  815. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  816. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  817. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  818. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  819. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  820. }
  821. /**
  822. * hal_rx_msdu_end_first_msdu_get_6450: API to get first msdu status
  823. * from rx_msdu_end TLV
  824. *
  825. * @buf: pointer to the start of RX PKT TLV headers
  826. * Return: first_msdu
  827. */
  828. static uint8_t hal_rx_msdu_end_first_msdu_get_6450(uint8_t *buf)
  829. {
  830. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  831. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  832. uint8_t first_msdu;
  833. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  834. return first_msdu;
  835. }
  836. /**
  837. * hal_rx_msdu_end_da_is_valid_get_6450: API to check if da is valid
  838. * from rx_msdu_end TLV
  839. *
  840. * @buf: pointer to the start of RX PKT TLV headers
  841. * Return: da_is_valid
  842. */
  843. static uint8_t hal_rx_msdu_end_da_is_valid_get_6450(uint8_t *buf)
  844. {
  845. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  846. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  847. uint8_t da_is_valid;
  848. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  849. return da_is_valid;
  850. }
  851. /**
  852. * hal_rx_msdu_end_last_msdu_get_6450: API to get last msdu status
  853. * from rx_msdu_end TLV
  854. *
  855. * @buf: pointer to the start of RX PKT TLV headers
  856. * Return: last_msdu
  857. */
  858. static uint8_t hal_rx_msdu_end_last_msdu_get_6450(uint8_t *buf)
  859. {
  860. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  861. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  862. uint8_t last_msdu;
  863. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  864. return last_msdu;
  865. }
  866. /*
  867. * hal_rx_get_mpdu_mac_ad4_valid_6450(): Retrieves if mpdu 4th addr is valid
  868. *
  869. * @nbuf: Network buffer
  870. * Returns: value of mpdu 4th address valid field
  871. */
  872. static bool hal_rx_get_mpdu_mac_ad4_valid_6450(uint8_t *buf)
  873. {
  874. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  875. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  876. bool ad4_valid = 0;
  877. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  878. return ad4_valid;
  879. }
  880. /**
  881. * hal_rx_mpdu_start_sw_peer_id_get_6450: Retrieve sw peer_id
  882. * @buf: network buffer
  883. *
  884. * Return: sw peer_id
  885. */
  886. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6450(uint8_t *buf)
  887. {
  888. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  889. struct rx_mpdu_start *mpdu_start =
  890. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  891. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  892. &mpdu_start->rx_mpdu_info_details);
  893. }
  894. /**
  895. * hal_rx_mpdu_get_to_ds_6450(): API to get the tods info
  896. * from rx_mpdu_start
  897. *
  898. * @buf: pointer to the start of RX PKT TLV header
  899. * Return: uint32_t(to_ds)
  900. */
  901. static uint32_t hal_rx_mpdu_get_to_ds_6450(uint8_t *buf)
  902. {
  903. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  904. struct rx_mpdu_start *mpdu_start =
  905. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  906. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  907. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  908. }
  909. /*
  910. * hal_rx_mpdu_get_fr_ds_6450(): API to get the from ds info
  911. * from rx_mpdu_start
  912. *
  913. * @buf: pointer to the start of RX PKT TLV header
  914. * Return: uint32_t(fr_ds)
  915. */
  916. static uint32_t hal_rx_mpdu_get_fr_ds_6450(uint8_t *buf)
  917. {
  918. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  919. struct rx_mpdu_start *mpdu_start =
  920. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  921. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  922. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  923. }
  924. /*
  925. * hal_rx_get_mpdu_frame_control_valid_6450(): Retrieves mpdu
  926. * frame control valid
  927. *
  928. * @nbuf: Network buffer
  929. * Returns: value of frame control valid field
  930. */
  931. static uint8_t hal_rx_get_mpdu_frame_control_valid_6450(uint8_t *buf)
  932. {
  933. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  934. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  935. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  936. }
  937. /*
  938. * hal_rx_mpdu_get_addr1_6450(): API to check get address1 of the mpdu
  939. *
  940. * @buf: pointer to the start of RX PKT TLV headera
  941. * @mac_addr: pointer to mac address
  942. * Return: success/failure
  943. */
  944. static QDF_STATUS hal_rx_mpdu_get_addr1_6450(uint8_t *buf, uint8_t *mac_addr)
  945. {
  946. struct __attribute__((__packed__)) hal_addr1 {
  947. uint32_t ad1_31_0;
  948. uint16_t ad1_47_32;
  949. };
  950. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  951. struct rx_mpdu_start *mpdu_start =
  952. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  953. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  954. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  955. uint32_t mac_addr_ad1_valid;
  956. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  957. if (mac_addr_ad1_valid) {
  958. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  959. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  960. return QDF_STATUS_SUCCESS;
  961. }
  962. return QDF_STATUS_E_FAILURE;
  963. }
  964. /*
  965. * hal_rx_mpdu_get_addr2_6450(): API to check get address2 of the mpdu
  966. * in the packet
  967. *
  968. * @buf: pointer to the start of RX PKT TLV header
  969. * @mac_addr: pointer to mac address
  970. * Return: success/failure
  971. */
  972. static QDF_STATUS hal_rx_mpdu_get_addr2_6450(uint8_t *buf,
  973. uint8_t *mac_addr)
  974. {
  975. struct __attribute__((__packed__)) hal_addr2 {
  976. uint16_t ad2_15_0;
  977. uint32_t ad2_47_16;
  978. };
  979. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  980. struct rx_mpdu_start *mpdu_start =
  981. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  982. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  983. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  984. uint32_t mac_addr_ad2_valid;
  985. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  986. if (mac_addr_ad2_valid) {
  987. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  988. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  989. return QDF_STATUS_SUCCESS;
  990. }
  991. return QDF_STATUS_E_FAILURE;
  992. }
  993. /*
  994. * hal_rx_mpdu_get_addr3_6450(): API to get address3 of the mpdu
  995. * in the packet
  996. *
  997. * @buf: pointer to the start of RX PKT TLV header
  998. * @mac_addr: pointer to mac address
  999. * Return: success/failure
  1000. */
  1001. static QDF_STATUS hal_rx_mpdu_get_addr3_6450(uint8_t *buf, uint8_t *mac_addr)
  1002. {
  1003. struct __attribute__((__packed__)) hal_addr3 {
  1004. uint32_t ad3_31_0;
  1005. uint16_t ad3_47_32;
  1006. };
  1007. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1008. struct rx_mpdu_start *mpdu_start =
  1009. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1010. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1011. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  1012. uint32_t mac_addr_ad3_valid;
  1013. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  1014. if (mac_addr_ad3_valid) {
  1015. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  1016. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  1017. return QDF_STATUS_SUCCESS;
  1018. }
  1019. return QDF_STATUS_E_FAILURE;
  1020. }
  1021. /*
  1022. * hal_rx_mpdu_get_addr4_6450(): API to get address4 of the mpdu
  1023. * in the packet
  1024. *
  1025. * @buf: pointer to the start of RX PKT TLV header
  1026. * @mac_addr: pointer to mac address
  1027. * Return: success/failure
  1028. */
  1029. static QDF_STATUS hal_rx_mpdu_get_addr4_6450(uint8_t *buf, uint8_t *mac_addr)
  1030. {
  1031. struct __attribute__((__packed__)) hal_addr4 {
  1032. uint32_t ad4_31_0;
  1033. uint16_t ad4_47_32;
  1034. };
  1035. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1036. struct rx_mpdu_start *mpdu_start =
  1037. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1038. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1039. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  1040. uint32_t mac_addr_ad4_valid;
  1041. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  1042. if (mac_addr_ad4_valid) {
  1043. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  1044. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  1045. return QDF_STATUS_SUCCESS;
  1046. }
  1047. return QDF_STATUS_E_FAILURE;
  1048. }
  1049. /*
  1050. * hal_rx_get_mpdu_sequence_control_valid_6450(): Get mpdu
  1051. * sequence control valid
  1052. *
  1053. * @nbuf: Network buffer
  1054. * Returns: value of sequence control valid field
  1055. */
  1056. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6450(uint8_t *buf)
  1057. {
  1058. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1059. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1060. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  1061. }
  1062. /**
  1063. * hal_rx_hw_desc_get_ppduid_get_6450(): retrieve ppdu id
  1064. * @rx_tlv_hdr: rx tlv header
  1065. * @rxdma_dst_ring_desc: rxdma HW descriptor
  1066. *
  1067. * Return: ppdu id
  1068. */
  1069. static uint32_t hal_rx_hw_desc_get_ppduid_get_6450(void *rx_tlv_hdr,
  1070. void *rxdma_dst_ring_desc)
  1071. {
  1072. struct rx_mpdu_info *rx_mpdu_info;
  1073. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1074. rx_mpdu_info =
  1075. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1076. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  1077. }
  1078. static uint32_t
  1079. hal_rx_get_ppdu_id_6450(uint8_t *buf)
  1080. {
  1081. return HAL_RX_GET_PPDU_ID(buf);
  1082. }
  1083. /**
  1084. * hal_rx_msdu_flow_idx_invalid_6450: API to get flow index invalid
  1085. * from rx_msdu_end TLV
  1086. * @buf: pointer to the start of RX PKT TLV headers
  1087. *
  1088. * Return: flow index invalid value from MSDU END TLV
  1089. */
  1090. static bool hal_rx_msdu_flow_idx_invalid_6450(uint8_t *buf)
  1091. {
  1092. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1093. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1094. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1095. }
  1096. /**
  1097. * hal_rx_msdu_flow_idx_timeout_6450: API to get flow index timeout
  1098. * from rx_msdu_end TLV
  1099. * @buf: pointer to the start of RX PKT TLV headers
  1100. *
  1101. * Return: flow index timeout value from MSDU END TLV
  1102. */
  1103. static bool hal_rx_msdu_flow_idx_timeout_6450(uint8_t *buf)
  1104. {
  1105. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1106. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1107. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1108. }
  1109. /**
  1110. * hal_rx_msdu_fse_metadata_get_6450: API to get FSE metadata
  1111. * from rx_msdu_end TLV
  1112. * @buf: pointer to the start of RX PKT TLV headers
  1113. *
  1114. * Return: fse metadata value from MSDU END TLV
  1115. */
  1116. static uint32_t hal_rx_msdu_fse_metadata_get_6450(uint8_t *buf)
  1117. {
  1118. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1119. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1120. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1121. }
  1122. /**
  1123. * hal_rx_msdu_cce_metadata_get_6450: API to get CCE metadata
  1124. * from rx_msdu_end TLV
  1125. * @buf: pointer to the start of RX PKT TLV headers
  1126. *
  1127. * Return: cce_metadata
  1128. */
  1129. static uint16_t
  1130. hal_rx_msdu_cce_metadata_get_6450(uint8_t *buf)
  1131. {
  1132. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1133. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1134. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1135. }
  1136. /**
  1137. * hal_rx_msdu_get_flow_params_6450: API to get flow index, flow index invalid
  1138. * and flow index timeout from rx_msdu_end TLV
  1139. * @buf: pointer to the start of RX PKT TLV headers
  1140. * @flow_invalid: pointer to return value of flow_idx_valid
  1141. * @flow_timeout: pointer to return value of flow_idx_timeout
  1142. * @flow_index: pointer to return value of flow_idx
  1143. *
  1144. * Return: none
  1145. */
  1146. static inline void
  1147. hal_rx_msdu_get_flow_params_6450(uint8_t *buf,
  1148. bool *flow_invalid,
  1149. bool *flow_timeout,
  1150. uint32_t *flow_index)
  1151. {
  1152. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1153. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1154. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1155. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1156. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1157. }
  1158. /**
  1159. * hal_rx_tlv_get_tcp_chksum_6450() - API to get tcp checksum
  1160. * @buf: rx_tlv_hdr
  1161. *
  1162. * Return: tcp checksum
  1163. */
  1164. static uint16_t
  1165. hal_rx_tlv_get_tcp_chksum_6450(uint8_t *buf)
  1166. {
  1167. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1168. }
  1169. /**
  1170. * hal_rx_get_rx_sequence_6450(): Function to retrieve rx sequence number
  1171. *
  1172. * @buf: Network buffer
  1173. * Returns: rx sequence number
  1174. */
  1175. static
  1176. uint16_t hal_rx_get_rx_sequence_6450(uint8_t *buf)
  1177. {
  1178. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1179. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1180. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1181. }
  1182. /**
  1183. * hal_rx_get_fisa_cumulative_l4_checksum_6450() - Retrieve cumulative
  1184. * checksum
  1185. * @buf: buffer pointer
  1186. *
  1187. * Return: cumulative checksum
  1188. */
  1189. static inline
  1190. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6450(uint8_t *buf)
  1191. {
  1192. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1193. }
  1194. /**
  1195. * hal_rx_get_fisa_cumulative_ip_length_6450() - Retrieve cumulative
  1196. * ip length
  1197. * @buf: buffer pointer
  1198. *
  1199. * Return: cumulative length
  1200. */
  1201. static inline
  1202. uint16_t hal_rx_get_fisa_cumulative_ip_length_6450(uint8_t *buf)
  1203. {
  1204. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1205. }
  1206. /**
  1207. * hal_rx_get_udp_proto_6450() - Retrieve udp proto value
  1208. * @buf: buffer
  1209. *
  1210. * Return: udp proto bit
  1211. */
  1212. static inline
  1213. bool hal_rx_get_udp_proto_6450(uint8_t *buf)
  1214. {
  1215. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1216. }
  1217. /**
  1218. * hal_rx_get_flow_agg_continuation_6450() - retrieve flow agg
  1219. * continuation
  1220. * @buf: buffer
  1221. *
  1222. * Return: flow agg
  1223. */
  1224. static inline
  1225. bool hal_rx_get_flow_agg_continuation_6450(uint8_t *buf)
  1226. {
  1227. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1228. }
  1229. /**
  1230. * hal_rx_get_flow_agg_count_6450()- Retrieve flow agg count
  1231. * @buf: buffer
  1232. *
  1233. * Return: flow agg count
  1234. */
  1235. static inline
  1236. uint8_t hal_rx_get_flow_agg_count_6450(uint8_t *buf)
  1237. {
  1238. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1239. }
  1240. /**
  1241. * hal_rx_get_fisa_timeout_6450() - Retrieve fisa timeout
  1242. * @buf: buffer
  1243. *
  1244. * Return: fisa timeout
  1245. */
  1246. static inline
  1247. bool hal_rx_get_fisa_timeout_6450(uint8_t *buf)
  1248. {
  1249. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1250. }
  1251. /**
  1252. * hal_rx_mpdu_start_tlv_tag_valid_6450 () - API to check if RX_MPDU_START
  1253. * tlv tag is valid
  1254. *
  1255. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  1256. *
  1257. * Return: true if RX_MPDU_START is valid, else false.
  1258. */
  1259. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6450(void *rx_tlv_hdr)
  1260. {
  1261. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1262. uint32_t tlv_tag;
  1263. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1264. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1265. }
  1266. /*
  1267. * hal_rx_flow_setup_fse_6450() - Setup a flow search entry in HW FST
  1268. * @fst: Pointer to the Rx Flow Search Table
  1269. * @table_offset: offset into the table where the flow is to be setup
  1270. * @flow: Flow Parameters
  1271. *
  1272. * Flow table entry fields are updated in host byte order, little endian order.
  1273. *
  1274. * Return: Success/Failure
  1275. */
  1276. static void *
  1277. hal_rx_flow_setup_fse_6450(uint8_t *rx_fst, uint32_t table_offset,
  1278. uint8_t *rx_flow)
  1279. {
  1280. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1281. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1282. uint8_t *fse;
  1283. bool fse_valid;
  1284. if (table_offset >= fst->max_entries) {
  1285. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1286. "HAL FSE table offset %u exceeds max entries %u",
  1287. table_offset, fst->max_entries);
  1288. return NULL;
  1289. }
  1290. fse = (uint8_t *)fst->base_vaddr +
  1291. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1292. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1293. if (fse_valid) {
  1294. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1295. "HAL FSE %pK already valid", fse);
  1296. return NULL;
  1297. }
  1298. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1299. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1300. (flow->tuple_info.src_ip_127_96));
  1301. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1302. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1303. (flow->tuple_info.src_ip_95_64));
  1304. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1305. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1306. (flow->tuple_info.src_ip_63_32));
  1307. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1308. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1309. (flow->tuple_info.src_ip_31_0));
  1310. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1311. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1312. (flow->tuple_info.dest_ip_127_96));
  1313. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1314. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1315. (flow->tuple_info.dest_ip_95_64));
  1316. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1317. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1318. (flow->tuple_info.dest_ip_63_32));
  1319. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1320. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1321. (flow->tuple_info.dest_ip_31_0));
  1322. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1323. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1324. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1325. (flow->tuple_info.dest_port));
  1326. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1327. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1328. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1329. (flow->tuple_info.src_port));
  1330. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1331. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1332. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1333. flow->tuple_info.l4_protocol);
  1334. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1335. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1336. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1337. flow->reo_destination_handler);
  1338. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1339. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1340. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1341. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1342. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1343. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1344. (flow->fse_metadata));
  1345. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1346. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1347. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1348. REO_DESTINATION_INDICATION,
  1349. flow->reo_destination_indication);
  1350. /* Reset all the other fields in FSE */
  1351. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1352. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1353. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1354. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1355. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1356. return fse;
  1357. }
  1358. /*
  1359. * hal_rx_flow_setup_cmem_fse_6450() - Setup a flow search entry in HW CMEM FST
  1360. * @hal_soc: hal_soc reference
  1361. * @cmem_ba: CMEM base address
  1362. * @table_offset: offset into the table where the flow is to be setup
  1363. * @flow: Flow Parameters
  1364. *
  1365. * Return: Success/Failure
  1366. */
  1367. static uint32_t
  1368. hal_rx_flow_setup_cmem_fse_6450(struct hal_soc *hal_soc, uint32_t cmem_ba,
  1369. uint32_t table_offset, uint8_t *rx_flow)
  1370. {
  1371. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1372. uint32_t fse_offset;
  1373. uint32_t value;
  1374. fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1375. /* Reset the Valid bit */
  1376. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1377. VALID), 0);
  1378. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1379. (flow->tuple_info.src_ip_127_96));
  1380. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_0,
  1381. SRC_IP_127_96), value);
  1382. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1383. (flow->tuple_info.src_ip_95_64));
  1384. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_1,
  1385. SRC_IP_95_64), value);
  1386. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1387. (flow->tuple_info.src_ip_63_32));
  1388. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_2,
  1389. SRC_IP_63_32), value);
  1390. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1391. (flow->tuple_info.src_ip_31_0));
  1392. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_3,
  1393. SRC_IP_31_0), value);
  1394. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1395. (flow->tuple_info.dest_ip_127_96));
  1396. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_4,
  1397. DEST_IP_127_96), value);
  1398. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1399. (flow->tuple_info.dest_ip_95_64));
  1400. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_5,
  1401. DEST_IP_95_64), value);
  1402. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1403. (flow->tuple_info.dest_ip_63_32));
  1404. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_6,
  1405. DEST_IP_63_32), value);
  1406. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1407. (flow->tuple_info.dest_ip_31_0));
  1408. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_7,
  1409. DEST_IP_31_0), value);
  1410. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1411. (flow->tuple_info.dest_port));
  1412. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1413. (flow->tuple_info.src_port));
  1414. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_8,
  1415. SRC_PORT), value);
  1416. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1417. (flow->fse_metadata));
  1418. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_10,
  1419. METADATA), value);
  1420. /* Reset all the other fields in FSE */
  1421. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_11,
  1422. MSDU_COUNT), 0);
  1423. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_12,
  1424. MSDU_BYTE_COUNT), 0);
  1425. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13,
  1426. TIMESTAMP), 0);
  1427. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1428. flow->tuple_info.l4_protocol);
  1429. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1430. flow->reo_destination_handler);
  1431. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1432. REO_DESTINATION_INDICATION,
  1433. flow->reo_destination_indication);
  1434. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1435. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1436. L4_PROTOCOL), value);
  1437. return fse_offset;
  1438. }
  1439. /**
  1440. * hal_rx_flow_get_cmem_fse_ts_6450() - Get timestamp field from CMEM FSE
  1441. * @hal_soc: hal_soc reference
  1442. * @fse_offset: CMEM FSE offset
  1443. *
  1444. * Return: Timestamp
  1445. */
  1446. static uint32_t hal_rx_flow_get_cmem_fse_ts_6450(struct hal_soc *hal_soc,
  1447. uint32_t fse_offset)
  1448. {
  1449. return HAL_CMEM_READ(hal_soc, fse_offset +
  1450. HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP));
  1451. }
  1452. /**
  1453. * hal_rx_flow_get_cmem_fse_6450() - Get FSE from CMEM
  1454. * @hal_soc: hal_soc reference
  1455. * @fse_offset: CMEM FSE offset
  1456. * @fse: reference where FSE will be copied
  1457. * @len: length of FSE
  1458. *
  1459. * Return: If read is successful or not
  1460. */
  1461. static void
  1462. hal_rx_flow_get_cmem_fse_6450(struct hal_soc *hal_soc, uint32_t fse_offset,
  1463. uint32_t *fse, qdf_size_t len)
  1464. {
  1465. int i;
  1466. if (len != HAL_RX_FST_ENTRY_SIZE)
  1467. return;
  1468. for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
  1469. fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
  1470. }
  1471. /**
  1472. * hal_rx_msdu_get_reo_destination_indication_6450: API to get
  1473. * reo_destination_indication from rx_msdu_end TLV
  1474. * @buf: pointer to the start of RX PKT TLV headers
  1475. * @reo_destination_ind: pointer to return value
  1476. * of reo_destination_indication
  1477. *
  1478. * Return: none
  1479. */
  1480. static void
  1481. hal_rx_msdu_get_reo_destination_indication_6450(uint8_t *buf,
  1482. uint32_t *reo_destination_ind)
  1483. {
  1484. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1485. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1486. *reo_destination_ind =
  1487. HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1488. }
  1489. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1490. static inline uint8_t hal_get_first_wow_wakeup_packet_6450(uint8_t *buf)
  1491. {
  1492. return 0;
  1493. }
  1494. #endif
  1495. /**
  1496. * hal_rx_msdu_start_get_len_6450(): API to get the MSDU length
  1497. * from rx_msdu_start TLV
  1498. *
  1499. * @buf: pointer to the start of RX PKT TLV headers
  1500. * Return: (uint32_t)msdu length
  1501. */
  1502. static uint32_t hal_rx_msdu_start_get_len_6450(uint8_t *buf)
  1503. {
  1504. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1505. struct rx_msdu_start *msdu_start =
  1506. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1507. uint32_t msdu_len;
  1508. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  1509. return msdu_len;
  1510. }
  1511. static void hal_hw_txrx_ops_attach_wcn6450(struct hal_soc *hal_soc)
  1512. {
  1513. /* Initialize setup tx/rx ops here */
  1514. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1515. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1516. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_6450;
  1517. hal_soc->ops->hal_reo_setup = hal_reo_setup_6450;
  1518. hal_soc->ops->hal_get_window_address = hal_get_window_address_6450;
  1519. hal_soc->ops->hal_reo_set_err_dst_remap =
  1520. hal_reo_set_err_dst_remap_6450;
  1521. /* tx */
  1522. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1523. hal_tx_desc_set_dscp_tid_table_id_6450;
  1524. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6450;
  1525. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6450;
  1526. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6450;
  1527. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1528. hal_tx_desc_set_buf_addr_generic_rh;
  1529. hal_soc->ops->hal_tx_desc_set_search_type =
  1530. hal_tx_desc_set_search_type_generic_rh;
  1531. hal_soc->ops->hal_tx_desc_set_search_index =
  1532. hal_tx_desc_set_search_index_generic_rh;
  1533. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1534. hal_tx_desc_set_cache_set_num_generic_rh;
  1535. hal_soc->ops->hal_tx_comp_get_status =
  1536. hal_tx_comp_get_status_generic_rh;
  1537. hal_soc->ops->hal_tx_comp_get_release_reason =
  1538. hal_tx_comp_get_release_reason_6450;
  1539. hal_soc->ops->hal_get_wbm_internal_error =
  1540. hal_get_wbm_internal_error_6450;
  1541. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6450;
  1542. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1543. hal_tx_init_cmd_credit_ring_6450;
  1544. /* rx */
  1545. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1546. hal_rx_msdu_start_nss_get_6450;
  1547. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1548. hal_rx_mon_hw_desc_get_mpdu_status_6450;
  1549. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6450;
  1550. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1551. hal_rx_proc_phyrx_other_receive_info_tlv_6450;
  1552. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1553. hal_rx_dump_msdu_start_tlv_6450;
  1554. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6450;
  1555. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6450;
  1556. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1557. hal_rx_mpdu_start_tid_get_6450;
  1558. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1559. hal_rx_msdu_start_reception_type_get_6450;
  1560. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1561. hal_rx_msdu_end_da_idx_get_6450;
  1562. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1563. hal_rx_msdu_desc_info_get_ptr_6450;
  1564. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1565. hal_rx_link_desc_msdu0_ptr_6450;
  1566. hal_soc->ops->hal_reo_status_get_header =
  1567. hal_reo_status_get_header_6450;
  1568. hal_soc->ops->hal_rx_status_get_tlv_info =
  1569. hal_rx_status_get_tlv_info_generic_rh;
  1570. hal_soc->ops->hal_rx_wbm_err_info_get =
  1571. hal_rx_wbm_err_info_get_6450;
  1572. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1573. hal_rx_dump_mpdu_start_tlv_generic_rh;
  1574. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1575. hal_tx_set_pcp_tid_map_generic_rh;
  1576. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1577. hal_tx_update_pcp_tid_generic_rh;
  1578. hal_soc->ops->hal_tx_set_tidmap_prty =
  1579. hal_tx_update_tidmap_prty_generic_rh;
  1580. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1581. hal_rx_get_rx_fragment_number_6450;
  1582. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1583. hal_rx_msdu_end_da_is_mcbc_get_6450;
  1584. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1585. hal_rx_msdu_end_sa_is_valid_get_6450;
  1586. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1587. hal_rx_msdu_end_sa_idx_get_6450;
  1588. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1589. hal_rx_desc_is_first_msdu_6450;
  1590. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1591. hal_rx_msdu_end_l3_hdr_padding_get_6450;
  1592. hal_soc->ops->hal_rx_encryption_info_valid =
  1593. hal_rx_encryption_info_valid_6450;
  1594. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6450;
  1595. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1596. hal_rx_msdu_end_first_msdu_get_6450;
  1597. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1598. hal_rx_msdu_end_da_is_valid_get_6450;
  1599. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1600. hal_rx_msdu_end_last_msdu_get_6450;
  1601. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1602. hal_rx_get_mpdu_mac_ad4_valid_6450;
  1603. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1604. hal_rx_mpdu_start_sw_peer_id_get_6450;
  1605. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1606. hal_rx_mpdu_peer_meta_data_get_rh;
  1607. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6450;
  1608. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6450;
  1609. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1610. hal_rx_get_mpdu_frame_control_valid_6450;
  1611. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1612. hal_rx_get_frame_ctrl_field_rh;
  1613. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6450;
  1614. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6450;
  1615. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6450;
  1616. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6450;
  1617. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1618. hal_rx_get_mpdu_sequence_control_valid_6450;
  1619. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6450;
  1620. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6450;
  1621. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1622. hal_rx_hw_desc_get_ppduid_get_6450;
  1623. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1624. hal_rx_msdu0_buffer_addr_lsb_6450;
  1625. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1626. hal_rx_msdu_desc_info_ptr_get_6450;
  1627. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6450;
  1628. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6450;
  1629. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6450;
  1630. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6450;
  1631. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1632. hal_rx_get_mac_addr2_valid_6450;
  1633. hal_soc->ops->hal_rx_get_filter_category =
  1634. hal_rx_get_filter_category_6450;
  1635. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6450;
  1636. hal_soc->ops->hal_reo_config = hal_reo_config_6450;
  1637. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6450;
  1638. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1639. hal_rx_msdu_flow_idx_invalid_6450;
  1640. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1641. hal_rx_msdu_flow_idx_timeout_6450;
  1642. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1643. hal_rx_msdu_fse_metadata_get_6450;
  1644. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1645. hal_rx_msdu_cce_match_get_rh;
  1646. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1647. hal_rx_msdu_cce_metadata_get_6450;
  1648. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1649. hal_rx_msdu_get_flow_params_6450;
  1650. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1651. hal_rx_tlv_get_tcp_chksum_6450;
  1652. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6450;
  1653. #if defined(QCA_WIFI_WCN6450) && defined(WLAN_CFR_ENABLE) && \
  1654. defined(WLAN_ENH_CFR_ENABLE)
  1655. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6450;
  1656. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6450;
  1657. #endif
  1658. /* rx - msdu end fast path info fields */
  1659. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1660. hal_rx_msdu_packet_metadata_get_generic_rh;
  1661. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1662. hal_rx_get_fisa_cumulative_l4_checksum_6450;
  1663. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1664. hal_rx_get_fisa_cumulative_ip_length_6450;
  1665. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6450;
  1666. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1667. hal_rx_get_flow_agg_continuation_6450;
  1668. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1669. hal_rx_get_flow_agg_count_6450;
  1670. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6450;
  1671. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1672. hal_rx_mpdu_start_tlv_tag_valid_6450;
  1673. /* rx - TLV struct offsets */
  1674. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1675. hal_rx_msdu_end_offset_get_generic;
  1676. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1677. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1678. hal_rx_msdu_start_offset_get_generic;
  1679. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1680. hal_rx_mpdu_start_offset_get_generic;
  1681. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1682. hal_rx_mpdu_end_offset_get_generic;
  1683. #ifndef NO_RX_PKT_HDR_TLV
  1684. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1685. hal_rx_pkt_tlv_offset_get_generic;
  1686. #endif
  1687. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6450;
  1688. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1689. hal_rx_flow_get_tuple_info_rh;
  1690. hal_soc->ops->hal_rx_flow_delete_entry =
  1691. hal_rx_flow_delete_entry_rh;
  1692. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_rh;
  1693. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1694. hal_compute_reo_remap_ix2_ix3_6450;
  1695. /* CMEM FSE */
  1696. hal_soc->ops->hal_rx_flow_setup_cmem_fse =
  1697. hal_rx_flow_setup_cmem_fse_6450;
  1698. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
  1699. hal_rx_flow_get_cmem_fse_ts_6450;
  1700. hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_6450;
  1701. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1702. hal_rx_msdu_get_reo_destination_indication_6450;
  1703. hal_soc->ops->hal_setup_link_idle_list =
  1704. hal_setup_link_idle_list_6450;
  1705. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1706. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1707. hal_get_first_wow_wakeup_packet_6450;
  1708. #endif
  1709. hal_soc->ops->hal_compute_reo_remap_ix0 =
  1710. hal_compute_reo_remap_ix0_6450;
  1711. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1712. hal_rx_msdu_start_get_len_6450;
  1713. }
  1714. /**
  1715. * hal_wcn6450_attach() - Attach 6450 target specific hal_soc ops,
  1716. * offset and srng table
  1717. * @hal_soc: HAL Soc handle
  1718. *
  1719. * Return: None
  1720. */
  1721. void hal_wcn6450_attach(struct hal_soc *hal_soc)
  1722. {
  1723. hal_soc->hw_srng_table = hw_srng_table_wcn6450;
  1724. hal_hw_txrx_default_ops_attach_rh(hal_soc);
  1725. hal_hw_txrx_ops_attach_wcn6450(hal_soc);
  1726. }