sde_encoder.c 156 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770
  1. /*
  2. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_hw_vdc.h"
  38. #include "sde_crtc.h"
  39. #include "sde_trace.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_hw_top.h"
  42. #include "sde_hw_qdss.h"
  43. #include "sde_encoder_dce.h"
  44. #include "sde_vm.h"
  45. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  55. (p) ? (p)->parent->base.id : -1, \
  56. (p) ? (p)->intf_idx - INTF_0 : -1, \
  57. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  58. ##__VA_ARGS__)
  59. #define SEC_TO_MILLI_SEC 1000
  60. #define MISR_BUFF_SIZE 256
  61. #define IDLE_SHORT_TIMEOUT 1
  62. #define EVT_TIME_OUT_SPLIT 2
  63. /* worst case poll time for delay_kickoff to be cleared */
  64. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. /**
  68. * enum sde_enc_rc_events - events for resource control state machine
  69. * @SDE_ENC_RC_EVENT_KICKOFF:
  70. * This event happens at NORMAL priority.
  71. * Event that signals the start of the transfer. When this event is
  72. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  73. * Regardless of the previous state, the resource should be in ON state
  74. * at the end of this event. At the end of this event, a delayed work is
  75. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  76. * ktime.
  77. * @SDE_ENC_RC_EVENT_PRE_STOP:
  78. * This event happens at NORMAL priority.
  79. * This event, when received during the ON state, set RSC to IDLE, and
  80. * and leave the RC STATE in the PRE_OFF state.
  81. * It should be followed by the STOP event as part of encoder disable.
  82. * If received during IDLE or OFF states, it will do nothing.
  83. * @SDE_ENC_RC_EVENT_STOP:
  84. * This event happens at NORMAL priority.
  85. * When this event is received, disable all the MDP/DSI core clocks, and
  86. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  87. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  88. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  89. * Resource state should be in OFF at the end of the event.
  90. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  91. * This event happens at NORMAL priority from a work item.
  92. * Event signals that there is a seamless mode switch is in prgoress. A
  93. * client needs to leave clocks ON to reduce the mode switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to update the rsc with new vtotal and update
  98. * pm_qos vote.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. SDE_EVT32(DRMID(drm_enc), enable);
  130. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  131. }
  132. }
  133. }
  134. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  135. {
  136. struct sde_encoder_virt *sde_enc;
  137. struct sde_encoder_phys *cur_master;
  138. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  139. ktime_t tvblank, cur_time;
  140. struct intf_status intf_status = {0};
  141. unsigned long features;
  142. u32 fps;
  143. sde_enc = to_sde_encoder_virt(drm_enc);
  144. cur_master = sde_enc->cur_master;
  145. fps = sde_encoder_get_fps(drm_enc);
  146. if (!cur_master || !cur_master->hw_intf || !fps
  147. || !cur_master->hw_intf->ops.get_vsync_timestamp
  148. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  149. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  150. return 0;
  151. features = cur_master->hw_intf->cap->features;
  152. /*
  153. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  154. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  155. * at panel vsync and not at MDP VSYNC
  156. */
  157. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  158. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  159. if (intf_status.is_prog_fetch_en)
  160. return 0;
  161. }
  162. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  163. qtmr_counter = arch_timer_read_counter();
  164. cur_time = ktime_get_ns();
  165. /* check for counter rollover between the two timestamps [56 bits] */
  166. if (qtmr_counter < vsync_counter) {
  167. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  168. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  169. qtmr_counter >> 32, qtmr_counter, hw_diff,
  170. fps, SDE_EVTLOG_FUNC_CASE1);
  171. } else {
  172. hw_diff = qtmr_counter - vsync_counter;
  173. }
  174. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  175. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  176. /* avoid setting timestamp, if diff is more than one vsync */
  177. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  178. tvblank = 0;
  179. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  180. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  181. fps, SDE_EVTLOG_ERROR);
  182. } else {
  183. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  184. }
  185. SDE_DEBUG_ENC(sde_enc,
  186. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  187. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  188. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  189. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  190. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  191. return tvblank;
  192. }
  193. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  194. {
  195. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  196. struct msm_drm_private *priv;
  197. struct sde_kms *sde_kms;
  198. struct device *cpu_dev;
  199. struct cpumask *cpu_mask = NULL;
  200. int cpu = 0;
  201. u32 cpu_dma_latency;
  202. priv = drm_enc->dev->dev_private;
  203. sde_kms = to_sde_kms(priv->kms);
  204. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  205. return;
  206. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  207. cpumask_clear(&sde_enc->valid_cpu_mask);
  208. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  209. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  210. if (!cpu_mask &&
  211. sde_encoder_check_curr_mode(drm_enc,
  212. MSM_DISPLAY_CMD_MODE))
  213. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  214. if (!cpu_mask)
  215. return;
  216. for_each_cpu(cpu, cpu_mask) {
  217. cpu_dev = get_cpu_device(cpu);
  218. if (!cpu_dev) {
  219. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  220. cpu);
  221. return;
  222. }
  223. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  224. dev_pm_qos_add_request(cpu_dev,
  225. &sde_enc->pm_qos_cpu_req[cpu],
  226. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  227. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  228. }
  229. }
  230. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  231. {
  232. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  233. struct device *cpu_dev;
  234. int cpu = 0;
  235. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  236. cpu_dev = get_cpu_device(cpu);
  237. if (!cpu_dev) {
  238. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  239. cpu);
  240. continue;
  241. }
  242. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  243. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  244. }
  245. cpumask_clear(&sde_enc->valid_cpu_mask);
  246. }
  247. static bool _sde_encoder_is_autorefresh_enabled(
  248. struct sde_encoder_virt *sde_enc)
  249. {
  250. struct drm_connector *drm_conn;
  251. if (!sde_enc->cur_master ||
  252. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  253. return false;
  254. drm_conn = sde_enc->cur_master->connector;
  255. if (!drm_conn || !drm_conn->state)
  256. return false;
  257. return sde_connector_get_property(drm_conn->state,
  258. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  259. }
  260. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  261. struct sde_hw_qdss *hw_qdss,
  262. struct sde_encoder_phys *phys, bool enable)
  263. {
  264. if (sde_enc->qdss_status == enable)
  265. return;
  266. sde_enc->qdss_status = enable;
  267. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  268. sde_enc->qdss_status);
  269. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  270. }
  271. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  272. s64 timeout_ms, struct sde_encoder_wait_info *info)
  273. {
  274. int rc = 0;
  275. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  276. ktime_t cur_ktime;
  277. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  278. do {
  279. rc = wait_event_timeout(*(info->wq),
  280. atomic_read(info->atomic_cnt) == info->count_check,
  281. wait_time_jiffies);
  282. cur_ktime = ktime_get();
  283. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  284. timeout_ms, atomic_read(info->atomic_cnt),
  285. info->count_check);
  286. /* If we timed out, counter is valid and time is less, wait again */
  287. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  288. (rc == 0) &&
  289. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  290. return rc;
  291. }
  292. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  293. {
  294. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  295. return sde_enc &&
  296. (sde_enc->disp_info.display_type ==
  297. SDE_CONNECTOR_PRIMARY);
  298. }
  299. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  300. {
  301. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  302. return sde_enc &&
  303. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  304. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  305. }
  306. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  307. {
  308. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  309. return sde_enc &&
  310. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  311. }
  312. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  313. {
  314. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  315. return sde_enc && sde_enc->cur_master &&
  316. sde_enc->cur_master->cont_splash_enabled;
  317. }
  318. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  319. enum sde_intr_idx intr_idx)
  320. {
  321. SDE_EVT32(DRMID(phys_enc->parent),
  322. phys_enc->intf_idx - INTF_0,
  323. phys_enc->hw_pp->idx - PINGPONG_0,
  324. intr_idx);
  325. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  326. if (phys_enc->parent_ops.handle_frame_done)
  327. phys_enc->parent_ops.handle_frame_done(
  328. phys_enc->parent, phys_enc,
  329. SDE_ENCODER_FRAME_EVENT_ERROR);
  330. }
  331. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  332. enum sde_intr_idx intr_idx,
  333. struct sde_encoder_wait_info *wait_info)
  334. {
  335. struct sde_encoder_irq *irq;
  336. u32 irq_status;
  337. int ret, i;
  338. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  339. SDE_ERROR("invalid params\n");
  340. return -EINVAL;
  341. }
  342. irq = &phys_enc->irq[intr_idx];
  343. /* note: do master / slave checking outside */
  344. /* return EWOULDBLOCK since we know the wait isn't necessary */
  345. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  346. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  347. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  348. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  349. return -EWOULDBLOCK;
  350. }
  351. if (irq->irq_idx < 0) {
  352. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  353. irq->name, irq->hw_idx);
  354. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  355. irq->irq_idx);
  356. return 0;
  357. }
  358. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  359. atomic_read(wait_info->atomic_cnt));
  360. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  361. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  362. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  363. /*
  364. * Some module X may disable interrupt for longer duration
  365. * and it may trigger all interrupts including timer interrupt
  366. * when module X again enable the interrupt.
  367. * That may cause interrupt wait timeout API in this API.
  368. * It is handled by split the wait timer in two halves.
  369. */
  370. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  371. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  372. irq->hw_idx,
  373. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  374. wait_info);
  375. if (ret)
  376. break;
  377. }
  378. if (ret <= 0) {
  379. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  380. irq->irq_idx, true);
  381. if (irq_status) {
  382. unsigned long flags;
  383. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  384. irq->hw_idx, irq->irq_idx,
  385. phys_enc->hw_pp->idx - PINGPONG_0,
  386. atomic_read(wait_info->atomic_cnt));
  387. SDE_DEBUG_PHYS(phys_enc,
  388. "done but irq %d not triggered\n",
  389. irq->irq_idx);
  390. local_irq_save(flags);
  391. irq->cb.func(phys_enc, irq->irq_idx);
  392. local_irq_restore(flags);
  393. ret = 0;
  394. } else {
  395. ret = -ETIMEDOUT;
  396. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  397. irq->hw_idx, irq->irq_idx,
  398. phys_enc->hw_pp->idx - PINGPONG_0,
  399. atomic_read(wait_info->atomic_cnt), irq_status,
  400. SDE_EVTLOG_ERROR);
  401. }
  402. } else {
  403. ret = 0;
  404. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  405. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  406. atomic_read(wait_info->atomic_cnt));
  407. }
  408. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  410. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  411. return ret;
  412. }
  413. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  414. enum sde_intr_idx intr_idx)
  415. {
  416. struct sde_encoder_irq *irq;
  417. int ret = 0;
  418. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  419. SDE_ERROR("invalid params\n");
  420. return -EINVAL;
  421. }
  422. irq = &phys_enc->irq[intr_idx];
  423. if (irq->irq_idx >= 0) {
  424. SDE_DEBUG_PHYS(phys_enc,
  425. "skipping already registered irq %s type %d\n",
  426. irq->name, irq->intr_type);
  427. return 0;
  428. }
  429. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  430. irq->intr_type, irq->hw_idx);
  431. if (irq->irq_idx < 0) {
  432. SDE_ERROR_PHYS(phys_enc,
  433. "failed to lookup IRQ index for %s type:%d\n",
  434. irq->name, irq->intr_type);
  435. return -EINVAL;
  436. }
  437. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  438. &irq->cb);
  439. if (ret) {
  440. SDE_ERROR_PHYS(phys_enc,
  441. "failed to register IRQ callback for %s\n",
  442. irq->name);
  443. irq->irq_idx = -EINVAL;
  444. return ret;
  445. }
  446. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  447. if (ret) {
  448. SDE_ERROR_PHYS(phys_enc,
  449. "enable IRQ for intr:%s failed, irq_idx %d\n",
  450. irq->name, irq->irq_idx);
  451. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  452. irq->irq_idx, &irq->cb);
  453. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  454. irq->irq_idx, SDE_EVTLOG_ERROR);
  455. irq->irq_idx = -EINVAL;
  456. return ret;
  457. }
  458. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  459. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  460. irq->name, irq->irq_idx);
  461. return ret;
  462. }
  463. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  464. enum sde_intr_idx intr_idx)
  465. {
  466. struct sde_encoder_irq *irq;
  467. int ret;
  468. if (!phys_enc) {
  469. SDE_ERROR("invalid encoder\n");
  470. return -EINVAL;
  471. }
  472. irq = &phys_enc->irq[intr_idx];
  473. /* silently skip irqs that weren't registered */
  474. if (irq->irq_idx < 0) {
  475. SDE_ERROR(
  476. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  477. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  478. irq->irq_idx);
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  480. irq->irq_idx, SDE_EVTLOG_ERROR);
  481. return 0;
  482. }
  483. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  484. if (ret)
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  486. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  487. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  488. &irq->cb);
  489. if (ret)
  490. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  491. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  492. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  493. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  494. irq->irq_idx = -EINVAL;
  495. return 0;
  496. }
  497. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  498. struct sde_encoder_hw_resources *hw_res,
  499. struct drm_connector_state *conn_state)
  500. {
  501. struct sde_encoder_virt *sde_enc = NULL;
  502. int ret, i = 0;
  503. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  504. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  505. -EINVAL, !drm_enc, !hw_res, !conn_state,
  506. hw_res ? !hw_res->comp_info : 0);
  507. return;
  508. }
  509. sde_enc = to_sde_encoder_virt(drm_enc);
  510. SDE_DEBUG_ENC(sde_enc, "\n");
  511. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  512. hw_res->display_type = sde_enc->disp_info.display_type;
  513. /* Query resources used by phys encs, expected to be without overlap */
  514. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  515. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  516. if (phys && phys->ops.get_hw_resources)
  517. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  518. }
  519. /*
  520. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  521. * called from atomic_check phase. Use the below API to get mode
  522. * information of the temporary conn_state passed
  523. */
  524. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  525. if (ret)
  526. SDE_ERROR("failed to get topology ret %d\n", ret);
  527. ret = sde_connector_state_get_compression_info(conn_state,
  528. hw_res->comp_info);
  529. if (ret)
  530. SDE_ERROR("failed to get compression info ret %d\n", ret);
  531. }
  532. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  533. {
  534. struct sde_encoder_virt *sde_enc = NULL;
  535. int i = 0;
  536. unsigned int num_encs;
  537. if (!drm_enc) {
  538. SDE_ERROR("invalid encoder\n");
  539. return;
  540. }
  541. sde_enc = to_sde_encoder_virt(drm_enc);
  542. SDE_DEBUG_ENC(sde_enc, "\n");
  543. num_encs = sde_enc->num_phys_encs;
  544. mutex_lock(&sde_enc->enc_lock);
  545. sde_rsc_client_destroy(sde_enc->rsc_client);
  546. for (i = 0; i < num_encs; i++) {
  547. struct sde_encoder_phys *phys;
  548. phys = sde_enc->phys_vid_encs[i];
  549. if (phys && phys->ops.destroy) {
  550. phys->ops.destroy(phys);
  551. --sde_enc->num_phys_encs;
  552. sde_enc->phys_vid_encs[i] = NULL;
  553. }
  554. phys = sde_enc->phys_cmd_encs[i];
  555. if (phys && phys->ops.destroy) {
  556. phys->ops.destroy(phys);
  557. --sde_enc->num_phys_encs;
  558. sde_enc->phys_cmd_encs[i] = NULL;
  559. }
  560. phys = sde_enc->phys_encs[i];
  561. if (phys && phys->ops.destroy) {
  562. phys->ops.destroy(phys);
  563. --sde_enc->num_phys_encs;
  564. sde_enc->phys_encs[i] = NULL;
  565. }
  566. }
  567. if (sde_enc->num_phys_encs)
  568. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  569. sde_enc->num_phys_encs);
  570. sde_enc->num_phys_encs = 0;
  571. mutex_unlock(&sde_enc->enc_lock);
  572. drm_encoder_cleanup(drm_enc);
  573. mutex_destroy(&sde_enc->enc_lock);
  574. kfree(sde_enc->input_handler);
  575. sde_enc->input_handler = NULL;
  576. kfree(sde_enc);
  577. }
  578. void sde_encoder_helper_update_intf_cfg(
  579. struct sde_encoder_phys *phys_enc)
  580. {
  581. struct sde_encoder_virt *sde_enc;
  582. struct sde_hw_intf_cfg_v1 *intf_cfg;
  583. enum sde_3d_blend_mode mode_3d;
  584. if (!phys_enc || !phys_enc->hw_pp) {
  585. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  586. return;
  587. }
  588. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  589. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  590. SDE_DEBUG_ENC(sde_enc,
  591. "intf_cfg updated for %d at idx %d\n",
  592. phys_enc->intf_idx,
  593. intf_cfg->intf_count);
  594. /* setup interface configuration */
  595. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  596. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  597. return;
  598. }
  599. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  600. if (phys_enc == sde_enc->cur_master) {
  601. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  602. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  603. else
  604. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  605. }
  606. /* configure this interface as master for split display */
  607. if (phys_enc->split_role == ENC_ROLE_MASTER)
  608. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  609. /* setup which pp blk will connect to this intf */
  610. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  611. phys_enc->hw_intf->ops.bind_pingpong_blk(
  612. phys_enc->hw_intf,
  613. true,
  614. phys_enc->hw_pp->idx);
  615. /*setup merge_3d configuration */
  616. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  617. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  618. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  619. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  620. phys_enc->hw_pp->merge_3d->idx;
  621. if (phys_enc->hw_pp->ops.setup_3d_mode)
  622. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  623. mode_3d);
  624. }
  625. void sde_encoder_helper_split_config(
  626. struct sde_encoder_phys *phys_enc,
  627. enum sde_intf interface)
  628. {
  629. struct sde_encoder_virt *sde_enc;
  630. struct split_pipe_cfg *cfg;
  631. struct sde_hw_mdp *hw_mdptop;
  632. enum sde_rm_topology_name topology;
  633. struct msm_display_info *disp_info;
  634. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  635. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  636. return;
  637. }
  638. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  639. hw_mdptop = phys_enc->hw_mdptop;
  640. disp_info = &sde_enc->disp_info;
  641. cfg = &phys_enc->hw_intf->cfg;
  642. memset(cfg, 0, sizeof(*cfg));
  643. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  644. return;
  645. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  646. cfg->split_link_en = true;
  647. /**
  648. * disable split modes since encoder will be operating in as the only
  649. * encoder, either for the entire use case in the case of, for example,
  650. * single DSI, or for this frame in the case of left/right only partial
  651. * update.
  652. */
  653. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  654. if (hw_mdptop->ops.setup_split_pipe)
  655. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  656. if (hw_mdptop->ops.setup_pp_split)
  657. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  658. return;
  659. }
  660. cfg->en = true;
  661. cfg->mode = phys_enc->intf_mode;
  662. cfg->intf = interface;
  663. if (cfg->en && phys_enc->ops.needs_single_flush &&
  664. phys_enc->ops.needs_single_flush(phys_enc))
  665. cfg->split_flush_en = true;
  666. topology = sde_connector_get_topology_name(phys_enc->connector);
  667. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  668. cfg->pp_split_slave = cfg->intf;
  669. else
  670. cfg->pp_split_slave = INTF_MAX;
  671. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  672. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  673. if (hw_mdptop->ops.setup_split_pipe)
  674. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  675. } else if (sde_enc->hw_pp[0]) {
  676. /*
  677. * slave encoder
  678. * - determine split index from master index,
  679. * assume master is first pp
  680. */
  681. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  682. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  683. cfg->pp_split_index);
  684. if (hw_mdptop->ops.setup_pp_split)
  685. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  686. }
  687. }
  688. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  689. {
  690. struct sde_encoder_virt *sde_enc;
  691. int i = 0;
  692. if (!drm_enc)
  693. return false;
  694. sde_enc = to_sde_encoder_virt(drm_enc);
  695. if (!sde_enc)
  696. return false;
  697. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  698. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  699. if (phys && phys->in_clone_mode)
  700. return true;
  701. }
  702. return false;
  703. }
  704. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  705. struct drm_crtc *crtc)
  706. {
  707. struct sde_encoder_virt *sde_enc;
  708. int i;
  709. if (!drm_enc)
  710. return false;
  711. sde_enc = to_sde_encoder_virt(drm_enc);
  712. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  713. return false;
  714. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  715. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  716. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  717. return true;
  718. }
  719. return false;
  720. }
  721. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  722. struct drm_crtc_state *crtc_state)
  723. {
  724. struct sde_encoder_virt *sde_enc;
  725. struct sde_crtc_state *sde_crtc_state;
  726. int i = 0;
  727. if (!drm_enc || !crtc_state) {
  728. SDE_DEBUG("invalid params\n");
  729. return;
  730. }
  731. sde_enc = to_sde_encoder_virt(drm_enc);
  732. sde_crtc_state = to_sde_crtc_state(crtc_state);
  733. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  734. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  735. return;
  736. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  737. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  738. if (phys) {
  739. phys->in_clone_mode = true;
  740. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  741. }
  742. }
  743. sde_crtc_state->cwb_enc_mask = 0;
  744. }
  745. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  746. struct drm_crtc_state *crtc_state,
  747. struct drm_connector_state *conn_state)
  748. {
  749. const struct drm_display_mode *mode;
  750. struct drm_display_mode *adj_mode;
  751. int i = 0;
  752. int ret = 0;
  753. mode = &crtc_state->mode;
  754. adj_mode = &crtc_state->adjusted_mode;
  755. /* perform atomic check on the first physical encoder (master) */
  756. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  757. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  758. if (phys && phys->ops.atomic_check)
  759. ret = phys->ops.atomic_check(phys, crtc_state,
  760. conn_state);
  761. else if (phys && phys->ops.mode_fixup)
  762. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  763. ret = -EINVAL;
  764. if (ret) {
  765. SDE_ERROR_ENC(sde_enc,
  766. "mode unsupported, phys idx %d\n", i);
  767. break;
  768. }
  769. }
  770. return ret;
  771. }
  772. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  773. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  774. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  775. {
  776. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  777. int ret = 0;
  778. if (crtc_state->mode_changed || crtc_state->active_changed) {
  779. struct sde_rect mode_roi, roi;
  780. u32 width, height;
  781. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  782. mode_roi.x = 0;
  783. mode_roi.y = 0;
  784. mode_roi.w = width;
  785. mode_roi.h = height;
  786. if (sde_conn_state->rois.num_rects) {
  787. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  788. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  789. SDE_ERROR_ENC(sde_enc,
  790. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  791. roi.x, roi.y, roi.w, roi.h);
  792. ret = -EINVAL;
  793. }
  794. }
  795. if (sde_crtc_state->user_roi_list.num_rects) {
  796. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  797. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  798. SDE_ERROR_ENC(sde_enc,
  799. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  800. roi.x, roi.y, roi.w, roi.h);
  801. ret = -EINVAL;
  802. }
  803. }
  804. }
  805. return ret;
  806. }
  807. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  808. struct drm_crtc_state *crtc_state,
  809. struct drm_connector_state *conn_state,
  810. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  811. struct sde_connector *sde_conn,
  812. struct sde_connector_state *sde_conn_state)
  813. {
  814. int ret = 0;
  815. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  816. struct msm_sub_mode sub_mode;
  817. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  818. struct msm_display_topology *topology = NULL;
  819. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  820. CONNECTOR_PROP_DSC_MODE);
  821. ret = sde_connector_get_mode_info(&sde_conn->base,
  822. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  823. if (ret) {
  824. SDE_ERROR_ENC(sde_enc,
  825. "failed to get mode info, rc = %d\n", ret);
  826. return ret;
  827. }
  828. if (sde_conn_state->mode_info.comp_info.comp_type &&
  829. sde_conn_state->mode_info.comp_info.comp_ratio >=
  830. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  831. SDE_ERROR_ENC(sde_enc,
  832. "invalid compression ratio: %d\n",
  833. sde_conn_state->mode_info.comp_info.comp_ratio);
  834. ret = -EINVAL;
  835. return ret;
  836. }
  837. /* Reserve dynamic resources, indicating atomic_check phase */
  838. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  839. conn_state, true);
  840. if (ret) {
  841. if (ret != -EAGAIN)
  842. SDE_ERROR_ENC(sde_enc,
  843. "RM failed to reserve resources, rc = %d\n", ret);
  844. return ret;
  845. }
  846. /**
  847. * Update connector state with the topology selected for the
  848. * resource set validated. Reset the topology if we are
  849. * de-activating crtc.
  850. */
  851. if (crtc_state->active) {
  852. topology = &sde_conn_state->mode_info.topology;
  853. ret = sde_rm_update_topology(&sde_kms->rm,
  854. conn_state, topology);
  855. if (ret) {
  856. SDE_ERROR_ENC(sde_enc,
  857. "RM failed to update topology, rc: %d\n", ret);
  858. return ret;
  859. }
  860. }
  861. ret = sde_connector_set_blob_data(conn_state->connector,
  862. conn_state,
  863. CONNECTOR_PROP_SDE_INFO);
  864. if (ret) {
  865. SDE_ERROR_ENC(sde_enc,
  866. "connector failed to update info, rc: %d\n",
  867. ret);
  868. return ret;
  869. }
  870. }
  871. return ret;
  872. }
  873. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  874. u32 *qsync_fps, struct drm_connector_state *conn_state)
  875. {
  876. struct sde_encoder_virt *sde_enc;
  877. int rc = 0;
  878. struct sde_connector *sde_conn;
  879. if (!qsync_fps)
  880. return;
  881. *qsync_fps = 0;
  882. if (!drm_enc) {
  883. SDE_ERROR("invalid drm encoder\n");
  884. return;
  885. }
  886. sde_enc = to_sde_encoder_virt(drm_enc);
  887. if (!sde_enc->cur_master) {
  888. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  889. return;
  890. }
  891. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  892. if (sde_conn->ops.get_qsync_min_fps)
  893. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  894. if (rc < 0) {
  895. SDE_ERROR("invalid qsync min fps %d\n", rc);
  896. return;
  897. }
  898. *qsync_fps = rc;
  899. }
  900. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  901. struct sde_connector_state *sde_conn_state, u32 step)
  902. {
  903. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  904. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  905. u32 min_fps, req_fps = 0;
  906. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  907. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  908. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  909. CONNECTOR_PROP_QSYNC_MODE);
  910. if (has_panel_req) {
  911. if (!sde_conn->ops.get_avr_step_req) {
  912. SDE_ERROR("unable to retrieve required step rate\n");
  913. return -EINVAL;
  914. }
  915. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  916. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  917. if (qsync_mode && req_fps != step) {
  918. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  919. step, req_fps, nom_fps);
  920. return -EINVAL;
  921. }
  922. }
  923. if (!step)
  924. return 0;
  925. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  926. &sde_conn_state->base);
  927. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  928. (vtotal * nom_fps) % step) {
  929. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  930. min_fps, step, vtotal);
  931. return -EINVAL;
  932. }
  933. return 0;
  934. }
  935. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  936. struct sde_connector_state *sde_conn_state)
  937. {
  938. int rc = 0;
  939. u32 avr_step;
  940. bool qsync_dirty, has_modeset;
  941. struct drm_connector_state *conn_state = &sde_conn_state->base;
  942. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  943. CONNECTOR_PROP_QSYNC_MODE);
  944. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  945. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  946. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  947. if (has_modeset && qsync_dirty &&
  948. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  949. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  950. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  951. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  952. sde_conn_state->msm_mode.private_flags);
  953. return -EINVAL;
  954. }
  955. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  956. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  957. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  958. return rc;
  959. }
  960. static int sde_encoder_virt_atomic_check(
  961. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  962. struct drm_connector_state *conn_state)
  963. {
  964. struct sde_encoder_virt *sde_enc;
  965. struct sde_kms *sde_kms;
  966. const struct drm_display_mode *mode;
  967. struct drm_display_mode *adj_mode;
  968. struct sde_connector *sde_conn = NULL;
  969. struct sde_connector_state *sde_conn_state = NULL;
  970. struct sde_crtc_state *sde_crtc_state = NULL;
  971. enum sde_rm_topology_name old_top;
  972. enum sde_rm_topology_name top_name;
  973. struct msm_display_info *disp_info;
  974. int ret = 0;
  975. if (!drm_enc || !crtc_state || !conn_state) {
  976. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  977. !drm_enc, !crtc_state, !conn_state);
  978. return -EINVAL;
  979. }
  980. sde_enc = to_sde_encoder_virt(drm_enc);
  981. disp_info = &sde_enc->disp_info;
  982. SDE_DEBUG_ENC(sde_enc, "\n");
  983. sde_kms = sde_encoder_get_kms(drm_enc);
  984. if (!sde_kms)
  985. return -EINVAL;
  986. mode = &crtc_state->mode;
  987. adj_mode = &crtc_state->adjusted_mode;
  988. sde_conn = to_sde_connector(conn_state->connector);
  989. sde_conn_state = to_sde_connector_state(conn_state);
  990. sde_crtc_state = to_sde_crtc_state(crtc_state);
  991. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  992. if (ret)
  993. return ret;
  994. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  995. crtc_state->active_changed, crtc_state->connectors_changed);
  996. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  997. conn_state);
  998. if (ret)
  999. return ret;
  1000. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1001. conn_state, sde_conn_state, sde_crtc_state);
  1002. if (ret)
  1003. return ret;
  1004. /**
  1005. * record topology in previous atomic state to be able to handle
  1006. * topology transitions correctly.
  1007. */
  1008. old_top = sde_connector_get_property(conn_state,
  1009. CONNECTOR_PROP_TOPOLOGY_NAME);
  1010. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1011. if (ret)
  1012. return ret;
  1013. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1014. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1015. if (ret)
  1016. return ret;
  1017. top_name = sde_connector_get_property(conn_state,
  1018. CONNECTOR_PROP_TOPOLOGY_NAME);
  1019. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1020. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1021. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1022. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1023. top_name);
  1024. return -EINVAL;
  1025. }
  1026. }
  1027. ret = sde_connector_roi_v1_check_roi(conn_state);
  1028. if (ret) {
  1029. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1030. ret);
  1031. return ret;
  1032. }
  1033. drm_mode_set_crtcinfo(adj_mode, 0);
  1034. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1035. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1036. sde_conn_state->msm_mode.private_flags,
  1037. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1038. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1039. return ret;
  1040. }
  1041. static void _sde_encoder_get_connector_roi(
  1042. struct sde_encoder_virt *sde_enc,
  1043. struct sde_rect *merged_conn_roi)
  1044. {
  1045. struct drm_connector *drm_conn;
  1046. struct sde_connector_state *c_state;
  1047. if (!sde_enc || !merged_conn_roi)
  1048. return;
  1049. drm_conn = sde_enc->phys_encs[0]->connector;
  1050. if (!drm_conn || !drm_conn->state)
  1051. return;
  1052. c_state = to_sde_connector_state(drm_conn->state);
  1053. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1054. }
  1055. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1056. {
  1057. struct sde_encoder_virt *sde_enc;
  1058. struct drm_connector *drm_conn;
  1059. struct drm_display_mode *adj_mode;
  1060. struct sde_rect roi;
  1061. if (!drm_enc) {
  1062. SDE_ERROR("invalid encoder parameter\n");
  1063. return -EINVAL;
  1064. }
  1065. sde_enc = to_sde_encoder_virt(drm_enc);
  1066. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1067. SDE_ERROR("invalid crtc parameter\n");
  1068. return -EINVAL;
  1069. }
  1070. if (!sde_enc->cur_master) {
  1071. SDE_ERROR("invalid cur_master parameter\n");
  1072. return -EINVAL;
  1073. }
  1074. adj_mode = &sde_enc->cur_master->cached_mode;
  1075. drm_conn = sde_enc->cur_master->connector;
  1076. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1077. if (sde_kms_rect_is_null(&roi)) {
  1078. roi.w = adj_mode->hdisplay;
  1079. roi.h = adj_mode->vdisplay;
  1080. }
  1081. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1082. sizeof(sde_enc->prv_conn_roi));
  1083. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1084. return 0;
  1085. }
  1086. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1087. {
  1088. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1089. struct sde_kms *sde_kms;
  1090. struct sde_hw_mdp *hw_mdptop;
  1091. struct sde_encoder_virt *sde_enc;
  1092. int i;
  1093. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1094. if (!sde_enc) {
  1095. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1096. return;
  1097. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1098. SDE_ERROR("invalid num phys enc %d/%d\n",
  1099. sde_enc->num_phys_encs,
  1100. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1101. return;
  1102. }
  1103. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1104. if (!sde_kms) {
  1105. SDE_ERROR("invalid sde_kms\n");
  1106. return;
  1107. }
  1108. hw_mdptop = sde_kms->hw_mdp;
  1109. if (!hw_mdptop) {
  1110. SDE_ERROR("invalid mdptop\n");
  1111. return;
  1112. }
  1113. if (hw_mdptop->ops.setup_vsync_source) {
  1114. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1115. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1116. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1117. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1118. vsync_cfg.vsync_source = vsync_source;
  1119. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1120. }
  1121. }
  1122. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1123. struct msm_display_info *disp_info)
  1124. {
  1125. struct sde_encoder_phys *phys;
  1126. struct sde_connector *sde_conn;
  1127. int i;
  1128. u32 vsync_source;
  1129. if (!sde_enc || !disp_info) {
  1130. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1131. sde_enc != NULL, disp_info != NULL);
  1132. return;
  1133. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1134. SDE_ERROR("invalid num phys enc %d/%d\n",
  1135. sde_enc->num_phys_encs,
  1136. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1137. return;
  1138. }
  1139. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1140. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1141. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1142. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1143. else
  1144. vsync_source = sde_enc->te_source;
  1145. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1146. disp_info->is_te_using_watchdog_timer);
  1147. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1148. phys = sde_enc->phys_encs[i];
  1149. if (phys && phys->ops.setup_vsync_source)
  1150. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1151. }
  1152. }
  1153. }
  1154. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1155. bool watchdog_te)
  1156. {
  1157. struct sde_encoder_virt *sde_enc;
  1158. struct msm_display_info disp_info;
  1159. if (!drm_enc) {
  1160. pr_err("invalid drm encoder\n");
  1161. return -EINVAL;
  1162. }
  1163. sde_enc = to_sde_encoder_virt(drm_enc);
  1164. sde_encoder_control_te(drm_enc, false);
  1165. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1166. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1167. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1168. sde_encoder_control_te(drm_enc, true);
  1169. return 0;
  1170. }
  1171. static int _sde_encoder_rsc_client_update_vsync_wait(
  1172. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1173. int wait_vblank_crtc_id)
  1174. {
  1175. int wait_refcount = 0, ret = 0;
  1176. int pipe = -1;
  1177. int wait_count = 0;
  1178. struct drm_crtc *primary_crtc;
  1179. struct drm_crtc *crtc;
  1180. crtc = sde_enc->crtc;
  1181. if (wait_vblank_crtc_id)
  1182. wait_refcount =
  1183. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1184. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1185. SDE_EVTLOG_FUNC_ENTRY);
  1186. if (crtc->base.id != wait_vblank_crtc_id) {
  1187. primary_crtc = drm_crtc_find(drm_enc->dev,
  1188. NULL, wait_vblank_crtc_id);
  1189. if (!primary_crtc) {
  1190. SDE_ERROR_ENC(sde_enc,
  1191. "failed to find primary crtc id %d\n",
  1192. wait_vblank_crtc_id);
  1193. return -EINVAL;
  1194. }
  1195. pipe = drm_crtc_index(primary_crtc);
  1196. }
  1197. /**
  1198. * note: VBLANK is expected to be enabled at this point in
  1199. * resource control state machine if on primary CRTC
  1200. */
  1201. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1202. if (sde_rsc_client_is_state_update_complete(
  1203. sde_enc->rsc_client))
  1204. break;
  1205. if (crtc->base.id == wait_vblank_crtc_id)
  1206. ret = sde_encoder_wait_for_event(drm_enc,
  1207. MSM_ENC_VBLANK);
  1208. else
  1209. drm_wait_one_vblank(drm_enc->dev, pipe);
  1210. if (ret) {
  1211. SDE_ERROR_ENC(sde_enc,
  1212. "wait for vblank failed ret:%d\n", ret);
  1213. /**
  1214. * rsc hardware may hang without vsync. avoid rsc hang
  1215. * by generating the vsync from watchdog timer.
  1216. */
  1217. if (crtc->base.id == wait_vblank_crtc_id)
  1218. sde_encoder_helper_switch_vsync(drm_enc, true);
  1219. }
  1220. }
  1221. if (wait_count >= MAX_RSC_WAIT)
  1222. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1223. SDE_EVTLOG_ERROR);
  1224. if (wait_refcount)
  1225. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1226. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1227. SDE_EVTLOG_FUNC_EXIT);
  1228. return ret;
  1229. }
  1230. static int _sde_encoder_update_rsc_client(
  1231. struct drm_encoder *drm_enc, bool enable)
  1232. {
  1233. struct sde_encoder_virt *sde_enc;
  1234. struct drm_crtc *crtc;
  1235. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1236. struct sde_rsc_cmd_config *rsc_config;
  1237. int ret;
  1238. struct msm_display_info *disp_info;
  1239. struct msm_mode_info *mode_info;
  1240. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1241. u32 qsync_mode = 0, v_front_porch;
  1242. struct drm_display_mode *mode;
  1243. bool is_vid_mode;
  1244. struct drm_encoder *enc;
  1245. if (!drm_enc || !drm_enc->dev) {
  1246. SDE_ERROR("invalid encoder arguments\n");
  1247. return -EINVAL;
  1248. }
  1249. sde_enc = to_sde_encoder_virt(drm_enc);
  1250. mode_info = &sde_enc->mode_info;
  1251. crtc = sde_enc->crtc;
  1252. if (!sde_enc->crtc) {
  1253. SDE_ERROR("invalid crtc parameter\n");
  1254. return -EINVAL;
  1255. }
  1256. disp_info = &sde_enc->disp_info;
  1257. rsc_config = &sde_enc->rsc_config;
  1258. if (!sde_enc->rsc_client) {
  1259. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1260. return 0;
  1261. }
  1262. /**
  1263. * only primary command mode panel without Qsync can request CMD state.
  1264. * all other panels/displays can request for VID state including
  1265. * secondary command mode panel.
  1266. * Clone mode encoder can request CLK STATE only.
  1267. */
  1268. if (sde_enc->cur_master) {
  1269. qsync_mode = sde_connector_get_qsync_mode(
  1270. sde_enc->cur_master->connector);
  1271. sde_enc->autorefresh_solver_disable =
  1272. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1273. }
  1274. /* left primary encoder keep vote */
  1275. if (sde_encoder_in_clone_mode(drm_enc)) {
  1276. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1277. return 0;
  1278. }
  1279. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1280. (disp_info->display_type && qsync_mode) ||
  1281. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1282. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1283. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1284. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1285. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1286. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1287. drm_for_each_encoder(enc, drm_enc->dev) {
  1288. if (enc->base.id != drm_enc->base.id &&
  1289. sde_encoder_in_cont_splash(enc))
  1290. rsc_state = SDE_RSC_CLK_STATE;
  1291. }
  1292. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1293. MSM_DISPLAY_VIDEO_MODE);
  1294. mode = &sde_enc->crtc->state->mode;
  1295. v_front_porch = mode->vsync_start - mode->vdisplay;
  1296. /* compare specific items and reconfigure the rsc */
  1297. if ((rsc_config->fps != mode_info->frame_rate) ||
  1298. (rsc_config->vtotal != mode_info->vtotal) ||
  1299. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1300. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1301. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1302. rsc_config->fps = mode_info->frame_rate;
  1303. rsc_config->vtotal = mode_info->vtotal;
  1304. rsc_config->prefill_lines = mode_info->prefill_lines;
  1305. rsc_config->jitter_numer = mode_info->jitter_numer;
  1306. rsc_config->jitter_denom = mode_info->jitter_denom;
  1307. sde_enc->rsc_state_init = false;
  1308. }
  1309. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1310. rsc_config->fps, sde_enc->rsc_state_init);
  1311. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1312. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1313. /* update it only once */
  1314. sde_enc->rsc_state_init = true;
  1315. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1316. rsc_state, rsc_config, crtc->base.id,
  1317. &wait_vblank_crtc_id);
  1318. } else {
  1319. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1320. rsc_state, NULL, crtc->base.id,
  1321. &wait_vblank_crtc_id);
  1322. }
  1323. /**
  1324. * if RSC performed a state change that requires a VBLANK wait, it will
  1325. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1326. *
  1327. * if we are the primary display, we will need to enable and wait
  1328. * locally since we hold the commit thread
  1329. *
  1330. * if we are an external display, we must send a signal to the primary
  1331. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1332. * by the primary panel's VBLANK signals
  1333. */
  1334. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1335. if (ret) {
  1336. SDE_ERROR_ENC(sde_enc,
  1337. "sde rsc client update failed ret:%d\n", ret);
  1338. return ret;
  1339. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1340. return ret;
  1341. }
  1342. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1343. sde_enc, wait_vblank_crtc_id);
  1344. return ret;
  1345. }
  1346. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1347. {
  1348. struct sde_encoder_virt *sde_enc;
  1349. int i;
  1350. if (!drm_enc) {
  1351. SDE_ERROR("invalid encoder\n");
  1352. return;
  1353. }
  1354. sde_enc = to_sde_encoder_virt(drm_enc);
  1355. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1356. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1357. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1358. if (phys && phys->ops.irq_control)
  1359. phys->ops.irq_control(phys, enable);
  1360. }
  1361. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1362. }
  1363. /* keep track of the userspace vblank during modeset */
  1364. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1365. u32 sw_event)
  1366. {
  1367. struct sde_encoder_virt *sde_enc;
  1368. bool enable;
  1369. int i;
  1370. if (!drm_enc) {
  1371. SDE_ERROR("invalid encoder\n");
  1372. return;
  1373. }
  1374. sde_enc = to_sde_encoder_virt(drm_enc);
  1375. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1376. sw_event, sde_enc->vblank_enabled);
  1377. /* nothing to do if vblank not enabled by userspace */
  1378. if (!sde_enc->vblank_enabled)
  1379. return;
  1380. /* disable vblank on pre_modeset */
  1381. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1382. enable = false;
  1383. /* enable vblank on post_modeset */
  1384. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1385. enable = true;
  1386. else
  1387. return;
  1388. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1389. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1390. if (phys && phys->ops.control_vblank_irq)
  1391. phys->ops.control_vblank_irq(phys, enable);
  1392. }
  1393. }
  1394. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1395. {
  1396. struct sde_encoder_virt *sde_enc;
  1397. if (!drm_enc)
  1398. return NULL;
  1399. sde_enc = to_sde_encoder_virt(drm_enc);
  1400. return sde_enc->rsc_client;
  1401. }
  1402. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1403. bool enable)
  1404. {
  1405. struct sde_kms *sde_kms;
  1406. struct sde_encoder_virt *sde_enc;
  1407. int rc;
  1408. sde_enc = to_sde_encoder_virt(drm_enc);
  1409. sde_kms = sde_encoder_get_kms(drm_enc);
  1410. if (!sde_kms)
  1411. return -EINVAL;
  1412. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1413. SDE_EVT32(DRMID(drm_enc), enable);
  1414. if (!sde_enc->cur_master) {
  1415. SDE_ERROR("encoder master not set\n");
  1416. return -EINVAL;
  1417. }
  1418. if (enable) {
  1419. /* enable SDE core clks */
  1420. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1421. if (rc < 0) {
  1422. SDE_ERROR("failed to enable power resource %d\n", rc);
  1423. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1424. return rc;
  1425. }
  1426. sde_enc->elevated_ahb_vote = true;
  1427. /* enable DSI clks */
  1428. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1429. true);
  1430. if (rc) {
  1431. SDE_ERROR("failed to enable clk control %d\n", rc);
  1432. pm_runtime_put_sync(drm_enc->dev->dev);
  1433. return rc;
  1434. }
  1435. /* enable all the irq */
  1436. sde_encoder_irq_control(drm_enc, true);
  1437. _sde_encoder_pm_qos_add_request(drm_enc);
  1438. } else {
  1439. _sde_encoder_pm_qos_remove_request(drm_enc);
  1440. /* disable all the irq */
  1441. sde_encoder_irq_control(drm_enc, false);
  1442. /* disable DSI clks */
  1443. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1444. /* disable SDE core clks */
  1445. pm_runtime_put_sync(drm_enc->dev->dev);
  1446. }
  1447. return 0;
  1448. }
  1449. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1450. bool enable, u32 frame_count)
  1451. {
  1452. struct sde_encoder_virt *sde_enc;
  1453. int i;
  1454. if (!drm_enc) {
  1455. SDE_ERROR("invalid encoder\n");
  1456. return;
  1457. }
  1458. sde_enc = to_sde_encoder_virt(drm_enc);
  1459. if (!sde_enc->misr_reconfigure)
  1460. return;
  1461. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1462. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1463. if (!phys || !phys->ops.setup_misr)
  1464. continue;
  1465. phys->ops.setup_misr(phys, enable, frame_count);
  1466. }
  1467. sde_enc->misr_reconfigure = false;
  1468. }
  1469. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1470. unsigned int type, unsigned int code, int value)
  1471. {
  1472. struct drm_encoder *drm_enc = NULL;
  1473. struct sde_encoder_virt *sde_enc = NULL;
  1474. struct msm_drm_thread *disp_thread = NULL;
  1475. struct msm_drm_private *priv = NULL;
  1476. if (!handle || !handle->handler || !handle->handler->private) {
  1477. SDE_ERROR("invalid encoder for the input event\n");
  1478. return;
  1479. }
  1480. drm_enc = (struct drm_encoder *)handle->handler->private;
  1481. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1482. SDE_ERROR("invalid parameters\n");
  1483. return;
  1484. }
  1485. priv = drm_enc->dev->dev_private;
  1486. sde_enc = to_sde_encoder_virt(drm_enc);
  1487. if (!sde_enc->crtc || (sde_enc->crtc->index
  1488. >= ARRAY_SIZE(priv->disp_thread))) {
  1489. SDE_DEBUG_ENC(sde_enc,
  1490. "invalid cached CRTC: %d or crtc index: %d\n",
  1491. sde_enc->crtc == NULL,
  1492. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1493. return;
  1494. }
  1495. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1496. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1497. kthread_queue_work(&disp_thread->worker,
  1498. &sde_enc->input_event_work);
  1499. }
  1500. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1501. {
  1502. struct sde_encoder_virt *sde_enc;
  1503. if (!drm_enc) {
  1504. SDE_ERROR("invalid encoder\n");
  1505. return;
  1506. }
  1507. sde_enc = to_sde_encoder_virt(drm_enc);
  1508. /* return early if there is no state change */
  1509. if (sde_enc->idle_pc_enabled == enable)
  1510. return;
  1511. sde_enc->idle_pc_enabled = enable;
  1512. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1513. SDE_EVT32(sde_enc->idle_pc_enabled);
  1514. }
  1515. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1516. u32 sw_event)
  1517. {
  1518. struct drm_encoder *drm_enc = &sde_enc->base;
  1519. struct msm_drm_private *priv;
  1520. unsigned int lp, idle_pc_duration;
  1521. struct msm_drm_thread *disp_thread;
  1522. /* return early if called from esd thread */
  1523. if (sde_enc->delay_kickoff)
  1524. return;
  1525. /* set idle timeout based on master connector's lp value */
  1526. if (sde_enc->cur_master)
  1527. lp = sde_connector_get_lp(
  1528. sde_enc->cur_master->connector);
  1529. else
  1530. lp = SDE_MODE_DPMS_ON;
  1531. if (lp == SDE_MODE_DPMS_LP2)
  1532. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1533. else
  1534. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1535. priv = drm_enc->dev->dev_private;
  1536. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1537. kthread_mod_delayed_work(
  1538. &disp_thread->worker,
  1539. &sde_enc->delayed_off_work,
  1540. msecs_to_jiffies(idle_pc_duration));
  1541. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1542. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1543. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1544. sw_event);
  1545. }
  1546. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1547. u32 sw_event)
  1548. {
  1549. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1550. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1551. sw_event);
  1552. }
  1553. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1554. {
  1555. struct sde_encoder_virt *sde_enc;
  1556. if (!encoder)
  1557. return;
  1558. sde_enc = to_sde_encoder_virt(encoder);
  1559. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1560. }
  1561. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1562. u32 sw_event)
  1563. {
  1564. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1565. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1566. else
  1567. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1568. }
  1569. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1570. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1571. {
  1572. int ret = 0;
  1573. mutex_lock(&sde_enc->rc_lock);
  1574. /* return if the resource control is already in ON state */
  1575. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1576. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1577. sw_event);
  1578. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1579. SDE_EVTLOG_FUNC_CASE1);
  1580. goto end;
  1581. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1582. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1583. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1584. sw_event, sde_enc->rc_state);
  1585. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1586. SDE_EVTLOG_ERROR);
  1587. goto end;
  1588. }
  1589. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1590. sde_encoder_irq_control(drm_enc, true);
  1591. _sde_encoder_pm_qos_add_request(drm_enc);
  1592. } else {
  1593. /* enable all the clks and resources */
  1594. ret = _sde_encoder_resource_control_helper(drm_enc,
  1595. true);
  1596. if (ret) {
  1597. SDE_ERROR_ENC(sde_enc,
  1598. "sw_event:%d, rc in state %d\n",
  1599. sw_event, sde_enc->rc_state);
  1600. SDE_EVT32(DRMID(drm_enc), sw_event,
  1601. sde_enc->rc_state,
  1602. SDE_EVTLOG_ERROR);
  1603. goto end;
  1604. }
  1605. _sde_encoder_update_rsc_client(drm_enc, true);
  1606. }
  1607. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1608. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1609. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1610. end:
  1611. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1612. mutex_unlock(&sde_enc->rc_lock);
  1613. return ret;
  1614. }
  1615. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1616. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1617. {
  1618. /* cancel delayed off work, if any */
  1619. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1620. mutex_lock(&sde_enc->rc_lock);
  1621. if (is_vid_mode &&
  1622. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1623. sde_encoder_irq_control(drm_enc, true);
  1624. }
  1625. /* skip if is already OFF or IDLE, resources are off already */
  1626. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1627. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1628. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1629. sw_event, sde_enc->rc_state);
  1630. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1631. SDE_EVTLOG_FUNC_CASE3);
  1632. goto end;
  1633. }
  1634. /**
  1635. * IRQs are still enabled currently, which allows wait for
  1636. * VBLANK which RSC may require to correctly transition to OFF
  1637. */
  1638. _sde_encoder_update_rsc_client(drm_enc, false);
  1639. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1640. SDE_ENC_RC_STATE_PRE_OFF,
  1641. SDE_EVTLOG_FUNC_CASE3);
  1642. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1643. end:
  1644. mutex_unlock(&sde_enc->rc_lock);
  1645. return 0;
  1646. }
  1647. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1648. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1649. {
  1650. int ret = 0;
  1651. mutex_lock(&sde_enc->rc_lock);
  1652. /* return if the resource control is already in OFF state */
  1653. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1654. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1655. sw_event);
  1656. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1657. SDE_EVTLOG_FUNC_CASE4);
  1658. goto end;
  1659. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1660. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1661. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1662. sw_event, sde_enc->rc_state);
  1663. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1664. SDE_EVTLOG_ERROR);
  1665. ret = -EINVAL;
  1666. goto end;
  1667. }
  1668. /**
  1669. * expect to arrive here only if in either idle state or pre-off
  1670. * and in IDLE state the resources are already disabled
  1671. */
  1672. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1673. _sde_encoder_resource_control_helper(drm_enc, false);
  1674. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1675. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1676. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1677. end:
  1678. mutex_unlock(&sde_enc->rc_lock);
  1679. return ret;
  1680. }
  1681. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1682. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1683. {
  1684. int ret = 0;
  1685. mutex_lock(&sde_enc->rc_lock);
  1686. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1687. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1688. sw_event);
  1689. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1690. SDE_EVTLOG_FUNC_CASE5);
  1691. goto end;
  1692. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1693. /* enable all the clks and resources */
  1694. ret = _sde_encoder_resource_control_helper(drm_enc,
  1695. true);
  1696. if (ret) {
  1697. SDE_ERROR_ENC(sde_enc,
  1698. "sw_event:%d, rc in state %d\n",
  1699. sw_event, sde_enc->rc_state);
  1700. SDE_EVT32(DRMID(drm_enc), sw_event,
  1701. sde_enc->rc_state,
  1702. SDE_EVTLOG_ERROR);
  1703. goto end;
  1704. }
  1705. _sde_encoder_update_rsc_client(drm_enc, true);
  1706. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1707. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1708. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1709. }
  1710. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1711. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1712. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1713. _sde_encoder_pm_qos_remove_request(drm_enc);
  1714. end:
  1715. mutex_unlock(&sde_enc->rc_lock);
  1716. return ret;
  1717. }
  1718. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1719. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1720. {
  1721. int ret = 0;
  1722. mutex_lock(&sde_enc->rc_lock);
  1723. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1724. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1725. sw_event);
  1726. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1727. SDE_EVTLOG_FUNC_CASE5);
  1728. goto end;
  1729. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1730. SDE_ERROR_ENC(sde_enc,
  1731. "sw_event:%d, rc:%d !MODESET state\n",
  1732. sw_event, sde_enc->rc_state);
  1733. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1734. SDE_EVTLOG_ERROR);
  1735. ret = -EINVAL;
  1736. goto end;
  1737. }
  1738. _sde_encoder_update_rsc_client(drm_enc, true);
  1739. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1740. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1741. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1742. _sde_encoder_pm_qos_add_request(drm_enc);
  1743. end:
  1744. mutex_unlock(&sde_enc->rc_lock);
  1745. return ret;
  1746. }
  1747. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1748. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1749. {
  1750. struct msm_drm_private *priv;
  1751. struct sde_kms *sde_kms;
  1752. struct drm_crtc *crtc = drm_enc->crtc;
  1753. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1754. struct sde_connector *sde_conn;
  1755. priv = drm_enc->dev->dev_private;
  1756. sde_kms = to_sde_kms(priv->kms);
  1757. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1758. mutex_lock(&sde_enc->rc_lock);
  1759. if (sde_conn->panel_dead) {
  1760. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1761. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1762. goto end;
  1763. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1764. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1765. sw_event, sde_enc->rc_state);
  1766. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1767. goto end;
  1768. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1769. sde_crtc->kickoff_in_progress) {
  1770. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1771. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1772. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1773. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1774. goto end;
  1775. }
  1776. if (is_vid_mode) {
  1777. sde_encoder_irq_control(drm_enc, false);
  1778. _sde_encoder_pm_qos_remove_request(drm_enc);
  1779. } else {
  1780. /* disable all the clks and resources */
  1781. _sde_encoder_update_rsc_client(drm_enc, false);
  1782. _sde_encoder_resource_control_helper(drm_enc, false);
  1783. if (!sde_kms->perf.bw_vote_mode)
  1784. memset(&sde_crtc->cur_perf, 0,
  1785. sizeof(struct sde_core_perf_params));
  1786. }
  1787. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1788. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1789. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1790. end:
  1791. mutex_unlock(&sde_enc->rc_lock);
  1792. return 0;
  1793. }
  1794. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1795. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1796. struct msm_drm_private *priv, bool is_vid_mode)
  1797. {
  1798. bool autorefresh_enabled = false;
  1799. struct msm_drm_thread *disp_thread;
  1800. int ret = 0;
  1801. if (!sde_enc->crtc ||
  1802. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1803. SDE_DEBUG_ENC(sde_enc,
  1804. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1805. sde_enc->crtc == NULL,
  1806. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1807. sw_event);
  1808. return -EINVAL;
  1809. }
  1810. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1811. mutex_lock(&sde_enc->rc_lock);
  1812. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1813. if (sde_enc->cur_master &&
  1814. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1815. autorefresh_enabled =
  1816. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1817. sde_enc->cur_master);
  1818. if (autorefresh_enabled) {
  1819. SDE_DEBUG_ENC(sde_enc,
  1820. "not handling early wakeup since auto refresh is enabled\n");
  1821. goto end;
  1822. }
  1823. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1824. kthread_mod_delayed_work(&disp_thread->worker,
  1825. &sde_enc->delayed_off_work,
  1826. msecs_to_jiffies(
  1827. IDLE_POWERCOLLAPSE_DURATION));
  1828. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1829. /* enable all the clks and resources */
  1830. ret = _sde_encoder_resource_control_helper(drm_enc,
  1831. true);
  1832. if (ret) {
  1833. SDE_ERROR_ENC(sde_enc,
  1834. "sw_event:%d, rc in state %d\n",
  1835. sw_event, sde_enc->rc_state);
  1836. SDE_EVT32(DRMID(drm_enc), sw_event,
  1837. sde_enc->rc_state,
  1838. SDE_EVTLOG_ERROR);
  1839. goto end;
  1840. }
  1841. _sde_encoder_update_rsc_client(drm_enc, true);
  1842. /*
  1843. * In some cases, commit comes with slight delay
  1844. * (> 80 ms)after early wake up, prevent clock switch
  1845. * off to avoid jank in next update. So, increase the
  1846. * command mode idle timeout sufficiently to prevent
  1847. * such case.
  1848. */
  1849. kthread_mod_delayed_work(&disp_thread->worker,
  1850. &sde_enc->delayed_off_work,
  1851. msecs_to_jiffies(
  1852. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1853. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1854. }
  1855. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1856. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1857. end:
  1858. mutex_unlock(&sde_enc->rc_lock);
  1859. return ret;
  1860. }
  1861. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1862. u32 sw_event)
  1863. {
  1864. struct sde_encoder_virt *sde_enc;
  1865. struct msm_drm_private *priv;
  1866. int ret = 0;
  1867. bool is_vid_mode = false;
  1868. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1869. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1870. sw_event);
  1871. return -EINVAL;
  1872. }
  1873. sde_enc = to_sde_encoder_virt(drm_enc);
  1874. priv = drm_enc->dev->dev_private;
  1875. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1876. is_vid_mode = true;
  1877. /*
  1878. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1879. * events and return early for other events (ie wb display).
  1880. */
  1881. if (!sde_enc->idle_pc_enabled &&
  1882. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1883. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1884. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1885. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1886. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1887. return 0;
  1888. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1889. sw_event, sde_enc->idle_pc_enabled);
  1890. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1891. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1892. switch (sw_event) {
  1893. case SDE_ENC_RC_EVENT_KICKOFF:
  1894. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1895. is_vid_mode);
  1896. break;
  1897. case SDE_ENC_RC_EVENT_PRE_STOP:
  1898. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1899. is_vid_mode);
  1900. break;
  1901. case SDE_ENC_RC_EVENT_STOP:
  1902. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1903. break;
  1904. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1905. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1906. break;
  1907. case SDE_ENC_RC_EVENT_POST_MODESET:
  1908. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1909. break;
  1910. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1911. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1912. is_vid_mode);
  1913. break;
  1914. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1915. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1916. priv, is_vid_mode);
  1917. break;
  1918. default:
  1919. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1920. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1921. break;
  1922. }
  1923. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1924. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1925. return ret;
  1926. }
  1927. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1928. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1929. {
  1930. int i = 0;
  1931. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1932. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1933. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1934. if (poms_to_vid)
  1935. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1936. else if (poms_to_cmd)
  1937. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1938. _sde_encoder_update_rsc_client(drm_enc, true);
  1939. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1940. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1941. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1942. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1943. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1944. SDE_EVTLOG_FUNC_CASE1);
  1945. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1946. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1947. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1948. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1949. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1950. SDE_EVTLOG_FUNC_CASE2);
  1951. }
  1952. }
  1953. struct drm_connector *sde_encoder_get_connector(
  1954. struct drm_device *dev, struct drm_encoder *drm_enc)
  1955. {
  1956. struct drm_connector_list_iter conn_iter;
  1957. struct drm_connector *conn = NULL, *conn_search;
  1958. drm_connector_list_iter_begin(dev, &conn_iter);
  1959. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1960. if (conn_search->encoder == drm_enc) {
  1961. conn = conn_search;
  1962. break;
  1963. }
  1964. }
  1965. drm_connector_list_iter_end(&conn_iter);
  1966. return conn;
  1967. }
  1968. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1969. {
  1970. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1971. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1972. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1973. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1974. struct sde_rm_hw_request request_hw;
  1975. int i, j;
  1976. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1977. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1978. sde_enc->hw_pp[i] = NULL;
  1979. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1980. break;
  1981. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  1982. }
  1983. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1984. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1985. if (phys) {
  1986. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1987. SDE_HW_BLK_QDSS);
  1988. for (j = 0; j < QDSS_MAX; j++) {
  1989. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1990. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  1991. break;
  1992. }
  1993. }
  1994. }
  1995. }
  1996. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1997. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1998. sde_enc->hw_dsc[i] = NULL;
  1999. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2000. break;
  2001. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2002. }
  2003. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2004. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2005. sde_enc->hw_vdc[i] = NULL;
  2006. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2007. break;
  2008. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2009. }
  2010. /* Get PP for DSC configuration */
  2011. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2012. struct sde_hw_pingpong *pp = NULL;
  2013. unsigned long features = 0;
  2014. if (!sde_enc->hw_dsc[i])
  2015. continue;
  2016. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2017. request_hw.type = SDE_HW_BLK_PINGPONG;
  2018. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2019. break;
  2020. pp = to_sde_hw_pingpong(request_hw.hw);
  2021. features = pp->ops.get_hw_caps(pp);
  2022. if (test_bit(SDE_PINGPONG_DSC, &features))
  2023. sde_enc->hw_dsc_pp[i] = pp;
  2024. else
  2025. sde_enc->hw_dsc_pp[i] = NULL;
  2026. }
  2027. }
  2028. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2029. struct msm_display_mode *msm_mode, bool pre_modeset)
  2030. {
  2031. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2032. enum sde_intf_mode intf_mode;
  2033. int ret;
  2034. bool is_cmd_mode = false;
  2035. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2036. is_cmd_mode = true;
  2037. if (pre_modeset) {
  2038. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2039. if (msm_is_mode_seamless_dms(msm_mode) ||
  2040. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2041. is_cmd_mode)) {
  2042. /* restore resource state before releasing them */
  2043. ret = sde_encoder_resource_control(drm_enc,
  2044. SDE_ENC_RC_EVENT_PRE_MODESET);
  2045. if (ret) {
  2046. SDE_ERROR_ENC(sde_enc,
  2047. "sde resource control failed: %d\n",
  2048. ret);
  2049. return ret;
  2050. }
  2051. /*
  2052. * Disable dce before switching the mode and after pre-
  2053. * modeset to guarantee previous kickoff has finished.
  2054. */
  2055. sde_encoder_dce_disable(sde_enc);
  2056. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2057. _sde_encoder_modeset_helper_locked(drm_enc,
  2058. SDE_ENC_RC_EVENT_PRE_MODESET);
  2059. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2060. msm_mode);
  2061. }
  2062. } else {
  2063. if (msm_is_mode_seamless_dms(msm_mode) ||
  2064. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2065. is_cmd_mode))
  2066. sde_encoder_resource_control(&sde_enc->base,
  2067. SDE_ENC_RC_EVENT_POST_MODESET);
  2068. else if (msm_is_mode_seamless_poms(msm_mode))
  2069. _sde_encoder_modeset_helper_locked(drm_enc,
  2070. SDE_ENC_RC_EVENT_POST_MODESET);
  2071. }
  2072. return 0;
  2073. }
  2074. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2075. struct drm_display_mode *mode,
  2076. struct drm_display_mode *adj_mode)
  2077. {
  2078. struct sde_encoder_virt *sde_enc;
  2079. struct sde_kms *sde_kms;
  2080. struct drm_connector *conn;
  2081. struct sde_connector_state *c_state;
  2082. struct msm_display_mode *msm_mode;
  2083. int i = 0, ret;
  2084. int num_lm, num_intf, num_pp_per_intf;
  2085. if (!drm_enc) {
  2086. SDE_ERROR("invalid encoder\n");
  2087. return;
  2088. }
  2089. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2090. SDE_ERROR("power resource is not enabled\n");
  2091. return;
  2092. }
  2093. sde_kms = sde_encoder_get_kms(drm_enc);
  2094. if (!sde_kms)
  2095. return;
  2096. sde_enc = to_sde_encoder_virt(drm_enc);
  2097. SDE_DEBUG_ENC(sde_enc, "\n");
  2098. SDE_EVT32(DRMID(drm_enc));
  2099. /*
  2100. * cache the crtc in sde_enc on enable for duration of use case
  2101. * for correctly servicing asynchronous irq events and timers
  2102. */
  2103. if (!drm_enc->crtc) {
  2104. SDE_ERROR("invalid crtc\n");
  2105. return;
  2106. }
  2107. sde_enc->crtc = drm_enc->crtc;
  2108. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2109. /* get and store the mode_info */
  2110. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2111. if (!conn) {
  2112. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2113. return;
  2114. } else if (!conn->state) {
  2115. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2116. return;
  2117. }
  2118. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2119. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2120. c_state = to_sde_connector_state(conn->state);
  2121. if (!c_state) {
  2122. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2123. return;
  2124. }
  2125. /* cancel delayed off work, if any */
  2126. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2127. /* release resources before seamless mode change */
  2128. msm_mode = &c_state->msm_mode;
  2129. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2130. if (ret)
  2131. return;
  2132. /* reserve dynamic resources now, indicating non test-only */
  2133. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2134. if (ret) {
  2135. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2136. return;
  2137. }
  2138. /* assign the reserved HW blocks to this encoder */
  2139. _sde_encoder_virt_populate_hw_res(drm_enc);
  2140. /* determine left HW PP block to map to INTF */
  2141. num_lm = sde_enc->mode_info.topology.num_lm;
  2142. num_intf = sde_enc->mode_info.topology.num_intf;
  2143. num_pp_per_intf = num_lm / num_intf;
  2144. if (!num_pp_per_intf)
  2145. num_pp_per_intf = 1;
  2146. /* perform mode_set on phys_encs */
  2147. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2148. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2149. if (phys) {
  2150. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2151. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2152. i, num_pp_per_intf);
  2153. return;
  2154. }
  2155. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2156. phys->connector = conn;
  2157. if (phys->ops.mode_set)
  2158. phys->ops.mode_set(phys, mode, adj_mode);
  2159. }
  2160. }
  2161. /* update resources after seamless mode change */
  2162. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2163. }
  2164. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2165. {
  2166. struct sde_encoder_virt *sde_enc;
  2167. struct sde_encoder_phys *phys;
  2168. int i;
  2169. if (!drm_enc) {
  2170. SDE_ERROR("invalid parameters\n");
  2171. return;
  2172. }
  2173. sde_enc = to_sde_encoder_virt(drm_enc);
  2174. if (!sde_enc) {
  2175. SDE_ERROR("invalid sde encoder\n");
  2176. return;
  2177. }
  2178. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2179. phys = sde_enc->phys_encs[i];
  2180. if (phys && phys->ops.control_te)
  2181. phys->ops.control_te(phys, enable);
  2182. }
  2183. }
  2184. static int _sde_encoder_input_connect(struct input_handler *handler,
  2185. struct input_dev *dev, const struct input_device_id *id)
  2186. {
  2187. struct input_handle *handle;
  2188. int rc = 0;
  2189. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2190. if (!handle)
  2191. return -ENOMEM;
  2192. handle->dev = dev;
  2193. handle->handler = handler;
  2194. handle->name = handler->name;
  2195. rc = input_register_handle(handle);
  2196. if (rc) {
  2197. pr_err("failed to register input handle\n");
  2198. goto error;
  2199. }
  2200. rc = input_open_device(handle);
  2201. if (rc) {
  2202. pr_err("failed to open input device\n");
  2203. goto error_unregister;
  2204. }
  2205. return 0;
  2206. error_unregister:
  2207. input_unregister_handle(handle);
  2208. error:
  2209. kfree(handle);
  2210. return rc;
  2211. }
  2212. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2213. {
  2214. input_close_device(handle);
  2215. input_unregister_handle(handle);
  2216. kfree(handle);
  2217. }
  2218. /**
  2219. * Structure for specifying event parameters on which to receive callbacks.
  2220. * This structure will trigger a callback in case of a touch event (specified by
  2221. * EV_ABS) where there is a change in X and Y coordinates,
  2222. */
  2223. static const struct input_device_id sde_input_ids[] = {
  2224. {
  2225. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2226. .evbit = { BIT_MASK(EV_ABS) },
  2227. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2228. BIT_MASK(ABS_MT_POSITION_X) |
  2229. BIT_MASK(ABS_MT_POSITION_Y) },
  2230. },
  2231. { },
  2232. };
  2233. static void _sde_encoder_input_handler_register(
  2234. struct drm_encoder *drm_enc)
  2235. {
  2236. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2237. int rc;
  2238. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2239. !sde_enc->input_event_enabled)
  2240. return;
  2241. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2242. sde_enc->input_handler->private = sde_enc;
  2243. /* register input handler if not already registered */
  2244. rc = input_register_handler(sde_enc->input_handler);
  2245. if (rc) {
  2246. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2247. rc);
  2248. kfree(sde_enc->input_handler);
  2249. }
  2250. }
  2251. }
  2252. static void _sde_encoder_input_handler_unregister(
  2253. struct drm_encoder *drm_enc)
  2254. {
  2255. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2256. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2257. !sde_enc->input_event_enabled)
  2258. return;
  2259. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2260. input_unregister_handler(sde_enc->input_handler);
  2261. sde_enc->input_handler->private = NULL;
  2262. }
  2263. }
  2264. static int _sde_encoder_input_handler(
  2265. struct sde_encoder_virt *sde_enc)
  2266. {
  2267. struct input_handler *input_handler = NULL;
  2268. int rc = 0;
  2269. if (sde_enc->input_handler) {
  2270. SDE_ERROR_ENC(sde_enc,
  2271. "input_handle is active. unexpected\n");
  2272. return -EINVAL;
  2273. }
  2274. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2275. if (!input_handler)
  2276. return -ENOMEM;
  2277. input_handler->event = sde_encoder_input_event_handler;
  2278. input_handler->connect = _sde_encoder_input_connect;
  2279. input_handler->disconnect = _sde_encoder_input_disconnect;
  2280. input_handler->name = "sde";
  2281. input_handler->id_table = sde_input_ids;
  2282. sde_enc->input_handler = input_handler;
  2283. return rc;
  2284. }
  2285. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2286. {
  2287. struct sde_encoder_virt *sde_enc = NULL;
  2288. struct sde_kms *sde_kms;
  2289. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2290. SDE_ERROR("invalid parameters\n");
  2291. return;
  2292. }
  2293. sde_kms = sde_encoder_get_kms(drm_enc);
  2294. if (!sde_kms)
  2295. return;
  2296. sde_enc = to_sde_encoder_virt(drm_enc);
  2297. if (!sde_enc || !sde_enc->cur_master) {
  2298. SDE_DEBUG("invalid sde encoder/master\n");
  2299. return;
  2300. }
  2301. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2302. sde_enc->cur_master->hw_mdptop &&
  2303. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2304. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2305. sde_enc->cur_master->hw_mdptop);
  2306. if (sde_enc->cur_master->hw_mdptop &&
  2307. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2308. !sde_in_trusted_vm(sde_kms))
  2309. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2310. sde_enc->cur_master->hw_mdptop,
  2311. sde_kms->catalog);
  2312. if (sde_enc->cur_master->hw_ctl &&
  2313. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2314. !sde_enc->cur_master->cont_splash_enabled)
  2315. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2316. sde_enc->cur_master->hw_ctl,
  2317. &sde_enc->cur_master->intf_cfg_v1);
  2318. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2319. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2320. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2321. }
  2322. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2323. {
  2324. struct sde_kms *sde_kms;
  2325. void *dither_cfg = NULL;
  2326. int ret = 0, i = 0;
  2327. size_t len = 0;
  2328. enum sde_rm_topology_name topology;
  2329. struct drm_encoder *drm_enc;
  2330. struct msm_display_dsc_info *dsc = NULL;
  2331. struct sde_encoder_virt *sde_enc;
  2332. struct sde_hw_pingpong *hw_pp;
  2333. u32 bpp, bpc;
  2334. int num_lm;
  2335. if (!phys || !phys->connector || !phys->hw_pp ||
  2336. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2337. return;
  2338. sde_kms = sde_encoder_get_kms(phys->parent);
  2339. if (!sde_kms)
  2340. return;
  2341. topology = sde_connector_get_topology_name(phys->connector);
  2342. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2343. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2344. (phys->split_role == ENC_ROLE_SLAVE)))
  2345. return;
  2346. drm_enc = phys->parent;
  2347. sde_enc = to_sde_encoder_virt(drm_enc);
  2348. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2349. bpc = dsc->config.bits_per_component;
  2350. bpp = dsc->config.bits_per_pixel;
  2351. /* disable dither for 10 bpp or 10bpc dsc config */
  2352. if (bpp == 10 || bpc == 10) {
  2353. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2354. return;
  2355. }
  2356. ret = sde_connector_get_dither_cfg(phys->connector,
  2357. phys->connector->state, &dither_cfg,
  2358. &len, sde_enc->idle_pc_restore);
  2359. /* skip reg writes when return values are invalid or no data */
  2360. if (ret && ret == -ENODATA)
  2361. return;
  2362. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2363. for (i = 0; i < num_lm; i++) {
  2364. hw_pp = sde_enc->hw_pp[i];
  2365. phys->hw_pp->ops.setup_dither(hw_pp,
  2366. dither_cfg, len);
  2367. }
  2368. }
  2369. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2370. {
  2371. struct sde_encoder_virt *sde_enc = NULL;
  2372. int i;
  2373. if (!drm_enc) {
  2374. SDE_ERROR("invalid encoder\n");
  2375. return;
  2376. }
  2377. sde_enc = to_sde_encoder_virt(drm_enc);
  2378. if (!sde_enc->cur_master) {
  2379. SDE_DEBUG("virt encoder has no master\n");
  2380. return;
  2381. }
  2382. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2383. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2384. sde_enc->idle_pc_restore = true;
  2385. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2386. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2387. if (!phys)
  2388. continue;
  2389. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2390. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2391. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2392. phys->ops.restore(phys);
  2393. _sde_encoder_setup_dither(phys);
  2394. }
  2395. if (sde_enc->cur_master->ops.restore)
  2396. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2397. _sde_encoder_virt_enable_helper(drm_enc);
  2398. sde_encoder_control_te(drm_enc, true);
  2399. }
  2400. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2401. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2402. {
  2403. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2404. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2405. int i;
  2406. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2407. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2408. if (!phys)
  2409. continue;
  2410. phys->comp_type = comp_info->comp_type;
  2411. phys->comp_ratio = comp_info->comp_ratio;
  2412. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2413. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2414. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2415. phys->dsc_extra_pclk_cycle_cnt =
  2416. comp_info->dsc_info.pclk_per_line;
  2417. phys->dsc_extra_disp_width =
  2418. comp_info->dsc_info.extra_width;
  2419. phys->dce_bytes_per_line =
  2420. comp_info->dsc_info.bytes_per_pkt *
  2421. comp_info->dsc_info.pkt_per_line;
  2422. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2423. phys->dce_bytes_per_line =
  2424. comp_info->vdc_info.bytes_per_pkt *
  2425. comp_info->vdc_info.pkt_per_line;
  2426. }
  2427. if (phys != sde_enc->cur_master) {
  2428. /**
  2429. * on DMS request, the encoder will be enabled
  2430. * already. Invoke restore to reconfigure the
  2431. * new mode.
  2432. */
  2433. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2434. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2435. phys->ops.restore)
  2436. phys->ops.restore(phys);
  2437. else if (phys->ops.enable)
  2438. phys->ops.enable(phys);
  2439. }
  2440. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2441. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2442. phys->ops.setup_misr(phys, true,
  2443. sde_enc->misr_frame_count);
  2444. }
  2445. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2446. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2447. sde_enc->cur_master->ops.restore)
  2448. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2449. else if (sde_enc->cur_master->ops.enable)
  2450. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2451. }
  2452. static void sde_encoder_off_work(struct kthread_work *work)
  2453. {
  2454. struct sde_encoder_virt *sde_enc = container_of(work,
  2455. struct sde_encoder_virt, delayed_off_work.work);
  2456. struct drm_encoder *drm_enc;
  2457. if (!sde_enc) {
  2458. SDE_ERROR("invalid sde encoder\n");
  2459. return;
  2460. }
  2461. drm_enc = &sde_enc->base;
  2462. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2463. sde_encoder_idle_request(drm_enc);
  2464. SDE_ATRACE_END("sde_encoder_off_work");
  2465. }
  2466. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2467. {
  2468. struct sde_encoder_virt *sde_enc = NULL;
  2469. bool has_master_enc = false;
  2470. int i, ret = 0;
  2471. struct sde_connector_state *c_state;
  2472. struct drm_display_mode *cur_mode = NULL;
  2473. struct msm_display_mode *msm_mode;
  2474. if (!drm_enc || !drm_enc->crtc) {
  2475. SDE_ERROR("invalid encoder\n");
  2476. return;
  2477. }
  2478. sde_enc = to_sde_encoder_virt(drm_enc);
  2479. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2480. SDE_ERROR("power resource is not enabled\n");
  2481. return;
  2482. }
  2483. if (!sde_enc->crtc)
  2484. sde_enc->crtc = drm_enc->crtc;
  2485. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2486. SDE_DEBUG_ENC(sde_enc, "\n");
  2487. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2488. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2489. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2490. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2491. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2492. sde_enc->cur_master = phys;
  2493. has_master_enc = true;
  2494. break;
  2495. }
  2496. }
  2497. if (!has_master_enc) {
  2498. sde_enc->cur_master = NULL;
  2499. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2500. return;
  2501. }
  2502. _sde_encoder_input_handler_register(drm_enc);
  2503. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2504. if (!c_state) {
  2505. SDE_ERROR("invalid connector state\n");
  2506. return;
  2507. }
  2508. msm_mode = &c_state->msm_mode;
  2509. if ((drm_enc->crtc->state->connectors_changed &&
  2510. sde_encoder_in_clone_mode(drm_enc)) ||
  2511. !(msm_is_mode_seamless_vrr(msm_mode)
  2512. || msm_is_mode_seamless_dms(msm_mode)
  2513. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2514. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2515. sde_encoder_off_work);
  2516. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2517. if (ret) {
  2518. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2519. ret);
  2520. return;
  2521. }
  2522. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2523. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2524. /* turn off vsync_in to update tear check configuration */
  2525. sde_encoder_control_te(drm_enc, false);
  2526. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2527. _sde_encoder_virt_enable_helper(drm_enc);
  2528. sde_encoder_control_te(drm_enc, true);
  2529. }
  2530. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2531. {
  2532. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2533. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2534. int i = 0;
  2535. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2536. if (sde_enc->phys_encs[i]) {
  2537. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2538. sde_enc->phys_encs[i]->connector = NULL;
  2539. }
  2540. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2541. }
  2542. sde_enc->cur_master = NULL;
  2543. /*
  2544. * clear the cached crtc in sde_enc on use case finish, after all the
  2545. * outstanding events and timers have been completed
  2546. */
  2547. sde_enc->crtc = NULL;
  2548. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2549. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2550. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2551. }
  2552. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2553. {
  2554. struct sde_encoder_virt *sde_enc = NULL;
  2555. struct sde_kms *sde_kms;
  2556. enum sde_intf_mode intf_mode;
  2557. int ret, i = 0;
  2558. if (!drm_enc) {
  2559. SDE_ERROR("invalid encoder\n");
  2560. return;
  2561. } else if (!drm_enc->dev) {
  2562. SDE_ERROR("invalid dev\n");
  2563. return;
  2564. } else if (!drm_enc->dev->dev_private) {
  2565. SDE_ERROR("invalid dev_private\n");
  2566. return;
  2567. }
  2568. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2569. SDE_ERROR("power resource is not enabled\n");
  2570. return;
  2571. }
  2572. sde_enc = to_sde_encoder_virt(drm_enc);
  2573. SDE_DEBUG_ENC(sde_enc, "\n");
  2574. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2575. if (!sde_kms)
  2576. return;
  2577. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2578. SDE_EVT32(DRMID(drm_enc));
  2579. /* wait for idle */
  2580. if (!sde_encoder_in_clone_mode(drm_enc))
  2581. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2582. _sde_encoder_input_handler_unregister(drm_enc);
  2583. /*
  2584. * For primary command mode and video mode encoders, execute the
  2585. * resource control pre-stop operations before the physical encoders
  2586. * are disabled, to allow the rsc to transition its states properly.
  2587. *
  2588. * For other encoder types, rsc should not be enabled until after
  2589. * they have been fully disabled, so delay the pre-stop operations
  2590. * until after the physical disable calls have returned.
  2591. */
  2592. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2593. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2594. sde_encoder_resource_control(drm_enc,
  2595. SDE_ENC_RC_EVENT_PRE_STOP);
  2596. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2597. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2598. if (phys && phys->ops.disable)
  2599. phys->ops.disable(phys);
  2600. }
  2601. } else {
  2602. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2603. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2604. if (phys && phys->ops.disable)
  2605. phys->ops.disable(phys);
  2606. }
  2607. sde_encoder_resource_control(drm_enc,
  2608. SDE_ENC_RC_EVENT_PRE_STOP);
  2609. }
  2610. /*
  2611. * disable dce after the transfer is complete (for command mode)
  2612. * and after physical encoder is disabled, to make sure timing
  2613. * engine is already disabled (for video mode).
  2614. */
  2615. if (!sde_in_trusted_vm(sde_kms))
  2616. sde_encoder_dce_disable(sde_enc);
  2617. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2618. /* reset connector topology name property */
  2619. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2620. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2621. ret = sde_rm_update_topology(&sde_kms->rm,
  2622. sde_enc->cur_master->connector->state, NULL);
  2623. if (ret) {
  2624. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2625. return;
  2626. }
  2627. }
  2628. if (!sde_encoder_in_clone_mode(drm_enc))
  2629. sde_encoder_virt_reset(drm_enc);
  2630. }
  2631. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2632. struct sde_encoder_phys_wb *wb_enc)
  2633. {
  2634. struct sde_encoder_virt *sde_enc;
  2635. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2636. struct sde_ctl_flush_cfg cfg;
  2637. struct sde_hw_dsc *hw_dsc = NULL;
  2638. int i;
  2639. ctl->ops.reset(ctl);
  2640. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2641. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2642. if (wb_enc) {
  2643. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2644. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2645. false, phys_enc->hw_pp->idx);
  2646. if (ctl->ops.update_bitmask)
  2647. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2648. wb_enc->hw_wb->idx, true);
  2649. }
  2650. } else {
  2651. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2652. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2653. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2654. sde_enc->phys_encs[i]->hw_intf, false,
  2655. sde_enc->phys_encs[i]->hw_pp->idx);
  2656. if (ctl->ops.update_bitmask)
  2657. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2658. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2659. }
  2660. }
  2661. }
  2662. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2663. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2664. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2665. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2666. phys_enc->hw_pp->merge_3d->idx, true);
  2667. }
  2668. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2669. phys_enc->hw_pp) {
  2670. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2671. false, phys_enc->hw_pp->idx);
  2672. if (ctl->ops.update_bitmask)
  2673. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2674. phys_enc->hw_cdm->idx, true);
  2675. }
  2676. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2677. phys_enc->hw_pp) {
  2678. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2679. false, phys_enc->hw_pp->idx);
  2680. if (ctl->ops.update_dnsc_blur_bitmask)
  2681. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2682. }
  2683. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2684. ctl->ops.reset_post_disable)
  2685. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2686. phys_enc->hw_pp->merge_3d ?
  2687. phys_enc->hw_pp->merge_3d->idx : 0);
  2688. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2689. hw_dsc = sde_enc->hw_dsc[i];
  2690. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2691. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2692. if (ctl->ops.update_bitmask)
  2693. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2694. }
  2695. }
  2696. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2697. ctl->ops.get_pending_flush(ctl, &cfg);
  2698. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2699. ctl->ops.trigger_flush(ctl);
  2700. ctl->ops.trigger_start(ctl);
  2701. ctl->ops.clear_pending_flush(ctl);
  2702. }
  2703. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2704. {
  2705. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2706. struct sde_ctl_flush_cfg cfg;
  2707. ctl->ops.reset(ctl);
  2708. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2709. ctl->ops.get_pending_flush(ctl, &cfg);
  2710. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2711. ctl->ops.trigger_flush(ctl);
  2712. ctl->ops.trigger_start(ctl);
  2713. }
  2714. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2715. enum sde_intf_type type, u32 controller_id)
  2716. {
  2717. int i = 0;
  2718. for (i = 0; i < catalog->intf_count; i++) {
  2719. if (catalog->intf[i].type == type
  2720. && catalog->intf[i].controller_id == controller_id) {
  2721. return catalog->intf[i].id;
  2722. }
  2723. }
  2724. return INTF_MAX;
  2725. }
  2726. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2727. enum sde_intf_type type, u32 controller_id)
  2728. {
  2729. if (controller_id < catalog->wb_count)
  2730. return catalog->wb[controller_id].id;
  2731. return WB_MAX;
  2732. }
  2733. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2734. struct drm_crtc *crtc)
  2735. {
  2736. struct sde_hw_uidle *uidle;
  2737. struct sde_uidle_cntr cntr;
  2738. struct sde_uidle_status status;
  2739. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2740. pr_err("invalid params %d %d\n",
  2741. !sde_kms, !crtc);
  2742. return;
  2743. }
  2744. /* check if perf counters are enabled and setup */
  2745. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2746. return;
  2747. uidle = sde_kms->hw_uidle;
  2748. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2749. && uidle->ops.uidle_get_status) {
  2750. uidle->ops.uidle_get_status(uidle, &status);
  2751. trace_sde_perf_uidle_status(
  2752. crtc->base.id,
  2753. status.uidle_danger_status_0,
  2754. status.uidle_danger_status_1,
  2755. status.uidle_safe_status_0,
  2756. status.uidle_safe_status_1,
  2757. status.uidle_idle_status_0,
  2758. status.uidle_idle_status_1,
  2759. status.uidle_fal_status_0,
  2760. status.uidle_fal_status_1,
  2761. status.uidle_status,
  2762. status.uidle_en_fal10);
  2763. }
  2764. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2765. && uidle->ops.uidle_get_cntr) {
  2766. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2767. trace_sde_perf_uidle_cntr(
  2768. crtc->base.id,
  2769. cntr.fal1_gate_cntr,
  2770. cntr.fal10_gate_cntr,
  2771. cntr.fal_wait_gate_cntr,
  2772. cntr.fal1_num_transitions_cntr,
  2773. cntr.fal10_num_transitions_cntr,
  2774. cntr.min_gate_cntr,
  2775. cntr.max_gate_cntr);
  2776. }
  2777. }
  2778. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2779. struct sde_encoder_phys *phy_enc)
  2780. {
  2781. struct sde_encoder_virt *sde_enc = NULL;
  2782. unsigned long lock_flags;
  2783. ktime_t ts = 0;
  2784. if (!drm_enc || !phy_enc)
  2785. return;
  2786. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2787. sde_enc = to_sde_encoder_virt(drm_enc);
  2788. /*
  2789. * calculate accurate vsync timestamp when available
  2790. * set current time otherwise
  2791. */
  2792. if (phy_enc->sde_kms && test_bit(SDE_FEATURE_HW_VSYNC_TS,
  2793. phy_enc->sde_kms->catalog->features))
  2794. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2795. if (!ts)
  2796. ts = ktime_get();
  2797. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2798. phy_enc->last_vsync_timestamp = ts;
  2799. atomic_inc(&phy_enc->vsync_cnt);
  2800. if (sde_enc->crtc_vblank_cb)
  2801. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2802. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2803. if (phy_enc->sde_kms &&
  2804. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2805. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2806. SDE_ATRACE_END("encoder_vblank_callback");
  2807. }
  2808. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2809. struct sde_encoder_phys *phy_enc)
  2810. {
  2811. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2812. if (!phy_enc)
  2813. return;
  2814. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2815. atomic_inc(&phy_enc->underrun_cnt);
  2816. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2817. if (sde_enc->cur_master &&
  2818. sde_enc->cur_master->ops.get_underrun_line_count)
  2819. sde_enc->cur_master->ops.get_underrun_line_count(
  2820. sde_enc->cur_master);
  2821. trace_sde_encoder_underrun(DRMID(drm_enc),
  2822. atomic_read(&phy_enc->underrun_cnt));
  2823. if (phy_enc->sde_kms &&
  2824. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2825. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2826. SDE_DBG_CTRL("stop_ftrace");
  2827. SDE_DBG_CTRL("panic_underrun");
  2828. SDE_ATRACE_END("encoder_underrun_callback");
  2829. }
  2830. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2831. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2832. {
  2833. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2834. unsigned long lock_flags;
  2835. bool enable;
  2836. int i;
  2837. enable = vbl_cb ? true : false;
  2838. if (!drm_enc) {
  2839. SDE_ERROR("invalid encoder\n");
  2840. return;
  2841. }
  2842. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2843. SDE_EVT32(DRMID(drm_enc), enable);
  2844. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2845. sde_enc->crtc_vblank_cb = vbl_cb;
  2846. sde_enc->crtc_vblank_cb_data = vbl_data;
  2847. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2848. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2849. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2850. if (phys && phys->ops.control_vblank_irq)
  2851. phys->ops.control_vblank_irq(phys, enable);
  2852. }
  2853. sde_enc->vblank_enabled = enable;
  2854. }
  2855. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2856. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2857. struct drm_crtc *crtc)
  2858. {
  2859. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2860. unsigned long lock_flags;
  2861. bool enable;
  2862. enable = frame_event_cb ? true : false;
  2863. if (!drm_enc) {
  2864. SDE_ERROR("invalid encoder\n");
  2865. return;
  2866. }
  2867. SDE_DEBUG_ENC(sde_enc, "\n");
  2868. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2869. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2870. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2871. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2872. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2873. }
  2874. static void sde_encoder_frame_done_callback(
  2875. struct drm_encoder *drm_enc,
  2876. struct sde_encoder_phys *ready_phys, u32 event)
  2877. {
  2878. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2879. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2880. unsigned int i;
  2881. bool trigger = true;
  2882. bool is_cmd_mode = false;
  2883. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2884. ktime_t ts = 0;
  2885. if (!sde_kms || !sde_enc->cur_master) {
  2886. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2887. sde_kms, sde_enc->cur_master);
  2888. return;
  2889. }
  2890. sde_enc->crtc_frame_event_cb_data.connector =
  2891. sde_enc->cur_master->connector;
  2892. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2893. is_cmd_mode = true;
  2894. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2895. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  2896. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2897. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2898. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2899. /*
  2900. * get current ktime for other events and when precise timestamp is not
  2901. * available for retire-fence
  2902. */
  2903. if (!ts)
  2904. ts = ktime_get();
  2905. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2906. | SDE_ENCODER_FRAME_EVENT_ERROR
  2907. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  2908. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  2909. if (ready_phys->connector)
  2910. topology = sde_connector_get_topology_name(
  2911. ready_phys->connector);
  2912. /* One of the physical encoders has become idle */
  2913. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2914. if (sde_enc->phys_encs[i] == ready_phys) {
  2915. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2916. atomic_read(&sde_enc->frame_done_cnt[i]));
  2917. if (!atomic_add_unless(
  2918. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2919. SDE_EVT32(DRMID(drm_enc), event,
  2920. ready_phys->intf_idx,
  2921. SDE_EVTLOG_ERROR);
  2922. SDE_ERROR_ENC(sde_enc,
  2923. "intf idx:%d, event:%d\n",
  2924. ready_phys->intf_idx, event);
  2925. return;
  2926. }
  2927. }
  2928. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2929. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2930. trigger = false;
  2931. }
  2932. if (trigger) {
  2933. if (sde_enc->crtc_frame_event_cb)
  2934. sde_enc->crtc_frame_event_cb(
  2935. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2936. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2937. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2938. -1, 0);
  2939. }
  2940. } else if (sde_enc->crtc_frame_event_cb) {
  2941. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2942. }
  2943. }
  2944. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2945. {
  2946. struct sde_encoder_virt *sde_enc;
  2947. if (!drm_enc) {
  2948. SDE_ERROR("invalid drm encoder\n");
  2949. return -EINVAL;
  2950. }
  2951. sde_enc = to_sde_encoder_virt(drm_enc);
  2952. sde_encoder_resource_control(&sde_enc->base,
  2953. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2954. return 0;
  2955. }
  2956. /**
  2957. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2958. * drm_enc: Pointer to drm encoder structure
  2959. * phys: Pointer to physical encoder structure
  2960. * extra_flush: Additional bit mask to include in flush trigger
  2961. * config_changed: if true new config is applied, avoid increment of retire
  2962. * count if false
  2963. */
  2964. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2965. struct sde_encoder_phys *phys,
  2966. struct sde_ctl_flush_cfg *extra_flush,
  2967. bool config_changed)
  2968. {
  2969. struct sde_hw_ctl *ctl;
  2970. unsigned long lock_flags;
  2971. struct sde_encoder_virt *sde_enc;
  2972. int pend_ret_fence_cnt;
  2973. struct sde_connector *c_conn;
  2974. if (!drm_enc || !phys) {
  2975. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2976. !drm_enc, !phys);
  2977. return;
  2978. }
  2979. sde_enc = to_sde_encoder_virt(drm_enc);
  2980. c_conn = to_sde_connector(phys->connector);
  2981. if (!phys->hw_pp) {
  2982. SDE_ERROR("invalid pingpong hw\n");
  2983. return;
  2984. }
  2985. ctl = phys->hw_ctl;
  2986. if (!ctl || !phys->ops.trigger_flush) {
  2987. SDE_ERROR("missing ctl/trigger cb\n");
  2988. return;
  2989. }
  2990. if (phys->split_role == ENC_ROLE_SKIP) {
  2991. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2992. "skip flush pp%d ctl%d\n",
  2993. phys->hw_pp->idx - PINGPONG_0,
  2994. ctl->idx - CTL_0);
  2995. return;
  2996. }
  2997. /* update pending counts and trigger kickoff ctl flush atomically */
  2998. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2999. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3000. atomic_inc(&phys->pending_retire_fence_cnt);
  3001. atomic_inc(&phys->pending_ctl_start_cnt);
  3002. }
  3003. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3004. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3005. ctl->ops.update_bitmask) {
  3006. /* perform peripheral flush on every frame update for dp dsc */
  3007. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3008. phys->comp_ratio && c_conn->ops.update_pps) {
  3009. c_conn->ops.update_pps(phys->connector, NULL,
  3010. c_conn->display);
  3011. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3012. phys->hw_intf->idx, 1);
  3013. }
  3014. if (sde_enc->dynamic_hdr_updated)
  3015. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3016. phys->hw_intf->idx, 1);
  3017. }
  3018. if ((extra_flush && extra_flush->pending_flush_mask)
  3019. && ctl->ops.update_pending_flush)
  3020. ctl->ops.update_pending_flush(ctl, extra_flush);
  3021. phys->ops.trigger_flush(phys);
  3022. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3023. if (ctl->ops.get_pending_flush) {
  3024. struct sde_ctl_flush_cfg pending_flush = {0,};
  3025. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3026. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3027. ctl->idx - CTL_0,
  3028. pending_flush.pending_flush_mask,
  3029. pend_ret_fence_cnt);
  3030. } else {
  3031. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3032. ctl->idx - CTL_0,
  3033. pend_ret_fence_cnt);
  3034. }
  3035. }
  3036. /**
  3037. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3038. * phys: Pointer to physical encoder structure
  3039. */
  3040. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3041. {
  3042. struct sde_hw_ctl *ctl;
  3043. struct sde_encoder_virt *sde_enc;
  3044. if (!phys) {
  3045. SDE_ERROR("invalid argument(s)\n");
  3046. return;
  3047. }
  3048. if (!phys->hw_pp) {
  3049. SDE_ERROR("invalid pingpong hw\n");
  3050. return;
  3051. }
  3052. if (!phys->parent) {
  3053. SDE_ERROR("invalid parent\n");
  3054. return;
  3055. }
  3056. /* avoid ctrl start for encoder in clone mode */
  3057. if (phys->in_clone_mode)
  3058. return;
  3059. ctl = phys->hw_ctl;
  3060. sde_enc = to_sde_encoder_virt(phys->parent);
  3061. if (phys->split_role == ENC_ROLE_SKIP) {
  3062. SDE_DEBUG_ENC(sde_enc,
  3063. "skip start pp%d ctl%d\n",
  3064. phys->hw_pp->idx - PINGPONG_0,
  3065. ctl->idx - CTL_0);
  3066. return;
  3067. }
  3068. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3069. phys->ops.trigger_start(phys);
  3070. }
  3071. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3072. {
  3073. struct sde_hw_ctl *ctl;
  3074. if (!phys_enc) {
  3075. SDE_ERROR("invalid encoder\n");
  3076. return;
  3077. }
  3078. ctl = phys_enc->hw_ctl;
  3079. if (ctl && ctl->ops.trigger_flush)
  3080. ctl->ops.trigger_flush(ctl);
  3081. }
  3082. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3083. {
  3084. struct sde_hw_ctl *ctl;
  3085. if (!phys_enc) {
  3086. SDE_ERROR("invalid encoder\n");
  3087. return;
  3088. }
  3089. ctl = phys_enc->hw_ctl;
  3090. if (ctl && ctl->ops.trigger_start) {
  3091. ctl->ops.trigger_start(ctl);
  3092. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3093. }
  3094. }
  3095. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3096. {
  3097. struct sde_encoder_virt *sde_enc;
  3098. struct sde_connector *sde_con;
  3099. void *sde_con_disp;
  3100. struct sde_hw_ctl *ctl;
  3101. int rc;
  3102. if (!phys_enc) {
  3103. SDE_ERROR("invalid encoder\n");
  3104. return;
  3105. }
  3106. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3107. ctl = phys_enc->hw_ctl;
  3108. if (!ctl || !ctl->ops.reset)
  3109. return;
  3110. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3111. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3112. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3113. phys_enc->connector) {
  3114. sde_con = to_sde_connector(phys_enc->connector);
  3115. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3116. if (sde_con->ops.soft_reset) {
  3117. rc = sde_con->ops.soft_reset(sde_con_disp);
  3118. if (rc) {
  3119. SDE_ERROR_ENC(sde_enc,
  3120. "connector soft reset failure\n");
  3121. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3122. }
  3123. }
  3124. }
  3125. phys_enc->enable_state = SDE_ENC_ENABLED;
  3126. }
  3127. /**
  3128. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3129. * Iterate through the physical encoders and perform consolidated flush
  3130. * and/or control start triggering as needed. This is done in the virtual
  3131. * encoder rather than the individual physical ones in order to handle
  3132. * use cases that require visibility into multiple physical encoders at
  3133. * a time.
  3134. * sde_enc: Pointer to virtual encoder structure
  3135. * config_changed: if true new config is applied. Avoid regdma_flush and
  3136. * incrementing the retire count if false.
  3137. */
  3138. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3139. bool config_changed)
  3140. {
  3141. struct sde_hw_ctl *ctl;
  3142. uint32_t i;
  3143. struct sde_ctl_flush_cfg pending_flush = {0,};
  3144. u32 pending_kickoff_cnt;
  3145. struct msm_drm_private *priv = NULL;
  3146. struct sde_kms *sde_kms = NULL;
  3147. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3148. bool is_regdma_blocking = false, is_vid_mode = false;
  3149. struct sde_crtc *sde_crtc;
  3150. if (!sde_enc) {
  3151. SDE_ERROR("invalid encoder\n");
  3152. return;
  3153. }
  3154. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3155. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3156. is_vid_mode = true;
  3157. is_regdma_blocking = (is_vid_mode ||
  3158. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3159. /* don't perform flush/start operations for slave encoders */
  3160. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3161. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3162. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3163. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3164. continue;
  3165. ctl = phys->hw_ctl;
  3166. if (!ctl)
  3167. continue;
  3168. if (phys->connector)
  3169. topology = sde_connector_get_topology_name(
  3170. phys->connector);
  3171. if (!phys->ops.needs_single_flush ||
  3172. !phys->ops.needs_single_flush(phys)) {
  3173. if (config_changed && ctl->ops.reg_dma_flush)
  3174. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3175. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3176. config_changed);
  3177. } else if (ctl->ops.get_pending_flush) {
  3178. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3179. }
  3180. }
  3181. /* for split flush, combine pending flush masks and send to master */
  3182. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3183. ctl = sde_enc->cur_master->hw_ctl;
  3184. if (config_changed && ctl->ops.reg_dma_flush)
  3185. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3186. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3187. &pending_flush,
  3188. config_changed);
  3189. }
  3190. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3191. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3192. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3193. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3194. continue;
  3195. if (!phys->ops.needs_single_flush ||
  3196. !phys->ops.needs_single_flush(phys)) {
  3197. pending_kickoff_cnt =
  3198. sde_encoder_phys_inc_pending(phys);
  3199. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3200. } else {
  3201. pending_kickoff_cnt =
  3202. sde_encoder_phys_inc_pending(phys);
  3203. SDE_EVT32(pending_kickoff_cnt,
  3204. pending_flush.pending_flush_mask,
  3205. SDE_EVTLOG_FUNC_CASE2);
  3206. }
  3207. }
  3208. if (sde_enc->misr_enable)
  3209. sde_encoder_misr_configure(&sde_enc->base, true,
  3210. sde_enc->misr_frame_count);
  3211. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3212. if (crtc_misr_info.misr_enable && sde_crtc &&
  3213. sde_crtc->misr_reconfigure) {
  3214. sde_crtc_misr_setup(sde_enc->crtc, true,
  3215. crtc_misr_info.misr_frame_count);
  3216. sde_crtc->misr_reconfigure = false;
  3217. }
  3218. _sde_encoder_trigger_start(sde_enc->cur_master);
  3219. if (sde_enc->elevated_ahb_vote) {
  3220. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3221. priv = sde_enc->base.dev->dev_private;
  3222. if (sde_kms != NULL) {
  3223. sde_power_scale_reg_bus(&priv->phandle,
  3224. VOTE_INDEX_LOW,
  3225. false);
  3226. }
  3227. sde_enc->elevated_ahb_vote = false;
  3228. }
  3229. }
  3230. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3231. struct drm_encoder *drm_enc,
  3232. unsigned long *affected_displays,
  3233. int num_active_phys)
  3234. {
  3235. struct sde_encoder_virt *sde_enc;
  3236. struct sde_encoder_phys *master;
  3237. enum sde_rm_topology_name topology;
  3238. bool is_right_only;
  3239. if (!drm_enc || !affected_displays)
  3240. return;
  3241. sde_enc = to_sde_encoder_virt(drm_enc);
  3242. master = sde_enc->cur_master;
  3243. if (!master || !master->connector)
  3244. return;
  3245. topology = sde_connector_get_topology_name(master->connector);
  3246. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3247. return;
  3248. /*
  3249. * For pingpong split, the slave pingpong won't generate IRQs. For
  3250. * right-only updates, we can't swap pingpongs, or simply swap the
  3251. * master/slave assignment, we actually have to swap the interfaces
  3252. * so that the master physical encoder will use a pingpong/interface
  3253. * that generates irqs on which to wait.
  3254. */
  3255. is_right_only = !test_bit(0, affected_displays) &&
  3256. test_bit(1, affected_displays);
  3257. if (is_right_only && !sde_enc->intfs_swapped) {
  3258. /* right-only update swap interfaces */
  3259. swap(sde_enc->phys_encs[0]->intf_idx,
  3260. sde_enc->phys_encs[1]->intf_idx);
  3261. sde_enc->intfs_swapped = true;
  3262. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3263. /* left-only or full update, swap back */
  3264. swap(sde_enc->phys_encs[0]->intf_idx,
  3265. sde_enc->phys_encs[1]->intf_idx);
  3266. sde_enc->intfs_swapped = false;
  3267. }
  3268. SDE_DEBUG_ENC(sde_enc,
  3269. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3270. is_right_only, sde_enc->intfs_swapped,
  3271. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3272. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3273. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3274. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3275. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3276. *affected_displays);
  3277. /* ppsplit always uses master since ppslave invalid for irqs*/
  3278. if (num_active_phys == 1)
  3279. *affected_displays = BIT(0);
  3280. }
  3281. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3282. struct sde_encoder_kickoff_params *params)
  3283. {
  3284. struct sde_encoder_virt *sde_enc;
  3285. struct sde_encoder_phys *phys;
  3286. int i, num_active_phys;
  3287. bool master_assigned = false;
  3288. if (!drm_enc || !params)
  3289. return;
  3290. sde_enc = to_sde_encoder_virt(drm_enc);
  3291. if (sde_enc->num_phys_encs <= 1)
  3292. return;
  3293. /* count bits set */
  3294. num_active_phys = hweight_long(params->affected_displays);
  3295. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3296. params->affected_displays, num_active_phys);
  3297. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3298. num_active_phys);
  3299. /* for left/right only update, ppsplit master switches interface */
  3300. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3301. &params->affected_displays, num_active_phys);
  3302. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3303. enum sde_enc_split_role prv_role, new_role;
  3304. bool active = false;
  3305. phys = sde_enc->phys_encs[i];
  3306. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3307. continue;
  3308. active = test_bit(i, &params->affected_displays);
  3309. prv_role = phys->split_role;
  3310. if (active && num_active_phys == 1)
  3311. new_role = ENC_ROLE_SOLO;
  3312. else if (active && !master_assigned)
  3313. new_role = ENC_ROLE_MASTER;
  3314. else if (active)
  3315. new_role = ENC_ROLE_SLAVE;
  3316. else
  3317. new_role = ENC_ROLE_SKIP;
  3318. phys->ops.update_split_role(phys, new_role);
  3319. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3320. sde_enc->cur_master = phys;
  3321. master_assigned = true;
  3322. }
  3323. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3324. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3325. phys->split_role, active);
  3326. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3327. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3328. phys->split_role, active, num_active_phys);
  3329. }
  3330. }
  3331. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3332. {
  3333. struct sde_encoder_virt *sde_enc;
  3334. struct msm_display_info *disp_info;
  3335. if (!drm_enc) {
  3336. SDE_ERROR("invalid encoder\n");
  3337. return false;
  3338. }
  3339. sde_enc = to_sde_encoder_virt(drm_enc);
  3340. disp_info = &sde_enc->disp_info;
  3341. return (disp_info->curr_panel_mode == mode);
  3342. }
  3343. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3344. {
  3345. struct sde_encoder_virt *sde_enc;
  3346. struct sde_encoder_phys *phys;
  3347. unsigned int i;
  3348. struct sde_hw_ctl *ctl;
  3349. if (!drm_enc) {
  3350. SDE_ERROR("invalid encoder\n");
  3351. return;
  3352. }
  3353. sde_enc = to_sde_encoder_virt(drm_enc);
  3354. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3355. phys = sde_enc->phys_encs[i];
  3356. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3357. sde_encoder_check_curr_mode(drm_enc,
  3358. MSM_DISPLAY_CMD_MODE)) {
  3359. ctl = phys->hw_ctl;
  3360. if (ctl->ops.trigger_pending)
  3361. /* update only for command mode primary ctl */
  3362. ctl->ops.trigger_pending(ctl);
  3363. }
  3364. }
  3365. sde_enc->idle_pc_restore = false;
  3366. }
  3367. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3368. {
  3369. struct sde_encoder_virt *sde_enc = container_of(work,
  3370. struct sde_encoder_virt, esd_trigger_work);
  3371. if (!sde_enc) {
  3372. SDE_ERROR("invalid sde encoder\n");
  3373. return;
  3374. }
  3375. sde_encoder_resource_control(&sde_enc->base,
  3376. SDE_ENC_RC_EVENT_KICKOFF);
  3377. }
  3378. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3379. {
  3380. struct sde_encoder_virt *sde_enc = container_of(work,
  3381. struct sde_encoder_virt, input_event_work);
  3382. if (!sde_enc) {
  3383. SDE_ERROR("invalid sde encoder\n");
  3384. return;
  3385. }
  3386. sde_encoder_resource_control(&sde_enc->base,
  3387. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3388. }
  3389. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3390. {
  3391. struct sde_encoder_virt *sde_enc = container_of(work,
  3392. struct sde_encoder_virt, early_wakeup_work);
  3393. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3394. sde_vm_lock(sde_kms);
  3395. if (!sde_vm_owns_hw(sde_kms)) {
  3396. sde_vm_unlock(sde_kms);
  3397. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3398. DRMID(&sde_enc->base));
  3399. return;
  3400. }
  3401. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3402. sde_encoder_resource_control(&sde_enc->base,
  3403. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3404. SDE_ATRACE_END("encoder_early_wakeup");
  3405. sde_vm_unlock(sde_kms);
  3406. }
  3407. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3408. {
  3409. struct sde_encoder_virt *sde_enc = NULL;
  3410. struct msm_drm_thread *disp_thread = NULL;
  3411. struct msm_drm_private *priv = NULL;
  3412. priv = drm_enc->dev->dev_private;
  3413. sde_enc = to_sde_encoder_virt(drm_enc);
  3414. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3415. SDE_DEBUG_ENC(sde_enc,
  3416. "should only early wake up command mode display\n");
  3417. return;
  3418. }
  3419. if (!sde_enc->crtc || (sde_enc->crtc->index
  3420. >= ARRAY_SIZE(priv->event_thread))) {
  3421. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3422. sde_enc->crtc == NULL,
  3423. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3424. return;
  3425. }
  3426. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3427. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3428. kthread_queue_work(&disp_thread->worker,
  3429. &sde_enc->early_wakeup_work);
  3430. SDE_ATRACE_END("queue_early_wakeup_work");
  3431. }
  3432. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3433. {
  3434. static const uint64_t timeout_us = 50000;
  3435. static const uint64_t sleep_us = 20;
  3436. struct sde_encoder_virt *sde_enc;
  3437. ktime_t cur_ktime, exp_ktime;
  3438. uint32_t line_count, tmp, i;
  3439. if (!drm_enc) {
  3440. SDE_ERROR("invalid encoder\n");
  3441. return -EINVAL;
  3442. }
  3443. sde_enc = to_sde_encoder_virt(drm_enc);
  3444. if (!sde_enc->cur_master ||
  3445. !sde_enc->cur_master->ops.get_line_count) {
  3446. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3447. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3448. return -EINVAL;
  3449. }
  3450. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3451. line_count = sde_enc->cur_master->ops.get_line_count(
  3452. sde_enc->cur_master);
  3453. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3454. tmp = line_count;
  3455. line_count = sde_enc->cur_master->ops.get_line_count(
  3456. sde_enc->cur_master);
  3457. if (line_count < tmp) {
  3458. SDE_EVT32(DRMID(drm_enc), line_count);
  3459. return 0;
  3460. }
  3461. cur_ktime = ktime_get();
  3462. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3463. break;
  3464. usleep_range(sleep_us / 2, sleep_us);
  3465. }
  3466. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3467. return -ETIMEDOUT;
  3468. }
  3469. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3470. {
  3471. struct drm_encoder *drm_enc;
  3472. struct sde_rm_hw_iter rm_iter;
  3473. bool lm_valid = false;
  3474. bool intf_valid = false;
  3475. if (!phys_enc || !phys_enc->parent) {
  3476. SDE_ERROR("invalid encoder\n");
  3477. return -EINVAL;
  3478. }
  3479. drm_enc = phys_enc->parent;
  3480. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3481. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3482. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3483. phys_enc->has_intf_te)) {
  3484. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3485. SDE_HW_BLK_INTF);
  3486. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3487. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3488. if (!hw_intf)
  3489. continue;
  3490. if (phys_enc->hw_ctl->ops.update_bitmask)
  3491. phys_enc->hw_ctl->ops.update_bitmask(
  3492. phys_enc->hw_ctl,
  3493. SDE_HW_FLUSH_INTF,
  3494. hw_intf->idx, 1);
  3495. intf_valid = true;
  3496. }
  3497. if (!intf_valid) {
  3498. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3499. "intf not found to flush\n");
  3500. return -EFAULT;
  3501. }
  3502. } else {
  3503. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3504. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3505. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3506. if (!hw_lm)
  3507. continue;
  3508. /* update LM flush for HW without INTF TE */
  3509. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3510. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3511. phys_enc->hw_ctl,
  3512. hw_lm->idx, 1);
  3513. lm_valid = true;
  3514. }
  3515. if (!lm_valid) {
  3516. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3517. "lm not found to flush\n");
  3518. return -EFAULT;
  3519. }
  3520. }
  3521. return 0;
  3522. }
  3523. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3524. struct sde_encoder_virt *sde_enc)
  3525. {
  3526. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3527. struct sde_hw_mdp *mdptop = NULL;
  3528. sde_enc->dynamic_hdr_updated = false;
  3529. if (sde_enc->cur_master) {
  3530. mdptop = sde_enc->cur_master->hw_mdptop;
  3531. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3532. sde_enc->cur_master->connector);
  3533. }
  3534. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3535. return;
  3536. if (mdptop->ops.set_hdr_plus_metadata) {
  3537. sde_enc->dynamic_hdr_updated = true;
  3538. mdptop->ops.set_hdr_plus_metadata(
  3539. mdptop, dhdr_meta->dynamic_hdr_payload,
  3540. dhdr_meta->dynamic_hdr_payload_size,
  3541. sde_enc->cur_master->intf_idx == INTF_0 ?
  3542. 0 : 1);
  3543. }
  3544. }
  3545. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3546. {
  3547. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3548. struct sde_encoder_phys *phys;
  3549. int i;
  3550. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3551. phys = sde_enc->phys_encs[i];
  3552. if (phys && phys->ops.hw_reset)
  3553. phys->ops.hw_reset(phys);
  3554. }
  3555. }
  3556. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3557. struct sde_encoder_kickoff_params *params)
  3558. {
  3559. struct sde_encoder_virt *sde_enc;
  3560. struct sde_encoder_phys *phys, *cur_master;
  3561. struct sde_kms *sde_kms = NULL;
  3562. struct sde_crtc *sde_crtc;
  3563. bool needs_hw_reset = false, is_cmd_mode;
  3564. int i, rc, ret = 0;
  3565. struct msm_display_info *disp_info;
  3566. if (!drm_enc || !params || !drm_enc->dev ||
  3567. !drm_enc->dev->dev_private) {
  3568. SDE_ERROR("invalid args\n");
  3569. return -EINVAL;
  3570. }
  3571. sde_enc = to_sde_encoder_virt(drm_enc);
  3572. sde_kms = sde_encoder_get_kms(drm_enc);
  3573. if (!sde_kms)
  3574. return -EINVAL;
  3575. disp_info = &sde_enc->disp_info;
  3576. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3577. SDE_DEBUG_ENC(sde_enc, "\n");
  3578. SDE_EVT32(DRMID(drm_enc));
  3579. cur_master = sde_enc->cur_master;
  3580. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3581. if (cur_master && cur_master->connector)
  3582. sde_enc->frame_trigger_mode =
  3583. sde_connector_get_property(cur_master->connector->state,
  3584. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3585. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3586. /* prepare for next kickoff, may include waiting on previous kickoff */
  3587. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3588. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3589. phys = sde_enc->phys_encs[i];
  3590. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3591. params->recovery_events_enabled =
  3592. sde_enc->recovery_events_enabled;
  3593. if (phys) {
  3594. if (phys->ops.prepare_for_kickoff) {
  3595. rc = phys->ops.prepare_for_kickoff(
  3596. phys, params);
  3597. if (rc)
  3598. ret = rc;
  3599. }
  3600. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3601. needs_hw_reset = true;
  3602. _sde_encoder_setup_dither(phys);
  3603. if (sde_enc->cur_master &&
  3604. sde_connector_is_qsync_updated(
  3605. sde_enc->cur_master->connector))
  3606. _helper_flush_qsync(phys);
  3607. }
  3608. }
  3609. if (is_cmd_mode && sde_enc->cur_master &&
  3610. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3611. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3612. _sde_encoder_update_rsc_client(drm_enc, true);
  3613. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3614. if (rc) {
  3615. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3616. ret = rc;
  3617. goto end;
  3618. }
  3619. /* if any phys needs reset, reset all phys, in-order */
  3620. if (needs_hw_reset)
  3621. sde_encoder_needs_hw_reset(drm_enc);
  3622. _sde_encoder_update_master(drm_enc, params);
  3623. _sde_encoder_update_roi(drm_enc);
  3624. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3625. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3626. if (rc) {
  3627. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3628. sde_enc->cur_master->connector->base.id,
  3629. rc);
  3630. ret = rc;
  3631. }
  3632. }
  3633. if (sde_enc->cur_master &&
  3634. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3635. !sde_enc->cur_master->cont_splash_enabled)) {
  3636. rc = sde_encoder_dce_setup(sde_enc, params);
  3637. if (rc) {
  3638. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3639. ret = rc;
  3640. }
  3641. }
  3642. sde_encoder_dce_flush(sde_enc);
  3643. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3644. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3645. sde_enc->cur_master, sde_kms->qdss_enabled);
  3646. end:
  3647. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3648. return ret;
  3649. }
  3650. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3651. {
  3652. struct sde_encoder_virt *sde_enc;
  3653. struct sde_encoder_phys *phys;
  3654. unsigned int i;
  3655. if (!drm_enc) {
  3656. SDE_ERROR("invalid encoder\n");
  3657. return;
  3658. }
  3659. SDE_ATRACE_BEGIN("encoder_kickoff");
  3660. sde_enc = to_sde_encoder_virt(drm_enc);
  3661. SDE_DEBUG_ENC(sde_enc, "\n");
  3662. if (sde_enc->delay_kickoff) {
  3663. u32 loop_count = 20;
  3664. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3665. for (i = 0; i < loop_count; i++) {
  3666. usleep_range(sleep, sleep * 2);
  3667. if (!sde_enc->delay_kickoff)
  3668. break;
  3669. }
  3670. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3671. }
  3672. /* All phys encs are ready to go, trigger the kickoff */
  3673. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3674. /* allow phys encs to handle any post-kickoff business */
  3675. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3676. phys = sde_enc->phys_encs[i];
  3677. if (phys && phys->ops.handle_post_kickoff)
  3678. phys->ops.handle_post_kickoff(phys);
  3679. }
  3680. if (sde_enc->autorefresh_solver_disable &&
  3681. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3682. _sde_encoder_update_rsc_client(drm_enc, true);
  3683. SDE_ATRACE_END("encoder_kickoff");
  3684. }
  3685. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3686. struct sde_hw_pp_vsync_info *info)
  3687. {
  3688. struct sde_encoder_virt *sde_enc;
  3689. struct sde_encoder_phys *phys;
  3690. int i, ret;
  3691. if (!drm_enc || !info)
  3692. return;
  3693. sde_enc = to_sde_encoder_virt(drm_enc);
  3694. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3695. phys = sde_enc->phys_encs[i];
  3696. if (phys && phys->hw_intf && phys->hw_pp
  3697. && phys->hw_intf->ops.get_vsync_info) {
  3698. ret = phys->hw_intf->ops.get_vsync_info(
  3699. phys->hw_intf, &info[i]);
  3700. if (!ret) {
  3701. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3702. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3703. }
  3704. }
  3705. }
  3706. }
  3707. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3708. u32 *transfer_time_us)
  3709. {
  3710. struct sde_encoder_virt *sde_enc;
  3711. struct msm_mode_info *info;
  3712. if (!drm_enc || !transfer_time_us) {
  3713. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3714. !transfer_time_us);
  3715. return;
  3716. }
  3717. sde_enc = to_sde_encoder_virt(drm_enc);
  3718. info = &sde_enc->mode_info;
  3719. *transfer_time_us = info->mdp_transfer_time_us;
  3720. }
  3721. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3722. {
  3723. struct drm_encoder *src_enc = drm_enc;
  3724. struct sde_encoder_virt *sde_enc;
  3725. u32 fps;
  3726. if (!drm_enc) {
  3727. SDE_ERROR("invalid encoder\n");
  3728. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3729. }
  3730. if (sde_encoder_in_clone_mode(drm_enc))
  3731. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3732. if (!src_enc)
  3733. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3734. sde_enc = to_sde_encoder_virt(src_enc);
  3735. fps = sde_enc->mode_info.frame_rate;
  3736. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3737. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3738. else
  3739. return (SEC_TO_MILLI_SEC / fps) * 2;
  3740. }
  3741. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3742. {
  3743. struct sde_encoder_virt *sde_enc;
  3744. struct sde_encoder_phys *master;
  3745. bool is_vid_mode;
  3746. if (!drm_enc)
  3747. return -EINVAL;
  3748. sde_enc = to_sde_encoder_virt(drm_enc);
  3749. master = sde_enc->cur_master;
  3750. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3751. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3752. return -ENODATA;
  3753. if (!master->hw_intf->ops.get_avr_status)
  3754. return -EOPNOTSUPP;
  3755. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3756. }
  3757. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3758. struct drm_framebuffer *fb)
  3759. {
  3760. struct drm_encoder *drm_enc;
  3761. struct sde_hw_mixer_cfg mixer;
  3762. struct sde_rm_hw_iter lm_iter;
  3763. bool lm_valid = false;
  3764. if (!phys_enc || !phys_enc->parent) {
  3765. SDE_ERROR("invalid encoder\n");
  3766. return -EINVAL;
  3767. }
  3768. drm_enc = phys_enc->parent;
  3769. memset(&mixer, 0, sizeof(mixer));
  3770. /* reset associated CTL/LMs */
  3771. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3772. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3773. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3774. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3775. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3776. if (!hw_lm)
  3777. continue;
  3778. /* need to flush LM to remove it */
  3779. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3780. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3781. phys_enc->hw_ctl,
  3782. hw_lm->idx, 1);
  3783. if (fb) {
  3784. /* assume a single LM if targeting a frame buffer */
  3785. if (lm_valid)
  3786. continue;
  3787. mixer.out_height = fb->height;
  3788. mixer.out_width = fb->width;
  3789. if (hw_lm->ops.setup_mixer_out)
  3790. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3791. }
  3792. lm_valid = true;
  3793. /* only enable border color on LM */
  3794. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3795. phys_enc->hw_ctl->ops.setup_blendstage(
  3796. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3797. }
  3798. if (!lm_valid) {
  3799. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3800. return -EFAULT;
  3801. }
  3802. return 0;
  3803. }
  3804. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3805. {
  3806. struct sde_encoder_virt *sde_enc;
  3807. struct sde_encoder_phys *phys;
  3808. int i, rc = 0, ret = 0;
  3809. struct sde_hw_ctl *ctl;
  3810. if (!drm_enc) {
  3811. SDE_ERROR("invalid encoder\n");
  3812. return -EINVAL;
  3813. }
  3814. sde_enc = to_sde_encoder_virt(drm_enc);
  3815. /* update the qsync parameters for the current frame */
  3816. if (sde_enc->cur_master)
  3817. sde_connector_set_qsync_params(
  3818. sde_enc->cur_master->connector);
  3819. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3820. phys = sde_enc->phys_encs[i];
  3821. if (phys && phys->ops.prepare_commit)
  3822. phys->ops.prepare_commit(phys);
  3823. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3824. ret = -ETIMEDOUT;
  3825. if (phys && phys->hw_ctl) {
  3826. ctl = phys->hw_ctl;
  3827. /*
  3828. * avoid clearing the pending flush during the first
  3829. * frame update after idle power collpase as the
  3830. * restore path would have updated the pending flush
  3831. */
  3832. if (!sde_enc->idle_pc_restore &&
  3833. ctl->ops.clear_pending_flush)
  3834. ctl->ops.clear_pending_flush(ctl);
  3835. }
  3836. }
  3837. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3838. rc = sde_connector_prepare_commit(
  3839. sde_enc->cur_master->connector);
  3840. if (rc)
  3841. SDE_ERROR_ENC(sde_enc,
  3842. "prepare commit failed conn %d rc %d\n",
  3843. sde_enc->cur_master->connector->base.id,
  3844. rc);
  3845. }
  3846. return ret;
  3847. }
  3848. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3849. bool enable, u32 frame_count)
  3850. {
  3851. if (!phys_enc)
  3852. return;
  3853. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3854. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3855. enable, frame_count);
  3856. }
  3857. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3858. bool nonblock, u32 *misr_value)
  3859. {
  3860. if (!phys_enc)
  3861. return -EINVAL;
  3862. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3863. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3864. nonblock, misr_value) : -ENOTSUPP;
  3865. }
  3866. #ifdef CONFIG_DEBUG_FS
  3867. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3868. {
  3869. struct sde_encoder_virt *sde_enc;
  3870. int i;
  3871. if (!s || !s->private)
  3872. return -EINVAL;
  3873. sde_enc = s->private;
  3874. mutex_lock(&sde_enc->enc_lock);
  3875. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3876. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3877. if (!phys)
  3878. continue;
  3879. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3880. phys->intf_idx - INTF_0,
  3881. atomic_read(&phys->vsync_cnt),
  3882. atomic_read(&phys->underrun_cnt));
  3883. switch (phys->intf_mode) {
  3884. case INTF_MODE_VIDEO:
  3885. seq_puts(s, "mode: video\n");
  3886. break;
  3887. case INTF_MODE_CMD:
  3888. seq_puts(s, "mode: command\n");
  3889. break;
  3890. case INTF_MODE_WB_BLOCK:
  3891. seq_puts(s, "mode: wb block\n");
  3892. break;
  3893. case INTF_MODE_WB_LINE:
  3894. seq_puts(s, "mode: wb line\n");
  3895. break;
  3896. default:
  3897. seq_puts(s, "mode: ???\n");
  3898. break;
  3899. }
  3900. }
  3901. mutex_unlock(&sde_enc->enc_lock);
  3902. return 0;
  3903. }
  3904. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3905. struct file *file)
  3906. {
  3907. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3908. }
  3909. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3910. const char __user *user_buf, size_t count, loff_t *ppos)
  3911. {
  3912. struct sde_encoder_virt *sde_enc;
  3913. char buf[MISR_BUFF_SIZE + 1];
  3914. size_t buff_copy;
  3915. u32 frame_count, enable;
  3916. struct sde_kms *sde_kms = NULL;
  3917. struct drm_encoder *drm_enc;
  3918. if (!file || !file->private_data)
  3919. return -EINVAL;
  3920. sde_enc = file->private_data;
  3921. if (!sde_enc)
  3922. return -EINVAL;
  3923. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3924. if (!sde_kms)
  3925. return -EINVAL;
  3926. drm_enc = &sde_enc->base;
  3927. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3928. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3929. return -ENOTSUPP;
  3930. }
  3931. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3932. if (copy_from_user(buf, user_buf, buff_copy))
  3933. return -EINVAL;
  3934. buf[buff_copy] = 0; /* end of string */
  3935. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3936. return -EINVAL;
  3937. sde_enc->misr_enable = enable;
  3938. sde_enc->misr_reconfigure = true;
  3939. sde_enc->misr_frame_count = frame_count;
  3940. return count;
  3941. }
  3942. static ssize_t _sde_encoder_misr_read(struct file *file,
  3943. char __user *user_buff, size_t count, loff_t *ppos)
  3944. {
  3945. struct sde_encoder_virt *sde_enc;
  3946. struct sde_kms *sde_kms = NULL;
  3947. struct drm_encoder *drm_enc;
  3948. int i = 0, len = 0;
  3949. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3950. int rc;
  3951. if (*ppos)
  3952. return 0;
  3953. if (!file || !file->private_data)
  3954. return -EINVAL;
  3955. sde_enc = file->private_data;
  3956. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3957. if (!sde_kms)
  3958. return -EINVAL;
  3959. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3960. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3961. return -ENOTSUPP;
  3962. }
  3963. drm_enc = &sde_enc->base;
  3964. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3965. if (rc < 0)
  3966. return rc;
  3967. sde_vm_lock(sde_kms);
  3968. if (!sde_vm_owns_hw(sde_kms)) {
  3969. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3970. rc = -EOPNOTSUPP;
  3971. goto end;
  3972. }
  3973. if (!sde_enc->misr_enable) {
  3974. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3975. "disabled\n");
  3976. goto buff_check;
  3977. }
  3978. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3979. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3980. u32 misr_value = 0;
  3981. if (!phys || !phys->ops.collect_misr) {
  3982. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3983. "invalid\n");
  3984. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3985. continue;
  3986. }
  3987. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3988. if (rc) {
  3989. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3990. "invalid\n");
  3991. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3992. rc);
  3993. continue;
  3994. } else {
  3995. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3996. "Intf idx:%d\n",
  3997. phys->intf_idx - INTF_0);
  3998. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3999. "0x%x\n", misr_value);
  4000. }
  4001. }
  4002. buff_check:
  4003. if (count <= len) {
  4004. len = 0;
  4005. goto end;
  4006. }
  4007. if (copy_to_user(user_buff, buf, len)) {
  4008. len = -EFAULT;
  4009. goto end;
  4010. }
  4011. *ppos += len; /* increase offset */
  4012. end:
  4013. sde_vm_unlock(sde_kms);
  4014. pm_runtime_put_sync(drm_enc->dev->dev);
  4015. return len;
  4016. }
  4017. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4018. {
  4019. struct sde_encoder_virt *sde_enc;
  4020. struct sde_kms *sde_kms;
  4021. int i;
  4022. static const struct file_operations debugfs_status_fops = {
  4023. .open = _sde_encoder_debugfs_status_open,
  4024. .read = seq_read,
  4025. .llseek = seq_lseek,
  4026. .release = single_release,
  4027. };
  4028. static const struct file_operations debugfs_misr_fops = {
  4029. .open = simple_open,
  4030. .read = _sde_encoder_misr_read,
  4031. .write = _sde_encoder_misr_setup,
  4032. };
  4033. char name[SDE_NAME_SIZE];
  4034. if (!drm_enc) {
  4035. SDE_ERROR("invalid encoder\n");
  4036. return -EINVAL;
  4037. }
  4038. sde_enc = to_sde_encoder_virt(drm_enc);
  4039. sde_kms = sde_encoder_get_kms(drm_enc);
  4040. if (!sde_kms) {
  4041. SDE_ERROR("invalid sde_kms\n");
  4042. return -EINVAL;
  4043. }
  4044. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4045. /* create overall sub-directory for the encoder */
  4046. sde_enc->debugfs_root = debugfs_create_dir(name,
  4047. drm_enc->dev->primary->debugfs_root);
  4048. if (!sde_enc->debugfs_root)
  4049. return -ENOMEM;
  4050. /* don't error check these */
  4051. debugfs_create_file("status", 0400,
  4052. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4053. debugfs_create_file("misr_data", 0600,
  4054. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4055. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4056. &sde_enc->idle_pc_enabled);
  4057. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4058. &sde_enc->frame_trigger_mode);
  4059. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4060. if (sde_enc->phys_encs[i] &&
  4061. sde_enc->phys_encs[i]->ops.late_register)
  4062. sde_enc->phys_encs[i]->ops.late_register(
  4063. sde_enc->phys_encs[i],
  4064. sde_enc->debugfs_root);
  4065. return 0;
  4066. }
  4067. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4068. {
  4069. struct sde_encoder_virt *sde_enc;
  4070. if (!drm_enc)
  4071. return;
  4072. sde_enc = to_sde_encoder_virt(drm_enc);
  4073. debugfs_remove_recursive(sde_enc->debugfs_root);
  4074. }
  4075. #else
  4076. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4077. {
  4078. return 0;
  4079. }
  4080. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4081. {
  4082. }
  4083. #endif
  4084. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4085. {
  4086. return _sde_encoder_init_debugfs(encoder);
  4087. }
  4088. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4089. {
  4090. _sde_encoder_destroy_debugfs(encoder);
  4091. }
  4092. static int sde_encoder_virt_add_phys_encs(
  4093. struct msm_display_info *disp_info,
  4094. struct sde_encoder_virt *sde_enc,
  4095. struct sde_enc_phys_init_params *params)
  4096. {
  4097. struct sde_encoder_phys *enc = NULL;
  4098. u32 display_caps = disp_info->capabilities;
  4099. SDE_DEBUG_ENC(sde_enc, "\n");
  4100. /*
  4101. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4102. * in this function, check up-front.
  4103. */
  4104. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4105. ARRAY_SIZE(sde_enc->phys_encs)) {
  4106. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4107. sde_enc->num_phys_encs);
  4108. return -EINVAL;
  4109. }
  4110. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4111. enc = sde_encoder_phys_vid_init(params);
  4112. if (IS_ERR_OR_NULL(enc)) {
  4113. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4114. PTR_ERR(enc));
  4115. return !enc ? -EINVAL : PTR_ERR(enc);
  4116. }
  4117. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4118. }
  4119. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4120. enc = sde_encoder_phys_cmd_init(params);
  4121. if (IS_ERR_OR_NULL(enc)) {
  4122. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4123. PTR_ERR(enc));
  4124. return !enc ? -EINVAL : PTR_ERR(enc);
  4125. }
  4126. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4127. }
  4128. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4129. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4130. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4131. else
  4132. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4133. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4134. ++sde_enc->num_phys_encs;
  4135. return 0;
  4136. }
  4137. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4138. struct sde_enc_phys_init_params *params)
  4139. {
  4140. struct sde_encoder_phys *enc = NULL;
  4141. if (!sde_enc) {
  4142. SDE_ERROR("invalid encoder\n");
  4143. return -EINVAL;
  4144. }
  4145. SDE_DEBUG_ENC(sde_enc, "\n");
  4146. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4147. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4148. sde_enc->num_phys_encs);
  4149. return -EINVAL;
  4150. }
  4151. enc = sde_encoder_phys_wb_init(params);
  4152. if (IS_ERR_OR_NULL(enc)) {
  4153. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4154. PTR_ERR(enc));
  4155. return !enc ? -EINVAL : PTR_ERR(enc);
  4156. }
  4157. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4158. ++sde_enc->num_phys_encs;
  4159. return 0;
  4160. }
  4161. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4162. struct sde_kms *sde_kms,
  4163. struct msm_display_info *disp_info,
  4164. int *drm_enc_mode)
  4165. {
  4166. int ret = 0;
  4167. int i = 0;
  4168. enum sde_intf_type intf_type;
  4169. struct sde_encoder_virt_ops parent_ops = {
  4170. sde_encoder_vblank_callback,
  4171. sde_encoder_underrun_callback,
  4172. sde_encoder_frame_done_callback,
  4173. _sde_encoder_get_qsync_fps_callback,
  4174. };
  4175. struct sde_enc_phys_init_params phys_params;
  4176. if (!sde_enc || !sde_kms) {
  4177. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4178. !sde_enc, !sde_kms);
  4179. return -EINVAL;
  4180. }
  4181. memset(&phys_params, 0, sizeof(phys_params));
  4182. phys_params.sde_kms = sde_kms;
  4183. phys_params.parent = &sde_enc->base;
  4184. phys_params.parent_ops = parent_ops;
  4185. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4186. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4187. SDE_DEBUG("\n");
  4188. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4189. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4190. intf_type = INTF_DSI;
  4191. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4192. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4193. intf_type = INTF_HDMI;
  4194. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4195. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4196. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4197. else
  4198. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4199. intf_type = INTF_DP;
  4200. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4201. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4202. intf_type = INTF_WB;
  4203. } else {
  4204. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4205. return -EINVAL;
  4206. }
  4207. WARN_ON(disp_info->num_of_h_tiles < 1);
  4208. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4209. sde_enc->te_source = disp_info->te_source;
  4210. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4211. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4212. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4213. sde_kms->catalog->features);
  4214. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4215. sde_kms->catalog->features);
  4216. mutex_lock(&sde_enc->enc_lock);
  4217. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4218. /*
  4219. * Left-most tile is at index 0, content is controller id
  4220. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4221. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4222. */
  4223. u32 controller_id = disp_info->h_tile_instance[i];
  4224. if (disp_info->num_of_h_tiles > 1) {
  4225. if (i == 0)
  4226. phys_params.split_role = ENC_ROLE_MASTER;
  4227. else
  4228. phys_params.split_role = ENC_ROLE_SLAVE;
  4229. } else {
  4230. phys_params.split_role = ENC_ROLE_SOLO;
  4231. }
  4232. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4233. i, controller_id, phys_params.split_role);
  4234. if (intf_type == INTF_WB) {
  4235. phys_params.intf_idx = INTF_MAX;
  4236. phys_params.wb_idx = sde_encoder_get_wb(
  4237. sde_kms->catalog,
  4238. intf_type, controller_id);
  4239. if (phys_params.wb_idx == WB_MAX) {
  4240. SDE_ERROR_ENC(sde_enc,
  4241. "could not get wb: type %d, id %d\n",
  4242. intf_type, controller_id);
  4243. ret = -EINVAL;
  4244. }
  4245. } else {
  4246. phys_params.wb_idx = WB_MAX;
  4247. phys_params.intf_idx = sde_encoder_get_intf(
  4248. sde_kms->catalog, intf_type,
  4249. controller_id);
  4250. if (phys_params.intf_idx == INTF_MAX) {
  4251. SDE_ERROR_ENC(sde_enc,
  4252. "could not get wb: type %d, id %d\n",
  4253. intf_type, controller_id);
  4254. ret = -EINVAL;
  4255. }
  4256. }
  4257. if (!ret) {
  4258. if (intf_type == INTF_WB)
  4259. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4260. &phys_params);
  4261. else
  4262. ret = sde_encoder_virt_add_phys_encs(
  4263. disp_info,
  4264. sde_enc,
  4265. &phys_params);
  4266. if (ret)
  4267. SDE_ERROR_ENC(sde_enc,
  4268. "failed to add phys encs\n");
  4269. }
  4270. }
  4271. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4272. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4273. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4274. if (vid_phys) {
  4275. atomic_set(&vid_phys->vsync_cnt, 0);
  4276. atomic_set(&vid_phys->underrun_cnt, 0);
  4277. }
  4278. if (cmd_phys) {
  4279. atomic_set(&cmd_phys->vsync_cnt, 0);
  4280. atomic_set(&cmd_phys->underrun_cnt, 0);
  4281. }
  4282. }
  4283. mutex_unlock(&sde_enc->enc_lock);
  4284. return ret;
  4285. }
  4286. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4287. .mode_set = sde_encoder_virt_mode_set,
  4288. .disable = sde_encoder_virt_disable,
  4289. .enable = sde_encoder_virt_enable,
  4290. .atomic_check = sde_encoder_virt_atomic_check,
  4291. };
  4292. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4293. .destroy = sde_encoder_destroy,
  4294. .late_register = sde_encoder_late_register,
  4295. .early_unregister = sde_encoder_early_unregister,
  4296. };
  4297. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4298. {
  4299. struct msm_drm_private *priv = dev->dev_private;
  4300. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4301. struct drm_encoder *drm_enc = NULL;
  4302. struct sde_encoder_virt *sde_enc = NULL;
  4303. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4304. char name[SDE_NAME_SIZE];
  4305. int ret = 0, i, intf_index = INTF_MAX;
  4306. struct sde_encoder_phys *phys = NULL;
  4307. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4308. if (!sde_enc) {
  4309. ret = -ENOMEM;
  4310. goto fail;
  4311. }
  4312. mutex_init(&sde_enc->enc_lock);
  4313. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4314. &drm_enc_mode);
  4315. if (ret)
  4316. goto fail;
  4317. sde_enc->cur_master = NULL;
  4318. spin_lock_init(&sde_enc->enc_spinlock);
  4319. mutex_init(&sde_enc->vblank_ctl_lock);
  4320. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4321. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4322. drm_enc = &sde_enc->base;
  4323. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4324. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4325. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4326. phys = sde_enc->phys_encs[i];
  4327. if (!phys)
  4328. continue;
  4329. if (phys->ops.is_master && phys->ops.is_master(phys))
  4330. intf_index = phys->intf_idx - INTF_0;
  4331. }
  4332. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4333. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4334. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4335. SDE_RSC_PRIMARY_DISP_CLIENT :
  4336. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4337. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4338. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4339. PTR_ERR(sde_enc->rsc_client));
  4340. sde_enc->rsc_client = NULL;
  4341. }
  4342. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4343. sde_enc->input_event_enabled) {
  4344. ret = _sde_encoder_input_handler(sde_enc);
  4345. if (ret)
  4346. SDE_ERROR(
  4347. "input handler registration failed, rc = %d\n", ret);
  4348. }
  4349. mutex_init(&sde_enc->rc_lock);
  4350. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4351. sde_encoder_off_work);
  4352. sde_enc->vblank_enabled = false;
  4353. sde_enc->qdss_status = false;
  4354. kthread_init_work(&sde_enc->input_event_work,
  4355. sde_encoder_input_event_work_handler);
  4356. kthread_init_work(&sde_enc->early_wakeup_work,
  4357. sde_encoder_early_wakeup_work_handler);
  4358. kthread_init_work(&sde_enc->esd_trigger_work,
  4359. sde_encoder_esd_trigger_work_handler);
  4360. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4361. SDE_DEBUG_ENC(sde_enc, "created\n");
  4362. return drm_enc;
  4363. fail:
  4364. SDE_ERROR("failed to create encoder\n");
  4365. if (drm_enc)
  4366. sde_encoder_destroy(drm_enc);
  4367. return ERR_PTR(ret);
  4368. }
  4369. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4370. enum msm_event_wait event)
  4371. {
  4372. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4373. struct sde_encoder_virt *sde_enc = NULL;
  4374. int i, ret = 0;
  4375. char atrace_buf[32];
  4376. if (!drm_enc) {
  4377. SDE_ERROR("invalid encoder\n");
  4378. return -EINVAL;
  4379. }
  4380. sde_enc = to_sde_encoder_virt(drm_enc);
  4381. SDE_DEBUG_ENC(sde_enc, "\n");
  4382. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4383. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4384. switch (event) {
  4385. case MSM_ENC_COMMIT_DONE:
  4386. fn_wait = phys->ops.wait_for_commit_done;
  4387. break;
  4388. case MSM_ENC_TX_COMPLETE:
  4389. fn_wait = phys->ops.wait_for_tx_complete;
  4390. break;
  4391. case MSM_ENC_VBLANK:
  4392. fn_wait = phys->ops.wait_for_vblank;
  4393. break;
  4394. case MSM_ENC_ACTIVE_REGION:
  4395. fn_wait = phys->ops.wait_for_active;
  4396. break;
  4397. default:
  4398. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4399. event);
  4400. return -EINVAL;
  4401. }
  4402. if (phys && fn_wait) {
  4403. snprintf(atrace_buf, sizeof(atrace_buf),
  4404. "wait_completion_event_%d", event);
  4405. SDE_ATRACE_BEGIN(atrace_buf);
  4406. ret = fn_wait(phys);
  4407. SDE_ATRACE_END(atrace_buf);
  4408. if (ret)
  4409. return ret;
  4410. }
  4411. }
  4412. return ret;
  4413. }
  4414. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4415. u64 *l_bound, u64 *u_bound)
  4416. {
  4417. struct sde_encoder_virt *sde_enc;
  4418. u64 jitter_ns, frametime_ns;
  4419. struct msm_mode_info *info;
  4420. if (!drm_enc) {
  4421. SDE_ERROR("invalid encoder\n");
  4422. return;
  4423. }
  4424. sde_enc = to_sde_encoder_virt(drm_enc);
  4425. info = &sde_enc->mode_info;
  4426. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4427. jitter_ns = info->jitter_numer * frametime_ns;
  4428. do_div(jitter_ns, info->jitter_denom * 100);
  4429. *l_bound = frametime_ns - jitter_ns;
  4430. *u_bound = frametime_ns + jitter_ns;
  4431. }
  4432. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4433. {
  4434. struct sde_encoder_virt *sde_enc;
  4435. if (!drm_enc) {
  4436. SDE_ERROR("invalid encoder\n");
  4437. return 0;
  4438. }
  4439. sde_enc = to_sde_encoder_virt(drm_enc);
  4440. return sde_enc->mode_info.frame_rate;
  4441. }
  4442. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4443. {
  4444. struct sde_encoder_virt *sde_enc = NULL;
  4445. int i;
  4446. if (!encoder) {
  4447. SDE_ERROR("invalid encoder\n");
  4448. return INTF_MODE_NONE;
  4449. }
  4450. sde_enc = to_sde_encoder_virt(encoder);
  4451. if (sde_enc->cur_master)
  4452. return sde_enc->cur_master->intf_mode;
  4453. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4454. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4455. if (phys)
  4456. return phys->intf_mode;
  4457. }
  4458. return INTF_MODE_NONE;
  4459. }
  4460. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4461. {
  4462. struct sde_encoder_virt *sde_enc = NULL;
  4463. struct sde_encoder_phys *phys;
  4464. if (!encoder) {
  4465. SDE_ERROR("invalid encoder\n");
  4466. return 0;
  4467. }
  4468. sde_enc = to_sde_encoder_virt(encoder);
  4469. phys = sde_enc->cur_master;
  4470. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4471. }
  4472. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4473. ktime_t *tvblank)
  4474. {
  4475. struct sde_encoder_virt *sde_enc = NULL;
  4476. struct sde_encoder_phys *phys;
  4477. if (!encoder) {
  4478. SDE_ERROR("invalid encoder\n");
  4479. return false;
  4480. }
  4481. sde_enc = to_sde_encoder_virt(encoder);
  4482. phys = sde_enc->cur_master;
  4483. if (!phys)
  4484. return false;
  4485. *tvblank = phys->last_vsync_timestamp;
  4486. return *tvblank ? true : false;
  4487. }
  4488. static void _sde_encoder_cache_hw_res_cont_splash(
  4489. struct drm_encoder *encoder,
  4490. struct sde_kms *sde_kms)
  4491. {
  4492. int i, idx;
  4493. struct sde_encoder_virt *sde_enc;
  4494. struct sde_encoder_phys *phys_enc;
  4495. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4496. sde_enc = to_sde_encoder_virt(encoder);
  4497. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4498. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4499. sde_enc->hw_pp[i] = NULL;
  4500. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4501. break;
  4502. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4503. }
  4504. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4505. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4506. sde_enc->hw_dsc[i] = NULL;
  4507. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4508. break;
  4509. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4510. }
  4511. /*
  4512. * If we have multiple phys encoders with one controller, make
  4513. * sure to populate the controller pointer in both phys encoders.
  4514. */
  4515. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4516. phys_enc = sde_enc->phys_encs[idx];
  4517. phys_enc->hw_ctl = NULL;
  4518. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4519. SDE_HW_BLK_CTL);
  4520. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4521. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4522. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4523. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4524. phys_enc->intf_idx, phys_enc->hw_ctl);
  4525. }
  4526. }
  4527. }
  4528. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4529. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4530. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4531. phys->hw_intf = NULL;
  4532. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4533. break;
  4534. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4535. }
  4536. }
  4537. /**
  4538. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4539. * device bootup when cont_splash is enabled
  4540. * @drm_enc: Pointer to drm encoder structure
  4541. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4542. * @enable: boolean indicates enable or displae state of splash
  4543. * @Return: true if successful in updating the encoder structure
  4544. */
  4545. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4546. struct sde_splash_display *splash_display, bool enable)
  4547. {
  4548. struct sde_encoder_virt *sde_enc;
  4549. struct msm_drm_private *priv;
  4550. struct sde_kms *sde_kms;
  4551. struct drm_connector *conn = NULL;
  4552. struct sde_connector *sde_conn = NULL;
  4553. struct sde_connector_state *sde_conn_state = NULL;
  4554. struct drm_display_mode *drm_mode = NULL;
  4555. struct sde_encoder_phys *phys_enc;
  4556. struct drm_bridge *bridge;
  4557. int ret = 0, i;
  4558. struct msm_sub_mode sub_mode;
  4559. if (!encoder) {
  4560. SDE_ERROR("invalid drm enc\n");
  4561. return -EINVAL;
  4562. }
  4563. sde_enc = to_sde_encoder_virt(encoder);
  4564. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4565. if (!sde_kms) {
  4566. SDE_ERROR("invalid sde_kms\n");
  4567. return -EINVAL;
  4568. }
  4569. priv = encoder->dev->dev_private;
  4570. if (!priv->num_connectors) {
  4571. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4572. return -EINVAL;
  4573. }
  4574. SDE_DEBUG_ENC(sde_enc,
  4575. "num of connectors: %d\n", priv->num_connectors);
  4576. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4577. if (!enable) {
  4578. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4579. phys_enc = sde_enc->phys_encs[i];
  4580. if (phys_enc)
  4581. phys_enc->cont_splash_enabled = false;
  4582. }
  4583. return ret;
  4584. }
  4585. if (!splash_display) {
  4586. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4587. return -EINVAL;
  4588. }
  4589. for (i = 0; i < priv->num_connectors; i++) {
  4590. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4591. priv->connectors[i]->base.id);
  4592. sde_conn = to_sde_connector(priv->connectors[i]);
  4593. if (!sde_conn->encoder) {
  4594. SDE_DEBUG_ENC(sde_enc,
  4595. "encoder not attached to connector\n");
  4596. continue;
  4597. }
  4598. if (sde_conn->encoder->base.id
  4599. == encoder->base.id) {
  4600. conn = (priv->connectors[i]);
  4601. break;
  4602. }
  4603. }
  4604. if (!conn || !conn->state) {
  4605. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4606. return -EINVAL;
  4607. }
  4608. sde_conn_state = to_sde_connector_state(conn->state);
  4609. if (!sde_conn->ops.get_mode_info) {
  4610. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4611. return -EINVAL;
  4612. }
  4613. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4614. MSM_DISPLAY_DSC_MODE_DISABLED;
  4615. drm_mode = &encoder->crtc->state->adjusted_mode;
  4616. ret = sde_connector_get_mode_info(&sde_conn->base,
  4617. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4618. if (ret) {
  4619. SDE_ERROR_ENC(sde_enc,
  4620. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4621. return ret;
  4622. }
  4623. if (sde_conn->encoder) {
  4624. conn->state->best_encoder = sde_conn->encoder;
  4625. SDE_DEBUG_ENC(sde_enc,
  4626. "configured cstate->best_encoder to ID = %d\n",
  4627. conn->state->best_encoder->base.id);
  4628. } else {
  4629. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4630. conn->base.id);
  4631. }
  4632. sde_enc->crtc = encoder->crtc;
  4633. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4634. conn->state, false);
  4635. if (ret) {
  4636. SDE_ERROR_ENC(sde_enc,
  4637. "failed to reserve hw resources, %d\n", ret);
  4638. return ret;
  4639. }
  4640. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4641. sde_connector_get_topology_name(conn));
  4642. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4643. drm_mode->hdisplay, drm_mode->vdisplay);
  4644. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4645. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4646. if (bridge) {
  4647. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4648. /*
  4649. * For cont-splash use case, we update the mode
  4650. * configurations manually. This will skip the
  4651. * usually mode set call when actual frame is
  4652. * pushed from framework. The bridge needs to
  4653. * be updated with the current drm mode by
  4654. * calling the bridge mode set ops.
  4655. */
  4656. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4657. } else {
  4658. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4659. }
  4660. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4661. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4662. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4663. if (!phys) {
  4664. SDE_ERROR_ENC(sde_enc,
  4665. "phys encoders not initialized\n");
  4666. return -EINVAL;
  4667. }
  4668. /* update connector for master and slave phys encoders */
  4669. phys->connector = conn;
  4670. phys->cont_splash_enabled = true;
  4671. phys->hw_pp = sde_enc->hw_pp[i];
  4672. if (phys->ops.cont_splash_mode_set)
  4673. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4674. if (phys->ops.is_master && phys->ops.is_master(phys))
  4675. sde_enc->cur_master = phys;
  4676. }
  4677. return ret;
  4678. }
  4679. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4680. bool skip_pre_kickoff)
  4681. {
  4682. struct msm_drm_thread *event_thread = NULL;
  4683. struct msm_drm_private *priv = NULL;
  4684. struct sde_encoder_virt *sde_enc = NULL;
  4685. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4686. SDE_ERROR("invalid parameters\n");
  4687. return -EINVAL;
  4688. }
  4689. priv = enc->dev->dev_private;
  4690. sde_enc = to_sde_encoder_virt(enc);
  4691. if (!sde_enc->crtc || (sde_enc->crtc->index
  4692. >= ARRAY_SIZE(priv->event_thread))) {
  4693. SDE_DEBUG_ENC(sde_enc,
  4694. "invalid cached CRTC: %d or crtc index: %d\n",
  4695. sde_enc->crtc == NULL,
  4696. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4697. return -EINVAL;
  4698. }
  4699. SDE_EVT32_VERBOSE(DRMID(enc));
  4700. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4701. if (!skip_pre_kickoff) {
  4702. sde_enc->delay_kickoff = true;
  4703. kthread_queue_work(&event_thread->worker,
  4704. &sde_enc->esd_trigger_work);
  4705. kthread_flush_work(&sde_enc->esd_trigger_work);
  4706. }
  4707. /*
  4708. * panel may stop generating te signal (vsync) during esd failure. rsc
  4709. * hardware may hang without vsync. Avoid rsc hang by generating the
  4710. * vsync from watchdog timer instead of panel.
  4711. */
  4712. sde_encoder_helper_switch_vsync(enc, true);
  4713. if (!skip_pre_kickoff) {
  4714. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4715. sde_enc->delay_kickoff = false;
  4716. }
  4717. return 0;
  4718. }
  4719. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4720. {
  4721. struct sde_encoder_virt *sde_enc;
  4722. if (!encoder) {
  4723. SDE_ERROR("invalid drm enc\n");
  4724. return false;
  4725. }
  4726. sde_enc = to_sde_encoder_virt(encoder);
  4727. return sde_enc->recovery_events_enabled;
  4728. }
  4729. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4730. {
  4731. struct sde_encoder_virt *sde_enc;
  4732. if (!encoder) {
  4733. SDE_ERROR("invalid drm enc\n");
  4734. return;
  4735. }
  4736. sde_enc = to_sde_encoder_virt(encoder);
  4737. sde_enc->recovery_events_enabled = true;
  4738. }
  4739. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4740. {
  4741. struct sde_kms *sde_kms;
  4742. struct drm_connector *conn;
  4743. struct sde_connector_state *conn_state;
  4744. if (!drm_enc)
  4745. return false;
  4746. sde_kms = sde_encoder_get_kms(drm_enc);
  4747. if (!sde_kms)
  4748. return false;
  4749. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4750. if (!conn || !conn->state)
  4751. return false;
  4752. conn_state = to_sde_connector_state(conn->state);
  4753. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4754. }
  4755. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4756. {
  4757. struct sde_encoder_virt *sde_enc;
  4758. struct sde_encoder_phys *phys_enc;
  4759. u32 i;
  4760. sde_enc = to_sde_encoder_virt(drm_enc);
  4761. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4762. {
  4763. phys_enc = sde_enc->phys_encs[i];
  4764. if(phys_enc && phys_enc->ops.add_to_minidump)
  4765. phys_enc->ops.add_to_minidump(phys_enc);
  4766. phys_enc = sde_enc->phys_cmd_encs[i];
  4767. if(phys_enc && phys_enc->ops.add_to_minidump)
  4768. phys_enc->ops.add_to_minidump(phys_enc);
  4769. phys_enc = sde_enc->phys_vid_encs[i];
  4770. if(phys_enc && phys_enc->ops.add_to_minidump)
  4771. phys_enc->ops.add_to_minidump(phys_enc);
  4772. }
  4773. }