sde_crtc.c 209 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747
  1. /*
  2. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include "sde_kms.h"
  31. #include "sde_hw_lm.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_hw_dspp.h"
  34. #include "sde_crtc.h"
  35. #include "sde_plane.h"
  36. #include "sde_hw_util.h"
  37. #include "sde_hw_catalog.h"
  38. #include "sde_color_processing.h"
  39. #include "sde_encoder.h"
  40. #include "sde_connector.h"
  41. #include "sde_vbif.h"
  42. #include "sde_power_handle.h"
  43. #include "sde_core_perf.h"
  44. #include "sde_trace.h"
  45. #include "msm_drv.h"
  46. #include "sde_vm.h"
  47. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  48. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  49. struct sde_crtc_custom_events {
  50. u32 event;
  51. int (*func)(struct drm_crtc *crtc, bool en,
  52. struct sde_irq_callback *irq);
  53. };
  54. struct vblank_work {
  55. struct kthread_work work;
  56. int crtc_id;
  57. bool enable;
  58. struct msm_drm_private *priv;
  59. };
  60. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  61. bool en, struct sde_irq_callback *ad_irq);
  62. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  63. bool en, struct sde_irq_callback *idle_irq);
  64. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  65. bool en, struct sde_irq_callback *idle_irq);
  66. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  67. struct sde_irq_callback *noirq);
  68. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  69. struct sde_crtc_state *cstate,
  70. void __user *usr_ptr);
  71. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  72. bool en, struct sde_irq_callback *irq);
  73. static struct sde_crtc_custom_events custom_events[] = {
  74. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  75. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  76. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  77. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  78. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  79. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  80. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  81. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  82. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  83. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  84. };
  85. /* default input fence timeout, in ms */
  86. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  87. /*
  88. * The default input fence timeout is 2 seconds while max allowed
  89. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  90. * tolerance limit.
  91. */
  92. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  93. /* layer mixer index on sde_crtc */
  94. #define LEFT_MIXER 0
  95. #define RIGHT_MIXER 1
  96. #define MISR_BUFF_SIZE 256
  97. /*
  98. * Time period for fps calculation in micro seconds.
  99. * Default value is set to 1 sec.
  100. */
  101. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  102. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  103. #define MAX_FRAME_COUNT 1000
  104. #define MILI_TO_MICRO 1000
  105. #define SKIP_STAGING_PIPE_ZPOS 255
  106. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  107. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  108. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  109. struct drm_crtc_state *state);
  110. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  111. {
  112. struct msm_drm_private *priv;
  113. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  114. SDE_ERROR("invalid crtc\n");
  115. return NULL;
  116. }
  117. priv = crtc->dev->dev_private;
  118. if (!priv || !priv->kms) {
  119. SDE_ERROR("invalid kms\n");
  120. return NULL;
  121. }
  122. return to_sde_kms(priv->kms);
  123. }
  124. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  125. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  126. {
  127. struct drm_connector *conn;
  128. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  129. struct drm_connector_list_iter conn_iter;
  130. int i;
  131. if (crtc_state->state) {
  132. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  133. if (conn_state && (conn_state->crtc == crtc)
  134. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  135. virt_conn_state = conn_state;
  136. break;
  137. }
  138. }
  139. } else {
  140. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  141. drm_for_each_connector_iter(conn, &conn_iter) {
  142. if (conn->state && (conn->state->crtc == crtc)
  143. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  144. virt_conn_state = conn->state;
  145. break;
  146. }
  147. }
  148. drm_connector_list_iter_end(&conn_iter);
  149. }
  150. return virt_conn_state;
  151. }
  152. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  153. struct drm_display_mode *mode, u32 *width, u32 *height)
  154. {
  155. struct sde_crtc *sde_crtc;
  156. struct sde_crtc_state *cstate;
  157. struct drm_connector_state *virt_conn_state;
  158. struct sde_connector_state *virt_cstate;
  159. *width = 0;
  160. *height = 0;
  161. if (!crtc || !crtc_state || !mode)
  162. return;
  163. sde_crtc = to_sde_crtc(crtc);
  164. cstate = to_sde_crtc_state(crtc_state);
  165. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  166. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  167. if (cstate->num_ds_enabled) {
  168. *width = cstate->ds_cfg[0].lm_width;
  169. *height = cstate->ds_cfg[0].lm_height;
  170. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  171. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  172. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  173. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  174. } else {
  175. *width = mode->hdisplay / sde_crtc->num_mixers;
  176. *height = mode->vdisplay;
  177. }
  178. }
  179. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  180. struct drm_display_mode *mode, u32 *width, u32 *height)
  181. {
  182. struct sde_crtc *sde_crtc;
  183. struct sde_crtc_state *cstate;
  184. struct drm_connector_state *virt_conn_state;
  185. struct sde_connector_state *virt_cstate;
  186. *width = 0;
  187. *height = 0;
  188. if (!crtc || !crtc_state || !mode)
  189. return;
  190. sde_crtc = to_sde_crtc(crtc);
  191. cstate = to_sde_crtc_state(crtc_state);
  192. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  193. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  194. if (cstate->num_ds_enabled) {
  195. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  196. *height = cstate->ds_cfg[0].lm_height;
  197. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  198. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  199. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  200. } else {
  201. *width = mode->hdisplay;
  202. *height = mode->vdisplay;
  203. }
  204. }
  205. /**
  206. * sde_crtc_calc_fps() - Calculates fps value.
  207. * @sde_crtc : CRTC structure
  208. *
  209. * This function is called at frame done. It counts the number
  210. * of frames done for every 1 sec. Stores the value in measured_fps.
  211. * measured_fps value is 10 times the calculated fps value.
  212. * For example, measured_fps= 594 for calculated fps of 59.4
  213. */
  214. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  215. {
  216. ktime_t current_time_us;
  217. u64 fps, diff_us;
  218. current_time_us = ktime_get();
  219. diff_us = (u64)ktime_us_delta(current_time_us,
  220. sde_crtc->fps_info.last_sampled_time_us);
  221. sde_crtc->fps_info.frame_count++;
  222. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  223. /* Multiplying with 10 to get fps in floating point */
  224. fps = ((u64)sde_crtc->fps_info.frame_count)
  225. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  226. do_div(fps, diff_us);
  227. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  228. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  229. sde_crtc->base.base.id, (unsigned int)fps/10,
  230. (unsigned int)fps%10);
  231. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  232. sde_crtc->fps_info.frame_count = 0;
  233. }
  234. if (!sde_crtc->fps_info.time_buf)
  235. return;
  236. /**
  237. * Array indexing is based on sliding window algorithm.
  238. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  239. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  240. * counter loops around and comes back to the first index to store
  241. * the next ktime.
  242. */
  243. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  244. ktime_get();
  245. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  246. }
  247. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  248. {
  249. if (!sde_crtc)
  250. return;
  251. }
  252. #ifdef CONFIG_DEBUG_FS
  253. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  254. {
  255. struct sde_crtc *sde_crtc;
  256. u64 fps_int, fps_float;
  257. ktime_t current_time_us;
  258. u64 fps, diff_us;
  259. if (!s || !s->private) {
  260. SDE_ERROR("invalid input param(s)\n");
  261. return -EAGAIN;
  262. }
  263. sde_crtc = s->private;
  264. current_time_us = ktime_get();
  265. diff_us = (u64)ktime_us_delta(current_time_us,
  266. sde_crtc->fps_info.last_sampled_time_us);
  267. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  268. /* Multiplying with 10 to get fps in floating point */
  269. fps = ((u64)sde_crtc->fps_info.frame_count)
  270. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  271. do_div(fps, diff_us);
  272. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  273. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  274. sde_crtc->fps_info.frame_count = 0;
  275. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  276. sde_crtc->base.base.id, (unsigned int)fps/10,
  277. (unsigned int)fps%10);
  278. }
  279. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  280. fps_float = do_div(fps_int, 10);
  281. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  282. return 0;
  283. }
  284. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  285. {
  286. return single_open(file, _sde_debugfs_fps_status_show,
  287. inode->i_private);
  288. }
  289. #endif
  290. static ssize_t fps_periodicity_ms_store(struct device *device,
  291. struct device_attribute *attr, const char *buf, size_t count)
  292. {
  293. struct drm_crtc *crtc;
  294. struct sde_crtc *sde_crtc;
  295. int res;
  296. /* Base of the input */
  297. int cnt = 10;
  298. if (!device || !buf) {
  299. SDE_ERROR("invalid input param(s)\n");
  300. return -EAGAIN;
  301. }
  302. crtc = dev_get_drvdata(device);
  303. if (!crtc)
  304. return -EINVAL;
  305. sde_crtc = to_sde_crtc(crtc);
  306. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  307. if (res < 0)
  308. return res;
  309. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  310. sde_crtc->fps_info.fps_periodic_duration =
  311. DEFAULT_FPS_PERIOD_1_SEC;
  312. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  313. MAX_FPS_PERIOD_5_SECONDS)
  314. sde_crtc->fps_info.fps_periodic_duration =
  315. MAX_FPS_PERIOD_5_SECONDS;
  316. else
  317. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  318. return count;
  319. }
  320. static ssize_t fps_periodicity_ms_show(struct device *device,
  321. struct device_attribute *attr, char *buf)
  322. {
  323. struct drm_crtc *crtc;
  324. struct sde_crtc *sde_crtc;
  325. if (!device || !buf) {
  326. SDE_ERROR("invalid input param(s)\n");
  327. return -EAGAIN;
  328. }
  329. crtc = dev_get_drvdata(device);
  330. if (!crtc)
  331. return -EINVAL;
  332. sde_crtc = to_sde_crtc(crtc);
  333. return scnprintf(buf, PAGE_SIZE, "%d\n",
  334. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  335. }
  336. static ssize_t measured_fps_show(struct device *device,
  337. struct device_attribute *attr, char *buf)
  338. {
  339. struct drm_crtc *crtc;
  340. struct sde_crtc *sde_crtc;
  341. uint64_t fps_int, fps_decimal;
  342. u64 fps = 0, frame_count = 0;
  343. ktime_t current_time;
  344. int i = 0, current_time_index;
  345. u64 diff_us;
  346. if (!device || !buf) {
  347. SDE_ERROR("invalid input param(s)\n");
  348. return -EAGAIN;
  349. }
  350. crtc = dev_get_drvdata(device);
  351. if (!crtc) {
  352. scnprintf(buf, PAGE_SIZE, "fps information not available");
  353. return -EINVAL;
  354. }
  355. sde_crtc = to_sde_crtc(crtc);
  356. if (!sde_crtc->fps_info.time_buf) {
  357. scnprintf(buf, PAGE_SIZE,
  358. "timebuf null - fps information not available");
  359. return -EINVAL;
  360. }
  361. /**
  362. * Whenever the time_index counter comes to zero upon decrementing,
  363. * it is set to the last index since it is the next index that we
  364. * should check for calculating the buftime.
  365. */
  366. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  367. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  368. current_time = ktime_get();
  369. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  370. u64 ptime = (u64)ktime_to_us(current_time);
  371. u64 buftime = (u64)ktime_to_us(
  372. sde_crtc->fps_info.time_buf[current_time_index]);
  373. diff_us = (u64)ktime_us_delta(current_time,
  374. sde_crtc->fps_info.time_buf[current_time_index]);
  375. if (ptime > buftime && diff_us >= (u64)
  376. sde_crtc->fps_info.fps_periodic_duration) {
  377. /* Multiplying with 10 to get fps in floating point */
  378. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  379. do_div(fps, diff_us);
  380. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  381. SDE_DEBUG("measured fps: %d\n",
  382. sde_crtc->fps_info.measured_fps);
  383. break;
  384. }
  385. current_time_index = (current_time_index == 0) ?
  386. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  387. SDE_DEBUG("current time index: %d\n", current_time_index);
  388. frame_count++;
  389. }
  390. if (i == MAX_FRAME_COUNT) {
  391. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  392. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  393. diff_us = (u64)ktime_us_delta(current_time,
  394. sde_crtc->fps_info.time_buf[current_time_index]);
  395. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  396. /* Multiplying with 10 to get fps in floating point */
  397. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  398. do_div(fps, diff_us);
  399. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  400. }
  401. }
  402. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  403. fps_decimal = do_div(fps_int, 10);
  404. return scnprintf(buf, PAGE_SIZE,
  405. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  406. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  407. }
  408. static ssize_t vsync_event_show(struct device *device,
  409. struct device_attribute *attr, char *buf)
  410. {
  411. struct drm_crtc *crtc;
  412. struct sde_crtc *sde_crtc;
  413. struct drm_encoder *encoder;
  414. int avr_status = -EPIPE;
  415. if (!device || !buf) {
  416. SDE_ERROR("invalid input param(s)\n");
  417. return -EAGAIN;
  418. }
  419. crtc = dev_get_drvdata(device);
  420. sde_crtc = to_sde_crtc(crtc);
  421. mutex_lock(&sde_crtc->crtc_lock);
  422. if (sde_crtc->enabled) {
  423. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  424. if (sde_encoder_in_clone_mode(encoder))
  425. continue;
  426. avr_status = sde_encoder_get_avr_status(encoder);
  427. break;
  428. }
  429. }
  430. mutex_unlock(&sde_crtc->crtc_lock);
  431. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  432. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  433. }
  434. static ssize_t retire_frame_event_show(struct device *device,
  435. struct device_attribute *attr, char *buf)
  436. {
  437. struct drm_crtc *crtc;
  438. struct sde_crtc *sde_crtc;
  439. if (!device || !buf) {
  440. SDE_ERROR("invalid input param(s)\n");
  441. return -EAGAIN;
  442. }
  443. crtc = dev_get_drvdata(device);
  444. sde_crtc = to_sde_crtc(crtc);
  445. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  446. ktime_to_ns(sde_crtc->retire_frame_event_time));
  447. }
  448. static DEVICE_ATTR_RO(vsync_event);
  449. static DEVICE_ATTR_RO(measured_fps);
  450. static DEVICE_ATTR_RW(fps_periodicity_ms);
  451. static DEVICE_ATTR_RO(retire_frame_event);
  452. static struct attribute *sde_crtc_dev_attrs[] = {
  453. &dev_attr_vsync_event.attr,
  454. &dev_attr_measured_fps.attr,
  455. &dev_attr_fps_periodicity_ms.attr,
  456. &dev_attr_retire_frame_event.attr,
  457. NULL
  458. };
  459. static const struct attribute_group sde_crtc_attr_group = {
  460. .attrs = sde_crtc_dev_attrs,
  461. };
  462. static const struct attribute_group *sde_crtc_attr_groups[] = {
  463. &sde_crtc_attr_group,
  464. NULL,
  465. };
  466. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, uint32_t len, uint64_t val)
  467. {
  468. struct drm_event event;
  469. if (!crtc) {
  470. SDE_ERROR("invalid crtc\n");
  471. return;
  472. }
  473. event.type = type;
  474. event.length = len;
  475. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)&val);
  476. SDE_EVT32(DRMID(crtc), type, len, val >> 32, val & 0xFFFFFFFF);
  477. SDE_DEBUG("crtc:%d event(%d) value(%llu) notified\n", DRMID(crtc), type, val);
  478. }
  479. static void sde_crtc_destroy(struct drm_crtc *crtc)
  480. {
  481. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  482. SDE_DEBUG("\n");
  483. if (!crtc)
  484. return;
  485. if (sde_crtc->vsync_event_sf)
  486. sysfs_put(sde_crtc->vsync_event_sf);
  487. if (sde_crtc->retire_frame_event_sf)
  488. sysfs_put(sde_crtc->retire_frame_event_sf);
  489. if (sde_crtc->sysfs_dev)
  490. device_unregister(sde_crtc->sysfs_dev);
  491. if (sde_crtc->blob_info)
  492. drm_property_blob_put(sde_crtc->blob_info);
  493. msm_property_destroy(&sde_crtc->property_info);
  494. sde_cp_crtc_destroy_properties(crtc);
  495. sde_fence_deinit(sde_crtc->output_fence);
  496. _sde_crtc_deinit_events(sde_crtc);
  497. drm_crtc_cleanup(crtc);
  498. mutex_destroy(&sde_crtc->crtc_lock);
  499. kfree(sde_crtc);
  500. }
  501. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  502. struct drm_atomic_state *state)
  503. {
  504. struct drm_connector *conn;
  505. struct drm_connector_state *conn_state;
  506. int i;
  507. for_each_new_connector_in_state(state, conn, conn_state, i) {
  508. if (!conn_state || conn_state->crtc != crtc)
  509. continue;
  510. return to_sde_connector_state(conn_state);
  511. }
  512. return NULL;
  513. }
  514. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  515. {
  516. struct drm_connector *connector;
  517. struct drm_encoder *encoder;
  518. struct sde_connector_state *conn_state;
  519. bool encoder_valid = false;
  520. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  521. c_state->encoder_mask) {
  522. if (!sde_encoder_in_clone_mode(encoder)) {
  523. encoder_valid = true;
  524. break;
  525. }
  526. }
  527. if (!encoder_valid)
  528. return NULL;
  529. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  530. if (!connector)
  531. return NULL;
  532. conn_state = to_sde_connector_state(connector->state);
  533. if (!conn_state)
  534. return NULL;
  535. return &conn_state->msm_mode;
  536. }
  537. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  538. const struct drm_display_mode *mode,
  539. struct drm_display_mode *adjusted_mode)
  540. {
  541. struct msm_display_mode *msm_mode;
  542. struct drm_crtc_state *c_state;
  543. struct drm_connector *connector;
  544. struct drm_encoder *encoder;
  545. struct drm_connector_state *new_conn_state;
  546. struct sde_connector_state *c_conn_state = NULL;
  547. bool encoder_valid = false;
  548. int i;
  549. SDE_DEBUG("\n");
  550. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  551. adjusted_mode);
  552. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  553. c_state->encoder_mask) {
  554. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  555. encoder_valid = true;
  556. break;
  557. }
  558. }
  559. if (!encoder_valid) {
  560. SDE_ERROR("encoder not found\n");
  561. return true;
  562. }
  563. for_each_new_connector_in_state(c_state->state, connector,
  564. new_conn_state, i) {
  565. if (new_conn_state->best_encoder == encoder) {
  566. c_conn_state = to_sde_connector_state(new_conn_state);
  567. break;
  568. }
  569. }
  570. if (!c_conn_state) {
  571. SDE_ERROR("could not get connector state\n");
  572. return true;
  573. }
  574. msm_mode = &c_conn_state->msm_mode;
  575. if ((msm_is_mode_seamless(msm_mode) ||
  576. (msm_is_mode_seamless_vrr(msm_mode) ||
  577. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  578. (!crtc->enabled)) {
  579. SDE_ERROR("crtc state prevents seamless transition\n");
  580. return false;
  581. }
  582. return true;
  583. }
  584. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  585. struct sde_plane_state *pstate, struct sde_format *format)
  586. {
  587. uint32_t blend_op, fg_alpha, bg_alpha;
  588. uint32_t blend_type;
  589. struct sde_hw_mixer *lm = mixer->hw_lm;
  590. /* default to opaque blending */
  591. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  592. bg_alpha = 0xFF - fg_alpha;
  593. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  594. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  595. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  596. switch (blend_type) {
  597. case SDE_DRM_BLEND_OP_OPAQUE:
  598. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  599. SDE_BLEND_BG_ALPHA_BG_CONST;
  600. break;
  601. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  602. if (format->alpha_enable) {
  603. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  604. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  605. if (fg_alpha != 0xff) {
  606. bg_alpha = fg_alpha;
  607. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  608. SDE_BLEND_BG_INV_MOD_ALPHA;
  609. } else {
  610. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  611. }
  612. }
  613. break;
  614. case SDE_DRM_BLEND_OP_COVERAGE:
  615. if (format->alpha_enable) {
  616. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  617. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  618. if (fg_alpha != 0xff) {
  619. bg_alpha = fg_alpha;
  620. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  621. SDE_BLEND_BG_MOD_ALPHA |
  622. SDE_BLEND_BG_INV_MOD_ALPHA;
  623. } else {
  624. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  625. }
  626. }
  627. break;
  628. default:
  629. /* do nothing */
  630. break;
  631. }
  632. if (lm->ops.setup_blend_config)
  633. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  634. SDE_DEBUG(
  635. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  636. (char *) &format->base.pixel_format,
  637. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  638. }
  639. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  640. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  641. struct sde_hw_dim_layer *dim_layer)
  642. {
  643. struct sde_crtc_state *cstate;
  644. struct sde_hw_mixer *lm;
  645. struct sde_hw_dim_layer split_dim_layer;
  646. int i;
  647. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  648. SDE_DEBUG("empty dim_layer\n");
  649. return;
  650. }
  651. cstate = to_sde_crtc_state(crtc->state);
  652. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  653. dim_layer->flags, dim_layer->stage);
  654. split_dim_layer.stage = dim_layer->stage;
  655. split_dim_layer.color_fill = dim_layer->color_fill;
  656. /*
  657. * traverse through the layer mixers attached to crtc and find the
  658. * intersecting dim layer rect in each LM and program accordingly.
  659. */
  660. for (i = 0; i < sde_crtc->num_mixers; i++) {
  661. split_dim_layer.flags = dim_layer->flags;
  662. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  663. &split_dim_layer.rect);
  664. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  665. /*
  666. * no extra programming required for non-intersecting
  667. * layer mixers with INCLUSIVE dim layer
  668. */
  669. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  670. continue;
  671. /*
  672. * program the other non-intersecting layer mixers with
  673. * INCLUSIVE dim layer of full size for uniformity
  674. * with EXCLUSIVE dim layer config.
  675. */
  676. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  677. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  678. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  679. sizeof(split_dim_layer.rect));
  680. } else {
  681. split_dim_layer.rect.x =
  682. split_dim_layer.rect.x -
  683. cstate->lm_roi[i].x;
  684. split_dim_layer.rect.y =
  685. split_dim_layer.rect.y -
  686. cstate->lm_roi[i].y;
  687. }
  688. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  689. cstate->lm_roi[i].x,
  690. cstate->lm_roi[i].y,
  691. cstate->lm_roi[i].w,
  692. cstate->lm_roi[i].h,
  693. dim_layer->rect.x,
  694. dim_layer->rect.y,
  695. dim_layer->rect.w,
  696. dim_layer->rect.h,
  697. split_dim_layer.rect.x,
  698. split_dim_layer.rect.y,
  699. split_dim_layer.rect.w,
  700. split_dim_layer.rect.h);
  701. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  702. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  703. split_dim_layer.rect.w, split_dim_layer.rect.h);
  704. lm = mixer[i].hw_lm;
  705. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  706. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  707. }
  708. }
  709. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  710. const struct sde_rect **crtc_roi)
  711. {
  712. struct sde_crtc_state *crtc_state;
  713. if (!state || !crtc_roi)
  714. return;
  715. crtc_state = to_sde_crtc_state(state);
  716. *crtc_roi = &crtc_state->crtc_roi;
  717. }
  718. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  719. {
  720. struct sde_crtc_state *cstate;
  721. struct sde_crtc *sde_crtc;
  722. if (!state || !state->crtc)
  723. return false;
  724. sde_crtc = to_sde_crtc(state->crtc);
  725. cstate = to_sde_crtc_state(state);
  726. return msm_property_is_dirty(&sde_crtc->property_info,
  727. &cstate->property_state, CRTC_PROP_ROI_V1);
  728. }
  729. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  730. void __user *usr_ptr)
  731. {
  732. struct drm_crtc *crtc;
  733. struct sde_crtc_state *cstate;
  734. struct sde_drm_roi_v1 roi_v1;
  735. int i;
  736. if (!state) {
  737. SDE_ERROR("invalid args\n");
  738. return -EINVAL;
  739. }
  740. cstate = to_sde_crtc_state(state);
  741. crtc = cstate->base.crtc;
  742. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  743. if (!usr_ptr) {
  744. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  745. return 0;
  746. }
  747. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  748. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  749. return -EINVAL;
  750. }
  751. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  752. if (roi_v1.num_rects == 0) {
  753. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  754. return 0;
  755. }
  756. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  757. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  758. roi_v1.num_rects);
  759. return -EINVAL;
  760. }
  761. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  762. for (i = 0; i < roi_v1.num_rects; ++i) {
  763. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  764. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  765. DRMID(crtc), i,
  766. cstate->user_roi_list.roi[i].x1,
  767. cstate->user_roi_list.roi[i].y1,
  768. cstate->user_roi_list.roi[i].x2,
  769. cstate->user_roi_list.roi[i].y2);
  770. SDE_EVT32_VERBOSE(DRMID(crtc),
  771. cstate->user_roi_list.roi[i].x1,
  772. cstate->user_roi_list.roi[i].y1,
  773. cstate->user_roi_list.roi[i].x2,
  774. cstate->user_roi_list.roi[i].y2);
  775. }
  776. return 0;
  777. }
  778. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  779. struct drm_crtc_state *state)
  780. {
  781. struct drm_connector *conn;
  782. struct drm_connector_state *conn_state;
  783. struct sde_crtc *sde_crtc;
  784. struct sde_crtc_state *crtc_state;
  785. struct sde_rect *crtc_roi;
  786. struct msm_mode_info mode_info;
  787. int i = 0, rc;
  788. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  789. u32 crtc_width, crtc_height;
  790. struct drm_display_mode *adj_mode;
  791. if (!crtc || !state)
  792. return -EINVAL;
  793. sde_crtc = to_sde_crtc(crtc);
  794. crtc_state = to_sde_crtc_state(state);
  795. crtc_roi = &crtc_state->crtc_roi;
  796. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  797. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  798. struct sde_connector *sde_conn;
  799. struct sde_connector_state *sde_conn_state;
  800. struct sde_rect conn_roi;
  801. if (!conn_state || conn_state->crtc != crtc)
  802. continue;
  803. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  804. if (rc) {
  805. SDE_ERROR("failed to get mode info\n");
  806. return -EINVAL;
  807. }
  808. sde_conn = to_sde_connector(conn_state->connector);
  809. sde_conn_state = to_sde_connector_state(conn_state);
  810. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  811. &sde_conn_state->property_state,
  812. CONNECTOR_PROP_ROI_V1);
  813. /*
  814. * Check against CRTC ROI and Connector ROI not being updated together.
  815. * This restriction should be relaxed when Connector ROI scaling is
  816. * supported and while in clone mode.
  817. */
  818. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  819. is_conn_roi_dirty != is_crtc_roi_dirty) {
  820. SDE_ERROR("connector/crtc rois not updated together\n");
  821. return -EINVAL;
  822. }
  823. if (!mode_info.roi_caps.enabled)
  824. continue;
  825. /*
  826. * current driver only supports same connector and crtc size,
  827. * but if support for different sizes is added, driver needs
  828. * to check the connector roi here to make sure is full screen
  829. * for dsc 3d-mux topology that doesn't support partial update.
  830. */
  831. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  832. sizeof(crtc_state->user_roi_list))) {
  833. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  834. sde_crtc->name);
  835. return -EINVAL;
  836. }
  837. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  838. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  839. conn_roi.x, conn_roi.y,
  840. conn_roi.w, conn_roi.h);
  841. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  842. conn_roi.x, conn_roi.y,
  843. conn_roi.w, conn_roi.h);
  844. }
  845. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  846. /* clear the ROI to null if it matches full screen anyways */
  847. adj_mode = &state->adjusted_mode;
  848. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  849. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  850. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  851. memset(crtc_roi, 0, sizeof(*crtc_roi));
  852. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  853. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  854. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  855. return 0;
  856. }
  857. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  858. struct drm_crtc_state *state)
  859. {
  860. struct sde_crtc *sde_crtc;
  861. struct sde_crtc_state *crtc_state;
  862. struct drm_connector *conn;
  863. struct drm_connector_state *conn_state;
  864. int i;
  865. if (!crtc || !state)
  866. return -EINVAL;
  867. sde_crtc = to_sde_crtc(crtc);
  868. crtc_state = to_sde_crtc_state(state);
  869. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  870. return 0;
  871. /* partial update active, check if autorefresh is also requested */
  872. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  873. uint64_t autorefresh;
  874. if (!conn_state || conn_state->crtc != crtc)
  875. continue;
  876. autorefresh = sde_connector_get_property(conn_state,
  877. CONNECTOR_PROP_AUTOREFRESH);
  878. if (autorefresh) {
  879. SDE_ERROR(
  880. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  881. sde_crtc->name, autorefresh);
  882. return -EINVAL;
  883. }
  884. }
  885. return 0;
  886. }
  887. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  888. struct drm_crtc_state *state, int lm_idx)
  889. {
  890. struct sde_kms *sde_kms;
  891. struct sde_crtc *sde_crtc;
  892. struct sde_crtc_state *crtc_state;
  893. const struct sde_rect *crtc_roi;
  894. const struct sde_rect *lm_bounds;
  895. struct sde_rect *lm_roi;
  896. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  897. return -EINVAL;
  898. sde_kms = _sde_crtc_get_kms(crtc);
  899. if (!sde_kms || !sde_kms->catalog) {
  900. SDE_ERROR("invalid parameters\n");
  901. return -EINVAL;
  902. }
  903. sde_crtc = to_sde_crtc(crtc);
  904. crtc_state = to_sde_crtc_state(state);
  905. crtc_roi = &crtc_state->crtc_roi;
  906. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  907. lm_roi = &crtc_state->lm_roi[lm_idx];
  908. if (sde_kms_rect_is_null(crtc_roi))
  909. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  910. else
  911. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  912. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  913. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  914. /*
  915. * partial update is not supported with 3dmux dsc or dest scaler.
  916. * hence, crtc roi must match the mixer dimensions.
  917. */
  918. if (crtc_state->num_ds_enabled ||
  919. sde_rm_topology_is_group(&sde_kms->rm, state,
  920. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  921. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  922. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  923. return -EINVAL;
  924. }
  925. }
  926. /* if any dimension is zero, clear all dimensions for clarity */
  927. if (sde_kms_rect_is_null(lm_roi))
  928. memset(lm_roi, 0, sizeof(*lm_roi));
  929. return 0;
  930. }
  931. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  932. struct drm_crtc_state *state)
  933. {
  934. struct sde_crtc *sde_crtc;
  935. struct sde_crtc_state *crtc_state;
  936. u32 disp_bitmask = 0;
  937. int i;
  938. if (!crtc || !state) {
  939. pr_err("Invalid crtc or state\n");
  940. return 0;
  941. }
  942. sde_crtc = to_sde_crtc(crtc);
  943. crtc_state = to_sde_crtc_state(state);
  944. /* pingpong split: one ROI, one LM, two physical displays */
  945. if (crtc_state->is_ppsplit) {
  946. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  947. struct sde_rect *roi = &crtc_state->lm_roi[0];
  948. if (sde_kms_rect_is_null(roi))
  949. disp_bitmask = 0;
  950. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  951. disp_bitmask = BIT(0); /* left only */
  952. else if (roi->x >= lm_split_width)
  953. disp_bitmask = BIT(1); /* right only */
  954. else
  955. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  956. } else if (sde_crtc->mixers_swapped) {
  957. disp_bitmask = BIT(0);
  958. } else {
  959. for (i = 0; i < sde_crtc->num_mixers; i++) {
  960. if (!sde_kms_rect_is_null(
  961. &crtc_state->lm_roi[i]))
  962. disp_bitmask |= BIT(i);
  963. }
  964. }
  965. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  966. return disp_bitmask;
  967. }
  968. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  969. struct drm_crtc_state *state)
  970. {
  971. struct sde_crtc *sde_crtc;
  972. struct sde_crtc_state *crtc_state;
  973. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  974. if (!crtc || !state)
  975. return -EINVAL;
  976. sde_crtc = to_sde_crtc(crtc);
  977. crtc_state = to_sde_crtc_state(state);
  978. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  979. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  980. sde_crtc->name, sde_crtc->num_mixers);
  981. return -EINVAL;
  982. }
  983. /*
  984. * If using pingpong split: one ROI, one LM, two physical displays
  985. * then the ROI must be centered on the panel split boundary and
  986. * be of equal width across the split.
  987. */
  988. if (crtc_state->is_ppsplit) {
  989. u16 panel_split_width;
  990. u32 display_mask;
  991. roi[0] = &crtc_state->lm_roi[0];
  992. if (sde_kms_rect_is_null(roi[0]))
  993. return 0;
  994. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  995. if (display_mask != (BIT(0) | BIT(1)))
  996. return 0;
  997. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  998. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  999. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1000. sde_crtc->name, roi[0]->x, roi[0]->w,
  1001. panel_split_width);
  1002. return -EINVAL;
  1003. }
  1004. return 0;
  1005. }
  1006. /*
  1007. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1008. * LMs and be of equal width.
  1009. */
  1010. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1011. return 0;
  1012. roi[0] = &crtc_state->lm_roi[0];
  1013. roi[1] = &crtc_state->lm_roi[1];
  1014. /* if one of the roi is null it's a left/right-only update */
  1015. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1016. return 0;
  1017. /* check lm rois are equal width & first roi ends at 2nd roi */
  1018. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1019. SDE_ERROR(
  1020. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1021. sde_crtc->name, roi[0]->x, roi[0]->w,
  1022. roi[1]->x, roi[1]->w);
  1023. return -EINVAL;
  1024. }
  1025. return 0;
  1026. }
  1027. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1028. struct drm_crtc_state *state)
  1029. {
  1030. struct sde_crtc *sde_crtc;
  1031. struct sde_crtc_state *crtc_state;
  1032. const struct sde_rect *crtc_roi;
  1033. const struct drm_plane_state *pstate;
  1034. struct drm_plane *plane;
  1035. if (!crtc || !state)
  1036. return -EINVAL;
  1037. /*
  1038. * Reject commit if a Plane CRTC destination coordinates fall outside
  1039. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1040. * if they are specified, not Plane CRTC ROIs.
  1041. */
  1042. sde_crtc = to_sde_crtc(crtc);
  1043. crtc_state = to_sde_crtc_state(state);
  1044. crtc_roi = &crtc_state->crtc_roi;
  1045. if (sde_kms_rect_is_null(crtc_roi))
  1046. return 0;
  1047. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1048. struct sde_rect plane_roi, intersection;
  1049. if (IS_ERR_OR_NULL(pstate)) {
  1050. int rc = PTR_ERR(pstate);
  1051. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1052. sde_crtc->name, plane->base.id, rc);
  1053. return rc;
  1054. }
  1055. plane_roi.x = pstate->crtc_x;
  1056. plane_roi.y = pstate->crtc_y;
  1057. plane_roi.w = pstate->crtc_w;
  1058. plane_roi.h = pstate->crtc_h;
  1059. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1060. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1061. SDE_ERROR(
  1062. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1063. sde_crtc->name, plane->base.id,
  1064. plane_roi.x, plane_roi.y,
  1065. plane_roi.w, plane_roi.h,
  1066. crtc_roi->x, crtc_roi->y,
  1067. crtc_roi->w, crtc_roi->h);
  1068. return -E2BIG;
  1069. }
  1070. }
  1071. return 0;
  1072. }
  1073. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1074. struct drm_crtc_state *state)
  1075. {
  1076. struct sde_crtc *sde_crtc;
  1077. struct sde_crtc_state *sde_crtc_state;
  1078. struct msm_mode_info mode_info;
  1079. int rc, lm_idx, i;
  1080. if (!crtc || !state)
  1081. return -EINVAL;
  1082. memset(&mode_info, 0, sizeof(mode_info));
  1083. sde_crtc = to_sde_crtc(crtc);
  1084. sde_crtc_state = to_sde_crtc_state(state);
  1085. /*
  1086. * check connector array cached at modeset time since incoming atomic
  1087. * state may not include any connectors if they aren't modified
  1088. */
  1089. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1090. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1091. if (!conn || !conn->state)
  1092. continue;
  1093. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  1094. if (rc) {
  1095. SDE_ERROR("failed to get mode info\n");
  1096. return -EINVAL;
  1097. }
  1098. if (!mode_info.roi_caps.enabled)
  1099. continue;
  1100. if (sde_crtc_state->user_roi_list.num_rects >
  1101. mode_info.roi_caps.num_roi) {
  1102. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1103. sde_crtc_state->user_roi_list.num_rects,
  1104. mode_info.roi_caps.num_roi);
  1105. return -E2BIG;
  1106. }
  1107. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1108. if (rc)
  1109. return rc;
  1110. rc = _sde_crtc_check_autorefresh(crtc, state);
  1111. if (rc)
  1112. return rc;
  1113. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1114. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1115. if (rc)
  1116. return rc;
  1117. }
  1118. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1119. if (rc)
  1120. return rc;
  1121. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1122. if (rc)
  1123. return rc;
  1124. }
  1125. return 0;
  1126. }
  1127. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1128. {
  1129. struct sde_crtc *sde_crtc;
  1130. struct sde_crtc_state *cstate;
  1131. const struct sde_rect *lm_roi;
  1132. struct sde_hw_mixer *hw_lm;
  1133. bool right_mixer = false;
  1134. bool lm_updated = false;
  1135. int lm_idx;
  1136. if (!crtc)
  1137. return;
  1138. sde_crtc = to_sde_crtc(crtc);
  1139. cstate = to_sde_crtc_state(crtc->state);
  1140. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1141. struct sde_hw_mixer_cfg cfg;
  1142. lm_roi = &cstate->lm_roi[lm_idx];
  1143. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1144. if (!sde_crtc->mixers_swapped)
  1145. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1146. if (lm_roi->w != hw_lm->cfg.out_width ||
  1147. lm_roi->h != hw_lm->cfg.out_height ||
  1148. right_mixer != hw_lm->cfg.right_mixer) {
  1149. hw_lm->cfg.out_width = lm_roi->w;
  1150. hw_lm->cfg.out_height = lm_roi->h;
  1151. hw_lm->cfg.right_mixer = right_mixer;
  1152. cfg.out_width = lm_roi->w;
  1153. cfg.out_height = lm_roi->h;
  1154. cfg.right_mixer = right_mixer;
  1155. cfg.flags = 0;
  1156. if (hw_lm->ops.setup_mixer_out)
  1157. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1158. lm_updated = true;
  1159. }
  1160. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1161. lm_roi->h, right_mixer, lm_updated);
  1162. }
  1163. if (lm_updated)
  1164. sde_cp_crtc_res_change(crtc);
  1165. }
  1166. struct plane_state {
  1167. struct sde_plane_state *sde_pstate;
  1168. const struct drm_plane_state *drm_pstate;
  1169. int stage;
  1170. u32 pipe_id;
  1171. };
  1172. static int pstate_cmp(const void *a, const void *b)
  1173. {
  1174. struct plane_state *pa = (struct plane_state *)a;
  1175. struct plane_state *pb = (struct plane_state *)b;
  1176. int rc = 0;
  1177. int pa_zpos, pb_zpos;
  1178. enum sde_layout pa_layout, pb_layout;
  1179. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1180. return rc;
  1181. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1182. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1183. pa_layout = pa->sde_pstate->layout;
  1184. pb_layout = pb->sde_pstate->layout;
  1185. if (pa_zpos != pb_zpos)
  1186. rc = pa_zpos - pb_zpos;
  1187. else if (pa_layout != pb_layout)
  1188. rc = pa_layout - pb_layout;
  1189. else
  1190. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1191. return rc;
  1192. }
  1193. /*
  1194. * validate and set source split:
  1195. * use pstates sorted by stage to check planes on same stage
  1196. * we assume that all pipes are in source split so its valid to compare
  1197. * without taking into account left/right mixer placement
  1198. */
  1199. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1200. struct plane_state *pstates, int cnt)
  1201. {
  1202. struct plane_state *prv_pstate, *cur_pstate;
  1203. enum sde_layout prev_layout, cur_layout;
  1204. struct sde_rect left_rect, right_rect;
  1205. struct sde_kms *sde_kms;
  1206. int32_t left_pid, right_pid;
  1207. int32_t stage;
  1208. int i, rc = 0;
  1209. sde_kms = _sde_crtc_get_kms(crtc);
  1210. if (!sde_kms || !sde_kms->catalog) {
  1211. SDE_ERROR("invalid parameters\n");
  1212. return -EINVAL;
  1213. }
  1214. for (i = 1; i < cnt; i++) {
  1215. prv_pstate = &pstates[i - 1];
  1216. cur_pstate = &pstates[i];
  1217. prev_layout = prv_pstate->sde_pstate->layout;
  1218. cur_layout = cur_pstate->sde_pstate->layout;
  1219. if (prv_pstate->stage != cur_pstate->stage ||
  1220. prev_layout != cur_layout)
  1221. continue;
  1222. stage = cur_pstate->stage;
  1223. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1224. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1225. prv_pstate->drm_pstate->crtc_y,
  1226. prv_pstate->drm_pstate->crtc_w,
  1227. prv_pstate->drm_pstate->crtc_h, false);
  1228. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1229. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1230. cur_pstate->drm_pstate->crtc_y,
  1231. cur_pstate->drm_pstate->crtc_w,
  1232. cur_pstate->drm_pstate->crtc_h, false);
  1233. if (right_rect.x < left_rect.x) {
  1234. swap(left_pid, right_pid);
  1235. swap(left_rect, right_rect);
  1236. swap(prv_pstate, cur_pstate);
  1237. }
  1238. /*
  1239. * - planes are enumerated in pipe-priority order such that
  1240. * planes with lower drm_id must be left-most in a shared
  1241. * blend-stage when using source split.
  1242. * - planes in source split must be contiguous in width
  1243. * - planes in source split must have same dest yoff and height
  1244. */
  1245. if ((right_pid < left_pid) &&
  1246. !sde_kms->catalog->pipe_order_type) {
  1247. SDE_ERROR(
  1248. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1249. stage, left_pid, right_pid);
  1250. return -EINVAL;
  1251. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1252. SDE_ERROR(
  1253. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1254. stage, left_rect.x, left_rect.w,
  1255. right_rect.x, right_rect.w);
  1256. return -EINVAL;
  1257. } else if ((left_rect.y != right_rect.y) ||
  1258. (left_rect.h != right_rect.h)) {
  1259. SDE_ERROR(
  1260. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1261. stage, left_rect.y, left_rect.h,
  1262. right_rect.y, right_rect.h);
  1263. return -EINVAL;
  1264. }
  1265. }
  1266. return rc;
  1267. }
  1268. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1269. struct plane_state *pstates, int cnt)
  1270. {
  1271. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1272. enum sde_layout prev_layout, cur_layout;
  1273. struct sde_kms *sde_kms;
  1274. struct sde_rect left_rect, right_rect;
  1275. int32_t left_pid, right_pid;
  1276. int32_t stage;
  1277. int i;
  1278. sde_kms = _sde_crtc_get_kms(crtc);
  1279. if (!sde_kms || !sde_kms->catalog) {
  1280. SDE_ERROR("invalid parameters\n");
  1281. return;
  1282. }
  1283. if (!sde_kms->catalog->pipe_order_type)
  1284. return;
  1285. for (i = 0; i < cnt; i++) {
  1286. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1287. cur_pstate = &pstates[i];
  1288. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1289. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1290. SDE_LAYOUT_NONE;
  1291. cur_layout = cur_pstate->sde_pstate->layout;
  1292. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1293. || (prev_layout != cur_layout)) {
  1294. /*
  1295. * reset if prv or nxt pipes are not in the same stage
  1296. * as the cur pipe
  1297. */
  1298. if ((!nxt_pstate)
  1299. || (nxt_pstate->stage != cur_pstate->stage)
  1300. || (nxt_pstate->sde_pstate->layout !=
  1301. cur_pstate->sde_pstate->layout))
  1302. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1303. continue;
  1304. }
  1305. stage = cur_pstate->stage;
  1306. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1307. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1308. prv_pstate->drm_pstate->crtc_y,
  1309. prv_pstate->drm_pstate->crtc_w,
  1310. prv_pstate->drm_pstate->crtc_h, false);
  1311. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1312. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1313. cur_pstate->drm_pstate->crtc_y,
  1314. cur_pstate->drm_pstate->crtc_w,
  1315. cur_pstate->drm_pstate->crtc_h, false);
  1316. if (right_rect.x < left_rect.x) {
  1317. swap(left_pid, right_pid);
  1318. swap(left_rect, right_rect);
  1319. swap(prv_pstate, cur_pstate);
  1320. }
  1321. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1322. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1323. }
  1324. for (i = 0; i < cnt; i++) {
  1325. cur_pstate = &pstates[i];
  1326. sde_plane_setup_src_split_order(
  1327. cur_pstate->drm_pstate->plane,
  1328. cur_pstate->sde_pstate->multirect_index,
  1329. cur_pstate->sde_pstate->pipe_order_flags);
  1330. }
  1331. }
  1332. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1333. int num_mixers, struct plane_state *pstates, int cnt)
  1334. {
  1335. int i, lm_idx;
  1336. struct sde_format *format;
  1337. bool blend_stage[SDE_STAGE_MAX] = { false };
  1338. u32 blend_type;
  1339. for (i = cnt - 1; i >= 0; i--) {
  1340. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1341. PLANE_PROP_BLEND_OP);
  1342. /* stage has already been programmed or BLEND_OP_SKIP type */
  1343. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1344. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1345. continue;
  1346. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1347. format = to_sde_format(msm_framebuffer_format(
  1348. pstates[i].sde_pstate->base.fb));
  1349. if (!format) {
  1350. SDE_ERROR("invalid format\n");
  1351. return;
  1352. }
  1353. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1354. pstates[i].sde_pstate, format);
  1355. blend_stage[pstates[i].sde_pstate->stage] = true;
  1356. }
  1357. }
  1358. }
  1359. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1360. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1361. struct sde_crtc_mixer *mixer)
  1362. {
  1363. struct drm_plane *plane;
  1364. struct drm_framebuffer *fb;
  1365. struct drm_plane_state *state;
  1366. struct sde_crtc_state *cstate;
  1367. struct sde_plane_state *pstate = NULL;
  1368. struct plane_state *pstates = NULL;
  1369. struct sde_format *format;
  1370. struct sde_hw_ctl *ctl;
  1371. struct sde_hw_mixer *lm;
  1372. struct sde_hw_stage_cfg *stage_cfg;
  1373. struct sde_rect plane_crtc_roi;
  1374. uint32_t stage_idx, lm_idx, layout_idx;
  1375. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1376. int i, mode, cnt = 0;
  1377. bool bg_alpha_enable = false;
  1378. u32 blend_type;
  1379. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1380. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1381. if (!sde_crtc || !crtc->state || !mixer) {
  1382. SDE_ERROR("invalid sde_crtc or mixer\n");
  1383. return;
  1384. }
  1385. ctl = mixer->hw_ctl;
  1386. lm = mixer->hw_lm;
  1387. cstate = to_sde_crtc_state(crtc->state);
  1388. pstates = kcalloc(SDE_PSTATES_MAX,
  1389. sizeof(struct plane_state), GFP_KERNEL);
  1390. if (!pstates)
  1391. return;
  1392. memset(fetch_active, 0, sizeof(fetch_active));
  1393. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1394. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1395. state = plane->state;
  1396. if (!state)
  1397. continue;
  1398. plane_crtc_roi.x = state->crtc_x;
  1399. plane_crtc_roi.y = state->crtc_y;
  1400. plane_crtc_roi.w = state->crtc_w;
  1401. plane_crtc_roi.h = state->crtc_h;
  1402. pstate = to_sde_plane_state(state);
  1403. fb = state->fb;
  1404. mode = sde_plane_get_property(pstate,
  1405. PLANE_PROP_FB_TRANSLATION_MODE);
  1406. set_bit(sde_plane_pipe(plane), fetch_active);
  1407. sde_plane_ctl_flush(plane, ctl, true);
  1408. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1409. crtc->base.id,
  1410. pstate->stage,
  1411. plane->base.id,
  1412. sde_plane_pipe(plane) - SSPP_VIG0,
  1413. state->fb ? state->fb->base.id : -1);
  1414. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1415. if (!format) {
  1416. SDE_ERROR("invalid format\n");
  1417. goto end;
  1418. }
  1419. blend_type = sde_plane_get_property(pstate,
  1420. PLANE_PROP_BLEND_OP);
  1421. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1422. skip_blend_plane.valid_plane = true;
  1423. skip_blend_plane.plane = sde_plane_pipe(plane);
  1424. skip_blend_plane.height = plane_crtc_roi.h;
  1425. skip_blend_plane.width = plane_crtc_roi.w;
  1426. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1427. }
  1428. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1429. if (pstate->stage == SDE_STAGE_BASE &&
  1430. format->alpha_enable)
  1431. bg_alpha_enable = true;
  1432. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1433. state->fb ? state->fb->base.id : -1,
  1434. state->src_x >> 16, state->src_y >> 16,
  1435. state->src_w >> 16, state->src_h >> 16,
  1436. state->crtc_x, state->crtc_y,
  1437. state->crtc_w, state->crtc_h,
  1438. pstate->rotation, mode);
  1439. /*
  1440. * none or left layout will program to layer mixer
  1441. * group 0, right layout will program to layer mixer
  1442. * group 1.
  1443. */
  1444. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1445. layout_idx = 0;
  1446. else
  1447. layout_idx = 1;
  1448. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1449. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1450. stage_cfg->stage[pstate->stage][stage_idx] =
  1451. sde_plane_pipe(plane);
  1452. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1453. pstate->multirect_index;
  1454. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1455. sde_plane_pipe(plane) - SSPP_VIG0,
  1456. pstate->stage,
  1457. pstate->multirect_index,
  1458. pstate->multirect_mode,
  1459. format->base.pixel_format,
  1460. fb ? fb->modifier : 0,
  1461. layout_idx);
  1462. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1463. lm_idx++) {
  1464. if (bg_alpha_enable && !format->alpha_enable)
  1465. mixer[lm_idx].mixer_op_mode = 0;
  1466. else
  1467. mixer[lm_idx].mixer_op_mode |=
  1468. 1 << pstate->stage;
  1469. }
  1470. }
  1471. if (cnt >= SDE_PSTATES_MAX)
  1472. continue;
  1473. pstates[cnt].sde_pstate = pstate;
  1474. pstates[cnt].drm_pstate = state;
  1475. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1476. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1477. else
  1478. pstates[cnt].stage = sde_plane_get_property(
  1479. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1480. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1481. cnt++;
  1482. }
  1483. /* blend config update */
  1484. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1485. pstates, cnt);
  1486. if (ctl->ops.set_active_pipes)
  1487. ctl->ops.set_active_pipes(ctl, fetch_active);
  1488. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1489. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1490. if (lm && lm->ops.setup_dim_layer) {
  1491. cstate = to_sde_crtc_state(crtc->state);
  1492. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1493. for (i = 0; i < cstate->num_dim_layers; i++)
  1494. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1495. mixer, &cstate->dim_layer[i]);
  1496. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1497. }
  1498. }
  1499. end:
  1500. kfree(pstates);
  1501. }
  1502. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1503. struct drm_crtc *crtc)
  1504. {
  1505. struct sde_crtc *sde_crtc;
  1506. struct sde_crtc_state *cstate;
  1507. struct drm_encoder *drm_enc;
  1508. bool is_right_only;
  1509. bool encoder_in_dsc_merge = false;
  1510. if (!crtc || !crtc->state)
  1511. return;
  1512. sde_crtc = to_sde_crtc(crtc);
  1513. cstate = to_sde_crtc_state(crtc->state);
  1514. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1515. return;
  1516. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1517. crtc->state->encoder_mask) {
  1518. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1519. encoder_in_dsc_merge = true;
  1520. break;
  1521. }
  1522. }
  1523. /**
  1524. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1525. * This is due to two reasons:
  1526. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1527. * the left DSC must be used, right DSC cannot be used alone.
  1528. * For right-only partial update, this means swap layer mixers to map
  1529. * Left LM to Right INTF. On later HW this was relaxed.
  1530. * - In DSC Merge mode, the physical encoder has already registered
  1531. * PP0 as the master, to switch to right-only we would have to
  1532. * reprogram to be driven by PP1 instead.
  1533. * To support both cases, we prefer to support the mixer swap solution.
  1534. */
  1535. if (!encoder_in_dsc_merge) {
  1536. if (sde_crtc->mixers_swapped) {
  1537. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1538. sde_crtc->mixers_swapped = false;
  1539. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1540. }
  1541. return;
  1542. }
  1543. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1544. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1545. if (is_right_only && !sde_crtc->mixers_swapped) {
  1546. /* right-only update swap mixers */
  1547. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1548. sde_crtc->mixers_swapped = true;
  1549. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1550. /* left-only or full update, swap back */
  1551. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1552. sde_crtc->mixers_swapped = false;
  1553. }
  1554. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1555. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1556. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1557. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1558. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1559. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1560. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1561. }
  1562. /**
  1563. * _sde_crtc_blend_setup - configure crtc mixers
  1564. * @crtc: Pointer to drm crtc structure
  1565. * @old_state: Pointer to old crtc state
  1566. * @add_planes: Whether or not to add planes to mixers
  1567. */
  1568. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1569. struct drm_crtc_state *old_state, bool add_planes)
  1570. {
  1571. struct sde_crtc *sde_crtc;
  1572. struct sde_crtc_state *sde_crtc_state;
  1573. struct sde_crtc_mixer *mixer;
  1574. struct sde_hw_ctl *ctl;
  1575. struct sde_hw_mixer *lm;
  1576. struct sde_ctl_flush_cfg cfg = {0,};
  1577. int i;
  1578. if (!crtc)
  1579. return;
  1580. sde_crtc = to_sde_crtc(crtc);
  1581. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1582. mixer = sde_crtc->mixers;
  1583. SDE_DEBUG("%s\n", sde_crtc->name);
  1584. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1585. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1586. return;
  1587. }
  1588. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1589. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1590. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1591. }
  1592. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1593. if (!mixer[i].hw_lm) {
  1594. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1595. return;
  1596. }
  1597. mixer[i].mixer_op_mode = 0;
  1598. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1599. sde_crtc_state->dirty)) {
  1600. /* clear dim_layer settings */
  1601. lm = mixer[i].hw_lm;
  1602. if (lm->ops.clear_dim_layer)
  1603. lm->ops.clear_dim_layer(lm);
  1604. }
  1605. }
  1606. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1607. /* initialize stage cfg */
  1608. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1609. if (add_planes)
  1610. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1611. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1612. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1613. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1614. ctl = mixer[i].hw_ctl;
  1615. lm = mixer[i].hw_lm;
  1616. if (sde_kms_rect_is_null(lm_roi))
  1617. sde_crtc->mixers[i].mixer_op_mode = 0;
  1618. if (lm->ops.setup_alpha_out)
  1619. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1620. /* stage config flush mask */
  1621. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1622. ctl->ops.get_pending_flush(ctl, &cfg);
  1623. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1624. mixer[i].hw_lm->idx - LM_0,
  1625. mixer[i].mixer_op_mode,
  1626. ctl->idx - CTL_0,
  1627. cfg.pending_flush_mask);
  1628. if (sde_kms_rect_is_null(lm_roi)) {
  1629. SDE_DEBUG(
  1630. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1631. sde_crtc->name, lm->idx - LM_0,
  1632. ctl->idx - CTL_0);
  1633. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1634. NULL, true);
  1635. } else {
  1636. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1637. &sde_crtc->stage_cfg[lm_layout],
  1638. false);
  1639. }
  1640. }
  1641. _sde_crtc_program_lm_output_roi(crtc);
  1642. }
  1643. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1644. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1645. {
  1646. struct drm_plane *plane;
  1647. struct sde_plane_state *sde_pstate;
  1648. uint32_t mode = 0;
  1649. int rc;
  1650. if (!crtc) {
  1651. SDE_ERROR("invalid state\n");
  1652. return -EINVAL;
  1653. }
  1654. *fb_ns = 0;
  1655. *fb_sec = 0;
  1656. *fb_sec_dir = 0;
  1657. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1658. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1659. rc = PTR_ERR(plane);
  1660. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1661. DRMID(crtc), DRMID(plane), rc);
  1662. return rc;
  1663. }
  1664. sde_pstate = to_sde_plane_state(plane->state);
  1665. mode = sde_plane_get_property(sde_pstate,
  1666. PLANE_PROP_FB_TRANSLATION_MODE);
  1667. switch (mode) {
  1668. case SDE_DRM_FB_NON_SEC:
  1669. (*fb_ns)++;
  1670. break;
  1671. case SDE_DRM_FB_SEC:
  1672. (*fb_sec)++;
  1673. break;
  1674. case SDE_DRM_FB_SEC_DIR_TRANS:
  1675. (*fb_sec_dir)++;
  1676. break;
  1677. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1678. break;
  1679. default:
  1680. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1681. DRMID(plane), mode);
  1682. return -EINVAL;
  1683. }
  1684. }
  1685. return 0;
  1686. }
  1687. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1688. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1689. {
  1690. struct drm_plane *plane;
  1691. const struct drm_plane_state *pstate;
  1692. struct sde_plane_state *sde_pstate;
  1693. uint32_t mode = 0;
  1694. int rc;
  1695. if (!state) {
  1696. SDE_ERROR("invalid state\n");
  1697. return -EINVAL;
  1698. }
  1699. *fb_ns = 0;
  1700. *fb_sec = 0;
  1701. *fb_sec_dir = 0;
  1702. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1703. if (IS_ERR_OR_NULL(pstate)) {
  1704. rc = PTR_ERR(pstate);
  1705. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1706. DRMID(state->crtc), DRMID(plane), rc);
  1707. return rc;
  1708. }
  1709. sde_pstate = to_sde_plane_state(pstate);
  1710. mode = sde_plane_get_property(sde_pstate,
  1711. PLANE_PROP_FB_TRANSLATION_MODE);
  1712. switch (mode) {
  1713. case SDE_DRM_FB_NON_SEC:
  1714. (*fb_ns)++;
  1715. break;
  1716. case SDE_DRM_FB_SEC:
  1717. (*fb_sec)++;
  1718. break;
  1719. case SDE_DRM_FB_SEC_DIR_TRANS:
  1720. (*fb_sec_dir)++;
  1721. break;
  1722. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1723. break;
  1724. default:
  1725. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1726. DRMID(plane), mode);
  1727. return -EINVAL;
  1728. }
  1729. }
  1730. return 0;
  1731. }
  1732. static void _sde_drm_fb_sec_dir_trans(
  1733. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1734. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1735. {
  1736. /* secure display usecase */
  1737. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1738. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1739. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1740. smmu_state->secure_level = secure_level;
  1741. smmu_state->transition_type = PRE_COMMIT;
  1742. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1743. if (old_valid_fb)
  1744. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1745. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1746. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1747. /* secure camera usecase */
  1748. } else if (smmu_state->state == ATTACHED) {
  1749. smmu_state->state = DETACH_SEC_REQ;
  1750. smmu_state->secure_level = secure_level;
  1751. smmu_state->transition_type = PRE_COMMIT;
  1752. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1753. }
  1754. }
  1755. static void _sde_drm_fb_transactions(
  1756. struct sde_kms_smmu_state_data *smmu_state,
  1757. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1758. int *ops)
  1759. {
  1760. if (((smmu_state->state == DETACHED)
  1761. || (smmu_state->state == DETACH_ALL_REQ))
  1762. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1763. && ((smmu_state->state == DETACHED_SEC)
  1764. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1765. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1766. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1767. smmu_state->transition_type = post_commit ?
  1768. POST_COMMIT : PRE_COMMIT;
  1769. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1770. if (old_valid_fb)
  1771. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1772. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1773. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1774. } else if ((smmu_state->state == DETACHED_SEC)
  1775. || (smmu_state->state == DETACH_SEC_REQ)) {
  1776. smmu_state->state = ATTACH_SEC_REQ;
  1777. smmu_state->transition_type = post_commit ?
  1778. POST_COMMIT : PRE_COMMIT;
  1779. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1780. if (old_valid_fb)
  1781. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1782. }
  1783. }
  1784. /**
  1785. * sde_crtc_get_secure_transition_ops - determines the operations that
  1786. * need to be performed before transitioning to secure state
  1787. * This function should be called after swapping the new state
  1788. * @crtc: Pointer to drm crtc structure
  1789. * Returns the bitmask of operations need to be performed, -Error in
  1790. * case of error cases
  1791. */
  1792. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1793. struct drm_crtc_state *old_crtc_state,
  1794. bool old_valid_fb)
  1795. {
  1796. struct drm_plane *plane;
  1797. struct drm_encoder *encoder;
  1798. struct sde_crtc *sde_crtc;
  1799. struct sde_kms *sde_kms;
  1800. struct sde_mdss_cfg *catalog;
  1801. struct sde_kms_smmu_state_data *smmu_state;
  1802. uint32_t translation_mode = 0, secure_level;
  1803. int ops = 0;
  1804. bool post_commit = false;
  1805. if (!crtc || !crtc->state) {
  1806. SDE_ERROR("invalid crtc\n");
  1807. return -EINVAL;
  1808. }
  1809. sde_kms = _sde_crtc_get_kms(crtc);
  1810. if (!sde_kms)
  1811. return -EINVAL;
  1812. smmu_state = &sde_kms->smmu_state;
  1813. smmu_state->prev_state = smmu_state->state;
  1814. smmu_state->prev_secure_level = smmu_state->secure_level;
  1815. sde_crtc = to_sde_crtc(crtc);
  1816. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1817. catalog = sde_kms->catalog;
  1818. /*
  1819. * SMMU operations need to be delayed in case of video mode panels
  1820. * when switching back to non_secure mode
  1821. */
  1822. drm_for_each_encoder_mask(encoder, crtc->dev,
  1823. crtc->state->encoder_mask) {
  1824. if (sde_encoder_is_dsi_display(encoder))
  1825. post_commit |= sde_encoder_check_curr_mode(encoder,
  1826. MSM_DISPLAY_VIDEO_MODE);
  1827. }
  1828. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1829. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1830. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1831. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1832. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1833. if (!plane->state)
  1834. continue;
  1835. translation_mode = sde_plane_get_property(
  1836. to_sde_plane_state(plane->state),
  1837. PLANE_PROP_FB_TRANSLATION_MODE);
  1838. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1839. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1840. DRMID(crtc), translation_mode);
  1841. return -EINVAL;
  1842. }
  1843. /* we can break if we find sec_dir plane */
  1844. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1845. break;
  1846. }
  1847. mutex_lock(&sde_kms->secure_transition_lock);
  1848. switch (translation_mode) {
  1849. case SDE_DRM_FB_SEC_DIR_TRANS:
  1850. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1851. catalog, old_valid_fb, &ops);
  1852. break;
  1853. case SDE_DRM_FB_SEC:
  1854. case SDE_DRM_FB_NON_SEC:
  1855. _sde_drm_fb_transactions(smmu_state, catalog,
  1856. old_valid_fb, post_commit, &ops);
  1857. break;
  1858. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1859. ops = 0;
  1860. break;
  1861. default:
  1862. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1863. DRMID(crtc), translation_mode);
  1864. ops = -EINVAL;
  1865. }
  1866. /* log only during actual transition times */
  1867. if (ops) {
  1868. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1869. DRMID(crtc), smmu_state->state,
  1870. secure_level, smmu_state->secure_level,
  1871. smmu_state->transition_type, ops);
  1872. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1873. smmu_state->state, smmu_state->transition_type,
  1874. smmu_state->secure_level, old_valid_fb,
  1875. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1876. }
  1877. mutex_unlock(&sde_kms->secure_transition_lock);
  1878. return ops;
  1879. }
  1880. /**
  1881. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1882. * LUTs are configured only once during boot
  1883. * @sde_crtc: Pointer to sde crtc
  1884. * @cstate: Pointer to sde crtc state
  1885. */
  1886. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1887. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1888. {
  1889. struct sde_hw_scaler3_lut_cfg *cfg;
  1890. struct sde_kms *sde_kms;
  1891. u32 *lut_data = NULL;
  1892. size_t len = 0;
  1893. int ret = 0;
  1894. if (!sde_crtc || !cstate) {
  1895. SDE_ERROR("invalid args\n");
  1896. return -EINVAL;
  1897. }
  1898. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1899. if (!sde_kms)
  1900. return -EINVAL;
  1901. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1902. return 0;
  1903. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1904. &cstate->property_state, &len, lut_idx);
  1905. if (!lut_data || !len) {
  1906. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1907. lut_idx, lut_data, len);
  1908. lut_data = NULL;
  1909. len = 0;
  1910. }
  1911. cfg = &cstate->scl3_lut_cfg;
  1912. switch (lut_idx) {
  1913. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1914. cfg->dir_lut = lut_data;
  1915. cfg->dir_len = len;
  1916. break;
  1917. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1918. cfg->cir_lut = lut_data;
  1919. cfg->cir_len = len;
  1920. break;
  1921. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1922. cfg->sep_lut = lut_data;
  1923. cfg->sep_len = len;
  1924. break;
  1925. default:
  1926. ret = -EINVAL;
  1927. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1928. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1929. break;
  1930. }
  1931. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1932. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1933. cfg->is_configured);
  1934. return ret;
  1935. }
  1936. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1937. {
  1938. struct sde_crtc *sde_crtc;
  1939. if (!crtc) {
  1940. SDE_ERROR("invalid crtc\n");
  1941. return;
  1942. }
  1943. sde_crtc = to_sde_crtc(crtc);
  1944. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1945. }
  1946. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1947. {
  1948. int i;
  1949. /**
  1950. * Check if sufficient hw resources are
  1951. * available as per target caps & topology
  1952. */
  1953. if (!sde_crtc) {
  1954. SDE_ERROR("invalid argument\n");
  1955. return -EINVAL;
  1956. }
  1957. if (!sde_crtc->num_mixers ||
  1958. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1959. SDE_ERROR("%s: invalid number mixers: %d\n",
  1960. sde_crtc->name, sde_crtc->num_mixers);
  1961. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1962. SDE_EVTLOG_ERROR);
  1963. return -EINVAL;
  1964. }
  1965. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1966. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1967. || !sde_crtc->mixers[i].hw_ds) {
  1968. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1969. sde_crtc->name, i);
  1970. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1971. i, sde_crtc->mixers[i].hw_lm,
  1972. sde_crtc->mixers[i].hw_ctl,
  1973. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1974. return -EINVAL;
  1975. }
  1976. }
  1977. return 0;
  1978. }
  1979. /**
  1980. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1981. * @crtc: Pointer to drm crtc
  1982. */
  1983. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1984. {
  1985. struct sde_crtc *sde_crtc;
  1986. struct sde_crtc_state *cstate;
  1987. struct sde_hw_mixer *hw_lm;
  1988. struct sde_hw_ctl *hw_ctl;
  1989. struct sde_hw_ds *hw_ds;
  1990. struct sde_hw_ds_cfg *cfg;
  1991. struct sde_kms *kms;
  1992. u32 op_mode = 0;
  1993. u32 lm_idx = 0, num_mixers = 0;
  1994. int i, count = 0;
  1995. if (!crtc)
  1996. return;
  1997. sde_crtc = to_sde_crtc(crtc);
  1998. cstate = to_sde_crtc_state(crtc->state);
  1999. kms = _sde_crtc_get_kms(crtc);
  2000. num_mixers = sde_crtc->num_mixers;
  2001. count = cstate->num_ds;
  2002. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2003. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2004. cstate->num_ds_enabled);
  2005. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2006. SDE_DEBUG("no change in settings, skip commit\n");
  2007. } else if (!kms || !kms->catalog) {
  2008. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2009. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2010. SDE_DEBUG("dest scaler feature not supported\n");
  2011. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2012. //do nothing
  2013. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2014. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2015. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2016. } else {
  2017. for (i = 0; i < count; i++) {
  2018. cfg = &cstate->ds_cfg[i];
  2019. if (!cfg->flags)
  2020. continue;
  2021. lm_idx = cfg->idx;
  2022. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2023. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2024. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2025. /* Setup op mode - Dual/single */
  2026. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2027. op_mode |= BIT(hw_ds->idx - DS_0);
  2028. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  2029. op_mode |= (cstate->num_ds_enabled ==
  2030. CRTC_DUAL_MIXERS_ONLY) ?
  2031. SDE_DS_OP_MODE_DUAL : 0;
  2032. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2033. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2034. }
  2035. /* Setup scaler */
  2036. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2037. (cfg->flags &
  2038. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2039. if (hw_ds->ops.setup_scaler)
  2040. hw_ds->ops.setup_scaler(hw_ds,
  2041. &cfg->scl3_cfg,
  2042. &cstate->scl3_lut_cfg);
  2043. }
  2044. /*
  2045. * Dest scaler shares the flush bit of the LM in control
  2046. */
  2047. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2048. hw_ctl->ops.update_bitmask_mixer(
  2049. hw_ctl, hw_lm->idx, 1);
  2050. }
  2051. }
  2052. }
  2053. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2054. {
  2055. if (!buf)
  2056. return;
  2057. msm_gem_put_buffer(buf->gem);
  2058. kfree(buf);
  2059. buf = NULL;
  2060. }
  2061. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2062. {
  2063. struct sde_crtc *sde_crtc;
  2064. struct sde_frame_data_buffer *buf;
  2065. uint32_t cur_buf;
  2066. sde_crtc = to_sde_crtc(crtc);
  2067. cur_buf = sde_crtc->frame_data.cnt;
  2068. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2069. if (!buf)
  2070. return -ENOMEM;
  2071. sde_crtc->frame_data.buf[cur_buf] = buf;
  2072. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2073. if (!buf->fb) {
  2074. SDE_ERROR("unable to get fb");
  2075. return -EINVAL;
  2076. }
  2077. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2078. if (!buf->gem) {
  2079. SDE_ERROR("unable to get drm gem");
  2080. return -EINVAL;
  2081. }
  2082. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2083. sizeof(struct sde_drm_frame_data_packet));
  2084. }
  2085. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2086. struct sde_crtc_state *cstate, void __user *usr)
  2087. {
  2088. struct sde_crtc *sde_crtc;
  2089. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2090. int i, ret;
  2091. if (!crtc || !cstate || !usr)
  2092. return;
  2093. sde_crtc = to_sde_crtc(crtc);
  2094. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2095. if (ret) {
  2096. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2097. return;
  2098. }
  2099. if (!ctrl.num_buffers) {
  2100. SDE_DEBUG("clearing frame data buffers");
  2101. goto exit;
  2102. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2103. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2104. return;
  2105. }
  2106. for (i = 0; i < ctrl.num_buffers; i++) {
  2107. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2108. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2109. goto exit;
  2110. }
  2111. sde_crtc->frame_data.cnt++;
  2112. }
  2113. return;
  2114. exit:
  2115. while (sde_crtc->frame_data.cnt--)
  2116. _sde_crtc_put_frame_data_buffer(
  2117. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2118. sde_crtc->frame_data.cnt = 0;
  2119. }
  2120. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2121. struct sde_drm_frame_data_packet *frame_data_packet)
  2122. {
  2123. struct sde_crtc *sde_crtc;
  2124. struct sde_drm_frame_data_buf buf;
  2125. struct msm_gem_object *msm_gem;
  2126. u32 cur_buf;
  2127. sde_crtc = to_sde_crtc(crtc);
  2128. cur_buf = sde_crtc->frame_data.idx;
  2129. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2130. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2131. buf.offset = msm_gem->offset;
  2132. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, sizeof(struct sde_drm_frame_data_buf),
  2133. (uint64_t)(&buf));
  2134. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2135. }
  2136. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2137. {
  2138. struct sde_crtc *sde_crtc;
  2139. struct drm_plane *plane;
  2140. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2141. struct sde_drm_frame_data_packet *data;
  2142. struct sde_frame_data *frame_data;
  2143. int i = 0;
  2144. if (!crtc || !crtc->state)
  2145. return;
  2146. sde_crtc = to_sde_crtc(crtc);
  2147. frame_data = &sde_crtc->frame_data;
  2148. if (frame_data->cnt) {
  2149. struct msm_gem_object *msm_gem;
  2150. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2151. data = (struct sde_drm_frame_data_packet *)
  2152. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2153. } else {
  2154. data = &frame_data_packet;
  2155. }
  2156. data->commit_count = sde_crtc->play_count;
  2157. data->frame_count = sde_crtc->fps_info.frame_count;
  2158. /* Collect plane specific data */
  2159. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2160. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2161. if (frame_data->cnt)
  2162. _sde_crtc_frame_data_notify(crtc, data);
  2163. }
  2164. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2165. {
  2166. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2167. struct sde_crtc *sde_crtc;
  2168. struct msm_drm_private *priv;
  2169. struct sde_crtc_frame_event *fevent;
  2170. struct sde_kms_frame_event_cb_data *cb_data;
  2171. unsigned long flags;
  2172. u32 crtc_id;
  2173. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2174. if (!data) {
  2175. SDE_ERROR("invalid parameters\n");
  2176. return;
  2177. }
  2178. crtc = cb_data->crtc;
  2179. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2180. SDE_ERROR("invalid parameters\n");
  2181. return;
  2182. }
  2183. sde_crtc = to_sde_crtc(crtc);
  2184. priv = crtc->dev->dev_private;
  2185. crtc_id = drm_crtc_index(crtc);
  2186. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2187. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2188. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2189. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2190. struct sde_crtc_frame_event, list);
  2191. if (fevent)
  2192. list_del_init(&fevent->list);
  2193. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2194. if (!fevent) {
  2195. SDE_ERROR("crtc%d event %d overflow\n",
  2196. crtc->base.id, event);
  2197. SDE_EVT32(DRMID(crtc), event);
  2198. return;
  2199. }
  2200. /* log and clear plane ubwc errors if any */
  2201. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2202. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2203. | SDE_ENCODER_FRAME_EVENT_DONE))
  2204. sde_crtc_get_frame_data(crtc);
  2205. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2206. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2207. sde_crtc->retire_frame_event_time = ktime_get();
  2208. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2209. }
  2210. fevent->event = event;
  2211. fevent->ts = ts;
  2212. fevent->crtc = crtc;
  2213. fevent->connector = cb_data->connector;
  2214. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2215. }
  2216. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2217. struct drm_crtc_state *old_state)
  2218. {
  2219. struct drm_device *dev;
  2220. struct sde_crtc *sde_crtc;
  2221. struct sde_crtc_state *cstate;
  2222. struct drm_connector *conn;
  2223. struct drm_encoder *encoder;
  2224. struct drm_connector_list_iter conn_iter;
  2225. if (!crtc || !crtc->state) {
  2226. SDE_ERROR("invalid crtc\n");
  2227. return;
  2228. }
  2229. dev = crtc->dev;
  2230. sde_crtc = to_sde_crtc(crtc);
  2231. cstate = to_sde_crtc_state(crtc->state);
  2232. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2233. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2234. /* identify connectors attached to this crtc */
  2235. cstate->num_connectors = 0;
  2236. drm_connector_list_iter_begin(dev, &conn_iter);
  2237. drm_for_each_connector_iter(conn, &conn_iter)
  2238. if (conn->state && conn->state->crtc == crtc &&
  2239. cstate->num_connectors < MAX_CONNECTORS) {
  2240. encoder = conn->state->best_encoder;
  2241. if (encoder)
  2242. sde_encoder_register_frame_event_callback(
  2243. encoder,
  2244. sde_crtc_frame_event_cb,
  2245. crtc);
  2246. cstate->connectors[cstate->num_connectors++] = conn;
  2247. sde_connector_prepare_fence(conn);
  2248. sde_encoder_set_clone_mode(encoder, crtc->state);
  2249. }
  2250. drm_connector_list_iter_end(&conn_iter);
  2251. /* prepare main output fence */
  2252. sde_fence_prepare(sde_crtc->output_fence);
  2253. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2254. }
  2255. /**
  2256. * sde_crtc_complete_flip - signal pending page_flip events
  2257. * Any pending vblank events are added to the vblank_event_list
  2258. * so that the next vblank interrupt shall signal them.
  2259. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2260. * This API signals any pending PAGE_FLIP events requested through
  2261. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2262. * if file!=NULL, this is preclose potential cancel-flip path
  2263. * @crtc: Pointer to drm crtc structure
  2264. * @file: Pointer to drm file
  2265. */
  2266. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2267. struct drm_file *file)
  2268. {
  2269. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2270. struct drm_device *dev = crtc->dev;
  2271. struct drm_pending_vblank_event *event;
  2272. unsigned long flags;
  2273. spin_lock_irqsave(&dev->event_lock, flags);
  2274. event = sde_crtc->event;
  2275. if (!event)
  2276. goto end;
  2277. /*
  2278. * if regular vblank case (!file) or if cancel-flip from
  2279. * preclose on file that requested flip, then send the
  2280. * event:
  2281. */
  2282. if (!file || (event->base.file_priv == file)) {
  2283. sde_crtc->event = NULL;
  2284. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2285. sde_crtc->name, event);
  2286. SDE_EVT32_VERBOSE(DRMID(crtc));
  2287. drm_crtc_send_vblank_event(crtc, event);
  2288. }
  2289. end:
  2290. spin_unlock_irqrestore(&dev->event_lock, flags);
  2291. }
  2292. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2293. struct drm_crtc_state *cstate)
  2294. {
  2295. struct drm_encoder *encoder;
  2296. if (!crtc || !crtc->dev || !cstate) {
  2297. SDE_ERROR("invalid crtc\n");
  2298. return INTF_MODE_NONE;
  2299. }
  2300. drm_for_each_encoder_mask(encoder, crtc->dev,
  2301. cstate->encoder_mask) {
  2302. /* continue if copy encoder is encountered */
  2303. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2304. continue;
  2305. return sde_encoder_get_intf_mode(encoder);
  2306. }
  2307. return INTF_MODE_NONE;
  2308. }
  2309. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2310. {
  2311. struct drm_encoder *encoder;
  2312. if (!crtc || !crtc->dev) {
  2313. SDE_ERROR("invalid crtc\n");
  2314. return INTF_MODE_NONE;
  2315. }
  2316. drm_for_each_encoder(encoder, crtc->dev)
  2317. if ((encoder->crtc == crtc)
  2318. && !sde_encoder_in_cont_splash(encoder))
  2319. return sde_encoder_get_fps(encoder);
  2320. return 0;
  2321. }
  2322. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2323. {
  2324. struct drm_encoder *encoder;
  2325. if (!crtc || !crtc->dev) {
  2326. SDE_ERROR("invalid crtc\n");
  2327. return 0;
  2328. }
  2329. drm_for_each_encoder_mask(encoder, crtc->dev,
  2330. crtc->state->encoder_mask) {
  2331. if (!sde_encoder_in_cont_splash(encoder))
  2332. return sde_encoder_get_dfps_maxfps(encoder);
  2333. }
  2334. return 0;
  2335. }
  2336. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2337. {
  2338. struct drm_encoder *enc;
  2339. struct sde_crtc *sde_crtc;
  2340. if (!crtc || !crtc->dev)
  2341. return NULL;
  2342. sde_crtc = to_sde_crtc(crtc);
  2343. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2344. if (sde_encoder_in_clone_mode(enc))
  2345. continue;
  2346. return enc;
  2347. }
  2348. return NULL;
  2349. }
  2350. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2351. {
  2352. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2353. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2354. /* keep statistics on vblank callback - with auto reset via debugfs */
  2355. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2356. sde_crtc->vblank_cb_time = ts;
  2357. else
  2358. sde_crtc->vblank_cb_count++;
  2359. sde_crtc->vblank_last_cb_time = ts;
  2360. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2361. drm_crtc_handle_vblank(crtc);
  2362. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2363. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2364. }
  2365. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2366. ktime_t ts, enum sde_fence_event fence_event)
  2367. {
  2368. if (!connector) {
  2369. SDE_ERROR("invalid param\n");
  2370. return;
  2371. }
  2372. SDE_ATRACE_BEGIN("signal_retire_fence");
  2373. sde_connector_complete_commit(connector, ts, fence_event);
  2374. SDE_ATRACE_END("signal_retire_fence");
  2375. }
  2376. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2377. {
  2378. struct msm_drm_private *priv;
  2379. struct sde_crtc_frame_event *fevent;
  2380. struct drm_crtc *crtc;
  2381. struct sde_crtc *sde_crtc;
  2382. struct sde_kms *sde_kms;
  2383. unsigned long flags;
  2384. bool in_clone_mode = false;
  2385. if (!work) {
  2386. SDE_ERROR("invalid work handle\n");
  2387. return;
  2388. }
  2389. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2390. if (!fevent->crtc || !fevent->crtc->state) {
  2391. SDE_ERROR("invalid crtc\n");
  2392. return;
  2393. }
  2394. crtc = fevent->crtc;
  2395. sde_crtc = to_sde_crtc(crtc);
  2396. sde_kms = _sde_crtc_get_kms(crtc);
  2397. if (!sde_kms) {
  2398. SDE_ERROR("invalid kms handle\n");
  2399. return;
  2400. }
  2401. priv = sde_kms->dev->dev_private;
  2402. SDE_ATRACE_BEGIN("crtc_frame_event");
  2403. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2404. ktime_to_ns(fevent->ts));
  2405. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2406. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2407. true : false;
  2408. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2409. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2410. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2411. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2412. /* this should not happen */
  2413. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2414. crtc->base.id,
  2415. ktime_to_ns(fevent->ts),
  2416. atomic_read(&sde_crtc->frame_pending));
  2417. SDE_EVT32(DRMID(crtc), fevent->event,
  2418. SDE_EVTLOG_FUNC_CASE1);
  2419. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2420. /* release bandwidth and other resources */
  2421. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2422. crtc->base.id,
  2423. ktime_to_ns(fevent->ts));
  2424. SDE_EVT32(DRMID(crtc), fevent->event,
  2425. SDE_EVTLOG_FUNC_CASE2);
  2426. sde_core_perf_crtc_release_bw(crtc);
  2427. } else {
  2428. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2429. SDE_EVTLOG_FUNC_CASE3);
  2430. }
  2431. }
  2432. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2433. SDE_ATRACE_BEGIN("signal_release_fence");
  2434. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2435. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2436. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2437. SDE_ATRACE_END("signal_release_fence");
  2438. }
  2439. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2440. /* this api should be called without spin_lock */
  2441. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2442. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2443. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2444. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2445. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2446. crtc->base.id, ktime_to_ns(fevent->ts));
  2447. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2448. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2449. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2450. SDE_ATRACE_END("crtc_frame_event");
  2451. }
  2452. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2453. struct drm_crtc_state *old_state)
  2454. {
  2455. struct sde_crtc *sde_crtc;
  2456. u32 power_on = 1;
  2457. if (!crtc || !crtc->state) {
  2458. SDE_ERROR("invalid crtc\n");
  2459. return;
  2460. }
  2461. sde_crtc = to_sde_crtc(crtc);
  2462. SDE_EVT32_VERBOSE(DRMID(crtc));
  2463. if (crtc->state->active_changed && crtc->state->active)
  2464. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  2465. sde_core_perf_crtc_update(crtc, 0, false);
  2466. }
  2467. /**
  2468. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2469. * @cstate: Pointer to sde crtc state
  2470. */
  2471. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2472. {
  2473. if (!cstate) {
  2474. SDE_ERROR("invalid cstate\n");
  2475. return;
  2476. }
  2477. cstate->input_fence_timeout_ns =
  2478. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2479. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2480. }
  2481. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2482. {
  2483. u32 i;
  2484. struct sde_crtc_state *cstate;
  2485. if (!state)
  2486. return;
  2487. cstate = to_sde_crtc_state(state);
  2488. for (i = 0; i < cstate->num_dim_layers; i++)
  2489. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2490. cstate->num_dim_layers = 0;
  2491. }
  2492. /**
  2493. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2494. * @cstate: Pointer to sde crtc state
  2495. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2496. */
  2497. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2498. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2499. {
  2500. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2501. struct sde_drm_dim_layer_cfg *user_cfg;
  2502. struct sde_hw_dim_layer *dim_layer;
  2503. u32 count, i;
  2504. struct sde_kms *kms;
  2505. if (!crtc || !cstate) {
  2506. SDE_ERROR("invalid crtc or cstate\n");
  2507. return;
  2508. }
  2509. dim_layer = cstate->dim_layer;
  2510. if (!usr_ptr) {
  2511. /* usr_ptr is null when setting the default property value */
  2512. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2513. SDE_DEBUG("dim_layer data removed\n");
  2514. goto clear;
  2515. }
  2516. kms = _sde_crtc_get_kms(crtc);
  2517. if (!kms || !kms->catalog) {
  2518. SDE_ERROR("invalid kms\n");
  2519. return;
  2520. }
  2521. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2522. SDE_ERROR("failed to copy dim_layer data\n");
  2523. return;
  2524. }
  2525. count = dim_layer_v1.num_layers;
  2526. if (count > SDE_MAX_DIM_LAYERS) {
  2527. SDE_ERROR("invalid number of dim_layers:%d", count);
  2528. return;
  2529. }
  2530. /* populate from user space */
  2531. cstate->num_dim_layers = count;
  2532. for (i = 0; i < count; i++) {
  2533. user_cfg = &dim_layer_v1.layer_cfg[i];
  2534. dim_layer[i].flags = user_cfg->flags;
  2535. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2536. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2537. dim_layer[i].rect.x = user_cfg->rect.x1;
  2538. dim_layer[i].rect.y = user_cfg->rect.y1;
  2539. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2540. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2541. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2542. user_cfg->color_fill.color_0,
  2543. user_cfg->color_fill.color_1,
  2544. user_cfg->color_fill.color_2,
  2545. user_cfg->color_fill.color_3,
  2546. };
  2547. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2548. i, dim_layer[i].flags, dim_layer[i].stage);
  2549. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2550. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2551. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2552. dim_layer[i].color_fill.color_0,
  2553. dim_layer[i].color_fill.color_1,
  2554. dim_layer[i].color_fill.color_2,
  2555. dim_layer[i].color_fill.color_3);
  2556. }
  2557. clear:
  2558. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2559. }
  2560. /**
  2561. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2562. * @sde_crtc : Pointer to sde crtc
  2563. * @cstate : Pointer to sde crtc state
  2564. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2565. */
  2566. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2567. struct sde_crtc_state *cstate,
  2568. void __user *usr_ptr)
  2569. {
  2570. struct sde_drm_dest_scaler_data ds_data;
  2571. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2572. struct sde_drm_scaler_v2 scaler_v2;
  2573. void __user *scaler_v2_usr;
  2574. int i, count;
  2575. if (!sde_crtc || !cstate) {
  2576. SDE_ERROR("invalid sde_crtc/state\n");
  2577. return -EINVAL;
  2578. }
  2579. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2580. if (!usr_ptr) {
  2581. SDE_DEBUG("ds data removed\n");
  2582. return 0;
  2583. }
  2584. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2585. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2586. sde_crtc->name);
  2587. return -EINVAL;
  2588. }
  2589. count = ds_data.num_dest_scaler;
  2590. if (!count) {
  2591. SDE_DEBUG("no ds data available\n");
  2592. return 0;
  2593. }
  2594. if (count > SDE_MAX_DS_COUNT) {
  2595. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2596. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2597. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2598. return -EINVAL;
  2599. }
  2600. /* Populate from user space */
  2601. for (i = 0; i < count; i++) {
  2602. ds_cfg_usr = &ds_data.ds_cfg[i];
  2603. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2604. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2605. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2606. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2607. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2608. if (ds_cfg_usr->scaler_cfg) {
  2609. scaler_v2_usr =
  2610. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2611. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2612. sizeof(scaler_v2))) {
  2613. SDE_ERROR("%s:scaler: copy from user failed\n",
  2614. sde_crtc->name);
  2615. return -EINVAL;
  2616. }
  2617. }
  2618. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2619. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2620. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2621. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2622. scaler_v2.dst_width, scaler_v2.dst_height);
  2623. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2624. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2625. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2626. scaler_v2.dst_width, scaler_v2.dst_height);
  2627. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2628. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2629. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2630. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2631. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2632. ds_cfg_usr->lm_height);
  2633. }
  2634. cstate->num_ds = count;
  2635. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2636. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2637. return 0;
  2638. }
  2639. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2640. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2641. struct sde_hw_ds_cfg *prev_cfg)
  2642. {
  2643. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2644. || !cfg->lm_width || !cfg->lm_height) {
  2645. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2646. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2647. hdisplay, mode->vdisplay);
  2648. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2649. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2650. return -E2BIG;
  2651. }
  2652. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2653. cfg->lm_height != prev_cfg->lm_height)) {
  2654. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2655. crtc->base.id, cfg->lm_width,
  2656. cfg->lm_height, prev_cfg->lm_width,
  2657. prev_cfg->lm_height);
  2658. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2659. prev_cfg->lm_width, prev_cfg->lm_height,
  2660. SDE_EVTLOG_ERROR);
  2661. return -EINVAL;
  2662. }
  2663. return 0;
  2664. }
  2665. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2666. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2667. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2668. u32 max_in_width, u32 max_out_width)
  2669. {
  2670. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2671. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2672. /**
  2673. * Scaler src and dst width shouldn't exceed the maximum
  2674. * width limitation. Also, if there is no partial update
  2675. * dst width and height must match display resolution.
  2676. */
  2677. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2678. cfg->scl3_cfg.dst_width > max_out_width ||
  2679. !cfg->scl3_cfg.src_width[0] ||
  2680. !cfg->scl3_cfg.dst_width ||
  2681. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2682. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2683. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2684. SDE_ERROR("crtc%d: ", crtc->base.id);
  2685. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2686. cfg->scl3_cfg.src_width[0],
  2687. cfg->scl3_cfg.dst_width,
  2688. cfg->scl3_cfg.dst_height,
  2689. hdisplay, mode->vdisplay);
  2690. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2691. sde_crtc->num_mixers, cfg->flags,
  2692. hw_ds->idx - DS_0);
  2693. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2694. cfg->scl3_cfg.enable,
  2695. cfg->scl3_cfg.de.enable);
  2696. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2697. cfg->scl3_cfg.de.enable, cfg->flags,
  2698. max_in_width, max_out_width,
  2699. cfg->scl3_cfg.src_width[0],
  2700. cfg->scl3_cfg.dst_width,
  2701. cfg->scl3_cfg.dst_height, hdisplay,
  2702. mode->vdisplay, sde_crtc->num_mixers,
  2703. SDE_EVTLOG_ERROR);
  2704. cfg->flags &=
  2705. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2706. cfg->flags &=
  2707. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2708. return -EINVAL;
  2709. }
  2710. }
  2711. return 0;
  2712. }
  2713. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2714. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2715. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2716. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2717. {
  2718. int i, ret;
  2719. u32 lm_idx;
  2720. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2721. for (i = 0; i < cstate->num_ds; i++) {
  2722. cfg = &cstate->ds_cfg[i];
  2723. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2724. lm_idx = cfg->idx;
  2725. /**
  2726. * Validate against topology
  2727. * No of dest scalers should match the num of mixers
  2728. * unless it is partial update left only/right only use case
  2729. */
  2730. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2731. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2732. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2733. crtc->base.id, i, lm_idx, cfg->flags);
  2734. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2735. SDE_EVTLOG_ERROR);
  2736. return -EINVAL;
  2737. }
  2738. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2739. if (!max_in_width && !max_out_width) {
  2740. max_in_width = hw_ds->scl->top->maxinputwidth;
  2741. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2742. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2743. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2744. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2745. max_in_width, max_out_width, cstate->num_ds);
  2746. }
  2747. /* Check LM width and height */
  2748. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2749. prev_cfg);
  2750. if (ret)
  2751. return ret;
  2752. /* Check scaler data */
  2753. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2754. hw_ds, cfg, hdisplay,
  2755. max_in_width, max_out_width);
  2756. if (ret)
  2757. return ret;
  2758. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2759. (*num_ds_enable)++;
  2760. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2761. hw_ds->idx - DS_0, cfg->flags);
  2762. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2763. }
  2764. return 0;
  2765. }
  2766. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2767. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2768. {
  2769. struct sde_hw_ds_cfg *cfg;
  2770. int i;
  2771. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2772. cstate->num_ds_enabled, num_ds_enable);
  2773. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2774. cstate->num_ds, cstate->dirty[0]);
  2775. if (cstate->num_ds_enabled != num_ds_enable) {
  2776. /* Disabling destination scaler */
  2777. if (!num_ds_enable) {
  2778. for (i = 0; i < cstate->num_ds; i++) {
  2779. cfg = &cstate->ds_cfg[i];
  2780. cfg->idx = i;
  2781. /* Update scaler settings in disable case */
  2782. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2783. cfg->scl3_cfg.enable = 0;
  2784. cfg->scl3_cfg.de.enable = 0;
  2785. }
  2786. }
  2787. cstate->num_ds_enabled = num_ds_enable;
  2788. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2789. } else {
  2790. if (!cstate->num_ds_enabled)
  2791. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2792. }
  2793. }
  2794. /**
  2795. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2796. * @crtc : Pointer to drm crtc
  2797. * @state : Pointer to drm crtc state
  2798. */
  2799. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2800. struct drm_crtc_state *state)
  2801. {
  2802. struct sde_crtc *sde_crtc;
  2803. struct sde_crtc_state *cstate;
  2804. struct drm_display_mode *mode;
  2805. struct sde_kms *kms;
  2806. struct sde_hw_ds *hw_ds = NULL;
  2807. u32 ret = 0;
  2808. u32 num_ds_enable = 0, hdisplay = 0;
  2809. u32 max_in_width = 0, max_out_width = 0;
  2810. if (!crtc || !state)
  2811. return -EINVAL;
  2812. sde_crtc = to_sde_crtc(crtc);
  2813. cstate = to_sde_crtc_state(state);
  2814. kms = _sde_crtc_get_kms(crtc);
  2815. mode = &state->adjusted_mode;
  2816. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2817. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2818. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2819. return 0;
  2820. }
  2821. if (!kms || !kms->catalog) {
  2822. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2823. return -EINVAL;
  2824. }
  2825. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2826. SDE_DEBUG("dest scaler feature not supported\n");
  2827. return 0;
  2828. }
  2829. if (!sde_crtc->num_mixers) {
  2830. SDE_DEBUG("mixers not allocated\n");
  2831. return 0;
  2832. }
  2833. ret = _sde_validate_hw_resources(sde_crtc);
  2834. if (ret)
  2835. goto err;
  2836. /**
  2837. * No of dest scalers shouldn't exceed hw ds block count and
  2838. * also, match the num of mixers unless it is partial update
  2839. * left only/right only use case - currently PU + DS is not supported
  2840. */
  2841. if (cstate->num_ds > kms->catalog->ds_count ||
  2842. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2843. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2844. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2845. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2846. cstate->ds_cfg[0].flags);
  2847. ret = -EINVAL;
  2848. goto err;
  2849. }
  2850. /**
  2851. * Check if DS needs to be enabled or disabled
  2852. * In case of enable, validate the data
  2853. */
  2854. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2855. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2856. cstate->num_ds, cstate->ds_cfg[0].flags);
  2857. goto disable;
  2858. }
  2859. /* Display resolution */
  2860. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  2861. /* Validate the DS data */
  2862. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2863. mode, hw_ds, hdisplay, &num_ds_enable,
  2864. max_in_width, max_out_width);
  2865. if (ret)
  2866. goto err;
  2867. disable:
  2868. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2869. return 0;
  2870. err:
  2871. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2872. return ret;
  2873. }
  2874. /**
  2875. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2876. * @crtc: Pointer to CRTC object
  2877. */
  2878. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2879. {
  2880. struct drm_plane *plane = NULL;
  2881. uint32_t wait_ms = 1;
  2882. ktime_t kt_end, kt_wait;
  2883. int rc = 0;
  2884. SDE_DEBUG("\n");
  2885. if (!crtc || !crtc->state) {
  2886. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2887. return;
  2888. }
  2889. /* use monotonic timer to limit total fence wait time */
  2890. kt_end = ktime_add_ns(ktime_get(),
  2891. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2892. /*
  2893. * Wait for fences sequentially, as all of them need to be signalled
  2894. * before we can proceed.
  2895. *
  2896. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2897. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2898. * that each plane can check its fence status and react appropriately
  2899. * if its fence has timed out. Call input fence wait multiple times if
  2900. * fence wait is interrupted due to interrupt call.
  2901. */
  2902. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2903. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2904. do {
  2905. kt_wait = ktime_sub(kt_end, ktime_get());
  2906. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2907. wait_ms = ktime_to_ms(kt_wait);
  2908. else
  2909. wait_ms = 0;
  2910. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2911. } while (wait_ms && rc == -ERESTARTSYS);
  2912. }
  2913. SDE_ATRACE_END("plane_wait_input_fence");
  2914. }
  2915. static void _sde_crtc_setup_mixer_for_encoder(
  2916. struct drm_crtc *crtc,
  2917. struct drm_encoder *enc)
  2918. {
  2919. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2920. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2921. struct sde_rm *rm = &sde_kms->rm;
  2922. struct sde_crtc_mixer *mixer;
  2923. struct sde_hw_ctl *last_valid_ctl = NULL;
  2924. int i;
  2925. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2926. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2927. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2928. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2929. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2930. /* Set up all the mixers and ctls reserved by this encoder */
  2931. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2932. mixer = &sde_crtc->mixers[i];
  2933. if (!sde_rm_get_hw(rm, &lm_iter))
  2934. break;
  2935. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  2936. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2937. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2938. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2939. mixer->hw_lm->idx - LM_0);
  2940. mixer->hw_ctl = last_valid_ctl;
  2941. } else {
  2942. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  2943. last_valid_ctl = mixer->hw_ctl;
  2944. sde_crtc->num_ctls++;
  2945. }
  2946. /* Shouldn't happen, mixers are always >= ctls */
  2947. if (!mixer->hw_ctl) {
  2948. SDE_ERROR("no valid ctls found for lm %d\n",
  2949. mixer->hw_lm->idx - LM_0);
  2950. return;
  2951. }
  2952. /* Dspp may be null */
  2953. (void) sde_rm_get_hw(rm, &dspp_iter);
  2954. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  2955. /* DS may be null */
  2956. (void) sde_rm_get_hw(rm, &ds_iter);
  2957. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  2958. mixer->encoder = enc;
  2959. sde_crtc->num_mixers++;
  2960. SDE_DEBUG("setup mixer %d: lm %d\n",
  2961. i, mixer->hw_lm->idx - LM_0);
  2962. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2963. i, mixer->hw_ctl->idx - CTL_0);
  2964. if (mixer->hw_ds)
  2965. SDE_DEBUG("setup mixer %d: ds %d\n",
  2966. i, mixer->hw_ds->idx - DS_0);
  2967. }
  2968. }
  2969. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2970. {
  2971. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2972. struct drm_encoder *enc;
  2973. sde_crtc->num_ctls = 0;
  2974. sde_crtc->num_mixers = 0;
  2975. sde_crtc->mixers_swapped = false;
  2976. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2977. mutex_lock(&sde_crtc->crtc_lock);
  2978. /* Check for mixers on all encoders attached to this crtc */
  2979. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2980. if (enc->crtc != crtc)
  2981. continue;
  2982. /* avoid overwriting mixers info from a copy encoder */
  2983. if (sde_encoder_in_clone_mode(enc))
  2984. continue;
  2985. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2986. }
  2987. mutex_unlock(&sde_crtc->crtc_lock);
  2988. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2989. }
  2990. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2991. {
  2992. int i;
  2993. struct sde_crtc_state *cstate;
  2994. cstate = to_sde_crtc_state(state);
  2995. cstate->is_ppsplit = false;
  2996. for (i = 0; i < cstate->num_connectors; i++) {
  2997. struct drm_connector *conn = cstate->connectors[i];
  2998. if (sde_connector_get_topology_name(conn) ==
  2999. SDE_RM_TOPOLOGY_PPSPLIT)
  3000. cstate->is_ppsplit = true;
  3001. }
  3002. }
  3003. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3004. {
  3005. struct sde_crtc *sde_crtc;
  3006. struct sde_crtc_state *cstate;
  3007. struct drm_display_mode *adj_mode;
  3008. u32 mixer_width, mixer_height;
  3009. int i;
  3010. if (!crtc || !state) {
  3011. SDE_ERROR("invalid args\n");
  3012. return;
  3013. }
  3014. sde_crtc = to_sde_crtc(crtc);
  3015. cstate = to_sde_crtc_state(state);
  3016. adj_mode = &state->adjusted_mode;
  3017. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3018. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3019. cstate->lm_bounds[i].x = mixer_width * i;
  3020. cstate->lm_bounds[i].y = 0;
  3021. cstate->lm_bounds[i].w = mixer_width;
  3022. cstate->lm_bounds[i].h = mixer_height;
  3023. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3024. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3025. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3026. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3027. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3028. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3029. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3030. }
  3031. drm_mode_debug_printmodeline(adj_mode);
  3032. }
  3033. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3034. {
  3035. struct sde_crtc_mixer mixer;
  3036. /*
  3037. * Use mixer[0] to get hw_ctl which will use ops to clear
  3038. * all blendstages. Clear all blendstages will iterate through
  3039. * all mixers.
  3040. */
  3041. if (sde_crtc->num_mixers) {
  3042. mixer = sde_crtc->mixers[0];
  3043. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3044. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3045. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3046. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3047. }
  3048. }
  3049. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3050. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3051. struct drm_atomic_state *state)
  3052. #else
  3053. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3054. struct drm_crtc_state *old_state)
  3055. #endif
  3056. {
  3057. struct sde_crtc *sde_crtc;
  3058. struct drm_encoder *encoder;
  3059. struct drm_device *dev;
  3060. struct sde_kms *sde_kms;
  3061. struct sde_splash_display *splash_display;
  3062. bool cont_splash_enabled = false;
  3063. size_t i;
  3064. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3065. struct drm_crtc_state *old_state = drm_atomic_get_new_crtc_state(state, crtc);
  3066. #endif
  3067. if (!crtc) {
  3068. SDE_ERROR("invalid crtc\n");
  3069. return;
  3070. }
  3071. if (!crtc->state->enable) {
  3072. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3073. crtc->base.id, crtc->state->enable);
  3074. return;
  3075. }
  3076. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3077. SDE_ERROR("power resource is not enabled\n");
  3078. return;
  3079. }
  3080. sde_kms = _sde_crtc_get_kms(crtc);
  3081. if (!sde_kms)
  3082. return;
  3083. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3084. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3085. sde_crtc = to_sde_crtc(crtc);
  3086. dev = crtc->dev;
  3087. if (!sde_crtc->num_mixers) {
  3088. _sde_crtc_setup_mixers(crtc);
  3089. _sde_crtc_setup_is_ppsplit(crtc->state);
  3090. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3091. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3092. }
  3093. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3094. if (encoder->crtc != crtc)
  3095. continue;
  3096. /* encoder will trigger pending mask now */
  3097. sde_encoder_trigger_kickoff_pending(encoder);
  3098. }
  3099. /* update performance setting */
  3100. sde_core_perf_crtc_update(crtc, 1, false);
  3101. /*
  3102. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3103. * it means we are trying to flush a CRTC whose state is disabled:
  3104. * nothing else needs to be done.
  3105. */
  3106. if (unlikely(!sde_crtc->num_mixers))
  3107. goto end;
  3108. _sde_crtc_blend_setup(crtc, old_state, true);
  3109. _sde_crtc_dest_scaler_setup(crtc);
  3110. sde_cp_crtc_apply_noise(crtc, old_state);
  3111. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty) {
  3112. sde_core_perf_crtc_update_uidle(crtc, true);
  3113. } else if (!test_bit(SDE_CRTC_DIRTY_UIDLE, &sde_crtc->revalidate_mask) &&
  3114. sde_kms->perf.uidle_enabled)
  3115. sde_core_perf_uidle_setup_ctl(crtc, false);
  3116. test_and_clear_bit(SDE_CRTC_DIRTY_UIDLE, &sde_crtc->revalidate_mask);
  3117. /*
  3118. * Since CP properties use AXI buffer to program the
  3119. * HW, check if context bank is in attached state,
  3120. * apply color processing properties only if
  3121. * smmu state is attached,
  3122. */
  3123. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3124. splash_display = &sde_kms->splash_data.splash_display[i];
  3125. if (splash_display->cont_splash_enabled &&
  3126. splash_display->encoder &&
  3127. crtc == splash_display->encoder->crtc)
  3128. cont_splash_enabled = true;
  3129. }
  3130. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3131. sde_cp_crtc_apply_properties(crtc);
  3132. if (!sde_crtc->enabled)
  3133. sde_cp_crtc_mark_features_dirty(crtc);
  3134. /*
  3135. * PP_DONE irq is only used by command mode for now.
  3136. * It is better to request pending before FLUSH and START trigger
  3137. * to make sure no pp_done irq missed.
  3138. * This is safe because no pp_done will happen before SW trigger
  3139. * in command mode.
  3140. */
  3141. end:
  3142. SDE_ATRACE_END("crtc_atomic_begin");
  3143. }
  3144. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3145. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3146. struct drm_atomic_state *state)
  3147. #else
  3148. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3149. struct drm_crtc_state *old_crtc_state)
  3150. #endif
  3151. {
  3152. struct drm_encoder *encoder;
  3153. struct sde_crtc *sde_crtc;
  3154. struct drm_device *dev;
  3155. struct drm_plane *plane;
  3156. struct msm_drm_private *priv;
  3157. struct sde_crtc_state *cstate;
  3158. struct sde_kms *sde_kms;
  3159. int i;
  3160. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3161. SDE_ERROR("invalid crtc\n");
  3162. return;
  3163. }
  3164. if (!crtc->state->enable) {
  3165. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3166. crtc->base.id, crtc->state->enable);
  3167. return;
  3168. }
  3169. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3170. SDE_ERROR("power resource is not enabled\n");
  3171. return;
  3172. }
  3173. sde_kms = _sde_crtc_get_kms(crtc);
  3174. if (!sde_kms) {
  3175. SDE_ERROR("invalid kms\n");
  3176. return;
  3177. }
  3178. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3179. sde_crtc = to_sde_crtc(crtc);
  3180. cstate = to_sde_crtc_state(crtc->state);
  3181. dev = crtc->dev;
  3182. priv = dev->dev_private;
  3183. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3184. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3185. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3186. false);
  3187. else
  3188. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3189. /*
  3190. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3191. * it means we are trying to flush a CRTC whose state is disabled:
  3192. * nothing else needs to be done.
  3193. */
  3194. if (unlikely(!sde_crtc->num_mixers))
  3195. return;
  3196. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3197. /*
  3198. * For planes without commit update, drm framework will not add
  3199. * those planes to current state since hardware update is not
  3200. * required. However, if those planes were power collapsed since
  3201. * last commit cycle, driver has to restore the hardware state
  3202. * of those planes explicitly here prior to plane flush.
  3203. * Also use this iteration to see if any plane requires cache,
  3204. * so during the perf update driver can activate/deactivate
  3205. * the cache accordingly.
  3206. */
  3207. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3208. sde_crtc->new_perf.llcc_active[i] = false;
  3209. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3210. sde_plane_restore(plane);
  3211. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3212. if (sde_plane_is_cache_required(plane, i))
  3213. sde_crtc->new_perf.llcc_active[i] = true;
  3214. }
  3215. }
  3216. sde_core_perf_crtc_update_llcc(crtc);
  3217. /* wait for acquire fences before anything else is done */
  3218. _sde_crtc_wait_for_fences(crtc);
  3219. if (!cstate->rsc_update) {
  3220. drm_for_each_encoder_mask(encoder, dev,
  3221. crtc->state->encoder_mask) {
  3222. cstate->rsc_client =
  3223. sde_encoder_get_rsc_client(encoder);
  3224. }
  3225. cstate->rsc_update = true;
  3226. }
  3227. /*
  3228. * Final plane updates: Give each plane a chance to complete all
  3229. * required writes/flushing before crtc's "flush
  3230. * everything" call below.
  3231. */
  3232. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3233. if (sde_kms->smmu_state.transition_error)
  3234. sde_plane_set_error(plane, true);
  3235. sde_plane_flush(plane);
  3236. }
  3237. /* Kickoff will be scheduled by outer layer */
  3238. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3239. }
  3240. /**
  3241. * sde_crtc_destroy_state - state destroy hook
  3242. * @crtc: drm CRTC
  3243. * @state: CRTC state object to release
  3244. */
  3245. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3246. struct drm_crtc_state *state)
  3247. {
  3248. struct sde_crtc *sde_crtc;
  3249. struct sde_crtc_state *cstate;
  3250. struct drm_encoder *enc;
  3251. struct sde_kms *sde_kms;
  3252. if (!crtc || !state) {
  3253. SDE_ERROR("invalid argument(s)\n");
  3254. return;
  3255. }
  3256. sde_crtc = to_sde_crtc(crtc);
  3257. cstate = to_sde_crtc_state(state);
  3258. sde_kms = _sde_crtc_get_kms(crtc);
  3259. if (!sde_kms) {
  3260. SDE_ERROR("invalid sde_kms\n");
  3261. return;
  3262. }
  3263. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3264. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3265. sde_rm_release(&sde_kms->rm, enc, true);
  3266. sde_cp_clear_state_info(state);
  3267. __drm_atomic_helper_crtc_destroy_state(state);
  3268. /* destroy value helper */
  3269. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3270. &cstate->property_state);
  3271. }
  3272. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3273. {
  3274. struct sde_crtc *sde_crtc;
  3275. int i;
  3276. if (!crtc) {
  3277. SDE_ERROR("invalid argument\n");
  3278. return -EINVAL;
  3279. }
  3280. sde_crtc = to_sde_crtc(crtc);
  3281. if (!atomic_read(&sde_crtc->frame_pending)) {
  3282. SDE_DEBUG("no frames pending\n");
  3283. return 0;
  3284. }
  3285. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3286. /*
  3287. * flush all the event thread work to make sure all the
  3288. * FRAME_EVENTS from encoder are propagated to crtc
  3289. */
  3290. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3291. if (list_empty(&sde_crtc->frame_events[i].list))
  3292. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3293. }
  3294. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3295. return 0;
  3296. }
  3297. /**
  3298. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3299. * @crtc: Pointer to crtc structure
  3300. */
  3301. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3302. {
  3303. struct drm_plane *plane;
  3304. struct drm_plane_state *state;
  3305. struct sde_crtc *sde_crtc;
  3306. struct sde_crtc_mixer *mixer;
  3307. struct sde_hw_ctl *ctl;
  3308. if (!crtc)
  3309. return;
  3310. sde_crtc = to_sde_crtc(crtc);
  3311. mixer = sde_crtc->mixers;
  3312. if (!mixer)
  3313. return;
  3314. ctl = mixer->hw_ctl;
  3315. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3316. state = plane->state;
  3317. if (!state)
  3318. continue;
  3319. /* clear plane flush bitmask */
  3320. sde_plane_ctl_flush(plane, ctl, false);
  3321. }
  3322. }
  3323. /**
  3324. * sde_crtc_reset_hw - attempt hardware reset on errors
  3325. * @crtc: Pointer to DRM crtc instance
  3326. * @old_state: Pointer to crtc state for previous commit
  3327. * @recovery_events: Whether or not recovery events are enabled
  3328. * Returns: Zero if current commit should still be attempted
  3329. */
  3330. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3331. bool recovery_events)
  3332. {
  3333. struct drm_plane *plane_halt[MAX_PLANES];
  3334. struct drm_plane *plane;
  3335. struct drm_encoder *encoder;
  3336. struct sde_crtc *sde_crtc;
  3337. struct sde_crtc_state *cstate;
  3338. struct sde_hw_ctl *ctl;
  3339. signed int i, plane_count;
  3340. int rc;
  3341. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3342. return -EINVAL;
  3343. sde_crtc = to_sde_crtc(crtc);
  3344. cstate = to_sde_crtc_state(crtc->state);
  3345. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3346. /* optionally generate a panic instead of performing a h/w reset */
  3347. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3348. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3349. ctl = sde_crtc->mixers[i].hw_ctl;
  3350. if (!ctl || !ctl->ops.reset)
  3351. continue;
  3352. rc = ctl->ops.reset(ctl);
  3353. if (rc) {
  3354. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3355. crtc->base.id, ctl->idx - CTL_0);
  3356. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3357. SDE_EVTLOG_ERROR);
  3358. break;
  3359. }
  3360. }
  3361. /*
  3362. * Early out if simple ctl reset succeeded or reset is
  3363. * being performed after timeout
  3364. */
  3365. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3366. return 0;
  3367. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3368. /* force all components in the system into reset at the same time */
  3369. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3370. ctl = sde_crtc->mixers[i].hw_ctl;
  3371. if (!ctl || !ctl->ops.hard_reset)
  3372. continue;
  3373. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3374. ctl->ops.hard_reset(ctl, true);
  3375. }
  3376. plane_count = 0;
  3377. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3378. if (plane_count >= ARRAY_SIZE(plane_halt))
  3379. break;
  3380. plane_halt[plane_count++] = plane;
  3381. sde_plane_halt_requests(plane, true);
  3382. sde_plane_set_revalidate(plane, true);
  3383. }
  3384. /* provide safe "border color only" commit configuration for later */
  3385. _sde_crtc_remove_pipe_flush(crtc);
  3386. _sde_crtc_blend_setup(crtc, old_state, false);
  3387. /* take h/w components out of reset */
  3388. for (i = plane_count - 1; i >= 0; --i)
  3389. sde_plane_halt_requests(plane_halt[i], false);
  3390. /* attempt to poll for start of frame cycle before reset release */
  3391. list_for_each_entry(encoder,
  3392. &crtc->dev->mode_config.encoder_list, head) {
  3393. if (encoder->crtc != crtc)
  3394. continue;
  3395. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3396. sde_encoder_poll_line_counts(encoder);
  3397. }
  3398. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3399. ctl = sde_crtc->mixers[i].hw_ctl;
  3400. if (!ctl || !ctl->ops.hard_reset)
  3401. continue;
  3402. ctl->ops.hard_reset(ctl, false);
  3403. }
  3404. list_for_each_entry(encoder,
  3405. &crtc->dev->mode_config.encoder_list, head) {
  3406. if (encoder->crtc != crtc)
  3407. continue;
  3408. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3409. sde_encoder_kickoff(encoder, true);
  3410. }
  3411. /* panic the device if VBIF is not in good state */
  3412. return !recovery_events ? 0 : -EAGAIN;
  3413. }
  3414. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3415. struct drm_crtc_state *old_state)
  3416. {
  3417. struct drm_encoder *encoder;
  3418. struct drm_device *dev;
  3419. struct sde_crtc *sde_crtc;
  3420. struct sde_kms *sde_kms;
  3421. struct sde_crtc_state *cstate;
  3422. bool is_error = false;
  3423. unsigned long flags;
  3424. enum sde_crtc_idle_pc_state idle_pc_state;
  3425. struct sde_encoder_kickoff_params params = { 0 };
  3426. if (!crtc) {
  3427. SDE_ERROR("invalid argument\n");
  3428. return;
  3429. }
  3430. dev = crtc->dev;
  3431. sde_crtc = to_sde_crtc(crtc);
  3432. sde_kms = _sde_crtc_get_kms(crtc);
  3433. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3434. SDE_ERROR("invalid argument\n");
  3435. return;
  3436. }
  3437. cstate = to_sde_crtc_state(crtc->state);
  3438. /*
  3439. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3440. * it means we are trying to start a CRTC whose state is disabled:
  3441. * nothing else needs to be done.
  3442. */
  3443. if (unlikely(!sde_crtc->num_mixers))
  3444. return;
  3445. SDE_ATRACE_BEGIN("crtc_commit");
  3446. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3447. sde_crtc->kickoff_in_progress = true;
  3448. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3449. if (encoder->crtc != crtc)
  3450. continue;
  3451. /*
  3452. * Encoder will flush/start now, unless it has a tx pending.
  3453. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3454. */
  3455. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3456. crtc->state);
  3457. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3458. sde_crtc->needs_hw_reset = true;
  3459. if (idle_pc_state != IDLE_PC_NONE)
  3460. sde_encoder_control_idle_pc(encoder,
  3461. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3462. }
  3463. /*
  3464. * Optionally attempt h/w recovery if any errors were detected while
  3465. * preparing for the kickoff
  3466. */
  3467. if (sde_crtc->needs_hw_reset) {
  3468. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3469. if (sde_crtc->frame_trigger_mode
  3470. != FRAME_DONE_WAIT_POSTED_START &&
  3471. sde_crtc_reset_hw(crtc, old_state,
  3472. params.recovery_events_enabled))
  3473. is_error = true;
  3474. sde_crtc->needs_hw_reset = false;
  3475. }
  3476. sde_crtc_calc_fps(sde_crtc);
  3477. SDE_ATRACE_BEGIN("flush_event_thread");
  3478. _sde_crtc_flush_frame_events(crtc);
  3479. SDE_ATRACE_END("flush_event_thread");
  3480. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3481. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3482. /* acquire bandwidth and other resources */
  3483. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3484. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3485. } else {
  3486. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3487. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3488. }
  3489. sde_crtc->play_count++;
  3490. sde_vbif_clear_errors(sde_kms);
  3491. if (is_error) {
  3492. _sde_crtc_remove_pipe_flush(crtc);
  3493. _sde_crtc_blend_setup(crtc, old_state, false);
  3494. }
  3495. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3496. if (encoder->crtc != crtc)
  3497. continue;
  3498. sde_encoder_kickoff(encoder, true);
  3499. }
  3500. sde_crtc->kickoff_in_progress = false;
  3501. /* store the event after frame trigger */
  3502. if (sde_crtc->event) {
  3503. WARN_ON(sde_crtc->event);
  3504. } else {
  3505. spin_lock_irqsave(&dev->event_lock, flags);
  3506. sde_crtc->event = crtc->state->event;
  3507. spin_unlock_irqrestore(&dev->event_lock, flags);
  3508. }
  3509. SDE_ATRACE_END("crtc_commit");
  3510. }
  3511. /**
  3512. * _sde_crtc_vblank_enable - update power resource and vblank request
  3513. * @sde_crtc: Pointer to sde crtc structure
  3514. * @enable: Whether to enable/disable vblanks
  3515. *
  3516. * @Return: error code
  3517. */
  3518. static int _sde_crtc_vblank_enable(
  3519. struct sde_crtc *sde_crtc, bool enable)
  3520. {
  3521. struct drm_crtc *crtc;
  3522. struct drm_encoder *enc;
  3523. if (!sde_crtc) {
  3524. SDE_ERROR("invalid crtc\n");
  3525. return -EINVAL;
  3526. }
  3527. crtc = &sde_crtc->base;
  3528. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3529. crtc->state->encoder_mask,
  3530. sde_crtc->cached_encoder_mask);
  3531. if (enable) {
  3532. int ret;
  3533. ret = pm_runtime_get_sync(crtc->dev->dev);
  3534. if (ret < 0)
  3535. return ret;
  3536. mutex_lock(&sde_crtc->crtc_lock);
  3537. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3538. if (sde_encoder_in_clone_mode(enc))
  3539. continue;
  3540. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  3541. }
  3542. mutex_unlock(&sde_crtc->crtc_lock);
  3543. } else {
  3544. mutex_lock(&sde_crtc->crtc_lock);
  3545. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3546. if (sde_encoder_in_clone_mode(enc))
  3547. continue;
  3548. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3549. }
  3550. mutex_unlock(&sde_crtc->crtc_lock);
  3551. pm_runtime_put_sync(crtc->dev->dev);
  3552. }
  3553. return 0;
  3554. }
  3555. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3556. {
  3557. u32 min_transfer_time = 0, lm_count = 1;
  3558. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3559. struct drm_encoder *encoder;
  3560. if (!crtc || !conn)
  3561. return;
  3562. encoder = conn->state->best_encoder;
  3563. if (!sde_encoder_is_built_in_display(encoder))
  3564. return;
  3565. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  3566. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  3567. if (min_transfer_time)
  3568. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  3569. else
  3570. updated_fps = drm_mode_vrefresh(&crtc->mode);
  3571. topology_id = sde_connector_get_topology_name(conn);
  3572. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  3573. lm_count = 2;
  3574. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  3575. lm_count = 4;
  3576. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3577. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  3578. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  3579. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  3580. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  3581. updated_fps, lm_count, mode_clock_hz);
  3582. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  3583. }
  3584. /**
  3585. * sde_crtc_duplicate_state - state duplicate hook
  3586. * @crtc: Pointer to drm crtc structure
  3587. * @Returns: Pointer to new drm_crtc_state structure
  3588. */
  3589. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3590. {
  3591. struct sde_crtc *sde_crtc;
  3592. struct sde_crtc_state *cstate, *old_cstate;
  3593. if (!crtc || !crtc->state) {
  3594. SDE_ERROR("invalid argument(s)\n");
  3595. return NULL;
  3596. }
  3597. sde_crtc = to_sde_crtc(crtc);
  3598. old_cstate = to_sde_crtc_state(crtc->state);
  3599. if (old_cstate->cont_splash_populated) {
  3600. crtc->state->plane_mask = 0;
  3601. crtc->state->connector_mask = 0;
  3602. crtc->state->encoder_mask = 0;
  3603. crtc->state->enable = false;
  3604. old_cstate->cont_splash_populated = false;
  3605. }
  3606. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3607. if (!cstate) {
  3608. SDE_ERROR("failed to allocate state\n");
  3609. return NULL;
  3610. }
  3611. /* duplicate value helper */
  3612. msm_property_duplicate_state(&sde_crtc->property_info,
  3613. old_cstate, cstate,
  3614. &cstate->property_state, cstate->property_values);
  3615. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3616. /* duplicate base helper */
  3617. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3618. return &cstate->base;
  3619. }
  3620. /**
  3621. * sde_crtc_reset - reset hook for CRTCs
  3622. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3623. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3624. * @crtc: Pointer to drm crtc structure
  3625. */
  3626. static void sde_crtc_reset(struct drm_crtc *crtc)
  3627. {
  3628. struct sde_crtc *sde_crtc;
  3629. struct sde_crtc_state *cstate;
  3630. if (!crtc) {
  3631. SDE_ERROR("invalid crtc\n");
  3632. return;
  3633. }
  3634. /* revert suspend actions, if necessary */
  3635. if (!sde_crtc_is_reset_required(crtc)) {
  3636. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3637. return;
  3638. }
  3639. /* remove previous state, if present */
  3640. if (crtc->state) {
  3641. sde_crtc_destroy_state(crtc, crtc->state);
  3642. crtc->state = 0;
  3643. }
  3644. sde_crtc = to_sde_crtc(crtc);
  3645. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3646. if (!cstate) {
  3647. SDE_ERROR("failed to allocate state\n");
  3648. return;
  3649. }
  3650. /* reset value helper */
  3651. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3652. &cstate->property_state,
  3653. cstate->property_values);
  3654. _sde_crtc_set_input_fence_timeout(cstate);
  3655. cstate->base.crtc = crtc;
  3656. crtc->state = &cstate->base;
  3657. }
  3658. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3659. {
  3660. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3661. struct sde_hw_mixer *hw_lm;
  3662. int lm_idx;
  3663. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3664. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3665. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3666. hw_lm->cfg.out_width = 0;
  3667. hw_lm->cfg.out_height = 0;
  3668. }
  3669. SDE_EVT32(DRMID(crtc));
  3670. }
  3671. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3672. {
  3673. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3674. struct drm_plane *plane;
  3675. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3676. /* mark planes, mixers, and other blocks dirty for next update */
  3677. drm_atomic_crtc_for_each_plane(plane, crtc)
  3678. sde_plane_set_revalidate(plane, true);
  3679. /* mark mixers dirty for next update */
  3680. sde_crtc_clear_cached_mixer_cfg(crtc);
  3681. /* mark other properties which need to be dirty for next update */
  3682. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  3683. set_bit(SDE_CRTC_DIRTY_UIDLE, &sde_crtc->revalidate_mask);
  3684. if (cstate->num_ds_enabled)
  3685. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3686. }
  3687. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3688. {
  3689. struct sde_crtc *sde_crtc;
  3690. struct sde_crtc_state *cstate;
  3691. struct drm_encoder *encoder;
  3692. sde_crtc = to_sde_crtc(crtc);
  3693. cstate = to_sde_crtc_state(crtc->state);
  3694. /* restore encoder; crtc will be programmed during commit */
  3695. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3696. sde_encoder_virt_restore(encoder);
  3697. /* restore UIDLE */
  3698. sde_core_perf_crtc_update_uidle(crtc, true);
  3699. sde_cp_crtc_post_ipc(crtc);
  3700. }
  3701. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3702. {
  3703. struct msm_drm_private *priv;
  3704. unsigned long requested_clk;
  3705. struct sde_kms *kms = NULL;
  3706. if (!crtc->dev->dev_private) {
  3707. pr_err("invalid crtc priv\n");
  3708. return;
  3709. }
  3710. priv = crtc->dev->dev_private;
  3711. kms = to_sde_kms(priv->kms);
  3712. if (!kms) {
  3713. SDE_ERROR("invalid parameters\n");
  3714. return;
  3715. }
  3716. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3717. kms->perf.clk_name);
  3718. /* notify user space the reduced clk rate */
  3719. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, sizeof(unsigned long), requested_clk);
  3720. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3721. crtc->base.id, requested_clk);
  3722. }
  3723. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3724. {
  3725. struct drm_crtc *crtc = arg;
  3726. struct sde_crtc *sde_crtc;
  3727. struct drm_encoder *encoder;
  3728. u32 power_on;
  3729. unsigned long flags;
  3730. struct sde_crtc_irq_info *node = NULL;
  3731. int ret = 0;
  3732. if (!crtc) {
  3733. SDE_ERROR("invalid crtc\n");
  3734. return;
  3735. }
  3736. sde_crtc = to_sde_crtc(crtc);
  3737. mutex_lock(&sde_crtc->crtc_lock);
  3738. SDE_EVT32(DRMID(crtc), event_type);
  3739. switch (event_type) {
  3740. case SDE_POWER_EVENT_POST_ENABLE:
  3741. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3742. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3743. ret = 0;
  3744. if (node->func)
  3745. ret = node->func(crtc, true, &node->irq);
  3746. if (ret)
  3747. SDE_ERROR("%s failed to enable event %x\n",
  3748. sde_crtc->name, node->event);
  3749. }
  3750. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3751. sde_crtc_post_ipc(crtc);
  3752. break;
  3753. case SDE_POWER_EVENT_PRE_DISABLE:
  3754. drm_for_each_encoder_mask(encoder, crtc->dev,
  3755. crtc->state->encoder_mask) {
  3756. /*
  3757. * disable the vsync source after updating the
  3758. * rsc state. rsc state update might have vsync wait
  3759. * and vsync source must be disabled after it.
  3760. * It will avoid generating any vsync from this point
  3761. * till mode-2 entry. It is SW workaround for HW
  3762. * limitation and should not be removed without
  3763. * checking the updated design.
  3764. */
  3765. sde_encoder_control_te(encoder, false);
  3766. }
  3767. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3768. node = NULL;
  3769. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3770. ret = 0;
  3771. if (node->func)
  3772. ret = node->func(crtc, false, &node->irq);
  3773. if (ret)
  3774. SDE_ERROR("%s failed to disable event %x\n",
  3775. sde_crtc->name, node->event);
  3776. }
  3777. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3778. sde_cp_crtc_pre_ipc(crtc);
  3779. break;
  3780. case SDE_POWER_EVENT_POST_DISABLE:
  3781. sde_crtc_reset_sw_state(crtc);
  3782. sde_cp_crtc_suspend(crtc);
  3783. power_on = 0;
  3784. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, sizeof(u32), power_on);
  3785. break;
  3786. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3787. sde_crtc_mmrm_cb_notification(crtc);
  3788. break;
  3789. default:
  3790. SDE_DEBUG("event:%d not handled\n", event_type);
  3791. break;
  3792. }
  3793. mutex_unlock(&sde_crtc->crtc_lock);
  3794. }
  3795. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3796. {
  3797. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3798. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3799. /* mark mixer cfgs dirty before wiping them */
  3800. sde_crtc_clear_cached_mixer_cfg(crtc);
  3801. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3802. sde_crtc->num_mixers = 0;
  3803. sde_crtc->mixers_swapped = false;
  3804. /* disable clk & bw control until clk & bw properties are set */
  3805. cstate->bw_control = false;
  3806. cstate->bw_split_vote = false;
  3807. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3808. }
  3809. static void sde_crtc_disable(struct drm_crtc *crtc)
  3810. {
  3811. struct sde_kms *sde_kms;
  3812. struct sde_crtc *sde_crtc;
  3813. struct sde_crtc_state *cstate;
  3814. struct drm_encoder *encoder;
  3815. struct msm_drm_private *priv;
  3816. unsigned long flags;
  3817. struct sde_crtc_irq_info *node = NULL;
  3818. u32 power_on;
  3819. bool in_cont_splash = false;
  3820. int ret, i;
  3821. enum sde_intf_mode intf_mode;
  3822. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3823. SDE_ERROR("invalid crtc\n");
  3824. return;
  3825. }
  3826. sde_kms = _sde_crtc_get_kms(crtc);
  3827. if (!sde_kms) {
  3828. SDE_ERROR("invalid kms\n");
  3829. return;
  3830. }
  3831. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3832. SDE_ERROR("power resource is not enabled\n");
  3833. return;
  3834. }
  3835. sde_crtc = to_sde_crtc(crtc);
  3836. cstate = to_sde_crtc_state(crtc->state);
  3837. priv = crtc->dev->dev_private;
  3838. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3839. /* avoid vblank on/off for virtual display */
  3840. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  3841. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  3842. drm_crtc_vblank_off(crtc);
  3843. mutex_lock(&sde_crtc->crtc_lock);
  3844. SDE_EVT32_VERBOSE(DRMID(crtc));
  3845. /* update color processing on suspend */
  3846. sde_cp_crtc_suspend(crtc);
  3847. mutex_unlock(&sde_crtc->crtc_lock);
  3848. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3849. mutex_lock(&sde_crtc->crtc_lock);
  3850. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3851. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3852. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3853. sde_crtc->enabled = false;
  3854. sde_crtc->cached_encoder_mask = 0;
  3855. /* Try to disable uidle */
  3856. sde_core_perf_crtc_update_uidle(crtc, false);
  3857. if (atomic_read(&sde_crtc->frame_pending)) {
  3858. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3859. atomic_read(&sde_crtc->frame_pending));
  3860. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3861. SDE_EVTLOG_FUNC_CASE2);
  3862. sde_core_perf_crtc_release_bw(crtc);
  3863. atomic_set(&sde_crtc->frame_pending, 0);
  3864. }
  3865. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3866. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3867. ret = 0;
  3868. if (node->func)
  3869. ret = node->func(crtc, false, &node->irq);
  3870. if (ret)
  3871. SDE_ERROR("%s failed to disable event %x\n",
  3872. sde_crtc->name, node->event);
  3873. }
  3874. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3875. drm_for_each_encoder_mask(encoder, crtc->dev,
  3876. crtc->state->encoder_mask) {
  3877. if (sde_encoder_in_cont_splash(encoder)) {
  3878. in_cont_splash = true;
  3879. break;
  3880. }
  3881. }
  3882. /* avoid clk/bw downvote if cont-splash is enabled */
  3883. if (!in_cont_splash)
  3884. sde_core_perf_crtc_update(crtc, 0, true);
  3885. drm_for_each_encoder_mask(encoder, crtc->dev,
  3886. crtc->state->encoder_mask) {
  3887. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3888. cstate->rsc_client = NULL;
  3889. cstate->rsc_update = false;
  3890. /*
  3891. * reset idle power-collapse to original state during suspend;
  3892. * user-mode will change the state on resume, if required
  3893. */
  3894. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  3895. sde_encoder_control_idle_pc(encoder, true);
  3896. }
  3897. if (sde_crtc->power_event) {
  3898. sde_power_handle_unregister_event(&priv->phandle,
  3899. sde_crtc->power_event);
  3900. sde_crtc->power_event = NULL;
  3901. }
  3902. /**
  3903. * All callbacks are unregistered and frame done waits are complete
  3904. * at this point. No buffers are accessed by hardware.
  3905. * reset the fence timeline if crtc will not be enabled for this commit
  3906. */
  3907. if (!crtc->state->active || !crtc->state->enable) {
  3908. sde_fence_signal(sde_crtc->output_fence,
  3909. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3910. for (i = 0; i < cstate->num_connectors; ++i)
  3911. sde_connector_commit_reset(cstate->connectors[i],
  3912. ktime_get());
  3913. }
  3914. _sde_crtc_reset(crtc);
  3915. sde_cp_crtc_disable(crtc);
  3916. power_on = 0;
  3917. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  3918. mutex_unlock(&sde_crtc->crtc_lock);
  3919. }
  3920. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3921. static void sde_crtc_enable(struct drm_crtc *crtc,
  3922. struct drm_atomic_state *old_state)
  3923. #else
  3924. static void sde_crtc_enable(struct drm_crtc *crtc,
  3925. struct drm_crtc_state *old_crtc_state)
  3926. #endif
  3927. {
  3928. struct sde_crtc *sde_crtc;
  3929. struct drm_encoder *encoder;
  3930. struct msm_drm_private *priv;
  3931. unsigned long flags;
  3932. struct sde_crtc_irq_info *node = NULL;
  3933. int ret, i;
  3934. struct sde_crtc_state *cstate;
  3935. struct msm_display_mode *msm_mode;
  3936. enum sde_intf_mode intf_mode;
  3937. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3938. SDE_ERROR("invalid crtc\n");
  3939. return;
  3940. }
  3941. priv = crtc->dev->dev_private;
  3942. cstate = to_sde_crtc_state(crtc->state);
  3943. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3944. SDE_ERROR("power resource is not enabled\n");
  3945. return;
  3946. }
  3947. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3948. SDE_EVT32_VERBOSE(DRMID(crtc));
  3949. sde_crtc = to_sde_crtc(crtc);
  3950. /*
  3951. * Avoid drm_crtc_vblank_on during seamless DMS case
  3952. * when CRTC is already in enabled state
  3953. */
  3954. if (!sde_crtc->enabled) {
  3955. /* cache the encoder mask now for vblank work */
  3956. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3957. /* avoid vblank on/off for virtual display */
  3958. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  3959. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  3960. /* max possible vsync_cnt(atomic_t) soft counter */
  3961. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  3962. drm_crtc_vblank_on(crtc);
  3963. }
  3964. }
  3965. mutex_lock(&sde_crtc->crtc_lock);
  3966. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3967. /*
  3968. * Try to enable uidle (if possible), we do this before the call
  3969. * to return early during seamless dms mode, so any fps
  3970. * change is also consider to enable/disable UIDLE
  3971. */
  3972. sde_core_perf_crtc_update_uidle(crtc, true);
  3973. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3974. if (!msm_mode){
  3975. SDE_ERROR("invalid msm mode, %s\n",
  3976. crtc->state->adjusted_mode.name);
  3977. return;
  3978. }
  3979. /* return early if crtc is already enabled, do this after UIDLE check */
  3980. if (sde_crtc->enabled) {
  3981. if (msm_is_mode_seamless_dms(msm_mode) ||
  3982. msm_is_mode_seamless_dyn_clk(msm_mode))
  3983. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3984. sde_crtc->name);
  3985. else
  3986. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3987. mutex_unlock(&sde_crtc->crtc_lock);
  3988. return;
  3989. }
  3990. drm_for_each_encoder_mask(encoder, crtc->dev,
  3991. crtc->state->encoder_mask) {
  3992. sde_encoder_register_frame_event_callback(encoder,
  3993. sde_crtc_frame_event_cb, crtc);
  3994. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3995. sde_encoder_check_curr_mode(encoder,
  3996. MSM_DISPLAY_VIDEO_MODE));
  3997. }
  3998. sde_crtc->enabled = true;
  3999. sde_cp_crtc_enable(crtc);
  4000. /* update color processing on resume */
  4001. sde_cp_crtc_resume(crtc);
  4002. mutex_unlock(&sde_crtc->crtc_lock);
  4003. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4004. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4005. ret = 0;
  4006. if (node->func)
  4007. ret = node->func(crtc, true, &node->irq);
  4008. if (ret)
  4009. SDE_ERROR("%s failed to enable event %x\n",
  4010. sde_crtc->name, node->event);
  4011. }
  4012. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4013. sde_crtc->power_event = sde_power_handle_register_event(
  4014. &priv->phandle,
  4015. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4016. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4017. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4018. /* Enable ESD thread */
  4019. for (i = 0; i < cstate->num_connectors; i++) {
  4020. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4021. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4022. }
  4023. }
  4024. /* no input validation - caller API has all the checks */
  4025. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4026. struct plane_state pstates[], int cnt)
  4027. {
  4028. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4029. struct drm_display_mode *mode = &state->adjusted_mode;
  4030. const struct drm_plane_state *pstate;
  4031. struct sde_plane_state *sde_pstate;
  4032. int rc = 0, i;
  4033. struct sde_rect *rect;
  4034. u32 crtc_width, crtc_height;
  4035. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4036. /* Check dim layer rect bounds and stage */
  4037. for (i = 0; i < cstate->num_dim_layers; i++) {
  4038. rect = &cstate->dim_layer[i].rect;
  4039. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4040. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4041. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4042. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4043. DRMID(state->crtc), crtc_width, crtc_height,
  4044. rect->x, rect->y, rect->w, rect->h,
  4045. cstate->dim_layer[i].stage);
  4046. rc = -E2BIG;
  4047. goto end;
  4048. }
  4049. }
  4050. /* log all src and excl_rect, useful for debugging */
  4051. for (i = 0; i < cnt; i++) {
  4052. pstate = pstates[i].drm_pstate;
  4053. sde_pstate = to_sde_plane_state(pstate);
  4054. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4055. DRMID(pstate->plane), pstates[i].stage,
  4056. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4057. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4058. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4059. }
  4060. end:
  4061. return rc;
  4062. }
  4063. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4064. struct drm_crtc_state *state, struct plane_state pstates[],
  4065. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4066. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4067. {
  4068. struct drm_plane *plane;
  4069. int i;
  4070. if (secure == SDE_DRM_SEC_ONLY) {
  4071. /*
  4072. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4073. * - fb_sec_dir is for secure camera preview and
  4074. * secure display use case
  4075. * - fb_sec is for secure video playback
  4076. * - fb_ns is for normal non secure use cases
  4077. */
  4078. if (fb_ns || fb_sec) {
  4079. SDE_ERROR(
  4080. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4081. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4082. return -EINVAL;
  4083. }
  4084. /*
  4085. * - only one blending stage is allowed in sec_crtc
  4086. * - validate if pipe is allowed for sec-ui updates
  4087. */
  4088. for (i = 1; i < cnt; i++) {
  4089. if (!pstates[i].drm_pstate
  4090. || !pstates[i].drm_pstate->plane) {
  4091. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4092. DRMID(crtc), i);
  4093. return -EINVAL;
  4094. }
  4095. plane = pstates[i].drm_pstate->plane;
  4096. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4097. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4098. DRMID(crtc), plane->base.id);
  4099. return -EINVAL;
  4100. } else if (pstates[i].stage != pstates[i-1].stage) {
  4101. SDE_ERROR(
  4102. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4103. DRMID(crtc), i, pstates[i].stage,
  4104. i-1, pstates[i-1].stage);
  4105. return -EINVAL;
  4106. }
  4107. }
  4108. /* check if all the dim_layers are in the same stage */
  4109. for (i = 1; i < cstate->num_dim_layers; i++) {
  4110. if (cstate->dim_layer[i].stage !=
  4111. cstate->dim_layer[i-1].stage) {
  4112. SDE_ERROR(
  4113. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4114. DRMID(crtc),
  4115. i, cstate->dim_layer[i].stage,
  4116. i-1, cstate->dim_layer[i-1].stage);
  4117. return -EINVAL;
  4118. }
  4119. }
  4120. /*
  4121. * if secure-ui supported blendstage is specified,
  4122. * - fail empty commit
  4123. * - validate dim_layer or plane is staged in the supported
  4124. * blendstage
  4125. */
  4126. if (sde_kms->catalog->sui_supported_blendstage) {
  4127. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4128. cstate->dim_layer[0].stage;
  4129. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4130. sec_stage -= SDE_STAGE_0;
  4131. if ((!cnt && !cstate->num_dim_layers) ||
  4132. (sde_kms->catalog->sui_supported_blendstage
  4133. != sec_stage)) {
  4134. SDE_ERROR(
  4135. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4136. DRMID(crtc), cnt,
  4137. cstate->num_dim_layers, sec_stage);
  4138. return -EINVAL;
  4139. }
  4140. }
  4141. }
  4142. return 0;
  4143. }
  4144. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4145. struct drm_crtc_state *state, int fb_sec_dir)
  4146. {
  4147. struct drm_encoder *encoder;
  4148. int encoder_cnt = 0;
  4149. if (fb_sec_dir) {
  4150. drm_for_each_encoder_mask(encoder, crtc->dev,
  4151. state->encoder_mask)
  4152. encoder_cnt++;
  4153. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4154. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4155. DRMID(crtc), encoder_cnt);
  4156. return -EINVAL;
  4157. }
  4158. }
  4159. return 0;
  4160. }
  4161. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4162. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4163. int fb_ns, int fb_sec, int fb_sec_dir)
  4164. {
  4165. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4166. struct drm_encoder *encoder;
  4167. int is_video_mode = false;
  4168. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4169. if (sde_encoder_is_dsi_display(encoder))
  4170. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4171. MSM_DISPLAY_VIDEO_MODE);
  4172. }
  4173. /*
  4174. * Secure display to secure camera needs without direct
  4175. * transition is currently not allowed
  4176. */
  4177. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4178. smmu_state->state != ATTACHED &&
  4179. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4180. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4181. smmu_state->state, smmu_state->secure_level,
  4182. secure);
  4183. goto sec_err;
  4184. }
  4185. /*
  4186. * In video mode check for null commit before transition
  4187. * from secure to non secure and vice versa
  4188. */
  4189. if (is_video_mode && smmu_state &&
  4190. state->plane_mask && crtc->state->plane_mask &&
  4191. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4192. (secure == SDE_DRM_SEC_ONLY))) ||
  4193. (fb_ns && ((smmu_state->state == DETACHED) ||
  4194. (smmu_state->state == DETACH_ALL_REQ))) ||
  4195. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4196. (smmu_state->state == DETACH_SEC_REQ)) &&
  4197. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4198. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4199. smmu_state->state, smmu_state->secure_level,
  4200. secure, crtc->state->plane_mask, state->plane_mask);
  4201. goto sec_err;
  4202. }
  4203. return 0;
  4204. sec_err:
  4205. SDE_ERROR(
  4206. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4207. DRMID(crtc), secure, smmu_state->state,
  4208. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4209. return -EINVAL;
  4210. }
  4211. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4212. struct drm_crtc_state *state, uint32_t fb_sec)
  4213. {
  4214. bool conn_secure = false, is_wb = false;
  4215. struct drm_connector *conn;
  4216. struct drm_connector_state *conn_state;
  4217. int i;
  4218. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4219. if (conn_state && conn_state->crtc == crtc) {
  4220. if (conn->connector_type ==
  4221. DRM_MODE_CONNECTOR_VIRTUAL)
  4222. is_wb = true;
  4223. if (sde_connector_get_property(conn_state,
  4224. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4225. SDE_DRM_FB_SEC)
  4226. conn_secure = true;
  4227. }
  4228. }
  4229. /*
  4230. * If any input buffers are secure for wb,
  4231. * the output buffer must also be secure.
  4232. */
  4233. if (is_wb && fb_sec && !conn_secure) {
  4234. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4235. DRMID(crtc), fb_sec, conn_secure);
  4236. return -EINVAL;
  4237. }
  4238. return 0;
  4239. }
  4240. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4241. struct drm_crtc_state *state, struct plane_state pstates[],
  4242. int cnt)
  4243. {
  4244. struct sde_crtc_state *cstate;
  4245. struct sde_kms *sde_kms;
  4246. uint32_t secure;
  4247. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4248. int rc;
  4249. if (!crtc || !state) {
  4250. SDE_ERROR("invalid arguments\n");
  4251. return -EINVAL;
  4252. }
  4253. sde_kms = _sde_crtc_get_kms(crtc);
  4254. if (!sde_kms || !sde_kms->catalog) {
  4255. SDE_ERROR("invalid kms\n");
  4256. return -EINVAL;
  4257. }
  4258. cstate = to_sde_crtc_state(state);
  4259. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4260. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4261. &fb_sec, &fb_sec_dir);
  4262. if (rc)
  4263. return rc;
  4264. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4265. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4266. if (rc)
  4267. return rc;
  4268. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4269. if (rc)
  4270. return rc;
  4271. /*
  4272. * secure_crtc is not allowed in a shared toppolgy
  4273. * across different encoders.
  4274. */
  4275. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4276. if (rc)
  4277. return rc;
  4278. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4279. secure, fb_ns, fb_sec, fb_sec_dir);
  4280. if (rc)
  4281. return rc;
  4282. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4283. return 0;
  4284. }
  4285. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4286. struct drm_crtc_state *state,
  4287. struct drm_display_mode *mode,
  4288. struct plane_state *pstates,
  4289. struct drm_plane *plane,
  4290. struct sde_multirect_plane_states *multirect_plane,
  4291. int *cnt)
  4292. {
  4293. struct sde_crtc *sde_crtc;
  4294. struct sde_crtc_state *cstate;
  4295. const struct drm_plane_state *pstate;
  4296. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4297. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4298. int inc_sde_stage = 0;
  4299. struct sde_kms *kms;
  4300. u32 blend_type;
  4301. sde_crtc = to_sde_crtc(crtc);
  4302. cstate = to_sde_crtc_state(state);
  4303. kms = _sde_crtc_get_kms(crtc);
  4304. if (!kms || !kms->catalog) {
  4305. SDE_ERROR("invalid kms\n");
  4306. return -EINVAL;
  4307. }
  4308. memset(pipe_staged, 0, sizeof(pipe_staged));
  4309. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4310. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4311. if (IS_ERR_OR_NULL(pstate)) {
  4312. rc = PTR_ERR(pstate);
  4313. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4314. sde_crtc->name, plane->base.id, rc);
  4315. return rc;
  4316. }
  4317. if (*cnt >= SDE_PSTATES_MAX)
  4318. continue;
  4319. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4320. pstates[*cnt].drm_pstate = pstate;
  4321. pstates[*cnt].stage = sde_plane_get_property(
  4322. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4323. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4324. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4325. PLANE_PROP_BLEND_OP);
  4326. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4327. inc_sde_stage = SDE_STAGE_0;
  4328. /* check dim layer stage with every plane */
  4329. for (i = 0; i < cstate->num_dim_layers; i++) {
  4330. if (cstate->dim_layer[i].stage ==
  4331. (pstates[*cnt].stage + inc_sde_stage)) {
  4332. SDE_ERROR(
  4333. "plane:%d/dim_layer:%i-same stage:%d\n",
  4334. plane->base.id, i,
  4335. cstate->dim_layer[i].stage);
  4336. return -EINVAL;
  4337. }
  4338. }
  4339. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4340. multirect_plane[multirect_count].r0 =
  4341. pipe_staged[pstates[*cnt].pipe_id];
  4342. multirect_plane[multirect_count].r1 = pstate;
  4343. multirect_count++;
  4344. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4345. } else {
  4346. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4347. }
  4348. (*cnt)++;
  4349. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4350. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4351. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4352. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4353. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4354. return -E2BIG;
  4355. }
  4356. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4357. ((pstate->crtc_h > crtc_height) || (pstate->crtc_w > crtc_width))) {
  4358. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4359. pstate->crtc_w, pstate->crtc_h, crtc_width, crtc_height);
  4360. return -E2BIG;
  4361. }
  4362. }
  4363. for (i = 1; i < SSPP_MAX; i++) {
  4364. if (pipe_staged[i]) {
  4365. sde_plane_clear_multirect(pipe_staged[i]);
  4366. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4367. struct sde_plane_state *psde_state;
  4368. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4369. pipe_staged[i]->plane->base.id);
  4370. psde_state = to_sde_plane_state(
  4371. pipe_staged[i]);
  4372. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4373. }
  4374. }
  4375. }
  4376. for (i = 0; i < multirect_count; i++) {
  4377. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4378. SDE_ERROR(
  4379. "multirect validation failed for planes (%d - %d)\n",
  4380. multirect_plane[i].r0->plane->base.id,
  4381. multirect_plane[i].r1->plane->base.id);
  4382. return -EINVAL;
  4383. }
  4384. }
  4385. return rc;
  4386. }
  4387. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4388. u32 zpos) {
  4389. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4390. !cstate->noise_layer_en) {
  4391. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4392. return 0;
  4393. }
  4394. if (cstate->layer_cfg.zposn == zpos ||
  4395. cstate->layer_cfg.zposattn == zpos) {
  4396. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4397. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4398. return -EINVAL;
  4399. }
  4400. return 0;
  4401. }
  4402. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4403. struct sde_crtc *sde_crtc,
  4404. struct plane_state *pstates,
  4405. struct sde_crtc_state *cstate,
  4406. struct drm_display_mode *mode,
  4407. int cnt)
  4408. {
  4409. int rc = 0, i, z_pos;
  4410. u32 zpos_cnt = 0;
  4411. struct drm_crtc *crtc;
  4412. struct sde_kms *kms;
  4413. enum sde_layout layout;
  4414. crtc = &sde_crtc->base;
  4415. kms = _sde_crtc_get_kms(crtc);
  4416. if (!kms || !kms->catalog) {
  4417. SDE_ERROR("Invalid kms\n");
  4418. return -EINVAL;
  4419. }
  4420. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4421. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4422. if (rc)
  4423. return rc;
  4424. if (!sde_is_custom_client()) {
  4425. int stage_old = pstates[0].stage;
  4426. z_pos = 0;
  4427. for (i = 0; i < cnt; i++) {
  4428. if (stage_old != pstates[i].stage)
  4429. ++z_pos;
  4430. stage_old = pstates[i].stage;
  4431. pstates[i].stage = z_pos;
  4432. }
  4433. }
  4434. z_pos = -1;
  4435. layout = SDE_LAYOUT_NONE;
  4436. for (i = 0; i < cnt; i++) {
  4437. /* reset counts at every new blend stage */
  4438. if (pstates[i].stage != z_pos ||
  4439. pstates[i].sde_pstate->layout != layout) {
  4440. zpos_cnt = 0;
  4441. z_pos = pstates[i].stage;
  4442. layout = pstates[i].sde_pstate->layout;
  4443. }
  4444. /* verify z_pos setting before using it */
  4445. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4446. SDE_ERROR("> %d plane stages assigned\n",
  4447. SDE_STAGE_MAX - SDE_STAGE_0);
  4448. return -EINVAL;
  4449. } else if (zpos_cnt == 2) {
  4450. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4451. return -EINVAL;
  4452. } else {
  4453. zpos_cnt++;
  4454. }
  4455. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4456. if (rc)
  4457. break;
  4458. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4459. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4460. else
  4461. pstates[i].sde_pstate->stage = z_pos;
  4462. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4463. z_pos);
  4464. }
  4465. return rc;
  4466. }
  4467. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4468. struct drm_crtc_state *state,
  4469. struct plane_state *pstates,
  4470. struct sde_multirect_plane_states *multirect_plane)
  4471. {
  4472. struct sde_crtc *sde_crtc;
  4473. struct sde_crtc_state *cstate;
  4474. struct sde_kms *kms;
  4475. struct drm_plane *plane = NULL;
  4476. struct drm_display_mode *mode;
  4477. int rc = 0, cnt = 0;
  4478. kms = _sde_crtc_get_kms(crtc);
  4479. if (!kms || !kms->catalog) {
  4480. SDE_ERROR("invalid parameters\n");
  4481. return -EINVAL;
  4482. }
  4483. sde_crtc = to_sde_crtc(crtc);
  4484. cstate = to_sde_crtc_state(state);
  4485. mode = &state->adjusted_mode;
  4486. /* get plane state for all drm planes associated with crtc state */
  4487. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4488. plane, multirect_plane, &cnt);
  4489. if (rc)
  4490. return rc;
  4491. /* assign mixer stages based on sorted zpos property */
  4492. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4493. if (rc)
  4494. return rc;
  4495. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4496. if (rc)
  4497. return rc;
  4498. /*
  4499. * validate and set source split:
  4500. * use pstates sorted by stage to check planes on same stage
  4501. * we assume that all pipes are in source split so its valid to compare
  4502. * without taking into account left/right mixer placement
  4503. */
  4504. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4505. if (rc)
  4506. return rc;
  4507. return 0;
  4508. }
  4509. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4510. struct drm_crtc_state *crtc_state)
  4511. {
  4512. struct sde_kms *kms;
  4513. struct drm_plane *plane;
  4514. struct drm_plane_state *plane_state;
  4515. struct sde_plane_state *pstate;
  4516. struct drm_display_mode *mode;
  4517. int layout_split;
  4518. u32 crtc_width, crtc_height;
  4519. kms = _sde_crtc_get_kms(crtc);
  4520. if (!kms || !kms->catalog) {
  4521. SDE_ERROR("invalid parameters\n");
  4522. return -EINVAL;
  4523. }
  4524. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4525. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4526. return 0;
  4527. mode = &crtc->state->adjusted_mode;
  4528. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  4529. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4530. plane_state = drm_atomic_get_existing_plane_state(
  4531. crtc_state->state, plane);
  4532. if (!plane_state)
  4533. continue;
  4534. pstate = to_sde_plane_state(plane_state);
  4535. layout_split = crtc_width >> 1;
  4536. if (plane_state->crtc_x >= layout_split) {
  4537. plane_state->crtc_x -= layout_split;
  4538. pstate->layout_offset = layout_split;
  4539. pstate->layout = SDE_LAYOUT_RIGHT;
  4540. } else {
  4541. pstate->layout_offset = -1;
  4542. pstate->layout = SDE_LAYOUT_LEFT;
  4543. }
  4544. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4545. DRMID(plane), plane_state->crtc_x,
  4546. pstate->layout);
  4547. /* check layout boundary */
  4548. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4549. plane_state->crtc_w, layout_split)) {
  4550. SDE_ERROR("invalid horizontal destination\n");
  4551. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4552. plane_state->crtc_x,
  4553. plane_state->crtc_w,
  4554. layout_split, pstate->layout);
  4555. return -E2BIG;
  4556. }
  4557. }
  4558. return 0;
  4559. }
  4560. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4561. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4562. struct drm_atomic_state *atomic_state)
  4563. #else
  4564. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4565. struct drm_crtc_state *state)
  4566. #endif
  4567. {
  4568. struct drm_device *dev;
  4569. struct sde_crtc *sde_crtc;
  4570. struct plane_state *pstates = NULL;
  4571. struct sde_crtc_state *cstate;
  4572. struct drm_display_mode *mode;
  4573. int rc = 0;
  4574. struct sde_multirect_plane_states *multirect_plane = NULL;
  4575. struct drm_connector *conn;
  4576. struct drm_connector_list_iter conn_iter;
  4577. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4578. struct drm_crtc_state *state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  4579. #endif
  4580. if (!crtc) {
  4581. SDE_ERROR("invalid crtc\n");
  4582. return -EINVAL;
  4583. }
  4584. dev = crtc->dev;
  4585. sde_crtc = to_sde_crtc(crtc);
  4586. cstate = to_sde_crtc_state(state);
  4587. if (!state->enable || !state->active) {
  4588. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4589. crtc->base.id, state->enable, state->active);
  4590. goto end;
  4591. }
  4592. pstates = kcalloc(SDE_PSTATES_MAX,
  4593. sizeof(struct plane_state), GFP_KERNEL);
  4594. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4595. sizeof(struct sde_multirect_plane_states),
  4596. GFP_KERNEL);
  4597. if (!pstates || !multirect_plane) {
  4598. rc = -ENOMEM;
  4599. goto end;
  4600. }
  4601. mode = &state->adjusted_mode;
  4602. SDE_DEBUG("%s: check", sde_crtc->name);
  4603. /* force a full mode set if active state changed */
  4604. if (state->active_changed)
  4605. state->mode_changed = true;
  4606. /* identify connectors attached to this crtc */
  4607. cstate->num_connectors = 0;
  4608. drm_connector_list_iter_begin(dev, &conn_iter);
  4609. drm_for_each_connector_iter(conn, &conn_iter)
  4610. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4611. && cstate->num_connectors < MAX_CONNECTORS) {
  4612. cstate->connectors[cstate->num_connectors++] = conn;
  4613. }
  4614. drm_connector_list_iter_end(&conn_iter);
  4615. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4616. if (rc) {
  4617. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4618. crtc->base.id, rc);
  4619. goto end;
  4620. }
  4621. rc = _sde_crtc_check_plane_layout(crtc, state);
  4622. if (rc) {
  4623. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4624. crtc->base.id, rc);
  4625. goto end;
  4626. }
  4627. _sde_crtc_setup_is_ppsplit(state);
  4628. _sde_crtc_setup_lm_bounds(crtc, state);
  4629. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4630. multirect_plane);
  4631. if (rc) {
  4632. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4633. goto end;
  4634. }
  4635. rc = sde_core_perf_crtc_check(crtc, state);
  4636. if (rc) {
  4637. SDE_ERROR("crtc%d failed performance check %d\n",
  4638. crtc->base.id, rc);
  4639. goto end;
  4640. }
  4641. rc = _sde_crtc_check_rois(crtc, state);
  4642. if (rc) {
  4643. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4644. goto end;
  4645. }
  4646. rc = sde_cp_crtc_check_properties(crtc, state);
  4647. if (rc) {
  4648. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4649. crtc->base.id, rc);
  4650. goto end;
  4651. }
  4652. end:
  4653. kfree(pstates);
  4654. kfree(multirect_plane);
  4655. return rc;
  4656. }
  4657. /**
  4658. * sde_crtc_get_num_datapath - get the number of layermixers active
  4659. * on primary connector
  4660. * @crtc: Pointer to DRM crtc object
  4661. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  4662. * @crtc_state: Pointer to DRM crtc state
  4663. */
  4664. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4665. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  4666. {
  4667. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4668. struct drm_connector *conn, *primary_conn = NULL;
  4669. struct sde_connector_state *sde_conn_state = NULL;
  4670. struct drm_connector_list_iter conn_iter;
  4671. int num_lm = 0;
  4672. if (!sde_crtc || !virtual_conn || !crtc_state) {
  4673. SDE_DEBUG("Invalid argument\n");
  4674. return 0;
  4675. }
  4676. /* return num_mixers used for primary when available in sde_crtc */
  4677. if (sde_crtc->num_mixers)
  4678. return sde_crtc->num_mixers;
  4679. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4680. drm_for_each_connector_iter(conn, &conn_iter) {
  4681. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  4682. && conn != virtual_conn) {
  4683. sde_conn_state = to_sde_connector_state(conn->state);
  4684. primary_conn = conn;
  4685. break;
  4686. }
  4687. }
  4688. drm_connector_list_iter_end(&conn_iter);
  4689. /* if primary sde_conn_state has mode info available, return num_lm from here */
  4690. if (sde_conn_state)
  4691. num_lm = sde_conn_state->mode_info.topology.num_lm;
  4692. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  4693. if (primary_conn && !num_lm) {
  4694. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  4695. &crtc_state->adjusted_mode);
  4696. if (num_lm < 0) {
  4697. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  4698. primary_conn->base.id, num_lm);
  4699. num_lm = 0;
  4700. }
  4701. }
  4702. return num_lm;
  4703. }
  4704. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4705. {
  4706. struct sde_crtc *sde_crtc;
  4707. int ret;
  4708. if (!crtc) {
  4709. SDE_ERROR("invalid crtc\n");
  4710. return -EINVAL;
  4711. }
  4712. sde_crtc = to_sde_crtc(crtc);
  4713. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4714. if (ret)
  4715. SDE_ERROR("%s vblank enable failed: %d\n",
  4716. sde_crtc->name, ret);
  4717. return 0;
  4718. }
  4719. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4720. {
  4721. struct drm_encoder *encoder;
  4722. struct sde_crtc *sde_crtc;
  4723. if (!crtc)
  4724. return 0;
  4725. sde_crtc = to_sde_crtc(crtc);
  4726. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4727. if (sde_encoder_in_clone_mode(encoder))
  4728. continue;
  4729. return sde_encoder_get_frame_count(encoder);
  4730. }
  4731. return 0;
  4732. }
  4733. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4734. ktime_t *tvblank, bool in_vblank_irq)
  4735. {
  4736. struct drm_encoder *encoder;
  4737. struct sde_crtc *sde_crtc;
  4738. if (!crtc)
  4739. return false;
  4740. sde_crtc = to_sde_crtc(crtc);
  4741. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4742. if (sde_encoder_in_clone_mode(encoder))
  4743. continue;
  4744. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4745. }
  4746. return false;
  4747. }
  4748. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4749. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4750. {
  4751. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4752. catalog->mdp[0].has_dest_scaler);
  4753. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4754. catalog->ds_count);
  4755. if (catalog->ds[0].top) {
  4756. sde_kms_info_add_keyint(info,
  4757. "max_dest_scaler_input_width",
  4758. catalog->ds[0].top->maxinputwidth);
  4759. sde_kms_info_add_keyint(info,
  4760. "max_dest_scaler_output_width",
  4761. catalog->ds[0].top->maxoutputwidth);
  4762. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4763. catalog->ds[0].top->maxupscale);
  4764. }
  4765. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4766. msm_property_install_volatile_range(
  4767. &sde_crtc->property_info, "dest_scaler",
  4768. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4769. msm_property_install_blob(&sde_crtc->property_info,
  4770. "ds_lut_ed", 0,
  4771. CRTC_PROP_DEST_SCALER_LUT_ED);
  4772. msm_property_install_blob(&sde_crtc->property_info,
  4773. "ds_lut_cir", 0,
  4774. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4775. msm_property_install_blob(&sde_crtc->property_info,
  4776. "ds_lut_sep", 0,
  4777. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4778. } else if (catalog->ds[0].features
  4779. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4780. msm_property_install_volatile_range(
  4781. &sde_crtc->property_info, "dest_scaler",
  4782. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4783. }
  4784. }
  4785. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4786. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4787. struct sde_kms_info *info)
  4788. {
  4789. msm_property_install_range(&sde_crtc->property_info,
  4790. "core_clk", 0x0, 0, U64_MAX,
  4791. sde_kms->perf.max_core_clk_rate,
  4792. CRTC_PROP_CORE_CLK);
  4793. msm_property_install_range(&sde_crtc->property_info,
  4794. "core_ab", 0x0, 0, U64_MAX,
  4795. catalog->perf.max_bw_high * 1000ULL,
  4796. CRTC_PROP_CORE_AB);
  4797. msm_property_install_range(&sde_crtc->property_info,
  4798. "core_ib", 0x0, 0, U64_MAX,
  4799. catalog->perf.max_bw_high * 1000ULL,
  4800. CRTC_PROP_CORE_IB);
  4801. msm_property_install_range(&sde_crtc->property_info,
  4802. "llcc_ab", 0x0, 0, U64_MAX,
  4803. catalog->perf.max_bw_high * 1000ULL,
  4804. CRTC_PROP_LLCC_AB);
  4805. msm_property_install_range(&sde_crtc->property_info,
  4806. "llcc_ib", 0x0, 0, U64_MAX,
  4807. catalog->perf.max_bw_high * 1000ULL,
  4808. CRTC_PROP_LLCC_IB);
  4809. msm_property_install_range(&sde_crtc->property_info,
  4810. "dram_ab", 0x0, 0, U64_MAX,
  4811. catalog->perf.max_bw_high * 1000ULL,
  4812. CRTC_PROP_DRAM_AB);
  4813. msm_property_install_range(&sde_crtc->property_info,
  4814. "dram_ib", 0x0, 0, U64_MAX,
  4815. catalog->perf.max_bw_high * 1000ULL,
  4816. CRTC_PROP_DRAM_IB);
  4817. msm_property_install_range(&sde_crtc->property_info,
  4818. "rot_prefill_bw", 0, 0, U64_MAX,
  4819. catalog->perf.max_bw_high * 1000ULL,
  4820. CRTC_PROP_ROT_PREFILL_BW);
  4821. msm_property_install_range(&sde_crtc->property_info,
  4822. "rot_clk", 0, 0, U64_MAX,
  4823. sde_kms->perf.max_core_clk_rate,
  4824. CRTC_PROP_ROT_CLK);
  4825. if (catalog->perf.max_bw_low)
  4826. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4827. catalog->perf.max_bw_low * 1000LL);
  4828. if (catalog->perf.max_bw_high)
  4829. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4830. catalog->perf.max_bw_high * 1000LL);
  4831. if (catalog->perf.min_core_ib)
  4832. sde_kms_info_add_keyint(info, "min_core_ib",
  4833. catalog->perf.min_core_ib * 1000LL);
  4834. if (catalog->perf.min_llcc_ib)
  4835. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4836. catalog->perf.min_llcc_ib * 1000LL);
  4837. if (catalog->perf.min_dram_ib)
  4838. sde_kms_info_add_keyint(info, "min_dram_ib",
  4839. catalog->perf.min_dram_ib * 1000LL);
  4840. if (sde_kms->perf.max_core_clk_rate)
  4841. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4842. sde_kms->perf.max_core_clk_rate);
  4843. }
  4844. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4845. struct sde_mdss_cfg *catalog)
  4846. {
  4847. sde_kms_info_reset(info);
  4848. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  4849. sde_kms_info_add_keyint(info, "max_linewidth",
  4850. catalog->max_mixer_width);
  4851. sde_kms_info_add_keyint(info, "max_blendstages",
  4852. catalog->max_mixer_blendstages);
  4853. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4854. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4855. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4856. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4857. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4858. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4859. if (catalog->ubwc_rev) {
  4860. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  4861. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4862. catalog->macrotile_mode);
  4863. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4864. catalog->mdp[0].highest_bank_bit);
  4865. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4866. catalog->mdp[0].ubwc_swizzle);
  4867. }
  4868. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4869. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4870. else
  4871. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4872. if (sde_is_custom_client()) {
  4873. /* No support for SMART_DMA_V1 yet */
  4874. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4875. sde_kms_info_add_keystr(info,
  4876. "smart_dma_rev", "smart_dma_v2");
  4877. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4878. sde_kms_info_add_keystr(info,
  4879. "smart_dma_rev", "smart_dma_v2p5");
  4880. }
  4881. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  4882. catalog->features));
  4883. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  4884. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  4885. catalog->features));
  4886. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  4887. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  4888. if (catalog->allowed_dsc_reservation_switch)
  4889. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  4890. catalog->allowed_dsc_reservation_switch);
  4891. if (catalog->uidle_cfg.uidle_rev)
  4892. sde_kms_info_add_keyint(info, "has_uidle",
  4893. true);
  4894. sde_kms_info_add_keystr(info, "core_ib_ff",
  4895. catalog->perf.core_ib_ff);
  4896. sde_kms_info_add_keystr(info, "core_clk_ff",
  4897. catalog->perf.core_clk_ff);
  4898. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4899. catalog->perf.comp_ratio_rt);
  4900. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4901. catalog->perf.comp_ratio_nrt);
  4902. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4903. catalog->perf.dest_scale_prefill_lines);
  4904. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4905. catalog->perf.undersized_prefill_lines);
  4906. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4907. catalog->perf.macrotile_prefill_lines);
  4908. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4909. catalog->perf.yuv_nv12_prefill_lines);
  4910. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4911. catalog->perf.linear_prefill_lines);
  4912. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4913. catalog->perf.downscaling_prefill_lines);
  4914. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4915. catalog->perf.xtra_prefill_lines);
  4916. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4917. catalog->perf.amortizable_threshold);
  4918. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4919. catalog->perf.min_prefill_lines);
  4920. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4921. catalog->perf.num_mnoc_ports);
  4922. sde_kms_info_add_keyint(info, "axi_bus_width",
  4923. catalog->perf.axi_bus_width);
  4924. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4925. catalog->sui_supported_blendstage);
  4926. if (catalog->ubwc_bw_calc_rev)
  4927. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  4928. }
  4929. /**
  4930. * sde_crtc_install_properties - install all drm properties for crtc
  4931. * @crtc: Pointer to drm crtc structure
  4932. */
  4933. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4934. struct sde_mdss_cfg *catalog)
  4935. {
  4936. struct sde_crtc *sde_crtc;
  4937. struct sde_kms_info *info;
  4938. struct sde_kms *sde_kms;
  4939. static const struct drm_prop_enum_list e_secure_level[] = {
  4940. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4941. {SDE_DRM_SEC_ONLY, "sec_only"},
  4942. };
  4943. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4944. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4945. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4946. };
  4947. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  4948. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4949. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4950. };
  4951. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4952. {IDLE_PC_NONE, "idle_pc_none"},
  4953. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4954. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4955. };
  4956. static const struct drm_prop_enum_list e_cache_state[] = {
  4957. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4958. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4959. };
  4960. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4961. {VM_REQ_NONE, "vm_req_none"},
  4962. {VM_REQ_RELEASE, "vm_req_release"},
  4963. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4964. };
  4965. SDE_DEBUG("\n");
  4966. if (!crtc || !catalog) {
  4967. SDE_ERROR("invalid crtc or catalog\n");
  4968. return;
  4969. }
  4970. sde_crtc = to_sde_crtc(crtc);
  4971. sde_kms = _sde_crtc_get_kms(crtc);
  4972. if (!sde_kms) {
  4973. SDE_ERROR("invalid argument\n");
  4974. return;
  4975. }
  4976. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4977. if (!info) {
  4978. SDE_ERROR("failed to allocate info memory\n");
  4979. return;
  4980. }
  4981. sde_crtc_setup_capabilities_blob(info, catalog);
  4982. msm_property_install_range(&sde_crtc->property_info,
  4983. "input_fence_timeout", 0x0, 0,
  4984. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4985. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4986. msm_property_install_volatile_range(&sde_crtc->property_info,
  4987. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4988. msm_property_install_range(&sde_crtc->property_info,
  4989. "output_fence_offset", 0x0, 0, 1, 0,
  4990. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4991. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4992. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  4993. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4994. msm_property_install_enum(&sde_crtc->property_info,
  4995. "vm_request_state", 0x0, 0, e_vm_req_state,
  4996. ARRAY_SIZE(e_vm_req_state), init_idx,
  4997. CRTC_PROP_VM_REQ_STATE);
  4998. }
  4999. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5000. msm_property_install_enum(&sde_crtc->property_info,
  5001. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5002. ARRAY_SIZE(e_idle_pc_state), 0,
  5003. CRTC_PROP_IDLE_PC_STATE);
  5004. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5005. msm_property_install_enum(&sde_crtc->property_info,
  5006. "capture_mode", 0, 0, e_dcwb_data_points,
  5007. ARRAY_SIZE(e_dcwb_data_points), 0,
  5008. CRTC_PROP_CAPTURE_OUTPUT);
  5009. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5010. msm_property_install_enum(&sde_crtc->property_info,
  5011. "capture_mode", 0, 0, e_cwb_data_points,
  5012. ARRAY_SIZE(e_cwb_data_points), 0,
  5013. CRTC_PROP_CAPTURE_OUTPUT);
  5014. msm_property_install_volatile_range(&sde_crtc->property_info,
  5015. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5016. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5017. 0x0, 0, e_secure_level,
  5018. ARRAY_SIZE(e_secure_level), 0,
  5019. CRTC_PROP_SECURITY_LEVEL);
  5020. if (catalog->sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache)
  5021. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5022. 0x0, 0, e_cache_state,
  5023. ARRAY_SIZE(e_cache_state), 0,
  5024. CRTC_PROP_CACHE_STATE);
  5025. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5026. msm_property_install_volatile_range(&sde_crtc->property_info,
  5027. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5028. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5029. SDE_MAX_DIM_LAYERS);
  5030. }
  5031. if (catalog->mdp[0].has_dest_scaler)
  5032. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5033. info);
  5034. if (catalog->dspp_count) {
  5035. sde_kms_info_add_keyint(info, "dspp_count",
  5036. catalog->dspp_count);
  5037. if (catalog->rc_count) {
  5038. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5039. sde_kms_info_add_keyint(info, "rc_mem_size",
  5040. catalog->dspp[0].sblk->rc.mem_total_size);
  5041. }
  5042. if (catalog->demura_count)
  5043. sde_kms_info_add_keyint(info, "demura_count",
  5044. catalog->demura_count);
  5045. }
  5046. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5047. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5048. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5049. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5050. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5051. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5052. info->data, SDE_KMS_INFO_DATALEN(info),
  5053. CRTC_PROP_INFO);
  5054. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5055. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5056. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5057. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5058. kfree(info);
  5059. }
  5060. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5061. const struct drm_crtc_state *state, uint64_t *val)
  5062. {
  5063. struct sde_crtc *sde_crtc;
  5064. struct sde_crtc_state *cstate;
  5065. uint32_t offset;
  5066. bool is_vid = false;
  5067. struct drm_encoder *encoder;
  5068. sde_crtc = to_sde_crtc(crtc);
  5069. cstate = to_sde_crtc_state(state);
  5070. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5071. if (sde_encoder_check_curr_mode(encoder,
  5072. MSM_DISPLAY_VIDEO_MODE))
  5073. is_vid = true;
  5074. if (is_vid)
  5075. break;
  5076. }
  5077. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5078. /*
  5079. * Increment trigger offset for vidoe mode alone as its release fence
  5080. * can be triggered only after the next frame-update. For cmd mode &
  5081. * virtual displays the release fence for the current frame can be
  5082. * triggered right after PP_DONE/WB_DONE interrupt
  5083. */
  5084. if (is_vid)
  5085. offset++;
  5086. /*
  5087. * Hwcomposer now queries the fences using the commit list in atomic
  5088. * commit ioctl. The offset should be set to next timeline
  5089. * which will be incremented during the prepare commit phase
  5090. */
  5091. offset++;
  5092. return sde_fence_create(sde_crtc->output_fence, val, offset);
  5093. }
  5094. /**
  5095. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5096. * @crtc: Pointer to drm crtc structure
  5097. * @state: Pointer to drm crtc state structure
  5098. * @property: Pointer to targeted drm property
  5099. * @val: Updated property value
  5100. * @Returns: Zero on success
  5101. */
  5102. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5103. struct drm_crtc_state *state,
  5104. struct drm_property *property,
  5105. uint64_t val)
  5106. {
  5107. struct sde_crtc *sde_crtc;
  5108. struct sde_crtc_state *cstate;
  5109. int idx, ret;
  5110. uint64_t fence_user_fd;
  5111. uint64_t __user prev_user_fd;
  5112. if (!crtc || !state || !property) {
  5113. SDE_ERROR("invalid argument(s)\n");
  5114. return -EINVAL;
  5115. }
  5116. sde_crtc = to_sde_crtc(crtc);
  5117. cstate = to_sde_crtc_state(state);
  5118. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5119. /* check with cp property system first */
  5120. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5121. if (ret != -ENOENT)
  5122. goto exit;
  5123. /* if not handled by cp, check msm_property system */
  5124. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5125. &cstate->property_state, property, val);
  5126. if (ret)
  5127. goto exit;
  5128. idx = msm_property_index(&sde_crtc->property_info, property);
  5129. switch (idx) {
  5130. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5131. _sde_crtc_set_input_fence_timeout(cstate);
  5132. break;
  5133. case CRTC_PROP_DIM_LAYER_V1:
  5134. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5135. (void __user *)(uintptr_t)val);
  5136. break;
  5137. case CRTC_PROP_ROI_V1:
  5138. ret = _sde_crtc_set_roi_v1(state,
  5139. (void __user *)(uintptr_t)val);
  5140. break;
  5141. case CRTC_PROP_DEST_SCALER:
  5142. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5143. (void __user *)(uintptr_t)val);
  5144. break;
  5145. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5146. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5147. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5148. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5149. break;
  5150. case CRTC_PROP_CORE_CLK:
  5151. case CRTC_PROP_CORE_AB:
  5152. case CRTC_PROP_CORE_IB:
  5153. cstate->bw_control = true;
  5154. break;
  5155. case CRTC_PROP_LLCC_AB:
  5156. case CRTC_PROP_LLCC_IB:
  5157. case CRTC_PROP_DRAM_AB:
  5158. case CRTC_PROP_DRAM_IB:
  5159. cstate->bw_control = true;
  5160. cstate->bw_split_vote = true;
  5161. break;
  5162. case CRTC_PROP_OUTPUT_FENCE:
  5163. if (!val)
  5164. goto exit;
  5165. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5166. sizeof(uint64_t));
  5167. if (ret) {
  5168. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5169. ret = -EFAULT;
  5170. goto exit;
  5171. }
  5172. /*
  5173. * client is expected to reset the property to -1 before
  5174. * requesting for the release fence
  5175. */
  5176. if (prev_user_fd == -1) {
  5177. ret = _sde_crtc_get_output_fence(crtc, state,
  5178. &fence_user_fd);
  5179. if (ret) {
  5180. SDE_ERROR("fence create failed rc:%d\n", ret);
  5181. goto exit;
  5182. }
  5183. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5184. &fence_user_fd, sizeof(uint64_t));
  5185. if (ret) {
  5186. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5187. put_unused_fd(fence_user_fd);
  5188. ret = -EFAULT;
  5189. goto exit;
  5190. }
  5191. }
  5192. break;
  5193. case CRTC_PROP_NOISE_LAYER_V1:
  5194. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5195. (void __user *)(uintptr_t)val);
  5196. break;
  5197. case CRTC_PROP_FRAME_DATA_BUF:
  5198. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5199. break;
  5200. default:
  5201. /* nothing to do */
  5202. break;
  5203. }
  5204. exit:
  5205. if (ret) {
  5206. if (ret != -EPERM)
  5207. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5208. crtc->name, DRMID(property),
  5209. property->name, ret);
  5210. else
  5211. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5212. crtc->name, DRMID(property),
  5213. property->name, ret);
  5214. } else {
  5215. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5216. property->base.id, val);
  5217. }
  5218. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5219. return ret;
  5220. }
  5221. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5222. {
  5223. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5224. struct drm_encoder *encoder;
  5225. u32 min_transfer_time = 0, updated_fps = 0;
  5226. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5227. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5228. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5229. }
  5230. if (min_transfer_time) {
  5231. /* get fps by doing 1000 ms / transfer_time */
  5232. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5233. /* get line time by doing 1000ns / (fps * vactive) */
  5234. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5235. updated_fps * crtc->mode.vdisplay);
  5236. } else {
  5237. /* get line time by doing 1000ns / (fps * vtotal) */
  5238. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5239. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5240. }
  5241. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5242. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5243. }
  5244. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5245. {
  5246. struct drm_plane *plane;
  5247. struct drm_plane_state *state;
  5248. struct sde_plane_state *pstate;
  5249. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5250. state = plane->state;
  5251. if (!state)
  5252. continue;
  5253. pstate = to_sde_plane_state(state);
  5254. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5255. }
  5256. sde_crtc_update_line_time(crtc);
  5257. }
  5258. /**
  5259. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5260. * @crtc: Pointer to drm crtc structure
  5261. * @state: Pointer to drm crtc state structure
  5262. * @property: Pointer to targeted drm property
  5263. * @val: Pointer to variable for receiving property value
  5264. * @Returns: Zero on success
  5265. */
  5266. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5267. const struct drm_crtc_state *state,
  5268. struct drm_property *property,
  5269. uint64_t *val)
  5270. {
  5271. struct sde_crtc *sde_crtc;
  5272. struct sde_crtc_state *cstate;
  5273. int ret = -EINVAL, i;
  5274. if (!crtc || !state) {
  5275. SDE_ERROR("invalid argument(s)\n");
  5276. goto end;
  5277. }
  5278. sde_crtc = to_sde_crtc(crtc);
  5279. cstate = to_sde_crtc_state(state);
  5280. i = msm_property_index(&sde_crtc->property_info, property);
  5281. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5282. *val = ~0;
  5283. ret = 0;
  5284. } else {
  5285. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5286. &cstate->property_state, property, val);
  5287. if (ret)
  5288. ret = sde_cp_crtc_get_property(crtc, property, val);
  5289. }
  5290. if (ret)
  5291. DRM_ERROR("get property failed\n");
  5292. end:
  5293. return ret;
  5294. }
  5295. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5296. struct drm_crtc_state *crtc_state)
  5297. {
  5298. struct sde_crtc *sde_crtc;
  5299. struct sde_crtc_state *cstate;
  5300. struct drm_property *drm_prop;
  5301. enum msm_mdp_crtc_property prop_idx;
  5302. if (!crtc || !crtc_state) {
  5303. SDE_ERROR("invalid params\n");
  5304. return -EINVAL;
  5305. }
  5306. sde_crtc = to_sde_crtc(crtc);
  5307. cstate = to_sde_crtc_state(crtc_state);
  5308. sde_cp_crtc_clear(crtc);
  5309. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5310. uint64_t val = cstate->property_values[prop_idx].value;
  5311. uint64_t def;
  5312. int ret;
  5313. drm_prop = msm_property_index_to_drm_property(
  5314. &sde_crtc->property_info, prop_idx);
  5315. if (!drm_prop) {
  5316. /* not all props will be installed, based on caps */
  5317. SDE_DEBUG("%s: invalid property index %d\n",
  5318. sde_crtc->name, prop_idx);
  5319. continue;
  5320. }
  5321. def = msm_property_get_default(&sde_crtc->property_info,
  5322. prop_idx);
  5323. if (val == def)
  5324. continue;
  5325. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5326. sde_crtc->name, drm_prop->name, prop_idx, val,
  5327. def);
  5328. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5329. def);
  5330. if (ret) {
  5331. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5332. sde_crtc->name, prop_idx, ret);
  5333. continue;
  5334. }
  5335. }
  5336. /* disable clk and bw control until clk & bw properties are set */
  5337. cstate->bw_control = false;
  5338. cstate->bw_split_vote = false;
  5339. return 0;
  5340. }
  5341. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5342. {
  5343. struct sde_crtc *sde_crtc;
  5344. struct sde_crtc_mixer *m;
  5345. int i;
  5346. if (!crtc) {
  5347. SDE_ERROR("invalid argument\n");
  5348. return;
  5349. }
  5350. sde_crtc = to_sde_crtc(crtc);
  5351. sde_crtc->misr_enable_sui = enable;
  5352. sde_crtc->misr_frame_count = frame_count;
  5353. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5354. m = &sde_crtc->mixers[i];
  5355. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5356. continue;
  5357. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5358. }
  5359. }
  5360. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5361. struct sde_crtc_misr_info *crtc_misr_info)
  5362. {
  5363. struct sde_crtc *sde_crtc;
  5364. struct sde_kms *sde_kms;
  5365. if (!crtc_misr_info) {
  5366. SDE_ERROR("invalid misr info\n");
  5367. return;
  5368. }
  5369. crtc_misr_info->misr_enable = false;
  5370. crtc_misr_info->misr_frame_count = 0;
  5371. if (!crtc) {
  5372. SDE_ERROR("invalid crtc\n");
  5373. return;
  5374. }
  5375. sde_kms = _sde_crtc_get_kms(crtc);
  5376. if (!sde_kms) {
  5377. SDE_ERROR("invalid sde_kms\n");
  5378. return;
  5379. }
  5380. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5381. return;
  5382. sde_crtc = to_sde_crtc(crtc);
  5383. crtc_misr_info->misr_enable =
  5384. sde_crtc->misr_enable_debugfs ? true : false;
  5385. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5386. }
  5387. #ifdef CONFIG_DEBUG_FS
  5388. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5389. {
  5390. struct sde_crtc *sde_crtc;
  5391. struct sde_plane_state *pstate = NULL;
  5392. struct sde_crtc_mixer *m;
  5393. struct drm_crtc *crtc;
  5394. struct drm_plane *plane;
  5395. struct drm_display_mode *mode;
  5396. struct drm_framebuffer *fb;
  5397. struct drm_plane_state *state;
  5398. struct sde_crtc_state *cstate;
  5399. int i, mixer_width, mixer_height;
  5400. if (!s || !s->private)
  5401. return -EINVAL;
  5402. sde_crtc = s->private;
  5403. crtc = &sde_crtc->base;
  5404. cstate = to_sde_crtc_state(crtc->state);
  5405. mutex_lock(&sde_crtc->crtc_lock);
  5406. mode = &crtc->state->adjusted_mode;
  5407. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5408. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5409. mixer_width * sde_crtc->num_mixers, mixer_height);
  5410. seq_puts(s, "\n");
  5411. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5412. m = &sde_crtc->mixers[i];
  5413. if (!m->hw_lm)
  5414. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5415. else if (!m->hw_ctl)
  5416. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5417. else
  5418. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5419. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5420. mixer_width, mixer_height);
  5421. }
  5422. seq_puts(s, "\n");
  5423. for (i = 0; i < cstate->num_dim_layers; i++) {
  5424. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5425. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5426. i, dim_layer->stage, dim_layer->flags);
  5427. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5428. dim_layer->rect.x, dim_layer->rect.y,
  5429. dim_layer->rect.w, dim_layer->rect.h);
  5430. seq_printf(s,
  5431. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5432. dim_layer->color_fill.color_0,
  5433. dim_layer->color_fill.color_1,
  5434. dim_layer->color_fill.color_2,
  5435. dim_layer->color_fill.color_3);
  5436. seq_puts(s, "\n");
  5437. }
  5438. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5439. pstate = to_sde_plane_state(plane->state);
  5440. state = plane->state;
  5441. if (!pstate || !state)
  5442. continue;
  5443. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5444. plane->base.id, pstate->stage, pstate->rotation);
  5445. if (plane->state->fb) {
  5446. fb = plane->state->fb;
  5447. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5448. fb->base.id, (char *) &fb->format->format,
  5449. fb->width, fb->height);
  5450. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5451. seq_printf(s, "cpp[%d]:%u ",
  5452. i, fb->format->cpp[i]);
  5453. seq_puts(s, "\n\t");
  5454. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5455. seq_puts(s, "\n");
  5456. seq_puts(s, "\t");
  5457. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5458. seq_printf(s, "pitches[%d]:%8u ", i,
  5459. fb->pitches[i]);
  5460. seq_puts(s, "\n");
  5461. seq_puts(s, "\t");
  5462. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5463. seq_printf(s, "offsets[%d]:%8u ", i,
  5464. fb->offsets[i]);
  5465. seq_puts(s, "\n");
  5466. }
  5467. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5468. state->src_x >> 16, state->src_y >> 16,
  5469. state->src_w >> 16, state->src_h >> 16);
  5470. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5471. state->crtc_x, state->crtc_y, state->crtc_w,
  5472. state->crtc_h);
  5473. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5474. pstate->multirect_mode, pstate->multirect_index);
  5475. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5476. pstate->excl_rect.x, pstate->excl_rect.y,
  5477. pstate->excl_rect.w, pstate->excl_rect.h);
  5478. seq_puts(s, "\n");
  5479. }
  5480. if (sde_crtc->vblank_cb_count) {
  5481. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5482. u32 diff_ms = ktime_to_ms(diff);
  5483. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5484. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5485. seq_printf(s,
  5486. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5487. fps, sde_crtc->vblank_cb_count,
  5488. ktime_to_ms(diff), sde_crtc->play_count);
  5489. /* reset time & count for next measurement */
  5490. sde_crtc->vblank_cb_count = 0;
  5491. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5492. }
  5493. mutex_unlock(&sde_crtc->crtc_lock);
  5494. return 0;
  5495. }
  5496. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5497. {
  5498. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5499. }
  5500. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5501. const char __user *user_buf, size_t count, loff_t *ppos)
  5502. {
  5503. struct drm_crtc *crtc;
  5504. struct sde_crtc *sde_crtc;
  5505. char buf[MISR_BUFF_SIZE + 1];
  5506. u32 frame_count, enable;
  5507. size_t buff_copy;
  5508. struct sde_kms *sde_kms;
  5509. if (!file || !file->private_data)
  5510. return -EINVAL;
  5511. sde_crtc = file->private_data;
  5512. crtc = &sde_crtc->base;
  5513. sde_kms = _sde_crtc_get_kms(crtc);
  5514. if (!sde_kms) {
  5515. SDE_ERROR("invalid sde_kms\n");
  5516. return -EINVAL;
  5517. }
  5518. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5519. if (copy_from_user(buf, user_buf, buff_copy)) {
  5520. SDE_ERROR("buffer copy failed\n");
  5521. return -EINVAL;
  5522. }
  5523. buf[buff_copy] = 0; /* end of string */
  5524. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5525. return -EINVAL;
  5526. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5527. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5528. DRMID(crtc));
  5529. return -EINVAL;
  5530. }
  5531. sde_crtc->misr_enable_debugfs = enable;
  5532. sde_crtc->misr_frame_count = frame_count;
  5533. sde_crtc->misr_reconfigure = true;
  5534. return count;
  5535. }
  5536. static ssize_t _sde_crtc_misr_read(struct file *file,
  5537. char __user *user_buff, size_t count, loff_t *ppos)
  5538. {
  5539. struct drm_crtc *crtc;
  5540. struct sde_crtc *sde_crtc;
  5541. struct sde_kms *sde_kms;
  5542. struct sde_crtc_mixer *m;
  5543. int i = 0, rc;
  5544. ssize_t len = 0;
  5545. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5546. if (*ppos)
  5547. return 0;
  5548. if (!file || !file->private_data)
  5549. return -EINVAL;
  5550. sde_crtc = file->private_data;
  5551. crtc = &sde_crtc->base;
  5552. sde_kms = _sde_crtc_get_kms(crtc);
  5553. if (!sde_kms)
  5554. return -EINVAL;
  5555. rc = pm_runtime_get_sync(crtc->dev->dev);
  5556. if (rc < 0)
  5557. return rc;
  5558. sde_vm_lock(sde_kms);
  5559. if (!sde_vm_owns_hw(sde_kms)) {
  5560. SDE_DEBUG("op not supported due to HW unavailability\n");
  5561. rc = -EOPNOTSUPP;
  5562. goto end;
  5563. }
  5564. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5565. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5566. rc = -EOPNOTSUPP;
  5567. goto end;
  5568. }
  5569. if (!sde_crtc->misr_enable_debugfs) {
  5570. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5571. "disabled\n");
  5572. goto buff_check;
  5573. }
  5574. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5575. u32 misr_value = 0;
  5576. m = &sde_crtc->mixers[i];
  5577. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5578. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  5579. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5580. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5581. }
  5582. continue;
  5583. }
  5584. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5585. if (rc) {
  5586. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5587. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  5588. continue;
  5589. } else {
  5590. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5591. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5592. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  5593. }
  5594. }
  5595. buff_check:
  5596. if (count <= len) {
  5597. len = 0;
  5598. goto end;
  5599. }
  5600. if (copy_to_user(user_buff, buf, len)) {
  5601. len = -EFAULT;
  5602. goto end;
  5603. }
  5604. *ppos += len; /* increase offset */
  5605. end:
  5606. sde_vm_unlock(sde_kms);
  5607. pm_runtime_put_sync(crtc->dev->dev);
  5608. return len;
  5609. }
  5610. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5611. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5612. { \
  5613. return single_open(file, __prefix ## _show, inode->i_private); \
  5614. } \
  5615. static const struct file_operations __prefix ## _fops = { \
  5616. .owner = THIS_MODULE, \
  5617. .open = __prefix ## _open, \
  5618. .release = single_release, \
  5619. .read = seq_read, \
  5620. .llseek = seq_lseek, \
  5621. }
  5622. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5623. {
  5624. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5625. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5626. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5627. int i;
  5628. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5629. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5630. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5631. crtc->state));
  5632. seq_printf(s, "core_clk_rate: %llu\n",
  5633. sde_crtc->cur_perf.core_clk_rate);
  5634. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5635. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5636. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5637. sde_power_handle_get_dbus_name(i),
  5638. sde_crtc->cur_perf.bw_ctl[i]);
  5639. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5640. sde_power_handle_get_dbus_name(i),
  5641. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5642. }
  5643. return 0;
  5644. }
  5645. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5646. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5647. {
  5648. struct drm_crtc *crtc;
  5649. struct drm_plane *plane;
  5650. struct drm_connector *conn;
  5651. struct drm_mode_object *drm_obj;
  5652. struct sde_crtc *sde_crtc;
  5653. struct sde_crtc_state *cstate;
  5654. struct sde_fence_context *ctx;
  5655. struct drm_connector_list_iter conn_iter;
  5656. struct drm_device *dev;
  5657. if (!s || !s->private)
  5658. return -EINVAL;
  5659. sde_crtc = s->private;
  5660. crtc = &sde_crtc->base;
  5661. dev = crtc->dev;
  5662. cstate = to_sde_crtc_state(crtc->state);
  5663. if (!sde_crtc->kickoff_in_progress)
  5664. goto skip_input_fence;
  5665. /* Dump input fence info */
  5666. seq_puts(s, "===Input fence===\n");
  5667. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5668. struct sde_plane_state *pstate;
  5669. struct dma_fence *fence;
  5670. pstate = to_sde_plane_state(plane->state);
  5671. if (!pstate)
  5672. continue;
  5673. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5674. pstate->stage);
  5675. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5676. if (pstate->input_fence) {
  5677. rcu_read_lock();
  5678. fence = dma_fence_get_rcu(pstate->input_fence);
  5679. rcu_read_unlock();
  5680. if (fence) {
  5681. sde_fence_list_dump(fence, &s);
  5682. dma_fence_put(fence);
  5683. }
  5684. }
  5685. }
  5686. skip_input_fence:
  5687. /* Dump release fence info */
  5688. seq_puts(s, "\n");
  5689. seq_puts(s, "===Release fence===\n");
  5690. ctx = sde_crtc->output_fence;
  5691. drm_obj = &crtc->base;
  5692. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5693. seq_puts(s, "\n");
  5694. /* Dump retire fence info */
  5695. seq_puts(s, "===Retire fence===\n");
  5696. drm_connector_list_iter_begin(dev, &conn_iter);
  5697. drm_for_each_connector_iter(conn, &conn_iter)
  5698. if (conn->state && conn->state->crtc == crtc &&
  5699. cstate->num_connectors < MAX_CONNECTORS) {
  5700. struct sde_connector *c_conn;
  5701. c_conn = to_sde_connector(conn);
  5702. ctx = c_conn->retire_fence;
  5703. drm_obj = &conn->base;
  5704. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5705. }
  5706. drm_connector_list_iter_end(&conn_iter);
  5707. seq_puts(s, "\n");
  5708. return 0;
  5709. }
  5710. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5711. {
  5712. return single_open(file, _sde_debugfs_fence_status_show,
  5713. inode->i_private);
  5714. }
  5715. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5716. {
  5717. struct sde_crtc *sde_crtc;
  5718. struct sde_kms *sde_kms;
  5719. static const struct file_operations debugfs_status_fops = {
  5720. .open = _sde_debugfs_status_open,
  5721. .read = seq_read,
  5722. .llseek = seq_lseek,
  5723. .release = single_release,
  5724. };
  5725. static const struct file_operations debugfs_misr_fops = {
  5726. .open = simple_open,
  5727. .read = _sde_crtc_misr_read,
  5728. .write = _sde_crtc_misr_setup,
  5729. };
  5730. static const struct file_operations debugfs_fps_fops = {
  5731. .open = _sde_debugfs_fps_status,
  5732. .read = seq_read,
  5733. };
  5734. static const struct file_operations debugfs_fence_fops = {
  5735. .open = _sde_debugfs_fence_status,
  5736. .read = seq_read,
  5737. };
  5738. if (!crtc)
  5739. return -EINVAL;
  5740. sde_crtc = to_sde_crtc(crtc);
  5741. sde_kms = _sde_crtc_get_kms(crtc);
  5742. if (!sde_kms)
  5743. return -EINVAL;
  5744. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5745. crtc->dev->primary->debugfs_root);
  5746. if (!sde_crtc->debugfs_root)
  5747. return -ENOMEM;
  5748. /* don't error check these */
  5749. debugfs_create_file("status", 0400,
  5750. sde_crtc->debugfs_root,
  5751. sde_crtc, &debugfs_status_fops);
  5752. debugfs_create_file("state", 0400,
  5753. sde_crtc->debugfs_root,
  5754. &sde_crtc->base,
  5755. &sde_crtc_debugfs_state_fops);
  5756. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5757. sde_crtc, &debugfs_misr_fops);
  5758. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5759. sde_crtc, &debugfs_fps_fops);
  5760. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5761. sde_crtc, &debugfs_fence_fops);
  5762. return 0;
  5763. }
  5764. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5765. {
  5766. struct sde_crtc *sde_crtc;
  5767. if (!crtc)
  5768. return;
  5769. sde_crtc = to_sde_crtc(crtc);
  5770. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5771. }
  5772. #else
  5773. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5774. {
  5775. return 0;
  5776. }
  5777. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5778. {
  5779. }
  5780. #endif /* CONFIG_DEBUG_FS */
  5781. static void vblank_ctrl_worker(struct kthread_work *work)
  5782. {
  5783. struct vblank_work *cur_work = container_of(work,
  5784. struct vblank_work, work);
  5785. struct msm_drm_private *priv = cur_work->priv;
  5786. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5787. kfree(cur_work);
  5788. }
  5789. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5790. int crtc_id, bool enable)
  5791. {
  5792. struct vblank_work *cur_work;
  5793. struct drm_crtc *crtc;
  5794. struct kthread_worker *worker;
  5795. if (!priv || crtc_id >= priv->num_crtcs)
  5796. return -EINVAL;
  5797. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5798. if (!cur_work)
  5799. return -ENOMEM;
  5800. crtc = priv->crtcs[crtc_id];
  5801. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5802. cur_work->crtc_id = crtc_id;
  5803. cur_work->enable = enable;
  5804. cur_work->priv = priv;
  5805. worker = &priv->event_thread[crtc_id].worker;
  5806. kthread_queue_work(worker, &cur_work->work);
  5807. return 0;
  5808. }
  5809. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5810. {
  5811. struct drm_device *dev = crtc->dev;
  5812. unsigned int pipe = crtc->index;
  5813. struct msm_drm_private *priv = dev->dev_private;
  5814. struct msm_kms *kms = priv->kms;
  5815. if (!kms)
  5816. return -ENXIO;
  5817. DBG("dev=%pK, crtc=%u", dev, pipe);
  5818. return vblank_ctrl_queue_work(priv, pipe, true);
  5819. }
  5820. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5821. {
  5822. struct drm_device *dev = crtc->dev;
  5823. unsigned int pipe = crtc->index;
  5824. struct msm_drm_private *priv = dev->dev_private;
  5825. struct msm_kms *kms = priv->kms;
  5826. if (!kms)
  5827. return;
  5828. DBG("dev=%pK, crtc=%u", dev, pipe);
  5829. vblank_ctrl_queue_work(priv, pipe, false);
  5830. }
  5831. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5832. {
  5833. return _sde_crtc_init_debugfs(crtc);
  5834. }
  5835. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5836. {
  5837. _sde_crtc_destroy_debugfs(crtc);
  5838. }
  5839. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5840. .set_config = drm_atomic_helper_set_config,
  5841. .destroy = sde_crtc_destroy,
  5842. .enable_vblank = sde_crtc_enable_vblank,
  5843. .disable_vblank = sde_crtc_disable_vblank,
  5844. .page_flip = drm_atomic_helper_page_flip,
  5845. .atomic_set_property = sde_crtc_atomic_set_property,
  5846. .atomic_get_property = sde_crtc_atomic_get_property,
  5847. .reset = sde_crtc_reset,
  5848. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5849. .atomic_destroy_state = sde_crtc_destroy_state,
  5850. .late_register = sde_crtc_late_register,
  5851. .early_unregister = sde_crtc_early_unregister,
  5852. };
  5853. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  5854. .set_config = drm_atomic_helper_set_config,
  5855. .destroy = sde_crtc_destroy,
  5856. .enable_vblank = sde_crtc_enable_vblank,
  5857. .disable_vblank = sde_crtc_disable_vblank,
  5858. .page_flip = drm_atomic_helper_page_flip,
  5859. .atomic_set_property = sde_crtc_atomic_set_property,
  5860. .atomic_get_property = sde_crtc_atomic_get_property,
  5861. .reset = sde_crtc_reset,
  5862. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5863. .atomic_destroy_state = sde_crtc_destroy_state,
  5864. .late_register = sde_crtc_late_register,
  5865. .early_unregister = sde_crtc_early_unregister,
  5866. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  5867. .get_vblank_counter = sde_crtc_get_vblank_counter,
  5868. };
  5869. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5870. .mode_fixup = sde_crtc_mode_fixup,
  5871. .disable = sde_crtc_disable,
  5872. .atomic_enable = sde_crtc_enable,
  5873. .atomic_check = sde_crtc_atomic_check,
  5874. .atomic_begin = sde_crtc_atomic_begin,
  5875. .atomic_flush = sde_crtc_atomic_flush,
  5876. };
  5877. static void _sde_crtc_event_cb(struct kthread_work *work)
  5878. {
  5879. struct sde_crtc_event *event;
  5880. struct sde_crtc *sde_crtc;
  5881. unsigned long irq_flags;
  5882. if (!work) {
  5883. SDE_ERROR("invalid work item\n");
  5884. return;
  5885. }
  5886. event = container_of(work, struct sde_crtc_event, kt_work);
  5887. /* set sde_crtc to NULL for static work structures */
  5888. sde_crtc = event->sde_crtc;
  5889. if (!sde_crtc)
  5890. return;
  5891. if (event->cb_func)
  5892. event->cb_func(&sde_crtc->base, event->usr);
  5893. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5894. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5895. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5896. }
  5897. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5898. void (*func)(struct drm_crtc *crtc, void *usr),
  5899. void *usr, bool color_processing_event)
  5900. {
  5901. unsigned long irq_flags;
  5902. struct sde_crtc *sde_crtc;
  5903. struct msm_drm_private *priv;
  5904. struct sde_crtc_event *event = NULL;
  5905. u32 crtc_id;
  5906. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5907. SDE_ERROR("invalid parameters\n");
  5908. return -EINVAL;
  5909. }
  5910. sde_crtc = to_sde_crtc(crtc);
  5911. priv = crtc->dev->dev_private;
  5912. crtc_id = drm_crtc_index(crtc);
  5913. /*
  5914. * Obtain an event struct from the private cache. This event
  5915. * queue may be called from ISR contexts, so use a private
  5916. * cache to avoid calling any memory allocation functions.
  5917. */
  5918. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5919. if (!list_empty(&sde_crtc->event_free_list)) {
  5920. event = list_first_entry(&sde_crtc->event_free_list,
  5921. struct sde_crtc_event, list);
  5922. list_del_init(&event->list);
  5923. }
  5924. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5925. if (!event)
  5926. return -ENOMEM;
  5927. /* populate event node */
  5928. event->sde_crtc = sde_crtc;
  5929. event->cb_func = func;
  5930. event->usr = usr;
  5931. /* queue new event request */
  5932. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5933. if (color_processing_event)
  5934. kthread_queue_work(&priv->pp_event_worker,
  5935. &event->kt_work);
  5936. else
  5937. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5938. &event->kt_work);
  5939. return 0;
  5940. }
  5941. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5942. {
  5943. int i, rc = 0;
  5944. if (!sde_crtc) {
  5945. SDE_ERROR("invalid crtc\n");
  5946. return -EINVAL;
  5947. }
  5948. spin_lock_init(&sde_crtc->event_lock);
  5949. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5950. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5951. list_add_tail(&sde_crtc->event_cache[i].list,
  5952. &sde_crtc->event_free_list);
  5953. return rc;
  5954. }
  5955. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5956. enum sde_sys_cache_state state,
  5957. bool is_vidmode)
  5958. {
  5959. struct drm_plane *plane;
  5960. struct sde_crtc *sde_crtc;
  5961. struct sde_kms *sde_kms;
  5962. if (!crtc || !crtc->dev)
  5963. return;
  5964. sde_kms = _sde_crtc_get_kms(crtc);
  5965. if (!sde_kms || !sde_kms->catalog) {
  5966. SDE_ERROR("invalid params\n");
  5967. return;
  5968. }
  5969. if (!sde_kms->catalog->sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache) {
  5970. SDE_DEBUG("DISP syscache not supported\n");
  5971. return;
  5972. }
  5973. sde_crtc = to_sde_crtc(crtc);
  5974. if (sde_crtc->cache_state == state)
  5975. return;
  5976. switch (state) {
  5977. case CACHE_STATE_NORMAL:
  5978. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5979. && !is_vidmode)
  5980. return;
  5981. kthread_cancel_delayed_work_sync(
  5982. &sde_crtc->static_cache_read_work);
  5983. break;
  5984. case CACHE_STATE_FRAME_WRITE:
  5985. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5986. return;
  5987. break;
  5988. case CACHE_STATE_FRAME_READ:
  5989. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5990. return;
  5991. break;
  5992. case CACHE_STATE_DISABLED:
  5993. break;
  5994. default:
  5995. return;
  5996. }
  5997. sde_crtc->cache_state = state;
  5998. drm_atomic_crtc_for_each_plane(plane, crtc)
  5999. sde_plane_static_img_control(plane, state);
  6000. }
  6001. /*
  6002. * __sde_crtc_static_cache_read_work - transition to cache read
  6003. */
  6004. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6005. {
  6006. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6007. static_cache_read_work.work);
  6008. struct drm_crtc *crtc = &sde_crtc->base;
  6009. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6010. struct drm_encoder *enc, *drm_enc = NULL;
  6011. struct drm_plane *plane;
  6012. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6013. return;
  6014. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6015. drm_enc = enc;
  6016. if (sde_encoder_in_clone_mode(drm_enc))
  6017. return;
  6018. }
  6019. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6020. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6021. !ctl);
  6022. return;
  6023. }
  6024. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6025. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6026. /* flush only the sys-cache enabled SSPPs */
  6027. if (ctl->ops.clear_pending_flush)
  6028. ctl->ops.clear_pending_flush(ctl);
  6029. drm_atomic_crtc_for_each_plane(plane, crtc)
  6030. sde_plane_ctl_flush(plane, ctl, true);
  6031. /* kickoff encoder and wait for VBLANK */
  6032. sde_encoder_kickoff(drm_enc, false);
  6033. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6034. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6035. }
  6036. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6037. {
  6038. struct drm_device *dev;
  6039. struct msm_drm_private *priv;
  6040. struct msm_drm_thread *disp_thread;
  6041. struct sde_crtc *sde_crtc;
  6042. struct sde_crtc_state *cstate;
  6043. u32 msecs_fps = 0;
  6044. if (!crtc)
  6045. return;
  6046. dev = crtc->dev;
  6047. sde_crtc = to_sde_crtc(crtc);
  6048. cstate = to_sde_crtc_state(crtc->state);
  6049. if (!dev || !dev->dev_private || !sde_crtc)
  6050. return;
  6051. priv = dev->dev_private;
  6052. disp_thread = &priv->disp_thread[crtc->index];
  6053. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6054. return;
  6055. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6056. /* Kickoff transition to read state after next vblank */
  6057. kthread_queue_delayed_work(&disp_thread->worker,
  6058. &sde_crtc->static_cache_read_work,
  6059. msecs_to_jiffies(msecs_fps));
  6060. }
  6061. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6062. {
  6063. struct sde_crtc *sde_crtc;
  6064. struct sde_crtc_state *cstate;
  6065. bool cache_status;
  6066. if (!crtc || !crtc->state)
  6067. return;
  6068. sde_crtc = to_sde_crtc(crtc);
  6069. cstate = to_sde_crtc_state(crtc->state);
  6070. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6071. SDE_EVT32(DRMID(crtc), cache_status);
  6072. }
  6073. /* initialize crtc */
  6074. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6075. {
  6076. struct drm_crtc *crtc = NULL;
  6077. struct sde_crtc *sde_crtc = NULL;
  6078. struct msm_drm_private *priv = NULL;
  6079. struct sde_kms *kms = NULL;
  6080. const struct drm_crtc_funcs *crtc_funcs;
  6081. int i, rc;
  6082. priv = dev->dev_private;
  6083. kms = to_sde_kms(priv->kms);
  6084. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6085. if (!sde_crtc)
  6086. return ERR_PTR(-ENOMEM);
  6087. crtc = &sde_crtc->base;
  6088. crtc->dev = dev;
  6089. mutex_init(&sde_crtc->crtc_lock);
  6090. spin_lock_init(&sde_crtc->spin_lock);
  6091. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6092. atomic_set(&sde_crtc->frame_pending, 0);
  6093. sde_crtc->enabled = false;
  6094. sde_crtc->kickoff_in_progress = false;
  6095. /* Below parameters are for fps calculation for sysfs node */
  6096. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6097. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6098. sizeof(ktime_t), GFP_KERNEL);
  6099. if (!sde_crtc->fps_info.time_buf)
  6100. SDE_ERROR("invalid buffer\n");
  6101. else
  6102. memset(sde_crtc->fps_info.time_buf, 0,
  6103. sizeof(*(sde_crtc->fps_info.time_buf)));
  6104. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6105. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6106. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6107. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6108. list_add(&sde_crtc->frame_events[i].list,
  6109. &sde_crtc->frame_event_list);
  6110. kthread_init_work(&sde_crtc->frame_events[i].work,
  6111. sde_crtc_frame_event_work);
  6112. }
  6113. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6114. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6115. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6116. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6117. /* save user friendly CRTC name for later */
  6118. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6119. /* initialize event handling */
  6120. rc = _sde_crtc_init_events(sde_crtc);
  6121. if (rc) {
  6122. drm_crtc_cleanup(crtc);
  6123. kfree(sde_crtc);
  6124. return ERR_PTR(rc);
  6125. }
  6126. /* initialize output fence support */
  6127. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6128. if (IS_ERR(sde_crtc->output_fence)) {
  6129. rc = PTR_ERR(sde_crtc->output_fence);
  6130. SDE_ERROR("failed to init fence, %d\n", rc);
  6131. drm_crtc_cleanup(crtc);
  6132. kfree(sde_crtc);
  6133. return ERR_PTR(rc);
  6134. }
  6135. /* create CRTC properties */
  6136. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6137. priv->crtc_property, sde_crtc->property_data,
  6138. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6139. sizeof(struct sde_crtc_state));
  6140. sde_crtc_install_properties(crtc, kms->catalog);
  6141. /* Install color processing properties */
  6142. sde_cp_crtc_init(crtc);
  6143. sde_cp_crtc_install_properties(crtc);
  6144. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6145. sde_crtc->cur_perf.llcc_active[i] = false;
  6146. sde_crtc->new_perf.llcc_active[i] = false;
  6147. }
  6148. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6149. __sde_crtc_static_cache_read_work);
  6150. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  6151. return crtc;
  6152. }
  6153. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6154. {
  6155. struct sde_crtc *sde_crtc;
  6156. int rc = 0;
  6157. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6158. SDE_ERROR("invalid input param(s)\n");
  6159. rc = -EINVAL;
  6160. goto end;
  6161. }
  6162. sde_crtc = to_sde_crtc(crtc);
  6163. sde_crtc->sysfs_dev = device_create_with_groups(
  6164. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6165. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6166. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6167. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6168. PTR_ERR(sde_crtc->sysfs_dev));
  6169. if (!sde_crtc->sysfs_dev)
  6170. rc = -EINVAL;
  6171. else
  6172. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6173. goto end;
  6174. }
  6175. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6176. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6177. if (!sde_crtc->vsync_event_sf)
  6178. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6179. crtc->base.id);
  6180. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6181. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6182. if (!sde_crtc->retire_frame_event_sf)
  6183. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6184. crtc->base.id);
  6185. end:
  6186. return rc;
  6187. }
  6188. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6189. struct drm_crtc *crtc_drm, u32 event)
  6190. {
  6191. struct sde_crtc *crtc = NULL;
  6192. struct sde_crtc_irq_info *node;
  6193. unsigned long flags;
  6194. bool found = false;
  6195. int ret, i = 0;
  6196. bool add_event = false;
  6197. crtc = to_sde_crtc(crtc_drm);
  6198. spin_lock_irqsave(&crtc->spin_lock, flags);
  6199. list_for_each_entry(node, &crtc->user_event_list, list) {
  6200. if (node->event == event) {
  6201. found = true;
  6202. break;
  6203. }
  6204. }
  6205. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6206. /* event already enabled */
  6207. if (found)
  6208. return 0;
  6209. node = NULL;
  6210. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6211. if (custom_events[i].event == event &&
  6212. custom_events[i].func) {
  6213. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6214. if (!node)
  6215. return -ENOMEM;
  6216. INIT_LIST_HEAD(&node->list);
  6217. INIT_LIST_HEAD(&node->irq.list);
  6218. node->func = custom_events[i].func;
  6219. node->event = event;
  6220. node->state = IRQ_NOINIT;
  6221. spin_lock_init(&node->state_lock);
  6222. break;
  6223. }
  6224. }
  6225. if (!node) {
  6226. SDE_ERROR("unsupported event %x\n", event);
  6227. return -EINVAL;
  6228. }
  6229. ret = 0;
  6230. if (crtc_drm->enabled) {
  6231. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6232. if (ret < 0) {
  6233. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6234. kfree(node);
  6235. return ret;
  6236. }
  6237. INIT_LIST_HEAD(&node->irq.list);
  6238. mutex_lock(&crtc->crtc_lock);
  6239. ret = node->func(crtc_drm, true, &node->irq);
  6240. if (!ret) {
  6241. spin_lock_irqsave(&crtc->spin_lock, flags);
  6242. list_add_tail(&node->list, &crtc->user_event_list);
  6243. add_event = true;
  6244. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6245. }
  6246. mutex_unlock(&crtc->crtc_lock);
  6247. pm_runtime_put_sync(crtc_drm->dev->dev);
  6248. }
  6249. if (add_event)
  6250. return 0;
  6251. if (!ret) {
  6252. spin_lock_irqsave(&crtc->spin_lock, flags);
  6253. list_add_tail(&node->list, &crtc->user_event_list);
  6254. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6255. } else {
  6256. kfree(node);
  6257. }
  6258. return ret;
  6259. }
  6260. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6261. struct drm_crtc *crtc_drm, u32 event)
  6262. {
  6263. struct sde_crtc *crtc = NULL;
  6264. struct sde_crtc_irq_info *node = NULL;
  6265. unsigned long flags;
  6266. bool found = false;
  6267. int ret;
  6268. crtc = to_sde_crtc(crtc_drm);
  6269. spin_lock_irqsave(&crtc->spin_lock, flags);
  6270. list_for_each_entry(node, &crtc->user_event_list, list) {
  6271. if (node->event == event) {
  6272. list_del_init(&node->list);
  6273. found = true;
  6274. break;
  6275. }
  6276. }
  6277. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6278. /* event already disabled */
  6279. if (!found)
  6280. return 0;
  6281. /**
  6282. * crtc is disabled interrupts are cleared remove from the list,
  6283. * no need to disable/de-register.
  6284. */
  6285. if (!crtc_drm->enabled) {
  6286. kfree(node);
  6287. return 0;
  6288. }
  6289. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6290. if (ret < 0) {
  6291. SDE_ERROR("failed to enable power resource %d\n", ret);
  6292. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6293. kfree(node);
  6294. return ret;
  6295. }
  6296. ret = node->func(crtc_drm, false, &node->irq);
  6297. if (ret) {
  6298. spin_lock_irqsave(&crtc->spin_lock, flags);
  6299. list_add_tail(&node->list, &crtc->user_event_list);
  6300. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6301. } else {
  6302. kfree(node);
  6303. }
  6304. pm_runtime_put_sync(crtc_drm->dev->dev);
  6305. return ret;
  6306. }
  6307. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6308. struct drm_crtc *crtc_drm, u32 event, bool en)
  6309. {
  6310. struct sde_crtc *crtc = NULL;
  6311. int ret;
  6312. crtc = to_sde_crtc(crtc_drm);
  6313. if (!crtc || !kms || !kms->dev) {
  6314. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6315. kms, ((kms) ? (kms->dev) : NULL));
  6316. return -EINVAL;
  6317. }
  6318. if (en)
  6319. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6320. else
  6321. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6322. return ret;
  6323. }
  6324. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6325. bool en, struct sde_irq_callback *irq)
  6326. {
  6327. return 0;
  6328. }
  6329. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6330. struct sde_irq_callback *noirq)
  6331. {
  6332. /*
  6333. * IRQ object noirq is not being used here since there is
  6334. * no crtc irq from pm event.
  6335. */
  6336. return 0;
  6337. }
  6338. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6339. bool en, struct sde_irq_callback *irq)
  6340. {
  6341. return 0;
  6342. }
  6343. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6344. bool en, struct sde_irq_callback *irq)
  6345. {
  6346. return 0;
  6347. }
  6348. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6349. bool en, struct sde_irq_callback *irq)
  6350. {
  6351. return 0;
  6352. }
  6353. /**
  6354. * sde_crtc_update_cont_splash_settings - update mixer settings
  6355. * and initial clk during device bootup for cont_splash use case
  6356. * @crtc: Pointer to drm crtc structure
  6357. */
  6358. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6359. {
  6360. struct sde_kms *kms = NULL;
  6361. struct msm_drm_private *priv;
  6362. struct sde_crtc *sde_crtc;
  6363. u64 rate;
  6364. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6365. SDE_ERROR("invalid crtc\n");
  6366. return;
  6367. }
  6368. priv = crtc->dev->dev_private;
  6369. kms = to_sde_kms(priv->kms);
  6370. if (!kms || !kms->catalog) {
  6371. SDE_ERROR("invalid parameters\n");
  6372. return;
  6373. }
  6374. _sde_crtc_setup_mixers(crtc);
  6375. sde_cp_crtc_refresh_status_properties(crtc);
  6376. crtc->enabled = true;
  6377. /* update core clk value for initial state with cont-splash */
  6378. sde_crtc = to_sde_crtc(crtc);
  6379. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6380. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6381. rate : kms->perf.max_core_clk_rate;
  6382. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6383. }
  6384. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6385. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6386. {
  6387. struct sde_lm_cfg *lm;
  6388. char feature_name[256];
  6389. u32 version;
  6390. if (!catalog->mixer_count)
  6391. return;
  6392. lm = &catalog->mixer[0];
  6393. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6394. return;
  6395. version = lm->sblk->nlayer.version >> 16;
  6396. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6397. switch (version) {
  6398. case 1:
  6399. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6400. msm_property_install_volatile_range(&sde_crtc->property_info,
  6401. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6402. break;
  6403. default:
  6404. SDE_ERROR("unsupported noise layer version %d\n", version);
  6405. break;
  6406. }
  6407. }
  6408. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6409. struct sde_crtc_state *cstate,
  6410. void __user *usr_ptr)
  6411. {
  6412. int ret;
  6413. if (!sde_crtc || !cstate) {
  6414. SDE_ERROR("invalid sde_crtc/state\n");
  6415. return -EINVAL;
  6416. }
  6417. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6418. if (!usr_ptr) {
  6419. SDE_DEBUG("noise layer removed\n");
  6420. cstate->noise_layer_en = false;
  6421. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6422. return 0;
  6423. }
  6424. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6425. sizeof(cstate->layer_cfg));
  6426. if (ret) {
  6427. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6428. return -EFAULT;
  6429. }
  6430. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6431. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6432. !cstate->layer_cfg.attn_factor ||
  6433. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6434. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6435. !cstate->layer_cfg.alpha_noise ||
  6436. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6437. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6438. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6439. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6440. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6441. return -EINVAL;
  6442. }
  6443. cstate->noise_layer_en = true;
  6444. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6445. return 0;
  6446. }
  6447. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6448. struct drm_crtc_state *state)
  6449. {
  6450. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6451. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6452. struct sde_hw_mixer *lm;
  6453. int i;
  6454. struct sde_hw_noise_layer_cfg cfg;
  6455. struct sde_kms *kms;
  6456. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6457. return;
  6458. kms = _sde_crtc_get_kms(crtc);
  6459. if (!kms || !kms->catalog) {
  6460. SDE_ERROR("Invalid kms\n");
  6461. return;
  6462. }
  6463. cfg.flags = cstate->layer_cfg.flags;
  6464. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6465. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6466. cfg.strength = cstate->layer_cfg.strength;
  6467. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  6468. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  6469. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  6470. } else {
  6471. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  6472. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  6473. }
  6474. for (i = 0; i < scrtc->num_mixers; i++) {
  6475. lm = scrtc->mixers[i].hw_lm;
  6476. if (!lm->ops.setup_noise_layer)
  6477. break;
  6478. if (!cstate->noise_layer_en)
  6479. lm->ops.setup_noise_layer(lm, NULL);
  6480. else
  6481. lm->ops.setup_noise_layer(lm, &cfg);
  6482. }
  6483. if (!cstate->noise_layer_en)
  6484. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6485. }
  6486. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6487. {
  6488. sde_cp_disable_features(crtc);
  6489. }
  6490. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  6491. {
  6492. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, sizeof(uint32_t), 1);
  6493. }