dp_ctrl.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include <linux/version.h>
  10. #include "dp_ctrl.h"
  11. #include "dp_debug.h"
  12. #include "sde_dbg.h"
  13. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  14. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  15. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  16. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  17. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  18. /* dp state ctrl */
  19. #define ST_TRAIN_PATTERN_1 BIT(0)
  20. #define ST_TRAIN_PATTERN_2 BIT(1)
  21. #define ST_TRAIN_PATTERN_3 BIT(2)
  22. #define ST_TRAIN_PATTERN_4 BIT(3)
  23. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  24. #define ST_PRBS7 BIT(5)
  25. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  26. #define ST_SEND_VIDEO BIT(7)
  27. #define ST_PUSH_IDLE BIT(8)
  28. #define MST_DP0_PUSH_VCPF BIT(12)
  29. #define MST_DP0_FORCE_VCPF BIT(13)
  30. #define MST_DP1_PUSH_VCPF BIT(14)
  31. #define MST_DP1_FORCE_VCPF BIT(15)
  32. #define MR_LINK_TRAINING1 0x8
  33. #define MR_LINK_SYMBOL_ERM 0x80
  34. #define MR_LINK_PRBS7 0x100
  35. #define MR_LINK_CUSTOM80 0x200
  36. #define MR_LINK_TRAINING4 0x40
  37. #define DP_MAX_LANES 4
  38. struct dp_mst_ch_slot_info {
  39. u32 start_slot;
  40. u32 tot_slots;
  41. };
  42. struct dp_mst_channel_info {
  43. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  44. };
  45. struct dp_ctrl_private {
  46. struct dp_ctrl dp_ctrl;
  47. struct device *dev;
  48. struct dp_aux *aux;
  49. struct dp_panel *panel;
  50. struct dp_link *link;
  51. struct dp_power *power;
  52. struct dp_parser *parser;
  53. struct dp_catalog_ctrl *catalog;
  54. struct dp_pll *pll;
  55. struct completion idle_comp;
  56. struct completion video_comp;
  57. bool orientation;
  58. bool power_on;
  59. bool mst_mode;
  60. bool fec_mode;
  61. bool dsc_mode;
  62. bool sim_mode;
  63. atomic_t aborted;
  64. u8 initial_lane_count;
  65. u8 initial_bw_code;
  66. u32 vic;
  67. u32 stream_count;
  68. u32 training_2_pattern;
  69. struct dp_mst_channel_info mst_ch_info;
  70. };
  71. enum notification_status {
  72. NOTIFY_UNKNOWN,
  73. NOTIFY_CONNECT,
  74. NOTIFY_DISCONNECT,
  75. NOTIFY_CONNECT_IRQ_HPD,
  76. NOTIFY_DISCONNECT_IRQ_HPD,
  77. };
  78. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  79. {
  80. complete(&ctrl->idle_comp);
  81. }
  82. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  83. {
  84. complete(&ctrl->video_comp);
  85. }
  86. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl, bool abort)
  87. {
  88. struct dp_ctrl_private *ctrl;
  89. if (!dp_ctrl) {
  90. DP_ERR("Invalid input data\n");
  91. return;
  92. }
  93. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  94. atomic_set(&ctrl->aborted, abort);
  95. }
  96. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  97. {
  98. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  99. }
  100. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  101. enum dp_stream_id strm)
  102. {
  103. int const idle_pattern_completion_timeout_ms = HZ / 10;
  104. u32 state = 0x0;
  105. if (!ctrl->power_on)
  106. return;
  107. if (!ctrl->mst_mode) {
  108. state = ST_PUSH_IDLE;
  109. goto trigger_idle;
  110. }
  111. if (strm >= DP_STREAM_MAX) {
  112. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  113. return;
  114. }
  115. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  116. trigger_idle:
  117. reinit_completion(&ctrl->idle_comp);
  118. dp_ctrl_state_ctrl(ctrl, state);
  119. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  120. idle_pattern_completion_timeout_ms))
  121. DP_WARN("time out\n");
  122. else
  123. DP_DEBUG("mainlink off done\n");
  124. }
  125. /**
  126. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  127. * @ctrl: Display Port Driver data
  128. * @enable: enable or disable DP transmitter
  129. *
  130. * Configures the DP transmitter source params including details such as lane
  131. * configuration, output format and sink/panel timing information.
  132. */
  133. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  134. bool enable)
  135. {
  136. if (!ctrl->power->clk_status(ctrl->power, DP_LINK_PM)) {
  137. DP_WARN("DP link clocks are off\n");
  138. return;
  139. }
  140. if (!ctrl->power->clk_status(ctrl->power, DP_CORE_PM)) {
  141. DP_WARN("DP core clocks are off\n");
  142. return;
  143. }
  144. if (enable) {
  145. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  146. ctrl->parser->l_map);
  147. ctrl->catalog->lane_pnswap(ctrl->catalog,
  148. ctrl->parser->l_pnswap);
  149. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  150. ctrl->catalog->config_ctrl(ctrl->catalog,
  151. ctrl->link->link_params.lane_count);
  152. ctrl->catalog->mainlink_levels(ctrl->catalog,
  153. ctrl->link->link_params.lane_count);
  154. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  155. } else {
  156. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  157. }
  158. }
  159. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  160. {
  161. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  162. DP_WARN("SEND_VIDEO time out\n");
  163. else
  164. DP_DEBUG("SEND_VIDEO triggered\n");
  165. }
  166. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  167. {
  168. int i, ret;
  169. u8 buf[DP_MAX_LANES];
  170. u8 v_level = ctrl->link->phy_params.v_level;
  171. u8 p_level = ctrl->link->phy_params.p_level;
  172. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  173. u32 max_level_reached = 0;
  174. if (v_level == ctrl->link->phy_params.max_v_level) {
  175. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  176. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  177. }
  178. if (p_level == ctrl->link->phy_params.max_p_level) {
  179. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  180. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  181. }
  182. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  183. for (i = 0; i < size; i++)
  184. buf[i] = v_level | p_level | max_level_reached;
  185. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  186. size, v_level, p_level);
  187. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  188. DP_TRAINING_LANE0_SET, buf, size);
  189. return ret <= 0 ? -EINVAL : 0;
  190. }
  191. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  192. {
  193. struct dp_link *link = ctrl->link;
  194. bool high = false;
  195. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  196. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  197. high = true;
  198. ctrl->catalog->update_vx_px(ctrl->catalog,
  199. link->phy_params.v_level, link->phy_params.p_level, high);
  200. }
  201. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  202. {
  203. u8 buf = pattern;
  204. int ret;
  205. DP_DEBUG("sink: pattern=%x\n", pattern);
  206. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  207. buf |= DP_LINK_SCRAMBLING_DISABLE;
  208. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  209. DP_TRAINING_PATTERN_SET, buf);
  210. return ret <= 0 ? -EINVAL : 0;
  211. }
  212. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  213. u8 *link_status)
  214. {
  215. int ret = 0, len;
  216. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  217. u32 link_status_read_max_retries = 100;
  218. while (--link_status_read_max_retries) {
  219. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  220. link_status);
  221. if (len != DP_LINK_STATUS_SIZE) {
  222. DP_ERR("DP link status read failed, err: %d\n", len);
  223. ret = len;
  224. break;
  225. }
  226. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  227. break;
  228. }
  229. return ret;
  230. }
  231. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  232. {
  233. int ret = -EAGAIN;
  234. u8 lanes = ctrl->link->link_params.lane_count;
  235. if (ctrl->panel->link_info.revision != 0x14)
  236. return -EINVAL;
  237. switch (lanes) {
  238. case 4:
  239. ctrl->link->link_params.lane_count = 2;
  240. break;
  241. case 2:
  242. ctrl->link->link_params.lane_count = 1;
  243. break;
  244. default:
  245. if (lanes != ctrl->initial_lane_count)
  246. ret = -EINVAL;
  247. break;
  248. }
  249. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  250. return ret;
  251. }
  252. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  253. {
  254. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  255. }
  256. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  257. u8 *link_status)
  258. {
  259. u8 lane, count = 0;
  260. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  261. if (link_status[lane / 2] & (1 << (lane * 4)))
  262. count++;
  263. else
  264. break;
  265. }
  266. return count;
  267. }
  268. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  269. {
  270. int tries, old_v_level, ret = -EINVAL;
  271. u8 link_status[DP_LINK_STATUS_SIZE];
  272. u8 pattern = 0;
  273. int const maximum_retries = 5;
  274. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  275. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  276. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  277. if (ctrl->sim_mode) {
  278. DP_DEBUG("simulation enabled, skip clock recovery\n");
  279. ret = 0;
  280. goto skip_training;
  281. }
  282. dp_ctrl_state_ctrl(ctrl, 0);
  283. /* Make sure to clear the current pattern before starting a new one */
  284. wmb();
  285. tries = 0;
  286. old_v_level = ctrl->link->phy_params.v_level;
  287. while (!atomic_read(&ctrl->aborted)) {
  288. /* update hardware with current swing/pre-emp values */
  289. dp_ctrl_update_hw_vx_px(ctrl);
  290. if (!pattern) {
  291. pattern = DP_TRAINING_PATTERN_1;
  292. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  293. /* update sink with current settings */
  294. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  295. if (ret)
  296. break;
  297. }
  298. ret = dp_ctrl_update_sink_vx_px(ctrl);
  299. if (ret)
  300. break;
  301. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  302. drm_dp_link_train_clock_recovery_delay(ctrl->aux->drm_aux, ctrl->panel->dpcd);
  303. #else
  304. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  305. #endif
  306. ret = dp_ctrl_read_link_status(ctrl, link_status);
  307. if (ret)
  308. break;
  309. if (!drm_dp_clock_recovery_ok(link_status,
  310. ctrl->link->link_params.lane_count))
  311. ret = -EINVAL;
  312. else
  313. break;
  314. if (ctrl->link->phy_params.v_level == ctrl->link->phy_params.max_v_level) {
  315. pr_err_ratelimited("max v_level reached\n");
  316. break;
  317. }
  318. if (old_v_level == ctrl->link->phy_params.v_level) {
  319. if (++tries >= maximum_retries) {
  320. DP_ERR("max tries reached\n");
  321. ret = -ETIMEDOUT;
  322. break;
  323. }
  324. } else {
  325. tries = 0;
  326. old_v_level = ctrl->link->phy_params.v_level;
  327. }
  328. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  329. ctrl->link->adjust_levels(ctrl->link, link_status);
  330. }
  331. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  332. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  333. if (active_lanes) {
  334. ctrl->link->link_params.lane_count = active_lanes;
  335. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  336. /* retry with new settings */
  337. ret = -EAGAIN;
  338. }
  339. }
  340. skip_training:
  341. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  342. if (ret)
  343. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  344. else
  345. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  346. return ret;
  347. }
  348. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  349. {
  350. int ret = 0;
  351. if (!ctrl)
  352. return -EINVAL;
  353. switch (ctrl->link->link_params.bw_code) {
  354. case DP_LINK_BW_8_1:
  355. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  356. break;
  357. case DP_LINK_BW_5_4:
  358. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  359. break;
  360. case DP_LINK_BW_2_7:
  361. case DP_LINK_BW_1_62:
  362. default:
  363. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  364. break;
  365. }
  366. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  367. return ret;
  368. }
  369. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  370. {
  371. dp_ctrl_update_sink_pattern(ctrl, 0);
  372. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  373. drm_dp_link_train_channel_eq_delay(ctrl->aux->drm_aux, ctrl->panel->dpcd);
  374. #else
  375. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  376. #endif
  377. }
  378. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  379. {
  380. int tries = 0, ret = -EINVAL;
  381. u8 dpcd_pattern, pattern = 0;
  382. int const maximum_retries = 5;
  383. u8 link_status[DP_LINK_STATUS_SIZE];
  384. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  385. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  386. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  387. if (ctrl->sim_mode) {
  388. DP_DEBUG("simulation enabled, skip channel equalization\n");
  389. ret = 0;
  390. goto skip_training;
  391. }
  392. dp_ctrl_state_ctrl(ctrl, 0);
  393. /* Make sure to clear the current pattern before starting a new one */
  394. wmb();
  395. dpcd_pattern = ctrl->training_2_pattern;
  396. while (!atomic_read(&ctrl->aborted)) {
  397. /* update hardware with current swing/pre-emp values */
  398. dp_ctrl_update_hw_vx_px(ctrl);
  399. if (!pattern) {
  400. pattern = dpcd_pattern;
  401. /* program hw to send pattern */
  402. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  403. /* update sink with current pattern */
  404. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  405. if (ret)
  406. break;
  407. }
  408. ret = dp_ctrl_update_sink_vx_px(ctrl);
  409. if (ret)
  410. break;
  411. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  412. drm_dp_link_train_channel_eq_delay(ctrl->aux->drm_aux, ctrl->panel->dpcd);
  413. #else
  414. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  415. #endif
  416. ret = dp_ctrl_read_link_status(ctrl, link_status);
  417. if (ret)
  418. break;
  419. /* check if CR bits still remain set */
  420. if (!drm_dp_clock_recovery_ok(link_status,
  421. ctrl->link->link_params.lane_count)) {
  422. ret = -EINVAL;
  423. break;
  424. }
  425. if (!drm_dp_channel_eq_ok(link_status,
  426. ctrl->link->link_params.lane_count))
  427. ret = -EINVAL;
  428. else
  429. break;
  430. if (tries >= maximum_retries) {
  431. ret = dp_ctrl_lane_count_down_shift(ctrl);
  432. break;
  433. }
  434. tries++;
  435. ctrl->link->adjust_levels(ctrl->link, link_status);
  436. }
  437. skip_training:
  438. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  439. if (ret)
  440. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  441. else
  442. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  443. return ret;
  444. }
  445. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  446. {
  447. int ret = 0;
  448. u8 const encoding = 0x1, downspread = 0x00;
  449. struct drm_dp_link link_info = {0};
  450. ctrl->link->phy_params.p_level = 0;
  451. ctrl->link->phy_params.v_level = 0;
  452. link_info.num_lanes = ctrl->link->link_params.lane_count;
  453. link_info.rate = drm_dp_bw_code_to_link_rate(
  454. ctrl->link->link_params.bw_code);
  455. link_info.capabilities = ctrl->panel->link_info.capabilities;
  456. ret = dp_link_configure(ctrl->aux->drm_aux, &link_info);
  457. if (ret)
  458. goto end;
  459. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  460. DP_DOWNSPREAD_CTRL, downspread);
  461. if (ret <= 0) {
  462. ret = -EINVAL;
  463. goto end;
  464. }
  465. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  466. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  467. if (ret <= 0) {
  468. ret = -EINVAL;
  469. goto end;
  470. }
  471. /* disable FEC before link training */
  472. ctrl->catalog->fec_config(ctrl->catalog, false);
  473. ret = dp_ctrl_link_training_1(ctrl);
  474. if (ret) {
  475. DP_ERR("link training #1 failed\n");
  476. goto end;
  477. }
  478. /* print success info as this is a result of user initiated action */
  479. DP_INFO("link training #1 successful\n");
  480. ret = dp_ctrl_link_training_2(ctrl);
  481. if (ret) {
  482. DP_ERR("link training #2 failed\n");
  483. goto end;
  484. }
  485. /* print success info as this is a result of user initiated action */
  486. DP_INFO("link training #2 successful\n");
  487. end:
  488. dp_ctrl_state_ctrl(ctrl, 0);
  489. /* Make sure to clear the current pattern before starting a new one */
  490. wmb();
  491. dp_ctrl_clear_training_pattern(ctrl);
  492. return ret;
  493. }
  494. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  495. {
  496. int ret = 0;
  497. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  498. goto end;
  499. /*
  500. * As part of previous calls, DP controller state might have
  501. * transitioned to PUSH_IDLE. In order to start transmitting a link
  502. * training pattern, we have to first to a DP software reset.
  503. */
  504. ctrl->catalog->reset(ctrl->catalog);
  505. if (ctrl->fec_mode)
  506. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  507. 0x01);
  508. ret = dp_ctrl_link_train(ctrl);
  509. end:
  510. return ret;
  511. }
  512. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  513. char *name, enum dp_pm_type clk_type, u32 rate)
  514. {
  515. u32 num = ctrl->parser->mp[clk_type].num_clk;
  516. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  517. while (num && strcmp(cfg->clk_name, name)) {
  518. num--;
  519. cfg++;
  520. }
  521. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  522. if (num)
  523. cfg->rate = rate;
  524. else
  525. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  526. }
  527. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  528. {
  529. int ret = 0;
  530. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  531. enum dp_pm_type type = DP_LINK_PM;
  532. DP_DEBUG("rate=%d\n", rate);
  533. dp_ctrl_set_clock_rate(ctrl, "link_clk_src", type, rate);
  534. if (ctrl->pll->pll_cfg) {
  535. ret = ctrl->pll->pll_cfg(ctrl->pll, rate);
  536. if (ret < 0) {
  537. DP_ERR("DP pll cfg failed\n");
  538. return ret;
  539. }
  540. }
  541. if (ctrl->pll->pll_prepare) {
  542. ret = ctrl->pll->pll_prepare(ctrl->pll);
  543. if (ret < 0) {
  544. DP_ERR("DP pll prepare failed\n");
  545. return ret;
  546. }
  547. }
  548. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  549. if (ret) {
  550. DP_ERR("Unabled to start link clocks\n");
  551. ret = -EINVAL;
  552. }
  553. return ret;
  554. }
  555. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  556. {
  557. int rc = 0;
  558. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  559. if (ctrl->pll->pll_unprepare) {
  560. rc = ctrl->pll->pll_unprepare(ctrl->pll);
  561. if (rc < 0)
  562. DP_ERR("pll unprepare failed\n");
  563. }
  564. }
  565. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  566. bool downgrade)
  567. {
  568. u32 pattern;
  569. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  570. pattern = DP_TRAINING_PATTERN_4;
  571. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  572. pattern = DP_TRAINING_PATTERN_3;
  573. else
  574. pattern = DP_TRAINING_PATTERN_2;
  575. if (!downgrade)
  576. goto end;
  577. switch (pattern) {
  578. case DP_TRAINING_PATTERN_4:
  579. pattern = DP_TRAINING_PATTERN_3;
  580. break;
  581. case DP_TRAINING_PATTERN_3:
  582. pattern = DP_TRAINING_PATTERN_2;
  583. break;
  584. default:
  585. break;
  586. }
  587. end:
  588. ctrl->training_2_pattern = pattern;
  589. }
  590. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  591. {
  592. int rc = -EINVAL;
  593. bool downgrade = false;
  594. u32 link_train_max_retries = 100;
  595. struct dp_catalog_ctrl *catalog;
  596. struct dp_link_params *link_params;
  597. catalog = ctrl->catalog;
  598. link_params = &ctrl->link->link_params;
  599. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  600. link_params->lane_count);
  601. while (1) {
  602. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  603. link_params->bw_code, link_params->lane_count);
  604. rc = dp_ctrl_enable_link_clock(ctrl);
  605. if (rc)
  606. break;
  607. ctrl->catalog->late_phy_init(ctrl->catalog,
  608. ctrl->link->link_params.lane_count,
  609. ctrl->orientation);
  610. dp_ctrl_configure_source_link_params(ctrl, true);
  611. if (!(--link_train_max_retries % 10)) {
  612. struct dp_link_params *link = &ctrl->link->link_params;
  613. link->lane_count = ctrl->initial_lane_count;
  614. link->bw_code = ctrl->initial_bw_code;
  615. downgrade = true;
  616. }
  617. dp_ctrl_select_training_pattern(ctrl, downgrade);
  618. rc = dp_ctrl_setup_main_link(ctrl);
  619. if (!rc)
  620. break;
  621. /*
  622. * Shallow means link training failure is not important.
  623. * If it fails, we still keep the link clocks on.
  624. * In this mode, the system expects DP to be up
  625. * even though the cable is removed. Disconnect interrupt
  626. * will eventually trigger and shutdown DP.
  627. */
  628. if (shallow) {
  629. rc = 0;
  630. break;
  631. }
  632. if (!link_train_max_retries || atomic_read(&ctrl->aborted)) {
  633. dp_ctrl_disable_link_clock(ctrl);
  634. break;
  635. }
  636. if (rc != -EAGAIN)
  637. dp_ctrl_link_rate_down_shift(ctrl);
  638. dp_ctrl_configure_source_link_params(ctrl, false);
  639. dp_ctrl_disable_link_clock(ctrl);
  640. /* hw recommended delays before retrying link training */
  641. msleep(20);
  642. }
  643. return rc;
  644. }
  645. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  646. struct dp_panel *dp_panel)
  647. {
  648. int ret = 0;
  649. u32 pclk;
  650. enum dp_pm_type clk_type;
  651. char clk_name[32] = "";
  652. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  653. dp_panel->stream_id);
  654. if (ret)
  655. return ret;
  656. if (dp_panel->stream_id == DP_STREAM_0) {
  657. clk_type = DP_STREAM0_PM;
  658. strlcpy(clk_name, "strm0_pixel_clk", 32);
  659. } else if (dp_panel->stream_id == DP_STREAM_1) {
  660. clk_type = DP_STREAM1_PM;
  661. strlcpy(clk_name, "strm1_pixel_clk", 32);
  662. } else {
  663. DP_ERR("Invalid stream:%d for clk enable\n",
  664. dp_panel->stream_id);
  665. return -EINVAL;
  666. }
  667. pclk = dp_panel->pinfo.widebus_en ?
  668. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  669. (dp_panel->pinfo.pixel_clk_khz);
  670. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  671. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  672. if (ret) {
  673. DP_ERR("Unabled to start stream:%d clocks\n",
  674. dp_panel->stream_id);
  675. ret = -EINVAL;
  676. }
  677. return ret;
  678. }
  679. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  680. struct dp_panel *dp_panel)
  681. {
  682. int ret = 0;
  683. if (dp_panel->stream_id == DP_STREAM_0) {
  684. return ctrl->power->clk_enable(ctrl->power,
  685. DP_STREAM0_PM, false);
  686. } else if (dp_panel->stream_id == DP_STREAM_1) {
  687. return ctrl->power->clk_enable(ctrl->power,
  688. DP_STREAM1_PM, false);
  689. } else {
  690. DP_ERR("Invalid stream:%d for clk disable\n",
  691. dp_panel->stream_id);
  692. ret = -EINVAL;
  693. }
  694. return ret;
  695. }
  696. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  697. {
  698. struct dp_ctrl_private *ctrl;
  699. struct dp_catalog_ctrl *catalog;
  700. if (!dp_ctrl) {
  701. DP_ERR("Invalid input data\n");
  702. return -EINVAL;
  703. }
  704. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  705. ctrl->orientation = flip;
  706. catalog = ctrl->catalog;
  707. if (reset) {
  708. catalog->usb_reset(ctrl->catalog, flip);
  709. catalog->phy_reset(ctrl->catalog);
  710. }
  711. catalog->enable_irq(ctrl->catalog, true);
  712. atomic_set(&ctrl->aborted, 0);
  713. return 0;
  714. }
  715. /**
  716. * dp_ctrl_host_deinit() - Uninitialize DP controller
  717. * @ctrl: Display Port Driver data
  718. *
  719. * Perform required steps to uninitialize DP controller
  720. * and its resources.
  721. */
  722. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  723. {
  724. struct dp_ctrl_private *ctrl;
  725. if (!dp_ctrl) {
  726. DP_ERR("Invalid input data\n");
  727. return;
  728. }
  729. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  730. ctrl->catalog->enable_irq(ctrl->catalog, false);
  731. DP_DEBUG("Host deinitialized successfully\n");
  732. }
  733. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  734. {
  735. reinit_completion(&ctrl->video_comp);
  736. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  737. }
  738. static void dp_ctrl_fec_setup(struct dp_ctrl_private *ctrl)
  739. {
  740. u8 fec_sts = 0;
  741. int i, max_retries = 3;
  742. bool fec_en_detected = false;
  743. if (!ctrl->fec_mode)
  744. return;
  745. /* FEC should be set only for the first stream */
  746. if (ctrl->stream_count > 1)
  747. return;
  748. /* Need to try to enable multiple times due to BS symbols collisions */
  749. for (i = 0; i < max_retries; i++) {
  750. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  751. /* wait for controller to start fec sequence */
  752. usleep_range(900, 1000);
  753. /* read back FEC status and check if it is enabled */
  754. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  755. if (fec_sts & DP_FEC_DECODE_EN_DETECTED) {
  756. fec_en_detected = true;
  757. break;
  758. }
  759. }
  760. SDE_EVT32_EXTERNAL(i, fec_en_detected);
  761. DP_DEBUG("retries %d, fec_en_detected %d\n", i, fec_en_detected);
  762. if (!fec_en_detected)
  763. DP_WARN("failed to enable sink fec\n");
  764. }
  765. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  766. {
  767. bool act_complete;
  768. if (!ctrl->mst_mode)
  769. return 0;
  770. ctrl->catalog->trigger_act(ctrl->catalog);
  771. msleep(20); /* needs 1 frame time */
  772. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  773. if (!act_complete)
  774. DP_ERR("mst act trigger complete failed\n");
  775. else
  776. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  777. return 0;
  778. }
  779. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  780. {
  781. int ret = 0;
  782. struct dp_ctrl_private *ctrl;
  783. if (!dp_ctrl) {
  784. DP_ERR("Invalid input data\n");
  785. return -EINVAL;
  786. }
  787. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  788. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  789. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  790. if (!ctrl->power_on) {
  791. DP_ERR("ctrl off\n");
  792. ret = -EINVAL;
  793. goto end;
  794. }
  795. if (atomic_read(&ctrl->aborted))
  796. goto end;
  797. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  798. ret = dp_ctrl_setup_main_link(ctrl);
  799. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  800. if (ret) {
  801. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  802. goto end;
  803. }
  804. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  805. if (ctrl->stream_count) {
  806. dp_ctrl_send_video(ctrl);
  807. dp_ctrl_mst_send_act(ctrl);
  808. dp_ctrl_wait4video_ready(ctrl);
  809. dp_ctrl_fec_setup(ctrl);
  810. }
  811. end:
  812. return ret;
  813. }
  814. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  815. {
  816. int ret = 0;
  817. struct dp_ctrl_private *ctrl;
  818. if (!dp_ctrl) {
  819. DP_ERR("Invalid input data\n");
  820. return;
  821. }
  822. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  823. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  824. DP_DEBUG("no test pattern selected by sink\n");
  825. return;
  826. }
  827. DP_DEBUG("start\n");
  828. /*
  829. * The global reset will need DP link ralated clocks to be
  830. * running. Add the global reset just before disabling the
  831. * link clocks and core clocks.
  832. */
  833. ctrl->catalog->reset(ctrl->catalog);
  834. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  835. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  836. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  837. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  838. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  839. ctrl->fec_mode, ctrl->dsc_mode, false);
  840. if (ret)
  841. DP_ERR("failed to enable DP controller\n");
  842. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  843. DP_DEBUG("end\n");
  844. }
  845. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  846. {
  847. bool success = false;
  848. u32 pattern_sent = 0x0;
  849. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  850. dp_ctrl_update_hw_vx_px(ctrl);
  851. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  852. dp_ctrl_update_sink_vx_px(ctrl);
  853. ctrl->link->send_test_response(ctrl->link);
  854. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  855. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  856. dp_link_get_phy_test_pattern(pattern_requested),
  857. pattern_sent);
  858. switch (pattern_sent) {
  859. case MR_LINK_TRAINING1:
  860. if (pattern_requested == DP_PHY_TEST_PATTERN_D10_2)
  861. success = true;
  862. break;
  863. case MR_LINK_SYMBOL_ERM:
  864. if ((pattern_requested == DP_PHY_TEST_PATTERN_ERROR_COUNT)
  865. || (pattern_requested == DP_PHY_TEST_PATTERN_CP2520))
  866. success = true;
  867. break;
  868. case MR_LINK_PRBS7:
  869. if (pattern_requested == DP_PHY_TEST_PATTERN_PRBS7)
  870. success = true;
  871. break;
  872. case MR_LINK_CUSTOM80:
  873. if (pattern_requested == DP_PHY_TEST_PATTERN_80BIT_CUSTOM)
  874. success = true;
  875. break;
  876. case MR_LINK_TRAINING4:
  877. if (pattern_requested == DP_PHY_TEST_PATTERN_CP2520_3)
  878. success = true;
  879. break;
  880. default:
  881. success = false;
  882. break;
  883. }
  884. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  885. dp_link_get_phy_test_pattern(pattern_requested));
  886. }
  887. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  888. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  889. {
  890. u64 min_slot_cnt, max_slot_cnt;
  891. u64 raw_target_sc, target_sc_fixp;
  892. u64 ts_denom, ts_enum, ts_int;
  893. u64 pclk = panel->pinfo.pixel_clk_khz;
  894. u64 lclk = 0;
  895. u64 lanes = ctrl->link->link_params.lane_count;
  896. u64 bpp = panel->pinfo.bpp;
  897. u64 pbn = panel->pbn;
  898. u64 numerator, denominator, temp, temp1, temp2;
  899. u32 x_int = 0, y_frac_enum = 0;
  900. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  901. lclk = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  902. if (panel->pinfo.comp_info.enabled)
  903. bpp = DSC_BPP(panel->pinfo.comp_info.dsc_info.config);
  904. /* min_slot_cnt */
  905. numerator = pclk * bpp * 64 * 1000;
  906. denominator = lclk * lanes * 8 * 1000;
  907. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  908. /* max_slot_cnt */
  909. numerator = pbn * 54 * 1000;
  910. denominator = lclk * lanes;
  911. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  912. /* raw_target_sc */
  913. numerator = max_slot_cnt + min_slot_cnt;
  914. denominator = drm_fixp_from_fraction(2, 1);
  915. raw_target_sc = drm_fixp_div(numerator, denominator);
  916. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  917. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  918. /* apply fec and dsc overhead factor */
  919. if (panel->pinfo.dsc_overhead_fp)
  920. raw_target_sc = drm_fixp_mul(raw_target_sc,
  921. panel->pinfo.dsc_overhead_fp);
  922. if (panel->fec_overhead_fp)
  923. raw_target_sc = drm_fixp_mul(raw_target_sc,
  924. panel->fec_overhead_fp);
  925. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  926. /* target_sc */
  927. temp = drm_fixp_from_fraction(256 * lanes, 1);
  928. numerator = drm_fixp_mul(raw_target_sc, temp);
  929. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  930. target_sc_fixp = drm_fixp_div(numerator, denominator);
  931. ts_enum = 256 * lanes;
  932. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  933. ts_int = drm_fixp2int(target_sc_fixp);
  934. temp = drm_fixp2int_ceil(raw_target_sc);
  935. if (temp != ts_int) {
  936. temp = drm_fixp_from_fraction(ts_int, 1);
  937. temp1 = raw_target_sc - temp;
  938. temp2 = drm_fixp_mul(temp1, ts_denom);
  939. ts_enum = drm_fixp2int(temp2);
  940. }
  941. /* target_strm_sym */
  942. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  943. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  944. temp = ts_int_fixp + ts_frac_fixp;
  945. temp1 = drm_fixp_from_fraction(lanes, 1);
  946. target_strm_sym = drm_fixp_mul(temp, temp1);
  947. /* x_int */
  948. x_int = drm_fixp2int(target_strm_sym);
  949. /* y_enum_frac */
  950. temp = drm_fixp_from_fraction(x_int, 1);
  951. temp1 = target_strm_sym - temp;
  952. temp2 = drm_fixp_from_fraction(256, 1);
  953. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  954. temp1 = drm_fixp2int(y_frac_enum_fixp);
  955. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  956. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  957. panel->mst_target_sc = raw_target_sc;
  958. *p_x_int = x_int;
  959. *p_y_frac_enum = y_frac_enum;
  960. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  961. }
  962. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  963. struct dp_panel *panel)
  964. {
  965. u32 x_int, y_frac_enum, lanes, bw_code;
  966. int i;
  967. if (!ctrl->mst_mode)
  968. return;
  969. DP_MST_DEBUG("mst stream channel allocation\n");
  970. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  971. ctrl->catalog->channel_alloc(ctrl->catalog,
  972. i,
  973. ctrl->mst_ch_info.slot_info[i].start_slot,
  974. ctrl->mst_ch_info.slot_info[i].tot_slots);
  975. }
  976. lanes = ctrl->link->link_params.lane_count;
  977. bw_code = ctrl->link->link_params.bw_code;
  978. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  979. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  980. x_int, y_frac_enum);
  981. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  982. panel->stream_id,
  983. panel->channel_start_slot, panel->channel_total_slots);
  984. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  985. lanes, bw_code, x_int, y_frac_enum);
  986. }
  987. static void dp_ctrl_dsc_setup(struct dp_ctrl_private *ctrl)
  988. {
  989. int rlen;
  990. u32 dsc_enable;
  991. if (!ctrl->fec_mode)
  992. return;
  993. dsc_enable = ctrl->dsc_mode ? 1 : 0;
  994. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  995. dsc_enable);
  996. if (rlen < 1)
  997. DP_WARN("failed to enable sink dsc\n");
  998. }
  999. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1000. {
  1001. int rc = 0;
  1002. bool link_ready = false;
  1003. struct dp_ctrl_private *ctrl;
  1004. if (!dp_ctrl || !panel)
  1005. return -EINVAL;
  1006. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1007. if (!ctrl->power_on) {
  1008. DP_DEBUG("controller powered off\n");
  1009. return -EPERM;
  1010. }
  1011. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  1012. if (rc) {
  1013. DP_ERR("failure on stream clock enable\n");
  1014. return rc;
  1015. }
  1016. rc = panel->hw_cfg(panel, true);
  1017. if (rc)
  1018. return rc;
  1019. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1020. dp_ctrl_send_phy_test_pattern(ctrl);
  1021. return 0;
  1022. }
  1023. dp_ctrl_mst_stream_setup(ctrl, panel);
  1024. dp_ctrl_send_video(ctrl);
  1025. dp_ctrl_mst_send_act(ctrl);
  1026. dp_ctrl_wait4video_ready(ctrl);
  1027. ctrl->stream_count++;
  1028. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  1029. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  1030. /* wait for link training completion before fec config as per spec */
  1031. dp_ctrl_fec_setup(ctrl);
  1032. dp_ctrl_dsc_setup(ctrl);
  1033. return rc;
  1034. }
  1035. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1036. struct dp_panel *panel)
  1037. {
  1038. struct dp_ctrl_private *ctrl;
  1039. bool act_complete;
  1040. int i;
  1041. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1042. if (!ctrl->mst_mode)
  1043. return;
  1044. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  1045. ctrl->catalog->channel_alloc(ctrl->catalog,
  1046. i,
  1047. ctrl->mst_ch_info.slot_info[i].start_slot,
  1048. ctrl->mst_ch_info.slot_info[i].tot_slots);
  1049. }
  1050. ctrl->catalog->trigger_act(ctrl->catalog);
  1051. msleep(20); /* needs 1 frame time */
  1052. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  1053. if (!act_complete)
  1054. DP_ERR("mst stream_off act trigger complete failed\n");
  1055. else
  1056. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  1057. }
  1058. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1059. struct dp_panel *panel)
  1060. {
  1061. struct dp_ctrl_private *ctrl;
  1062. if (!dp_ctrl || !panel) {
  1063. DP_ERR("invalid input\n");
  1064. return;
  1065. }
  1066. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1067. dp_ctrl_push_idle(ctrl, panel->stream_id);
  1068. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  1069. }
  1070. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1071. {
  1072. struct dp_ctrl_private *ctrl;
  1073. if (!dp_ctrl || !panel)
  1074. return;
  1075. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1076. if (!ctrl->power_on)
  1077. return;
  1078. panel->hw_cfg(panel, false);
  1079. dp_ctrl_disable_stream_clocks(ctrl, panel);
  1080. ctrl->stream_count--;
  1081. }
  1082. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  1083. bool fec_mode, bool dsc_mode, bool shallow)
  1084. {
  1085. int rc = 0;
  1086. struct dp_ctrl_private *ctrl;
  1087. u32 rate = 0;
  1088. if (!dp_ctrl) {
  1089. rc = -EINVAL;
  1090. goto end;
  1091. }
  1092. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1093. if (ctrl->power_on)
  1094. goto end;
  1095. if (atomic_read(&ctrl->aborted)) {
  1096. rc = -EPERM;
  1097. goto end;
  1098. }
  1099. ctrl->mst_mode = mst_mode;
  1100. if (fec_mode) {
  1101. ctrl->fec_mode = fec_mode;
  1102. ctrl->dsc_mode = dsc_mode;
  1103. }
  1104. rate = ctrl->panel->link_info.rate;
  1105. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1106. DP_DEBUG("using phy test link parameters\n");
  1107. } else {
  1108. ctrl->link->link_params.bw_code =
  1109. drm_dp_link_rate_to_bw_code(rate);
  1110. ctrl->link->link_params.lane_count =
  1111. ctrl->panel->link_info.num_lanes;
  1112. }
  1113. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1114. ctrl->link->link_params.bw_code,
  1115. ctrl->link->link_params.lane_count);
  1116. /* backup initial lane count and bw code */
  1117. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1118. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1119. rc = dp_ctrl_link_setup(ctrl, shallow);
  1120. if (!rc)
  1121. ctrl->power_on = true;
  1122. end:
  1123. return rc;
  1124. }
  1125. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1126. {
  1127. struct dp_ctrl_private *ctrl;
  1128. if (!dp_ctrl)
  1129. return;
  1130. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1131. if (!ctrl->power_on)
  1132. return;
  1133. ctrl->catalog->fec_config(ctrl->catalog, false);
  1134. dp_ctrl_configure_source_link_params(ctrl, false);
  1135. ctrl->catalog->reset(ctrl->catalog);
  1136. /* Make sure DP is disabled before clk disable */
  1137. wmb();
  1138. dp_ctrl_disable_link_clock(ctrl);
  1139. ctrl->mst_mode = false;
  1140. ctrl->fec_mode = false;
  1141. ctrl->dsc_mode = false;
  1142. ctrl->power_on = false;
  1143. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1144. DP_DEBUG("DP off done\n");
  1145. }
  1146. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1147. enum dp_stream_id strm,
  1148. u32 start_slot, u32 tot_slots)
  1149. {
  1150. struct dp_ctrl_private *ctrl;
  1151. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1152. DP_ERR("invalid input\n");
  1153. return;
  1154. }
  1155. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1156. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1157. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1158. }
  1159. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1160. {
  1161. struct dp_ctrl_private *ctrl;
  1162. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_ENTRY);
  1163. if (!dp_ctrl)
  1164. return;
  1165. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1166. ctrl->catalog->get_interrupt(ctrl->catalog);
  1167. SDE_EVT32_EXTERNAL(ctrl->catalog->isr);
  1168. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1169. dp_ctrl_video_ready(ctrl);
  1170. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1171. dp_ctrl_idle_patterns_sent(ctrl);
  1172. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1173. dp_ctrl_idle_patterns_sent(ctrl);
  1174. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1175. dp_ctrl_idle_patterns_sent(ctrl);
  1176. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_EXIT);
  1177. }
  1178. void dp_ctrl_set_sim_mode(struct dp_ctrl *dp_ctrl, bool en)
  1179. {
  1180. struct dp_ctrl_private *ctrl;
  1181. if (!dp_ctrl)
  1182. return;
  1183. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1184. ctrl->sim_mode = en;
  1185. DP_INFO("sim_mode=%d\n", ctrl->sim_mode);
  1186. }
  1187. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1188. {
  1189. int rc = 0;
  1190. struct dp_ctrl_private *ctrl;
  1191. struct dp_ctrl *dp_ctrl;
  1192. if (!in->dev || !in->panel || !in->aux ||
  1193. !in->link || !in->catalog) {
  1194. DP_ERR("invalid input\n");
  1195. rc = -EINVAL;
  1196. goto error;
  1197. }
  1198. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1199. if (!ctrl) {
  1200. rc = -ENOMEM;
  1201. goto error;
  1202. }
  1203. init_completion(&ctrl->idle_comp);
  1204. init_completion(&ctrl->video_comp);
  1205. /* in parameters */
  1206. ctrl->parser = in->parser;
  1207. ctrl->panel = in->panel;
  1208. ctrl->power = in->power;
  1209. ctrl->aux = in->aux;
  1210. ctrl->link = in->link;
  1211. ctrl->catalog = in->catalog;
  1212. ctrl->pll = in->pll;
  1213. ctrl->dev = in->dev;
  1214. ctrl->mst_mode = false;
  1215. ctrl->fec_mode = false;
  1216. dp_ctrl = &ctrl->dp_ctrl;
  1217. /* out parameters */
  1218. dp_ctrl->init = dp_ctrl_host_init;
  1219. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1220. dp_ctrl->on = dp_ctrl_on;
  1221. dp_ctrl->off = dp_ctrl_off;
  1222. dp_ctrl->abort = dp_ctrl_abort;
  1223. dp_ctrl->isr = dp_ctrl_isr;
  1224. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1225. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1226. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1227. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1228. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1229. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1230. dp_ctrl->set_sim_mode = dp_ctrl_set_sim_mode;
  1231. return dp_ctrl;
  1232. error:
  1233. return ERR_PTR(rc);
  1234. }
  1235. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1236. {
  1237. struct dp_ctrl_private *ctrl;
  1238. if (!dp_ctrl)
  1239. return;
  1240. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1241. devm_kfree(ctrl->dev, ctrl);
  1242. }