dp_tx.c 180 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "htt.h"
  20. #include "dp_htt.h"
  21. #include "hal_hw_headers.h"
  22. #include "dp_tx.h"
  23. #include "dp_tx_desc.h"
  24. #include "dp_peer.h"
  25. #include "dp_types.h"
  26. #include "hal_tx.h"
  27. #include "qdf_mem.h"
  28. #include "qdf_nbuf.h"
  29. #include "qdf_net_types.h"
  30. #include "qdf_module.h"
  31. #include <wlan_cfg.h>
  32. #include "dp_ipa.h"
  33. #if defined(MESH_MODE_SUPPORT) || defined(FEATURE_PERPKT_INFO)
  34. #include "if_meta_hdr.h"
  35. #endif
  36. #include "enet.h"
  37. #include "dp_internal.h"
  38. #ifdef ATH_SUPPORT_IQUE
  39. #include "dp_txrx_me.h"
  40. #endif
  41. #include "dp_hist.h"
  42. #ifdef WLAN_DP_FEATURE_SW_LATENCY_MGR
  43. #include <wlan_dp_swlm.h>
  44. #endif
  45. #ifdef WIFI_MONITOR_SUPPORT
  46. #include <dp_mon.h>
  47. #endif
  48. #ifdef FEATURE_WDS
  49. #include "dp_txrx_wds.h"
  50. #endif
  51. #include "cdp_txrx_cmn_reg.h"
  52. #ifdef CONFIG_SAWF
  53. #include <dp_sawf.h>
  54. #endif
  55. /* Flag to skip CCE classify when mesh or tid override enabled */
  56. #define DP_TX_SKIP_CCE_CLASSIFY \
  57. (DP_TXRX_HLOS_TID_OVERRIDE_ENABLED | DP_TX_MESH_ENABLED)
  58. /* TODO Add support in TSO */
  59. #define DP_DESC_NUM_FRAG(x) 0
  60. /* disable TQM_BYPASS */
  61. #define TQM_BYPASS_WAR 0
  62. #define DP_RETRY_COUNT 7
  63. #ifdef WLAN_PEER_JITTER
  64. #define DP_AVG_JITTER_WEIGHT_DENOM 4
  65. #define DP_AVG_DELAY_WEIGHT_DENOM 3
  66. #endif
  67. #ifdef QCA_DP_TX_FW_METADATA_V2
  68. #define DP_TX_TCL_METADATA_PDEV_ID_SET(_var, _val)\
  69. HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val)
  70. #define DP_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  71. HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val)
  72. #define DP_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  73. HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val)
  74. #define DP_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  75. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val)
  76. #define DP_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  77. HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val)
  78. #define DP_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  79. HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val)
  80. #define DP_TCL_METADATA_TYPE_PEER_BASED \
  81. HTT_TCL_METADATA_V2_TYPE_PEER_BASED
  82. #define DP_TCL_METADATA_TYPE_VDEV_BASED \
  83. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED
  84. #else
  85. #define DP_TX_TCL_METADATA_PDEV_ID_SET(_var, _val)\
  86. HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val)
  87. #define DP_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  88. HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val)
  89. #define DP_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  90. HTT_TX_TCL_METADATA_TYPE_SET(_var, _val)
  91. #define DP_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  92. HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val)
  93. #define DP_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  94. HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val)
  95. #define DP_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  96. HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val)
  97. #define DP_TCL_METADATA_TYPE_PEER_BASED \
  98. HTT_TCL_METADATA_TYPE_PEER_BASED
  99. #define DP_TCL_METADATA_TYPE_VDEV_BASED \
  100. HTT_TCL_METADATA_TYPE_VDEV_BASED
  101. #endif
  102. #define DP_GET_HW_LINK_ID_FRM_PPDU_ID(PPDU_ID, LINK_ID_OFFSET, LINK_ID_BITS) \
  103. (((PPDU_ID) >> (LINK_ID_OFFSET)) & ((1 << (LINK_ID_BITS)) - 1))
  104. /*mapping between hal encrypt type and cdp_sec_type*/
  105. uint8_t sec_type_map[MAX_CDP_SEC_TYPE] = {HAL_TX_ENCRYPT_TYPE_NO_CIPHER,
  106. HAL_TX_ENCRYPT_TYPE_WEP_128,
  107. HAL_TX_ENCRYPT_TYPE_WEP_104,
  108. HAL_TX_ENCRYPT_TYPE_WEP_40,
  109. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC,
  110. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC,
  111. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128,
  112. HAL_TX_ENCRYPT_TYPE_WAPI,
  113. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256,
  114. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128,
  115. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256,
  116. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4};
  117. qdf_export_symbol(sec_type_map);
  118. #ifdef WLAN_FEATURE_DP_TX_DESC_HISTORY
  119. static inline enum dp_tx_event_type dp_tx_get_event_type(uint32_t flags)
  120. {
  121. enum dp_tx_event_type type;
  122. if (flags & DP_TX_DESC_FLAG_FLUSH)
  123. type = DP_TX_DESC_FLUSH;
  124. else if (flags & DP_TX_DESC_FLAG_TX_COMP_ERR)
  125. type = DP_TX_COMP_UNMAP_ERR;
  126. else if (flags & DP_TX_DESC_FLAG_COMPLETED_TX)
  127. type = DP_TX_COMP_UNMAP;
  128. else
  129. type = DP_TX_DESC_UNMAP;
  130. return type;
  131. }
  132. static inline void
  133. dp_tx_desc_history_add(struct dp_soc *soc, dma_addr_t paddr,
  134. qdf_nbuf_t skb, uint32_t sw_cookie,
  135. enum dp_tx_event_type type)
  136. {
  137. struct dp_tx_tcl_history *tx_tcl_history = &soc->tx_tcl_history;
  138. struct dp_tx_comp_history *tx_comp_history = &soc->tx_comp_history;
  139. struct dp_tx_desc_event *entry;
  140. uint32_t idx;
  141. uint16_t slot;
  142. switch (type) {
  143. case DP_TX_COMP_UNMAP:
  144. case DP_TX_COMP_UNMAP_ERR:
  145. case DP_TX_COMP_MSDU_EXT:
  146. if (qdf_unlikely(!tx_comp_history->allocated))
  147. return;
  148. dp_get_frag_hist_next_atomic_idx(&tx_comp_history->index, &idx,
  149. &slot,
  150. DP_TX_COMP_HIST_SLOT_SHIFT,
  151. DP_TX_COMP_HIST_PER_SLOT_MAX,
  152. DP_TX_COMP_HISTORY_SIZE);
  153. entry = &tx_comp_history->entry[slot][idx];
  154. break;
  155. case DP_TX_DESC_MAP:
  156. case DP_TX_DESC_UNMAP:
  157. case DP_TX_DESC_COOKIE:
  158. case DP_TX_DESC_FLUSH:
  159. if (qdf_unlikely(!tx_tcl_history->allocated))
  160. return;
  161. dp_get_frag_hist_next_atomic_idx(&tx_tcl_history->index, &idx,
  162. &slot,
  163. DP_TX_TCL_HIST_SLOT_SHIFT,
  164. DP_TX_TCL_HIST_PER_SLOT_MAX,
  165. DP_TX_TCL_HISTORY_SIZE);
  166. entry = &tx_tcl_history->entry[slot][idx];
  167. break;
  168. default:
  169. dp_info_rl("Invalid dp_tx_event_type: %d", type);
  170. return;
  171. }
  172. entry->skb = skb;
  173. entry->paddr = paddr;
  174. entry->sw_cookie = sw_cookie;
  175. entry->type = type;
  176. entry->ts = qdf_get_log_timestamp();
  177. }
  178. static inline void
  179. dp_tx_tso_seg_history_add(struct dp_soc *soc,
  180. struct qdf_tso_seg_elem_t *tso_seg,
  181. qdf_nbuf_t skb, uint32_t sw_cookie,
  182. enum dp_tx_event_type type)
  183. {
  184. int i;
  185. for (i = 1; i < tso_seg->seg.num_frags; i++) {
  186. dp_tx_desc_history_add(soc, tso_seg->seg.tso_frags[i].paddr,
  187. skb, sw_cookie, type);
  188. }
  189. if (!tso_seg->next)
  190. dp_tx_desc_history_add(soc, tso_seg->seg.tso_frags[0].paddr,
  191. skb, 0xFFFFFFFF, type);
  192. }
  193. static inline void
  194. dp_tx_tso_history_add(struct dp_soc *soc, struct qdf_tso_info_t tso_info,
  195. qdf_nbuf_t skb, uint32_t sw_cookie,
  196. enum dp_tx_event_type type)
  197. {
  198. struct qdf_tso_seg_elem_t *curr_seg = tso_info.tso_seg_list;
  199. uint32_t num_segs = tso_info.num_segs;
  200. while (num_segs) {
  201. dp_tx_tso_seg_history_add(soc, curr_seg, skb, sw_cookie, type);
  202. curr_seg = curr_seg->next;
  203. num_segs--;
  204. }
  205. }
  206. #else
  207. static inline enum dp_tx_event_type dp_tx_get_event_type(uint32_t flags)
  208. {
  209. return DP_TX_DESC_INVAL_EVT;
  210. }
  211. static inline void
  212. dp_tx_desc_history_add(struct dp_soc *soc, dma_addr_t paddr,
  213. qdf_nbuf_t skb, uint32_t sw_cookie,
  214. enum dp_tx_event_type type)
  215. {
  216. }
  217. static inline void
  218. dp_tx_tso_seg_history_add(struct dp_soc *soc,
  219. struct qdf_tso_seg_elem_t *tso_seg,
  220. qdf_nbuf_t skb, uint32_t sw_cookie,
  221. enum dp_tx_event_type type)
  222. {
  223. }
  224. static inline void
  225. dp_tx_tso_history_add(struct dp_soc *soc, struct qdf_tso_info_t tso_info,
  226. qdf_nbuf_t skb, uint32_t sw_cookie,
  227. enum dp_tx_event_type type)
  228. {
  229. }
  230. #endif /* WLAN_FEATURE_DP_TX_DESC_HISTORY */
  231. /**
  232. * dp_is_tput_high() - Check if throughput is high
  233. *
  234. * @soc: core txrx main context
  235. *
  236. * The current function is based of the RTPM tput policy variable where RTPM is
  237. * avoided based on throughput.
  238. */
  239. static inline int dp_is_tput_high(struct dp_soc *soc)
  240. {
  241. return dp_get_rtpm_tput_policy_requirement(soc);
  242. }
  243. #if defined(FEATURE_TSO)
  244. /**
  245. * dp_tx_tso_unmap_segment() - Unmap TSO segment
  246. *
  247. * @soc: core txrx main context
  248. * @seg_desc: tso segment descriptor
  249. * @num_seg_desc: tso number segment descriptor
  250. */
  251. static void dp_tx_tso_unmap_segment(
  252. struct dp_soc *soc,
  253. struct qdf_tso_seg_elem_t *seg_desc,
  254. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  255. {
  256. TSO_DEBUG("%s: Unmap the tso segment", __func__);
  257. if (qdf_unlikely(!seg_desc)) {
  258. DP_TRACE(ERROR, "%s %d TSO desc is NULL!",
  259. __func__, __LINE__);
  260. qdf_assert(0);
  261. } else if (qdf_unlikely(!num_seg_desc)) {
  262. DP_TRACE(ERROR, "%s %d TSO num desc is NULL!",
  263. __func__, __LINE__);
  264. qdf_assert(0);
  265. } else {
  266. bool is_last_seg;
  267. /* no tso segment left to do dma unmap */
  268. if (num_seg_desc->num_seg.tso_cmn_num_seg < 1)
  269. return;
  270. is_last_seg = (num_seg_desc->num_seg.tso_cmn_num_seg == 1) ?
  271. true : false;
  272. qdf_nbuf_unmap_tso_segment(soc->osdev,
  273. seg_desc, is_last_seg);
  274. num_seg_desc->num_seg.tso_cmn_num_seg--;
  275. }
  276. }
  277. /**
  278. * dp_tx_tso_desc_release() - Release the tso segment and tso_cmn_num_seg
  279. * back to the freelist
  280. *
  281. * @soc: soc device handle
  282. * @tx_desc: Tx software descriptor
  283. */
  284. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  285. struct dp_tx_desc_s *tx_desc)
  286. {
  287. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  288. if (qdf_unlikely(!tx_desc->msdu_ext_desc->tso_desc)) {
  289. dp_tx_err("SO desc is NULL!");
  290. qdf_assert(0);
  291. } else if (qdf_unlikely(!tx_desc->msdu_ext_desc->tso_num_desc)) {
  292. dp_tx_err("TSO num desc is NULL!");
  293. qdf_assert(0);
  294. } else {
  295. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  296. (struct qdf_tso_num_seg_elem_t *)tx_desc->
  297. msdu_ext_desc->tso_num_desc;
  298. /* Add the tso num segment into the free list */
  299. if (tso_num_desc->num_seg.tso_cmn_num_seg == 0) {
  300. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  301. tx_desc->msdu_ext_desc->
  302. tso_num_desc);
  303. tx_desc->msdu_ext_desc->tso_num_desc = NULL;
  304. DP_STATS_INC(tx_desc->pdev, tso_stats.tso_comp, 1);
  305. }
  306. /* Add the tso segment into the free list*/
  307. dp_tx_tso_desc_free(soc,
  308. tx_desc->pool_id, tx_desc->msdu_ext_desc->
  309. tso_desc);
  310. tx_desc->msdu_ext_desc->tso_desc = NULL;
  311. }
  312. }
  313. #else
  314. static void dp_tx_tso_unmap_segment(
  315. struct dp_soc *soc,
  316. struct qdf_tso_seg_elem_t *seg_desc,
  317. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  318. {
  319. }
  320. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  321. struct dp_tx_desc_s *tx_desc)
  322. {
  323. }
  324. #endif
  325. void
  326. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  327. {
  328. struct dp_pdev *pdev = tx_desc->pdev;
  329. struct dp_soc *soc;
  330. uint8_t comp_status = 0;
  331. qdf_assert(pdev);
  332. soc = pdev->soc;
  333. dp_tx_outstanding_dec(pdev);
  334. if (tx_desc->msdu_ext_desc) {
  335. if (tx_desc->frm_type == dp_tx_frm_tso)
  336. dp_tx_tso_desc_release(soc, tx_desc);
  337. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  338. dp_tx_me_free_buf(tx_desc->pdev,
  339. tx_desc->msdu_ext_desc->me_buffer);
  340. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  341. }
  342. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  343. qdf_atomic_dec(&soc->num_tx_exception);
  344. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  345. tx_desc->buffer_src)
  346. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp,
  347. soc->hal_soc);
  348. else
  349. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  350. dp_tx_debug("Tx Completion Release desc %d status %d outstanding %d",
  351. tx_desc->id, comp_status,
  352. qdf_atomic_read(&pdev->num_tx_outstanding));
  353. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  354. return;
  355. }
  356. /**
  357. * dp_tx_prepare_htt_metadata() - Prepare HTT metadata for special frames
  358. * @vdev: DP vdev Handle
  359. * @nbuf: skb
  360. * @msdu_info: msdu_info required to create HTT metadata
  361. *
  362. * Prepares and fills HTT metadata in the frame pre-header for special frames
  363. * that should be transmitted using varying transmit parameters.
  364. * There are 2 VDEV modes that currently needs this special metadata -
  365. * 1) Mesh Mode
  366. * 2) DSRC Mode
  367. *
  368. * Return: HTT metadata size
  369. *
  370. */
  371. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  372. struct dp_tx_msdu_info_s *msdu_info)
  373. {
  374. uint32_t *meta_data = msdu_info->meta_data;
  375. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  376. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  377. uint8_t htt_desc_size;
  378. /* Size rounded of multiple of 8 bytes */
  379. uint8_t htt_desc_size_aligned;
  380. uint8_t *hdr = NULL;
  381. /*
  382. * Metadata - HTT MSDU Extension header
  383. */
  384. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  385. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  386. if (vdev->mesh_vdev || msdu_info->is_tx_sniffer ||
  387. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(msdu_info->
  388. meta_data[0]) ||
  389. msdu_info->exception_fw) {
  390. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) <
  391. htt_desc_size_aligned)) {
  392. nbuf = qdf_nbuf_realloc_headroom(nbuf,
  393. htt_desc_size_aligned);
  394. if (!nbuf) {
  395. /*
  396. * qdf_nbuf_realloc_headroom won't do skb_clone
  397. * as skb_realloc_headroom does. so, no free is
  398. * needed here.
  399. */
  400. DP_STATS_INC(vdev,
  401. tx_i.dropped.headroom_insufficient,
  402. 1);
  403. qdf_print(" %s[%d] skb_realloc_headroom failed",
  404. __func__, __LINE__);
  405. return 0;
  406. }
  407. }
  408. /* Fill and add HTT metaheader */
  409. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  410. if (!hdr) {
  411. dp_tx_err("Error in filling HTT metadata");
  412. return 0;
  413. }
  414. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  415. } else if (vdev->opmode == wlan_op_mode_ocb) {
  416. /* Todo - Add support for DSRC */
  417. }
  418. return htt_desc_size_aligned;
  419. }
  420. /**
  421. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  422. * @tso_seg: TSO segment to process
  423. * @ext_desc: Pointer to MSDU extension descriptor
  424. *
  425. * Return: void
  426. */
  427. #if defined(FEATURE_TSO)
  428. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  429. void *ext_desc)
  430. {
  431. uint8_t num_frag;
  432. uint32_t tso_flags;
  433. /*
  434. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  435. * tcp_flag_mask
  436. *
  437. * Checksum enable flags are set in TCL descriptor and not in Extension
  438. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  439. */
  440. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  441. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  442. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  443. tso_seg->tso_flags.ip_len);
  444. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  445. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  446. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  447. uint32_t lo = 0;
  448. uint32_t hi = 0;
  449. qdf_assert_always((tso_seg->tso_frags[num_frag].paddr) &&
  450. (tso_seg->tso_frags[num_frag].length));
  451. qdf_dmaaddr_to_32s(
  452. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  453. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  454. tso_seg->tso_frags[num_frag].length);
  455. }
  456. return;
  457. }
  458. #else
  459. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  460. void *ext_desc)
  461. {
  462. return;
  463. }
  464. #endif
  465. #if defined(FEATURE_TSO)
  466. /**
  467. * dp_tx_free_tso_seg_list() - Loop through the tso segments
  468. * allocated and free them
  469. * @soc: soc handle
  470. * @free_seg: list of tso segments
  471. * @msdu_info: msdu descriptor
  472. *
  473. * Return: void
  474. */
  475. static void dp_tx_free_tso_seg_list(
  476. struct dp_soc *soc,
  477. struct qdf_tso_seg_elem_t *free_seg,
  478. struct dp_tx_msdu_info_s *msdu_info)
  479. {
  480. struct qdf_tso_seg_elem_t *next_seg;
  481. while (free_seg) {
  482. next_seg = free_seg->next;
  483. dp_tx_tso_desc_free(soc,
  484. msdu_info->tx_queue.desc_pool_id,
  485. free_seg);
  486. free_seg = next_seg;
  487. }
  488. }
  489. /**
  490. * dp_tx_free_tso_num_seg_list() - Loop through the tso num segments
  491. * allocated and free them
  492. * @soc: soc handle
  493. * @free_num_seg: list of tso number segments
  494. * @msdu_info: msdu descriptor
  495. *
  496. * Return: void
  497. */
  498. static void dp_tx_free_tso_num_seg_list(
  499. struct dp_soc *soc,
  500. struct qdf_tso_num_seg_elem_t *free_num_seg,
  501. struct dp_tx_msdu_info_s *msdu_info)
  502. {
  503. struct qdf_tso_num_seg_elem_t *next_num_seg;
  504. while (free_num_seg) {
  505. next_num_seg = free_num_seg->next;
  506. dp_tso_num_seg_free(soc,
  507. msdu_info->tx_queue.desc_pool_id,
  508. free_num_seg);
  509. free_num_seg = next_num_seg;
  510. }
  511. }
  512. /**
  513. * dp_tx_unmap_tso_seg_list() - Loop through the tso segments
  514. * do dma unmap for each segment
  515. * @soc: soc handle
  516. * @free_seg: list of tso segments
  517. * @num_seg_desc: tso number segment descriptor
  518. *
  519. * Return: void
  520. */
  521. static void dp_tx_unmap_tso_seg_list(
  522. struct dp_soc *soc,
  523. struct qdf_tso_seg_elem_t *free_seg,
  524. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  525. {
  526. struct qdf_tso_seg_elem_t *next_seg;
  527. if (qdf_unlikely(!num_seg_desc)) {
  528. DP_TRACE(ERROR, "TSO number seg desc is NULL!");
  529. return;
  530. }
  531. while (free_seg) {
  532. next_seg = free_seg->next;
  533. dp_tx_tso_unmap_segment(soc, free_seg, num_seg_desc);
  534. free_seg = next_seg;
  535. }
  536. }
  537. #ifdef FEATURE_TSO_STATS
  538. /**
  539. * dp_tso_get_stats_idx() - Retrieve the tso packet id
  540. * @pdev: pdev handle
  541. *
  542. * Return: id
  543. */
  544. static uint32_t dp_tso_get_stats_idx(struct dp_pdev *pdev)
  545. {
  546. uint32_t stats_idx;
  547. stats_idx = (((uint32_t)qdf_atomic_inc_return(&pdev->tso_idx))
  548. % CDP_MAX_TSO_PACKETS);
  549. return stats_idx;
  550. }
  551. #else
  552. static int dp_tso_get_stats_idx(struct dp_pdev *pdev)
  553. {
  554. return 0;
  555. }
  556. #endif /* FEATURE_TSO_STATS */
  557. /**
  558. * dp_tx_free_remaining_tso_desc() - do dma unmap for tso segments if any,
  559. * free the tso segments descriptor and
  560. * tso num segments descriptor
  561. * @soc: soc handle
  562. * @msdu_info: msdu descriptor
  563. * @tso_seg_unmap: flag to show if dma unmap is necessary
  564. *
  565. * Return: void
  566. */
  567. static void dp_tx_free_remaining_tso_desc(struct dp_soc *soc,
  568. struct dp_tx_msdu_info_s *msdu_info,
  569. bool tso_seg_unmap)
  570. {
  571. struct qdf_tso_info_t *tso_info = &msdu_info->u.tso_info;
  572. struct qdf_tso_seg_elem_t *free_seg = tso_info->tso_seg_list;
  573. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  574. tso_info->tso_num_seg_list;
  575. /* do dma unmap for each segment */
  576. if (tso_seg_unmap)
  577. dp_tx_unmap_tso_seg_list(soc, free_seg, tso_num_desc);
  578. /* free all tso number segment descriptor though looks only have 1 */
  579. dp_tx_free_tso_num_seg_list(soc, tso_num_desc, msdu_info);
  580. /* free all tso segment descriptor */
  581. dp_tx_free_tso_seg_list(soc, free_seg, msdu_info);
  582. }
  583. /**
  584. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  585. * @vdev: virtual device handle
  586. * @msdu: network buffer
  587. * @msdu_info: meta data associated with the msdu
  588. *
  589. * Return: QDF_STATUS_SUCCESS success
  590. */
  591. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  592. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  593. {
  594. struct qdf_tso_seg_elem_t *tso_seg;
  595. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  596. struct dp_soc *soc = vdev->pdev->soc;
  597. struct dp_pdev *pdev = vdev->pdev;
  598. struct qdf_tso_info_t *tso_info;
  599. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  600. tso_info = &msdu_info->u.tso_info;
  601. tso_info->curr_seg = NULL;
  602. tso_info->tso_seg_list = NULL;
  603. tso_info->num_segs = num_seg;
  604. msdu_info->frm_type = dp_tx_frm_tso;
  605. tso_info->tso_num_seg_list = NULL;
  606. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  607. while (num_seg) {
  608. tso_seg = dp_tx_tso_desc_alloc(
  609. soc, msdu_info->tx_queue.desc_pool_id);
  610. if (tso_seg) {
  611. tso_seg->next = tso_info->tso_seg_list;
  612. tso_info->tso_seg_list = tso_seg;
  613. num_seg--;
  614. } else {
  615. dp_err_rl("Failed to alloc tso seg desc");
  616. DP_STATS_INC_PKT(vdev->pdev,
  617. tso_stats.tso_no_mem_dropped, 1,
  618. qdf_nbuf_len(msdu));
  619. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  620. return QDF_STATUS_E_NOMEM;
  621. }
  622. }
  623. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  624. tso_num_seg = dp_tso_num_seg_alloc(soc,
  625. msdu_info->tx_queue.desc_pool_id);
  626. if (tso_num_seg) {
  627. tso_num_seg->next = tso_info->tso_num_seg_list;
  628. tso_info->tso_num_seg_list = tso_num_seg;
  629. } else {
  630. DP_TRACE(ERROR, "%s: Failed to alloc - Number of segs desc",
  631. __func__);
  632. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  633. return QDF_STATUS_E_NOMEM;
  634. }
  635. msdu_info->num_seg =
  636. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  637. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  638. msdu_info->num_seg);
  639. if (!(msdu_info->num_seg)) {
  640. /*
  641. * Free allocated TSO seg desc and number seg desc,
  642. * do unmap for segments if dma map has done.
  643. */
  644. DP_TRACE(ERROR, "%s: Failed to get tso info", __func__);
  645. dp_tx_free_remaining_tso_desc(soc, msdu_info, true);
  646. return QDF_STATUS_E_INVAL;
  647. }
  648. dp_tx_tso_history_add(soc, msdu_info->u.tso_info,
  649. msdu, 0, DP_TX_DESC_MAP);
  650. tso_info->curr_seg = tso_info->tso_seg_list;
  651. tso_info->msdu_stats_idx = dp_tso_get_stats_idx(pdev);
  652. dp_tso_packet_update(pdev, tso_info->msdu_stats_idx,
  653. msdu, msdu_info->num_seg);
  654. dp_tso_segment_stats_update(pdev, tso_info->tso_seg_list,
  655. tso_info->msdu_stats_idx);
  656. dp_stats_tso_segment_histogram_update(pdev, msdu_info->num_seg);
  657. return QDF_STATUS_SUCCESS;
  658. }
  659. #else
  660. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  661. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  662. {
  663. return QDF_STATUS_E_NOMEM;
  664. }
  665. #endif
  666. QDF_COMPILE_TIME_ASSERT(dp_tx_htt_metadata_len_check,
  667. (DP_TX_MSDU_INFO_META_DATA_DWORDS * 4 >=
  668. sizeof(struct htt_tx_msdu_desc_ext2_t)));
  669. /**
  670. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  671. * @vdev: DP Vdev handle
  672. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  673. * @desc_pool_id: Descriptor Pool ID
  674. *
  675. * Return:
  676. */
  677. static
  678. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  679. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  680. {
  681. uint8_t i;
  682. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  683. struct dp_tx_seg_info_s *seg_info;
  684. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  685. struct dp_soc *soc = vdev->pdev->soc;
  686. /* Allocate an extension descriptor */
  687. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  688. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  689. if (!msdu_ext_desc) {
  690. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  691. return NULL;
  692. }
  693. if (msdu_info->exception_fw &&
  694. qdf_unlikely(vdev->mesh_vdev)) {
  695. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  696. &msdu_info->meta_data[0],
  697. sizeof(struct htt_tx_msdu_desc_ext2_t));
  698. qdf_atomic_inc(&soc->num_tx_exception);
  699. msdu_ext_desc->flags |= DP_TX_EXT_DESC_FLAG_METADATA_VALID;
  700. }
  701. switch (msdu_info->frm_type) {
  702. case dp_tx_frm_sg:
  703. case dp_tx_frm_me:
  704. case dp_tx_frm_raw:
  705. seg_info = msdu_info->u.sg_info.curr_seg;
  706. /* Update the buffer pointers in MSDU Extension Descriptor */
  707. for (i = 0; i < seg_info->frag_cnt; i++) {
  708. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  709. seg_info->frags[i].paddr_lo,
  710. seg_info->frags[i].paddr_hi,
  711. seg_info->frags[i].len);
  712. }
  713. break;
  714. case dp_tx_frm_tso:
  715. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  716. &cached_ext_desc[0]);
  717. break;
  718. default:
  719. break;
  720. }
  721. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  722. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  723. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  724. msdu_ext_desc->vaddr);
  725. return msdu_ext_desc;
  726. }
  727. /**
  728. * dp_tx_trace_pkt() - Trace TX packet at DP layer
  729. * @soc: datapath SOC
  730. * @skb: skb to be traced
  731. * @msdu_id: msdu_id of the packet
  732. * @vdev_id: vdev_id of the packet
  733. *
  734. * Return: None
  735. */
  736. #ifdef DP_DISABLE_TX_PKT_TRACE
  737. static void dp_tx_trace_pkt(struct dp_soc *soc,
  738. qdf_nbuf_t skb, uint16_t msdu_id,
  739. uint8_t vdev_id)
  740. {
  741. }
  742. #else
  743. static void dp_tx_trace_pkt(struct dp_soc *soc,
  744. qdf_nbuf_t skb, uint16_t msdu_id,
  745. uint8_t vdev_id)
  746. {
  747. if (dp_is_tput_high(soc))
  748. return;
  749. QDF_NBUF_CB_TX_PACKET_TRACK(skb) = QDF_NBUF_TX_PKT_DATA_TRACK;
  750. QDF_NBUF_CB_TX_DP_TRACE(skb) = 1;
  751. DPTRACE(qdf_dp_trace_ptr(skb,
  752. QDF_DP_TRACE_LI_DP_TX_PACKET_PTR_RECORD,
  753. QDF_TRACE_DEFAULT_PDEV_ID,
  754. qdf_nbuf_data_addr(skb),
  755. sizeof(qdf_nbuf_data(skb)),
  756. msdu_id, vdev_id, 0));
  757. qdf_dp_trace_log_pkt(vdev_id, skb, QDF_TX, QDF_TRACE_DEFAULT_PDEV_ID);
  758. DPTRACE(qdf_dp_trace_data_pkt(skb, QDF_TRACE_DEFAULT_PDEV_ID,
  759. QDF_DP_TRACE_LI_DP_TX_PACKET_RECORD,
  760. msdu_id, QDF_TX));
  761. }
  762. #endif
  763. #ifdef WLAN_DP_FEATURE_MARK_ICMP_REQ_TO_FW
  764. /**
  765. * dp_tx_is_nbuf_marked_exception() - Check if the packet has been marked as
  766. * exception by the upper layer (OS_IF)
  767. * @soc: DP soc handle
  768. * @nbuf: packet to be transmitted
  769. *
  770. * Return: 1 if the packet is marked as exception,
  771. * 0, if the packet is not marked as exception.
  772. */
  773. static inline int dp_tx_is_nbuf_marked_exception(struct dp_soc *soc,
  774. qdf_nbuf_t nbuf)
  775. {
  776. return QDF_NBUF_CB_TX_PACKET_TO_FW(nbuf);
  777. }
  778. #else
  779. static inline int dp_tx_is_nbuf_marked_exception(struct dp_soc *soc,
  780. qdf_nbuf_t nbuf)
  781. {
  782. return 0;
  783. }
  784. #endif
  785. #ifdef DP_TRAFFIC_END_INDICATION
  786. /**
  787. * dp_tx_get_traffic_end_indication_pkt() - Allocate and prepare packet to send
  788. * as indication to fw to inform that
  789. * data stream has ended
  790. * @vdev: DP vdev handle
  791. * @nbuf: original buffer from network stack
  792. *
  793. * Return: NULL on failure,
  794. * nbuf on success
  795. */
  796. static inline qdf_nbuf_t
  797. dp_tx_get_traffic_end_indication_pkt(struct dp_vdev *vdev,
  798. qdf_nbuf_t nbuf)
  799. {
  800. /* Packet length should be enough to copy upto L3 header */
  801. uint8_t end_nbuf_len = 64;
  802. uint8_t htt_desc_size_aligned;
  803. uint8_t htt_desc_size;
  804. qdf_nbuf_t end_nbuf;
  805. if (qdf_unlikely(QDF_NBUF_CB_GET_PACKET_TYPE(nbuf) ==
  806. QDF_NBUF_CB_PACKET_TYPE_END_INDICATION)) {
  807. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  808. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  809. end_nbuf = qdf_nbuf_queue_remove(&vdev->end_ind_pkt_q);
  810. if (!end_nbuf) {
  811. end_nbuf = qdf_nbuf_alloc(NULL,
  812. (htt_desc_size_aligned +
  813. end_nbuf_len),
  814. htt_desc_size_aligned,
  815. 8, false);
  816. if (!end_nbuf) {
  817. dp_err("Packet allocation failed");
  818. goto out;
  819. }
  820. } else {
  821. qdf_nbuf_reset(end_nbuf, htt_desc_size_aligned, 8);
  822. }
  823. qdf_mem_copy(qdf_nbuf_data(end_nbuf), qdf_nbuf_data(nbuf),
  824. end_nbuf_len);
  825. qdf_nbuf_set_pktlen(end_nbuf, end_nbuf_len);
  826. return end_nbuf;
  827. }
  828. out:
  829. return NULL;
  830. }
  831. /**
  832. * dp_tx_send_traffic_end_indication_pkt() - Send indication packet to FW
  833. * via exception path.
  834. * @vdev: DP vdev handle
  835. * @end_nbuf: skb to send as indication
  836. * @msdu_info: msdu_info of original nbuf
  837. * @peer_id: peer id
  838. *
  839. * Return: None
  840. */
  841. static inline void
  842. dp_tx_send_traffic_end_indication_pkt(struct dp_vdev *vdev,
  843. qdf_nbuf_t end_nbuf,
  844. struct dp_tx_msdu_info_s *msdu_info,
  845. uint16_t peer_id)
  846. {
  847. struct dp_tx_msdu_info_s e_msdu_info = {0};
  848. qdf_nbuf_t nbuf;
  849. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  850. (struct htt_tx_msdu_desc_ext2_t *)(e_msdu_info.meta_data);
  851. e_msdu_info.tx_queue = msdu_info->tx_queue;
  852. e_msdu_info.tid = msdu_info->tid;
  853. e_msdu_info.exception_fw = 1;
  854. desc_ext->host_tx_desc_pool = 1;
  855. desc_ext->traffic_end_indication = 1;
  856. nbuf = dp_tx_send_msdu_single(vdev, end_nbuf, &e_msdu_info,
  857. peer_id, NULL);
  858. if (nbuf) {
  859. dp_err("Traffic end indication packet tx failed");
  860. qdf_nbuf_free(nbuf);
  861. }
  862. }
  863. /**
  864. * dp_tx_traffic_end_indication_set_desc_flag() - Set tx descriptor flag to
  865. * mark it traffic end indication
  866. * packet.
  867. * @tx_desc: Tx descriptor pointer
  868. * @msdu_info: msdu_info structure pointer
  869. *
  870. * Return: None
  871. */
  872. static inline void
  873. dp_tx_traffic_end_indication_set_desc_flag(struct dp_tx_desc_s *tx_desc,
  874. struct dp_tx_msdu_info_s *msdu_info)
  875. {
  876. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  877. (struct htt_tx_msdu_desc_ext2_t *)(msdu_info->meta_data);
  878. if (qdf_unlikely(desc_ext->traffic_end_indication))
  879. tx_desc->flags |= DP_TX_DESC_FLAG_TRAFFIC_END_IND;
  880. }
  881. /**
  882. * dp_tx_traffic_end_indication_enq_ind_pkt() - Enqueue the packet instead of
  883. * freeing which are associated
  884. * with traffic end indication
  885. * flagged descriptor.
  886. * @soc: dp soc handle
  887. * @desc: Tx descriptor pointer
  888. * @nbuf: buffer pointer
  889. *
  890. * Return: True if packet gets enqueued else false
  891. */
  892. static bool
  893. dp_tx_traffic_end_indication_enq_ind_pkt(struct dp_soc *soc,
  894. struct dp_tx_desc_s *desc,
  895. qdf_nbuf_t nbuf)
  896. {
  897. struct dp_vdev *vdev = NULL;
  898. if (qdf_unlikely((desc->flags &
  899. DP_TX_DESC_FLAG_TRAFFIC_END_IND) != 0)) {
  900. vdev = dp_vdev_get_ref_by_id(soc, desc->vdev_id,
  901. DP_MOD_ID_TX_COMP);
  902. if (vdev) {
  903. qdf_nbuf_queue_add(&vdev->end_ind_pkt_q, nbuf);
  904. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TX_COMP);
  905. return true;
  906. }
  907. }
  908. return false;
  909. }
  910. /**
  911. * dp_tx_traffic_end_indication_is_enabled() - get the feature
  912. * enable/disable status
  913. * @vdev: dp vdev handle
  914. *
  915. * Return: True if feature is enable else false
  916. */
  917. static inline bool
  918. dp_tx_traffic_end_indication_is_enabled(struct dp_vdev *vdev)
  919. {
  920. return qdf_unlikely(vdev->traffic_end_ind_en);
  921. }
  922. static inline qdf_nbuf_t
  923. dp_tx_send_msdu_single_wrapper(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  924. struct dp_tx_msdu_info_s *msdu_info,
  925. uint16_t peer_id, qdf_nbuf_t end_nbuf)
  926. {
  927. if (dp_tx_traffic_end_indication_is_enabled(vdev))
  928. end_nbuf = dp_tx_get_traffic_end_indication_pkt(vdev, nbuf);
  929. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info, peer_id, NULL);
  930. if (qdf_unlikely(end_nbuf))
  931. dp_tx_send_traffic_end_indication_pkt(vdev, end_nbuf,
  932. msdu_info, peer_id);
  933. return nbuf;
  934. }
  935. #else
  936. static inline qdf_nbuf_t
  937. dp_tx_get_traffic_end_indication_pkt(struct dp_vdev *vdev,
  938. qdf_nbuf_t nbuf)
  939. {
  940. return NULL;
  941. }
  942. static inline void
  943. dp_tx_send_traffic_end_indication_pkt(struct dp_vdev *vdev,
  944. qdf_nbuf_t end_nbuf,
  945. struct dp_tx_msdu_info_s *msdu_info,
  946. uint16_t peer_id)
  947. {}
  948. static inline void
  949. dp_tx_traffic_end_indication_set_desc_flag(struct dp_tx_desc_s *tx_desc,
  950. struct dp_tx_msdu_info_s *msdu_info)
  951. {}
  952. static inline bool
  953. dp_tx_traffic_end_indication_enq_ind_pkt(struct dp_soc *soc,
  954. struct dp_tx_desc_s *desc,
  955. qdf_nbuf_t nbuf)
  956. {
  957. return false;
  958. }
  959. static inline bool
  960. dp_tx_traffic_end_indication_is_enabled(struct dp_vdev *vdev)
  961. {
  962. return false;
  963. }
  964. static inline qdf_nbuf_t
  965. dp_tx_send_msdu_single_wrapper(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  966. struct dp_tx_msdu_info_s *msdu_info,
  967. uint16_t peer_id, qdf_nbuf_t end_nbuf)
  968. {
  969. return dp_tx_send_msdu_single(vdev, nbuf, msdu_info, peer_id, NULL);
  970. }
  971. #endif
  972. #if defined(QCA_SUPPORT_WDS_EXTENDED)
  973. static bool
  974. dp_tx_is_wds_ast_override_en(struct dp_soc *soc,
  975. struct cdp_tx_exception_metadata *tx_exc_metadata)
  976. {
  977. if (soc->features.wds_ext_ast_override_enable &&
  978. tx_exc_metadata && tx_exc_metadata->is_wds_extended)
  979. return true;
  980. return false;
  981. }
  982. #else
  983. static bool
  984. dp_tx_is_wds_ast_override_en(struct dp_soc *soc,
  985. struct cdp_tx_exception_metadata *tx_exc_metadata)
  986. {
  987. return false;
  988. }
  989. #endif
  990. /**
  991. * dp_tx_prepare_desc_single() - Allocate and prepare Tx descriptor
  992. * @vdev: DP vdev handle
  993. * @nbuf: skb
  994. * @desc_pool_id: Descriptor pool ID
  995. * @msdu_info: Metadata to the fw
  996. * @tx_exc_metadata: Handle that holds exception path metadata
  997. *
  998. * Allocate and prepare Tx descriptor with msdu information.
  999. *
  1000. * Return: Pointer to Tx Descriptor on success,
  1001. * NULL on failure
  1002. */
  1003. static
  1004. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  1005. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  1006. struct dp_tx_msdu_info_s *msdu_info,
  1007. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1008. {
  1009. uint8_t align_pad;
  1010. uint8_t is_exception = 0;
  1011. uint8_t htt_hdr_size;
  1012. struct dp_tx_desc_s *tx_desc;
  1013. struct dp_pdev *pdev = vdev->pdev;
  1014. struct dp_soc *soc = pdev->soc;
  1015. if (dp_tx_limit_check(vdev, nbuf))
  1016. return NULL;
  1017. /* Allocate software Tx descriptor */
  1018. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  1019. if (qdf_unlikely(!tx_desc)) {
  1020. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  1021. DP_STATS_INC(vdev, tx_i.dropped.desc_na_exc_alloc_fail.num, 1);
  1022. return NULL;
  1023. }
  1024. dp_tx_outstanding_inc(pdev);
  1025. /* Initialize the SW tx descriptor */
  1026. tx_desc->nbuf = nbuf;
  1027. tx_desc->frm_type = dp_tx_frm_std;
  1028. tx_desc->tx_encap_type = ((tx_exc_metadata &&
  1029. (tx_exc_metadata->tx_encap_type != CDP_INVALID_TX_ENCAP_TYPE)) ?
  1030. tx_exc_metadata->tx_encap_type : vdev->tx_encap_type);
  1031. tx_desc->vdev_id = vdev->vdev_id;
  1032. tx_desc->pdev = pdev;
  1033. tx_desc->msdu_ext_desc = NULL;
  1034. tx_desc->pkt_offset = 0;
  1035. tx_desc->length = qdf_nbuf_headlen(nbuf);
  1036. tx_desc->shinfo_addr = skb_end_pointer(nbuf);
  1037. dp_tx_trace_pkt(soc, nbuf, tx_desc->id, vdev->vdev_id);
  1038. if (qdf_unlikely(vdev->multipass_en)) {
  1039. if (!dp_tx_multipass_process(soc, vdev, nbuf, msdu_info))
  1040. goto failure;
  1041. }
  1042. /* Packets marked by upper layer (OS-IF) to be sent to FW */
  1043. if (dp_tx_is_nbuf_marked_exception(soc, nbuf))
  1044. is_exception = 1;
  1045. /* for BE chipsets if wds extension was enbled will not mark FW
  1046. * in desc will mark ast index based search for ast index.
  1047. */
  1048. if (dp_tx_is_wds_ast_override_en(soc, tx_exc_metadata))
  1049. return tx_desc;
  1050. /*
  1051. * For special modes (vdev_type == ocb or mesh), data frames should be
  1052. * transmitted using varying transmit parameters (tx spec) which include
  1053. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  1054. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  1055. * These frames are sent as exception packets to firmware.
  1056. *
  1057. * HW requirement is that metadata should always point to a
  1058. * 8-byte aligned address. So we add alignment pad to start of buffer.
  1059. * HTT Metadata should be ensured to be multiple of 8-bytes,
  1060. * to get 8-byte aligned start address along with align_pad added
  1061. *
  1062. * |-----------------------------|
  1063. * | |
  1064. * |-----------------------------| <-----Buffer Pointer Address given
  1065. * | | ^ in HW descriptor (aligned)
  1066. * | HTT Metadata | |
  1067. * | | |
  1068. * | | | Packet Offset given in descriptor
  1069. * | | |
  1070. * |-----------------------------| |
  1071. * | Alignment Pad | v
  1072. * |-----------------------------| <----- Actual buffer start address
  1073. * | SKB Data | (Unaligned)
  1074. * | |
  1075. * | |
  1076. * | |
  1077. * | |
  1078. * | |
  1079. * |-----------------------------|
  1080. */
  1081. if (qdf_unlikely((msdu_info->exception_fw)) ||
  1082. (vdev->opmode == wlan_op_mode_ocb) ||
  1083. (tx_exc_metadata &&
  1084. tx_exc_metadata->is_tx_sniffer)) {
  1085. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  1086. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) < align_pad)) {
  1087. DP_STATS_INC(vdev,
  1088. tx_i.dropped.headroom_insufficient, 1);
  1089. goto failure;
  1090. }
  1091. if (qdf_nbuf_push_head(nbuf, align_pad) == NULL) {
  1092. dp_tx_err("qdf_nbuf_push_head failed");
  1093. goto failure;
  1094. }
  1095. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  1096. msdu_info);
  1097. if (htt_hdr_size == 0)
  1098. goto failure;
  1099. tx_desc->length = qdf_nbuf_headlen(nbuf);
  1100. tx_desc->pkt_offset = align_pad + htt_hdr_size;
  1101. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1102. dp_tx_traffic_end_indication_set_desc_flag(tx_desc,
  1103. msdu_info);
  1104. is_exception = 1;
  1105. tx_desc->length -= tx_desc->pkt_offset;
  1106. }
  1107. #if !TQM_BYPASS_WAR
  1108. if (is_exception || tx_exc_metadata)
  1109. #endif
  1110. {
  1111. /* Temporary WAR due to TQM VP issues */
  1112. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1113. qdf_atomic_inc(&soc->num_tx_exception);
  1114. }
  1115. return tx_desc;
  1116. failure:
  1117. dp_tx_desc_release(tx_desc, desc_pool_id);
  1118. return NULL;
  1119. }
  1120. /**
  1121. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment
  1122. * frame
  1123. * @vdev: DP vdev handle
  1124. * @nbuf: skb
  1125. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  1126. * @desc_pool_id : Descriptor Pool ID
  1127. *
  1128. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  1129. * information. For frames with fragments, allocate and prepare
  1130. * an MSDU extension descriptor
  1131. *
  1132. * Return: Pointer to Tx Descriptor on success,
  1133. * NULL on failure
  1134. */
  1135. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  1136. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  1137. uint8_t desc_pool_id)
  1138. {
  1139. struct dp_tx_desc_s *tx_desc;
  1140. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  1141. struct dp_pdev *pdev = vdev->pdev;
  1142. struct dp_soc *soc = pdev->soc;
  1143. if (dp_tx_limit_check(vdev, nbuf))
  1144. return NULL;
  1145. /* Allocate software Tx descriptor */
  1146. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  1147. if (!tx_desc) {
  1148. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  1149. return NULL;
  1150. }
  1151. dp_tx_tso_seg_history_add(soc, msdu_info->u.tso_info.curr_seg,
  1152. nbuf, tx_desc->id, DP_TX_DESC_COOKIE);
  1153. dp_tx_outstanding_inc(pdev);
  1154. /* Initialize the SW tx descriptor */
  1155. tx_desc->nbuf = nbuf;
  1156. tx_desc->frm_type = msdu_info->frm_type;
  1157. tx_desc->tx_encap_type = vdev->tx_encap_type;
  1158. tx_desc->vdev_id = vdev->vdev_id;
  1159. tx_desc->pdev = pdev;
  1160. tx_desc->pkt_offset = 0;
  1161. dp_tx_trace_pkt(soc, nbuf, tx_desc->id, vdev->vdev_id);
  1162. /* Handle scattered frames - TSO/SG/ME */
  1163. /* Allocate and prepare an extension descriptor for scattered frames */
  1164. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  1165. if (!msdu_ext_desc) {
  1166. dp_tx_info("Tx Extension Descriptor Alloc Fail");
  1167. goto failure;
  1168. }
  1169. #if TQM_BYPASS_WAR
  1170. /* Temporary WAR due to TQM VP issues */
  1171. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1172. qdf_atomic_inc(&soc->num_tx_exception);
  1173. #endif
  1174. if (qdf_unlikely(msdu_info->exception_fw))
  1175. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1176. tx_desc->msdu_ext_desc = msdu_ext_desc;
  1177. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  1178. msdu_ext_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  1179. msdu_ext_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  1180. tx_desc->dma_addr = msdu_ext_desc->paddr;
  1181. if (msdu_ext_desc->flags & DP_TX_EXT_DESC_FLAG_METADATA_VALID)
  1182. tx_desc->length = HAL_TX_EXT_DESC_WITH_META_DATA;
  1183. else
  1184. tx_desc->length = HAL_TX_EXTENSION_DESC_LEN_BYTES;
  1185. return tx_desc;
  1186. failure:
  1187. dp_tx_desc_release(tx_desc, desc_pool_id);
  1188. return NULL;
  1189. }
  1190. /**
  1191. * dp_tx_prepare_raw() - Prepare RAW packet TX
  1192. * @vdev: DP vdev handle
  1193. * @nbuf: buffer pointer
  1194. * @seg_info: Pointer to Segment info Descriptor to be prepared
  1195. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  1196. * descriptor
  1197. *
  1198. * Return:
  1199. */
  1200. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1201. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  1202. {
  1203. qdf_nbuf_t curr_nbuf = NULL;
  1204. uint16_t total_len = 0;
  1205. qdf_dma_addr_t paddr;
  1206. int32_t i;
  1207. int32_t mapped_buf_num = 0;
  1208. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  1209. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  1210. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  1211. /* Continue only if frames are of DATA type */
  1212. if (!DP_FRAME_IS_DATA(qos_wh)) {
  1213. DP_STATS_INC(vdev, tx_i.raw.invalid_raw_pkt_datatype, 1);
  1214. dp_tx_debug("Pkt. recd is of not data type");
  1215. goto error;
  1216. }
  1217. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  1218. if (vdev->raw_mode_war &&
  1219. (qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS) &&
  1220. (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU))
  1221. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  1222. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  1223. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  1224. /*
  1225. * Number of nbuf's must not exceed the size of the frags
  1226. * array in seg_info.
  1227. */
  1228. if (i >= DP_TX_MAX_NUM_FRAGS) {
  1229. dp_err_rl("nbuf cnt exceeds the max number of segs");
  1230. DP_STATS_INC(vdev, tx_i.raw.num_frags_overflow_err, 1);
  1231. goto error;
  1232. }
  1233. if (QDF_STATUS_SUCCESS !=
  1234. qdf_nbuf_map_nbytes_single(vdev->osdev,
  1235. curr_nbuf,
  1236. QDF_DMA_TO_DEVICE,
  1237. curr_nbuf->len)) {
  1238. dp_tx_err("%s dma map error ", __func__);
  1239. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  1240. goto error;
  1241. }
  1242. /* Update the count of mapped nbuf's */
  1243. mapped_buf_num++;
  1244. paddr = qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  1245. seg_info->frags[i].paddr_lo = paddr;
  1246. seg_info->frags[i].paddr_hi = ((uint64_t)paddr >> 32);
  1247. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  1248. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  1249. total_len += qdf_nbuf_len(curr_nbuf);
  1250. }
  1251. seg_info->frag_cnt = i;
  1252. seg_info->total_len = total_len;
  1253. seg_info->next = NULL;
  1254. sg_info->curr_seg = seg_info;
  1255. msdu_info->frm_type = dp_tx_frm_raw;
  1256. msdu_info->num_seg = 1;
  1257. return nbuf;
  1258. error:
  1259. i = 0;
  1260. while (nbuf) {
  1261. curr_nbuf = nbuf;
  1262. if (i < mapped_buf_num) {
  1263. qdf_nbuf_unmap_nbytes_single(vdev->osdev, curr_nbuf,
  1264. QDF_DMA_TO_DEVICE,
  1265. curr_nbuf->len);
  1266. i++;
  1267. }
  1268. nbuf = qdf_nbuf_next(nbuf);
  1269. qdf_nbuf_free(curr_nbuf);
  1270. }
  1271. return NULL;
  1272. }
  1273. /**
  1274. * dp_tx_raw_prepare_unset() - unmap the chain of nbufs belonging to RAW frame.
  1275. * @soc: DP soc handle
  1276. * @nbuf: Buffer pointer
  1277. *
  1278. * unmap the chain of nbufs that belong to this RAW frame.
  1279. *
  1280. * Return: None
  1281. */
  1282. static void dp_tx_raw_prepare_unset(struct dp_soc *soc,
  1283. qdf_nbuf_t nbuf)
  1284. {
  1285. qdf_nbuf_t cur_nbuf = nbuf;
  1286. do {
  1287. qdf_nbuf_unmap_nbytes_single(soc->osdev, cur_nbuf,
  1288. QDF_DMA_TO_DEVICE,
  1289. cur_nbuf->len);
  1290. cur_nbuf = qdf_nbuf_next(cur_nbuf);
  1291. } while (cur_nbuf);
  1292. }
  1293. #ifdef VDEV_PEER_PROTOCOL_COUNT
  1294. void dp_vdev_peer_stats_update_protocol_cnt_tx(struct dp_vdev *vdev_hdl,
  1295. qdf_nbuf_t nbuf)
  1296. {
  1297. qdf_nbuf_t nbuf_local;
  1298. struct dp_vdev *vdev_local = vdev_hdl;
  1299. do {
  1300. if (qdf_likely(!((vdev_local)->peer_protocol_count_track)))
  1301. break;
  1302. nbuf_local = nbuf;
  1303. if (qdf_unlikely(((vdev_local)->tx_encap_type) ==
  1304. htt_cmn_pkt_type_raw))
  1305. break;
  1306. else if (qdf_unlikely(qdf_nbuf_is_nonlinear((nbuf_local))))
  1307. break;
  1308. else if (qdf_nbuf_is_tso((nbuf_local)))
  1309. break;
  1310. dp_vdev_peer_stats_update_protocol_cnt((vdev_local),
  1311. (nbuf_local),
  1312. NULL, 1, 0);
  1313. } while (0);
  1314. }
  1315. #endif
  1316. #ifdef WLAN_DP_FEATURE_SW_LATENCY_MGR
  1317. void dp_tx_update_stats(struct dp_soc *soc,
  1318. struct dp_tx_desc_s *tx_desc,
  1319. uint8_t ring_id)
  1320. {
  1321. uint32_t stats_len = dp_tx_get_pkt_len(tx_desc);
  1322. DP_STATS_INC_PKT(soc, tx.egress[ring_id], 1, stats_len);
  1323. }
  1324. int
  1325. dp_tx_attempt_coalescing(struct dp_soc *soc, struct dp_vdev *vdev,
  1326. struct dp_tx_desc_s *tx_desc,
  1327. uint8_t tid,
  1328. struct dp_tx_msdu_info_s *msdu_info,
  1329. uint8_t ring_id)
  1330. {
  1331. struct dp_swlm *swlm = &soc->swlm;
  1332. union swlm_data swlm_query_data;
  1333. struct dp_swlm_tcl_data tcl_data;
  1334. QDF_STATUS status;
  1335. int ret;
  1336. if (!swlm->is_enabled)
  1337. return msdu_info->skip_hp_update;
  1338. tcl_data.nbuf = tx_desc->nbuf;
  1339. tcl_data.tid = tid;
  1340. tcl_data.ring_id = ring_id;
  1341. tcl_data.pkt_len = dp_tx_get_pkt_len(tx_desc);
  1342. tcl_data.num_ll_connections = vdev->num_latency_critical_conn;
  1343. swlm_query_data.tcl_data = &tcl_data;
  1344. status = dp_swlm_tcl_pre_check(soc, &tcl_data);
  1345. if (QDF_IS_STATUS_ERROR(status)) {
  1346. dp_swlm_tcl_reset_session_data(soc, ring_id);
  1347. DP_STATS_INC(swlm, tcl[ring_id].coalesce_fail, 1);
  1348. return 0;
  1349. }
  1350. ret = dp_swlm_query_policy(soc, TCL_DATA, swlm_query_data);
  1351. if (ret) {
  1352. DP_STATS_INC(swlm, tcl[ring_id].coalesce_success, 1);
  1353. } else {
  1354. DP_STATS_INC(swlm, tcl[ring_id].coalesce_fail, 1);
  1355. }
  1356. return ret;
  1357. }
  1358. void
  1359. dp_tx_ring_access_end(struct dp_soc *soc, hal_ring_handle_t hal_ring_hdl,
  1360. int coalesce)
  1361. {
  1362. if (coalesce)
  1363. dp_tx_hal_ring_access_end_reap(soc, hal_ring_hdl);
  1364. else
  1365. dp_tx_hal_ring_access_end(soc, hal_ring_hdl);
  1366. }
  1367. static inline void
  1368. dp_tx_is_hp_update_required(uint32_t i, struct dp_tx_msdu_info_s *msdu_info)
  1369. {
  1370. if (((i + 1) < msdu_info->num_seg))
  1371. msdu_info->skip_hp_update = 1;
  1372. else
  1373. msdu_info->skip_hp_update = 0;
  1374. }
  1375. static inline void
  1376. dp_flush_tcp_hp(struct dp_soc *soc, uint8_t ring_id)
  1377. {
  1378. hal_ring_handle_t hal_ring_hdl =
  1379. dp_tx_get_hal_ring_hdl(soc, ring_id);
  1380. if (dp_tx_hal_ring_access_start(soc, hal_ring_hdl)) {
  1381. dp_err("Fillmore: SRNG access start failed");
  1382. return;
  1383. }
  1384. dp_tx_ring_access_end_wrapper(soc, hal_ring_hdl, 0);
  1385. }
  1386. static inline void
  1387. dp_tx_check_and_flush_hp(struct dp_soc *soc,
  1388. QDF_STATUS status,
  1389. struct dp_tx_msdu_info_s *msdu_info)
  1390. {
  1391. if (QDF_IS_STATUS_ERROR(status) && !msdu_info->skip_hp_update) {
  1392. dp_flush_tcp_hp(soc,
  1393. (msdu_info->tx_queue.ring_id & DP_TX_QUEUE_MASK));
  1394. }
  1395. }
  1396. #else
  1397. static inline void
  1398. dp_tx_is_hp_update_required(uint32_t i, struct dp_tx_msdu_info_s *msdu_info)
  1399. {
  1400. }
  1401. static inline void
  1402. dp_tx_check_and_flush_hp(struct dp_soc *soc,
  1403. QDF_STATUS status,
  1404. struct dp_tx_msdu_info_s *msdu_info)
  1405. {
  1406. }
  1407. #endif
  1408. #ifdef FEATURE_RUNTIME_PM
  1409. void
  1410. dp_tx_ring_access_end_wrapper(struct dp_soc *soc,
  1411. hal_ring_handle_t hal_ring_hdl,
  1412. int coalesce)
  1413. {
  1414. int ret;
  1415. /*
  1416. * Avoid runtime get and put APIs under high throughput scenarios.
  1417. */
  1418. if (dp_get_rtpm_tput_policy_requirement(soc)) {
  1419. dp_tx_ring_access_end(soc, hal_ring_hdl, coalesce);
  1420. return;
  1421. }
  1422. ret = hif_rtpm_get(HIF_RTPM_GET_ASYNC, HIF_RTPM_ID_DP);
  1423. if (QDF_IS_STATUS_SUCCESS(ret)) {
  1424. if (hif_system_pm_state_check(soc->hif_handle)) {
  1425. dp_tx_hal_ring_access_end_reap(soc, hal_ring_hdl);
  1426. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  1427. hal_srng_inc_flush_cnt(hal_ring_hdl);
  1428. } else {
  1429. dp_tx_ring_access_end(soc, hal_ring_hdl, coalesce);
  1430. }
  1431. hif_rtpm_put(HIF_RTPM_PUT_ASYNC, HIF_RTPM_ID_DP);
  1432. } else {
  1433. dp_runtime_get(soc);
  1434. dp_tx_hal_ring_access_end_reap(soc, hal_ring_hdl);
  1435. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  1436. qdf_atomic_inc(&soc->tx_pending_rtpm);
  1437. hal_srng_inc_flush_cnt(hal_ring_hdl);
  1438. dp_runtime_put(soc);
  1439. }
  1440. }
  1441. #else
  1442. #ifdef DP_POWER_SAVE
  1443. void
  1444. dp_tx_ring_access_end_wrapper(struct dp_soc *soc,
  1445. hal_ring_handle_t hal_ring_hdl,
  1446. int coalesce)
  1447. {
  1448. if (hif_system_pm_state_check(soc->hif_handle)) {
  1449. dp_tx_hal_ring_access_end_reap(soc, hal_ring_hdl);
  1450. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  1451. hal_srng_inc_flush_cnt(hal_ring_hdl);
  1452. } else {
  1453. dp_tx_ring_access_end(soc, hal_ring_hdl, coalesce);
  1454. }
  1455. }
  1456. #endif
  1457. #endif
  1458. /**
  1459. * dp_tx_get_tid() - Obtain TID to be used for this frame
  1460. * @vdev: DP vdev handle
  1461. * @nbuf: skb
  1462. * @msdu_info: msdu descriptor
  1463. *
  1464. * Extract the DSCP or PCP information from frame and map into TID value.
  1465. *
  1466. * Return: void
  1467. */
  1468. static void dp_tx_get_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1469. struct dp_tx_msdu_info_s *msdu_info)
  1470. {
  1471. uint8_t tos = 0, dscp_tid_override = 0;
  1472. uint8_t *hdr_ptr, *L3datap;
  1473. uint8_t is_mcast = 0;
  1474. qdf_ether_header_t *eh = NULL;
  1475. qdf_ethervlan_header_t *evh = NULL;
  1476. uint16_t ether_type;
  1477. qdf_llc_t *llcHdr;
  1478. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  1479. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1480. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1481. eh = (qdf_ether_header_t *)nbuf->data;
  1482. hdr_ptr = (uint8_t *)(eh->ether_dhost);
  1483. L3datap = hdr_ptr + sizeof(qdf_ether_header_t);
  1484. } else {
  1485. qdf_dot3_qosframe_t *qos_wh =
  1486. (qdf_dot3_qosframe_t *) nbuf->data;
  1487. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  1488. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  1489. return;
  1490. }
  1491. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  1492. ether_type = eh->ether_type;
  1493. llcHdr = (qdf_llc_t *)(nbuf->data + sizeof(qdf_ether_header_t));
  1494. /*
  1495. * Check if packet is dot3 or eth2 type.
  1496. */
  1497. if (DP_FRAME_IS_LLC(ether_type) && DP_FRAME_IS_SNAP(llcHdr)) {
  1498. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE +
  1499. sizeof(*llcHdr));
  1500. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1501. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  1502. sizeof(*llcHdr);
  1503. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE
  1504. + sizeof(*llcHdr) +
  1505. sizeof(qdf_net_vlanhdr_t));
  1506. } else {
  1507. L3datap = hdr_ptr + sizeof(qdf_ether_header_t) +
  1508. sizeof(*llcHdr);
  1509. }
  1510. } else {
  1511. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1512. evh = (qdf_ethervlan_header_t *) eh;
  1513. ether_type = evh->ether_type;
  1514. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  1515. }
  1516. }
  1517. /*
  1518. * Find priority from IP TOS DSCP field
  1519. */
  1520. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  1521. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  1522. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  1523. /* Only for unicast frames */
  1524. if (!is_mcast) {
  1525. /* send it on VO queue */
  1526. msdu_info->tid = DP_VO_TID;
  1527. }
  1528. } else {
  1529. /*
  1530. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  1531. * from TOS byte.
  1532. */
  1533. tos = ip->ip_tos;
  1534. dscp_tid_override = 1;
  1535. }
  1536. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  1537. /* TODO
  1538. * use flowlabel
  1539. *igmpmld cases to be handled in phase 2
  1540. */
  1541. unsigned long ver_pri_flowlabel;
  1542. unsigned long pri;
  1543. ver_pri_flowlabel = *(unsigned long *) L3datap;
  1544. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  1545. DP_IPV6_PRIORITY_SHIFT;
  1546. tos = pri;
  1547. dscp_tid_override = 1;
  1548. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  1549. msdu_info->tid = DP_VO_TID;
  1550. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  1551. /* Only for unicast frames */
  1552. if (!is_mcast) {
  1553. /* send ucast arp on VO queue */
  1554. msdu_info->tid = DP_VO_TID;
  1555. }
  1556. }
  1557. /*
  1558. * Assign all MCAST packets to BE
  1559. */
  1560. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1561. if (is_mcast) {
  1562. tos = 0;
  1563. dscp_tid_override = 1;
  1564. }
  1565. }
  1566. if (dscp_tid_override == 1) {
  1567. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  1568. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  1569. }
  1570. if (msdu_info->tid >= CDP_MAX_DATA_TIDS)
  1571. msdu_info->tid = CDP_MAX_DATA_TIDS - 1;
  1572. return;
  1573. }
  1574. /**
  1575. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  1576. * @vdev: DP vdev handle
  1577. * @nbuf: skb
  1578. * @msdu_info: msdu descriptor
  1579. *
  1580. * Software based TID classification is required when more than 2 DSCP-TID
  1581. * mapping tables are needed.
  1582. * Hardware supports 2 DSCP-TID mapping tables for HKv1 and 48 for HKv2.
  1583. *
  1584. * Return: void
  1585. */
  1586. static inline void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1587. struct dp_tx_msdu_info_s *msdu_info)
  1588. {
  1589. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1590. /*
  1591. * skip_sw_tid_classification flag will set in below cases-
  1592. * 1. vdev->dscp_tid_map_id < pdev->soc->num_hw_dscp_tid_map
  1593. * 2. hlos_tid_override enabled for vdev
  1594. * 3. mesh mode enabled for vdev
  1595. */
  1596. if (qdf_likely(vdev->skip_sw_tid_classification)) {
  1597. /* Update tid in msdu_info from skb priority */
  1598. if (qdf_unlikely(vdev->skip_sw_tid_classification
  1599. & DP_TXRX_HLOS_TID_OVERRIDE_ENABLED)) {
  1600. uint32_t tid = qdf_nbuf_get_priority(nbuf);
  1601. if (tid == DP_TX_INVALID_QOS_TAG)
  1602. return;
  1603. msdu_info->tid = tid;
  1604. return;
  1605. }
  1606. return;
  1607. }
  1608. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1609. }
  1610. #ifdef FEATURE_WLAN_TDLS
  1611. /**
  1612. * dp_tx_update_tdls_flags() - Update descriptor flags for TDLS frame
  1613. * @soc: datapath SOC
  1614. * @vdev: datapath vdev
  1615. * @tx_desc: TX descriptor
  1616. *
  1617. * Return: None
  1618. */
  1619. static void dp_tx_update_tdls_flags(struct dp_soc *soc,
  1620. struct dp_vdev *vdev,
  1621. struct dp_tx_desc_s *tx_desc)
  1622. {
  1623. if (vdev) {
  1624. if (vdev->is_tdls_frame) {
  1625. tx_desc->flags |= DP_TX_DESC_FLAG_TDLS_FRAME;
  1626. vdev->is_tdls_frame = false;
  1627. }
  1628. }
  1629. }
  1630. static uint8_t dp_htt_tx_comp_get_status(struct dp_soc *soc, char *htt_desc)
  1631. {
  1632. uint8_t tx_status = HTT_TX_FW2WBM_TX_STATUS_MAX;
  1633. switch (soc->arch_id) {
  1634. case CDP_ARCH_TYPE_LI:
  1635. tx_status = HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(htt_desc[0]);
  1636. break;
  1637. case CDP_ARCH_TYPE_BE:
  1638. tx_status = HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(htt_desc[0]);
  1639. break;
  1640. case CDP_ARCH_TYPE_RH:
  1641. {
  1642. uint32_t *msg_word = (uint32_t *)htt_desc;
  1643. tx_status = HTT_TX_MSDU_INFO_RELEASE_REASON_GET(
  1644. *(msg_word + 3));
  1645. }
  1646. break;
  1647. default:
  1648. dp_err("Incorrect CDP_ARCH %d", soc->arch_id);
  1649. QDF_BUG(0);
  1650. }
  1651. return tx_status;
  1652. }
  1653. /**
  1654. * dp_non_std_htt_tx_comp_free_buff() - Free the non std tx packet buffer
  1655. * @soc: dp_soc handle
  1656. * @tx_desc: TX descriptor
  1657. *
  1658. * Return: None
  1659. */
  1660. static void dp_non_std_htt_tx_comp_free_buff(struct dp_soc *soc,
  1661. struct dp_tx_desc_s *tx_desc)
  1662. {
  1663. uint8_t tx_status = 0;
  1664. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1665. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1666. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, tx_desc->vdev_id,
  1667. DP_MOD_ID_TDLS);
  1668. if (qdf_unlikely(!vdev)) {
  1669. dp_err_rl("vdev is null!");
  1670. goto error;
  1671. }
  1672. hal_tx_comp_get_htt_desc(&tx_desc->comp, htt_tx_status);
  1673. tx_status = dp_htt_tx_comp_get_status(soc, htt_tx_status);
  1674. dp_debug("vdev_id: %d tx_status: %d", tx_desc->vdev_id, tx_status);
  1675. if (vdev->tx_non_std_data_callback.func) {
  1676. qdf_nbuf_set_next(nbuf, NULL);
  1677. vdev->tx_non_std_data_callback.func(
  1678. vdev->tx_non_std_data_callback.ctxt,
  1679. nbuf, tx_status);
  1680. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TDLS);
  1681. return;
  1682. } else {
  1683. dp_err_rl("callback func is null");
  1684. }
  1685. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TDLS);
  1686. error:
  1687. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  1688. qdf_nbuf_free(nbuf);
  1689. }
  1690. /**
  1691. * dp_tx_msdu_single_map() - do nbuf map
  1692. * @vdev: DP vdev handle
  1693. * @tx_desc: DP TX descriptor pointer
  1694. * @nbuf: skb pointer
  1695. *
  1696. * For TDLS frame, use qdf_nbuf_map_single() to align with the unmap
  1697. * operation done in other component.
  1698. *
  1699. * Return: QDF_STATUS
  1700. */
  1701. static inline QDF_STATUS dp_tx_msdu_single_map(struct dp_vdev *vdev,
  1702. struct dp_tx_desc_s *tx_desc,
  1703. qdf_nbuf_t nbuf)
  1704. {
  1705. if (qdf_likely(!(tx_desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)))
  1706. return qdf_nbuf_map_nbytes_single(vdev->osdev,
  1707. nbuf,
  1708. QDF_DMA_TO_DEVICE,
  1709. nbuf->len);
  1710. else
  1711. return qdf_nbuf_map_single(vdev->osdev, nbuf,
  1712. QDF_DMA_TO_DEVICE);
  1713. }
  1714. #else
  1715. static inline void dp_tx_update_tdls_flags(struct dp_soc *soc,
  1716. struct dp_vdev *vdev,
  1717. struct dp_tx_desc_s *tx_desc)
  1718. {
  1719. }
  1720. static inline void dp_non_std_htt_tx_comp_free_buff(struct dp_soc *soc,
  1721. struct dp_tx_desc_s *tx_desc)
  1722. {
  1723. }
  1724. static inline QDF_STATUS dp_tx_msdu_single_map(struct dp_vdev *vdev,
  1725. struct dp_tx_desc_s *tx_desc,
  1726. qdf_nbuf_t nbuf)
  1727. {
  1728. return qdf_nbuf_map_nbytes_single(vdev->osdev,
  1729. nbuf,
  1730. QDF_DMA_TO_DEVICE,
  1731. nbuf->len);
  1732. }
  1733. #endif
  1734. static inline
  1735. qdf_dma_addr_t dp_tx_nbuf_map_regular(struct dp_vdev *vdev,
  1736. struct dp_tx_desc_s *tx_desc,
  1737. qdf_nbuf_t nbuf)
  1738. {
  1739. QDF_STATUS ret = QDF_STATUS_E_FAILURE;
  1740. ret = dp_tx_msdu_single_map(vdev, tx_desc, nbuf);
  1741. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret)))
  1742. return 0;
  1743. return qdf_nbuf_mapped_paddr_get(nbuf);
  1744. }
  1745. static inline
  1746. void dp_tx_nbuf_unmap_regular(struct dp_soc *soc, struct dp_tx_desc_s *desc)
  1747. {
  1748. qdf_nbuf_unmap_nbytes_single_paddr(soc->osdev,
  1749. desc->nbuf,
  1750. desc->dma_addr,
  1751. QDF_DMA_TO_DEVICE,
  1752. desc->length);
  1753. }
  1754. #ifdef QCA_DP_TX_RMNET_OPTIMIZATION
  1755. static inline bool
  1756. is_nbuf_frm_rmnet(qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info)
  1757. {
  1758. struct net_device *ingress_dev;
  1759. skb_frag_t *frag;
  1760. uint16_t buf_len = 0;
  1761. uint16_t linear_data_len = 0;
  1762. uint8_t *payload_addr = NULL;
  1763. ingress_dev = dev_get_by_index(dev_net(nbuf->dev), nbuf->skb_iif);
  1764. if (!ingress_dev)
  1765. return false;
  1766. if ((ingress_dev->priv_flags & IFF_PHONY_HEADROOM)) {
  1767. dev_put(ingress_dev);
  1768. frag = &(skb_shinfo(nbuf)->frags[0]);
  1769. buf_len = skb_frag_size(frag);
  1770. payload_addr = (uint8_t *)skb_frag_address(frag);
  1771. linear_data_len = skb_headlen(nbuf);
  1772. buf_len += linear_data_len;
  1773. payload_addr = payload_addr - linear_data_len;
  1774. memcpy(payload_addr, nbuf->data, linear_data_len);
  1775. msdu_info->frm_type = dp_tx_frm_rmnet;
  1776. msdu_info->buf_len = buf_len;
  1777. msdu_info->payload_addr = payload_addr;
  1778. return true;
  1779. }
  1780. dev_put(ingress_dev);
  1781. return false;
  1782. }
  1783. static inline
  1784. qdf_dma_addr_t dp_tx_rmnet_nbuf_map(struct dp_tx_msdu_info_s *msdu_info,
  1785. struct dp_tx_desc_s *tx_desc)
  1786. {
  1787. qdf_dma_addr_t paddr;
  1788. paddr = (qdf_dma_addr_t)qdf_mem_virt_to_phys(msdu_info->payload_addr);
  1789. tx_desc->length = msdu_info->buf_len;
  1790. qdf_nbuf_dma_clean_range((void *)msdu_info->payload_addr,
  1791. (void *)(msdu_info->payload_addr +
  1792. msdu_info->buf_len));
  1793. tx_desc->flags |= DP_TX_DESC_FLAG_RMNET;
  1794. return paddr;
  1795. }
  1796. #else
  1797. static inline bool
  1798. is_nbuf_frm_rmnet(qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info)
  1799. {
  1800. return false;
  1801. }
  1802. static inline
  1803. qdf_dma_addr_t dp_tx_rmnet_nbuf_map(struct dp_tx_msdu_info_s *msdu_info,
  1804. struct dp_tx_desc_s *tx_desc)
  1805. {
  1806. return 0;
  1807. }
  1808. #endif
  1809. #if defined(QCA_DP_TX_NBUF_NO_MAP_UNMAP) && !defined(BUILD_X86)
  1810. static inline
  1811. qdf_dma_addr_t dp_tx_nbuf_map(struct dp_vdev *vdev,
  1812. struct dp_tx_desc_s *tx_desc,
  1813. qdf_nbuf_t nbuf)
  1814. {
  1815. if (qdf_likely(tx_desc->flags & DP_TX_DESC_FLAG_SIMPLE)) {
  1816. qdf_nbuf_dma_clean_range((void *)nbuf->data,
  1817. (void *)(nbuf->data + nbuf->len));
  1818. return (qdf_dma_addr_t)qdf_mem_virt_to_phys(nbuf->data);
  1819. } else {
  1820. return dp_tx_nbuf_map_regular(vdev, tx_desc, nbuf);
  1821. }
  1822. }
  1823. static inline
  1824. void dp_tx_nbuf_unmap(struct dp_soc *soc,
  1825. struct dp_tx_desc_s *desc)
  1826. {
  1827. if (qdf_unlikely(!(desc->flags &
  1828. (DP_TX_DESC_FLAG_SIMPLE | DP_TX_DESC_FLAG_RMNET))))
  1829. return dp_tx_nbuf_unmap_regular(soc, desc);
  1830. }
  1831. #else
  1832. static inline
  1833. qdf_dma_addr_t dp_tx_nbuf_map(struct dp_vdev *vdev,
  1834. struct dp_tx_desc_s *tx_desc,
  1835. qdf_nbuf_t nbuf)
  1836. {
  1837. return dp_tx_nbuf_map_regular(vdev, tx_desc, nbuf);
  1838. }
  1839. static inline
  1840. void dp_tx_nbuf_unmap(struct dp_soc *soc,
  1841. struct dp_tx_desc_s *desc)
  1842. {
  1843. return dp_tx_nbuf_unmap_regular(soc, desc);
  1844. }
  1845. #endif
  1846. #if defined(WLAN_TX_PKT_CAPTURE_ENH) || defined(FEATURE_PERPKT_INFO)
  1847. static inline
  1848. void dp_tx_enh_unmap(struct dp_soc *soc, struct dp_tx_desc_s *desc)
  1849. {
  1850. dp_tx_nbuf_unmap(soc, desc);
  1851. desc->flags |= DP_TX_DESC_FLAG_UNMAP_DONE;
  1852. }
  1853. static inline void dp_tx_unmap(struct dp_soc *soc, struct dp_tx_desc_s *desc)
  1854. {
  1855. if (qdf_likely(!(desc->flags & DP_TX_DESC_FLAG_UNMAP_DONE)))
  1856. dp_tx_nbuf_unmap(soc, desc);
  1857. }
  1858. #else
  1859. static inline
  1860. void dp_tx_enh_unmap(struct dp_soc *soc, struct dp_tx_desc_s *desc)
  1861. {
  1862. }
  1863. static inline void dp_tx_unmap(struct dp_soc *soc, struct dp_tx_desc_s *desc)
  1864. {
  1865. dp_tx_nbuf_unmap(soc, desc);
  1866. }
  1867. #endif
  1868. #ifdef MESH_MODE_SUPPORT
  1869. /**
  1870. * dp_tx_update_mesh_flags() - Update descriptor flags for mesh VAP
  1871. * @soc: datapath SOC
  1872. * @vdev: datapath vdev
  1873. * @tx_desc: TX descriptor
  1874. *
  1875. * Return: None
  1876. */
  1877. static inline void dp_tx_update_mesh_flags(struct dp_soc *soc,
  1878. struct dp_vdev *vdev,
  1879. struct dp_tx_desc_s *tx_desc)
  1880. {
  1881. if (qdf_unlikely(vdev->mesh_vdev))
  1882. tx_desc->flags |= DP_TX_DESC_FLAG_MESH_MODE;
  1883. }
  1884. /**
  1885. * dp_mesh_tx_comp_free_buff() - Free the mesh tx packet buffer
  1886. * @soc: dp_soc handle
  1887. * @tx_desc: TX descriptor
  1888. * @delayed_free: delay the nbuf free
  1889. *
  1890. * Return: nbuf to be freed late
  1891. */
  1892. static inline qdf_nbuf_t dp_mesh_tx_comp_free_buff(struct dp_soc *soc,
  1893. struct dp_tx_desc_s *tx_desc,
  1894. bool delayed_free)
  1895. {
  1896. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1897. struct dp_vdev *vdev = NULL;
  1898. vdev = dp_vdev_get_ref_by_id(soc, tx_desc->vdev_id, DP_MOD_ID_MESH);
  1899. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW) {
  1900. if (vdev)
  1901. DP_STATS_INC(vdev, tx_i.mesh.completion_fw, 1);
  1902. if (delayed_free)
  1903. return nbuf;
  1904. qdf_nbuf_free(nbuf);
  1905. } else {
  1906. if (vdev && vdev->osif_tx_free_ext) {
  1907. vdev->osif_tx_free_ext((nbuf));
  1908. } else {
  1909. if (delayed_free)
  1910. return nbuf;
  1911. qdf_nbuf_free(nbuf);
  1912. }
  1913. }
  1914. if (vdev)
  1915. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_MESH);
  1916. return NULL;
  1917. }
  1918. #else
  1919. static inline void dp_tx_update_mesh_flags(struct dp_soc *soc,
  1920. struct dp_vdev *vdev,
  1921. struct dp_tx_desc_s *tx_desc)
  1922. {
  1923. }
  1924. static inline qdf_nbuf_t dp_mesh_tx_comp_free_buff(struct dp_soc *soc,
  1925. struct dp_tx_desc_s *tx_desc,
  1926. bool delayed_free)
  1927. {
  1928. return NULL;
  1929. }
  1930. #endif
  1931. int dp_tx_frame_is_drop(struct dp_vdev *vdev, uint8_t *srcmac, uint8_t *dstmac)
  1932. {
  1933. struct dp_pdev *pdev = NULL;
  1934. struct dp_ast_entry *src_ast_entry = NULL;
  1935. struct dp_ast_entry *dst_ast_entry = NULL;
  1936. struct dp_soc *soc = NULL;
  1937. qdf_assert(vdev);
  1938. pdev = vdev->pdev;
  1939. qdf_assert(pdev);
  1940. soc = pdev->soc;
  1941. dst_ast_entry = dp_peer_ast_hash_find_by_pdevid
  1942. (soc, dstmac, vdev->pdev->pdev_id);
  1943. src_ast_entry = dp_peer_ast_hash_find_by_pdevid
  1944. (soc, srcmac, vdev->pdev->pdev_id);
  1945. if (dst_ast_entry && src_ast_entry) {
  1946. if (dst_ast_entry->peer_id ==
  1947. src_ast_entry->peer_id)
  1948. return 1;
  1949. }
  1950. return 0;
  1951. }
  1952. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  1953. defined(WLAN_MCAST_MLO)
  1954. /* MLO peer id for reinject*/
  1955. #define DP_MLO_MCAST_REINJECT_PEER_ID 0XFFFD
  1956. /* MLO vdev id inc offset */
  1957. #define DP_MLO_VDEV_ID_OFFSET 0x80
  1958. #ifdef QCA_SUPPORT_WDS_EXTENDED
  1959. static inline bool
  1960. dp_tx_wds_ext_check(struct cdp_tx_exception_metadata *tx_exc_metadata)
  1961. {
  1962. if (tx_exc_metadata && tx_exc_metadata->is_wds_extended)
  1963. return true;
  1964. return false;
  1965. }
  1966. #else
  1967. static inline bool
  1968. dp_tx_wds_ext_check(struct cdp_tx_exception_metadata *tx_exc_metadata)
  1969. {
  1970. return false;
  1971. }
  1972. #endif
  1973. static inline void
  1974. dp_tx_bypass_reinjection(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc,
  1975. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1976. {
  1977. /* wds ext enabled will not set the TO_FW bit */
  1978. if (dp_tx_wds_ext_check(tx_exc_metadata))
  1979. return;
  1980. if (!(tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)) {
  1981. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1982. qdf_atomic_inc(&soc->num_tx_exception);
  1983. }
  1984. }
  1985. static inline void
  1986. dp_tx_update_mcast_param(uint16_t peer_id,
  1987. uint16_t *htt_tcl_metadata,
  1988. struct dp_vdev *vdev,
  1989. struct dp_tx_msdu_info_s *msdu_info)
  1990. {
  1991. if (peer_id == DP_MLO_MCAST_REINJECT_PEER_ID) {
  1992. *htt_tcl_metadata = 0;
  1993. DP_TX_TCL_METADATA_TYPE_SET(
  1994. *htt_tcl_metadata,
  1995. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED);
  1996. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(*htt_tcl_metadata,
  1997. msdu_info->gsn);
  1998. msdu_info->vdev_id = vdev->vdev_id + DP_MLO_VDEV_ID_OFFSET;
  1999. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(
  2000. *htt_tcl_metadata, 1);
  2001. } else {
  2002. msdu_info->vdev_id = vdev->vdev_id;
  2003. }
  2004. }
  2005. #else
  2006. static inline void
  2007. dp_tx_bypass_reinjection(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc,
  2008. struct cdp_tx_exception_metadata *tx_exc_metadata)
  2009. {
  2010. }
  2011. static inline void
  2012. dp_tx_update_mcast_param(uint16_t peer_id,
  2013. uint16_t *htt_tcl_metadata,
  2014. struct dp_vdev *vdev,
  2015. struct dp_tx_msdu_info_s *msdu_info)
  2016. {
  2017. }
  2018. #endif
  2019. #ifdef DP_TX_SW_DROP_STATS_INC
  2020. static void tx_sw_drop_stats_inc(struct dp_pdev *pdev,
  2021. qdf_nbuf_t nbuf,
  2022. enum cdp_tx_sw_drop drop_code)
  2023. {
  2024. /* EAPOL Drop stats */
  2025. if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf)) {
  2026. switch (drop_code) {
  2027. case TX_DESC_ERR:
  2028. DP_STATS_INC(pdev, eap_drop_stats.tx_desc_err, 1);
  2029. break;
  2030. case TX_HAL_RING_ACCESS_ERR:
  2031. DP_STATS_INC(pdev,
  2032. eap_drop_stats.tx_hal_ring_access_err, 1);
  2033. break;
  2034. case TX_DMA_MAP_ERR:
  2035. DP_STATS_INC(pdev, eap_drop_stats.tx_dma_map_err, 1);
  2036. break;
  2037. case TX_HW_ENQUEUE:
  2038. DP_STATS_INC(pdev, eap_drop_stats.tx_hw_enqueue, 1);
  2039. break;
  2040. case TX_SW_ENQUEUE:
  2041. DP_STATS_INC(pdev, eap_drop_stats.tx_sw_enqueue, 1);
  2042. break;
  2043. default:
  2044. dp_info_rl("Invalid eapol_drop code: %d", drop_code);
  2045. break;
  2046. }
  2047. }
  2048. }
  2049. #else
  2050. static void tx_sw_drop_stats_inc(struct dp_pdev *pdev,
  2051. qdf_nbuf_t nbuf,
  2052. enum cdp_tx_sw_drop drop_code)
  2053. {
  2054. }
  2055. #endif
  2056. qdf_nbuf_t
  2057. dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  2058. struct dp_tx_msdu_info_s *msdu_info, uint16_t peer_id,
  2059. struct cdp_tx_exception_metadata *tx_exc_metadata)
  2060. {
  2061. struct dp_pdev *pdev = vdev->pdev;
  2062. struct dp_soc *soc = pdev->soc;
  2063. struct dp_tx_desc_s *tx_desc;
  2064. QDF_STATUS status;
  2065. struct dp_tx_queue *tx_q = &(msdu_info->tx_queue);
  2066. uint16_t htt_tcl_metadata = 0;
  2067. enum cdp_tx_sw_drop drop_code = TX_MAX_DROP;
  2068. uint8_t tid = msdu_info->tid;
  2069. struct cdp_tid_tx_stats *tid_stats = NULL;
  2070. qdf_dma_addr_t paddr;
  2071. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  2072. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id,
  2073. msdu_info, tx_exc_metadata);
  2074. if (!tx_desc) {
  2075. dp_err_rl("Tx_desc prepare Fail vdev_id %d vdev %pK queue %d",
  2076. vdev->vdev_id, vdev, tx_q->desc_pool_id);
  2077. drop_code = TX_DESC_ERR;
  2078. goto fail_return;
  2079. }
  2080. dp_tx_update_tdls_flags(soc, vdev, tx_desc);
  2081. if (qdf_unlikely(peer_id == DP_INVALID_PEER)) {
  2082. htt_tcl_metadata = vdev->htt_tcl_metadata;
  2083. DP_TX_TCL_METADATA_HOST_INSPECTED_SET(htt_tcl_metadata, 1);
  2084. } else if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  2085. DP_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  2086. DP_TCL_METADATA_TYPE_PEER_BASED);
  2087. DP_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  2088. peer_id);
  2089. dp_tx_bypass_reinjection(soc, tx_desc, tx_exc_metadata);
  2090. } else
  2091. htt_tcl_metadata = vdev->htt_tcl_metadata;
  2092. if (msdu_info->exception_fw)
  2093. DP_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  2094. dp_tx_desc_update_fast_comp_flag(soc, tx_desc,
  2095. !pdev->enhanced_stats_en);
  2096. dp_tx_update_mesh_flags(soc, vdev, tx_desc);
  2097. if (qdf_unlikely(msdu_info->frm_type == dp_tx_frm_rmnet))
  2098. paddr = dp_tx_rmnet_nbuf_map(msdu_info, tx_desc);
  2099. else
  2100. paddr = dp_tx_nbuf_map(vdev, tx_desc, nbuf);
  2101. if (!paddr) {
  2102. /* Handle failure */
  2103. dp_err("qdf_nbuf_map failed");
  2104. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  2105. drop_code = TX_DMA_MAP_ERR;
  2106. goto release_desc;
  2107. }
  2108. tx_desc->dma_addr = paddr;
  2109. dp_tx_desc_history_add(soc, tx_desc->dma_addr, nbuf,
  2110. tx_desc->id, DP_TX_DESC_MAP);
  2111. dp_tx_update_mcast_param(peer_id, &htt_tcl_metadata, vdev, msdu_info);
  2112. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  2113. status = soc->arch_ops.tx_hw_enqueue(soc, vdev, tx_desc,
  2114. htt_tcl_metadata,
  2115. tx_exc_metadata, msdu_info);
  2116. if (status != QDF_STATUS_SUCCESS) {
  2117. dp_tx_err_rl("Tx_hw_enqueue Fail tx_desc %pK queue %d",
  2118. tx_desc, tx_q->ring_id);
  2119. dp_tx_desc_history_add(soc, tx_desc->dma_addr, nbuf,
  2120. tx_desc->id, DP_TX_DESC_UNMAP);
  2121. dp_tx_nbuf_unmap(soc, tx_desc);
  2122. drop_code = TX_HW_ENQUEUE;
  2123. goto release_desc;
  2124. }
  2125. tx_sw_drop_stats_inc(pdev, nbuf, drop_code);
  2126. return NULL;
  2127. release_desc:
  2128. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  2129. fail_return:
  2130. dp_tx_get_tid(vdev, nbuf, msdu_info);
  2131. tx_sw_drop_stats_inc(pdev, nbuf, drop_code);
  2132. tid_stats = &pdev->stats.tid_stats.
  2133. tid_tx_stats[tx_q->ring_id][tid];
  2134. tid_stats->swdrop_cnt[drop_code]++;
  2135. return nbuf;
  2136. }
  2137. /**
  2138. * dp_tdls_tx_comp_free_buff() - Free non std buffer when TDLS flag is set
  2139. * @soc: Soc handle
  2140. * @desc: software Tx descriptor to be processed
  2141. *
  2142. * Return: 0 if Success
  2143. */
  2144. #ifdef FEATURE_WLAN_TDLS
  2145. static inline int
  2146. dp_tdls_tx_comp_free_buff(struct dp_soc *soc, struct dp_tx_desc_s *desc)
  2147. {
  2148. /* If it is TDLS mgmt, don't unmap or free the frame */
  2149. if (desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME) {
  2150. dp_non_std_htt_tx_comp_free_buff(soc, desc);
  2151. return 0;
  2152. }
  2153. return 1;
  2154. }
  2155. #else
  2156. static inline int
  2157. dp_tdls_tx_comp_free_buff(struct dp_soc *soc, struct dp_tx_desc_s *desc)
  2158. {
  2159. return 1;
  2160. }
  2161. #endif
  2162. qdf_nbuf_t dp_tx_comp_free_buf(struct dp_soc *soc, struct dp_tx_desc_s *desc,
  2163. bool delayed_free)
  2164. {
  2165. qdf_nbuf_t nbuf = desc->nbuf;
  2166. enum dp_tx_event_type type = dp_tx_get_event_type(desc->flags);
  2167. /* nbuf already freed in vdev detach path */
  2168. if (!nbuf)
  2169. return NULL;
  2170. if (!dp_tdls_tx_comp_free_buff(soc, desc))
  2171. return NULL;
  2172. /* 0 : MSDU buffer, 1 : MLE */
  2173. if (desc->msdu_ext_desc) {
  2174. /* TSO free */
  2175. if (hal_tx_ext_desc_get_tso_enable(
  2176. desc->msdu_ext_desc->vaddr)) {
  2177. dp_tx_desc_history_add(soc, desc->dma_addr, desc->nbuf,
  2178. desc->id, DP_TX_COMP_MSDU_EXT);
  2179. dp_tx_tso_seg_history_add(soc,
  2180. desc->msdu_ext_desc->tso_desc,
  2181. desc->nbuf, desc->id, type);
  2182. /* unmap eash TSO seg before free the nbuf */
  2183. dp_tx_tso_unmap_segment(soc,
  2184. desc->msdu_ext_desc->tso_desc,
  2185. desc->msdu_ext_desc->
  2186. tso_num_desc);
  2187. goto nbuf_free;
  2188. }
  2189. if (qdf_unlikely(desc->frm_type == dp_tx_frm_sg)) {
  2190. void *msdu_ext_desc = desc->msdu_ext_desc->vaddr;
  2191. qdf_dma_addr_t iova;
  2192. uint32_t frag_len;
  2193. uint32_t i;
  2194. qdf_nbuf_unmap_nbytes_single(soc->osdev, nbuf,
  2195. QDF_DMA_TO_DEVICE,
  2196. qdf_nbuf_headlen(nbuf));
  2197. for (i = 1; i < DP_TX_MAX_NUM_FRAGS; i++) {
  2198. hal_tx_ext_desc_get_frag_info(msdu_ext_desc, i,
  2199. &iova,
  2200. &frag_len);
  2201. if (!iova || !frag_len)
  2202. break;
  2203. qdf_mem_unmap_page(soc->osdev, iova, frag_len,
  2204. QDF_DMA_TO_DEVICE);
  2205. }
  2206. goto nbuf_free;
  2207. }
  2208. }
  2209. /* If it's ME frame, dont unmap the cloned nbuf's */
  2210. if ((desc->flags & DP_TX_DESC_FLAG_ME) && qdf_nbuf_is_cloned(nbuf))
  2211. goto nbuf_free;
  2212. dp_tx_desc_history_add(soc, desc->dma_addr, desc->nbuf, desc->id, type);
  2213. dp_tx_unmap(soc, desc);
  2214. if (desc->flags & DP_TX_DESC_FLAG_MESH_MODE)
  2215. return dp_mesh_tx_comp_free_buff(soc, desc, delayed_free);
  2216. if (dp_tx_traffic_end_indication_enq_ind_pkt(soc, desc, nbuf))
  2217. return NULL;
  2218. nbuf_free:
  2219. if (delayed_free)
  2220. return nbuf;
  2221. qdf_nbuf_free(nbuf);
  2222. return NULL;
  2223. }
  2224. /**
  2225. * dp_tx_sg_unmap_buf() - Unmap scatter gather fragments
  2226. * @soc: DP soc handle
  2227. * @nbuf: skb
  2228. * @msdu_info: MSDU info
  2229. *
  2230. * Return: None
  2231. */
  2232. static inline void
  2233. dp_tx_sg_unmap_buf(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2234. struct dp_tx_msdu_info_s *msdu_info)
  2235. {
  2236. uint32_t cur_idx;
  2237. struct dp_tx_seg_info_s *seg = msdu_info->u.sg_info.curr_seg;
  2238. qdf_nbuf_unmap_nbytes_single(soc->osdev, nbuf, QDF_DMA_TO_DEVICE,
  2239. qdf_nbuf_headlen(nbuf));
  2240. for (cur_idx = 1; cur_idx < seg->frag_cnt; cur_idx++)
  2241. qdf_mem_unmap_page(soc->osdev, (qdf_dma_addr_t)
  2242. (seg->frags[cur_idx].paddr_lo | ((uint64_t)
  2243. seg->frags[cur_idx].paddr_hi) << 32),
  2244. seg->frags[cur_idx].len,
  2245. QDF_DMA_TO_DEVICE);
  2246. }
  2247. #if QDF_LOCK_STATS
  2248. noinline
  2249. #else
  2250. #endif
  2251. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  2252. struct dp_tx_msdu_info_s *msdu_info)
  2253. {
  2254. uint32_t i;
  2255. struct dp_pdev *pdev = vdev->pdev;
  2256. struct dp_soc *soc = pdev->soc;
  2257. struct dp_tx_desc_s *tx_desc;
  2258. bool is_cce_classified = false;
  2259. QDF_STATUS status;
  2260. uint16_t htt_tcl_metadata = 0;
  2261. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  2262. struct cdp_tid_tx_stats *tid_stats = NULL;
  2263. uint8_t prep_desc_fail = 0, hw_enq_fail = 0;
  2264. if (msdu_info->frm_type == dp_tx_frm_me)
  2265. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  2266. i = 0;
  2267. /* Print statement to track i and num_seg */
  2268. /*
  2269. * For each segment (maps to 1 MSDU) , prepare software and hardware
  2270. * descriptors using information in msdu_info
  2271. */
  2272. while (i < msdu_info->num_seg) {
  2273. /*
  2274. * Setup Tx descriptor for an MSDU, and MSDU extension
  2275. * descriptor
  2276. */
  2277. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  2278. tx_q->desc_pool_id);
  2279. if (!tx_desc) {
  2280. if (msdu_info->frm_type == dp_tx_frm_me) {
  2281. prep_desc_fail++;
  2282. dp_tx_me_free_buf(pdev,
  2283. (void *)(msdu_info->u.sg_info
  2284. .curr_seg->frags[0].vaddr));
  2285. if (prep_desc_fail == msdu_info->num_seg) {
  2286. /*
  2287. * Unmap is needed only if descriptor
  2288. * preparation failed for all segments.
  2289. */
  2290. qdf_nbuf_unmap(soc->osdev,
  2291. msdu_info->u.sg_info.
  2292. curr_seg->nbuf,
  2293. QDF_DMA_TO_DEVICE);
  2294. }
  2295. /*
  2296. * Free the nbuf for the current segment
  2297. * and make it point to the next in the list.
  2298. * For me, there are as many segments as there
  2299. * are no of clients.
  2300. */
  2301. qdf_nbuf_free(msdu_info->u.sg_info
  2302. .curr_seg->nbuf);
  2303. if (msdu_info->u.sg_info.curr_seg->next) {
  2304. msdu_info->u.sg_info.curr_seg =
  2305. msdu_info->u.sg_info
  2306. .curr_seg->next;
  2307. nbuf = msdu_info->u.sg_info
  2308. .curr_seg->nbuf;
  2309. }
  2310. i++;
  2311. continue;
  2312. }
  2313. if (msdu_info->frm_type == dp_tx_frm_tso) {
  2314. dp_tx_tso_seg_history_add(
  2315. soc,
  2316. msdu_info->u.tso_info.curr_seg,
  2317. nbuf, 0, DP_TX_DESC_UNMAP);
  2318. dp_tx_tso_unmap_segment(soc,
  2319. msdu_info->u.tso_info.
  2320. curr_seg,
  2321. msdu_info->u.tso_info.
  2322. tso_num_seg_list);
  2323. if (msdu_info->u.tso_info.curr_seg->next) {
  2324. msdu_info->u.tso_info.curr_seg =
  2325. msdu_info->u.tso_info.curr_seg->next;
  2326. i++;
  2327. continue;
  2328. }
  2329. }
  2330. if (msdu_info->frm_type == dp_tx_frm_sg)
  2331. dp_tx_sg_unmap_buf(soc, nbuf, msdu_info);
  2332. goto done;
  2333. }
  2334. if (msdu_info->frm_type == dp_tx_frm_me) {
  2335. tx_desc->msdu_ext_desc->me_buffer =
  2336. (struct dp_tx_me_buf_t *)msdu_info->
  2337. u.sg_info.curr_seg->frags[0].vaddr;
  2338. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  2339. }
  2340. if (is_cce_classified)
  2341. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  2342. htt_tcl_metadata = vdev->htt_tcl_metadata;
  2343. if (msdu_info->exception_fw) {
  2344. DP_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  2345. }
  2346. dp_tx_is_hp_update_required(i, msdu_info);
  2347. /*
  2348. * For frames with multiple segments (TSO, ME), jump to next
  2349. * segment.
  2350. */
  2351. if (msdu_info->frm_type == dp_tx_frm_tso) {
  2352. if (msdu_info->u.tso_info.curr_seg->next) {
  2353. msdu_info->u.tso_info.curr_seg =
  2354. msdu_info->u.tso_info.curr_seg->next;
  2355. /*
  2356. * If this is a jumbo nbuf, then increment the
  2357. * number of nbuf users for each additional
  2358. * segment of the msdu. This will ensure that
  2359. * the skb is freed only after receiving tx
  2360. * completion for all segments of an nbuf
  2361. */
  2362. qdf_nbuf_inc_users(nbuf);
  2363. /* Check with MCL if this is needed */
  2364. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf;
  2365. */
  2366. }
  2367. }
  2368. dp_tx_update_mcast_param(DP_INVALID_PEER,
  2369. &htt_tcl_metadata,
  2370. vdev,
  2371. msdu_info);
  2372. /*
  2373. * Enqueue the Tx MSDU descriptor to HW for transmit
  2374. */
  2375. status = soc->arch_ops.tx_hw_enqueue(soc, vdev, tx_desc,
  2376. htt_tcl_metadata,
  2377. NULL, msdu_info);
  2378. dp_tx_check_and_flush_hp(soc, status, msdu_info);
  2379. if (status != QDF_STATUS_SUCCESS) {
  2380. dp_info_rl("Tx_hw_enqueue Fail tx_desc %pK queue %d",
  2381. tx_desc, tx_q->ring_id);
  2382. dp_tx_get_tid(vdev, nbuf, msdu_info);
  2383. tid_stats = &pdev->stats.tid_stats.
  2384. tid_tx_stats[tx_q->ring_id][msdu_info->tid];
  2385. tid_stats->swdrop_cnt[TX_HW_ENQUEUE]++;
  2386. if (msdu_info->frm_type == dp_tx_frm_me) {
  2387. hw_enq_fail++;
  2388. if (hw_enq_fail == msdu_info->num_seg) {
  2389. /*
  2390. * Unmap is needed only if enqueue
  2391. * failed for all segments.
  2392. */
  2393. qdf_nbuf_unmap(soc->osdev,
  2394. msdu_info->u.sg_info.
  2395. curr_seg->nbuf,
  2396. QDF_DMA_TO_DEVICE);
  2397. }
  2398. /*
  2399. * Free the nbuf for the current segment
  2400. * and make it point to the next in the list.
  2401. * For me, there are as many segments as there
  2402. * are no of clients.
  2403. */
  2404. qdf_nbuf_free(msdu_info->u.sg_info
  2405. .curr_seg->nbuf);
  2406. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  2407. if (msdu_info->u.sg_info.curr_seg->next) {
  2408. msdu_info->u.sg_info.curr_seg =
  2409. msdu_info->u.sg_info
  2410. .curr_seg->next;
  2411. nbuf = msdu_info->u.sg_info
  2412. .curr_seg->nbuf;
  2413. } else
  2414. break;
  2415. i++;
  2416. continue;
  2417. }
  2418. /*
  2419. * For TSO frames, the nbuf users increment done for
  2420. * the current segment has to be reverted, since the
  2421. * hw enqueue for this segment failed
  2422. */
  2423. if (msdu_info->frm_type == dp_tx_frm_tso &&
  2424. msdu_info->u.tso_info.curr_seg) {
  2425. /*
  2426. * unmap and free current,
  2427. * retransmit remaining segments
  2428. */
  2429. dp_tx_comp_free_buf(soc, tx_desc, false);
  2430. i++;
  2431. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  2432. continue;
  2433. }
  2434. if (msdu_info->frm_type == dp_tx_frm_sg)
  2435. dp_tx_sg_unmap_buf(soc, nbuf, msdu_info);
  2436. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  2437. goto done;
  2438. }
  2439. /*
  2440. * TODO
  2441. * if tso_info structure can be modified to have curr_seg
  2442. * as first element, following 2 blocks of code (for TSO and SG)
  2443. * can be combined into 1
  2444. */
  2445. /*
  2446. * For Multicast-Unicast converted packets,
  2447. * each converted frame (for a client) is represented as
  2448. * 1 segment
  2449. */
  2450. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  2451. (msdu_info->frm_type == dp_tx_frm_me)) {
  2452. if (msdu_info->u.sg_info.curr_seg->next) {
  2453. msdu_info->u.sg_info.curr_seg =
  2454. msdu_info->u.sg_info.curr_seg->next;
  2455. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  2456. } else
  2457. break;
  2458. }
  2459. i++;
  2460. }
  2461. nbuf = NULL;
  2462. done:
  2463. return nbuf;
  2464. }
  2465. /**
  2466. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  2467. * for SG frames
  2468. * @vdev: DP vdev handle
  2469. * @nbuf: skb
  2470. * @seg_info: Pointer to Segment info Descriptor to be prepared
  2471. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  2472. *
  2473. * Return: NULL on success,
  2474. * nbuf when it fails to send
  2475. */
  2476. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  2477. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  2478. {
  2479. uint32_t cur_frag, nr_frags, i;
  2480. qdf_dma_addr_t paddr;
  2481. struct dp_tx_sg_info_s *sg_info;
  2482. sg_info = &msdu_info->u.sg_info;
  2483. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  2484. if (QDF_STATUS_SUCCESS !=
  2485. qdf_nbuf_map_nbytes_single(vdev->osdev, nbuf,
  2486. QDF_DMA_TO_DEVICE,
  2487. qdf_nbuf_headlen(nbuf))) {
  2488. dp_tx_err("dma map error");
  2489. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  2490. qdf_nbuf_free(nbuf);
  2491. return NULL;
  2492. }
  2493. paddr = qdf_nbuf_mapped_paddr_get(nbuf);
  2494. seg_info->frags[0].paddr_lo = paddr;
  2495. seg_info->frags[0].paddr_hi = ((uint64_t) paddr) >> 32;
  2496. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  2497. seg_info->frags[0].vaddr = (void *) nbuf;
  2498. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  2499. if (QDF_STATUS_SUCCESS != qdf_nbuf_frag_map(vdev->osdev,
  2500. nbuf, 0,
  2501. QDF_DMA_TO_DEVICE,
  2502. cur_frag)) {
  2503. dp_tx_err("frag dma map error");
  2504. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  2505. goto map_err;
  2506. }
  2507. paddr = qdf_nbuf_get_tx_frag_paddr(nbuf);
  2508. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  2509. seg_info->frags[cur_frag + 1].paddr_hi =
  2510. ((uint64_t) paddr) >> 32;
  2511. seg_info->frags[cur_frag + 1].len =
  2512. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  2513. }
  2514. seg_info->frag_cnt = (cur_frag + 1);
  2515. seg_info->total_len = qdf_nbuf_len(nbuf);
  2516. seg_info->next = NULL;
  2517. sg_info->curr_seg = seg_info;
  2518. msdu_info->frm_type = dp_tx_frm_sg;
  2519. msdu_info->num_seg = 1;
  2520. return nbuf;
  2521. map_err:
  2522. /* restore paddr into nbuf before calling unmap */
  2523. qdf_nbuf_mapped_paddr_set(nbuf,
  2524. (qdf_dma_addr_t)(seg_info->frags[0].paddr_lo |
  2525. ((uint64_t)
  2526. seg_info->frags[0].paddr_hi) << 32));
  2527. qdf_nbuf_unmap_nbytes_single(vdev->osdev, nbuf,
  2528. QDF_DMA_TO_DEVICE,
  2529. seg_info->frags[0].len);
  2530. for (i = 1; i <= cur_frag; i++) {
  2531. qdf_mem_unmap_page(vdev->osdev, (qdf_dma_addr_t)
  2532. (seg_info->frags[i].paddr_lo | ((uint64_t)
  2533. seg_info->frags[i].paddr_hi) << 32),
  2534. seg_info->frags[i].len,
  2535. QDF_DMA_TO_DEVICE);
  2536. }
  2537. qdf_nbuf_free(nbuf);
  2538. return NULL;
  2539. }
  2540. /**
  2541. * dp_tx_add_tx_sniffer_meta_data()- Add tx_sniffer meta hdr info
  2542. * @vdev: DP vdev handle
  2543. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  2544. * @ppdu_cookie: PPDU cookie that should be replayed in the ppdu completions
  2545. *
  2546. * Return: NULL on failure,
  2547. * nbuf when extracted successfully
  2548. */
  2549. static
  2550. void dp_tx_add_tx_sniffer_meta_data(struct dp_vdev *vdev,
  2551. struct dp_tx_msdu_info_s *msdu_info,
  2552. uint16_t ppdu_cookie)
  2553. {
  2554. struct htt_tx_msdu_desc_ext2_t *meta_data =
  2555. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  2556. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  2557. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET
  2558. (msdu_info->meta_data[5], 1);
  2559. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET
  2560. (msdu_info->meta_data[5], 1);
  2561. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET
  2562. (msdu_info->meta_data[6], ppdu_cookie);
  2563. msdu_info->exception_fw = 1;
  2564. msdu_info->is_tx_sniffer = 1;
  2565. }
  2566. #ifdef MESH_MODE_SUPPORT
  2567. /**
  2568. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  2569. * and prepare msdu_info for mesh frames.
  2570. * @vdev: DP vdev handle
  2571. * @nbuf: skb
  2572. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  2573. *
  2574. * Return: NULL on failure,
  2575. * nbuf when extracted successfully
  2576. */
  2577. static
  2578. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  2579. struct dp_tx_msdu_info_s *msdu_info)
  2580. {
  2581. struct meta_hdr_s *mhdr;
  2582. struct htt_tx_msdu_desc_ext2_t *meta_data =
  2583. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  2584. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  2585. if (CB_FTYPE_MESH_TX_INFO != qdf_nbuf_get_tx_ftype(nbuf)) {
  2586. msdu_info->exception_fw = 0;
  2587. goto remove_meta_hdr;
  2588. }
  2589. msdu_info->exception_fw = 1;
  2590. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  2591. meta_data->host_tx_desc_pool = 1;
  2592. meta_data->update_peer_cache = 1;
  2593. meta_data->learning_frame = 1;
  2594. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  2595. meta_data->power = mhdr->power;
  2596. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  2597. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  2598. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  2599. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  2600. meta_data->dyn_bw = 1;
  2601. meta_data->valid_pwr = 1;
  2602. meta_data->valid_mcs_mask = 1;
  2603. meta_data->valid_nss_mask = 1;
  2604. meta_data->valid_preamble_type = 1;
  2605. meta_data->valid_retries = 1;
  2606. meta_data->valid_bw_info = 1;
  2607. }
  2608. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  2609. meta_data->encrypt_type = 0;
  2610. meta_data->valid_encrypt_type = 1;
  2611. meta_data->learning_frame = 0;
  2612. }
  2613. meta_data->valid_key_flags = 1;
  2614. meta_data->key_flags = (mhdr->keyix & 0x3);
  2615. remove_meta_hdr:
  2616. if (qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s)) == NULL) {
  2617. dp_tx_err("qdf_nbuf_pull_head failed");
  2618. qdf_nbuf_free(nbuf);
  2619. return NULL;
  2620. }
  2621. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  2622. dp_tx_info("Meta hdr %0x %0x %0x %0x %0x %0x"
  2623. " tid %d to_fw %d",
  2624. msdu_info->meta_data[0],
  2625. msdu_info->meta_data[1],
  2626. msdu_info->meta_data[2],
  2627. msdu_info->meta_data[3],
  2628. msdu_info->meta_data[4],
  2629. msdu_info->meta_data[5],
  2630. msdu_info->tid, msdu_info->exception_fw);
  2631. return nbuf;
  2632. }
  2633. #else
  2634. static
  2635. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  2636. struct dp_tx_msdu_info_s *msdu_info)
  2637. {
  2638. return nbuf;
  2639. }
  2640. #endif
  2641. /**
  2642. * dp_check_exc_metadata() - Checks if parameters are valid
  2643. * @tx_exc: holds all exception path parameters
  2644. *
  2645. * Return: true when all the parameters are valid else false
  2646. *
  2647. */
  2648. static bool dp_check_exc_metadata(struct cdp_tx_exception_metadata *tx_exc)
  2649. {
  2650. bool invalid_tid = (tx_exc->tid >= DP_MAX_TIDS && tx_exc->tid !=
  2651. HTT_INVALID_TID);
  2652. bool invalid_encap_type =
  2653. (tx_exc->tx_encap_type > htt_cmn_pkt_num_types &&
  2654. tx_exc->tx_encap_type != CDP_INVALID_TX_ENCAP_TYPE);
  2655. bool invalid_sec_type = (tx_exc->sec_type > cdp_num_sec_types &&
  2656. tx_exc->sec_type != CDP_INVALID_SEC_TYPE);
  2657. bool invalid_cookie = (tx_exc->is_tx_sniffer == 1 &&
  2658. tx_exc->ppdu_cookie == 0);
  2659. if (tx_exc->is_intrabss_fwd)
  2660. return true;
  2661. if (invalid_tid || invalid_encap_type || invalid_sec_type ||
  2662. invalid_cookie) {
  2663. return false;
  2664. }
  2665. return true;
  2666. }
  2667. #ifdef ATH_SUPPORT_IQUE
  2668. bool dp_tx_mcast_enhance(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  2669. {
  2670. qdf_ether_header_t *eh;
  2671. /* Mcast to Ucast Conversion*/
  2672. if (qdf_likely(!vdev->mcast_enhancement_en))
  2673. return true;
  2674. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2675. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  2676. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  2677. dp_verbose_debug("Mcast frm for ME %pK", vdev);
  2678. qdf_nbuf_set_next(nbuf, NULL);
  2679. DP_STATS_INC_PKT(vdev, tx_i.mcast_en.mcast_pkt, 1,
  2680. qdf_nbuf_len(nbuf));
  2681. if (dp_tx_prepare_send_me(vdev, nbuf) ==
  2682. QDF_STATUS_SUCCESS) {
  2683. return false;
  2684. }
  2685. if (qdf_unlikely(vdev->igmp_mcast_enhanc_en > 0)) {
  2686. if (dp_tx_prepare_send_igmp_me(vdev, nbuf) ==
  2687. QDF_STATUS_SUCCESS) {
  2688. return false;
  2689. }
  2690. }
  2691. }
  2692. return true;
  2693. }
  2694. #else
  2695. bool dp_tx_mcast_enhance(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  2696. {
  2697. return true;
  2698. }
  2699. #endif
  2700. #ifdef QCA_SUPPORT_WDS_EXTENDED
  2701. /**
  2702. * dp_tx_mcast_drop() - Drop mcast frame if drop_tx_mcast is set in WDS_EXT
  2703. * @vdev: vdev handle
  2704. * @nbuf: skb
  2705. *
  2706. * Return: true if frame is dropped, false otherwise
  2707. */
  2708. static inline bool dp_tx_mcast_drop(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  2709. {
  2710. /* Drop tx mcast and WDS Extended feature check */
  2711. if (qdf_unlikely((vdev->drop_tx_mcast) && (vdev->wds_ext_enabled))) {
  2712. qdf_ether_header_t *eh = (qdf_ether_header_t *)
  2713. qdf_nbuf_data(nbuf);
  2714. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  2715. DP_STATS_INC(vdev, tx_i.dropped.tx_mcast_drop, 1);
  2716. return true;
  2717. }
  2718. }
  2719. return false;
  2720. }
  2721. #else
  2722. static inline bool dp_tx_mcast_drop(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  2723. {
  2724. return false;
  2725. }
  2726. #endif
  2727. /**
  2728. * dp_tx_per_pkt_vdev_id_check() - vdev id check for frame
  2729. * @nbuf: qdf_nbuf_t
  2730. * @vdev: struct dp_vdev *
  2731. *
  2732. * Allow packet for processing only if it is for peer client which is
  2733. * connected with same vap. Drop packet if client is connected to
  2734. * different vap.
  2735. *
  2736. * Return: QDF_STATUS
  2737. */
  2738. static inline QDF_STATUS
  2739. dp_tx_per_pkt_vdev_id_check(qdf_nbuf_t nbuf, struct dp_vdev *vdev)
  2740. {
  2741. struct dp_ast_entry *dst_ast_entry = NULL;
  2742. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2743. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) ||
  2744. DP_FRAME_IS_BROADCAST((eh)->ether_dhost))
  2745. return QDF_STATUS_SUCCESS;
  2746. qdf_spin_lock_bh(&vdev->pdev->soc->ast_lock);
  2747. dst_ast_entry = dp_peer_ast_hash_find_by_vdevid(vdev->pdev->soc,
  2748. eh->ether_dhost,
  2749. vdev->vdev_id);
  2750. /* If there is no ast entry, return failure */
  2751. if (qdf_unlikely(!dst_ast_entry)) {
  2752. qdf_spin_unlock_bh(&vdev->pdev->soc->ast_lock);
  2753. return QDF_STATUS_E_FAILURE;
  2754. }
  2755. qdf_spin_unlock_bh(&vdev->pdev->soc->ast_lock);
  2756. return QDF_STATUS_SUCCESS;
  2757. }
  2758. /**
  2759. * dp_tx_nawds_handler() - NAWDS handler
  2760. *
  2761. * @soc: DP soc handle
  2762. * @vdev: DP vdev handle
  2763. * @msdu_info: msdu_info required to create HTT metadata
  2764. * @nbuf: skb
  2765. * @sa_peer_id:
  2766. *
  2767. * This API transfers the multicast frames with the peer id
  2768. * on NAWDS enabled peer.
  2769. *
  2770. * Return: none
  2771. */
  2772. void dp_tx_nawds_handler(struct dp_soc *soc, struct dp_vdev *vdev,
  2773. struct dp_tx_msdu_info_s *msdu_info,
  2774. qdf_nbuf_t nbuf, uint16_t sa_peer_id)
  2775. {
  2776. struct dp_peer *peer = NULL;
  2777. qdf_nbuf_t nbuf_clone = NULL;
  2778. uint16_t peer_id = DP_INVALID_PEER;
  2779. struct dp_txrx_peer *txrx_peer;
  2780. uint8_t link_id = 0;
  2781. /* This check avoids pkt forwarding which is entered
  2782. * in the ast table but still doesn't have valid peerid.
  2783. */
  2784. if (sa_peer_id == HTT_INVALID_PEER)
  2785. return;
  2786. qdf_spin_lock_bh(&vdev->peer_list_lock);
  2787. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2788. txrx_peer = dp_get_txrx_peer(peer);
  2789. if (!txrx_peer)
  2790. continue;
  2791. if (!txrx_peer->bss_peer && txrx_peer->nawds_enabled) {
  2792. peer_id = peer->peer_id;
  2793. if (!dp_peer_is_primary_link_peer(peer))
  2794. continue;
  2795. /* In the case of wds ext peer mcast traffic will be
  2796. * sent as part of VLAN interface
  2797. */
  2798. if (dp_peer_is_wds_ext_peer(txrx_peer))
  2799. continue;
  2800. /* Multicast packets needs to be
  2801. * dropped in case of intra bss forwarding
  2802. */
  2803. if (sa_peer_id == txrx_peer->peer_id) {
  2804. dp_tx_debug("multicast packet");
  2805. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2806. tx.nawds_mcast_drop,
  2807. 1, link_id);
  2808. continue;
  2809. }
  2810. nbuf_clone = qdf_nbuf_clone(nbuf);
  2811. if (!nbuf_clone) {
  2812. QDF_TRACE(QDF_MODULE_ID_DP,
  2813. QDF_TRACE_LEVEL_ERROR,
  2814. FL("nbuf clone failed"));
  2815. break;
  2816. }
  2817. nbuf_clone = dp_tx_send_msdu_single(vdev, nbuf_clone,
  2818. msdu_info, peer_id,
  2819. NULL);
  2820. if (nbuf_clone) {
  2821. dp_tx_debug("pkt send failed");
  2822. qdf_nbuf_free(nbuf_clone);
  2823. } else {
  2824. if (peer_id != DP_INVALID_PEER)
  2825. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer,
  2826. tx.nawds_mcast,
  2827. 1, qdf_nbuf_len(nbuf), link_id);
  2828. }
  2829. }
  2830. }
  2831. qdf_spin_unlock_bh(&vdev->peer_list_lock);
  2832. }
  2833. #ifdef WLAN_MCAST_MLO
  2834. static inline bool
  2835. dp_tx_check_mesh_vdev(struct dp_vdev *vdev,
  2836. struct cdp_tx_exception_metadata *tx_exc_metadata)
  2837. {
  2838. if (!tx_exc_metadata->is_mlo_mcast && qdf_unlikely(vdev->mesh_vdev))
  2839. return true;
  2840. return false;
  2841. }
  2842. #else
  2843. static inline bool
  2844. dp_tx_check_mesh_vdev(struct dp_vdev *vdev,
  2845. struct cdp_tx_exception_metadata *tx_exc_metadata)
  2846. {
  2847. if (qdf_unlikely(vdev->mesh_vdev))
  2848. return true;
  2849. return false;
  2850. }
  2851. #endif
  2852. qdf_nbuf_t
  2853. dp_tx_send_exception(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2854. qdf_nbuf_t nbuf,
  2855. struct cdp_tx_exception_metadata *tx_exc_metadata)
  2856. {
  2857. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2858. struct dp_tx_msdu_info_s msdu_info;
  2859. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  2860. DP_MOD_ID_TX_EXCEPTION);
  2861. if (qdf_unlikely(!vdev))
  2862. goto fail;
  2863. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  2864. if (!tx_exc_metadata)
  2865. goto fail;
  2866. msdu_info.tid = tx_exc_metadata->tid;
  2867. dp_verbose_debug("skb "QDF_MAC_ADDR_FMT,
  2868. QDF_MAC_ADDR_REF(nbuf->data));
  2869. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  2870. if (qdf_unlikely(!dp_check_exc_metadata(tx_exc_metadata))) {
  2871. dp_tx_err("Invalid parameters in exception path");
  2872. goto fail;
  2873. }
  2874. /* for peer based metadata check if peer is valid */
  2875. if (tx_exc_metadata->peer_id != CDP_INVALID_PEER) {
  2876. struct dp_peer *peer = NULL;
  2877. peer = dp_peer_get_ref_by_id(vdev->pdev->soc,
  2878. tx_exc_metadata->peer_id,
  2879. DP_MOD_ID_TX_EXCEPTION);
  2880. if (qdf_unlikely(!peer)) {
  2881. DP_STATS_INC(vdev,
  2882. tx_i.dropped.invalid_peer_id_in_exc_path,
  2883. 1);
  2884. goto fail;
  2885. }
  2886. dp_peer_unref_delete(peer, DP_MOD_ID_TX_EXCEPTION);
  2887. }
  2888. /* Basic sanity checks for unsupported packets */
  2889. /* MESH mode */
  2890. if (dp_tx_check_mesh_vdev(vdev, tx_exc_metadata)) {
  2891. dp_tx_err("Mesh mode is not supported in exception path");
  2892. goto fail;
  2893. }
  2894. /*
  2895. * Classify the frame and call corresponding
  2896. * "prepare" function which extracts the segment (TSO)
  2897. * and fragmentation information (for TSO , SG, ME, or Raw)
  2898. * into MSDU_INFO structure which is later used to fill
  2899. * SW and HW descriptors.
  2900. */
  2901. if (qdf_nbuf_is_tso(nbuf)) {
  2902. dp_verbose_debug("TSO frame %pK", vdev);
  2903. DP_STATS_INC_PKT(vdev->pdev, tso_stats.num_tso_pkts, 1,
  2904. qdf_nbuf_len(nbuf));
  2905. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  2906. DP_STATS_INC_PKT(vdev->pdev, tso_stats.dropped_host, 1,
  2907. qdf_nbuf_len(nbuf));
  2908. goto fail;
  2909. }
  2910. DP_STATS_INC(vdev, tx_i.rcvd.num, msdu_info.num_seg - 1);
  2911. goto send_multiple;
  2912. }
  2913. /* SG */
  2914. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  2915. struct dp_tx_seg_info_s seg_info = {0};
  2916. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  2917. if (!nbuf)
  2918. goto fail;
  2919. dp_verbose_debug("non-TSO SG frame %pK", vdev);
  2920. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  2921. qdf_nbuf_len(nbuf));
  2922. goto send_multiple;
  2923. }
  2924. if (qdf_likely(tx_exc_metadata->is_tx_sniffer)) {
  2925. DP_STATS_INC_PKT(vdev, tx_i.sniffer_rcvd, 1,
  2926. qdf_nbuf_len(nbuf));
  2927. dp_tx_add_tx_sniffer_meta_data(vdev, &msdu_info,
  2928. tx_exc_metadata->ppdu_cookie);
  2929. }
  2930. /*
  2931. * Get HW Queue to use for this frame.
  2932. * TCL supports upto 4 DMA rings, out of which 3 rings are
  2933. * dedicated for data and 1 for command.
  2934. * "queue_id" maps to one hardware ring.
  2935. * With each ring, we also associate a unique Tx descriptor pool
  2936. * to minimize lock contention for these resources.
  2937. */
  2938. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2939. /*
  2940. * if the packet is mcast packet send through mlo_macst handler
  2941. * for all prnt_vdevs
  2942. */
  2943. if (soc->arch_ops.dp_tx_mlo_mcast_send) {
  2944. nbuf = soc->arch_ops.dp_tx_mlo_mcast_send(soc, vdev,
  2945. nbuf,
  2946. tx_exc_metadata);
  2947. if (!nbuf)
  2948. goto fail;
  2949. }
  2950. if (qdf_likely(tx_exc_metadata->is_intrabss_fwd)) {
  2951. if (qdf_unlikely(vdev->nawds_enabled)) {
  2952. /*
  2953. * This is a multicast packet
  2954. */
  2955. dp_tx_nawds_handler(soc, vdev, &msdu_info, nbuf,
  2956. tx_exc_metadata->peer_id);
  2957. DP_STATS_INC_PKT(vdev, tx_i.nawds_mcast,
  2958. 1, qdf_nbuf_len(nbuf));
  2959. }
  2960. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info,
  2961. DP_INVALID_PEER, NULL);
  2962. } else {
  2963. /*
  2964. * Check exception descriptors
  2965. */
  2966. if (dp_tx_exception_limit_check(vdev))
  2967. goto fail;
  2968. /* Single linear frame */
  2969. /*
  2970. * If nbuf is a simple linear frame, use send_single function to
  2971. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  2972. * SRNG. There is no need to setup a MSDU extension descriptor.
  2973. */
  2974. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info,
  2975. tx_exc_metadata->peer_id,
  2976. tx_exc_metadata);
  2977. }
  2978. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TX_EXCEPTION);
  2979. return nbuf;
  2980. send_multiple:
  2981. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2982. fail:
  2983. if (vdev)
  2984. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TX_EXCEPTION);
  2985. dp_verbose_debug("pkt send failed");
  2986. return nbuf;
  2987. }
  2988. qdf_nbuf_t
  2989. dp_tx_send_exception_vdev_id_check(struct cdp_soc_t *soc_hdl,
  2990. uint8_t vdev_id, qdf_nbuf_t nbuf,
  2991. struct cdp_tx_exception_metadata *tx_exc_metadata)
  2992. {
  2993. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2994. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  2995. DP_MOD_ID_TX_EXCEPTION);
  2996. if (qdf_unlikely(!vdev))
  2997. goto fail;
  2998. if (qdf_unlikely(dp_tx_per_pkt_vdev_id_check(nbuf, vdev)
  2999. == QDF_STATUS_E_FAILURE)) {
  3000. DP_STATS_INC(vdev, tx_i.dropped.fail_per_pkt_vdev_id_check, 1);
  3001. goto fail;
  3002. }
  3003. /* Unref count as it will again be taken inside dp_tx_exception */
  3004. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TX_EXCEPTION);
  3005. return dp_tx_send_exception(soc_hdl, vdev_id, nbuf, tx_exc_metadata);
  3006. fail:
  3007. if (vdev)
  3008. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TX_EXCEPTION);
  3009. dp_verbose_debug("pkt send failed");
  3010. return nbuf;
  3011. }
  3012. #ifdef MESH_MODE_SUPPORT
  3013. qdf_nbuf_t dp_tx_send_mesh(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  3014. qdf_nbuf_t nbuf)
  3015. {
  3016. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3017. struct meta_hdr_s *mhdr;
  3018. qdf_nbuf_t nbuf_mesh = NULL;
  3019. qdf_nbuf_t nbuf_clone = NULL;
  3020. struct dp_vdev *vdev;
  3021. uint8_t no_enc_frame = 0;
  3022. nbuf_mesh = qdf_nbuf_unshare(nbuf);
  3023. if (!nbuf_mesh) {
  3024. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3025. "qdf_nbuf_unshare failed");
  3026. return nbuf;
  3027. }
  3028. vdev = dp_vdev_get_ref_by_id(soc, vdev_id, DP_MOD_ID_MESH);
  3029. if (!vdev) {
  3030. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3031. "vdev is NULL for vdev_id %d", vdev_id);
  3032. return nbuf;
  3033. }
  3034. nbuf = nbuf_mesh;
  3035. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  3036. if ((vdev->sec_type != cdp_sec_type_none) &&
  3037. (mhdr->flags & METAHDR_FLAG_NOENCRYPT))
  3038. no_enc_frame = 1;
  3039. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  3040. qdf_nbuf_set_priority(nbuf, HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST);
  3041. if ((mhdr->flags & METAHDR_FLAG_INFO_UPDATED) &&
  3042. !no_enc_frame) {
  3043. nbuf_clone = qdf_nbuf_clone(nbuf);
  3044. if (!nbuf_clone) {
  3045. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3046. "qdf_nbuf_clone failed");
  3047. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_MESH);
  3048. return nbuf;
  3049. }
  3050. qdf_nbuf_set_tx_ftype(nbuf_clone, CB_FTYPE_MESH_TX_INFO);
  3051. }
  3052. if (nbuf_clone) {
  3053. if (!dp_tx_send(soc_hdl, vdev_id, nbuf_clone)) {
  3054. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  3055. } else {
  3056. qdf_nbuf_free(nbuf_clone);
  3057. }
  3058. }
  3059. if (no_enc_frame)
  3060. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_MESH_TX_INFO);
  3061. else
  3062. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_INVALID);
  3063. nbuf = dp_tx_send(soc_hdl, vdev_id, nbuf);
  3064. if ((!nbuf) && no_enc_frame) {
  3065. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  3066. }
  3067. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_MESH);
  3068. return nbuf;
  3069. }
  3070. #else
  3071. qdf_nbuf_t dp_tx_send_mesh(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  3072. qdf_nbuf_t nbuf)
  3073. {
  3074. return dp_tx_send(soc_hdl, vdev_id, nbuf);
  3075. }
  3076. #endif
  3077. #ifdef QCA_DP_TX_NBUF_AND_NBUF_DATA_PREFETCH
  3078. static inline
  3079. void dp_tx_prefetch_nbuf_data(qdf_nbuf_t nbuf)
  3080. {
  3081. if (nbuf) {
  3082. qdf_prefetch(&nbuf->len);
  3083. qdf_prefetch(&nbuf->data);
  3084. }
  3085. }
  3086. #else
  3087. static inline
  3088. void dp_tx_prefetch_nbuf_data(qdf_nbuf_t nbuf)
  3089. {
  3090. }
  3091. #endif
  3092. #ifdef DP_UMAC_HW_RESET_SUPPORT
  3093. qdf_nbuf_t dp_tx_drop(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  3094. qdf_nbuf_t nbuf)
  3095. {
  3096. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3097. struct dp_vdev *vdev = NULL;
  3098. vdev = soc->vdev_id_map[vdev_id];
  3099. if (qdf_unlikely(!vdev))
  3100. return nbuf;
  3101. DP_STATS_INC(vdev, tx_i.dropped.drop_ingress, 1);
  3102. return nbuf;
  3103. }
  3104. qdf_nbuf_t dp_tx_exc_drop(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  3105. qdf_nbuf_t nbuf,
  3106. struct cdp_tx_exception_metadata *tx_exc_metadata)
  3107. {
  3108. return dp_tx_drop(soc_hdl, vdev_id, nbuf);
  3109. }
  3110. #endif
  3111. #ifdef FEATURE_DIRECT_LINK
  3112. /**
  3113. * dp_vdev_tx_mark_to_fw() - Mark to_fw bit for the tx packet
  3114. * @nbuf: skb
  3115. * @vdev: DP vdev handle
  3116. *
  3117. * Return: None
  3118. */
  3119. static inline void dp_vdev_tx_mark_to_fw(qdf_nbuf_t nbuf, struct dp_vdev *vdev)
  3120. {
  3121. if (qdf_unlikely(vdev->to_fw))
  3122. QDF_NBUF_CB_TX_PACKET_TO_FW(nbuf) = 1;
  3123. }
  3124. #else
  3125. static inline void dp_vdev_tx_mark_to_fw(qdf_nbuf_t nbuf, struct dp_vdev *vdev)
  3126. {
  3127. }
  3128. #endif
  3129. qdf_nbuf_t dp_tx_send(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  3130. qdf_nbuf_t nbuf)
  3131. {
  3132. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3133. uint16_t peer_id = HTT_INVALID_PEER;
  3134. /*
  3135. * doing a memzero is causing additional function call overhead
  3136. * so doing static stack clearing
  3137. */
  3138. struct dp_tx_msdu_info_s msdu_info = {0};
  3139. struct dp_vdev *vdev = NULL;
  3140. qdf_nbuf_t end_nbuf = NULL;
  3141. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  3142. return nbuf;
  3143. /*
  3144. * dp_vdev_get_ref_by_id does does a atomic operation avoid using
  3145. * this in per packet path.
  3146. *
  3147. * As in this path vdev memory is already protected with netdev
  3148. * tx lock
  3149. */
  3150. vdev = soc->vdev_id_map[vdev_id];
  3151. if (qdf_unlikely(!vdev))
  3152. return nbuf;
  3153. dp_vdev_tx_mark_to_fw(nbuf, vdev);
  3154. /*
  3155. * Set Default Host TID value to invalid TID
  3156. * (TID override disabled)
  3157. */
  3158. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  3159. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  3160. if (qdf_unlikely(vdev->mesh_vdev)) {
  3161. qdf_nbuf_t nbuf_mesh = dp_tx_extract_mesh_meta_data(vdev, nbuf,
  3162. &msdu_info);
  3163. if (!nbuf_mesh) {
  3164. dp_verbose_debug("Extracting mesh metadata failed");
  3165. return nbuf;
  3166. }
  3167. nbuf = nbuf_mesh;
  3168. }
  3169. /*
  3170. * Get HW Queue to use for this frame.
  3171. * TCL supports upto 4 DMA rings, out of which 3 rings are
  3172. * dedicated for data and 1 for command.
  3173. * "queue_id" maps to one hardware ring.
  3174. * With each ring, we also associate a unique Tx descriptor pool
  3175. * to minimize lock contention for these resources.
  3176. */
  3177. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  3178. DP_STATS_INC(vdev, tx_i.rcvd_per_core[msdu_info.tx_queue.desc_pool_id],
  3179. 1);
  3180. /*
  3181. * TCL H/W supports 2 DSCP-TID mapping tables.
  3182. * Table 1 - Default DSCP-TID mapping table
  3183. * Table 2 - 1 DSCP-TID override table
  3184. *
  3185. * If we need a different DSCP-TID mapping for this vap,
  3186. * call tid_classify to extract DSCP/ToS from frame and
  3187. * map to a TID and store in msdu_info. This is later used
  3188. * to fill in TCL Input descriptor (per-packet TID override).
  3189. */
  3190. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  3191. /*
  3192. * Classify the frame and call corresponding
  3193. * "prepare" function which extracts the segment (TSO)
  3194. * and fragmentation information (for TSO , SG, ME, or Raw)
  3195. * into MSDU_INFO structure which is later used to fill
  3196. * SW and HW descriptors.
  3197. */
  3198. if (qdf_nbuf_is_tso(nbuf)) {
  3199. dp_verbose_debug("TSO frame %pK", vdev);
  3200. DP_STATS_INC_PKT(vdev->pdev, tso_stats.num_tso_pkts, 1,
  3201. qdf_nbuf_len(nbuf));
  3202. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  3203. DP_STATS_INC_PKT(vdev->pdev, tso_stats.dropped_host, 1,
  3204. qdf_nbuf_len(nbuf));
  3205. return nbuf;
  3206. }
  3207. DP_STATS_INC(vdev, tx_i.rcvd.num, msdu_info.num_seg - 1);
  3208. goto send_multiple;
  3209. }
  3210. /* SG */
  3211. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  3212. if (qdf_nbuf_get_nr_frags(nbuf) > DP_TX_MAX_NUM_FRAGS - 1) {
  3213. if (qdf_unlikely(qdf_nbuf_linearize(nbuf)))
  3214. return nbuf;
  3215. } else {
  3216. struct dp_tx_seg_info_s seg_info = {0};
  3217. if (qdf_unlikely(is_nbuf_frm_rmnet(nbuf, &msdu_info)))
  3218. goto send_single;
  3219. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info,
  3220. &msdu_info);
  3221. if (!nbuf)
  3222. return NULL;
  3223. dp_verbose_debug("non-TSO SG frame %pK", vdev);
  3224. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  3225. qdf_nbuf_len(nbuf));
  3226. goto send_multiple;
  3227. }
  3228. }
  3229. if (qdf_unlikely(!dp_tx_mcast_enhance(vdev, nbuf)))
  3230. return NULL;
  3231. if (qdf_unlikely(dp_tx_mcast_drop(vdev, nbuf)))
  3232. return nbuf;
  3233. /* RAW */
  3234. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  3235. struct dp_tx_seg_info_s seg_info = {0};
  3236. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  3237. if (!nbuf)
  3238. return NULL;
  3239. dp_verbose_debug("Raw frame %pK", vdev);
  3240. goto send_multiple;
  3241. }
  3242. if (qdf_unlikely(vdev->nawds_enabled)) {
  3243. qdf_ether_header_t *eh = (qdf_ether_header_t *)
  3244. qdf_nbuf_data(nbuf);
  3245. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  3246. uint16_t sa_peer_id = DP_INVALID_PEER;
  3247. if (!soc->ast_offload_support) {
  3248. struct dp_ast_entry *ast_entry = NULL;
  3249. qdf_spin_lock_bh(&soc->ast_lock);
  3250. ast_entry = dp_peer_ast_hash_find_by_pdevid
  3251. (soc,
  3252. (uint8_t *)(eh->ether_shost),
  3253. vdev->pdev->pdev_id);
  3254. if (ast_entry)
  3255. sa_peer_id = ast_entry->peer_id;
  3256. qdf_spin_unlock_bh(&soc->ast_lock);
  3257. }
  3258. dp_tx_nawds_handler(soc, vdev, &msdu_info, nbuf,
  3259. sa_peer_id);
  3260. }
  3261. peer_id = DP_INVALID_PEER;
  3262. DP_STATS_INC_PKT(vdev, tx_i.nawds_mcast,
  3263. 1, qdf_nbuf_len(nbuf));
  3264. }
  3265. send_single:
  3266. /* Single linear frame */
  3267. /*
  3268. * If nbuf is a simple linear frame, use send_single function to
  3269. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  3270. * SRNG. There is no need to setup a MSDU extension descriptor.
  3271. */
  3272. dp_tx_prefetch_nbuf_data(nbuf);
  3273. nbuf = dp_tx_send_msdu_single_wrapper(vdev, nbuf, &msdu_info,
  3274. peer_id, end_nbuf);
  3275. return nbuf;
  3276. send_multiple:
  3277. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  3278. if (qdf_unlikely(nbuf && msdu_info.frm_type == dp_tx_frm_raw))
  3279. dp_tx_raw_prepare_unset(vdev->pdev->soc, nbuf);
  3280. return nbuf;
  3281. }
  3282. qdf_nbuf_t dp_tx_send_vdev_id_check(struct cdp_soc_t *soc_hdl,
  3283. uint8_t vdev_id, qdf_nbuf_t nbuf)
  3284. {
  3285. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3286. struct dp_vdev *vdev = NULL;
  3287. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  3288. return nbuf;
  3289. /*
  3290. * dp_vdev_get_ref_by_id does does a atomic operation avoid using
  3291. * this in per packet path.
  3292. *
  3293. * As in this path vdev memory is already protected with netdev
  3294. * tx lock
  3295. */
  3296. vdev = soc->vdev_id_map[vdev_id];
  3297. if (qdf_unlikely(!vdev))
  3298. return nbuf;
  3299. if (qdf_unlikely(dp_tx_per_pkt_vdev_id_check(nbuf, vdev)
  3300. == QDF_STATUS_E_FAILURE)) {
  3301. DP_STATS_INC(vdev, tx_i.dropped.fail_per_pkt_vdev_id_check, 1);
  3302. return nbuf;
  3303. }
  3304. return dp_tx_send(soc_hdl, vdev_id, nbuf);
  3305. }
  3306. #ifdef UMAC_SUPPORT_PROXY_ARP
  3307. /**
  3308. * dp_tx_proxy_arp() - Tx proxy arp handler
  3309. * @vdev: datapath vdev handle
  3310. * @nbuf: sk buffer
  3311. *
  3312. * Return: status
  3313. */
  3314. int dp_tx_proxy_arp(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  3315. {
  3316. if (vdev->osif_proxy_arp)
  3317. return vdev->osif_proxy_arp(vdev->osif_vdev, nbuf);
  3318. /*
  3319. * when UMAC_SUPPORT_PROXY_ARP is defined, we expect
  3320. * osif_proxy_arp has a valid function pointer assigned
  3321. * to it
  3322. */
  3323. dp_tx_err("valid function pointer for osif_proxy_arp is expected!!\n");
  3324. return QDF_STATUS_NOT_INITIALIZED;
  3325. }
  3326. #else
  3327. int dp_tx_proxy_arp(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  3328. {
  3329. return QDF_STATUS_SUCCESS;
  3330. }
  3331. #endif
  3332. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  3333. !defined(CONFIG_MLO_SINGLE_DEV)
  3334. #ifdef WLAN_MCAST_MLO
  3335. static bool
  3336. dp_tx_reinject_mlo_hdl(struct dp_soc *soc, struct dp_vdev *vdev,
  3337. struct dp_tx_desc_s *tx_desc,
  3338. qdf_nbuf_t nbuf,
  3339. uint8_t reinject_reason)
  3340. {
  3341. if (reinject_reason == HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST) {
  3342. if (soc->arch_ops.dp_tx_mcast_handler)
  3343. soc->arch_ops.dp_tx_mcast_handler(soc, vdev, nbuf);
  3344. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3345. return true;
  3346. }
  3347. return false;
  3348. }
  3349. #else /* WLAN_MCAST_MLO */
  3350. static inline bool
  3351. dp_tx_reinject_mlo_hdl(struct dp_soc *soc, struct dp_vdev *vdev,
  3352. struct dp_tx_desc_s *tx_desc,
  3353. qdf_nbuf_t nbuf,
  3354. uint8_t reinject_reason)
  3355. {
  3356. return false;
  3357. }
  3358. #endif /* WLAN_MCAST_MLO */
  3359. #else
  3360. static inline bool
  3361. dp_tx_reinject_mlo_hdl(struct dp_soc *soc, struct dp_vdev *vdev,
  3362. struct dp_tx_desc_s *tx_desc,
  3363. qdf_nbuf_t nbuf,
  3364. uint8_t reinject_reason)
  3365. {
  3366. return false;
  3367. }
  3368. #endif
  3369. void dp_tx_reinject_handler(struct dp_soc *soc,
  3370. struct dp_vdev *vdev,
  3371. struct dp_tx_desc_s *tx_desc,
  3372. uint8_t *status,
  3373. uint8_t reinject_reason)
  3374. {
  3375. struct dp_peer *peer = NULL;
  3376. uint32_t peer_id = HTT_INVALID_PEER;
  3377. qdf_nbuf_t nbuf = tx_desc->nbuf;
  3378. qdf_nbuf_t nbuf_copy = NULL;
  3379. struct dp_tx_msdu_info_s msdu_info;
  3380. #ifdef WDS_VENDOR_EXTENSION
  3381. int is_mcast = 0, is_ucast = 0;
  3382. int num_peers_3addr = 0;
  3383. qdf_ether_header_t *eth_hdr = (qdf_ether_header_t *)(qdf_nbuf_data(nbuf));
  3384. struct ieee80211_frame_addr4 *wh = (struct ieee80211_frame_addr4 *)(qdf_nbuf_data(nbuf));
  3385. #endif
  3386. struct dp_txrx_peer *txrx_peer;
  3387. qdf_assert(vdev);
  3388. dp_tx_debug("Tx reinject path");
  3389. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  3390. qdf_nbuf_len(tx_desc->nbuf));
  3391. if (dp_tx_reinject_mlo_hdl(soc, vdev, tx_desc, nbuf, reinject_reason))
  3392. return;
  3393. #ifdef WDS_VENDOR_EXTENSION
  3394. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  3395. is_mcast = (IS_MULTICAST(wh->i_addr1)) ? 1 : 0;
  3396. } else {
  3397. is_mcast = (IS_MULTICAST(eth_hdr->ether_dhost)) ? 1 : 0;
  3398. }
  3399. is_ucast = !is_mcast;
  3400. qdf_spin_lock_bh(&vdev->peer_list_lock);
  3401. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  3402. txrx_peer = dp_get_txrx_peer(peer);
  3403. if (!txrx_peer || txrx_peer->bss_peer)
  3404. continue;
  3405. /* Detect wds peers that use 3-addr framing for mcast.
  3406. * if there are any, the bss_peer is used to send the
  3407. * the mcast frame using 3-addr format. all wds enabled
  3408. * peers that use 4-addr framing for mcast frames will
  3409. * be duplicated and sent as 4-addr frames below.
  3410. */
  3411. if (!txrx_peer->wds_enabled ||
  3412. !txrx_peer->wds_ecm.wds_tx_mcast_4addr) {
  3413. num_peers_3addr = 1;
  3414. break;
  3415. }
  3416. }
  3417. qdf_spin_unlock_bh(&vdev->peer_list_lock);
  3418. #endif
  3419. if (qdf_unlikely(vdev->mesh_vdev)) {
  3420. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  3421. } else {
  3422. qdf_spin_lock_bh(&vdev->peer_list_lock);
  3423. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  3424. txrx_peer = dp_get_txrx_peer(peer);
  3425. if (!txrx_peer)
  3426. continue;
  3427. if ((txrx_peer->peer_id != HTT_INVALID_PEER) &&
  3428. #ifdef WDS_VENDOR_EXTENSION
  3429. /*
  3430. * . if 3-addr STA, then send on BSS Peer
  3431. * . if Peer WDS enabled and accept 4-addr mcast,
  3432. * send mcast on that peer only
  3433. * . if Peer WDS enabled and accept 4-addr ucast,
  3434. * send ucast on that peer only
  3435. */
  3436. ((txrx_peer->bss_peer && num_peers_3addr && is_mcast) ||
  3437. (txrx_peer->wds_enabled &&
  3438. ((is_mcast && txrx_peer->wds_ecm.wds_tx_mcast_4addr) ||
  3439. (is_ucast &&
  3440. txrx_peer->wds_ecm.wds_tx_ucast_4addr))))) {
  3441. #else
  3442. (txrx_peer->bss_peer &&
  3443. (dp_tx_proxy_arp(vdev, nbuf) == QDF_STATUS_SUCCESS))) {
  3444. #endif
  3445. peer_id = DP_INVALID_PEER;
  3446. nbuf_copy = qdf_nbuf_copy(nbuf);
  3447. if (!nbuf_copy) {
  3448. dp_tx_debug("nbuf copy failed");
  3449. break;
  3450. }
  3451. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  3452. dp_tx_get_queue(vdev, nbuf,
  3453. &msdu_info.tx_queue);
  3454. nbuf_copy = dp_tx_send_msdu_single(vdev,
  3455. nbuf_copy,
  3456. &msdu_info,
  3457. peer_id,
  3458. NULL);
  3459. if (nbuf_copy) {
  3460. dp_tx_debug("pkt send failed");
  3461. qdf_nbuf_free(nbuf_copy);
  3462. }
  3463. }
  3464. }
  3465. qdf_spin_unlock_bh(&vdev->peer_list_lock);
  3466. qdf_nbuf_unmap_nbytes_single(vdev->osdev, nbuf,
  3467. QDF_DMA_TO_DEVICE, nbuf->len);
  3468. qdf_nbuf_free(nbuf);
  3469. }
  3470. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3471. }
  3472. void dp_tx_inspect_handler(struct dp_soc *soc,
  3473. struct dp_vdev *vdev,
  3474. struct dp_tx_desc_s *tx_desc,
  3475. uint8_t *status)
  3476. {
  3477. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3478. "%s Tx inspect path",
  3479. __func__);
  3480. DP_STATS_INC_PKT(vdev, tx_i.inspect_pkts, 1,
  3481. qdf_nbuf_len(tx_desc->nbuf));
  3482. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  3483. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3484. }
  3485. #ifdef MESH_MODE_SUPPORT
  3486. /**
  3487. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  3488. * in mesh meta header
  3489. * @tx_desc: software descriptor head pointer
  3490. * @ts: pointer to tx completion stats
  3491. * Return: none
  3492. */
  3493. static
  3494. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  3495. struct hal_tx_completion_status *ts)
  3496. {
  3497. qdf_nbuf_t netbuf = tx_desc->nbuf;
  3498. if (!tx_desc->msdu_ext_desc) {
  3499. if (qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset) == NULL) {
  3500. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3501. "netbuf %pK offset %d",
  3502. netbuf, tx_desc->pkt_offset);
  3503. return;
  3504. }
  3505. }
  3506. }
  3507. #else
  3508. static
  3509. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  3510. struct hal_tx_completion_status *ts)
  3511. {
  3512. }
  3513. #endif
  3514. #ifdef CONFIG_SAWF
  3515. static void dp_tx_update_peer_sawf_stats(struct dp_soc *soc,
  3516. struct dp_vdev *vdev,
  3517. struct dp_txrx_peer *txrx_peer,
  3518. struct dp_tx_desc_s *tx_desc,
  3519. struct hal_tx_completion_status *ts,
  3520. uint8_t tid)
  3521. {
  3522. dp_sawf_tx_compl_update_peer_stats(soc, vdev, txrx_peer, tx_desc,
  3523. ts, tid);
  3524. }
  3525. static void dp_tx_compute_delay_avg(struct cdp_delay_tx_stats *tx_delay,
  3526. uint32_t nw_delay,
  3527. uint32_t sw_delay,
  3528. uint32_t hw_delay)
  3529. {
  3530. dp_peer_tid_delay_avg(tx_delay,
  3531. nw_delay,
  3532. sw_delay,
  3533. hw_delay);
  3534. }
  3535. #else
  3536. static void dp_tx_update_peer_sawf_stats(struct dp_soc *soc,
  3537. struct dp_vdev *vdev,
  3538. struct dp_txrx_peer *txrx_peer,
  3539. struct dp_tx_desc_s *tx_desc,
  3540. struct hal_tx_completion_status *ts,
  3541. uint8_t tid)
  3542. {
  3543. }
  3544. static inline void
  3545. dp_tx_compute_delay_avg(struct cdp_delay_tx_stats *tx_delay,
  3546. uint32_t nw_delay, uint32_t sw_delay,
  3547. uint32_t hw_delay)
  3548. {
  3549. }
  3550. #endif
  3551. #ifdef QCA_PEER_EXT_STATS
  3552. #ifdef WLAN_CONFIG_TX_DELAY
  3553. static void dp_tx_compute_tid_delay(struct cdp_delay_tid_stats *stats,
  3554. struct dp_tx_desc_s *tx_desc,
  3555. struct hal_tx_completion_status *ts,
  3556. struct dp_vdev *vdev)
  3557. {
  3558. struct dp_soc *soc = vdev->pdev->soc;
  3559. struct cdp_delay_tx_stats *tx_delay = &stats->tx_delay;
  3560. int64_t timestamp_ingress, timestamp_hw_enqueue;
  3561. uint32_t sw_enqueue_delay, fwhw_transmit_delay = 0;
  3562. if (!ts->valid)
  3563. return;
  3564. timestamp_ingress = qdf_nbuf_get_timestamp_us(tx_desc->nbuf);
  3565. timestamp_hw_enqueue = qdf_ktime_to_us(tx_desc->timestamp);
  3566. sw_enqueue_delay = (uint32_t)(timestamp_hw_enqueue - timestamp_ingress);
  3567. dp_hist_update_stats(&tx_delay->tx_swq_delay, sw_enqueue_delay);
  3568. if (soc->arch_ops.dp_tx_compute_hw_delay)
  3569. if (!soc->arch_ops.dp_tx_compute_hw_delay(soc, vdev, ts,
  3570. &fwhw_transmit_delay))
  3571. dp_hist_update_stats(&tx_delay->hwtx_delay,
  3572. fwhw_transmit_delay);
  3573. dp_tx_compute_delay_avg(tx_delay, 0, sw_enqueue_delay,
  3574. fwhw_transmit_delay);
  3575. }
  3576. #else
  3577. /**
  3578. * dp_tx_compute_tid_delay() - Compute per TID delay
  3579. * @stats: Per TID delay stats
  3580. * @tx_desc: Software Tx descriptor
  3581. * @ts: Tx completion status
  3582. * @vdev: vdev
  3583. *
  3584. * Compute the software enqueue and hw enqueue delays and
  3585. * update the respective histograms
  3586. *
  3587. * Return: void
  3588. */
  3589. static void dp_tx_compute_tid_delay(struct cdp_delay_tid_stats *stats,
  3590. struct dp_tx_desc_s *tx_desc,
  3591. struct hal_tx_completion_status *ts,
  3592. struct dp_vdev *vdev)
  3593. {
  3594. struct cdp_delay_tx_stats *tx_delay = &stats->tx_delay;
  3595. int64_t current_timestamp, timestamp_ingress, timestamp_hw_enqueue;
  3596. uint32_t sw_enqueue_delay, fwhw_transmit_delay;
  3597. current_timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  3598. timestamp_ingress = qdf_nbuf_get_timestamp(tx_desc->nbuf);
  3599. timestamp_hw_enqueue = qdf_ktime_to_ms(tx_desc->timestamp);
  3600. sw_enqueue_delay = (uint32_t)(timestamp_hw_enqueue - timestamp_ingress);
  3601. fwhw_transmit_delay = (uint32_t)(current_timestamp -
  3602. timestamp_hw_enqueue);
  3603. /*
  3604. * Update the Tx software enqueue delay and HW enque-Completion delay.
  3605. */
  3606. dp_hist_update_stats(&tx_delay->tx_swq_delay, sw_enqueue_delay);
  3607. dp_hist_update_stats(&tx_delay->hwtx_delay, fwhw_transmit_delay);
  3608. }
  3609. #endif
  3610. /**
  3611. * dp_tx_update_peer_delay_stats() - Update the peer delay stats
  3612. * @txrx_peer: DP peer context
  3613. * @tx_desc: Tx software descriptor
  3614. * @ts: Tx completion status
  3615. * @ring_id: Rx CPU context ID/CPU_ID
  3616. *
  3617. * Update the peer extended stats. These are enhanced other
  3618. * delay stats per msdu level.
  3619. *
  3620. * Return: void
  3621. */
  3622. static void dp_tx_update_peer_delay_stats(struct dp_txrx_peer *txrx_peer,
  3623. struct dp_tx_desc_s *tx_desc,
  3624. struct hal_tx_completion_status *ts,
  3625. uint8_t ring_id)
  3626. {
  3627. struct dp_pdev *pdev = txrx_peer->vdev->pdev;
  3628. struct dp_soc *soc = NULL;
  3629. struct dp_peer_delay_stats *delay_stats = NULL;
  3630. uint8_t tid;
  3631. soc = pdev->soc;
  3632. if (qdf_likely(!wlan_cfg_is_peer_ext_stats_enabled(soc->wlan_cfg_ctx)))
  3633. return;
  3634. if (!txrx_peer->delay_stats)
  3635. return;
  3636. tid = ts->tid;
  3637. delay_stats = txrx_peer->delay_stats;
  3638. qdf_assert(ring < CDP_MAX_TXRX_CTX);
  3639. /*
  3640. * For non-TID packets use the TID 9
  3641. */
  3642. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  3643. tid = CDP_MAX_DATA_TIDS - 1;
  3644. dp_tx_compute_tid_delay(&delay_stats->delay_tid_stats[tid][ring_id],
  3645. tx_desc, ts, txrx_peer->vdev);
  3646. }
  3647. #else
  3648. static inline
  3649. void dp_tx_update_peer_delay_stats(struct dp_txrx_peer *txrx_peer,
  3650. struct dp_tx_desc_s *tx_desc,
  3651. struct hal_tx_completion_status *ts,
  3652. uint8_t ring_id)
  3653. {
  3654. }
  3655. #endif
  3656. #ifdef WLAN_PEER_JITTER
  3657. /**
  3658. * dp_tx_jitter_get_avg_jitter() - compute the average jitter
  3659. * @curr_delay: Current delay
  3660. * @prev_delay: Previous delay
  3661. * @avg_jitter: Average Jitter
  3662. * Return: Newly Computed Average Jitter
  3663. */
  3664. static uint32_t dp_tx_jitter_get_avg_jitter(uint32_t curr_delay,
  3665. uint32_t prev_delay,
  3666. uint32_t avg_jitter)
  3667. {
  3668. uint32_t curr_jitter;
  3669. int32_t jitter_diff;
  3670. curr_jitter = qdf_abs(curr_delay - prev_delay);
  3671. if (!avg_jitter)
  3672. return curr_jitter;
  3673. jitter_diff = curr_jitter - avg_jitter;
  3674. if (jitter_diff < 0)
  3675. avg_jitter = avg_jitter -
  3676. (qdf_abs(jitter_diff) >> DP_AVG_JITTER_WEIGHT_DENOM);
  3677. else
  3678. avg_jitter = avg_jitter +
  3679. (qdf_abs(jitter_diff) >> DP_AVG_JITTER_WEIGHT_DENOM);
  3680. return avg_jitter;
  3681. }
  3682. /**
  3683. * dp_tx_jitter_get_avg_delay() - compute the average delay
  3684. * @curr_delay: Current delay
  3685. * @avg_delay: Average delay
  3686. * Return: Newly Computed Average Delay
  3687. */
  3688. static uint32_t dp_tx_jitter_get_avg_delay(uint32_t curr_delay,
  3689. uint32_t avg_delay)
  3690. {
  3691. int32_t delay_diff;
  3692. if (!avg_delay)
  3693. return curr_delay;
  3694. delay_diff = curr_delay - avg_delay;
  3695. if (delay_diff < 0)
  3696. avg_delay = avg_delay - (qdf_abs(delay_diff) >>
  3697. DP_AVG_DELAY_WEIGHT_DENOM);
  3698. else
  3699. avg_delay = avg_delay + (qdf_abs(delay_diff) >>
  3700. DP_AVG_DELAY_WEIGHT_DENOM);
  3701. return avg_delay;
  3702. }
  3703. #ifdef WLAN_CONFIG_TX_DELAY
  3704. /**
  3705. * dp_tx_compute_cur_delay() - get the current delay
  3706. * @soc: soc handle
  3707. * @vdev: vdev structure for data path state
  3708. * @ts: Tx completion status
  3709. * @curr_delay: current delay
  3710. * @tx_desc: tx descriptor
  3711. * Return: void
  3712. */
  3713. static
  3714. QDF_STATUS dp_tx_compute_cur_delay(struct dp_soc *soc,
  3715. struct dp_vdev *vdev,
  3716. struct hal_tx_completion_status *ts,
  3717. uint32_t *curr_delay,
  3718. struct dp_tx_desc_s *tx_desc)
  3719. {
  3720. QDF_STATUS status = QDF_STATUS_E_FAILURE;
  3721. if (soc->arch_ops.dp_tx_compute_hw_delay)
  3722. status = soc->arch_ops.dp_tx_compute_hw_delay(soc, vdev, ts,
  3723. curr_delay);
  3724. return status;
  3725. }
  3726. #else
  3727. static
  3728. QDF_STATUS dp_tx_compute_cur_delay(struct dp_soc *soc,
  3729. struct dp_vdev *vdev,
  3730. struct hal_tx_completion_status *ts,
  3731. uint32_t *curr_delay,
  3732. struct dp_tx_desc_s *tx_desc)
  3733. {
  3734. int64_t current_timestamp, timestamp_hw_enqueue;
  3735. current_timestamp = qdf_ktime_to_us(qdf_ktime_real_get());
  3736. timestamp_hw_enqueue = qdf_ktime_to_us(tx_desc->timestamp);
  3737. *curr_delay = (uint32_t)(current_timestamp - timestamp_hw_enqueue);
  3738. return QDF_STATUS_SUCCESS;
  3739. }
  3740. #endif
  3741. /**
  3742. * dp_tx_compute_tid_jitter() - compute per tid per ring jitter
  3743. * @jitter: per tid per ring jitter stats
  3744. * @ts: Tx completion status
  3745. * @vdev: vdev structure for data path state
  3746. * @tx_desc: tx descriptor
  3747. * Return: void
  3748. */
  3749. static void dp_tx_compute_tid_jitter(struct cdp_peer_tid_stats *jitter,
  3750. struct hal_tx_completion_status *ts,
  3751. struct dp_vdev *vdev,
  3752. struct dp_tx_desc_s *tx_desc)
  3753. {
  3754. uint32_t curr_delay, avg_delay, avg_jitter, prev_delay;
  3755. struct dp_soc *soc = vdev->pdev->soc;
  3756. QDF_STATUS status = QDF_STATUS_E_FAILURE;
  3757. if (ts->status != HAL_TX_TQM_RR_FRAME_ACKED) {
  3758. jitter->tx_drop += 1;
  3759. return;
  3760. }
  3761. status = dp_tx_compute_cur_delay(soc, vdev, ts, &curr_delay,
  3762. tx_desc);
  3763. if (QDF_IS_STATUS_SUCCESS(status)) {
  3764. avg_delay = jitter->tx_avg_delay;
  3765. avg_jitter = jitter->tx_avg_jitter;
  3766. prev_delay = jitter->tx_prev_delay;
  3767. avg_jitter = dp_tx_jitter_get_avg_jitter(curr_delay,
  3768. prev_delay,
  3769. avg_jitter);
  3770. avg_delay = dp_tx_jitter_get_avg_delay(curr_delay, avg_delay);
  3771. jitter->tx_avg_delay = avg_delay;
  3772. jitter->tx_avg_jitter = avg_jitter;
  3773. jitter->tx_prev_delay = curr_delay;
  3774. jitter->tx_total_success += 1;
  3775. } else if (status == QDF_STATUS_E_FAILURE) {
  3776. jitter->tx_avg_err += 1;
  3777. }
  3778. }
  3779. /* dp_tx_update_peer_jitter_stats() - Update the peer jitter stats
  3780. * @txrx_peer: DP peer context
  3781. * @tx_desc: Tx software descriptor
  3782. * @ts: Tx completion status
  3783. * @ring_id: Rx CPU context ID/CPU_ID
  3784. * Return: void
  3785. */
  3786. static void dp_tx_update_peer_jitter_stats(struct dp_txrx_peer *txrx_peer,
  3787. struct dp_tx_desc_s *tx_desc,
  3788. struct hal_tx_completion_status *ts,
  3789. uint8_t ring_id)
  3790. {
  3791. struct dp_pdev *pdev = txrx_peer->vdev->pdev;
  3792. struct dp_soc *soc = pdev->soc;
  3793. struct cdp_peer_tid_stats *jitter_stats = NULL;
  3794. uint8_t tid;
  3795. struct cdp_peer_tid_stats *rx_tid = NULL;
  3796. if (qdf_likely(!wlan_cfg_is_peer_jitter_stats_enabled(soc->wlan_cfg_ctx)))
  3797. return;
  3798. tid = ts->tid;
  3799. jitter_stats = txrx_peer->jitter_stats;
  3800. qdf_assert_always(jitter_stats);
  3801. qdf_assert(ring < CDP_MAX_TXRX_CTX);
  3802. /*
  3803. * For non-TID packets use the TID 9
  3804. */
  3805. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  3806. tid = CDP_MAX_DATA_TIDS - 1;
  3807. rx_tid = &jitter_stats[tid * CDP_MAX_TXRX_CTX + ring_id];
  3808. dp_tx_compute_tid_jitter(rx_tid,
  3809. ts, txrx_peer->vdev, tx_desc);
  3810. }
  3811. #else
  3812. static void dp_tx_update_peer_jitter_stats(struct dp_txrx_peer *txrx_peer,
  3813. struct dp_tx_desc_s *tx_desc,
  3814. struct hal_tx_completion_status *ts,
  3815. uint8_t ring_id)
  3816. {
  3817. }
  3818. #endif
  3819. #ifdef HW_TX_DELAY_STATS_ENABLE
  3820. /**
  3821. * dp_update_tx_delay_stats() - update the delay stats
  3822. * @vdev: vdev handle
  3823. * @delay: delay in ms or us based on the flag delay_in_us
  3824. * @tid: tid value
  3825. * @mode: type of tx delay mode
  3826. * @ring_id: ring number
  3827. * @delay_in_us: flag to indicate whether the delay is in ms or us
  3828. *
  3829. * Return: none
  3830. */
  3831. static inline
  3832. void dp_update_tx_delay_stats(struct dp_vdev *vdev, uint32_t delay, uint8_t tid,
  3833. uint8_t mode, uint8_t ring_id, bool delay_in_us)
  3834. {
  3835. struct cdp_tid_tx_stats *tstats =
  3836. &vdev->stats.tid_tx_stats[ring_id][tid];
  3837. dp_update_delay_stats(tstats, NULL, delay, tid, mode, ring_id,
  3838. delay_in_us);
  3839. }
  3840. #else
  3841. static inline
  3842. void dp_update_tx_delay_stats(struct dp_vdev *vdev, uint32_t delay, uint8_t tid,
  3843. uint8_t mode, uint8_t ring_id, bool delay_in_us)
  3844. {
  3845. struct cdp_tid_tx_stats *tstats =
  3846. &vdev->pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  3847. dp_update_delay_stats(tstats, NULL, delay, tid, mode, ring_id,
  3848. delay_in_us);
  3849. }
  3850. #endif
  3851. void dp_tx_compute_delay(struct dp_vdev *vdev, struct dp_tx_desc_s *tx_desc,
  3852. uint8_t tid, uint8_t ring_id)
  3853. {
  3854. int64_t current_timestamp, timestamp_ingress, timestamp_hw_enqueue;
  3855. uint32_t sw_enqueue_delay, fwhw_transmit_delay, interframe_delay;
  3856. uint32_t fwhw_transmit_delay_us;
  3857. if (qdf_likely(!vdev->pdev->delay_stats_flag) &&
  3858. qdf_likely(!dp_is_vdev_tx_delay_stats_enabled(vdev)))
  3859. return;
  3860. if (dp_is_vdev_tx_delay_stats_enabled(vdev)) {
  3861. fwhw_transmit_delay_us =
  3862. qdf_ktime_to_us(qdf_ktime_real_get()) -
  3863. qdf_ktime_to_us(tx_desc->timestamp);
  3864. /*
  3865. * Delay between packet enqueued to HW and Tx completion in us
  3866. */
  3867. dp_update_tx_delay_stats(vdev, fwhw_transmit_delay_us, tid,
  3868. CDP_DELAY_STATS_FW_HW_TRANSMIT,
  3869. ring_id, true);
  3870. /*
  3871. * For MCL, only enqueue to completion delay is required
  3872. * so return if the vdev flag is enabled.
  3873. */
  3874. return;
  3875. }
  3876. current_timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  3877. timestamp_hw_enqueue = qdf_ktime_to_ms(tx_desc->timestamp);
  3878. fwhw_transmit_delay = (uint32_t)(current_timestamp -
  3879. timestamp_hw_enqueue);
  3880. if (!timestamp_hw_enqueue)
  3881. return;
  3882. /*
  3883. * Delay between packet enqueued to HW and Tx completion in ms
  3884. */
  3885. dp_update_tx_delay_stats(vdev, fwhw_transmit_delay, tid,
  3886. CDP_DELAY_STATS_FW_HW_TRANSMIT, ring_id,
  3887. false);
  3888. timestamp_ingress = qdf_nbuf_get_timestamp(tx_desc->nbuf);
  3889. sw_enqueue_delay = (uint32_t)(timestamp_hw_enqueue - timestamp_ingress);
  3890. interframe_delay = (uint32_t)(timestamp_ingress -
  3891. vdev->prev_tx_enq_tstamp);
  3892. /*
  3893. * Delay in software enqueue
  3894. */
  3895. dp_update_tx_delay_stats(vdev, sw_enqueue_delay, tid,
  3896. CDP_DELAY_STATS_SW_ENQ, ring_id,
  3897. false);
  3898. /*
  3899. * Update interframe delay stats calculated at hardstart receive point.
  3900. * Value of vdev->prev_tx_enq_tstamp will be 0 for 1st frame, so
  3901. * interframe delay will not be calculate correctly for 1st frame.
  3902. * On the other side, this will help in avoiding extra per packet check
  3903. * of !vdev->prev_tx_enq_tstamp.
  3904. */
  3905. dp_update_tx_delay_stats(vdev, interframe_delay, tid,
  3906. CDP_DELAY_STATS_TX_INTERFRAME, ring_id,
  3907. false);
  3908. vdev->prev_tx_enq_tstamp = timestamp_ingress;
  3909. }
  3910. #ifdef DISABLE_DP_STATS
  3911. static
  3912. inline void dp_update_no_ack_stats(qdf_nbuf_t nbuf,
  3913. struct dp_txrx_peer *txrx_peer,
  3914. uint8_t link_id)
  3915. {
  3916. }
  3917. #else
  3918. static inline void
  3919. dp_update_no_ack_stats(qdf_nbuf_t nbuf, struct dp_txrx_peer *txrx_peer,
  3920. uint8_t link_id)
  3921. {
  3922. enum qdf_proto_subtype subtype = QDF_PROTO_INVALID;
  3923. DPTRACE(qdf_dp_track_noack_check(nbuf, &subtype));
  3924. if (subtype != QDF_PROTO_INVALID)
  3925. DP_PEER_PER_PKT_STATS_INC(txrx_peer, tx.no_ack_count[subtype],
  3926. 1, link_id);
  3927. }
  3928. #endif
  3929. #ifndef QCA_ENHANCED_STATS_SUPPORT
  3930. #ifdef DP_PEER_EXTENDED_API
  3931. static inline uint8_t
  3932. dp_tx_get_mpdu_retry_threshold(struct dp_txrx_peer *txrx_peer)
  3933. {
  3934. return txrx_peer->mpdu_retry_threshold;
  3935. }
  3936. #else
  3937. static inline uint8_t
  3938. dp_tx_get_mpdu_retry_threshold(struct dp_txrx_peer *txrx_peer)
  3939. {
  3940. return 0;
  3941. }
  3942. #endif
  3943. /**
  3944. * dp_tx_update_peer_extd_stats()- Update Tx extended path stats for peer
  3945. *
  3946. * @ts: Tx compltion status
  3947. * @txrx_peer: datapath txrx_peer handle
  3948. * @link_id: Link id
  3949. *
  3950. * Return: void
  3951. */
  3952. static inline void
  3953. dp_tx_update_peer_extd_stats(struct hal_tx_completion_status *ts,
  3954. struct dp_txrx_peer *txrx_peer, uint8_t link_id)
  3955. {
  3956. uint8_t mcs, pkt_type, dst_mcs_idx;
  3957. uint8_t retry_threshold = dp_tx_get_mpdu_retry_threshold(txrx_peer);
  3958. mcs = ts->mcs;
  3959. pkt_type = ts->pkt_type;
  3960. /* do HW to SW pkt type conversion */
  3961. pkt_type = (pkt_type >= HAL_DOT11_MAX ? DOT11_MAX :
  3962. hal_2_dp_pkt_type_map[pkt_type]);
  3963. dst_mcs_idx = dp_get_mcs_array_index_by_pkt_type_mcs(pkt_type, mcs);
  3964. if (MCS_INVALID_ARRAY_INDEX != dst_mcs_idx)
  3965. DP_PEER_EXTD_STATS_INC(txrx_peer,
  3966. tx.pkt_type[pkt_type].mcs_count[dst_mcs_idx],
  3967. 1, link_id);
  3968. DP_PEER_EXTD_STATS_INC(txrx_peer, tx.sgi_count[ts->sgi], 1, link_id);
  3969. DP_PEER_EXTD_STATS_INC(txrx_peer, tx.bw[ts->bw], 1, link_id);
  3970. DP_PEER_EXTD_STATS_UPD(txrx_peer, tx.last_ack_rssi, ts->ack_frame_rssi,
  3971. link_id);
  3972. DP_PEER_EXTD_STATS_INC(txrx_peer,
  3973. tx.wme_ac_type[TID_TO_WME_AC(ts->tid)], 1,
  3974. link_id);
  3975. DP_PEER_EXTD_STATS_INCC(txrx_peer, tx.stbc, 1, ts->stbc, link_id);
  3976. DP_PEER_EXTD_STATS_INCC(txrx_peer, tx.ldpc, 1, ts->ldpc, link_id);
  3977. DP_PEER_EXTD_STATS_INCC(txrx_peer, tx.retries, 1, ts->transmit_cnt > 1,
  3978. link_id);
  3979. if (ts->first_msdu) {
  3980. DP_PEER_EXTD_STATS_INCC(txrx_peer, tx.retries_mpdu, 1,
  3981. ts->transmit_cnt > 1, link_id);
  3982. if (!retry_threshold)
  3983. return;
  3984. DP_PEER_EXTD_STATS_INCC(txrx_peer, tx.mpdu_success_with_retries,
  3985. qdf_do_div(ts->transmit_cnt,
  3986. retry_threshold),
  3987. ts->transmit_cnt > retry_threshold,
  3988. link_id);
  3989. }
  3990. }
  3991. #else
  3992. static inline void
  3993. dp_tx_update_peer_extd_stats(struct hal_tx_completion_status *ts,
  3994. struct dp_txrx_peer *txrx_peer, uint8_t link_id)
  3995. {
  3996. }
  3997. #endif
  3998. #if defined(WLAN_FEATURE_11BE_MLO) && defined(QCA_ENHANCED_STATS_SUPPORT)
  3999. static inline uint8_t
  4000. dp_tx_get_link_id_from_ppdu_id(struct dp_soc *soc,
  4001. struct hal_tx_completion_status *ts,
  4002. struct dp_txrx_peer *txrx_peer,
  4003. struct dp_vdev *vdev)
  4004. {
  4005. uint8_t hw_link_id = 0;
  4006. uint32_t ppdu_id;
  4007. uint8_t link_id_offset, link_id_bits;
  4008. if (!txrx_peer->is_mld_peer || !vdev->pdev->link_peer_stats)
  4009. return 0;
  4010. link_id_offset = soc->link_id_offset;
  4011. link_id_bits = soc->link_id_bits;
  4012. ppdu_id = ts->ppdu_id;
  4013. hw_link_id = ((DP_GET_HW_LINK_ID_FRM_PPDU_ID(ppdu_id, link_id_offset,
  4014. link_id_bits)) + 1);
  4015. if (hw_link_id > DP_MAX_MLO_LINKS) {
  4016. hw_link_id = 0;
  4017. DP_PEER_PER_PKT_STATS_INC(
  4018. txrx_peer,
  4019. tx.inval_link_id_pkt_cnt, 1, hw_link_id);
  4020. }
  4021. return hw_link_id;
  4022. }
  4023. #else
  4024. static inline uint8_t
  4025. dp_tx_get_link_id_from_ppdu_id(struct dp_soc *soc,
  4026. struct hal_tx_completion_status *ts,
  4027. struct dp_txrx_peer *txrx_peer,
  4028. struct dp_vdev *vdev)
  4029. {
  4030. return 0;
  4031. }
  4032. #endif
  4033. /**
  4034. * dp_tx_update_peer_stats() - Update peer stats from Tx completion indications
  4035. * per wbm ring
  4036. *
  4037. * @tx_desc: software descriptor head pointer
  4038. * @ts: Tx completion status
  4039. * @txrx_peer: peer handle
  4040. * @ring_id: ring number
  4041. * @link_id: Link id
  4042. *
  4043. * Return: None
  4044. */
  4045. static inline void
  4046. dp_tx_update_peer_stats(struct dp_tx_desc_s *tx_desc,
  4047. struct hal_tx_completion_status *ts,
  4048. struct dp_txrx_peer *txrx_peer, uint8_t ring_id,
  4049. uint8_t link_id)
  4050. {
  4051. struct dp_pdev *pdev = txrx_peer->vdev->pdev;
  4052. uint8_t tid = ts->tid;
  4053. uint32_t length;
  4054. struct cdp_tid_tx_stats *tid_stats;
  4055. if (!pdev)
  4056. return;
  4057. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  4058. tid = CDP_MAX_DATA_TIDS - 1;
  4059. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  4060. if (ts->release_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) {
  4061. dp_err_rl("Release source:%d is not from TQM", ts->release_src);
  4062. DP_PEER_PER_PKT_STATS_INC(txrx_peer, tx.release_src_not_tqm, 1,
  4063. link_id);
  4064. return;
  4065. }
  4066. length = qdf_nbuf_len(tx_desc->nbuf);
  4067. DP_PEER_STATS_FLAT_INC_PKT(txrx_peer, comp_pkt, 1, length);
  4068. if (qdf_unlikely(pdev->delay_stats_flag) ||
  4069. qdf_unlikely(dp_is_vdev_tx_delay_stats_enabled(txrx_peer->vdev)))
  4070. dp_tx_compute_delay(txrx_peer->vdev, tx_desc, tid, ring_id);
  4071. if (ts->status < CDP_MAX_TX_TQM_STATUS) {
  4072. tid_stats->tqm_status_cnt[ts->status]++;
  4073. }
  4074. if (qdf_likely(ts->status == HAL_TX_TQM_RR_FRAME_ACKED)) {
  4075. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, tx.retry_count, 1,
  4076. ts->transmit_cnt > 1, link_id);
  4077. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, tx.multiple_retry_count,
  4078. 1, ts->transmit_cnt > 2, link_id);
  4079. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, tx.ofdma, 1, ts->ofdma,
  4080. link_id);
  4081. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, tx.amsdu_cnt, 1,
  4082. ts->msdu_part_of_amsdu, link_id);
  4083. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, tx.non_amsdu_cnt, 1,
  4084. !ts->msdu_part_of_amsdu, link_id);
  4085. txrx_peer->stats[link_id].per_pkt_stats.tx.last_tx_ts =
  4086. qdf_system_ticks();
  4087. dp_tx_update_peer_extd_stats(ts, txrx_peer, link_id);
  4088. return;
  4089. }
  4090. /*
  4091. * tx_failed is ideally supposed to be updated from HTT ppdu
  4092. * completion stats. But in IPQ807X/IPQ6018 chipsets owing to
  4093. * hw limitation there are no completions for failed cases.
  4094. * Hence updating tx_failed from data path. Please note that
  4095. * if tx_failed is fixed to be from ppdu, then this has to be
  4096. * removed
  4097. */
  4098. DP_PEER_STATS_FLAT_INC(txrx_peer, tx_failed, 1);
  4099. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, tx.failed_retry_count, 1,
  4100. ts->transmit_cnt > DP_RETRY_COUNT,
  4101. link_id);
  4102. dp_update_no_ack_stats(tx_desc->nbuf, txrx_peer, link_id);
  4103. if (ts->status == HAL_TX_TQM_RR_REM_CMD_AGED) {
  4104. DP_PEER_PER_PKT_STATS_INC(txrx_peer, tx.dropped.age_out, 1,
  4105. link_id);
  4106. } else if (ts->status == HAL_TX_TQM_RR_REM_CMD_REM) {
  4107. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, tx.dropped.fw_rem, 1,
  4108. length, link_id);
  4109. } else if (ts->status == HAL_TX_TQM_RR_REM_CMD_NOTX) {
  4110. DP_PEER_PER_PKT_STATS_INC(txrx_peer, tx.dropped.fw_rem_notx, 1,
  4111. link_id);
  4112. } else if (ts->status == HAL_TX_TQM_RR_REM_CMD_TX) {
  4113. DP_PEER_PER_PKT_STATS_INC(txrx_peer, tx.dropped.fw_rem_tx, 1,
  4114. link_id);
  4115. } else if (ts->status == HAL_TX_TQM_RR_FW_REASON1) {
  4116. DP_PEER_PER_PKT_STATS_INC(txrx_peer, tx.dropped.fw_reason1, 1,
  4117. link_id);
  4118. } else if (ts->status == HAL_TX_TQM_RR_FW_REASON2) {
  4119. DP_PEER_PER_PKT_STATS_INC(txrx_peer, tx.dropped.fw_reason2, 1,
  4120. link_id);
  4121. } else if (ts->status == HAL_TX_TQM_RR_FW_REASON3) {
  4122. DP_PEER_PER_PKT_STATS_INC(txrx_peer, tx.dropped.fw_reason3, 1,
  4123. link_id);
  4124. } else if (ts->status == HAL_TX_TQM_RR_REM_CMD_DISABLE_QUEUE) {
  4125. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  4126. tx.dropped.fw_rem_queue_disable, 1,
  4127. link_id);
  4128. } else if (ts->status == HAL_TX_TQM_RR_REM_CMD_TILL_NONMATCHING) {
  4129. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  4130. tx.dropped.fw_rem_no_match, 1,
  4131. link_id);
  4132. } else if (ts->status == HAL_TX_TQM_RR_DROP_THRESHOLD) {
  4133. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  4134. tx.dropped.drop_threshold, 1,
  4135. link_id);
  4136. } else if (ts->status == HAL_TX_TQM_RR_LINK_DESC_UNAVAILABLE) {
  4137. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  4138. tx.dropped.drop_link_desc_na, 1,
  4139. link_id);
  4140. } else if (ts->status == HAL_TX_TQM_RR_DROP_OR_INVALID_MSDU) {
  4141. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  4142. tx.dropped.invalid_drop, 1,
  4143. link_id);
  4144. } else if (ts->status == HAL_TX_TQM_RR_MULTICAST_DROP) {
  4145. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  4146. tx.dropped.mcast_vdev_drop, 1,
  4147. link_id);
  4148. } else {
  4149. DP_PEER_PER_PKT_STATS_INC(txrx_peer, tx.dropped.invalid_rr, 1,
  4150. link_id);
  4151. }
  4152. }
  4153. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  4154. /**
  4155. * dp_tx_flow_pool_lock() - take flow pool lock
  4156. * @soc: core txrx main context
  4157. * @tx_desc: tx desc
  4158. *
  4159. * Return: None
  4160. */
  4161. static inline
  4162. void dp_tx_flow_pool_lock(struct dp_soc *soc,
  4163. struct dp_tx_desc_s *tx_desc)
  4164. {
  4165. struct dp_tx_desc_pool_s *pool;
  4166. uint8_t desc_pool_id;
  4167. desc_pool_id = tx_desc->pool_id;
  4168. pool = &soc->tx_desc[desc_pool_id];
  4169. qdf_spin_lock_bh(&pool->flow_pool_lock);
  4170. }
  4171. /**
  4172. * dp_tx_flow_pool_unlock() - release flow pool lock
  4173. * @soc: core txrx main context
  4174. * @tx_desc: tx desc
  4175. *
  4176. * Return: None
  4177. */
  4178. static inline
  4179. void dp_tx_flow_pool_unlock(struct dp_soc *soc,
  4180. struct dp_tx_desc_s *tx_desc)
  4181. {
  4182. struct dp_tx_desc_pool_s *pool;
  4183. uint8_t desc_pool_id;
  4184. desc_pool_id = tx_desc->pool_id;
  4185. pool = &soc->tx_desc[desc_pool_id];
  4186. qdf_spin_unlock_bh(&pool->flow_pool_lock);
  4187. }
  4188. #else
  4189. static inline
  4190. void dp_tx_flow_pool_lock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  4191. {
  4192. }
  4193. static inline
  4194. void dp_tx_flow_pool_unlock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  4195. {
  4196. }
  4197. #endif
  4198. /**
  4199. * dp_tx_notify_completion() - Notify tx completion for this desc
  4200. * @soc: core txrx main context
  4201. * @vdev: datapath vdev handle
  4202. * @tx_desc: tx desc
  4203. * @netbuf: buffer
  4204. * @status: tx status
  4205. *
  4206. * Return: none
  4207. */
  4208. static inline void dp_tx_notify_completion(struct dp_soc *soc,
  4209. struct dp_vdev *vdev,
  4210. struct dp_tx_desc_s *tx_desc,
  4211. qdf_nbuf_t netbuf,
  4212. uint8_t status)
  4213. {
  4214. void *osif_dev;
  4215. ol_txrx_completion_fp tx_compl_cbk = NULL;
  4216. uint16_t flag = BIT(QDF_TX_RX_STATUS_DOWNLOAD_SUCC);
  4217. qdf_assert(tx_desc);
  4218. if (!vdev ||
  4219. !vdev->osif_vdev) {
  4220. return;
  4221. }
  4222. osif_dev = vdev->osif_vdev;
  4223. tx_compl_cbk = vdev->tx_comp;
  4224. if (status == HAL_TX_TQM_RR_FRAME_ACKED)
  4225. flag |= BIT(QDF_TX_RX_STATUS_OK);
  4226. if (tx_compl_cbk)
  4227. tx_compl_cbk(netbuf, osif_dev, flag);
  4228. }
  4229. /**
  4230. * dp_tx_sojourn_stats_process() - Collect sojourn stats
  4231. * @pdev: pdev handle
  4232. * @txrx_peer: DP peer context
  4233. * @tid: tid value
  4234. * @txdesc_ts: timestamp from txdesc
  4235. * @ppdu_id: ppdu id
  4236. * @link_id: link id
  4237. *
  4238. * Return: none
  4239. */
  4240. #ifdef FEATURE_PERPKT_INFO
  4241. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  4242. struct dp_txrx_peer *txrx_peer,
  4243. uint8_t tid,
  4244. uint64_t txdesc_ts,
  4245. uint32_t ppdu_id,
  4246. uint8_t link_id)
  4247. {
  4248. uint64_t delta_ms;
  4249. struct cdp_tx_sojourn_stats *sojourn_stats;
  4250. struct dp_peer *primary_link_peer = NULL;
  4251. struct dp_soc *link_peer_soc = NULL;
  4252. if (qdf_unlikely(!pdev->enhanced_stats_en))
  4253. return;
  4254. if (qdf_unlikely(tid == HTT_INVALID_TID ||
  4255. tid >= CDP_DATA_TID_MAX))
  4256. return;
  4257. if (qdf_unlikely(!pdev->sojourn_buf))
  4258. return;
  4259. primary_link_peer = dp_get_primary_link_peer_by_id(pdev->soc,
  4260. txrx_peer->peer_id,
  4261. DP_MOD_ID_TX_COMP);
  4262. if (qdf_unlikely(!primary_link_peer))
  4263. return;
  4264. sojourn_stats = (struct cdp_tx_sojourn_stats *)
  4265. qdf_nbuf_data(pdev->sojourn_buf);
  4266. link_peer_soc = primary_link_peer->vdev->pdev->soc;
  4267. sojourn_stats->cookie = (void *)
  4268. dp_monitor_peer_get_peerstats_ctx(link_peer_soc,
  4269. primary_link_peer);
  4270. delta_ms = qdf_ktime_to_ms(qdf_ktime_real_get()) -
  4271. txdesc_ts;
  4272. qdf_ewma_tx_lag_add(&txrx_peer->stats[link_id].per_pkt_stats.tx.avg_sojourn_msdu[tid],
  4273. delta_ms);
  4274. sojourn_stats->sum_sojourn_msdu[tid] = delta_ms;
  4275. sojourn_stats->num_msdus[tid] = 1;
  4276. sojourn_stats->avg_sojourn_msdu[tid].internal =
  4277. txrx_peer->stats[link_id].
  4278. per_pkt_stats.tx.avg_sojourn_msdu[tid].internal;
  4279. dp_wdi_event_handler(WDI_EVENT_TX_SOJOURN_STAT, pdev->soc,
  4280. pdev->sojourn_buf, HTT_INVALID_PEER,
  4281. WDI_NO_VAL, pdev->pdev_id);
  4282. sojourn_stats->sum_sojourn_msdu[tid] = 0;
  4283. sojourn_stats->num_msdus[tid] = 0;
  4284. sojourn_stats->avg_sojourn_msdu[tid].internal = 0;
  4285. dp_peer_unref_delete(primary_link_peer, DP_MOD_ID_TX_COMP);
  4286. }
  4287. #else
  4288. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  4289. struct dp_txrx_peer *txrx_peer,
  4290. uint8_t tid,
  4291. uint64_t txdesc_ts,
  4292. uint32_t ppdu_id)
  4293. {
  4294. }
  4295. #endif
  4296. #ifdef WLAN_FEATURE_PKT_CAPTURE_V2
  4297. void dp_send_completion_to_pkt_capture(struct dp_soc *soc,
  4298. struct dp_tx_desc_s *desc,
  4299. struct hal_tx_completion_status *ts)
  4300. {
  4301. dp_wdi_event_handler(WDI_EVENT_PKT_CAPTURE_TX_DATA, soc,
  4302. desc, ts->peer_id,
  4303. WDI_NO_VAL, desc->pdev->pdev_id);
  4304. }
  4305. #endif
  4306. void
  4307. dp_tx_comp_process_desc(struct dp_soc *soc,
  4308. struct dp_tx_desc_s *desc,
  4309. struct hal_tx_completion_status *ts,
  4310. struct dp_txrx_peer *txrx_peer)
  4311. {
  4312. uint64_t time_latency = 0;
  4313. uint16_t peer_id = DP_INVALID_PEER_ID;
  4314. /*
  4315. * m_copy/tx_capture modes are not supported for
  4316. * scatter gather packets
  4317. */
  4318. if (qdf_unlikely(!!desc->pdev->latency_capture_enable)) {
  4319. time_latency = (qdf_ktime_to_ms(qdf_ktime_real_get()) -
  4320. qdf_ktime_to_ms(desc->timestamp));
  4321. }
  4322. dp_send_completion_to_pkt_capture(soc, desc, ts);
  4323. if (dp_tx_pkt_tracepoints_enabled())
  4324. qdf_trace_dp_packet(desc->nbuf, QDF_TX,
  4325. desc->msdu_ext_desc ?
  4326. desc->msdu_ext_desc->tso_desc : NULL,
  4327. qdf_ktime_to_ms(desc->timestamp));
  4328. if (!(desc->msdu_ext_desc)) {
  4329. dp_tx_enh_unmap(soc, desc);
  4330. if (txrx_peer)
  4331. peer_id = txrx_peer->peer_id;
  4332. if (QDF_STATUS_SUCCESS ==
  4333. dp_monitor_tx_add_to_comp_queue(soc, desc, ts, peer_id)) {
  4334. return;
  4335. }
  4336. if (QDF_STATUS_SUCCESS ==
  4337. dp_get_completion_indication_for_stack(soc,
  4338. desc->pdev,
  4339. txrx_peer, ts,
  4340. desc->nbuf,
  4341. time_latency)) {
  4342. dp_send_completion_to_stack(soc,
  4343. desc->pdev,
  4344. ts->peer_id,
  4345. ts->ppdu_id,
  4346. desc->nbuf);
  4347. return;
  4348. }
  4349. }
  4350. desc->flags |= DP_TX_DESC_FLAG_COMPLETED_TX;
  4351. dp_tx_comp_free_buf(soc, desc, false);
  4352. }
  4353. #ifdef DISABLE_DP_STATS
  4354. /**
  4355. * dp_tx_update_connectivity_stats() - update tx connectivity stats
  4356. * @soc: core txrx main context
  4357. * @vdev: virtual device instance
  4358. * @tx_desc: tx desc
  4359. * @status: tx status
  4360. *
  4361. * Return: none
  4362. */
  4363. static inline
  4364. void dp_tx_update_connectivity_stats(struct dp_soc *soc,
  4365. struct dp_vdev *vdev,
  4366. struct dp_tx_desc_s *tx_desc,
  4367. uint8_t status)
  4368. {
  4369. }
  4370. #else
  4371. static inline
  4372. void dp_tx_update_connectivity_stats(struct dp_soc *soc,
  4373. struct dp_vdev *vdev,
  4374. struct dp_tx_desc_s *tx_desc,
  4375. uint8_t status)
  4376. {
  4377. void *osif_dev;
  4378. ol_txrx_stats_rx_fp stats_cbk;
  4379. uint8_t pkt_type;
  4380. qdf_assert(tx_desc);
  4381. if (!vdev ||
  4382. !vdev->osif_vdev ||
  4383. !vdev->stats_cb)
  4384. return;
  4385. osif_dev = vdev->osif_vdev;
  4386. stats_cbk = vdev->stats_cb;
  4387. stats_cbk(tx_desc->nbuf, osif_dev, PKT_TYPE_TX_HOST_FW_SENT, &pkt_type);
  4388. if (status == HAL_TX_TQM_RR_FRAME_ACKED)
  4389. stats_cbk(tx_desc->nbuf, osif_dev, PKT_TYPE_TX_ACK_CNT,
  4390. &pkt_type);
  4391. }
  4392. #endif
  4393. #if defined(WLAN_FEATURE_TSF_UPLINK_DELAY) || defined(WLAN_CONFIG_TX_DELAY)
  4394. /* Mask for bit29 ~ bit31 */
  4395. #define DP_TX_TS_BIT29_31_MASK 0xE0000000
  4396. /* Timestamp value (unit us) if bit29 is set */
  4397. #define DP_TX_TS_BIT29_SET_VALUE BIT(29)
  4398. /**
  4399. * dp_tx_adjust_enqueue_buffer_ts() - adjust the enqueue buffer_timestamp
  4400. * @ack_ts: OTA ack timestamp, unit us.
  4401. * @enqueue_ts: TCL enqueue TX data to TQM timestamp, unit us.
  4402. * @base_delta_ts: base timestamp delta for ack_ts and enqueue_ts
  4403. *
  4404. * this function will restore the bit29 ~ bit31 3 bits value for
  4405. * buffer_timestamp in wbm2sw ring entry, currently buffer_timestamp only
  4406. * can support 0x7FFF * 1024 us (29 bits), but if the timestamp is >
  4407. * 0x7FFF * 1024 us, bit29~ bit31 will be lost.
  4408. *
  4409. * Return: the adjusted buffer_timestamp value
  4410. */
  4411. static inline
  4412. uint32_t dp_tx_adjust_enqueue_buffer_ts(uint32_t ack_ts,
  4413. uint32_t enqueue_ts,
  4414. uint32_t base_delta_ts)
  4415. {
  4416. uint32_t ack_buffer_ts;
  4417. uint32_t ack_buffer_ts_bit29_31;
  4418. uint32_t adjusted_enqueue_ts;
  4419. /* corresponding buffer_timestamp value when receive OTA Ack */
  4420. ack_buffer_ts = ack_ts - base_delta_ts;
  4421. ack_buffer_ts_bit29_31 = ack_buffer_ts & DP_TX_TS_BIT29_31_MASK;
  4422. /* restore the bit29 ~ bit31 value */
  4423. adjusted_enqueue_ts = ack_buffer_ts_bit29_31 | enqueue_ts;
  4424. /*
  4425. * if actual enqueue_ts value occupied 29 bits only, this enqueue_ts
  4426. * value + real UL delay overflow 29 bits, then 30th bit (bit-29)
  4427. * should not be marked, otherwise extra 0x20000000 us is added to
  4428. * enqueue_ts.
  4429. */
  4430. if (qdf_unlikely(adjusted_enqueue_ts > ack_buffer_ts))
  4431. adjusted_enqueue_ts -= DP_TX_TS_BIT29_SET_VALUE;
  4432. return adjusted_enqueue_ts;
  4433. }
  4434. QDF_STATUS
  4435. dp_tx_compute_hw_delay_us(struct hal_tx_completion_status *ts,
  4436. uint32_t delta_tsf,
  4437. uint32_t *delay_us)
  4438. {
  4439. uint32_t buffer_ts;
  4440. uint32_t delay;
  4441. if (!delay_us)
  4442. return QDF_STATUS_E_INVAL;
  4443. /* Tx_rate_stats_info_valid is 0 and tsf is invalid then */
  4444. if (!ts->valid)
  4445. return QDF_STATUS_E_INVAL;
  4446. /* buffer_timestamp is in units of 1024 us and is [31:13] of
  4447. * WBM_RELEASE_RING_4. After left shift 10 bits, it's
  4448. * valid up to 29 bits.
  4449. */
  4450. buffer_ts = ts->buffer_timestamp << 10;
  4451. buffer_ts = dp_tx_adjust_enqueue_buffer_ts(ts->tsf,
  4452. buffer_ts, delta_tsf);
  4453. delay = ts->tsf - buffer_ts - delta_tsf;
  4454. if (qdf_unlikely(delay & 0x80000000)) {
  4455. dp_err_rl("delay = 0x%x (-ve)\n"
  4456. "release_src = %d\n"
  4457. "ppdu_id = 0x%x\n"
  4458. "peer_id = 0x%x\n"
  4459. "tid = 0x%x\n"
  4460. "release_reason = %d\n"
  4461. "tsf = %u (0x%x)\n"
  4462. "buffer_timestamp = %u (0x%x)\n"
  4463. "delta_tsf = %u (0x%x)\n",
  4464. delay, ts->release_src, ts->ppdu_id, ts->peer_id,
  4465. ts->tid, ts->status, ts->tsf, ts->tsf,
  4466. ts->buffer_timestamp, ts->buffer_timestamp,
  4467. delta_tsf, delta_tsf);
  4468. delay = 0;
  4469. goto end;
  4470. }
  4471. delay &= 0x1FFFFFFF; /* mask 29 BITS */
  4472. if (delay > 0x1000000) {
  4473. dp_info_rl("----------------------\n"
  4474. "Tx completion status:\n"
  4475. "----------------------\n"
  4476. "release_src = %d\n"
  4477. "ppdu_id = 0x%x\n"
  4478. "release_reason = %d\n"
  4479. "tsf = %u (0x%x)\n"
  4480. "buffer_timestamp = %u (0x%x)\n"
  4481. "delta_tsf = %u (0x%x)\n",
  4482. ts->release_src, ts->ppdu_id, ts->status,
  4483. ts->tsf, ts->tsf, ts->buffer_timestamp,
  4484. ts->buffer_timestamp, delta_tsf, delta_tsf);
  4485. return QDF_STATUS_E_FAILURE;
  4486. }
  4487. end:
  4488. *delay_us = delay;
  4489. return QDF_STATUS_SUCCESS;
  4490. }
  4491. void dp_set_delta_tsf(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  4492. uint32_t delta_tsf)
  4493. {
  4494. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  4495. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  4496. DP_MOD_ID_CDP);
  4497. if (!vdev) {
  4498. dp_err_rl("vdev %d does not exist", vdev_id);
  4499. return;
  4500. }
  4501. vdev->delta_tsf = delta_tsf;
  4502. dp_debug("vdev id %u delta_tsf %u", vdev_id, delta_tsf);
  4503. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_CDP);
  4504. }
  4505. #endif
  4506. #ifdef WLAN_FEATURE_TSF_UPLINK_DELAY
  4507. QDF_STATUS dp_set_tsf_ul_delay_report(struct cdp_soc_t *soc_hdl,
  4508. uint8_t vdev_id, bool enable)
  4509. {
  4510. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  4511. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  4512. DP_MOD_ID_CDP);
  4513. if (!vdev) {
  4514. dp_err_rl("vdev %d does not exist", vdev_id);
  4515. return QDF_STATUS_E_FAILURE;
  4516. }
  4517. qdf_atomic_set(&vdev->ul_delay_report, enable);
  4518. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_CDP);
  4519. return QDF_STATUS_SUCCESS;
  4520. }
  4521. QDF_STATUS dp_get_uplink_delay(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  4522. uint32_t *val)
  4523. {
  4524. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  4525. struct dp_vdev *vdev;
  4526. uint32_t delay_accum;
  4527. uint32_t pkts_accum;
  4528. vdev = dp_vdev_get_ref_by_id(soc, vdev_id, DP_MOD_ID_CDP);
  4529. if (!vdev) {
  4530. dp_err_rl("vdev %d does not exist", vdev_id);
  4531. return QDF_STATUS_E_FAILURE;
  4532. }
  4533. if (!qdf_atomic_read(&vdev->ul_delay_report)) {
  4534. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_CDP);
  4535. return QDF_STATUS_E_FAILURE;
  4536. }
  4537. /* Average uplink delay based on current accumulated values */
  4538. delay_accum = qdf_atomic_read(&vdev->ul_delay_accum);
  4539. pkts_accum = qdf_atomic_read(&vdev->ul_pkts_accum);
  4540. *val = delay_accum / pkts_accum;
  4541. dp_debug("uplink_delay %u delay_accum %u pkts_accum %u", *val,
  4542. delay_accum, pkts_accum);
  4543. /* Reset accumulated values to 0 */
  4544. qdf_atomic_set(&vdev->ul_delay_accum, 0);
  4545. qdf_atomic_set(&vdev->ul_pkts_accum, 0);
  4546. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_CDP);
  4547. return QDF_STATUS_SUCCESS;
  4548. }
  4549. static void dp_tx_update_uplink_delay(struct dp_soc *soc, struct dp_vdev *vdev,
  4550. struct hal_tx_completion_status *ts)
  4551. {
  4552. uint32_t ul_delay;
  4553. if (qdf_unlikely(!vdev)) {
  4554. dp_info_rl("vdev is null or delete in progress");
  4555. return;
  4556. }
  4557. if (!qdf_atomic_read(&vdev->ul_delay_report))
  4558. return;
  4559. if (QDF_IS_STATUS_ERROR(dp_tx_compute_hw_delay_us(ts,
  4560. vdev->delta_tsf,
  4561. &ul_delay)))
  4562. return;
  4563. ul_delay /= 1000; /* in unit of ms */
  4564. qdf_atomic_add(ul_delay, &vdev->ul_delay_accum);
  4565. qdf_atomic_inc(&vdev->ul_pkts_accum);
  4566. }
  4567. #else /* !WLAN_FEATURE_TSF_UPLINK_DELAY */
  4568. static inline
  4569. void dp_tx_update_uplink_delay(struct dp_soc *soc, struct dp_vdev *vdev,
  4570. struct hal_tx_completion_status *ts)
  4571. {
  4572. }
  4573. #endif /* WLAN_FEATURE_TSF_UPLINK_DELAY */
  4574. void dp_tx_comp_process_tx_status(struct dp_soc *soc,
  4575. struct dp_tx_desc_s *tx_desc,
  4576. struct hal_tx_completion_status *ts,
  4577. struct dp_txrx_peer *txrx_peer,
  4578. uint8_t ring_id)
  4579. {
  4580. uint32_t length;
  4581. qdf_ether_header_t *eh;
  4582. struct dp_vdev *vdev = NULL;
  4583. qdf_nbuf_t nbuf = tx_desc->nbuf;
  4584. enum qdf_dp_tx_rx_status dp_status;
  4585. uint8_t link_id = 0;
  4586. if (!nbuf) {
  4587. dp_info_rl("invalid tx descriptor. nbuf NULL");
  4588. goto out;
  4589. }
  4590. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  4591. length = dp_tx_get_pkt_len(tx_desc);
  4592. dp_status = dp_tx_hw_to_qdf(ts->status);
  4593. DPTRACE(qdf_dp_trace_ptr(tx_desc->nbuf,
  4594. QDF_DP_TRACE_LI_DP_FREE_PACKET_PTR_RECORD,
  4595. QDF_TRACE_DEFAULT_PDEV_ID,
  4596. qdf_nbuf_data_addr(nbuf),
  4597. sizeof(qdf_nbuf_data(nbuf)),
  4598. tx_desc->id, ts->status, dp_status));
  4599. dp_tx_comp_debug("-------------------- \n"
  4600. "Tx Completion Stats: \n"
  4601. "-------------------- \n"
  4602. "ack_frame_rssi = %d \n"
  4603. "first_msdu = %d \n"
  4604. "last_msdu = %d \n"
  4605. "msdu_part_of_amsdu = %d \n"
  4606. "rate_stats valid = %d \n"
  4607. "bw = %d \n"
  4608. "pkt_type = %d \n"
  4609. "stbc = %d \n"
  4610. "ldpc = %d \n"
  4611. "sgi = %d \n"
  4612. "mcs = %d \n"
  4613. "ofdma = %d \n"
  4614. "tones_in_ru = %d \n"
  4615. "tsf = %d \n"
  4616. "ppdu_id = %d \n"
  4617. "transmit_cnt = %d \n"
  4618. "tid = %d \n"
  4619. "peer_id = %d\n"
  4620. "tx_status = %d\n",
  4621. ts->ack_frame_rssi, ts->first_msdu,
  4622. ts->last_msdu, ts->msdu_part_of_amsdu,
  4623. ts->valid, ts->bw, ts->pkt_type, ts->stbc,
  4624. ts->ldpc, ts->sgi, ts->mcs, ts->ofdma,
  4625. ts->tones_in_ru, ts->tsf, ts->ppdu_id,
  4626. ts->transmit_cnt, ts->tid, ts->peer_id,
  4627. ts->status);
  4628. /* Update SoC level stats */
  4629. DP_STATS_INCC(soc, tx.dropped_fw_removed, 1,
  4630. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  4631. if (!txrx_peer) {
  4632. dp_info_rl("peer is null or deletion in progress");
  4633. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  4634. goto out;
  4635. }
  4636. vdev = txrx_peer->vdev;
  4637. link_id = dp_tx_get_link_id_from_ppdu_id(soc, ts, txrx_peer, vdev);
  4638. dp_tx_update_connectivity_stats(soc, vdev, tx_desc, ts->status);
  4639. dp_tx_update_uplink_delay(soc, vdev, ts);
  4640. /* check tx complete notification */
  4641. if (qdf_nbuf_tx_notify_comp_get(nbuf))
  4642. dp_tx_notify_completion(soc, vdev, tx_desc,
  4643. nbuf, ts->status);
  4644. /* Update per-packet stats for mesh mode */
  4645. if (qdf_unlikely(vdev->mesh_vdev) &&
  4646. !(tx_desc->flags & DP_TX_DESC_FLAG_TO_FW))
  4647. dp_tx_comp_fill_tx_completion_stats(tx_desc, ts);
  4648. /* Update peer level stats */
  4649. if (qdf_unlikely(txrx_peer->bss_peer &&
  4650. vdev->opmode == wlan_op_mode_ap)) {
  4651. if (ts->status != HAL_TX_TQM_RR_REM_CMD_REM) {
  4652. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, tx.mcast, 1,
  4653. length, link_id);
  4654. if (txrx_peer->vdev->tx_encap_type ==
  4655. htt_cmn_pkt_type_ethernet &&
  4656. QDF_IS_ADDR_BROADCAST(eh->ether_dhost)) {
  4657. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer,
  4658. tx.bcast, 1,
  4659. length, link_id);
  4660. }
  4661. }
  4662. } else {
  4663. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, tx.ucast, 1, length,
  4664. link_id);
  4665. if (ts->status == HAL_TX_TQM_RR_FRAME_ACKED) {
  4666. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, tx.tx_success,
  4667. 1, length, link_id);
  4668. if (qdf_unlikely(txrx_peer->in_twt)) {
  4669. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer,
  4670. tx.tx_success_twt,
  4671. 1, length,
  4672. link_id);
  4673. }
  4674. }
  4675. }
  4676. dp_tx_update_peer_stats(tx_desc, ts, txrx_peer, ring_id, link_id);
  4677. dp_tx_update_peer_delay_stats(txrx_peer, tx_desc, ts, ring_id);
  4678. dp_tx_update_peer_jitter_stats(txrx_peer, tx_desc, ts, ring_id);
  4679. dp_tx_update_peer_sawf_stats(soc, vdev, txrx_peer, tx_desc,
  4680. ts, ts->tid);
  4681. dp_tx_send_pktlog(soc, vdev->pdev, tx_desc, nbuf, dp_status);
  4682. #ifdef QCA_SUPPORT_RDK_STATS
  4683. if (soc->peerstats_enabled)
  4684. dp_tx_sojourn_stats_process(vdev->pdev, txrx_peer, ts->tid,
  4685. qdf_ktime_to_ms(tx_desc->timestamp),
  4686. ts->ppdu_id, link_id);
  4687. #endif
  4688. out:
  4689. return;
  4690. }
  4691. #if defined(QCA_VDEV_STATS_HW_OFFLOAD_SUPPORT) && \
  4692. defined(QCA_ENHANCED_STATS_SUPPORT)
  4693. void dp_tx_update_peer_basic_stats(struct dp_txrx_peer *txrx_peer,
  4694. uint32_t length, uint8_t tx_status,
  4695. bool update)
  4696. {
  4697. if (update || (!txrx_peer->hw_txrx_stats_en)) {
  4698. DP_PEER_STATS_FLAT_INC_PKT(txrx_peer, comp_pkt, 1, length);
  4699. if (tx_status != HAL_TX_TQM_RR_FRAME_ACKED)
  4700. DP_PEER_STATS_FLAT_INC(txrx_peer, tx_failed, 1);
  4701. }
  4702. }
  4703. #elif defined(QCA_VDEV_STATS_HW_OFFLOAD_SUPPORT)
  4704. void dp_tx_update_peer_basic_stats(struct dp_txrx_peer *txrx_peer,
  4705. uint32_t length, uint8_t tx_status,
  4706. bool update)
  4707. {
  4708. if (!txrx_peer->hw_txrx_stats_en) {
  4709. DP_PEER_STATS_FLAT_INC_PKT(txrx_peer, comp_pkt, 1, length);
  4710. if (tx_status != HAL_TX_TQM_RR_FRAME_ACKED)
  4711. DP_PEER_STATS_FLAT_INC(txrx_peer, tx_failed, 1);
  4712. }
  4713. }
  4714. #else
  4715. void dp_tx_update_peer_basic_stats(struct dp_txrx_peer *txrx_peer,
  4716. uint32_t length, uint8_t tx_status,
  4717. bool update)
  4718. {
  4719. DP_PEER_STATS_FLAT_INC_PKT(txrx_peer, comp_pkt, 1, length);
  4720. if (tx_status != HAL_TX_TQM_RR_FRAME_ACKED)
  4721. DP_PEER_STATS_FLAT_INC(txrx_peer, tx_failed, 1);
  4722. }
  4723. #endif
  4724. /**
  4725. * dp_tx_prefetch_next_nbuf_data(): Prefetch nbuf and nbuf data
  4726. * @next: descriptor of the nrxt buffer
  4727. *
  4728. * Return: none
  4729. */
  4730. #ifdef QCA_DP_RX_NBUF_AND_NBUF_DATA_PREFETCH
  4731. static inline
  4732. void dp_tx_prefetch_next_nbuf_data(struct dp_tx_desc_s *next)
  4733. {
  4734. qdf_nbuf_t nbuf = NULL;
  4735. if (next)
  4736. nbuf = next->nbuf;
  4737. if (nbuf)
  4738. qdf_prefetch(nbuf);
  4739. }
  4740. #else
  4741. static inline
  4742. void dp_tx_prefetch_next_nbuf_data(struct dp_tx_desc_s *next)
  4743. {
  4744. }
  4745. #endif
  4746. /**
  4747. * dp_tx_mcast_reinject_handler() - Tx reinjected multicast packets handler
  4748. * @soc: core txrx main context
  4749. * @desc: software descriptor
  4750. *
  4751. * Return: true when packet is reinjected
  4752. */
  4753. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  4754. defined(WLAN_MCAST_MLO) && !defined(CONFIG_MLO_SINGLE_DEV)
  4755. static inline bool
  4756. dp_tx_mcast_reinject_handler(struct dp_soc *soc, struct dp_tx_desc_s *desc)
  4757. {
  4758. struct dp_vdev *vdev = NULL;
  4759. if (desc->tx_status == HAL_TX_TQM_RR_MULTICAST_DROP) {
  4760. if (!soc->arch_ops.dp_tx_mcast_handler ||
  4761. !soc->arch_ops.dp_tx_is_mcast_primary)
  4762. return false;
  4763. vdev = dp_vdev_get_ref_by_id(soc, desc->vdev_id,
  4764. DP_MOD_ID_REINJECT);
  4765. if (qdf_unlikely(!vdev)) {
  4766. dp_tx_comp_info_rl("Unable to get vdev ref %d",
  4767. desc->id);
  4768. return false;
  4769. }
  4770. if (!(soc->arch_ops.dp_tx_is_mcast_primary(soc, vdev))) {
  4771. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_REINJECT);
  4772. return false;
  4773. }
  4774. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  4775. qdf_nbuf_len(desc->nbuf));
  4776. soc->arch_ops.dp_tx_mcast_handler(soc, vdev, desc->nbuf);
  4777. dp_tx_desc_release(desc, desc->pool_id);
  4778. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_REINJECT);
  4779. return true;
  4780. }
  4781. return false;
  4782. }
  4783. #else
  4784. static inline bool
  4785. dp_tx_mcast_reinject_handler(struct dp_soc *soc, struct dp_tx_desc_s *desc)
  4786. {
  4787. return false;
  4788. }
  4789. #endif
  4790. #ifdef QCA_DP_TX_NBUF_LIST_FREE
  4791. static inline void
  4792. dp_tx_nbuf_queue_head_init(qdf_nbuf_queue_head_t *nbuf_queue_head)
  4793. {
  4794. qdf_nbuf_queue_head_init(nbuf_queue_head);
  4795. }
  4796. static inline void
  4797. dp_tx_nbuf_dev_queue_free(qdf_nbuf_queue_head_t *nbuf_queue_head,
  4798. struct dp_tx_desc_s *desc)
  4799. {
  4800. qdf_nbuf_t nbuf = NULL;
  4801. nbuf = desc->nbuf;
  4802. if (qdf_likely(desc->flags & DP_TX_DESC_FLAG_FAST))
  4803. qdf_nbuf_dev_queue_head(nbuf_queue_head, nbuf);
  4804. else
  4805. qdf_nbuf_free(nbuf);
  4806. }
  4807. static inline void
  4808. dp_tx_nbuf_dev_queue_free_no_flag(qdf_nbuf_queue_head_t *nbuf_queue_head,
  4809. qdf_nbuf_t nbuf)
  4810. {
  4811. if (!nbuf)
  4812. return;
  4813. if (nbuf->is_from_recycler)
  4814. qdf_nbuf_dev_queue_head(nbuf_queue_head, nbuf);
  4815. else
  4816. qdf_nbuf_free(nbuf);
  4817. }
  4818. static inline void
  4819. dp_tx_nbuf_dev_kfree_list(qdf_nbuf_queue_head_t *nbuf_queue_head)
  4820. {
  4821. qdf_nbuf_dev_kfree_list(nbuf_queue_head);
  4822. }
  4823. #else
  4824. static inline void
  4825. dp_tx_nbuf_queue_head_init(qdf_nbuf_queue_head_t *nbuf_queue_head)
  4826. {
  4827. }
  4828. static inline void
  4829. dp_tx_nbuf_dev_queue_free(qdf_nbuf_queue_head_t *nbuf_queue_head,
  4830. struct dp_tx_desc_s *desc)
  4831. {
  4832. qdf_nbuf_free(desc->nbuf);
  4833. }
  4834. static inline void
  4835. dp_tx_nbuf_dev_queue_free_no_flag(qdf_nbuf_queue_head_t *nbuf_queue_head,
  4836. qdf_nbuf_t nbuf)
  4837. {
  4838. qdf_nbuf_free(nbuf);
  4839. }
  4840. static inline void
  4841. dp_tx_nbuf_dev_kfree_list(qdf_nbuf_queue_head_t *nbuf_queue_head)
  4842. {
  4843. }
  4844. #endif
  4845. #ifdef WLAN_SUPPORT_PPEDS
  4846. static inline void
  4847. dp_tx_update_ppeds_tx_comp_stats(struct dp_soc *soc,
  4848. struct dp_txrx_peer *txrx_peer,
  4849. struct hal_tx_completion_status *ts,
  4850. struct dp_tx_desc_s *desc,
  4851. uint8_t ring_id)
  4852. {
  4853. uint8_t link_id = 0;
  4854. struct dp_vdev *vdev = NULL;
  4855. if (qdf_likely(txrx_peer)) {
  4856. dp_tx_update_peer_basic_stats(txrx_peer,
  4857. desc->length,
  4858. desc->tx_status,
  4859. false);
  4860. if (!(desc->flags & DP_TX_DESC_FLAG_SIMPLE)) {
  4861. hal_tx_comp_get_status(&desc->comp,
  4862. ts,
  4863. soc->hal_soc);
  4864. vdev = txrx_peer->vdev;
  4865. link_id = dp_tx_get_link_id_from_ppdu_id(soc,
  4866. ts,
  4867. txrx_peer,
  4868. vdev);
  4869. if (link_id < 1 || link_id > DP_MAX_MLO_LINKS)
  4870. link_id = 0;
  4871. dp_tx_update_peer_stats(desc, ts,
  4872. txrx_peer,
  4873. ring_id,
  4874. link_id);
  4875. }
  4876. }
  4877. }
  4878. #else
  4879. static inline void
  4880. dp_tx_update_ppeds_tx_comp_stats(struct dp_soc *soc,
  4881. struct dp_txrx_peer *txrx_peer,
  4882. struct hal_tx_completion_status *ts,
  4883. struct dp_tx_desc_s *desc,
  4884. uint8_t ring_id)
  4885. {
  4886. }
  4887. #endif
  4888. void
  4889. dp_tx_comp_process_desc_list(struct dp_soc *soc,
  4890. struct dp_tx_desc_s *comp_head, uint8_t ring_id)
  4891. {
  4892. struct dp_tx_desc_s *desc;
  4893. struct dp_tx_desc_s *next;
  4894. struct hal_tx_completion_status ts;
  4895. struct dp_txrx_peer *txrx_peer = NULL;
  4896. uint16_t peer_id = DP_INVALID_PEER;
  4897. dp_txrx_ref_handle txrx_ref_handle = NULL;
  4898. qdf_nbuf_queue_head_t h;
  4899. desc = comp_head;
  4900. dp_tx_nbuf_queue_head_init(&h);
  4901. while (desc) {
  4902. next = desc->next;
  4903. dp_tx_prefetch_next_nbuf_data(next);
  4904. if (peer_id != desc->peer_id) {
  4905. if (txrx_peer)
  4906. dp_txrx_peer_unref_delete(txrx_ref_handle,
  4907. DP_MOD_ID_TX_COMP);
  4908. peer_id = desc->peer_id;
  4909. txrx_peer =
  4910. dp_txrx_peer_get_ref_by_id(soc, peer_id,
  4911. &txrx_ref_handle,
  4912. DP_MOD_ID_TX_COMP);
  4913. }
  4914. if (dp_tx_mcast_reinject_handler(soc, desc)) {
  4915. desc = next;
  4916. continue;
  4917. }
  4918. if (desc->flags & DP_TX_DESC_FLAG_PPEDS) {
  4919. qdf_nbuf_t nbuf;
  4920. dp_tx_update_ppeds_tx_comp_stats(soc, txrx_peer, &ts,
  4921. desc, ring_id);
  4922. if (desc->pool_id != DP_TX_PPEDS_POOL_ID) {
  4923. nbuf = desc->nbuf;
  4924. dp_tx_nbuf_dev_queue_free_no_flag(&h, nbuf);
  4925. dp_tx_desc_free(soc, desc, desc->pool_id);
  4926. } else {
  4927. nbuf = dp_ppeds_tx_desc_free(soc, desc);
  4928. dp_tx_nbuf_dev_queue_free_no_flag(&h, nbuf);
  4929. }
  4930. desc = next;
  4931. continue;
  4932. }
  4933. if (qdf_likely(desc->flags & DP_TX_DESC_FLAG_SIMPLE)) {
  4934. struct dp_pdev *pdev = desc->pdev;
  4935. if (qdf_likely(txrx_peer))
  4936. dp_tx_update_peer_basic_stats(txrx_peer,
  4937. desc->length,
  4938. desc->tx_status,
  4939. false);
  4940. qdf_assert(pdev);
  4941. dp_tx_outstanding_dec(pdev);
  4942. /*
  4943. * Calling a QDF WRAPPER here is creating significant
  4944. * performance impact so avoided the wrapper call here
  4945. */
  4946. dp_tx_desc_history_add(soc, desc->dma_addr, desc->nbuf,
  4947. desc->id, DP_TX_COMP_UNMAP);
  4948. dp_tx_nbuf_unmap(soc, desc);
  4949. dp_tx_nbuf_dev_queue_free(&h, desc);
  4950. dp_tx_desc_free(soc, desc, desc->pool_id);
  4951. desc = next;
  4952. continue;
  4953. }
  4954. hal_tx_comp_get_status(&desc->comp, &ts, soc->hal_soc);
  4955. dp_tx_comp_process_tx_status(soc, desc, &ts, txrx_peer,
  4956. ring_id);
  4957. dp_tx_comp_process_desc(soc, desc, &ts, txrx_peer);
  4958. dp_tx_desc_release(desc, desc->pool_id);
  4959. desc = next;
  4960. }
  4961. dp_tx_nbuf_dev_kfree_list(&h);
  4962. if (txrx_peer)
  4963. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_TX_COMP);
  4964. }
  4965. #ifdef WLAN_FEATURE_RX_SOFTIRQ_TIME_LIMIT
  4966. static inline
  4967. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped,
  4968. int max_reap_limit)
  4969. {
  4970. bool limit_hit = false;
  4971. limit_hit =
  4972. (num_reaped >= max_reap_limit) ? true : false;
  4973. if (limit_hit)
  4974. DP_STATS_INC(soc, tx.tx_comp_loop_pkt_limit_hit, 1);
  4975. return limit_hit;
  4976. }
  4977. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  4978. {
  4979. return soc->wlan_cfg_ctx->tx_comp_enable_eol_data_check;
  4980. }
  4981. static inline int dp_tx_comp_get_loop_pkt_limit(struct dp_soc *soc)
  4982. {
  4983. struct wlan_cfg_dp_soc_ctxt *cfg = soc->wlan_cfg_ctx;
  4984. return cfg->tx_comp_loop_pkt_limit;
  4985. }
  4986. #else
  4987. static inline
  4988. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped,
  4989. int max_reap_limit)
  4990. {
  4991. return false;
  4992. }
  4993. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  4994. {
  4995. return false;
  4996. }
  4997. static inline int dp_tx_comp_get_loop_pkt_limit(struct dp_soc *soc)
  4998. {
  4999. return 0;
  5000. }
  5001. #endif
  5002. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  5003. static inline int
  5004. dp_srng_test_and_update_nf_params(struct dp_soc *soc, struct dp_srng *dp_srng,
  5005. int *max_reap_limit)
  5006. {
  5007. return soc->arch_ops.dp_srng_test_and_update_nf_params(soc, dp_srng,
  5008. max_reap_limit);
  5009. }
  5010. #else
  5011. static inline int
  5012. dp_srng_test_and_update_nf_params(struct dp_soc *soc, struct dp_srng *dp_srng,
  5013. int *max_reap_limit)
  5014. {
  5015. return 0;
  5016. }
  5017. #endif
  5018. #ifdef DP_TX_TRACKING
  5019. void dp_tx_desc_check_corruption(struct dp_tx_desc_s *tx_desc)
  5020. {
  5021. if ((tx_desc->magic != DP_TX_MAGIC_PATTERN_INUSE) &&
  5022. (tx_desc->magic != DP_TX_MAGIC_PATTERN_FREE)) {
  5023. dp_err_rl("tx_desc %u is corrupted", tx_desc->id);
  5024. qdf_trigger_self_recovery(NULL, QDF_TX_DESC_LEAK);
  5025. }
  5026. }
  5027. #endif
  5028. #ifndef WLAN_SOFTUMAC_SUPPORT
  5029. uint32_t dp_tx_comp_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  5030. hal_ring_handle_t hal_ring_hdl, uint8_t ring_id,
  5031. uint32_t quota)
  5032. {
  5033. void *tx_comp_hal_desc;
  5034. void *last_prefetched_hw_desc = NULL;
  5035. struct dp_tx_desc_s *last_prefetched_sw_desc = NULL;
  5036. hal_soc_handle_t hal_soc;
  5037. uint8_t buffer_src;
  5038. struct dp_tx_desc_s *tx_desc = NULL;
  5039. struct dp_tx_desc_s *head_desc = NULL;
  5040. struct dp_tx_desc_s *tail_desc = NULL;
  5041. uint32_t num_processed = 0;
  5042. uint32_t count;
  5043. uint32_t num_avail_for_reap = 0;
  5044. bool force_break = false;
  5045. struct dp_srng *tx_comp_ring = &soc->tx_comp_ring[ring_id];
  5046. int max_reap_limit, ring_near_full;
  5047. uint32_t num_entries;
  5048. DP_HIST_INIT();
  5049. num_entries = hal_srng_get_num_entries(soc->hal_soc, hal_ring_hdl);
  5050. more_data:
  5051. hal_soc = soc->hal_soc;
  5052. /* Re-initialize local variables to be re-used */
  5053. head_desc = NULL;
  5054. tail_desc = NULL;
  5055. count = 0;
  5056. max_reap_limit = dp_tx_comp_get_loop_pkt_limit(soc);
  5057. ring_near_full = dp_srng_test_and_update_nf_params(soc, tx_comp_ring,
  5058. &max_reap_limit);
  5059. if (qdf_unlikely(dp_srng_access_start(int_ctx, soc, hal_ring_hdl))) {
  5060. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  5061. return 0;
  5062. }
  5063. if (!num_avail_for_reap)
  5064. num_avail_for_reap = hal_srng_dst_num_valid(hal_soc,
  5065. hal_ring_hdl, 0);
  5066. if (num_avail_for_reap >= quota)
  5067. num_avail_for_reap = quota;
  5068. dp_srng_dst_inv_cached_descs(soc, hal_ring_hdl, num_avail_for_reap);
  5069. last_prefetched_hw_desc = dp_srng_dst_prefetch_32_byte_desc(hal_soc,
  5070. hal_ring_hdl,
  5071. num_avail_for_reap);
  5072. /* Find head descriptor from completion ring */
  5073. while (qdf_likely(num_avail_for_reap--)) {
  5074. tx_comp_hal_desc = dp_srng_dst_get_next(soc, hal_ring_hdl);
  5075. if (qdf_unlikely(!tx_comp_hal_desc))
  5076. break;
  5077. buffer_src = hal_tx_comp_get_buffer_source(hal_soc,
  5078. tx_comp_hal_desc);
  5079. /* If this buffer was not released by TQM or FW, then it is not
  5080. * Tx completion indication, assert */
  5081. if (qdf_unlikely(buffer_src !=
  5082. HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  5083. (qdf_unlikely(buffer_src !=
  5084. HAL_TX_COMP_RELEASE_SOURCE_FW))) {
  5085. uint8_t wbm_internal_error;
  5086. dp_err_rl(
  5087. "Tx comp release_src != TQM | FW but from %d",
  5088. buffer_src);
  5089. hal_dump_comp_desc(tx_comp_hal_desc);
  5090. DP_STATS_INC(soc, tx.invalid_release_source, 1);
  5091. /* When WBM sees NULL buffer_addr_info in any of
  5092. * ingress rings it sends an error indication,
  5093. * with wbm_internal_error=1, to a specific ring.
  5094. * The WBM2SW ring used to indicate these errors is
  5095. * fixed in HW, and that ring is being used as Tx
  5096. * completion ring. These errors are not related to
  5097. * Tx completions, and should just be ignored
  5098. */
  5099. wbm_internal_error = hal_get_wbm_internal_error(
  5100. hal_soc,
  5101. tx_comp_hal_desc);
  5102. if (wbm_internal_error) {
  5103. dp_err_rl("Tx comp wbm_internal_error!!");
  5104. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_ALL], 1);
  5105. if (HAL_TX_COMP_RELEASE_SOURCE_REO ==
  5106. buffer_src)
  5107. dp_handle_wbm_internal_error(
  5108. soc,
  5109. tx_comp_hal_desc,
  5110. hal_tx_comp_get_buffer_type(
  5111. tx_comp_hal_desc));
  5112. } else {
  5113. dp_err_rl("Tx comp wbm_internal_error false");
  5114. DP_STATS_INC(soc, tx.non_wbm_internal_err, 1);
  5115. }
  5116. continue;
  5117. }
  5118. soc->arch_ops.tx_comp_get_params_from_hal_desc(soc,
  5119. tx_comp_hal_desc,
  5120. &tx_desc);
  5121. if (qdf_unlikely(!tx_desc)) {
  5122. dp_err("unable to retrieve tx_desc!");
  5123. hal_dump_comp_desc(tx_comp_hal_desc);
  5124. DP_STATS_INC(soc, tx.invalid_tx_comp_desc, 1);
  5125. QDF_BUG(0);
  5126. continue;
  5127. }
  5128. tx_desc->buffer_src = buffer_src;
  5129. if (tx_desc->flags & DP_TX_DESC_FLAG_PPEDS)
  5130. goto add_to_pool2;
  5131. /*
  5132. * If the release source is FW, process the HTT status
  5133. */
  5134. if (qdf_unlikely(buffer_src ==
  5135. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  5136. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  5137. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  5138. htt_tx_status);
  5139. /* Collect hw completion contents */
  5140. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  5141. &tx_desc->comp, 1);
  5142. soc->arch_ops.dp_tx_process_htt_completion(
  5143. soc,
  5144. tx_desc,
  5145. htt_tx_status,
  5146. ring_id);
  5147. } else {
  5148. tx_desc->tx_status =
  5149. hal_tx_comp_get_tx_status(tx_comp_hal_desc);
  5150. tx_desc->buffer_src = buffer_src;
  5151. /*
  5152. * If the fast completion mode is enabled extended
  5153. * metadata from descriptor is not copied
  5154. */
  5155. if (qdf_likely(tx_desc->flags &
  5156. DP_TX_DESC_FLAG_SIMPLE))
  5157. goto add_to_pool;
  5158. /*
  5159. * If the descriptor is already freed in vdev_detach,
  5160. * continue to next descriptor
  5161. */
  5162. if (qdf_unlikely
  5163. ((tx_desc->vdev_id == DP_INVALID_VDEV_ID) &&
  5164. !tx_desc->flags)) {
  5165. dp_tx_comp_info_rl("Descriptor freed in vdev_detach %d",
  5166. tx_desc->id);
  5167. DP_STATS_INC(soc, tx.tx_comp_exception, 1);
  5168. dp_tx_desc_check_corruption(tx_desc);
  5169. continue;
  5170. }
  5171. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  5172. dp_tx_comp_info_rl("pdev in down state %d",
  5173. tx_desc->id);
  5174. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  5175. dp_tx_comp_free_buf(soc, tx_desc, false);
  5176. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  5177. goto next_desc;
  5178. }
  5179. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  5180. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  5181. dp_tx_comp_alert("Txdesc invalid, flgs = %x,id = %d",
  5182. tx_desc->flags, tx_desc->id);
  5183. qdf_assert_always(0);
  5184. }
  5185. /* Collect hw completion contents */
  5186. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  5187. &tx_desc->comp, 1);
  5188. add_to_pool:
  5189. DP_HIST_PACKET_COUNT_INC(tx_desc->pdev->pdev_id);
  5190. add_to_pool2:
  5191. /* First ring descriptor on the cycle */
  5192. if (!head_desc) {
  5193. head_desc = tx_desc;
  5194. tail_desc = tx_desc;
  5195. }
  5196. tail_desc->next = tx_desc;
  5197. tx_desc->next = NULL;
  5198. tail_desc = tx_desc;
  5199. }
  5200. next_desc:
  5201. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  5202. /*
  5203. * Processed packet count is more than given quota
  5204. * stop to processing
  5205. */
  5206. count++;
  5207. dp_tx_prefetch_hw_sw_nbuf_desc(soc, hal_soc,
  5208. num_avail_for_reap,
  5209. hal_ring_hdl,
  5210. &last_prefetched_hw_desc,
  5211. &last_prefetched_sw_desc);
  5212. if (dp_tx_comp_loop_pkt_limit_hit(soc, count, max_reap_limit))
  5213. break;
  5214. }
  5215. dp_srng_access_end(int_ctx, soc, hal_ring_hdl);
  5216. /* Process the reaped descriptors */
  5217. if (head_desc)
  5218. dp_tx_comp_process_desc_list(soc, head_desc, ring_id);
  5219. DP_STATS_INC(soc, tx.tx_comp[ring_id], count);
  5220. /*
  5221. * If we are processing in near-full condition, there are 3 scenario
  5222. * 1) Ring entries has reached critical state
  5223. * 2) Ring entries are still near high threshold
  5224. * 3) Ring entries are below the safe level
  5225. *
  5226. * One more loop will move the state to normal processing and yield
  5227. */
  5228. if (ring_near_full)
  5229. goto more_data;
  5230. if (dp_tx_comp_enable_eol_data_check(soc)) {
  5231. if (num_processed >= quota)
  5232. force_break = true;
  5233. if (!force_break &&
  5234. hal_srng_dst_peek_sync_locked(soc->hal_soc,
  5235. hal_ring_hdl)) {
  5236. DP_STATS_INC(soc, tx.hp_oos2, 1);
  5237. if (!hif_exec_should_yield(soc->hif_handle,
  5238. int_ctx->dp_intr_id))
  5239. goto more_data;
  5240. num_avail_for_reap =
  5241. hal_srng_dst_num_valid_locked(soc->hal_soc,
  5242. hal_ring_hdl,
  5243. true);
  5244. if (qdf_unlikely(num_entries &&
  5245. (num_avail_for_reap >=
  5246. num_entries >> 1))) {
  5247. DP_STATS_INC(soc, tx.near_full, 1);
  5248. goto more_data;
  5249. }
  5250. }
  5251. }
  5252. DP_TX_HIST_STATS_PER_PDEV();
  5253. return num_processed;
  5254. }
  5255. #endif
  5256. #ifdef FEATURE_WLAN_TDLS
  5257. qdf_nbuf_t dp_tx_non_std(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  5258. enum ol_tx_spec tx_spec, qdf_nbuf_t msdu_list)
  5259. {
  5260. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  5261. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  5262. DP_MOD_ID_TDLS);
  5263. if (!vdev) {
  5264. dp_err("vdev handle for id %d is NULL", vdev_id);
  5265. return NULL;
  5266. }
  5267. if (tx_spec & OL_TX_SPEC_NO_FREE)
  5268. vdev->is_tdls_frame = true;
  5269. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TDLS);
  5270. return dp_tx_send(soc_hdl, vdev_id, msdu_list);
  5271. }
  5272. #endif
  5273. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  5274. {
  5275. int pdev_id;
  5276. /*
  5277. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  5278. */
  5279. DP_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  5280. DP_TCL_METADATA_TYPE_VDEV_BASED);
  5281. DP_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  5282. vdev->vdev_id);
  5283. pdev_id =
  5284. dp_get_target_pdev_id_for_host_pdev_id(vdev->pdev->soc,
  5285. vdev->pdev->pdev_id);
  5286. DP_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata, pdev_id);
  5287. /*
  5288. * Set HTT Extension Valid bit to 0 by default
  5289. */
  5290. DP_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  5291. dp_tx_vdev_update_search_flags(vdev);
  5292. return QDF_STATUS_SUCCESS;
  5293. }
  5294. #ifndef FEATURE_WDS
  5295. static inline bool dp_tx_da_search_override(struct dp_vdev *vdev)
  5296. {
  5297. return false;
  5298. }
  5299. #endif
  5300. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  5301. {
  5302. struct dp_soc *soc = vdev->pdev->soc;
  5303. /*
  5304. * Enable both AddrY (SA based search) and AddrX (Da based search)
  5305. * for TDLS link
  5306. *
  5307. * Enable AddrY (SA based search) only for non-WDS STA and
  5308. * ProxySTA VAP (in HKv1) modes.
  5309. *
  5310. * In all other VAP modes, only DA based search should be
  5311. * enabled
  5312. */
  5313. if (vdev->opmode == wlan_op_mode_sta &&
  5314. vdev->tdls_link_connected)
  5315. vdev->hal_desc_addr_search_flags =
  5316. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  5317. else if ((vdev->opmode == wlan_op_mode_sta) &&
  5318. !dp_tx_da_search_override(vdev))
  5319. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  5320. else
  5321. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  5322. if (vdev->opmode == wlan_op_mode_sta && !vdev->tdls_link_connected)
  5323. vdev->search_type = soc->sta_mode_search_policy;
  5324. else
  5325. vdev->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
  5326. }
  5327. static inline bool
  5328. dp_is_tx_desc_flush_match(struct dp_pdev *pdev,
  5329. struct dp_vdev *vdev,
  5330. struct dp_tx_desc_s *tx_desc)
  5331. {
  5332. if (!(tx_desc && (tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED)))
  5333. return false;
  5334. /*
  5335. * if vdev is given, then only check whether desc
  5336. * vdev match. if vdev is NULL, then check whether
  5337. * desc pdev match.
  5338. */
  5339. return vdev ? (tx_desc->vdev_id == vdev->vdev_id) :
  5340. (tx_desc->pdev == pdev);
  5341. }
  5342. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  5343. void dp_tx_desc_flush(struct dp_pdev *pdev, struct dp_vdev *vdev,
  5344. bool force_free)
  5345. {
  5346. uint8_t i;
  5347. uint32_t j;
  5348. uint32_t num_desc, page_id, offset;
  5349. uint16_t num_desc_per_page;
  5350. struct dp_soc *soc = pdev->soc;
  5351. struct dp_tx_desc_s *tx_desc = NULL;
  5352. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  5353. if (!vdev && !force_free) {
  5354. dp_err("Reset TX desc vdev, Vdev param is required!");
  5355. return;
  5356. }
  5357. for (i = 0; i < MAX_TXDESC_POOLS; i++) {
  5358. tx_desc_pool = &soc->tx_desc[i];
  5359. if (!(tx_desc_pool->pool_size) ||
  5360. IS_TX_DESC_POOL_STATUS_INACTIVE(tx_desc_pool) ||
  5361. !(tx_desc_pool->desc_pages.cacheable_pages))
  5362. continue;
  5363. /*
  5364. * Add flow pool lock protection in case pool is freed
  5365. * due to all tx_desc is recycled when handle TX completion.
  5366. * this is not necessary when do force flush as:
  5367. * a. double lock will happen if dp_tx_desc_release is
  5368. * also trying to acquire it.
  5369. * b. dp interrupt has been disabled before do force TX desc
  5370. * flush in dp_pdev_deinit().
  5371. */
  5372. if (!force_free)
  5373. qdf_spin_lock_bh(&tx_desc_pool->flow_pool_lock);
  5374. num_desc = tx_desc_pool->pool_size;
  5375. num_desc_per_page =
  5376. tx_desc_pool->desc_pages.num_element_per_page;
  5377. for (j = 0; j < num_desc; j++) {
  5378. page_id = j / num_desc_per_page;
  5379. offset = j % num_desc_per_page;
  5380. if (qdf_unlikely(!(tx_desc_pool->
  5381. desc_pages.cacheable_pages)))
  5382. break;
  5383. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  5384. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  5385. /*
  5386. * Free TX desc if force free is
  5387. * required, otherwise only reset vdev
  5388. * in this TX desc.
  5389. */
  5390. if (force_free) {
  5391. tx_desc->flags |= DP_TX_DESC_FLAG_FLUSH;
  5392. dp_tx_comp_free_buf(soc, tx_desc,
  5393. false);
  5394. dp_tx_desc_release(tx_desc, i);
  5395. } else {
  5396. tx_desc->vdev_id = DP_INVALID_VDEV_ID;
  5397. }
  5398. }
  5399. }
  5400. if (!force_free)
  5401. qdf_spin_unlock_bh(&tx_desc_pool->flow_pool_lock);
  5402. }
  5403. }
  5404. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  5405. /**
  5406. * dp_tx_desc_reset_vdev() - reset vdev to NULL in TX Desc
  5407. *
  5408. * @soc: Handle to DP soc structure
  5409. * @tx_desc: pointer of one TX desc
  5410. * @desc_pool_id: TX Desc pool id
  5411. */
  5412. static inline void
  5413. dp_tx_desc_reset_vdev(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc,
  5414. uint8_t desc_pool_id)
  5415. {
  5416. TX_DESC_LOCK_LOCK(&soc->tx_desc[desc_pool_id].lock);
  5417. tx_desc->vdev_id = DP_INVALID_VDEV_ID;
  5418. TX_DESC_LOCK_UNLOCK(&soc->tx_desc[desc_pool_id].lock);
  5419. }
  5420. void dp_tx_desc_flush(struct dp_pdev *pdev, struct dp_vdev *vdev,
  5421. bool force_free)
  5422. {
  5423. uint8_t i, num_pool;
  5424. uint32_t j;
  5425. uint32_t num_desc, page_id, offset;
  5426. uint16_t num_desc_per_page;
  5427. struct dp_soc *soc = pdev->soc;
  5428. struct dp_tx_desc_s *tx_desc = NULL;
  5429. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  5430. if (!vdev && !force_free) {
  5431. dp_err("Reset TX desc vdev, Vdev param is required!");
  5432. return;
  5433. }
  5434. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  5435. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5436. for (i = 0; i < num_pool; i++) {
  5437. tx_desc_pool = &soc->tx_desc[i];
  5438. if (!tx_desc_pool->desc_pages.cacheable_pages)
  5439. continue;
  5440. num_desc_per_page =
  5441. tx_desc_pool->desc_pages.num_element_per_page;
  5442. for (j = 0; j < num_desc; j++) {
  5443. page_id = j / num_desc_per_page;
  5444. offset = j % num_desc_per_page;
  5445. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  5446. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  5447. if (force_free) {
  5448. tx_desc->flags |= DP_TX_DESC_FLAG_FLUSH;
  5449. dp_tx_comp_free_buf(soc, tx_desc,
  5450. false);
  5451. dp_tx_desc_release(tx_desc, i);
  5452. } else {
  5453. dp_tx_desc_reset_vdev(soc, tx_desc,
  5454. i);
  5455. }
  5456. }
  5457. }
  5458. }
  5459. }
  5460. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  5461. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  5462. {
  5463. struct dp_pdev *pdev = vdev->pdev;
  5464. /* Reset TX desc associated to this Vdev as NULL */
  5465. dp_tx_desc_flush(pdev, vdev, false);
  5466. return QDF_STATUS_SUCCESS;
  5467. }
  5468. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  5469. /* Pools will be allocated dynamically */
  5470. static QDF_STATUS dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  5471. int num_desc)
  5472. {
  5473. uint8_t i;
  5474. for (i = 0; i < num_pool; i++) {
  5475. qdf_spinlock_create(&soc->tx_desc[i].flow_pool_lock);
  5476. soc->tx_desc[i].status = FLOW_POOL_INACTIVE;
  5477. }
  5478. return QDF_STATUS_SUCCESS;
  5479. }
  5480. static QDF_STATUS dp_tx_init_static_pools(struct dp_soc *soc, int num_pool,
  5481. uint32_t num_desc)
  5482. {
  5483. return QDF_STATUS_SUCCESS;
  5484. }
  5485. static void dp_tx_deinit_static_pools(struct dp_soc *soc, int num_pool)
  5486. {
  5487. }
  5488. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  5489. {
  5490. uint8_t i;
  5491. for (i = 0; i < num_pool; i++)
  5492. qdf_spinlock_destroy(&soc->tx_desc[i].flow_pool_lock);
  5493. }
  5494. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  5495. static QDF_STATUS dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  5496. uint32_t num_desc)
  5497. {
  5498. uint8_t i, count;
  5499. /* Allocate software Tx descriptor pools */
  5500. for (i = 0; i < num_pool; i++) {
  5501. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  5502. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5503. FL("Tx Desc Pool alloc %d failed %pK"),
  5504. i, soc);
  5505. goto fail;
  5506. }
  5507. }
  5508. return QDF_STATUS_SUCCESS;
  5509. fail:
  5510. for (count = 0; count < i; count++)
  5511. dp_tx_desc_pool_free(soc, count);
  5512. return QDF_STATUS_E_NOMEM;
  5513. }
  5514. static QDF_STATUS dp_tx_init_static_pools(struct dp_soc *soc, int num_pool,
  5515. uint32_t num_desc)
  5516. {
  5517. uint8_t i;
  5518. for (i = 0; i < num_pool; i++) {
  5519. if (dp_tx_desc_pool_init(soc, i, num_desc)) {
  5520. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5521. FL("Tx Desc Pool init %d failed %pK"),
  5522. i, soc);
  5523. return QDF_STATUS_E_NOMEM;
  5524. }
  5525. }
  5526. return QDF_STATUS_SUCCESS;
  5527. }
  5528. static void dp_tx_deinit_static_pools(struct dp_soc *soc, int num_pool)
  5529. {
  5530. uint8_t i;
  5531. for (i = 0; i < num_pool; i++)
  5532. dp_tx_desc_pool_deinit(soc, i);
  5533. }
  5534. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  5535. {
  5536. uint8_t i;
  5537. for (i = 0; i < num_pool; i++)
  5538. dp_tx_desc_pool_free(soc, i);
  5539. }
  5540. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  5541. /**
  5542. * dp_tx_tso_cmn_desc_pool_deinit() - de-initialize TSO descriptors
  5543. * @soc: core txrx main context
  5544. * @num_pool: number of pools
  5545. *
  5546. */
  5547. static void dp_tx_tso_cmn_desc_pool_deinit(struct dp_soc *soc, uint8_t num_pool)
  5548. {
  5549. dp_tx_tso_desc_pool_deinit(soc, num_pool);
  5550. dp_tx_tso_num_seg_pool_deinit(soc, num_pool);
  5551. }
  5552. /**
  5553. * dp_tx_tso_cmn_desc_pool_free() - free TSO descriptors
  5554. * @soc: core txrx main context
  5555. * @num_pool: number of pools
  5556. *
  5557. */
  5558. static void dp_tx_tso_cmn_desc_pool_free(struct dp_soc *soc, uint8_t num_pool)
  5559. {
  5560. dp_tx_tso_desc_pool_free(soc, num_pool);
  5561. dp_tx_tso_num_seg_pool_free(soc, num_pool);
  5562. }
  5563. #ifndef WLAN_SOFTUMAC_SUPPORT
  5564. void dp_soc_tx_desc_sw_pools_free(struct dp_soc *soc)
  5565. {
  5566. uint8_t num_pool;
  5567. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5568. dp_tx_tso_cmn_desc_pool_free(soc, num_pool);
  5569. dp_tx_ext_desc_pool_free(soc, num_pool);
  5570. dp_tx_delete_static_pools(soc, num_pool);
  5571. }
  5572. void dp_soc_tx_desc_sw_pools_deinit(struct dp_soc *soc)
  5573. {
  5574. uint8_t num_pool;
  5575. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5576. dp_tx_flow_control_deinit(soc);
  5577. dp_tx_tso_cmn_desc_pool_deinit(soc, num_pool);
  5578. dp_tx_ext_desc_pool_deinit(soc, num_pool);
  5579. dp_tx_deinit_static_pools(soc, num_pool);
  5580. }
  5581. #else
  5582. void dp_soc_tx_desc_sw_pools_free(struct dp_soc *soc)
  5583. {
  5584. uint8_t num_pool;
  5585. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5586. dp_tx_delete_static_pools(soc, num_pool);
  5587. }
  5588. void dp_soc_tx_desc_sw_pools_deinit(struct dp_soc *soc)
  5589. {
  5590. uint8_t num_pool;
  5591. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5592. dp_tx_flow_control_deinit(soc);
  5593. dp_tx_deinit_static_pools(soc, num_pool);
  5594. }
  5595. #endif /*WLAN_SOFTUMAC_SUPPORT*/
  5596. /**
  5597. * dp_tx_tso_cmn_desc_pool_alloc() - TSO cmn desc pool allocator
  5598. * @soc: DP soc handle
  5599. * @num_pool: Number of pools
  5600. * @num_desc: Number of descriptors
  5601. *
  5602. * Reserve TSO descriptor buffers
  5603. *
  5604. * Return: QDF_STATUS_E_FAILURE on failure or
  5605. * QDF_STATUS_SUCCESS on success
  5606. */
  5607. static QDF_STATUS dp_tx_tso_cmn_desc_pool_alloc(struct dp_soc *soc,
  5608. uint8_t num_pool,
  5609. uint32_t num_desc)
  5610. {
  5611. if (dp_tx_tso_desc_pool_alloc(soc, num_pool, num_desc)) {
  5612. dp_err("TSO Desc Pool alloc %d failed %pK", num_pool, soc);
  5613. return QDF_STATUS_E_FAILURE;
  5614. }
  5615. if (dp_tx_tso_num_seg_pool_alloc(soc, num_pool, num_desc)) {
  5616. dp_err("TSO Num of seg Pool alloc %d failed %pK",
  5617. num_pool, soc);
  5618. return QDF_STATUS_E_FAILURE;
  5619. }
  5620. return QDF_STATUS_SUCCESS;
  5621. }
  5622. /**
  5623. * dp_tx_tso_cmn_desc_pool_init() - TSO cmn desc pool init
  5624. * @soc: DP soc handle
  5625. * @num_pool: Number of pools
  5626. * @num_desc: Number of descriptors
  5627. *
  5628. * Initialize TSO descriptor pools
  5629. *
  5630. * Return: QDF_STATUS_E_FAILURE on failure or
  5631. * QDF_STATUS_SUCCESS on success
  5632. */
  5633. static QDF_STATUS dp_tx_tso_cmn_desc_pool_init(struct dp_soc *soc,
  5634. uint8_t num_pool,
  5635. uint32_t num_desc)
  5636. {
  5637. if (dp_tx_tso_desc_pool_init(soc, num_pool, num_desc)) {
  5638. dp_err("TSO Desc Pool alloc %d failed %pK", num_pool, soc);
  5639. return QDF_STATUS_E_FAILURE;
  5640. }
  5641. if (dp_tx_tso_num_seg_pool_init(soc, num_pool, num_desc)) {
  5642. dp_err("TSO Num of seg Pool alloc %d failed %pK",
  5643. num_pool, soc);
  5644. return QDF_STATUS_E_FAILURE;
  5645. }
  5646. return QDF_STATUS_SUCCESS;
  5647. }
  5648. #ifndef WLAN_SOFTUMAC_SUPPORT
  5649. QDF_STATUS dp_soc_tx_desc_sw_pools_alloc(struct dp_soc *soc)
  5650. {
  5651. uint8_t num_pool;
  5652. uint32_t num_desc;
  5653. uint32_t num_ext_desc;
  5654. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5655. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  5656. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  5657. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  5658. "%s Tx Desc Alloc num_pool = %d, descs = %d",
  5659. __func__, num_pool, num_desc);
  5660. if ((num_pool > MAX_TXDESC_POOLS) ||
  5661. (num_desc > WLAN_CFG_NUM_TX_DESC_MAX))
  5662. goto fail1;
  5663. if (dp_tx_alloc_static_pools(soc, num_pool, num_desc))
  5664. goto fail1;
  5665. if (dp_tx_ext_desc_pool_alloc(soc, num_pool, num_ext_desc))
  5666. goto fail2;
  5667. if (wlan_cfg_is_tso_desc_attach_defer(soc->wlan_cfg_ctx))
  5668. return QDF_STATUS_SUCCESS;
  5669. if (dp_tx_tso_cmn_desc_pool_alloc(soc, num_pool, num_ext_desc))
  5670. goto fail3;
  5671. return QDF_STATUS_SUCCESS;
  5672. fail3:
  5673. dp_tx_ext_desc_pool_free(soc, num_pool);
  5674. fail2:
  5675. dp_tx_delete_static_pools(soc, num_pool);
  5676. fail1:
  5677. return QDF_STATUS_E_RESOURCES;
  5678. }
  5679. QDF_STATUS dp_soc_tx_desc_sw_pools_init(struct dp_soc *soc)
  5680. {
  5681. uint8_t num_pool;
  5682. uint32_t num_desc;
  5683. uint32_t num_ext_desc;
  5684. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5685. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  5686. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  5687. if (dp_tx_init_static_pools(soc, num_pool, num_desc))
  5688. goto fail1;
  5689. if (dp_tx_ext_desc_pool_init(soc, num_pool, num_ext_desc))
  5690. goto fail2;
  5691. if (wlan_cfg_is_tso_desc_attach_defer(soc->wlan_cfg_ctx))
  5692. return QDF_STATUS_SUCCESS;
  5693. if (dp_tx_tso_cmn_desc_pool_init(soc, num_pool, num_ext_desc))
  5694. goto fail3;
  5695. dp_tx_flow_control_init(soc);
  5696. soc->process_tx_status = CONFIG_PROCESS_TX_STATUS;
  5697. return QDF_STATUS_SUCCESS;
  5698. fail3:
  5699. dp_tx_ext_desc_pool_deinit(soc, num_pool);
  5700. fail2:
  5701. dp_tx_deinit_static_pools(soc, num_pool);
  5702. fail1:
  5703. return QDF_STATUS_E_RESOURCES;
  5704. }
  5705. #else
  5706. QDF_STATUS dp_soc_tx_desc_sw_pools_alloc(struct dp_soc *soc)
  5707. {
  5708. uint8_t num_pool;
  5709. uint32_t num_desc;
  5710. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5711. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  5712. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  5713. "%s Tx Desc Alloc num_pool = %d, descs = %d",
  5714. __func__, num_pool, num_desc);
  5715. if ((num_pool > MAX_TXDESC_POOLS) ||
  5716. (num_desc > WLAN_CFG_NUM_TX_DESC_MAX))
  5717. return QDF_STATUS_E_RESOURCES;
  5718. if (dp_tx_alloc_static_pools(soc, num_pool, num_desc))
  5719. return QDF_STATUS_E_RESOURCES;
  5720. return QDF_STATUS_SUCCESS;
  5721. }
  5722. QDF_STATUS dp_soc_tx_desc_sw_pools_init(struct dp_soc *soc)
  5723. {
  5724. uint8_t num_pool;
  5725. uint32_t num_desc;
  5726. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5727. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  5728. if (dp_tx_init_static_pools(soc, num_pool, num_desc))
  5729. return QDF_STATUS_E_RESOURCES;
  5730. dp_tx_flow_control_init(soc);
  5731. soc->process_tx_status = CONFIG_PROCESS_TX_STATUS;
  5732. return QDF_STATUS_SUCCESS;
  5733. }
  5734. #endif
  5735. QDF_STATUS dp_tso_soc_attach(struct cdp_soc_t *txrx_soc)
  5736. {
  5737. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  5738. uint8_t num_pool;
  5739. uint32_t num_ext_desc;
  5740. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5741. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  5742. if (dp_tx_tso_cmn_desc_pool_alloc(soc, num_pool, num_ext_desc))
  5743. return QDF_STATUS_E_FAILURE;
  5744. if (dp_tx_tso_cmn_desc_pool_init(soc, num_pool, num_ext_desc))
  5745. return QDF_STATUS_E_FAILURE;
  5746. return QDF_STATUS_SUCCESS;
  5747. }
  5748. QDF_STATUS dp_tso_soc_detach(struct cdp_soc_t *txrx_soc)
  5749. {
  5750. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  5751. uint8_t num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5752. dp_tx_tso_cmn_desc_pool_deinit(soc, num_pool);
  5753. dp_tx_tso_cmn_desc_pool_free(soc, num_pool);
  5754. return QDF_STATUS_SUCCESS;
  5755. }
  5756. #ifdef CONFIG_DP_PKT_ADD_TIMESTAMP
  5757. void dp_pkt_add_timestamp(struct dp_vdev *vdev,
  5758. enum qdf_pkt_timestamp_index index, uint64_t time,
  5759. qdf_nbuf_t nbuf)
  5760. {
  5761. if (qdf_unlikely(qdf_is_dp_pkt_timestamp_enabled())) {
  5762. uint64_t tsf_time;
  5763. if (vdev->get_tsf_time) {
  5764. vdev->get_tsf_time(vdev->osif_vdev, time, &tsf_time);
  5765. qdf_add_dp_pkt_timestamp(nbuf, index, tsf_time);
  5766. }
  5767. }
  5768. }
  5769. void dp_pkt_get_timestamp(uint64_t *time)
  5770. {
  5771. if (qdf_unlikely(qdf_is_dp_pkt_timestamp_enabled()))
  5772. *time = qdf_get_log_timestamp();
  5773. }
  5774. #endif
  5775. #ifdef QCA_MULTIPASS_SUPPORT
  5776. void dp_tx_add_groupkey_metadata(struct dp_vdev *vdev,
  5777. struct dp_tx_msdu_info_s *msdu_info,
  5778. uint16_t group_key)
  5779. {
  5780. struct htt_tx_msdu_desc_ext2_t *meta_data =
  5781. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  5782. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  5783. /*
  5784. * When attempting to send a multicast packet with multi-passphrase,
  5785. * host shall add HTT EXT meta data "struct htt_tx_msdu_desc_ext2_t"
  5786. * ref htt.h indicating the group_id field in "key_flags" also having
  5787. * "valid_key_flags" as 1. Assign “key_flags = group_key_ix”.
  5788. */
  5789. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(msdu_info->meta_data[0],
  5790. 1);
  5791. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(msdu_info->meta_data[2], group_key);
  5792. }
  5793. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  5794. defined(WLAN_MCAST_MLO)
  5795. /**
  5796. * dp_tx_need_mcast_reinject() - If frame needs to be processed in reinject path
  5797. * @vdev: DP vdev handle
  5798. *
  5799. * Return: true if reinject handling is required else false
  5800. */
  5801. static inline bool
  5802. dp_tx_need_mcast_reinject(struct dp_vdev *vdev)
  5803. {
  5804. if (vdev->mlo_vdev && vdev->opmode == wlan_op_mode_ap)
  5805. return true;
  5806. return false;
  5807. }
  5808. #else
  5809. static inline bool
  5810. dp_tx_need_mcast_reinject(struct dp_vdev *vdev)
  5811. {
  5812. return false;
  5813. }
  5814. #endif
  5815. /**
  5816. * dp_tx_need_multipass_process() - If frame needs multipass phrase processing
  5817. * @soc: dp soc handle
  5818. * @vdev: DP vdev handle
  5819. * @buf: frame
  5820. * @vlan_id: vlan id of frame
  5821. *
  5822. * Return: whether peer is special or classic
  5823. */
  5824. static
  5825. uint8_t dp_tx_need_multipass_process(struct dp_soc *soc, struct dp_vdev *vdev,
  5826. qdf_nbuf_t buf, uint16_t *vlan_id)
  5827. {
  5828. struct dp_txrx_peer *txrx_peer = NULL;
  5829. struct dp_peer *peer = NULL;
  5830. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(buf);
  5831. struct vlan_ethhdr *veh = NULL;
  5832. bool not_vlan = ((vdev->tx_encap_type == htt_cmn_pkt_type_raw) ||
  5833. (htons(eh->ether_type) != ETH_P_8021Q));
  5834. if (qdf_unlikely(not_vlan))
  5835. return DP_VLAN_UNTAGGED;
  5836. veh = (struct vlan_ethhdr *)eh;
  5837. *vlan_id = (ntohs(veh->h_vlan_TCI) & VLAN_VID_MASK);
  5838. if (qdf_unlikely(DP_FRAME_IS_MULTICAST((eh)->ether_dhost))) {
  5839. /* look for handling of multicast packets in reinject path */
  5840. if (dp_tx_need_mcast_reinject(vdev))
  5841. return DP_VLAN_UNTAGGED;
  5842. qdf_spin_lock_bh(&vdev->mpass_peer_mutex);
  5843. TAILQ_FOREACH(txrx_peer, &vdev->mpass_peer_list,
  5844. mpass_peer_list_elem) {
  5845. if (*vlan_id == txrx_peer->vlan_id) {
  5846. qdf_spin_unlock_bh(&vdev->mpass_peer_mutex);
  5847. return DP_VLAN_TAGGED_MULTICAST;
  5848. }
  5849. }
  5850. qdf_spin_unlock_bh(&vdev->mpass_peer_mutex);
  5851. return DP_VLAN_UNTAGGED;
  5852. }
  5853. peer = dp_peer_find_hash_find(soc, eh->ether_dhost, 0, DP_VDEV_ALL,
  5854. DP_MOD_ID_TX_MULTIPASS);
  5855. if (qdf_unlikely(!peer))
  5856. return DP_VLAN_UNTAGGED;
  5857. /*
  5858. * Do not drop the frame when vlan_id doesn't match.
  5859. * Send the frame as it is.
  5860. */
  5861. if (*vlan_id == peer->txrx_peer->vlan_id) {
  5862. dp_peer_unref_delete(peer, DP_MOD_ID_TX_MULTIPASS);
  5863. return DP_VLAN_TAGGED_UNICAST;
  5864. }
  5865. dp_peer_unref_delete(peer, DP_MOD_ID_TX_MULTIPASS);
  5866. return DP_VLAN_UNTAGGED;
  5867. }
  5868. bool dp_tx_multipass_process(struct dp_soc *soc, struct dp_vdev *vdev,
  5869. qdf_nbuf_t nbuf,
  5870. struct dp_tx_msdu_info_s *msdu_info)
  5871. {
  5872. uint16_t vlan_id = 0;
  5873. uint16_t group_key = 0;
  5874. uint8_t is_spcl_peer = DP_VLAN_UNTAGGED;
  5875. qdf_nbuf_t nbuf_copy = NULL;
  5876. if (HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(msdu_info->meta_data[0]))
  5877. return true;
  5878. is_spcl_peer = dp_tx_need_multipass_process(soc, vdev, nbuf, &vlan_id);
  5879. if ((is_spcl_peer != DP_VLAN_TAGGED_MULTICAST) &&
  5880. (is_spcl_peer != DP_VLAN_TAGGED_UNICAST))
  5881. return true;
  5882. if (is_spcl_peer == DP_VLAN_TAGGED_UNICAST) {
  5883. dp_tx_remove_vlan_tag(vdev, nbuf);
  5884. return true;
  5885. }
  5886. /* AP can have classic clients, special clients &
  5887. * classic repeaters.
  5888. * 1. Classic clients & special client:
  5889. * Remove vlan header, find corresponding group key
  5890. * index, fill in metaheader and enqueue multicast
  5891. * frame to TCL.
  5892. * 2. Classic repeater:
  5893. * Pass through to classic repeater with vlan tag
  5894. * intact without any group key index. Hardware
  5895. * will know which key to use to send frame to
  5896. * repeater.
  5897. */
  5898. nbuf_copy = qdf_nbuf_copy(nbuf);
  5899. /*
  5900. * Send multicast frame to special peers even
  5901. * if pass through to classic repeater fails.
  5902. */
  5903. if (nbuf_copy) {
  5904. struct dp_tx_msdu_info_s msdu_info_copy;
  5905. qdf_mem_zero(&msdu_info_copy, sizeof(msdu_info_copy));
  5906. msdu_info_copy.tid = HTT_TX_EXT_TID_INVALID;
  5907. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(msdu_info_copy.meta_data[0], 1);
  5908. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy,
  5909. &msdu_info_copy,
  5910. HTT_INVALID_PEER, NULL);
  5911. if (nbuf_copy) {
  5912. qdf_nbuf_free(nbuf_copy);
  5913. qdf_err("nbuf_copy send failed");
  5914. }
  5915. }
  5916. group_key = vdev->iv_vlan_map[vlan_id];
  5917. /*
  5918. * If group key is not installed, drop the frame.
  5919. */
  5920. if (!group_key)
  5921. return false;
  5922. dp_tx_remove_vlan_tag(vdev, nbuf);
  5923. dp_tx_add_groupkey_metadata(vdev, msdu_info, group_key);
  5924. msdu_info->exception_fw = 1;
  5925. return true;
  5926. }
  5927. #endif /* QCA_MULTIPASS_SUPPORT */