sde_encoder.c 169 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *cur_master;
  144. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  145. ktime_t tvblank, cur_time;
  146. struct intf_status intf_status = {0};
  147. unsigned long features;
  148. u32 fps;
  149. bool is_cmd, is_vid;
  150. sde_enc = to_sde_encoder_virt(drm_enc);
  151. cur_master = sde_enc->cur_master;
  152. fps = sde_encoder_get_fps(drm_enc);
  153. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  154. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  155. if (!cur_master || !cur_master->hw_intf || !fps
  156. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  157. return 0;
  158. features = cur_master->hw_intf->cap->features;
  159. /*
  160. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  161. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  162. * at panel vsync and not at MDP VSYNC
  163. */
  164. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  165. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  166. if (intf_status.is_prog_fetch_en)
  167. return 0;
  168. }
  169. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  170. qtmr_counter = arch_timer_read_counter();
  171. cur_time = ktime_get_ns();
  172. /* check for counter rollover between the two timestamps [56 bits] */
  173. if (qtmr_counter < vsync_counter) {
  174. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  175. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  176. qtmr_counter >> 32, qtmr_counter, hw_diff,
  177. fps, SDE_EVTLOG_FUNC_CASE1);
  178. } else {
  179. hw_diff = qtmr_counter - vsync_counter;
  180. }
  181. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  182. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  183. /* avoid setting timestamp, if diff is more than one vsync */
  184. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  185. tvblank = 0;
  186. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  187. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  188. fps, SDE_EVTLOG_ERROR);
  189. } else {
  190. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  191. }
  192. SDE_DEBUG_ENC(sde_enc,
  193. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  194. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  195. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  196. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  197. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  198. return tvblank;
  199. }
  200. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  201. {
  202. bool clone_mode;
  203. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  204. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  205. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  206. return;
  207. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  208. return;
  209. /*
  210. * clone mode is the only scenario where we want to enable software override
  211. * of fal10 veto.
  212. */
  213. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  214. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  215. if (clone_mode && veto) {
  216. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  217. sde_enc->fal10_veto_override = true;
  218. } else if (sde_enc->fal10_veto_override && !veto) {
  219. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  220. sde_enc->fal10_veto_override = false;
  221. }
  222. }
  223. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  224. {
  225. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  226. struct msm_drm_private *priv;
  227. struct sde_kms *sde_kms;
  228. struct device *cpu_dev;
  229. struct cpumask *cpu_mask = NULL;
  230. int cpu = 0;
  231. u32 cpu_dma_latency;
  232. priv = drm_enc->dev->dev_private;
  233. sde_kms = to_sde_kms(priv->kms);
  234. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  235. return;
  236. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  237. cpumask_clear(&sde_enc->valid_cpu_mask);
  238. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  239. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  240. if (!cpu_mask &&
  241. sde_encoder_check_curr_mode(drm_enc,
  242. MSM_DISPLAY_CMD_MODE))
  243. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  244. if (!cpu_mask)
  245. return;
  246. for_each_cpu(cpu, cpu_mask) {
  247. cpu_dev = get_cpu_device(cpu);
  248. if (!cpu_dev) {
  249. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  250. cpu);
  251. return;
  252. }
  253. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  254. dev_pm_qos_add_request(cpu_dev,
  255. &sde_enc->pm_qos_cpu_req[cpu],
  256. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  257. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  258. }
  259. }
  260. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  261. {
  262. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  263. struct device *cpu_dev;
  264. int cpu = 0;
  265. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  266. cpu_dev = get_cpu_device(cpu);
  267. if (!cpu_dev) {
  268. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  269. cpu);
  270. continue;
  271. }
  272. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  273. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  274. }
  275. cpumask_clear(&sde_enc->valid_cpu_mask);
  276. }
  277. static bool _sde_encoder_is_autorefresh_enabled(
  278. struct sde_encoder_virt *sde_enc)
  279. {
  280. struct drm_connector *drm_conn;
  281. if (!sde_enc->cur_master ||
  282. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  283. return false;
  284. drm_conn = sde_enc->cur_master->connector;
  285. if (!drm_conn || !drm_conn->state)
  286. return false;
  287. return sde_connector_get_property(drm_conn->state,
  288. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  289. }
  290. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  291. struct sde_hw_qdss *hw_qdss,
  292. struct sde_encoder_phys *phys, bool enable)
  293. {
  294. if (sde_enc->qdss_status == enable)
  295. return;
  296. sde_enc->qdss_status = enable;
  297. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  298. sde_enc->qdss_status);
  299. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  300. }
  301. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  302. s64 timeout_ms, struct sde_encoder_wait_info *info)
  303. {
  304. int rc = 0;
  305. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  306. ktime_t cur_ktime;
  307. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  308. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  309. do {
  310. rc = wait_event_timeout(*(info->wq),
  311. atomic_read(info->atomic_cnt) == info->count_check,
  312. wait_time_jiffies);
  313. cur_ktime = ktime_get();
  314. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  315. timeout_ms, atomic_read(info->atomic_cnt),
  316. info->count_check);
  317. /* Make an early exit if the condition is already satisfied */
  318. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  319. (info->count_check < curr_atomic_cnt)) {
  320. rc = true;
  321. break;
  322. }
  323. /* If we timed out, counter is valid and time is less, wait again */
  324. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  325. (rc == 0) &&
  326. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  327. return rc;
  328. }
  329. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  330. {
  331. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  332. return sde_enc &&
  333. (sde_enc->disp_info.display_type ==
  334. SDE_CONNECTOR_PRIMARY);
  335. }
  336. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  337. {
  338. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  339. return sde_enc &&
  340. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  341. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  342. }
  343. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  344. {
  345. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  346. return sde_enc &&
  347. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  348. }
  349. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  350. {
  351. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  352. return sde_enc && sde_enc->cur_master &&
  353. sde_enc->cur_master->cont_splash_enabled;
  354. }
  355. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  356. enum sde_intr_idx intr_idx)
  357. {
  358. SDE_EVT32(DRMID(phys_enc->parent),
  359. phys_enc->intf_idx - INTF_0,
  360. phys_enc->hw_pp->idx - PINGPONG_0,
  361. intr_idx);
  362. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  363. if (phys_enc->parent_ops.handle_frame_done)
  364. phys_enc->parent_ops.handle_frame_done(
  365. phys_enc->parent, phys_enc,
  366. SDE_ENCODER_FRAME_EVENT_ERROR);
  367. }
  368. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  369. enum sde_intr_idx intr_idx,
  370. struct sde_encoder_wait_info *wait_info)
  371. {
  372. struct sde_encoder_irq *irq;
  373. u32 irq_status;
  374. int ret, i;
  375. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  376. SDE_ERROR("invalid params\n");
  377. return -EINVAL;
  378. }
  379. irq = &phys_enc->irq[intr_idx];
  380. /* note: do master / slave checking outside */
  381. /* return EWOULDBLOCK since we know the wait isn't necessary */
  382. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  383. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  384. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  385. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  386. return -EWOULDBLOCK;
  387. }
  388. if (irq->irq_idx < 0) {
  389. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  390. irq->name, irq->hw_idx);
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx);
  393. return 0;
  394. }
  395. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  396. atomic_read(wait_info->atomic_cnt));
  397. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  398. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  399. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  400. /*
  401. * Some module X may disable interrupt for longer duration
  402. * and it may trigger all interrupts including timer interrupt
  403. * when module X again enable the interrupt.
  404. * That may cause interrupt wait timeout API in this API.
  405. * It is handled by split the wait timer in two halves.
  406. */
  407. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  408. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  409. irq->hw_idx,
  410. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  411. wait_info);
  412. if (ret)
  413. break;
  414. }
  415. if (ret <= 0) {
  416. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  417. irq->irq_idx, true);
  418. if (irq_status) {
  419. unsigned long flags;
  420. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  421. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  422. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  423. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  424. local_irq_save(flags);
  425. irq->cb.func(phys_enc, irq->irq_idx);
  426. local_irq_restore(flags);
  427. ret = 0;
  428. } else {
  429. ret = -ETIMEDOUT;
  430. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  431. irq->hw_idx, irq->irq_idx,
  432. phys_enc->hw_pp->idx - PINGPONG_0,
  433. atomic_read(wait_info->atomic_cnt), irq_status,
  434. SDE_EVTLOG_ERROR);
  435. }
  436. } else {
  437. ret = 0;
  438. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  439. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  440. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  441. }
  442. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  443. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  444. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  445. return ret;
  446. }
  447. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  448. enum sde_intr_idx intr_idx)
  449. {
  450. struct sde_encoder_irq *irq;
  451. int ret = 0;
  452. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  453. SDE_ERROR("invalid params\n");
  454. return -EINVAL;
  455. }
  456. irq = &phys_enc->irq[intr_idx];
  457. if (irq->irq_idx >= 0) {
  458. SDE_DEBUG_PHYS(phys_enc,
  459. "skipping already registered irq %s type %d\n",
  460. irq->name, irq->intr_type);
  461. return 0;
  462. }
  463. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  464. irq->intr_type, irq->hw_idx);
  465. if (irq->irq_idx < 0) {
  466. SDE_ERROR_PHYS(phys_enc,
  467. "failed to lookup IRQ index for %s type:%d\n",
  468. irq->name, irq->intr_type);
  469. return -EINVAL;
  470. }
  471. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  472. &irq->cb);
  473. if (ret) {
  474. SDE_ERROR_PHYS(phys_enc,
  475. "failed to register IRQ callback for %s\n",
  476. irq->name);
  477. irq->irq_idx = -EINVAL;
  478. return ret;
  479. }
  480. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  481. if (ret) {
  482. SDE_ERROR_PHYS(phys_enc,
  483. "enable IRQ for intr:%s failed, irq_idx %d\n",
  484. irq->name, irq->irq_idx);
  485. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  486. irq->irq_idx, &irq->cb);
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  488. irq->irq_idx, SDE_EVTLOG_ERROR);
  489. irq->irq_idx = -EINVAL;
  490. return ret;
  491. }
  492. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  493. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  494. irq->name, irq->irq_idx);
  495. return ret;
  496. }
  497. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  498. enum sde_intr_idx intr_idx)
  499. {
  500. struct sde_encoder_irq *irq;
  501. int ret;
  502. if (!phys_enc) {
  503. SDE_ERROR("invalid encoder\n");
  504. return -EINVAL;
  505. }
  506. irq = &phys_enc->irq[intr_idx];
  507. /* silently skip irqs that weren't registered */
  508. if (irq->irq_idx < 0) {
  509. SDE_ERROR(
  510. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  511. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  512. irq->irq_idx);
  513. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  514. irq->irq_idx, SDE_EVTLOG_ERROR);
  515. return 0;
  516. }
  517. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  518. if (ret)
  519. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  520. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  521. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  522. &irq->cb);
  523. if (ret)
  524. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  525. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  526. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  527. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  528. irq->irq_idx = -EINVAL;
  529. return 0;
  530. }
  531. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  532. struct sde_encoder_hw_resources *hw_res,
  533. struct drm_connector_state *conn_state)
  534. {
  535. struct sde_encoder_virt *sde_enc = NULL;
  536. int ret, i = 0;
  537. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  538. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  539. -EINVAL, !drm_enc, !hw_res, !conn_state,
  540. hw_res ? !hw_res->comp_info : 0);
  541. return;
  542. }
  543. sde_enc = to_sde_encoder_virt(drm_enc);
  544. SDE_DEBUG_ENC(sde_enc, "\n");
  545. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  546. hw_res->display_type = sde_enc->disp_info.display_type;
  547. /* Query resources used by phys encs, expected to be without overlap */
  548. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  549. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  550. if (phys && phys->ops.get_hw_resources)
  551. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  552. }
  553. /*
  554. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  555. * called from atomic_check phase. Use the below API to get mode
  556. * information of the temporary conn_state passed
  557. */
  558. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  559. if (ret)
  560. SDE_ERROR("failed to get topology ret %d\n", ret);
  561. ret = sde_connector_state_get_compression_info(conn_state,
  562. hw_res->comp_info);
  563. if (ret)
  564. SDE_ERROR("failed to get compression info ret %d\n", ret);
  565. }
  566. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc = NULL;
  569. int i = 0;
  570. unsigned int num_encs;
  571. if (!drm_enc) {
  572. SDE_ERROR("invalid encoder\n");
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(drm_enc);
  576. SDE_DEBUG_ENC(sde_enc, "\n");
  577. num_encs = sde_enc->num_phys_encs;
  578. mutex_lock(&sde_enc->enc_lock);
  579. sde_rsc_client_destroy(sde_enc->rsc_client);
  580. for (i = 0; i < num_encs; i++) {
  581. struct sde_encoder_phys *phys;
  582. phys = sde_enc->phys_vid_encs[i];
  583. if (phys && phys->ops.destroy) {
  584. phys->ops.destroy(phys);
  585. --sde_enc->num_phys_encs;
  586. sde_enc->phys_vid_encs[i] = NULL;
  587. }
  588. phys = sde_enc->phys_cmd_encs[i];
  589. if (phys && phys->ops.destroy) {
  590. phys->ops.destroy(phys);
  591. --sde_enc->num_phys_encs;
  592. sde_enc->phys_cmd_encs[i] = NULL;
  593. }
  594. phys = sde_enc->phys_encs[i];
  595. if (phys && phys->ops.destroy) {
  596. phys->ops.destroy(phys);
  597. --sde_enc->num_phys_encs;
  598. sde_enc->phys_encs[i] = NULL;
  599. }
  600. }
  601. if (sde_enc->num_phys_encs)
  602. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  603. sde_enc->num_phys_encs);
  604. sde_enc->num_phys_encs = 0;
  605. mutex_unlock(&sde_enc->enc_lock);
  606. drm_encoder_cleanup(drm_enc);
  607. mutex_destroy(&sde_enc->enc_lock);
  608. kfree(sde_enc->input_handler);
  609. sde_enc->input_handler = NULL;
  610. kfree(sde_enc);
  611. }
  612. void sde_encoder_helper_update_intf_cfg(
  613. struct sde_encoder_phys *phys_enc)
  614. {
  615. struct sde_encoder_virt *sde_enc;
  616. struct sde_hw_intf_cfg_v1 *intf_cfg;
  617. enum sde_3d_blend_mode mode_3d;
  618. if (!phys_enc || !phys_enc->hw_pp) {
  619. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  620. return;
  621. }
  622. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  623. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  624. SDE_DEBUG_ENC(sde_enc,
  625. "intf_cfg updated for %d at idx %d\n",
  626. phys_enc->intf_idx,
  627. intf_cfg->intf_count);
  628. /* setup interface configuration */
  629. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  630. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  631. return;
  632. }
  633. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  634. if (phys_enc == sde_enc->cur_master) {
  635. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  636. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  637. else
  638. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  639. }
  640. /* configure this interface as master for split display */
  641. if (phys_enc->split_role == ENC_ROLE_MASTER)
  642. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  643. /* setup which pp blk will connect to this intf */
  644. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  645. phys_enc->hw_intf->ops.bind_pingpong_blk(
  646. phys_enc->hw_intf,
  647. true,
  648. phys_enc->hw_pp->idx);
  649. /*setup merge_3d configuration */
  650. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  651. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  652. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  653. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  654. phys_enc->hw_pp->merge_3d->idx;
  655. if (phys_enc->hw_pp->ops.setup_3d_mode)
  656. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  657. mode_3d);
  658. }
  659. void sde_encoder_helper_split_config(
  660. struct sde_encoder_phys *phys_enc,
  661. enum sde_intf interface)
  662. {
  663. struct sde_encoder_virt *sde_enc;
  664. struct split_pipe_cfg *cfg;
  665. struct sde_hw_mdp *hw_mdptop;
  666. enum sde_rm_topology_name topology;
  667. struct msm_display_info *disp_info;
  668. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  669. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  670. return;
  671. }
  672. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  673. hw_mdptop = phys_enc->hw_mdptop;
  674. disp_info = &sde_enc->disp_info;
  675. cfg = &phys_enc->hw_intf->cfg;
  676. memset(cfg, 0, sizeof(*cfg));
  677. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  678. return;
  679. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  680. cfg->split_link_en = true;
  681. /**
  682. * disable split modes since encoder will be operating in as the only
  683. * encoder, either for the entire use case in the case of, for example,
  684. * single DSI, or for this frame in the case of left/right only partial
  685. * update.
  686. */
  687. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  688. if (hw_mdptop->ops.setup_split_pipe)
  689. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  690. if (hw_mdptop->ops.setup_pp_split)
  691. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  692. return;
  693. }
  694. cfg->en = true;
  695. cfg->mode = phys_enc->intf_mode;
  696. cfg->intf = interface;
  697. if (cfg->en && phys_enc->ops.needs_single_flush &&
  698. phys_enc->ops.needs_single_flush(phys_enc))
  699. cfg->split_flush_en = true;
  700. topology = sde_connector_get_topology_name(phys_enc->connector);
  701. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  702. cfg->pp_split_slave = cfg->intf;
  703. else
  704. cfg->pp_split_slave = INTF_MAX;
  705. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  706. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  707. if (hw_mdptop->ops.setup_split_pipe)
  708. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  709. } else if (sde_enc->hw_pp[0]) {
  710. /*
  711. * slave encoder
  712. * - determine split index from master index,
  713. * assume master is first pp
  714. */
  715. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  716. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  717. cfg->pp_split_index);
  718. if (hw_mdptop->ops.setup_pp_split)
  719. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  720. }
  721. }
  722. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  723. {
  724. struct sde_encoder_virt *sde_enc;
  725. int i = 0;
  726. if (!drm_enc)
  727. return false;
  728. sde_enc = to_sde_encoder_virt(drm_enc);
  729. if (!sde_enc)
  730. return false;
  731. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  732. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  733. if (phys && phys->in_clone_mode)
  734. return true;
  735. }
  736. return false;
  737. }
  738. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  739. struct drm_crtc *crtc)
  740. {
  741. struct sde_encoder_virt *sde_enc;
  742. int i;
  743. if (!drm_enc)
  744. return false;
  745. sde_enc = to_sde_encoder_virt(drm_enc);
  746. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  747. return false;
  748. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  749. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  750. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  751. return true;
  752. }
  753. return false;
  754. }
  755. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  756. struct drm_crtc_state *crtc_state)
  757. {
  758. struct sde_encoder_virt *sde_enc;
  759. struct sde_crtc_state *sde_crtc_state;
  760. int i = 0;
  761. if (!drm_enc || !crtc_state) {
  762. SDE_DEBUG("invalid params\n");
  763. return;
  764. }
  765. sde_enc = to_sde_encoder_virt(drm_enc);
  766. sde_crtc_state = to_sde_crtc_state(crtc_state);
  767. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  768. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  769. return;
  770. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  771. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  772. if (phys) {
  773. phys->in_clone_mode = true;
  774. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  775. }
  776. }
  777. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  778. sde_crtc_state->cwb_enc_mask = 0;
  779. }
  780. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  781. struct drm_crtc_state *crtc_state,
  782. struct drm_connector_state *conn_state)
  783. {
  784. const struct drm_display_mode *mode;
  785. struct drm_display_mode *adj_mode;
  786. int i = 0;
  787. int ret = 0;
  788. mode = &crtc_state->mode;
  789. adj_mode = &crtc_state->adjusted_mode;
  790. /* perform atomic check on the first physical encoder (master) */
  791. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  792. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  793. if (phys && phys->ops.atomic_check)
  794. ret = phys->ops.atomic_check(phys, crtc_state,
  795. conn_state);
  796. else if (phys && phys->ops.mode_fixup)
  797. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  798. ret = -EINVAL;
  799. if (ret) {
  800. SDE_ERROR_ENC(sde_enc,
  801. "mode unsupported, phys idx %d\n", i);
  802. break;
  803. }
  804. }
  805. return ret;
  806. }
  807. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  808. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  809. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  810. {
  811. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  812. int ret = 0;
  813. if (crtc_state->mode_changed || crtc_state->active_changed) {
  814. struct sde_rect mode_roi, roi;
  815. u32 width, height;
  816. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  817. mode_roi.x = 0;
  818. mode_roi.y = 0;
  819. mode_roi.w = width;
  820. mode_roi.h = height;
  821. if (sde_conn_state->rois.num_rects) {
  822. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  823. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  824. SDE_ERROR_ENC(sde_enc,
  825. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  826. roi.x, roi.y, roi.w, roi.h);
  827. ret = -EINVAL;
  828. }
  829. }
  830. if (sde_crtc_state->user_roi_list.num_rects) {
  831. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  832. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  833. SDE_ERROR_ENC(sde_enc,
  834. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  835. roi.x, roi.y, roi.w, roi.h);
  836. ret = -EINVAL;
  837. }
  838. }
  839. }
  840. return ret;
  841. }
  842. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  843. struct drm_crtc_state *crtc_state,
  844. struct drm_connector_state *conn_state,
  845. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  846. struct sde_connector *sde_conn,
  847. struct sde_connector_state *sde_conn_state)
  848. {
  849. int ret = 0;
  850. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  851. struct msm_sub_mode sub_mode;
  852. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  853. struct msm_display_topology *topology = NULL;
  854. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  855. CONNECTOR_PROP_DSC_MODE);
  856. ret = sde_connector_get_mode_info(&sde_conn->base,
  857. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  858. if (ret) {
  859. SDE_ERROR_ENC(sde_enc,
  860. "failed to get mode info, rc = %d\n", ret);
  861. return ret;
  862. }
  863. if (sde_conn_state->mode_info.comp_info.comp_type &&
  864. sde_conn_state->mode_info.comp_info.comp_ratio >=
  865. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  866. SDE_ERROR_ENC(sde_enc,
  867. "invalid compression ratio: %d\n",
  868. sde_conn_state->mode_info.comp_info.comp_ratio);
  869. ret = -EINVAL;
  870. return ret;
  871. }
  872. /* Reserve dynamic resources, indicating atomic_check phase */
  873. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  874. conn_state, true);
  875. if (ret) {
  876. if (ret != -EAGAIN)
  877. SDE_ERROR_ENC(sde_enc,
  878. "RM failed to reserve resources, rc = %d\n", ret);
  879. return ret;
  880. }
  881. /**
  882. * Update connector state with the topology selected for the
  883. * resource set validated. Reset the topology if we are
  884. * de-activating crtc.
  885. */
  886. if (crtc_state->active) {
  887. topology = &sde_conn_state->mode_info.topology;
  888. ret = sde_rm_update_topology(&sde_kms->rm,
  889. conn_state, topology);
  890. if (ret) {
  891. SDE_ERROR_ENC(sde_enc,
  892. "RM failed to update topology, rc: %d\n", ret);
  893. return ret;
  894. }
  895. }
  896. ret = sde_connector_set_blob_data(conn_state->connector,
  897. conn_state,
  898. CONNECTOR_PROP_SDE_INFO);
  899. if (ret) {
  900. SDE_ERROR_ENC(sde_enc,
  901. "connector failed to update info, rc: %d\n",
  902. ret);
  903. return ret;
  904. }
  905. }
  906. return ret;
  907. }
  908. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  909. {
  910. struct sde_connector *sde_conn = NULL;
  911. struct sde_kms *sde_kms = NULL;
  912. struct drm_connector *conn = NULL;
  913. if (!drm_enc) {
  914. SDE_ERROR("invalid drm encoder\n");
  915. return false;
  916. }
  917. sde_kms = sde_encoder_get_kms(drm_enc);
  918. if (!sde_kms)
  919. return false;
  920. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  921. if (!conn || !conn->state)
  922. return false;
  923. sde_conn = to_sde_connector(conn);
  924. if (!sde_conn)
  925. return false;
  926. return sde_connector_is_line_insertion_supported(sde_conn);
  927. }
  928. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  929. u32 *qsync_fps, struct drm_connector_state *conn_state)
  930. {
  931. struct sde_encoder_virt *sde_enc;
  932. int rc = 0;
  933. struct sde_connector *sde_conn;
  934. if (!qsync_fps)
  935. return;
  936. *qsync_fps = 0;
  937. if (!drm_enc) {
  938. SDE_ERROR("invalid drm encoder\n");
  939. return;
  940. }
  941. sde_enc = to_sde_encoder_virt(drm_enc);
  942. if (!sde_enc->cur_master) {
  943. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  944. return;
  945. }
  946. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  947. if (sde_conn->ops.get_qsync_min_fps)
  948. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  949. if (rc < 0) {
  950. SDE_ERROR("invalid qsync min fps %d\n", rc);
  951. return;
  952. }
  953. *qsync_fps = rc;
  954. }
  955. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  956. struct sde_connector_state *sde_conn_state, u32 step)
  957. {
  958. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  959. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  960. u32 min_fps, req_fps = 0;
  961. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  962. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  963. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  964. CONNECTOR_PROP_QSYNC_MODE);
  965. if (has_panel_req) {
  966. if (!sde_conn->ops.get_avr_step_req) {
  967. SDE_ERROR("unable to retrieve required step rate\n");
  968. return -EINVAL;
  969. }
  970. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  971. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  972. if (qsync_mode && req_fps != step) {
  973. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  974. step, req_fps, nom_fps);
  975. return -EINVAL;
  976. }
  977. }
  978. if (!step)
  979. return 0;
  980. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  981. &sde_conn_state->base);
  982. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  983. (vtotal * nom_fps) % step) {
  984. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  985. min_fps, step, vtotal);
  986. return -EINVAL;
  987. }
  988. return 0;
  989. }
  990. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  991. struct sde_connector_state *sde_conn_state)
  992. {
  993. int rc = 0;
  994. u32 avr_step;
  995. bool qsync_dirty, has_modeset;
  996. struct drm_connector_state *conn_state = &sde_conn_state->base;
  997. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  998. CONNECTOR_PROP_QSYNC_MODE);
  999. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1000. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1001. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1002. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1003. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1004. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1005. sde_conn_state->msm_mode.private_flags);
  1006. return -EINVAL;
  1007. }
  1008. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  1009. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1010. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1011. return rc;
  1012. }
  1013. static int sde_encoder_virt_atomic_check(
  1014. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1015. struct drm_connector_state *conn_state)
  1016. {
  1017. struct sde_encoder_virt *sde_enc;
  1018. struct sde_kms *sde_kms;
  1019. const struct drm_display_mode *mode;
  1020. struct drm_display_mode *adj_mode;
  1021. struct sde_connector *sde_conn = NULL;
  1022. struct sde_connector_state *sde_conn_state = NULL;
  1023. struct sde_crtc_state *sde_crtc_state = NULL;
  1024. enum sde_rm_topology_name old_top;
  1025. enum sde_rm_topology_name top_name;
  1026. struct msm_display_info *disp_info;
  1027. int ret = 0;
  1028. if (!drm_enc || !crtc_state || !conn_state) {
  1029. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1030. !drm_enc, !crtc_state, !conn_state);
  1031. return -EINVAL;
  1032. }
  1033. sde_enc = to_sde_encoder_virt(drm_enc);
  1034. disp_info = &sde_enc->disp_info;
  1035. SDE_DEBUG_ENC(sde_enc, "\n");
  1036. sde_kms = sde_encoder_get_kms(drm_enc);
  1037. if (!sde_kms)
  1038. return -EINVAL;
  1039. mode = &crtc_state->mode;
  1040. adj_mode = &crtc_state->adjusted_mode;
  1041. sde_conn = to_sde_connector(conn_state->connector);
  1042. sde_conn_state = to_sde_connector_state(conn_state);
  1043. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1044. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1045. if (ret)
  1046. return ret;
  1047. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1048. crtc_state->active_changed, crtc_state->connectors_changed);
  1049. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1050. conn_state);
  1051. if (ret)
  1052. return ret;
  1053. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1054. conn_state, sde_conn_state, sde_crtc_state);
  1055. if (ret)
  1056. return ret;
  1057. /**
  1058. * record topology in previous atomic state to be able to handle
  1059. * topology transitions correctly.
  1060. */
  1061. old_top = sde_connector_get_property(conn_state,
  1062. CONNECTOR_PROP_TOPOLOGY_NAME);
  1063. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1064. if (ret)
  1065. return ret;
  1066. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1067. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1068. if (ret)
  1069. return ret;
  1070. top_name = sde_connector_get_property(conn_state,
  1071. CONNECTOR_PROP_TOPOLOGY_NAME);
  1072. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1073. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1074. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1075. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1076. top_name);
  1077. return -EINVAL;
  1078. }
  1079. }
  1080. ret = sde_connector_roi_v1_check_roi(conn_state);
  1081. if (ret) {
  1082. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1083. ret);
  1084. return ret;
  1085. }
  1086. drm_mode_set_crtcinfo(adj_mode, 0);
  1087. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1088. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1089. sde_conn_state->msm_mode.private_flags,
  1090. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1091. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1092. return ret;
  1093. }
  1094. static void _sde_encoder_get_connector_roi(
  1095. struct sde_encoder_virt *sde_enc,
  1096. struct sde_rect *merged_conn_roi)
  1097. {
  1098. struct drm_connector *drm_conn;
  1099. struct sde_connector_state *c_state;
  1100. if (!sde_enc || !merged_conn_roi)
  1101. return;
  1102. drm_conn = sde_enc->phys_encs[0]->connector;
  1103. if (!drm_conn || !drm_conn->state)
  1104. return;
  1105. c_state = to_sde_connector_state(drm_conn->state);
  1106. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1107. }
  1108. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1109. {
  1110. struct sde_encoder_virt *sde_enc;
  1111. struct drm_connector *drm_conn;
  1112. struct drm_display_mode *adj_mode;
  1113. struct sde_rect roi;
  1114. if (!drm_enc) {
  1115. SDE_ERROR("invalid encoder parameter\n");
  1116. return -EINVAL;
  1117. }
  1118. sde_enc = to_sde_encoder_virt(drm_enc);
  1119. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1120. SDE_ERROR("invalid crtc parameter\n");
  1121. return -EINVAL;
  1122. }
  1123. if (!sde_enc->cur_master) {
  1124. SDE_ERROR("invalid cur_master parameter\n");
  1125. return -EINVAL;
  1126. }
  1127. adj_mode = &sde_enc->cur_master->cached_mode;
  1128. drm_conn = sde_enc->cur_master->connector;
  1129. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1130. if (sde_kms_rect_is_null(&roi)) {
  1131. roi.w = adj_mode->hdisplay;
  1132. roi.h = adj_mode->vdisplay;
  1133. }
  1134. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1135. sizeof(sde_enc->prv_conn_roi));
  1136. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1137. return 0;
  1138. }
  1139. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1140. {
  1141. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1142. struct sde_kms *sde_kms;
  1143. struct sde_hw_mdp *hw_mdptop;
  1144. struct sde_encoder_virt *sde_enc;
  1145. int i;
  1146. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1147. if (!sde_enc) {
  1148. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1149. return;
  1150. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1151. SDE_ERROR("invalid num phys enc %d/%d\n",
  1152. sde_enc->num_phys_encs,
  1153. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1154. return;
  1155. }
  1156. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1157. if (!sde_kms) {
  1158. SDE_ERROR("invalid sde_kms\n");
  1159. return;
  1160. }
  1161. hw_mdptop = sde_kms->hw_mdp;
  1162. if (!hw_mdptop) {
  1163. SDE_ERROR("invalid mdptop\n");
  1164. return;
  1165. }
  1166. if (hw_mdptop->ops.setup_vsync_source) {
  1167. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1168. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1169. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1170. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1171. vsync_cfg.vsync_source = vsync_source;
  1172. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1173. }
  1174. }
  1175. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1176. struct msm_display_info *disp_info)
  1177. {
  1178. struct sde_encoder_phys *phys;
  1179. struct sde_connector *sde_conn;
  1180. int i;
  1181. u32 vsync_source;
  1182. if (!sde_enc || !disp_info) {
  1183. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1184. sde_enc != NULL, disp_info != NULL);
  1185. return;
  1186. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1187. SDE_ERROR("invalid num phys enc %d/%d\n",
  1188. sde_enc->num_phys_encs,
  1189. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1190. return;
  1191. }
  1192. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1193. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1194. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1195. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1196. else
  1197. vsync_source = sde_enc->te_source;
  1198. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1199. disp_info->is_te_using_watchdog_timer);
  1200. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1201. phys = sde_enc->phys_encs[i];
  1202. if (phys && phys->ops.setup_vsync_source)
  1203. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1204. }
  1205. }
  1206. }
  1207. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1208. {
  1209. struct sde_encoder_phys *phys;
  1210. int i;
  1211. if (!sde_enc) {
  1212. SDE_ERROR("invalid sde encoder\n");
  1213. return;
  1214. }
  1215. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1216. phys = sde_enc->phys_encs[i];
  1217. if (phys && phys->ops.control_te)
  1218. phys->ops.control_te(phys, enable);
  1219. }
  1220. }
  1221. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1222. bool watchdog_te)
  1223. {
  1224. struct sde_encoder_virt *sde_enc;
  1225. struct msm_display_info disp_info;
  1226. if (!drm_enc) {
  1227. pr_err("invalid drm encoder\n");
  1228. return -EINVAL;
  1229. }
  1230. sde_enc = to_sde_encoder_virt(drm_enc);
  1231. sde_encoder_control_te(sde_enc, false);
  1232. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1233. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1234. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1235. sde_encoder_control_te(sde_enc, true);
  1236. return 0;
  1237. }
  1238. static int _sde_encoder_rsc_client_update_vsync_wait(
  1239. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1240. int wait_vblank_crtc_id)
  1241. {
  1242. int wait_refcount = 0, ret = 0;
  1243. int pipe = -1;
  1244. int wait_count = 0;
  1245. struct drm_crtc *primary_crtc;
  1246. struct drm_crtc *crtc;
  1247. crtc = sde_enc->crtc;
  1248. if (wait_vblank_crtc_id)
  1249. wait_refcount =
  1250. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1251. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1252. SDE_EVTLOG_FUNC_ENTRY);
  1253. if (crtc->base.id != wait_vblank_crtc_id) {
  1254. primary_crtc = drm_crtc_find(drm_enc->dev,
  1255. NULL, wait_vblank_crtc_id);
  1256. if (!primary_crtc) {
  1257. SDE_ERROR_ENC(sde_enc,
  1258. "failed to find primary crtc id %d\n",
  1259. wait_vblank_crtc_id);
  1260. return -EINVAL;
  1261. }
  1262. pipe = drm_crtc_index(primary_crtc);
  1263. }
  1264. /**
  1265. * note: VBLANK is expected to be enabled at this point in
  1266. * resource control state machine if on primary CRTC
  1267. */
  1268. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1269. if (sde_rsc_client_is_state_update_complete(
  1270. sde_enc->rsc_client))
  1271. break;
  1272. if (crtc->base.id == wait_vblank_crtc_id)
  1273. ret = sde_encoder_wait_for_event(drm_enc,
  1274. MSM_ENC_VBLANK);
  1275. else
  1276. drm_wait_one_vblank(drm_enc->dev, pipe);
  1277. if (ret) {
  1278. SDE_ERROR_ENC(sde_enc,
  1279. "wait for vblank failed ret:%d\n", ret);
  1280. /**
  1281. * rsc hardware may hang without vsync. avoid rsc hang
  1282. * by generating the vsync from watchdog timer.
  1283. */
  1284. if (crtc->base.id == wait_vblank_crtc_id)
  1285. sde_encoder_helper_switch_vsync(drm_enc, true);
  1286. }
  1287. }
  1288. if (wait_count >= MAX_RSC_WAIT)
  1289. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1290. SDE_EVTLOG_ERROR);
  1291. if (wait_refcount)
  1292. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1293. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1294. SDE_EVTLOG_FUNC_EXIT);
  1295. return ret;
  1296. }
  1297. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1298. {
  1299. struct sde_encoder_virt *sde_enc;
  1300. struct msm_display_info *disp_info;
  1301. struct sde_rsc_cmd_config *rsc_config;
  1302. struct drm_crtc *crtc;
  1303. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1304. int ret;
  1305. /**
  1306. * Already checked drm_enc, sde_enc is valid in function
  1307. * _sde_encoder_update_rsc_client() which pass the parameters
  1308. * to this function.
  1309. */
  1310. sde_enc = to_sde_encoder_virt(drm_enc);
  1311. crtc = sde_enc->crtc;
  1312. disp_info = &sde_enc->disp_info;
  1313. rsc_config = &sde_enc->rsc_config;
  1314. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1315. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1316. /* update it only once */
  1317. sde_enc->rsc_state_init = true;
  1318. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1319. rsc_state, rsc_config, crtc->base.id,
  1320. &wait_vblank_crtc_id);
  1321. } else {
  1322. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1323. rsc_state, NULL, crtc->base.id,
  1324. &wait_vblank_crtc_id);
  1325. }
  1326. /**
  1327. * if RSC performed a state change that requires a VBLANK wait, it will
  1328. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1329. *
  1330. * if we are the primary display, we will need to enable and wait
  1331. * locally since we hold the commit thread
  1332. *
  1333. * if we are an external display, we must send a signal to the primary
  1334. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1335. * by the primary panel's VBLANK signals
  1336. */
  1337. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1338. if (ret) {
  1339. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1340. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1341. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1342. sde_enc, wait_vblank_crtc_id);
  1343. }
  1344. return ret;
  1345. }
  1346. static int _sde_encoder_update_rsc_client(
  1347. struct drm_encoder *drm_enc, bool enable)
  1348. {
  1349. struct sde_encoder_virt *sde_enc;
  1350. struct drm_crtc *crtc;
  1351. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1352. struct sde_rsc_cmd_config *rsc_config;
  1353. int ret;
  1354. struct msm_display_info *disp_info;
  1355. struct msm_mode_info *mode_info;
  1356. u32 qsync_mode = 0, v_front_porch;
  1357. struct drm_display_mode *mode;
  1358. bool is_vid_mode;
  1359. struct drm_encoder *enc;
  1360. if (!drm_enc || !drm_enc->dev) {
  1361. SDE_ERROR("invalid encoder arguments\n");
  1362. return -EINVAL;
  1363. }
  1364. sde_enc = to_sde_encoder_virt(drm_enc);
  1365. mode_info = &sde_enc->mode_info;
  1366. crtc = sde_enc->crtc;
  1367. if (!sde_enc->crtc) {
  1368. SDE_ERROR("invalid crtc parameter\n");
  1369. return -EINVAL;
  1370. }
  1371. disp_info = &sde_enc->disp_info;
  1372. rsc_config = &sde_enc->rsc_config;
  1373. if (!sde_enc->rsc_client) {
  1374. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1375. return 0;
  1376. }
  1377. /**
  1378. * only primary command mode panel without Qsync can request CMD state.
  1379. * all other panels/displays can request for VID state including
  1380. * secondary command mode panel.
  1381. * Clone mode encoder can request CLK STATE only.
  1382. */
  1383. if (sde_enc->cur_master) {
  1384. qsync_mode = sde_connector_get_qsync_mode(
  1385. sde_enc->cur_master->connector);
  1386. sde_enc->autorefresh_solver_disable =
  1387. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1388. }
  1389. /* left primary encoder keep vote */
  1390. if (sde_encoder_in_clone_mode(drm_enc)) {
  1391. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1392. return 0;
  1393. }
  1394. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1395. (disp_info->display_type && qsync_mode) ||
  1396. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1397. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1398. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1399. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1400. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1401. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1402. drm_for_each_encoder(enc, drm_enc->dev) {
  1403. if (enc->base.id != drm_enc->base.id &&
  1404. sde_encoder_in_cont_splash(enc))
  1405. rsc_state = SDE_RSC_CLK_STATE;
  1406. }
  1407. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1408. MSM_DISPLAY_VIDEO_MODE);
  1409. mode = &sde_enc->crtc->state->mode;
  1410. v_front_porch = mode->vsync_start - mode->vdisplay;
  1411. /* compare specific items and reconfigure the rsc */
  1412. if ((rsc_config->fps != mode_info->frame_rate) ||
  1413. (rsc_config->vtotal != mode_info->vtotal) ||
  1414. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1415. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1416. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1417. rsc_config->fps = mode_info->frame_rate;
  1418. rsc_config->vtotal = mode_info->vtotal;
  1419. rsc_config->prefill_lines = mode_info->prefill_lines;
  1420. rsc_config->jitter_numer = mode_info->jitter_numer;
  1421. rsc_config->jitter_denom = mode_info->jitter_denom;
  1422. sde_enc->rsc_state_init = false;
  1423. }
  1424. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1425. rsc_config->fps, sde_enc->rsc_state_init);
  1426. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1427. return ret;
  1428. }
  1429. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1430. {
  1431. struct sde_encoder_virt *sde_enc;
  1432. int i;
  1433. if (!drm_enc) {
  1434. SDE_ERROR("invalid encoder\n");
  1435. return;
  1436. }
  1437. sde_enc = to_sde_encoder_virt(drm_enc);
  1438. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1439. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1440. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1441. if (phys && phys->ops.irq_control)
  1442. phys->ops.irq_control(phys, enable);
  1443. if (phys && phys->ops.dynamic_irq_control)
  1444. phys->ops.dynamic_irq_control(phys, enable);
  1445. }
  1446. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1447. }
  1448. /* keep track of the userspace vblank during modeset */
  1449. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1450. u32 sw_event)
  1451. {
  1452. struct sde_encoder_virt *sde_enc;
  1453. bool enable;
  1454. int i;
  1455. if (!drm_enc) {
  1456. SDE_ERROR("invalid encoder\n");
  1457. return;
  1458. }
  1459. sde_enc = to_sde_encoder_virt(drm_enc);
  1460. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1461. sw_event, sde_enc->vblank_enabled);
  1462. /* nothing to do if vblank not enabled by userspace */
  1463. if (!sde_enc->vblank_enabled)
  1464. return;
  1465. /* disable vblank on pre_modeset */
  1466. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1467. enable = false;
  1468. /* enable vblank on post_modeset */
  1469. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1470. enable = true;
  1471. else
  1472. return;
  1473. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1474. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1475. if (phys && phys->ops.control_vblank_irq)
  1476. phys->ops.control_vblank_irq(phys, enable);
  1477. }
  1478. }
  1479. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1480. {
  1481. struct sde_encoder_virt *sde_enc;
  1482. if (!drm_enc)
  1483. return NULL;
  1484. sde_enc = to_sde_encoder_virt(drm_enc);
  1485. return sde_enc->rsc_client;
  1486. }
  1487. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1488. bool enable)
  1489. {
  1490. struct sde_kms *sde_kms;
  1491. struct sde_encoder_virt *sde_enc;
  1492. int rc;
  1493. sde_enc = to_sde_encoder_virt(drm_enc);
  1494. sde_kms = sde_encoder_get_kms(drm_enc);
  1495. if (!sde_kms)
  1496. return -EINVAL;
  1497. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1498. SDE_EVT32(DRMID(drm_enc), enable);
  1499. if (!sde_enc->cur_master) {
  1500. SDE_ERROR("encoder master not set\n");
  1501. return -EINVAL;
  1502. }
  1503. if (enable) {
  1504. /* enable SDE core clks */
  1505. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1506. if (rc < 0) {
  1507. SDE_ERROR("failed to enable power resource %d\n", rc);
  1508. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1509. return rc;
  1510. }
  1511. sde_enc->elevated_ahb_vote = true;
  1512. /* enable DSI clks */
  1513. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1514. true);
  1515. if (rc) {
  1516. SDE_ERROR("failed to enable clk control %d\n", rc);
  1517. pm_runtime_put_sync(drm_enc->dev->dev);
  1518. return rc;
  1519. }
  1520. /* enable all the irq */
  1521. sde_encoder_irq_control(drm_enc, true);
  1522. _sde_encoder_pm_qos_add_request(drm_enc);
  1523. } else {
  1524. _sde_encoder_pm_qos_remove_request(drm_enc);
  1525. /* disable all the irq */
  1526. sde_encoder_irq_control(drm_enc, false);
  1527. /* disable DSI clks */
  1528. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1529. /* disable SDE core clks */
  1530. pm_runtime_put_sync(drm_enc->dev->dev);
  1531. }
  1532. return 0;
  1533. }
  1534. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1535. bool enable, u32 frame_count)
  1536. {
  1537. struct sde_encoder_virt *sde_enc;
  1538. int i;
  1539. if (!drm_enc) {
  1540. SDE_ERROR("invalid encoder\n");
  1541. return;
  1542. }
  1543. sde_enc = to_sde_encoder_virt(drm_enc);
  1544. if (!sde_enc->misr_reconfigure)
  1545. return;
  1546. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1547. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1548. if (!phys || !phys->ops.setup_misr)
  1549. continue;
  1550. phys->ops.setup_misr(phys, enable, frame_count);
  1551. }
  1552. sde_enc->misr_reconfigure = false;
  1553. }
  1554. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1555. unsigned int type, unsigned int code, int value)
  1556. {
  1557. struct drm_encoder *drm_enc = NULL;
  1558. struct sde_encoder_virt *sde_enc = NULL;
  1559. struct msm_drm_thread *disp_thread = NULL;
  1560. struct msm_drm_private *priv = NULL;
  1561. if (!handle || !handle->handler || !handle->handler->private) {
  1562. SDE_ERROR("invalid encoder for the input event\n");
  1563. return;
  1564. }
  1565. drm_enc = (struct drm_encoder *)handle->handler->private;
  1566. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1567. SDE_ERROR("invalid parameters\n");
  1568. return;
  1569. }
  1570. priv = drm_enc->dev->dev_private;
  1571. sde_enc = to_sde_encoder_virt(drm_enc);
  1572. if (!sde_enc->crtc || (sde_enc->crtc->index
  1573. >= ARRAY_SIZE(priv->disp_thread))) {
  1574. SDE_DEBUG_ENC(sde_enc,
  1575. "invalid cached CRTC: %d or crtc index: %d\n",
  1576. sde_enc->crtc == NULL,
  1577. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1578. return;
  1579. }
  1580. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1581. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1582. kthread_queue_work(&disp_thread->worker,
  1583. &sde_enc->input_event_work);
  1584. }
  1585. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1586. {
  1587. struct sde_encoder_virt *sde_enc;
  1588. if (!drm_enc) {
  1589. SDE_ERROR("invalid encoder\n");
  1590. return;
  1591. }
  1592. sde_enc = to_sde_encoder_virt(drm_enc);
  1593. /* return early if there is no state change */
  1594. if (sde_enc->idle_pc_enabled == enable)
  1595. return;
  1596. sde_enc->idle_pc_enabled = enable;
  1597. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1598. SDE_EVT32(sde_enc->idle_pc_enabled);
  1599. }
  1600. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1601. u32 sw_event)
  1602. {
  1603. struct drm_encoder *drm_enc = &sde_enc->base;
  1604. struct msm_drm_private *priv;
  1605. unsigned int lp, idle_pc_duration;
  1606. struct msm_drm_thread *disp_thread;
  1607. /* return early if called from esd thread */
  1608. if (sde_enc->delay_kickoff)
  1609. return;
  1610. /* set idle timeout based on master connector's lp value */
  1611. if (sde_enc->cur_master)
  1612. lp = sde_connector_get_lp(
  1613. sde_enc->cur_master->connector);
  1614. else
  1615. lp = SDE_MODE_DPMS_ON;
  1616. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1617. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1618. else
  1619. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1620. priv = drm_enc->dev->dev_private;
  1621. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1622. kthread_mod_delayed_work(
  1623. &disp_thread->worker,
  1624. &sde_enc->delayed_off_work,
  1625. msecs_to_jiffies(idle_pc_duration));
  1626. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1627. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1628. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1629. sw_event);
  1630. }
  1631. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1632. u32 sw_event)
  1633. {
  1634. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1635. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1636. sw_event);
  1637. }
  1638. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1639. {
  1640. struct sde_encoder_virt *sde_enc;
  1641. if (!encoder)
  1642. return;
  1643. sde_enc = to_sde_encoder_virt(encoder);
  1644. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1645. }
  1646. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1647. u32 sw_event)
  1648. {
  1649. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1650. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1651. else
  1652. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1653. }
  1654. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1655. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1656. {
  1657. int ret = 0;
  1658. mutex_lock(&sde_enc->rc_lock);
  1659. /* return if the resource control is already in ON state */
  1660. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1661. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1662. sw_event);
  1663. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1664. SDE_EVTLOG_FUNC_CASE1);
  1665. goto end;
  1666. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1667. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1668. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1669. sw_event, sde_enc->rc_state);
  1670. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1671. SDE_EVTLOG_ERROR);
  1672. goto end;
  1673. }
  1674. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1675. sde_encoder_irq_control(drm_enc, true);
  1676. _sde_encoder_pm_qos_add_request(drm_enc);
  1677. } else {
  1678. /* enable all the clks and resources */
  1679. ret = _sde_encoder_resource_control_helper(drm_enc,
  1680. true);
  1681. if (ret) {
  1682. SDE_ERROR_ENC(sde_enc,
  1683. "sw_event:%d, rc in state %d\n",
  1684. sw_event, sde_enc->rc_state);
  1685. SDE_EVT32(DRMID(drm_enc), sw_event,
  1686. sde_enc->rc_state,
  1687. SDE_EVTLOG_ERROR);
  1688. goto end;
  1689. }
  1690. _sde_encoder_update_rsc_client(drm_enc, true);
  1691. }
  1692. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1693. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1694. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1695. end:
  1696. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1697. mutex_unlock(&sde_enc->rc_lock);
  1698. return ret;
  1699. }
  1700. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1701. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1702. {
  1703. /* cancel delayed off work, if any */
  1704. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1705. mutex_lock(&sde_enc->rc_lock);
  1706. if (is_vid_mode &&
  1707. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1708. sde_encoder_irq_control(drm_enc, true);
  1709. }
  1710. /* skip if is already OFF or IDLE, resources are off already */
  1711. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1712. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1713. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1714. sw_event, sde_enc->rc_state);
  1715. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1716. SDE_EVTLOG_FUNC_CASE3);
  1717. goto end;
  1718. }
  1719. /**
  1720. * IRQs are still enabled currently, which allows wait for
  1721. * VBLANK which RSC may require to correctly transition to OFF
  1722. */
  1723. _sde_encoder_update_rsc_client(drm_enc, false);
  1724. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1725. SDE_ENC_RC_STATE_PRE_OFF,
  1726. SDE_EVTLOG_FUNC_CASE3);
  1727. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1728. end:
  1729. mutex_unlock(&sde_enc->rc_lock);
  1730. return 0;
  1731. }
  1732. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1733. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1734. {
  1735. int ret = 0;
  1736. mutex_lock(&sde_enc->rc_lock);
  1737. /* return if the resource control is already in OFF state */
  1738. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1739. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1740. sw_event);
  1741. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1742. SDE_EVTLOG_FUNC_CASE4);
  1743. goto end;
  1744. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1745. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1746. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1747. sw_event, sde_enc->rc_state);
  1748. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1749. SDE_EVTLOG_ERROR);
  1750. ret = -EINVAL;
  1751. goto end;
  1752. }
  1753. /**
  1754. * expect to arrive here only if in either idle state or pre-off
  1755. * and in IDLE state the resources are already disabled
  1756. */
  1757. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1758. _sde_encoder_resource_control_helper(drm_enc, false);
  1759. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1760. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1761. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1762. end:
  1763. mutex_unlock(&sde_enc->rc_lock);
  1764. return ret;
  1765. }
  1766. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1767. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1768. {
  1769. int ret = 0;
  1770. mutex_lock(&sde_enc->rc_lock);
  1771. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1772. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1773. sw_event);
  1774. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1775. SDE_EVTLOG_FUNC_CASE5);
  1776. goto end;
  1777. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1778. /* enable all the clks and resources */
  1779. ret = _sde_encoder_resource_control_helper(drm_enc,
  1780. true);
  1781. if (ret) {
  1782. SDE_ERROR_ENC(sde_enc,
  1783. "sw_event:%d, rc in state %d\n",
  1784. sw_event, sde_enc->rc_state);
  1785. SDE_EVT32(DRMID(drm_enc), sw_event,
  1786. sde_enc->rc_state,
  1787. SDE_EVTLOG_ERROR);
  1788. goto end;
  1789. }
  1790. _sde_encoder_update_rsc_client(drm_enc, true);
  1791. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1792. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1793. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1794. }
  1795. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1796. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1797. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1798. _sde_encoder_pm_qos_remove_request(drm_enc);
  1799. end:
  1800. mutex_unlock(&sde_enc->rc_lock);
  1801. return ret;
  1802. }
  1803. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1804. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1805. {
  1806. int ret = 0;
  1807. mutex_lock(&sde_enc->rc_lock);
  1808. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1809. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1810. sw_event);
  1811. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1812. SDE_EVTLOG_FUNC_CASE5);
  1813. goto end;
  1814. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1815. SDE_ERROR_ENC(sde_enc,
  1816. "sw_event:%d, rc:%d !MODESET state\n",
  1817. sw_event, sde_enc->rc_state);
  1818. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1819. SDE_EVTLOG_ERROR);
  1820. ret = -EINVAL;
  1821. goto end;
  1822. }
  1823. /* toggle te bit to update vsync source for sim cmd mode panels */
  1824. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1825. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1826. sde_encoder_control_te(sde_enc, false);
  1827. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1828. sde_encoder_control_te(sde_enc, true);
  1829. }
  1830. _sde_encoder_update_rsc_client(drm_enc, true);
  1831. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1832. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1833. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1834. _sde_encoder_pm_qos_add_request(drm_enc);
  1835. end:
  1836. mutex_unlock(&sde_enc->rc_lock);
  1837. return ret;
  1838. }
  1839. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1840. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1841. {
  1842. struct msm_drm_private *priv;
  1843. struct sde_kms *sde_kms;
  1844. struct drm_crtc *crtc = drm_enc->crtc;
  1845. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1846. struct sde_connector *sde_conn;
  1847. int crtc_id = 0;
  1848. priv = drm_enc->dev->dev_private;
  1849. sde_kms = to_sde_kms(priv->kms);
  1850. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1851. mutex_lock(&sde_enc->rc_lock);
  1852. if (sde_conn->panel_dead) {
  1853. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1854. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1855. goto end;
  1856. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1857. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1858. sw_event, sde_enc->rc_state);
  1859. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1860. goto end;
  1861. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1862. sde_crtc->kickoff_in_progress) {
  1863. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1864. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1865. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1866. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1867. goto end;
  1868. }
  1869. crtc_id = drm_crtc_index(crtc);
  1870. if (is_vid_mode) {
  1871. sde_encoder_irq_control(drm_enc, false);
  1872. _sde_encoder_pm_qos_remove_request(drm_enc);
  1873. } else {
  1874. if (priv->event_thread[crtc_id].thread)
  1875. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1876. /* disable all the clks and resources */
  1877. _sde_encoder_update_rsc_client(drm_enc, false);
  1878. _sde_encoder_resource_control_helper(drm_enc, false);
  1879. if (!sde_kms->perf.bw_vote_mode)
  1880. memset(&sde_crtc->cur_perf, 0,
  1881. sizeof(struct sde_core_perf_params));
  1882. }
  1883. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1884. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1885. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1886. end:
  1887. mutex_unlock(&sde_enc->rc_lock);
  1888. return 0;
  1889. }
  1890. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1891. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1892. struct msm_drm_private *priv, bool is_vid_mode)
  1893. {
  1894. bool autorefresh_enabled = false;
  1895. struct msm_drm_thread *disp_thread;
  1896. int ret = 0;
  1897. if (!sde_enc->crtc ||
  1898. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1899. SDE_DEBUG_ENC(sde_enc,
  1900. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1901. sde_enc->crtc == NULL,
  1902. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1903. sw_event);
  1904. return -EINVAL;
  1905. }
  1906. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1907. mutex_lock(&sde_enc->rc_lock);
  1908. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1909. if (sde_enc->cur_master &&
  1910. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1911. autorefresh_enabled =
  1912. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1913. sde_enc->cur_master);
  1914. if (autorefresh_enabled) {
  1915. SDE_DEBUG_ENC(sde_enc,
  1916. "not handling early wakeup since auto refresh is enabled\n");
  1917. goto end;
  1918. }
  1919. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1920. kthread_mod_delayed_work(&disp_thread->worker,
  1921. &sde_enc->delayed_off_work,
  1922. msecs_to_jiffies(
  1923. IDLE_POWERCOLLAPSE_DURATION));
  1924. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1925. /* enable all the clks and resources */
  1926. ret = _sde_encoder_resource_control_helper(drm_enc,
  1927. true);
  1928. if (ret) {
  1929. SDE_ERROR_ENC(sde_enc,
  1930. "sw_event:%d, rc in state %d\n",
  1931. sw_event, sde_enc->rc_state);
  1932. SDE_EVT32(DRMID(drm_enc), sw_event,
  1933. sde_enc->rc_state,
  1934. SDE_EVTLOG_ERROR);
  1935. goto end;
  1936. }
  1937. _sde_encoder_update_rsc_client(drm_enc, true);
  1938. /*
  1939. * In some cases, commit comes with slight delay
  1940. * (> 80 ms)after early wake up, prevent clock switch
  1941. * off to avoid jank in next update. So, increase the
  1942. * command mode idle timeout sufficiently to prevent
  1943. * such case.
  1944. */
  1945. kthread_mod_delayed_work(&disp_thread->worker,
  1946. &sde_enc->delayed_off_work,
  1947. msecs_to_jiffies(
  1948. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1949. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1950. }
  1951. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1952. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1953. end:
  1954. mutex_unlock(&sde_enc->rc_lock);
  1955. return ret;
  1956. }
  1957. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1958. u32 sw_event)
  1959. {
  1960. struct sde_encoder_virt *sde_enc;
  1961. struct msm_drm_private *priv;
  1962. int ret = 0;
  1963. bool is_vid_mode = false;
  1964. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1965. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1966. sw_event);
  1967. return -EINVAL;
  1968. }
  1969. sde_enc = to_sde_encoder_virt(drm_enc);
  1970. priv = drm_enc->dev->dev_private;
  1971. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1972. is_vid_mode = true;
  1973. /*
  1974. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1975. * events and return early for other events (ie wb display).
  1976. */
  1977. if (!sde_enc->idle_pc_enabled &&
  1978. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1979. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1980. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1981. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1982. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1983. return 0;
  1984. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1985. sw_event, sde_enc->idle_pc_enabled);
  1986. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1987. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1988. switch (sw_event) {
  1989. case SDE_ENC_RC_EVENT_KICKOFF:
  1990. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1991. is_vid_mode);
  1992. break;
  1993. case SDE_ENC_RC_EVENT_PRE_STOP:
  1994. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1995. is_vid_mode);
  1996. break;
  1997. case SDE_ENC_RC_EVENT_STOP:
  1998. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1999. break;
  2000. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2001. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2002. break;
  2003. case SDE_ENC_RC_EVENT_POST_MODESET:
  2004. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2005. break;
  2006. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2007. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2008. is_vid_mode);
  2009. break;
  2010. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2011. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2012. priv, is_vid_mode);
  2013. break;
  2014. default:
  2015. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2016. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2017. break;
  2018. }
  2019. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2020. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2021. return ret;
  2022. }
  2023. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2024. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2025. {
  2026. int i = 0;
  2027. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2028. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2029. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2030. if (poms_to_vid)
  2031. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2032. else if (poms_to_cmd)
  2033. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2034. _sde_encoder_update_rsc_client(drm_enc, true);
  2035. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2036. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2037. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2038. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2039. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2040. SDE_EVTLOG_FUNC_CASE1);
  2041. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2042. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2043. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2044. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2045. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2046. SDE_EVTLOG_FUNC_CASE2);
  2047. }
  2048. }
  2049. struct drm_connector *sde_encoder_get_connector(
  2050. struct drm_device *dev, struct drm_encoder *drm_enc)
  2051. {
  2052. struct drm_connector_list_iter conn_iter;
  2053. struct drm_connector *conn = NULL, *conn_search;
  2054. drm_connector_list_iter_begin(dev, &conn_iter);
  2055. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2056. if (conn_search->encoder == drm_enc) {
  2057. conn = conn_search;
  2058. break;
  2059. }
  2060. }
  2061. drm_connector_list_iter_end(&conn_iter);
  2062. return conn;
  2063. }
  2064. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2065. {
  2066. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2067. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2068. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2069. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2070. struct sde_rm_hw_request request_hw;
  2071. int i, j;
  2072. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2073. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2074. sde_enc->hw_pp[i] = NULL;
  2075. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2076. break;
  2077. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2078. }
  2079. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2080. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2081. if (phys) {
  2082. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2083. SDE_HW_BLK_QDSS);
  2084. for (j = 0; j < QDSS_MAX; j++) {
  2085. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2086. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2087. break;
  2088. }
  2089. }
  2090. }
  2091. }
  2092. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2093. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2094. sde_enc->hw_dsc[i] = NULL;
  2095. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2096. continue;
  2097. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2098. }
  2099. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2100. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2101. sde_enc->hw_vdc[i] = NULL;
  2102. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2103. continue;
  2104. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2105. }
  2106. /* Get PP for DSC configuration */
  2107. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2108. struct sde_hw_pingpong *pp = NULL;
  2109. unsigned long features = 0;
  2110. if (!sde_enc->hw_dsc[i])
  2111. continue;
  2112. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2113. request_hw.type = SDE_HW_BLK_PINGPONG;
  2114. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2115. break;
  2116. pp = to_sde_hw_pingpong(request_hw.hw);
  2117. features = pp->ops.get_hw_caps(pp);
  2118. if (test_bit(SDE_PINGPONG_DSC, &features))
  2119. sde_enc->hw_dsc_pp[i] = pp;
  2120. else
  2121. sde_enc->hw_dsc_pp[i] = NULL;
  2122. }
  2123. }
  2124. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2125. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2126. {
  2127. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2128. enum sde_intf_mode intf_mode;
  2129. struct drm_display_mode *old_adj_mode = NULL;
  2130. int ret;
  2131. bool is_cmd_mode = false, res_switch = false;
  2132. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2133. is_cmd_mode = true;
  2134. if (pre_modeset) {
  2135. if (sde_enc->cur_master)
  2136. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2137. if (old_adj_mode && is_cmd_mode)
  2138. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2139. DRM_MODE_MATCH_TIMINGS);
  2140. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2141. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2142. /*
  2143. * add tx wait for sim panel to avoid wd timer getting
  2144. * updated in middle of frame to avoid early vsync
  2145. */
  2146. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2147. if (ret && ret != -EWOULDBLOCK) {
  2148. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2149. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2150. return ret;
  2151. }
  2152. }
  2153. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2154. if (msm_is_mode_seamless_dms(msm_mode) ||
  2155. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2156. is_cmd_mode)) {
  2157. /* restore resource state before releasing them */
  2158. ret = sde_encoder_resource_control(drm_enc,
  2159. SDE_ENC_RC_EVENT_PRE_MODESET);
  2160. if (ret) {
  2161. SDE_ERROR_ENC(sde_enc,
  2162. "sde resource control failed: %d\n",
  2163. ret);
  2164. return ret;
  2165. }
  2166. /*
  2167. * Disable dce before switching the mode and after pre-
  2168. * modeset to guarantee previous kickoff has finished.
  2169. */
  2170. sde_encoder_dce_disable(sde_enc);
  2171. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2172. _sde_encoder_modeset_helper_locked(drm_enc,
  2173. SDE_ENC_RC_EVENT_PRE_MODESET);
  2174. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2175. msm_mode);
  2176. }
  2177. } else {
  2178. if (msm_is_mode_seamless_dms(msm_mode) ||
  2179. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2180. is_cmd_mode))
  2181. sde_encoder_resource_control(&sde_enc->base,
  2182. SDE_ENC_RC_EVENT_POST_MODESET);
  2183. else if (msm_is_mode_seamless_poms(msm_mode))
  2184. _sde_encoder_modeset_helper_locked(drm_enc,
  2185. SDE_ENC_RC_EVENT_POST_MODESET);
  2186. }
  2187. return 0;
  2188. }
  2189. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2190. struct drm_display_mode *mode,
  2191. struct drm_display_mode *adj_mode)
  2192. {
  2193. struct sde_encoder_virt *sde_enc;
  2194. struct sde_kms *sde_kms;
  2195. struct drm_connector *conn;
  2196. struct drm_crtc_state *crtc_state;
  2197. struct sde_crtc_state *sde_crtc_state;
  2198. struct sde_connector_state *c_state;
  2199. struct msm_display_mode *msm_mode;
  2200. struct sde_crtc *sde_crtc;
  2201. int i = 0, ret;
  2202. int num_lm, num_intf, num_pp_per_intf;
  2203. if (!drm_enc) {
  2204. SDE_ERROR("invalid encoder\n");
  2205. return;
  2206. }
  2207. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2208. SDE_ERROR("power resource is not enabled\n");
  2209. return;
  2210. }
  2211. sde_kms = sde_encoder_get_kms(drm_enc);
  2212. if (!sde_kms)
  2213. return;
  2214. sde_enc = to_sde_encoder_virt(drm_enc);
  2215. SDE_DEBUG_ENC(sde_enc, "\n");
  2216. SDE_EVT32(DRMID(drm_enc));
  2217. /*
  2218. * cache the crtc in sde_enc on enable for duration of use case
  2219. * for correctly servicing asynchronous irq events and timers
  2220. */
  2221. if (!drm_enc->crtc) {
  2222. SDE_ERROR("invalid crtc\n");
  2223. return;
  2224. }
  2225. sde_enc->crtc = drm_enc->crtc;
  2226. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2227. crtc_state = sde_crtc->base.state;
  2228. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2229. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2230. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2231. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2232. /* get and store the mode_info */
  2233. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2234. if (!conn) {
  2235. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2236. return;
  2237. } else if (!conn->state) {
  2238. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2239. return;
  2240. }
  2241. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2242. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2243. c_state = to_sde_connector_state(conn->state);
  2244. if (!c_state) {
  2245. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2246. return;
  2247. }
  2248. /* cancel delayed off work, if any */
  2249. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2250. /* release resources before seamless mode change */
  2251. msm_mode = &c_state->msm_mode;
  2252. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2253. if (ret)
  2254. return;
  2255. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2256. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2257. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2258. sde_crtc_state->cached_cwb_enc_mask);
  2259. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2260. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2261. }
  2262. /* reserve dynamic resources now, indicating non test-only */
  2263. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2264. if (ret) {
  2265. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2266. return;
  2267. }
  2268. /* assign the reserved HW blocks to this encoder */
  2269. _sde_encoder_virt_populate_hw_res(drm_enc);
  2270. /* determine left HW PP block to map to INTF */
  2271. num_lm = sde_enc->mode_info.topology.num_lm;
  2272. num_intf = sde_enc->mode_info.topology.num_intf;
  2273. num_pp_per_intf = num_lm / num_intf;
  2274. if (!num_pp_per_intf)
  2275. num_pp_per_intf = 1;
  2276. /* perform mode_set on phys_encs */
  2277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2278. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2279. if (phys) {
  2280. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2281. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2282. i, num_pp_per_intf);
  2283. return;
  2284. }
  2285. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2286. phys->connector = conn;
  2287. if (phys->ops.mode_set)
  2288. phys->ops.mode_set(phys, mode, adj_mode,
  2289. &sde_crtc->reinit_crtc_mixers);
  2290. }
  2291. }
  2292. /* update resources after seamless mode change */
  2293. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2294. }
  2295. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2296. {
  2297. struct sde_encoder_virt *sde_enc = NULL;
  2298. if (!drm_enc) {
  2299. SDE_ERROR("invalid encoder\n");
  2300. return;
  2301. }
  2302. sde_enc = to_sde_encoder_virt(drm_enc);
  2303. /*
  2304. * disable the vsync source after updating the
  2305. * rsc state. rsc state update might have vsync wait
  2306. * and vsync source must be disabled after it.
  2307. * It will avoid generating any vsync from this point
  2308. * till mode-2 entry. It is SW workaround for HW
  2309. * limitation and should not be removed without
  2310. * checking the updated design.
  2311. */
  2312. sde_encoder_control_te(sde_enc, false);
  2313. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2314. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2315. }
  2316. static int _sde_encoder_input_connect(struct input_handler *handler,
  2317. struct input_dev *dev, const struct input_device_id *id)
  2318. {
  2319. struct input_handle *handle;
  2320. int rc = 0;
  2321. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2322. if (!handle)
  2323. return -ENOMEM;
  2324. handle->dev = dev;
  2325. handle->handler = handler;
  2326. handle->name = handler->name;
  2327. rc = input_register_handle(handle);
  2328. if (rc) {
  2329. pr_err("failed to register input handle\n");
  2330. goto error;
  2331. }
  2332. rc = input_open_device(handle);
  2333. if (rc) {
  2334. pr_err("failed to open input device\n");
  2335. goto error_unregister;
  2336. }
  2337. return 0;
  2338. error_unregister:
  2339. input_unregister_handle(handle);
  2340. error:
  2341. kfree(handle);
  2342. return rc;
  2343. }
  2344. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2345. {
  2346. input_close_device(handle);
  2347. input_unregister_handle(handle);
  2348. kfree(handle);
  2349. }
  2350. /**
  2351. * Structure for specifying event parameters on which to receive callbacks.
  2352. * This structure will trigger a callback in case of a touch event (specified by
  2353. * EV_ABS) where there is a change in X and Y coordinates,
  2354. */
  2355. static const struct input_device_id sde_input_ids[] = {
  2356. {
  2357. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2358. .evbit = { BIT_MASK(EV_ABS) },
  2359. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2360. BIT_MASK(ABS_MT_POSITION_X) |
  2361. BIT_MASK(ABS_MT_POSITION_Y) },
  2362. },
  2363. { },
  2364. };
  2365. static void _sde_encoder_input_handler_register(
  2366. struct drm_encoder *drm_enc)
  2367. {
  2368. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2369. int rc;
  2370. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2371. !sde_enc->input_event_enabled)
  2372. return;
  2373. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2374. sde_enc->input_handler->private = sde_enc;
  2375. /* register input handler if not already registered */
  2376. rc = input_register_handler(sde_enc->input_handler);
  2377. if (rc) {
  2378. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2379. rc);
  2380. kfree(sde_enc->input_handler);
  2381. }
  2382. }
  2383. }
  2384. static void _sde_encoder_input_handler_unregister(
  2385. struct drm_encoder *drm_enc)
  2386. {
  2387. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2388. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2389. !sde_enc->input_event_enabled)
  2390. return;
  2391. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2392. input_unregister_handler(sde_enc->input_handler);
  2393. sde_enc->input_handler->private = NULL;
  2394. }
  2395. }
  2396. static int _sde_encoder_input_handler(
  2397. struct sde_encoder_virt *sde_enc)
  2398. {
  2399. struct input_handler *input_handler = NULL;
  2400. int rc = 0;
  2401. if (sde_enc->input_handler) {
  2402. SDE_ERROR_ENC(sde_enc,
  2403. "input_handle is active. unexpected\n");
  2404. return -EINVAL;
  2405. }
  2406. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2407. if (!input_handler)
  2408. return -ENOMEM;
  2409. input_handler->event = sde_encoder_input_event_handler;
  2410. input_handler->connect = _sde_encoder_input_connect;
  2411. input_handler->disconnect = _sde_encoder_input_disconnect;
  2412. input_handler->name = "sde";
  2413. input_handler->id_table = sde_input_ids;
  2414. sde_enc->input_handler = input_handler;
  2415. return rc;
  2416. }
  2417. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2418. {
  2419. struct sde_encoder_virt *sde_enc = NULL;
  2420. struct sde_kms *sde_kms;
  2421. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2422. SDE_ERROR("invalid parameters\n");
  2423. return;
  2424. }
  2425. sde_kms = sde_encoder_get_kms(drm_enc);
  2426. if (!sde_kms)
  2427. return;
  2428. sde_enc = to_sde_encoder_virt(drm_enc);
  2429. if (!sde_enc || !sde_enc->cur_master) {
  2430. SDE_DEBUG("invalid sde encoder/master\n");
  2431. return;
  2432. }
  2433. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2434. sde_enc->cur_master->hw_mdptop &&
  2435. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2436. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2437. sde_enc->cur_master->hw_mdptop);
  2438. if (sde_enc->cur_master->hw_mdptop &&
  2439. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2440. !sde_in_trusted_vm(sde_kms))
  2441. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2442. sde_enc->cur_master->hw_mdptop,
  2443. sde_kms->catalog);
  2444. if (sde_enc->cur_master->hw_ctl &&
  2445. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2446. !sde_enc->cur_master->cont_splash_enabled)
  2447. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2448. sde_enc->cur_master->hw_ctl,
  2449. &sde_enc->cur_master->intf_cfg_v1);
  2450. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2451. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2452. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2453. _sde_encoder_control_fal10_veto(drm_enc, true);
  2454. }
  2455. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2456. {
  2457. struct sde_kms *sde_kms;
  2458. void *dither_cfg = NULL;
  2459. int ret = 0, i = 0;
  2460. size_t len = 0;
  2461. enum sde_rm_topology_name topology;
  2462. struct drm_encoder *drm_enc;
  2463. struct msm_display_dsc_info *dsc = NULL;
  2464. struct sde_encoder_virt *sde_enc;
  2465. struct sde_hw_pingpong *hw_pp;
  2466. u32 bpp, bpc;
  2467. int num_lm;
  2468. if (!phys || !phys->connector || !phys->hw_pp ||
  2469. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2470. return;
  2471. sde_kms = sde_encoder_get_kms(phys->parent);
  2472. if (!sde_kms)
  2473. return;
  2474. topology = sde_connector_get_topology_name(phys->connector);
  2475. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2476. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2477. (phys->split_role == ENC_ROLE_SLAVE)))
  2478. return;
  2479. drm_enc = phys->parent;
  2480. sde_enc = to_sde_encoder_virt(drm_enc);
  2481. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2482. bpc = dsc->config.bits_per_component;
  2483. bpp = dsc->config.bits_per_pixel;
  2484. /* disable dither for 10 bpp or 10bpc dsc config */
  2485. if (bpp == 10 || bpc == 10) {
  2486. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2487. return;
  2488. }
  2489. ret = sde_connector_get_dither_cfg(phys->connector,
  2490. phys->connector->state, &dither_cfg,
  2491. &len, sde_enc->idle_pc_restore);
  2492. /* skip reg writes when return values are invalid or no data */
  2493. if (ret && ret == -ENODATA)
  2494. return;
  2495. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2496. for (i = 0; i < num_lm; i++) {
  2497. hw_pp = sde_enc->hw_pp[i];
  2498. phys->hw_pp->ops.setup_dither(hw_pp,
  2499. dither_cfg, len);
  2500. }
  2501. }
  2502. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2503. {
  2504. struct sde_encoder_virt *sde_enc = NULL;
  2505. int i;
  2506. if (!drm_enc) {
  2507. SDE_ERROR("invalid encoder\n");
  2508. return;
  2509. }
  2510. sde_enc = to_sde_encoder_virt(drm_enc);
  2511. if (!sde_enc->cur_master) {
  2512. SDE_DEBUG("virt encoder has no master\n");
  2513. return;
  2514. }
  2515. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2516. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2517. sde_enc->idle_pc_restore = true;
  2518. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2519. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2520. if (!phys)
  2521. continue;
  2522. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2523. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2524. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2525. phys->ops.restore(phys);
  2526. _sde_encoder_setup_dither(phys);
  2527. }
  2528. if (sde_enc->cur_master->ops.restore)
  2529. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2530. _sde_encoder_virt_enable_helper(drm_enc);
  2531. sde_encoder_control_te(sde_enc, true);
  2532. /*
  2533. * During IPC misr ctl register is reset.
  2534. * Need to reconfigure misr after every IPC.
  2535. */
  2536. if (atomic_read(&sde_enc->misr_enable))
  2537. sde_enc->misr_reconfigure = true;
  2538. }
  2539. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2540. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2541. {
  2542. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2543. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2544. int i;
  2545. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2546. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2547. if (!phys)
  2548. continue;
  2549. phys->comp_type = comp_info->comp_type;
  2550. phys->comp_ratio = comp_info->comp_ratio;
  2551. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2552. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2553. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2554. phys->dsc_extra_pclk_cycle_cnt =
  2555. comp_info->dsc_info.pclk_per_line;
  2556. phys->dsc_extra_disp_width =
  2557. comp_info->dsc_info.extra_width;
  2558. phys->dce_bytes_per_line =
  2559. comp_info->dsc_info.bytes_per_pkt *
  2560. comp_info->dsc_info.pkt_per_line;
  2561. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2562. phys->dce_bytes_per_line =
  2563. comp_info->vdc_info.bytes_per_pkt *
  2564. comp_info->vdc_info.pkt_per_line;
  2565. }
  2566. if (phys != sde_enc->cur_master) {
  2567. /**
  2568. * on DMS request, the encoder will be enabled
  2569. * already. Invoke restore to reconfigure the
  2570. * new mode.
  2571. */
  2572. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2573. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2574. phys->ops.restore)
  2575. phys->ops.restore(phys);
  2576. else if (phys->ops.enable)
  2577. phys->ops.enable(phys);
  2578. }
  2579. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2580. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2581. phys->ops.setup_misr(phys, true,
  2582. sde_enc->misr_frame_count);
  2583. }
  2584. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2585. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2586. sde_enc->cur_master->ops.restore)
  2587. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2588. else if (sde_enc->cur_master->ops.enable)
  2589. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2590. }
  2591. static void sde_encoder_off_work(struct kthread_work *work)
  2592. {
  2593. struct sde_encoder_virt *sde_enc = container_of(work,
  2594. struct sde_encoder_virt, delayed_off_work.work);
  2595. struct drm_encoder *drm_enc;
  2596. if (!sde_enc) {
  2597. SDE_ERROR("invalid sde encoder\n");
  2598. return;
  2599. }
  2600. drm_enc = &sde_enc->base;
  2601. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2602. sde_encoder_idle_request(drm_enc);
  2603. SDE_ATRACE_END("sde_encoder_off_work");
  2604. }
  2605. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2606. {
  2607. struct sde_encoder_virt *sde_enc = NULL;
  2608. bool has_master_enc = false;
  2609. int i, ret = 0;
  2610. struct sde_connector_state *c_state;
  2611. struct drm_display_mode *cur_mode = NULL;
  2612. struct msm_display_mode *msm_mode;
  2613. if (!drm_enc || !drm_enc->crtc) {
  2614. SDE_ERROR("invalid encoder\n");
  2615. return;
  2616. }
  2617. sde_enc = to_sde_encoder_virt(drm_enc);
  2618. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2619. SDE_ERROR("power resource is not enabled\n");
  2620. return;
  2621. }
  2622. if (!sde_enc->crtc)
  2623. sde_enc->crtc = drm_enc->crtc;
  2624. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2625. SDE_DEBUG_ENC(sde_enc, "\n");
  2626. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2627. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2628. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2629. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2630. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2631. sde_enc->cur_master = phys;
  2632. has_master_enc = true;
  2633. break;
  2634. }
  2635. }
  2636. if (!has_master_enc) {
  2637. sde_enc->cur_master = NULL;
  2638. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2639. return;
  2640. }
  2641. _sde_encoder_input_handler_register(drm_enc);
  2642. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2643. if (!c_state) {
  2644. SDE_ERROR("invalid connector state\n");
  2645. return;
  2646. }
  2647. msm_mode = &c_state->msm_mode;
  2648. if ((drm_enc->crtc->state->connectors_changed &&
  2649. sde_encoder_in_clone_mode(drm_enc)) ||
  2650. !(msm_is_mode_seamless_vrr(msm_mode)
  2651. || msm_is_mode_seamless_dms(msm_mode)
  2652. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2653. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2654. sde_encoder_off_work);
  2655. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2656. if (ret) {
  2657. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2658. ret);
  2659. return;
  2660. }
  2661. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2662. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2663. /* turn off vsync_in to update tear check configuration */
  2664. sde_encoder_control_te(sde_enc, false);
  2665. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2666. _sde_encoder_virt_enable_helper(drm_enc);
  2667. sde_encoder_control_te(sde_enc, true);
  2668. }
  2669. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2670. {
  2671. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2672. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2673. int i = 0;
  2674. _sde_encoder_control_fal10_veto(drm_enc, false);
  2675. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2676. if (sde_enc->phys_encs[i]) {
  2677. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2678. sde_enc->phys_encs[i]->connector = NULL;
  2679. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2680. }
  2681. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2682. }
  2683. sde_enc->cur_master = NULL;
  2684. /*
  2685. * clear the cached crtc in sde_enc on use case finish, after all the
  2686. * outstanding events and timers have been completed
  2687. */
  2688. sde_enc->crtc = NULL;
  2689. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2690. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2691. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2692. }
  2693. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2694. {
  2695. struct sde_encoder_virt *sde_enc = NULL;
  2696. struct sde_connector *sde_conn;
  2697. struct sde_kms *sde_kms;
  2698. enum sde_intf_mode intf_mode;
  2699. int ret, i = 0;
  2700. if (!drm_enc) {
  2701. SDE_ERROR("invalid encoder\n");
  2702. return;
  2703. } else if (!drm_enc->dev) {
  2704. SDE_ERROR("invalid dev\n");
  2705. return;
  2706. } else if (!drm_enc->dev->dev_private) {
  2707. SDE_ERROR("invalid dev_private\n");
  2708. return;
  2709. }
  2710. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2711. SDE_ERROR("power resource is not enabled\n");
  2712. return;
  2713. }
  2714. sde_enc = to_sde_encoder_virt(drm_enc);
  2715. if (!sde_enc->cur_master) {
  2716. SDE_ERROR("Invalid cur_master\n");
  2717. return;
  2718. }
  2719. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2720. SDE_DEBUG_ENC(sde_enc, "\n");
  2721. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2722. if (!sde_kms)
  2723. return;
  2724. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2725. SDE_EVT32(DRMID(drm_enc));
  2726. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2727. /* disable autorefresh */
  2728. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2729. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2730. if (phys && phys->ops.disable_autorefresh)
  2731. phys->ops.disable_autorefresh(phys);
  2732. }
  2733. /* wait for idle */
  2734. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2735. }
  2736. _sde_encoder_input_handler_unregister(drm_enc);
  2737. flush_delayed_work(&sde_conn->status_work);
  2738. /*
  2739. * For primary command mode and video mode encoders, execute the
  2740. * resource control pre-stop operations before the physical encoders
  2741. * are disabled, to allow the rsc to transition its states properly.
  2742. *
  2743. * For other encoder types, rsc should not be enabled until after
  2744. * they have been fully disabled, so delay the pre-stop operations
  2745. * until after the physical disable calls have returned.
  2746. */
  2747. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2748. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2749. sde_encoder_resource_control(drm_enc,
  2750. SDE_ENC_RC_EVENT_PRE_STOP);
  2751. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2752. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2753. if (phys && phys->ops.disable)
  2754. phys->ops.disable(phys);
  2755. }
  2756. } else {
  2757. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2758. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2759. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2760. if (phys && phys->ops.disable)
  2761. phys->ops.disable(phys);
  2762. }
  2763. sde_encoder_resource_control(drm_enc,
  2764. SDE_ENC_RC_EVENT_PRE_STOP);
  2765. }
  2766. /*
  2767. * disable dce after the transfer is complete (for command mode)
  2768. * and after physical encoder is disabled, to make sure timing
  2769. * engine is already disabled (for video mode).
  2770. */
  2771. if (!sde_in_trusted_vm(sde_kms))
  2772. sde_encoder_dce_disable(sde_enc);
  2773. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2774. /* reset connector topology name property */
  2775. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2776. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2777. ret = sde_rm_update_topology(&sde_kms->rm,
  2778. sde_enc->cur_master->connector->state, NULL);
  2779. if (ret) {
  2780. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2781. return;
  2782. }
  2783. }
  2784. if (!sde_encoder_in_clone_mode(drm_enc))
  2785. sde_encoder_virt_reset(drm_enc);
  2786. }
  2787. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2788. {
  2789. /* trigger hw-fences override signal */
  2790. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2791. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2792. }
  2793. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2794. struct sde_encoder_phys_wb *wb_enc)
  2795. {
  2796. struct sde_encoder_virt *sde_enc;
  2797. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2798. struct sde_ctl_flush_cfg cfg;
  2799. struct sde_hw_dsc *hw_dsc = NULL;
  2800. int i;
  2801. ctl->ops.reset(ctl);
  2802. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2803. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2804. if (wb_enc) {
  2805. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2806. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2807. false, phys_enc->hw_pp->idx);
  2808. if (ctl->ops.update_bitmask)
  2809. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2810. wb_enc->hw_wb->idx, true);
  2811. }
  2812. } else {
  2813. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2814. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2815. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2816. sde_enc->phys_encs[i]->hw_intf, false,
  2817. sde_enc->phys_encs[i]->hw_pp->idx);
  2818. if (ctl->ops.update_bitmask)
  2819. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2820. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2821. }
  2822. }
  2823. }
  2824. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2825. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2826. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2827. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2828. phys_enc->hw_pp->merge_3d->idx, true);
  2829. }
  2830. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2831. phys_enc->hw_pp) {
  2832. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2833. false, phys_enc->hw_pp->idx);
  2834. if (ctl->ops.update_bitmask)
  2835. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2836. phys_enc->hw_cdm->idx, true);
  2837. }
  2838. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2839. phys_enc->hw_pp) {
  2840. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2841. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2842. if (ctl->ops.update_dnsc_blur_bitmask)
  2843. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2844. }
  2845. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2846. ctl->ops.reset_post_disable)
  2847. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2848. phys_enc->hw_pp->merge_3d ?
  2849. phys_enc->hw_pp->merge_3d->idx : 0);
  2850. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2851. hw_dsc = sde_enc->hw_dsc[i];
  2852. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2853. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2854. if (ctl->ops.update_bitmask)
  2855. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2856. }
  2857. }
  2858. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2859. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2860. ctl->ops.get_pending_flush(ctl, &cfg);
  2861. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2862. ctl->ops.trigger_flush(ctl);
  2863. ctl->ops.trigger_start(ctl);
  2864. ctl->ops.clear_pending_flush(ctl);
  2865. }
  2866. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2867. {
  2868. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2869. struct sde_ctl_flush_cfg cfg;
  2870. ctl->ops.reset(ctl);
  2871. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2872. ctl->ops.get_pending_flush(ctl, &cfg);
  2873. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2874. ctl->ops.trigger_flush(ctl);
  2875. ctl->ops.trigger_start(ctl);
  2876. }
  2877. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2878. enum sde_intf_type type, u32 controller_id)
  2879. {
  2880. int i = 0;
  2881. for (i = 0; i < catalog->intf_count; i++) {
  2882. if (catalog->intf[i].type == type
  2883. && catalog->intf[i].controller_id == controller_id) {
  2884. return catalog->intf[i].id;
  2885. }
  2886. }
  2887. return INTF_MAX;
  2888. }
  2889. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2890. enum sde_intf_type type, u32 controller_id)
  2891. {
  2892. if (controller_id < catalog->wb_count)
  2893. return catalog->wb[controller_id].id;
  2894. return WB_MAX;
  2895. }
  2896. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  2897. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  2898. {
  2899. u64 start_timestamp, end_timestamp;
  2900. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  2901. SDE_ERROR("invalid inputs\n");
  2902. return;
  2903. }
  2904. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  2905. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  2906. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  2907. &start_timestamp, &end_timestamp);
  2908. trace_sde_hw_fence_status(crtc->base.id, "input",
  2909. start_timestamp, end_timestamp);
  2910. }
  2911. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  2912. && hw_ctl->ops.hw_fence_output_status) {
  2913. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  2914. &start_timestamp, &end_timestamp);
  2915. trace_sde_hw_fence_status(crtc->base.id, "output",
  2916. start_timestamp, end_timestamp);
  2917. }
  2918. }
  2919. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2920. struct drm_crtc *crtc)
  2921. {
  2922. struct sde_hw_uidle *uidle;
  2923. struct sde_uidle_cntr cntr;
  2924. struct sde_uidle_status status;
  2925. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2926. pr_err("invalid params %d %d\n",
  2927. !sde_kms, !crtc);
  2928. return;
  2929. }
  2930. /* check if perf counters are enabled and setup */
  2931. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2932. return;
  2933. uidle = sde_kms->hw_uidle;
  2934. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2935. && uidle->ops.uidle_get_status) {
  2936. uidle->ops.uidle_get_status(uidle, &status);
  2937. trace_sde_perf_uidle_status(
  2938. crtc->base.id,
  2939. status.uidle_danger_status_0,
  2940. status.uidle_danger_status_1,
  2941. status.uidle_safe_status_0,
  2942. status.uidle_safe_status_1,
  2943. status.uidle_idle_status_0,
  2944. status.uidle_idle_status_1,
  2945. status.uidle_fal_status_0,
  2946. status.uidle_fal_status_1,
  2947. status.uidle_status,
  2948. status.uidle_en_fal10);
  2949. }
  2950. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2951. && uidle->ops.uidle_get_cntr) {
  2952. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2953. trace_sde_perf_uidle_cntr(
  2954. crtc->base.id,
  2955. cntr.fal1_gate_cntr,
  2956. cntr.fal10_gate_cntr,
  2957. cntr.fal_wait_gate_cntr,
  2958. cntr.fal1_num_transitions_cntr,
  2959. cntr.fal10_num_transitions_cntr,
  2960. cntr.min_gate_cntr,
  2961. cntr.max_gate_cntr);
  2962. }
  2963. }
  2964. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2965. struct sde_encoder_phys *phy_enc)
  2966. {
  2967. struct sde_encoder_virt *sde_enc = NULL;
  2968. unsigned long lock_flags;
  2969. ktime_t ts = 0;
  2970. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  2971. return;
  2972. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2973. sde_enc = to_sde_encoder_virt(drm_enc);
  2974. /*
  2975. * calculate accurate vsync timestamp when available
  2976. * set current time otherwise
  2977. */
  2978. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  2979. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2980. if (!ts)
  2981. ts = ktime_get();
  2982. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2983. phy_enc->last_vsync_timestamp = ts;
  2984. atomic_inc(&phy_enc->vsync_cnt);
  2985. if (sde_enc->crtc_vblank_cb)
  2986. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2987. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2988. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2989. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2990. if (phy_enc->sde_kms->debugfs_hw_fence)
  2991. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  2992. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  2993. SDE_ATRACE_END("encoder_vblank_callback");
  2994. }
  2995. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2996. struct sde_encoder_phys *phy_enc)
  2997. {
  2998. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2999. if (!phy_enc)
  3000. return;
  3001. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3002. atomic_inc(&phy_enc->underrun_cnt);
  3003. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3004. if (sde_enc->cur_master &&
  3005. sde_enc->cur_master->ops.get_underrun_line_count)
  3006. sde_enc->cur_master->ops.get_underrun_line_count(
  3007. sde_enc->cur_master);
  3008. trace_sde_encoder_underrun(DRMID(drm_enc),
  3009. atomic_read(&phy_enc->underrun_cnt));
  3010. if (phy_enc->sde_kms &&
  3011. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3012. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3013. SDE_DBG_CTRL("stop_ftrace");
  3014. SDE_DBG_CTRL("panic_underrun");
  3015. SDE_ATRACE_END("encoder_underrun_callback");
  3016. }
  3017. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3018. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3019. {
  3020. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3021. unsigned long lock_flags;
  3022. bool enable;
  3023. int i;
  3024. enable = vbl_cb ? true : false;
  3025. if (!drm_enc) {
  3026. SDE_ERROR("invalid encoder\n");
  3027. return;
  3028. }
  3029. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3030. SDE_EVT32(DRMID(drm_enc), enable);
  3031. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3032. sde_enc->crtc_vblank_cb = vbl_cb;
  3033. sde_enc->crtc_vblank_cb_data = vbl_data;
  3034. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3035. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3036. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3037. if (phys && phys->ops.control_vblank_irq)
  3038. phys->ops.control_vblank_irq(phys, enable);
  3039. }
  3040. sde_enc->vblank_enabled = enable;
  3041. }
  3042. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3043. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3044. struct drm_crtc *crtc)
  3045. {
  3046. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3047. unsigned long lock_flags;
  3048. bool enable;
  3049. enable = frame_event_cb ? true : false;
  3050. if (!drm_enc) {
  3051. SDE_ERROR("invalid encoder\n");
  3052. return;
  3053. }
  3054. SDE_DEBUG_ENC(sde_enc, "\n");
  3055. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3056. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3057. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3058. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3059. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3060. }
  3061. static void sde_encoder_frame_done_callback(
  3062. struct drm_encoder *drm_enc,
  3063. struct sde_encoder_phys *ready_phys, u32 event)
  3064. {
  3065. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3066. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3067. unsigned int i;
  3068. bool trigger = true;
  3069. bool is_cmd_mode = false;
  3070. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3071. ktime_t ts = 0;
  3072. if (!sde_kms || !sde_enc->cur_master) {
  3073. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3074. sde_kms, sde_enc->cur_master);
  3075. return;
  3076. }
  3077. sde_enc->crtc_frame_event_cb_data.connector =
  3078. sde_enc->cur_master->connector;
  3079. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3080. is_cmd_mode = true;
  3081. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3082. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3083. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3084. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3085. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3086. /*
  3087. * get current ktime for other events and when precise timestamp is not
  3088. * available for retire-fence
  3089. */
  3090. if (!ts)
  3091. ts = ktime_get();
  3092. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3093. | SDE_ENCODER_FRAME_EVENT_ERROR
  3094. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3095. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3096. if (ready_phys->connector)
  3097. topology = sde_connector_get_topology_name(
  3098. ready_phys->connector);
  3099. /* One of the physical encoders has become idle */
  3100. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3101. if (sde_enc->phys_encs[i] == ready_phys) {
  3102. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3103. atomic_read(&sde_enc->frame_done_cnt[i]));
  3104. if (!atomic_add_unless(
  3105. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3106. SDE_EVT32(DRMID(drm_enc), event,
  3107. ready_phys->intf_idx,
  3108. SDE_EVTLOG_ERROR);
  3109. SDE_ERROR_ENC(sde_enc,
  3110. "intf idx:%d, event:%d\n",
  3111. ready_phys->intf_idx, event);
  3112. return;
  3113. }
  3114. }
  3115. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3116. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3117. trigger = false;
  3118. }
  3119. if (trigger) {
  3120. if (sde_enc->crtc_frame_event_cb)
  3121. sde_enc->crtc_frame_event_cb(
  3122. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3123. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3124. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3125. -1, 0);
  3126. }
  3127. } else if (sde_enc->crtc_frame_event_cb) {
  3128. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3129. }
  3130. }
  3131. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3132. {
  3133. struct sde_encoder_virt *sde_enc;
  3134. if (!drm_enc) {
  3135. SDE_ERROR("invalid drm encoder\n");
  3136. return -EINVAL;
  3137. }
  3138. sde_enc = to_sde_encoder_virt(drm_enc);
  3139. sde_encoder_resource_control(&sde_enc->base,
  3140. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3141. return 0;
  3142. }
  3143. /**
  3144. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3145. * phys: Pointer to physical encoder structure
  3146. *
  3147. */
  3148. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3149. struct sde_kms *sde_kms)
  3150. {
  3151. struct sde_connector *c_conn;
  3152. int line_count;
  3153. c_conn = to_sde_connector(phys->connector);
  3154. if (!c_conn) {
  3155. SDE_ERROR("invalid connector");
  3156. return;
  3157. }
  3158. line_count = sde_connector_get_property(phys->connector->state,
  3159. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3160. if (c_conn->hwfence_wb_retire_fences_enable)
  3161. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3162. sde_kms->debugfs_hw_fence);
  3163. }
  3164. /**
  3165. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3166. * drm_enc: Pointer to drm encoder structure
  3167. * phys: Pointer to physical encoder structure
  3168. * extra_flush: Additional bit mask to include in flush trigger
  3169. * config_changed: if true new config is applied, avoid increment of retire
  3170. * count if false
  3171. */
  3172. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3173. struct sde_encoder_phys *phys,
  3174. struct sde_ctl_flush_cfg *extra_flush,
  3175. bool config_changed)
  3176. {
  3177. struct sde_hw_ctl *ctl;
  3178. unsigned long lock_flags;
  3179. struct sde_encoder_virt *sde_enc;
  3180. int pend_ret_fence_cnt;
  3181. struct sde_connector *c_conn;
  3182. if (!drm_enc || !phys) {
  3183. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3184. !drm_enc, !phys);
  3185. return;
  3186. }
  3187. sde_enc = to_sde_encoder_virt(drm_enc);
  3188. c_conn = to_sde_connector(phys->connector);
  3189. if (!phys->hw_pp) {
  3190. SDE_ERROR("invalid pingpong hw\n");
  3191. return;
  3192. }
  3193. ctl = phys->hw_ctl;
  3194. if (!ctl || !phys->ops.trigger_flush) {
  3195. SDE_ERROR("missing ctl/trigger cb\n");
  3196. return;
  3197. }
  3198. if (phys->split_role == ENC_ROLE_SKIP) {
  3199. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3200. "skip flush pp%d ctl%d\n",
  3201. phys->hw_pp->idx - PINGPONG_0,
  3202. ctl->idx - CTL_0);
  3203. return;
  3204. }
  3205. /* update pending counts and trigger kickoff ctl flush atomically */
  3206. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3207. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3208. atomic_inc(&phys->pending_retire_fence_cnt);
  3209. atomic_inc(&phys->pending_ctl_start_cnt);
  3210. }
  3211. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3212. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3213. ctl->ops.update_bitmask) {
  3214. /* perform peripheral flush on every frame update for dp dsc */
  3215. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3216. phys->comp_ratio && c_conn->ops.update_pps)
  3217. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3218. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3219. }
  3220. if ((extra_flush && extra_flush->pending_flush_mask)
  3221. && ctl->ops.update_pending_flush)
  3222. ctl->ops.update_pending_flush(ctl, extra_flush);
  3223. phys->ops.trigger_flush(phys);
  3224. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3225. if (ctl->ops.get_pending_flush) {
  3226. struct sde_ctl_flush_cfg pending_flush = {0,};
  3227. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3228. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3229. ctl->idx - CTL_0,
  3230. pending_flush.pending_flush_mask,
  3231. pend_ret_fence_cnt);
  3232. } else {
  3233. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3234. ctl->idx - CTL_0,
  3235. pend_ret_fence_cnt);
  3236. }
  3237. }
  3238. /**
  3239. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3240. * phys: Pointer to physical encoder structure
  3241. */
  3242. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3243. {
  3244. struct sde_hw_ctl *ctl;
  3245. struct sde_encoder_virt *sde_enc;
  3246. if (!phys) {
  3247. SDE_ERROR("invalid argument(s)\n");
  3248. return;
  3249. }
  3250. if (!phys->hw_pp) {
  3251. SDE_ERROR("invalid pingpong hw\n");
  3252. return;
  3253. }
  3254. if (!phys->parent) {
  3255. SDE_ERROR("invalid parent\n");
  3256. return;
  3257. }
  3258. /* avoid ctrl start for encoder in clone mode */
  3259. if (phys->in_clone_mode)
  3260. return;
  3261. ctl = phys->hw_ctl;
  3262. sde_enc = to_sde_encoder_virt(phys->parent);
  3263. if (phys->split_role == ENC_ROLE_SKIP) {
  3264. SDE_DEBUG_ENC(sde_enc,
  3265. "skip start pp%d ctl%d\n",
  3266. phys->hw_pp->idx - PINGPONG_0,
  3267. ctl->idx - CTL_0);
  3268. return;
  3269. }
  3270. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3271. phys->ops.trigger_start(phys);
  3272. }
  3273. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3274. {
  3275. struct sde_hw_ctl *ctl;
  3276. if (!phys_enc) {
  3277. SDE_ERROR("invalid encoder\n");
  3278. return;
  3279. }
  3280. ctl = phys_enc->hw_ctl;
  3281. if (ctl && ctl->ops.trigger_flush)
  3282. ctl->ops.trigger_flush(ctl);
  3283. }
  3284. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3285. {
  3286. struct sde_hw_ctl *ctl;
  3287. if (!phys_enc) {
  3288. SDE_ERROR("invalid encoder\n");
  3289. return;
  3290. }
  3291. ctl = phys_enc->hw_ctl;
  3292. if (ctl && ctl->ops.trigger_start) {
  3293. ctl->ops.trigger_start(ctl);
  3294. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3295. }
  3296. }
  3297. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3298. {
  3299. struct sde_encoder_virt *sde_enc;
  3300. struct sde_connector *sde_con;
  3301. void *sde_con_disp;
  3302. struct sde_hw_ctl *ctl;
  3303. int rc;
  3304. if (!phys_enc) {
  3305. SDE_ERROR("invalid encoder\n");
  3306. return;
  3307. }
  3308. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3309. ctl = phys_enc->hw_ctl;
  3310. if (!ctl || !ctl->ops.reset)
  3311. return;
  3312. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3313. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3314. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3315. phys_enc->connector) {
  3316. sde_con = to_sde_connector(phys_enc->connector);
  3317. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3318. if (sde_con->ops.soft_reset) {
  3319. rc = sde_con->ops.soft_reset(sde_con_disp);
  3320. if (rc) {
  3321. SDE_ERROR_ENC(sde_enc,
  3322. "connector soft reset failure\n");
  3323. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3324. }
  3325. }
  3326. }
  3327. phys_enc->enable_state = SDE_ENC_ENABLED;
  3328. }
  3329. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3330. {
  3331. struct sde_crtc *sde_crtc;
  3332. struct sde_kms *sde_kms = NULL;
  3333. if (!sde_enc || !sde_enc->crtc) {
  3334. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3335. return;
  3336. }
  3337. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3338. if (!sde_kms) {
  3339. SDE_ERROR("invalid kms\n");
  3340. return;
  3341. }
  3342. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3343. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3344. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3345. sde_kms->debugfs_hw_fence : 0);
  3346. }
  3347. /**
  3348. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3349. * Iterate through the physical encoders and perform consolidated flush
  3350. * and/or control start triggering as needed. This is done in the virtual
  3351. * encoder rather than the individual physical ones in order to handle
  3352. * use cases that require visibility into multiple physical encoders at
  3353. * a time.
  3354. * sde_enc: Pointer to virtual encoder structure
  3355. * config_changed: if true new config is applied. Avoid regdma_flush and
  3356. * incrementing the retire count if false.
  3357. */
  3358. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3359. bool config_changed)
  3360. {
  3361. struct sde_hw_ctl *ctl;
  3362. uint32_t i;
  3363. struct sde_ctl_flush_cfg pending_flush = {0,};
  3364. u32 pending_kickoff_cnt;
  3365. struct msm_drm_private *priv = NULL;
  3366. struct sde_kms *sde_kms = NULL;
  3367. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3368. bool is_regdma_blocking = false, is_vid_mode = false;
  3369. struct sde_crtc *sde_crtc;
  3370. if (!sde_enc) {
  3371. SDE_ERROR("invalid encoder\n");
  3372. return;
  3373. }
  3374. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3375. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3376. is_vid_mode = true;
  3377. is_regdma_blocking = (is_vid_mode ||
  3378. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3379. /* don't perform flush/start operations for slave encoders */
  3380. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3381. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3382. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3383. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3384. continue;
  3385. ctl = phys->hw_ctl;
  3386. if (!ctl)
  3387. continue;
  3388. if (phys->connector)
  3389. topology = sde_connector_get_topology_name(
  3390. phys->connector);
  3391. if (!phys->ops.needs_single_flush ||
  3392. !phys->ops.needs_single_flush(phys)) {
  3393. if (config_changed && ctl->ops.reg_dma_flush)
  3394. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3395. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3396. config_changed);
  3397. } else if (ctl->ops.get_pending_flush) {
  3398. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3399. }
  3400. }
  3401. /* for split flush, combine pending flush masks and send to master */
  3402. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3403. ctl = sde_enc->cur_master->hw_ctl;
  3404. if (config_changed && ctl->ops.reg_dma_flush)
  3405. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3406. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3407. &pending_flush,
  3408. config_changed);
  3409. }
  3410. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3411. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3412. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3413. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3414. continue;
  3415. if (!phys->ops.needs_single_flush ||
  3416. !phys->ops.needs_single_flush(phys)) {
  3417. pending_kickoff_cnt =
  3418. sde_encoder_phys_inc_pending(phys);
  3419. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3420. } else {
  3421. pending_kickoff_cnt =
  3422. sde_encoder_phys_inc_pending(phys);
  3423. SDE_EVT32(pending_kickoff_cnt,
  3424. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3425. }
  3426. }
  3427. if (atomic_read(&sde_enc->misr_enable))
  3428. sde_encoder_misr_configure(&sde_enc->base, true,
  3429. sde_enc->misr_frame_count);
  3430. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3431. if (crtc_misr_info.misr_enable && sde_crtc &&
  3432. sde_crtc->misr_reconfigure) {
  3433. sde_crtc_misr_setup(sde_enc->crtc, true,
  3434. crtc_misr_info.misr_frame_count);
  3435. sde_crtc->misr_reconfigure = false;
  3436. }
  3437. _sde_encoder_trigger_start(sde_enc->cur_master);
  3438. if (sde_enc->elevated_ahb_vote) {
  3439. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3440. priv = sde_enc->base.dev->dev_private;
  3441. if (sde_kms != NULL) {
  3442. sde_power_scale_reg_bus(&priv->phandle,
  3443. VOTE_INDEX_LOW,
  3444. false);
  3445. }
  3446. sde_enc->elevated_ahb_vote = false;
  3447. }
  3448. }
  3449. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3450. struct drm_encoder *drm_enc,
  3451. unsigned long *affected_displays,
  3452. int num_active_phys)
  3453. {
  3454. struct sde_encoder_virt *sde_enc;
  3455. struct sde_encoder_phys *master;
  3456. enum sde_rm_topology_name topology;
  3457. bool is_right_only;
  3458. if (!drm_enc || !affected_displays)
  3459. return;
  3460. sde_enc = to_sde_encoder_virt(drm_enc);
  3461. master = sde_enc->cur_master;
  3462. if (!master || !master->connector)
  3463. return;
  3464. topology = sde_connector_get_topology_name(master->connector);
  3465. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3466. return;
  3467. /*
  3468. * For pingpong split, the slave pingpong won't generate IRQs. For
  3469. * right-only updates, we can't swap pingpongs, or simply swap the
  3470. * master/slave assignment, we actually have to swap the interfaces
  3471. * so that the master physical encoder will use a pingpong/interface
  3472. * that generates irqs on which to wait.
  3473. */
  3474. is_right_only = !test_bit(0, affected_displays) &&
  3475. test_bit(1, affected_displays);
  3476. if (is_right_only && !sde_enc->intfs_swapped) {
  3477. /* right-only update swap interfaces */
  3478. swap(sde_enc->phys_encs[0]->intf_idx,
  3479. sde_enc->phys_encs[1]->intf_idx);
  3480. sde_enc->intfs_swapped = true;
  3481. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3482. /* left-only or full update, swap back */
  3483. swap(sde_enc->phys_encs[0]->intf_idx,
  3484. sde_enc->phys_encs[1]->intf_idx);
  3485. sde_enc->intfs_swapped = false;
  3486. }
  3487. SDE_DEBUG_ENC(sde_enc,
  3488. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3489. is_right_only, sde_enc->intfs_swapped,
  3490. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3491. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3492. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3493. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3494. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3495. *affected_displays);
  3496. /* ppsplit always uses master since ppslave invalid for irqs*/
  3497. if (num_active_phys == 1)
  3498. *affected_displays = BIT(0);
  3499. }
  3500. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3501. struct sde_encoder_kickoff_params *params)
  3502. {
  3503. struct sde_encoder_virt *sde_enc;
  3504. struct sde_encoder_phys *phys;
  3505. int i, num_active_phys;
  3506. bool master_assigned = false;
  3507. if (!drm_enc || !params)
  3508. return;
  3509. sde_enc = to_sde_encoder_virt(drm_enc);
  3510. if (sde_enc->num_phys_encs <= 1)
  3511. return;
  3512. /* count bits set */
  3513. num_active_phys = hweight_long(params->affected_displays);
  3514. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3515. params->affected_displays, num_active_phys);
  3516. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3517. num_active_phys);
  3518. /* for left/right only update, ppsplit master switches interface */
  3519. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3520. &params->affected_displays, num_active_phys);
  3521. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3522. enum sde_enc_split_role prv_role, new_role;
  3523. bool active = false;
  3524. phys = sde_enc->phys_encs[i];
  3525. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3526. continue;
  3527. active = test_bit(i, &params->affected_displays);
  3528. prv_role = phys->split_role;
  3529. if (active && num_active_phys == 1)
  3530. new_role = ENC_ROLE_SOLO;
  3531. else if (active && !master_assigned)
  3532. new_role = ENC_ROLE_MASTER;
  3533. else if (active)
  3534. new_role = ENC_ROLE_SLAVE;
  3535. else
  3536. new_role = ENC_ROLE_SKIP;
  3537. phys->ops.update_split_role(phys, new_role);
  3538. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3539. sde_enc->cur_master = phys;
  3540. master_assigned = true;
  3541. }
  3542. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3543. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3544. phys->split_role, active);
  3545. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3546. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3547. phys->split_role, active, num_active_phys);
  3548. }
  3549. }
  3550. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3551. {
  3552. struct sde_encoder_virt *sde_enc;
  3553. struct msm_display_info *disp_info;
  3554. if (!drm_enc) {
  3555. SDE_ERROR("invalid encoder\n");
  3556. return false;
  3557. }
  3558. sde_enc = to_sde_encoder_virt(drm_enc);
  3559. disp_info = &sde_enc->disp_info;
  3560. return (disp_info->curr_panel_mode == mode);
  3561. }
  3562. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3563. {
  3564. struct sde_encoder_virt *sde_enc;
  3565. struct sde_encoder_phys *phys;
  3566. unsigned int i;
  3567. struct sde_hw_ctl *ctl;
  3568. if (!drm_enc) {
  3569. SDE_ERROR("invalid encoder\n");
  3570. return;
  3571. }
  3572. sde_enc = to_sde_encoder_virt(drm_enc);
  3573. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3574. phys = sde_enc->phys_encs[i];
  3575. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3576. sde_encoder_check_curr_mode(drm_enc,
  3577. MSM_DISPLAY_CMD_MODE)) {
  3578. ctl = phys->hw_ctl;
  3579. if (ctl->ops.trigger_pending)
  3580. /* update only for command mode primary ctl */
  3581. ctl->ops.trigger_pending(ctl);
  3582. }
  3583. }
  3584. sde_enc->idle_pc_restore = false;
  3585. }
  3586. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3587. {
  3588. struct sde_encoder_virt *sde_enc = container_of(work,
  3589. struct sde_encoder_virt, esd_trigger_work);
  3590. if (!sde_enc) {
  3591. SDE_ERROR("invalid sde encoder\n");
  3592. return;
  3593. }
  3594. sde_encoder_resource_control(&sde_enc->base,
  3595. SDE_ENC_RC_EVENT_KICKOFF);
  3596. }
  3597. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3598. {
  3599. struct sde_encoder_virt *sde_enc = container_of(work,
  3600. struct sde_encoder_virt, input_event_work);
  3601. if (!sde_enc) {
  3602. SDE_ERROR("invalid sde encoder\n");
  3603. return;
  3604. }
  3605. sde_encoder_resource_control(&sde_enc->base,
  3606. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3607. }
  3608. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3609. {
  3610. struct sde_encoder_virt *sde_enc = container_of(work,
  3611. struct sde_encoder_virt, early_wakeup_work);
  3612. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3613. if (!sde_kms)
  3614. return;
  3615. sde_vm_lock(sde_kms);
  3616. if (!sde_vm_owns_hw(sde_kms)) {
  3617. sde_vm_unlock(sde_kms);
  3618. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3619. DRMID(&sde_enc->base));
  3620. return;
  3621. }
  3622. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3623. sde_encoder_resource_control(&sde_enc->base,
  3624. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3625. SDE_ATRACE_END("encoder_early_wakeup");
  3626. sde_vm_unlock(sde_kms);
  3627. }
  3628. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3629. {
  3630. struct sde_encoder_virt *sde_enc = NULL;
  3631. struct msm_drm_thread *disp_thread = NULL;
  3632. struct msm_drm_private *priv = NULL;
  3633. priv = drm_enc->dev->dev_private;
  3634. sde_enc = to_sde_encoder_virt(drm_enc);
  3635. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3636. SDE_DEBUG_ENC(sde_enc,
  3637. "should only early wake up command mode display\n");
  3638. return;
  3639. }
  3640. if (!sde_enc->crtc || (sde_enc->crtc->index
  3641. >= ARRAY_SIZE(priv->event_thread))) {
  3642. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3643. sde_enc->crtc == NULL,
  3644. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3645. return;
  3646. }
  3647. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3648. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3649. kthread_queue_work(&disp_thread->worker,
  3650. &sde_enc->early_wakeup_work);
  3651. SDE_ATRACE_END("queue_early_wakeup_work");
  3652. }
  3653. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3654. {
  3655. static const uint64_t timeout_us = 50000;
  3656. static const uint64_t sleep_us = 20;
  3657. struct sde_encoder_virt *sde_enc;
  3658. ktime_t cur_ktime, exp_ktime;
  3659. uint32_t line_count, tmp, i;
  3660. if (!drm_enc) {
  3661. SDE_ERROR("invalid encoder\n");
  3662. return -EINVAL;
  3663. }
  3664. sde_enc = to_sde_encoder_virt(drm_enc);
  3665. if (!sde_enc->cur_master ||
  3666. !sde_enc->cur_master->ops.get_line_count) {
  3667. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3668. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3669. return -EINVAL;
  3670. }
  3671. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3672. line_count = sde_enc->cur_master->ops.get_line_count(
  3673. sde_enc->cur_master);
  3674. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3675. tmp = line_count;
  3676. line_count = sde_enc->cur_master->ops.get_line_count(
  3677. sde_enc->cur_master);
  3678. if (line_count < tmp) {
  3679. SDE_EVT32(DRMID(drm_enc), line_count);
  3680. return 0;
  3681. }
  3682. cur_ktime = ktime_get();
  3683. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3684. break;
  3685. usleep_range(sleep_us / 2, sleep_us);
  3686. }
  3687. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3688. return -ETIMEDOUT;
  3689. }
  3690. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3691. {
  3692. struct drm_encoder *drm_enc;
  3693. struct sde_rm_hw_iter rm_iter;
  3694. bool lm_valid = false;
  3695. bool intf_valid = false;
  3696. if (!phys_enc || !phys_enc->parent) {
  3697. SDE_ERROR("invalid encoder\n");
  3698. return -EINVAL;
  3699. }
  3700. drm_enc = phys_enc->parent;
  3701. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3702. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3703. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3704. phys_enc->has_intf_te)) {
  3705. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3706. SDE_HW_BLK_INTF);
  3707. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3708. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3709. if (!hw_intf)
  3710. continue;
  3711. if (phys_enc->hw_ctl->ops.update_bitmask)
  3712. phys_enc->hw_ctl->ops.update_bitmask(
  3713. phys_enc->hw_ctl,
  3714. SDE_HW_FLUSH_INTF,
  3715. hw_intf->idx, 1);
  3716. intf_valid = true;
  3717. }
  3718. if (!intf_valid) {
  3719. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3720. "intf not found to flush\n");
  3721. return -EFAULT;
  3722. }
  3723. } else {
  3724. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3725. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3726. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3727. if (!hw_lm)
  3728. continue;
  3729. /* update LM flush for HW without INTF TE */
  3730. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3731. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3732. phys_enc->hw_ctl,
  3733. hw_lm->idx, 1);
  3734. lm_valid = true;
  3735. }
  3736. if (!lm_valid) {
  3737. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3738. "lm not found to flush\n");
  3739. return -EFAULT;
  3740. }
  3741. }
  3742. return 0;
  3743. }
  3744. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3745. struct sde_encoder_virt *sde_enc)
  3746. {
  3747. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3748. struct sde_hw_mdp *mdptop = NULL;
  3749. sde_enc->dynamic_hdr_updated = false;
  3750. if (sde_enc->cur_master) {
  3751. mdptop = sde_enc->cur_master->hw_mdptop;
  3752. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3753. sde_enc->cur_master->connector);
  3754. }
  3755. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3756. return;
  3757. if (mdptop->ops.set_hdr_plus_metadata) {
  3758. sde_enc->dynamic_hdr_updated = true;
  3759. mdptop->ops.set_hdr_plus_metadata(
  3760. mdptop, dhdr_meta->dynamic_hdr_payload,
  3761. dhdr_meta->dynamic_hdr_payload_size,
  3762. sde_enc->cur_master->intf_idx == INTF_0 ?
  3763. 0 : 1);
  3764. }
  3765. }
  3766. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3767. {
  3768. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3769. struct sde_encoder_phys *phys;
  3770. int i;
  3771. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3772. phys = sde_enc->phys_encs[i];
  3773. if (phys && phys->ops.hw_reset)
  3774. phys->ops.hw_reset(phys);
  3775. }
  3776. }
  3777. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3778. struct sde_encoder_kickoff_params *params,
  3779. struct sde_encoder_virt *sde_enc,
  3780. struct sde_kms *sde_kms,
  3781. bool needs_hw_reset, bool is_cmd_mode)
  3782. {
  3783. int rc, ret = 0;
  3784. /* if any phys needs reset, reset all phys, in-order */
  3785. if (needs_hw_reset)
  3786. sde_encoder_needs_hw_reset(drm_enc);
  3787. _sde_encoder_update_master(drm_enc, params);
  3788. _sde_encoder_update_roi(drm_enc);
  3789. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3790. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3791. if (rc) {
  3792. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3793. sde_enc->cur_master->connector->base.id, rc);
  3794. ret = rc;
  3795. }
  3796. }
  3797. if (sde_enc->cur_master &&
  3798. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3799. !sde_enc->cur_master->cont_splash_enabled)) {
  3800. rc = sde_encoder_dce_setup(sde_enc, params);
  3801. if (rc) {
  3802. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3803. ret = rc;
  3804. }
  3805. }
  3806. sde_encoder_dce_flush(sde_enc);
  3807. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3808. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3809. sde_enc->cur_master, sde_kms->qdss_enabled);
  3810. return ret;
  3811. }
  3812. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3813. struct sde_encoder_kickoff_params *params)
  3814. {
  3815. struct sde_encoder_virt *sde_enc;
  3816. struct sde_encoder_phys *phys, *cur_master;
  3817. struct sde_kms *sde_kms = NULL;
  3818. struct sde_crtc *sde_crtc;
  3819. bool needs_hw_reset = false, is_cmd_mode;
  3820. int i, rc, ret = 0;
  3821. struct msm_display_info *disp_info;
  3822. if (!drm_enc || !params || !drm_enc->dev ||
  3823. !drm_enc->dev->dev_private) {
  3824. SDE_ERROR("invalid args\n");
  3825. return -EINVAL;
  3826. }
  3827. sde_enc = to_sde_encoder_virt(drm_enc);
  3828. sde_kms = sde_encoder_get_kms(drm_enc);
  3829. if (!sde_kms)
  3830. return -EINVAL;
  3831. disp_info = &sde_enc->disp_info;
  3832. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3833. SDE_DEBUG_ENC(sde_enc, "\n");
  3834. SDE_EVT32(DRMID(drm_enc));
  3835. cur_master = sde_enc->cur_master;
  3836. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3837. if (cur_master && cur_master->connector)
  3838. sde_enc->frame_trigger_mode =
  3839. sde_connector_get_property(cur_master->connector->state,
  3840. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3841. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3842. /* prepare for next kickoff, may include waiting on previous kickoff */
  3843. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3844. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3845. phys = sde_enc->phys_encs[i];
  3846. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3847. params->recovery_events_enabled =
  3848. sde_enc->recovery_events_enabled;
  3849. if (phys) {
  3850. if (phys->ops.prepare_for_kickoff) {
  3851. rc = phys->ops.prepare_for_kickoff(
  3852. phys, params);
  3853. if (rc)
  3854. ret = rc;
  3855. }
  3856. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3857. needs_hw_reset = true;
  3858. _sde_encoder_setup_dither(phys);
  3859. if (sde_enc->cur_master &&
  3860. sde_connector_is_qsync_updated(
  3861. sde_enc->cur_master->connector))
  3862. _helper_flush_qsync(phys);
  3863. }
  3864. }
  3865. if (is_cmd_mode && sde_enc->cur_master &&
  3866. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3867. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3868. _sde_encoder_update_rsc_client(drm_enc, true);
  3869. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3870. if (rc) {
  3871. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3872. ret = rc;
  3873. goto end;
  3874. }
  3875. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3876. needs_hw_reset, is_cmd_mode);
  3877. end:
  3878. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3879. return ret;
  3880. }
  3881. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3882. {
  3883. struct sde_encoder_virt *sde_enc;
  3884. struct sde_encoder_phys *phys;
  3885. struct sde_kms *sde_kms;
  3886. unsigned int i;
  3887. if (!drm_enc) {
  3888. SDE_ERROR("invalid encoder\n");
  3889. return;
  3890. }
  3891. SDE_ATRACE_BEGIN("encoder_kickoff");
  3892. sde_enc = to_sde_encoder_virt(drm_enc);
  3893. SDE_DEBUG_ENC(sde_enc, "\n");
  3894. if (sde_enc->delay_kickoff) {
  3895. u32 loop_count = 20;
  3896. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3897. for (i = 0; i < loop_count; i++) {
  3898. usleep_range(sleep, sleep * 2);
  3899. if (!sde_enc->delay_kickoff)
  3900. break;
  3901. }
  3902. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3903. }
  3904. /* update txq for any output retire hw-fence (wb-path) */
  3905. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3906. if (!sde_kms) {
  3907. SDE_ERROR("invalid sde_kms\n");
  3908. return;
  3909. }
  3910. if (sde_enc->cur_master)
  3911. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  3912. /* All phys encs are ready to go, trigger the kickoff */
  3913. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3914. /* allow phys encs to handle any post-kickoff business */
  3915. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3916. phys = sde_enc->phys_encs[i];
  3917. if (phys && phys->ops.handle_post_kickoff)
  3918. phys->ops.handle_post_kickoff(phys);
  3919. }
  3920. if (sde_enc->autorefresh_solver_disable &&
  3921. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3922. _sde_encoder_update_rsc_client(drm_enc, true);
  3923. SDE_ATRACE_END("encoder_kickoff");
  3924. }
  3925. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3926. struct sde_hw_pp_vsync_info *info)
  3927. {
  3928. struct sde_encoder_virt *sde_enc;
  3929. struct sde_encoder_phys *phys;
  3930. int i, ret;
  3931. if (!drm_enc || !info)
  3932. return;
  3933. sde_enc = to_sde_encoder_virt(drm_enc);
  3934. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3935. phys = sde_enc->phys_encs[i];
  3936. if (phys && phys->hw_intf && phys->hw_pp
  3937. && phys->hw_intf->ops.get_vsync_info) {
  3938. ret = phys->hw_intf->ops.get_vsync_info(
  3939. phys->hw_intf, &info[i]);
  3940. if (!ret) {
  3941. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3942. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3943. }
  3944. }
  3945. }
  3946. }
  3947. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3948. u32 *transfer_time_us)
  3949. {
  3950. struct sde_encoder_virt *sde_enc;
  3951. struct msm_mode_info *info;
  3952. if (!drm_enc || !transfer_time_us) {
  3953. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3954. !transfer_time_us);
  3955. return;
  3956. }
  3957. sde_enc = to_sde_encoder_virt(drm_enc);
  3958. info = &sde_enc->mode_info;
  3959. *transfer_time_us = info->mdp_transfer_time_us;
  3960. }
  3961. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3962. {
  3963. struct drm_encoder *src_enc = drm_enc;
  3964. struct sde_encoder_virt *sde_enc;
  3965. struct sde_kms *sde_kms;
  3966. u32 fps;
  3967. if (!drm_enc) {
  3968. SDE_ERROR("invalid encoder\n");
  3969. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3970. }
  3971. sde_kms = sde_encoder_get_kms(drm_enc);
  3972. if (!sde_kms)
  3973. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3974. if (sde_encoder_in_clone_mode(drm_enc))
  3975. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3976. if (!src_enc)
  3977. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3978. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  3979. return MAX_KICKOFF_TIMEOUT_MS;
  3980. sde_enc = to_sde_encoder_virt(src_enc);
  3981. fps = sde_enc->mode_info.frame_rate;
  3982. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3983. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3984. else
  3985. return (SEC_TO_MILLI_SEC / fps) * 2;
  3986. }
  3987. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3988. {
  3989. struct sde_encoder_virt *sde_enc;
  3990. struct sde_encoder_phys *master;
  3991. bool is_vid_mode;
  3992. if (!drm_enc)
  3993. return -EINVAL;
  3994. sde_enc = to_sde_encoder_virt(drm_enc);
  3995. master = sde_enc->cur_master;
  3996. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3997. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3998. return -ENODATA;
  3999. if (!master->hw_intf->ops.get_avr_status)
  4000. return -EOPNOTSUPP;
  4001. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4002. }
  4003. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4004. struct drm_framebuffer *fb)
  4005. {
  4006. struct drm_encoder *drm_enc;
  4007. struct sde_hw_mixer_cfg mixer;
  4008. struct sde_rm_hw_iter lm_iter;
  4009. bool lm_valid = false;
  4010. if (!phys_enc || !phys_enc->parent) {
  4011. SDE_ERROR("invalid encoder\n");
  4012. return -EINVAL;
  4013. }
  4014. drm_enc = phys_enc->parent;
  4015. memset(&mixer, 0, sizeof(mixer));
  4016. /* reset associated CTL/LMs */
  4017. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4018. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4019. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4020. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4021. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4022. if (!hw_lm)
  4023. continue;
  4024. /* need to flush LM to remove it */
  4025. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4026. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4027. phys_enc->hw_ctl,
  4028. hw_lm->idx, 1);
  4029. if (fb) {
  4030. /* assume a single LM if targeting a frame buffer */
  4031. if (lm_valid)
  4032. continue;
  4033. mixer.out_height = fb->height;
  4034. mixer.out_width = fb->width;
  4035. if (hw_lm->ops.setup_mixer_out)
  4036. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4037. }
  4038. lm_valid = true;
  4039. /* only enable border color on LM */
  4040. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4041. phys_enc->hw_ctl->ops.setup_blendstage(
  4042. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4043. }
  4044. if (!lm_valid) {
  4045. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4046. return -EFAULT;
  4047. }
  4048. return 0;
  4049. }
  4050. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4051. {
  4052. struct sde_encoder_virt *sde_enc;
  4053. struct sde_encoder_phys *phys;
  4054. int i, rc = 0, ret = 0;
  4055. struct sde_hw_ctl *ctl;
  4056. if (!drm_enc) {
  4057. SDE_ERROR("invalid encoder\n");
  4058. return -EINVAL;
  4059. }
  4060. sde_enc = to_sde_encoder_virt(drm_enc);
  4061. /* update the qsync parameters for the current frame */
  4062. if (sde_enc->cur_master)
  4063. sde_connector_set_qsync_params(
  4064. sde_enc->cur_master->connector);
  4065. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4066. phys = sde_enc->phys_encs[i];
  4067. if (phys && phys->ops.prepare_commit)
  4068. phys->ops.prepare_commit(phys);
  4069. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4070. ret = -ETIMEDOUT;
  4071. if (phys && phys->hw_ctl) {
  4072. ctl = phys->hw_ctl;
  4073. /*
  4074. * avoid clearing the pending flush during the first
  4075. * frame update after idle power collpase as the
  4076. * restore path would have updated the pending flush
  4077. */
  4078. if (!sde_enc->idle_pc_restore &&
  4079. ctl->ops.clear_pending_flush)
  4080. ctl->ops.clear_pending_flush(ctl);
  4081. }
  4082. }
  4083. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4084. rc = sde_connector_prepare_commit(
  4085. sde_enc->cur_master->connector);
  4086. if (rc)
  4087. SDE_ERROR_ENC(sde_enc,
  4088. "prepare commit failed conn %d rc %d\n",
  4089. sde_enc->cur_master->connector->base.id,
  4090. rc);
  4091. }
  4092. return ret;
  4093. }
  4094. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4095. bool enable, u32 frame_count)
  4096. {
  4097. if (!phys_enc)
  4098. return;
  4099. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4100. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4101. enable, frame_count);
  4102. }
  4103. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4104. bool nonblock, u32 *misr_value)
  4105. {
  4106. if (!phys_enc)
  4107. return -EINVAL;
  4108. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4109. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4110. nonblock, misr_value) : -ENOTSUPP;
  4111. }
  4112. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4113. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4114. {
  4115. struct sde_encoder_virt *sde_enc;
  4116. int i;
  4117. if (!s || !s->private)
  4118. return -EINVAL;
  4119. sde_enc = s->private;
  4120. mutex_lock(&sde_enc->enc_lock);
  4121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4123. if (!phys)
  4124. continue;
  4125. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4126. phys->intf_idx - INTF_0,
  4127. atomic_read(&phys->vsync_cnt),
  4128. atomic_read(&phys->underrun_cnt));
  4129. switch (phys->intf_mode) {
  4130. case INTF_MODE_VIDEO:
  4131. seq_puts(s, "mode: video\n");
  4132. break;
  4133. case INTF_MODE_CMD:
  4134. seq_puts(s, "mode: command\n");
  4135. break;
  4136. case INTF_MODE_WB_BLOCK:
  4137. seq_puts(s, "mode: wb block\n");
  4138. break;
  4139. case INTF_MODE_WB_LINE:
  4140. seq_puts(s, "mode: wb line\n");
  4141. break;
  4142. default:
  4143. seq_puts(s, "mode: ???\n");
  4144. break;
  4145. }
  4146. }
  4147. mutex_unlock(&sde_enc->enc_lock);
  4148. return 0;
  4149. }
  4150. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4151. struct file *file)
  4152. {
  4153. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4154. }
  4155. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4156. const char __user *user_buf, size_t count, loff_t *ppos)
  4157. {
  4158. struct sde_encoder_virt *sde_enc;
  4159. char buf[MISR_BUFF_SIZE + 1];
  4160. size_t buff_copy;
  4161. u32 frame_count, enable;
  4162. struct sde_kms *sde_kms = NULL;
  4163. struct drm_encoder *drm_enc;
  4164. if (!file || !file->private_data)
  4165. return -EINVAL;
  4166. sde_enc = file->private_data;
  4167. if (!sde_enc)
  4168. return -EINVAL;
  4169. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4170. if (!sde_kms)
  4171. return -EINVAL;
  4172. drm_enc = &sde_enc->base;
  4173. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4174. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4175. return -ENOTSUPP;
  4176. }
  4177. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4178. if (copy_from_user(buf, user_buf, buff_copy))
  4179. return -EINVAL;
  4180. buf[buff_copy] = 0; /* end of string */
  4181. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4182. return -EINVAL;
  4183. atomic_set(&sde_enc->misr_enable, enable);
  4184. sde_enc->misr_reconfigure = true;
  4185. sde_enc->misr_frame_count = frame_count;
  4186. return count;
  4187. }
  4188. static ssize_t _sde_encoder_misr_read(struct file *file,
  4189. char __user *user_buff, size_t count, loff_t *ppos)
  4190. {
  4191. struct sde_encoder_virt *sde_enc;
  4192. struct sde_kms *sde_kms = NULL;
  4193. struct drm_encoder *drm_enc;
  4194. int i = 0, len = 0;
  4195. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4196. int rc;
  4197. if (*ppos)
  4198. return 0;
  4199. if (!file || !file->private_data)
  4200. return -EINVAL;
  4201. sde_enc = file->private_data;
  4202. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4203. if (!sde_kms)
  4204. return -EINVAL;
  4205. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4206. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4207. return -ENOTSUPP;
  4208. }
  4209. drm_enc = &sde_enc->base;
  4210. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4211. if (rc < 0) {
  4212. SDE_ERROR("failed to enable power resource %d\n", rc);
  4213. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4214. return rc;
  4215. }
  4216. sde_vm_lock(sde_kms);
  4217. if (!sde_vm_owns_hw(sde_kms)) {
  4218. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4219. rc = -EOPNOTSUPP;
  4220. goto end;
  4221. }
  4222. if (!atomic_read(&sde_enc->misr_enable)) {
  4223. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4224. "disabled\n");
  4225. goto buff_check;
  4226. }
  4227. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4228. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4229. u32 misr_value = 0;
  4230. if (!phys || !phys->ops.collect_misr) {
  4231. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4232. "invalid\n");
  4233. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4234. continue;
  4235. }
  4236. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4237. if (rc) {
  4238. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4239. "invalid\n");
  4240. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4241. rc);
  4242. continue;
  4243. } else {
  4244. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4245. "Intf idx:%d\n",
  4246. phys->intf_idx - INTF_0);
  4247. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4248. "0x%x\n", misr_value);
  4249. }
  4250. }
  4251. buff_check:
  4252. if (count <= len) {
  4253. len = 0;
  4254. goto end;
  4255. }
  4256. if (copy_to_user(user_buff, buf, len)) {
  4257. len = -EFAULT;
  4258. goto end;
  4259. }
  4260. *ppos += len; /* increase offset */
  4261. end:
  4262. sde_vm_unlock(sde_kms);
  4263. pm_runtime_put_sync(drm_enc->dev->dev);
  4264. return len;
  4265. }
  4266. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4267. {
  4268. struct sde_encoder_virt *sde_enc;
  4269. struct sde_kms *sde_kms;
  4270. int i;
  4271. static const struct file_operations debugfs_status_fops = {
  4272. .open = _sde_encoder_debugfs_status_open,
  4273. .read = seq_read,
  4274. .llseek = seq_lseek,
  4275. .release = single_release,
  4276. };
  4277. static const struct file_operations debugfs_misr_fops = {
  4278. .open = simple_open,
  4279. .read = _sde_encoder_misr_read,
  4280. .write = _sde_encoder_misr_setup,
  4281. };
  4282. char name[SDE_NAME_SIZE];
  4283. if (!drm_enc) {
  4284. SDE_ERROR("invalid encoder\n");
  4285. return -EINVAL;
  4286. }
  4287. sde_enc = to_sde_encoder_virt(drm_enc);
  4288. sde_kms = sde_encoder_get_kms(drm_enc);
  4289. if (!sde_kms) {
  4290. SDE_ERROR("invalid sde_kms\n");
  4291. return -EINVAL;
  4292. }
  4293. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4294. /* create overall sub-directory for the encoder */
  4295. sde_enc->debugfs_root = debugfs_create_dir(name,
  4296. drm_enc->dev->primary->debugfs_root);
  4297. if (!sde_enc->debugfs_root)
  4298. return -ENOMEM;
  4299. /* don't error check these */
  4300. debugfs_create_file("status", 0400,
  4301. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4302. debugfs_create_file("misr_data", 0600,
  4303. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4304. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4305. &sde_enc->idle_pc_enabled);
  4306. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4307. &sde_enc->frame_trigger_mode);
  4308. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4309. (u32 *)&sde_enc->dynamic_irqs_config);
  4310. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4311. if (sde_enc->phys_encs[i] &&
  4312. sde_enc->phys_encs[i]->ops.late_register)
  4313. sde_enc->phys_encs[i]->ops.late_register(
  4314. sde_enc->phys_encs[i],
  4315. sde_enc->debugfs_root);
  4316. return 0;
  4317. }
  4318. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4319. {
  4320. struct sde_encoder_virt *sde_enc;
  4321. if (!drm_enc)
  4322. return;
  4323. sde_enc = to_sde_encoder_virt(drm_enc);
  4324. debugfs_remove_recursive(sde_enc->debugfs_root);
  4325. }
  4326. #else
  4327. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4328. {
  4329. return 0;
  4330. }
  4331. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4332. {
  4333. }
  4334. #endif /* CONFIG_DEBUG_FS */
  4335. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4336. {
  4337. return _sde_encoder_init_debugfs(encoder);
  4338. }
  4339. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4340. {
  4341. _sde_encoder_destroy_debugfs(encoder);
  4342. }
  4343. static int sde_encoder_virt_add_phys_encs(
  4344. struct msm_display_info *disp_info,
  4345. struct sde_encoder_virt *sde_enc,
  4346. struct sde_enc_phys_init_params *params)
  4347. {
  4348. struct sde_encoder_phys *enc = NULL;
  4349. u32 display_caps = disp_info->capabilities;
  4350. SDE_DEBUG_ENC(sde_enc, "\n");
  4351. /*
  4352. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4353. * in this function, check up-front.
  4354. */
  4355. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4356. ARRAY_SIZE(sde_enc->phys_encs)) {
  4357. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4358. sde_enc->num_phys_encs);
  4359. return -EINVAL;
  4360. }
  4361. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4362. enc = sde_encoder_phys_vid_init(params);
  4363. if (IS_ERR_OR_NULL(enc)) {
  4364. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4365. PTR_ERR(enc));
  4366. return !enc ? -EINVAL : PTR_ERR(enc);
  4367. }
  4368. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4369. }
  4370. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4371. enc = sde_encoder_phys_cmd_init(params);
  4372. if (IS_ERR_OR_NULL(enc)) {
  4373. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4374. PTR_ERR(enc));
  4375. return !enc ? -EINVAL : PTR_ERR(enc);
  4376. }
  4377. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4378. }
  4379. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4380. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4381. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4382. else
  4383. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4384. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4385. ++sde_enc->num_phys_encs;
  4386. return 0;
  4387. }
  4388. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4389. struct sde_enc_phys_init_params *params)
  4390. {
  4391. struct sde_encoder_phys *enc = NULL;
  4392. if (!sde_enc) {
  4393. SDE_ERROR("invalid encoder\n");
  4394. return -EINVAL;
  4395. }
  4396. SDE_DEBUG_ENC(sde_enc, "\n");
  4397. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4398. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4399. sde_enc->num_phys_encs);
  4400. return -EINVAL;
  4401. }
  4402. enc = sde_encoder_phys_wb_init(params);
  4403. if (IS_ERR_OR_NULL(enc)) {
  4404. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4405. PTR_ERR(enc));
  4406. return !enc ? -EINVAL : PTR_ERR(enc);
  4407. }
  4408. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4409. ++sde_enc->num_phys_encs;
  4410. return 0;
  4411. }
  4412. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4413. struct sde_kms *sde_kms,
  4414. struct msm_display_info *disp_info,
  4415. int *drm_enc_mode)
  4416. {
  4417. int ret = 0;
  4418. int i = 0;
  4419. enum sde_intf_type intf_type;
  4420. struct sde_encoder_virt_ops parent_ops = {
  4421. sde_encoder_vblank_callback,
  4422. sde_encoder_underrun_callback,
  4423. sde_encoder_frame_done_callback,
  4424. _sde_encoder_get_qsync_fps_callback,
  4425. };
  4426. struct sde_enc_phys_init_params phys_params;
  4427. if (!sde_enc || !sde_kms) {
  4428. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4429. !sde_enc, !sde_kms);
  4430. return -EINVAL;
  4431. }
  4432. memset(&phys_params, 0, sizeof(phys_params));
  4433. phys_params.sde_kms = sde_kms;
  4434. phys_params.parent = &sde_enc->base;
  4435. phys_params.parent_ops = parent_ops;
  4436. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4437. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4438. SDE_DEBUG("\n");
  4439. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4440. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4441. intf_type = INTF_DSI;
  4442. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4443. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4444. intf_type = INTF_HDMI;
  4445. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4446. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4447. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4448. else
  4449. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4450. intf_type = INTF_DP;
  4451. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4452. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4453. intf_type = INTF_WB;
  4454. } else {
  4455. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4456. return -EINVAL;
  4457. }
  4458. WARN_ON(disp_info->num_of_h_tiles < 1);
  4459. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4460. sde_enc->te_source = disp_info->te_source;
  4461. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4462. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4463. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4464. sde_kms->catalog->features);
  4465. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4466. sde_kms->catalog->features);
  4467. mutex_lock(&sde_enc->enc_lock);
  4468. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4469. /*
  4470. * Left-most tile is at index 0, content is controller id
  4471. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4472. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4473. */
  4474. u32 controller_id = disp_info->h_tile_instance[i];
  4475. if (disp_info->num_of_h_tiles > 1) {
  4476. if (i == 0)
  4477. phys_params.split_role = ENC_ROLE_MASTER;
  4478. else
  4479. phys_params.split_role = ENC_ROLE_SLAVE;
  4480. } else {
  4481. phys_params.split_role = ENC_ROLE_SOLO;
  4482. }
  4483. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4484. i, controller_id, phys_params.split_role);
  4485. if (intf_type == INTF_WB) {
  4486. phys_params.intf_idx = INTF_MAX;
  4487. phys_params.wb_idx = sde_encoder_get_wb(
  4488. sde_kms->catalog,
  4489. intf_type, controller_id);
  4490. if (phys_params.wb_idx == WB_MAX) {
  4491. SDE_ERROR_ENC(sde_enc,
  4492. "could not get wb: type %d, id %d\n",
  4493. intf_type, controller_id);
  4494. ret = -EINVAL;
  4495. }
  4496. } else {
  4497. phys_params.wb_idx = WB_MAX;
  4498. phys_params.intf_idx = sde_encoder_get_intf(
  4499. sde_kms->catalog, intf_type,
  4500. controller_id);
  4501. if (phys_params.intf_idx == INTF_MAX) {
  4502. SDE_ERROR_ENC(sde_enc,
  4503. "could not get wb: type %d, id %d\n",
  4504. intf_type, controller_id);
  4505. ret = -EINVAL;
  4506. }
  4507. }
  4508. if (!ret) {
  4509. if (intf_type == INTF_WB)
  4510. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4511. &phys_params);
  4512. else
  4513. ret = sde_encoder_virt_add_phys_encs(
  4514. disp_info,
  4515. sde_enc,
  4516. &phys_params);
  4517. if (ret)
  4518. SDE_ERROR_ENC(sde_enc,
  4519. "failed to add phys encs\n");
  4520. }
  4521. }
  4522. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4523. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4524. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4525. if (vid_phys) {
  4526. atomic_set(&vid_phys->vsync_cnt, 0);
  4527. atomic_set(&vid_phys->underrun_cnt, 0);
  4528. }
  4529. if (cmd_phys) {
  4530. atomic_set(&cmd_phys->vsync_cnt, 0);
  4531. atomic_set(&cmd_phys->underrun_cnt, 0);
  4532. }
  4533. }
  4534. mutex_unlock(&sde_enc->enc_lock);
  4535. return ret;
  4536. }
  4537. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4538. .mode_set = sde_encoder_virt_mode_set,
  4539. .disable = sde_encoder_virt_disable,
  4540. .enable = sde_encoder_virt_enable,
  4541. .atomic_check = sde_encoder_virt_atomic_check,
  4542. };
  4543. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4544. .destroy = sde_encoder_destroy,
  4545. .late_register = sde_encoder_late_register,
  4546. .early_unregister = sde_encoder_early_unregister,
  4547. };
  4548. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4549. {
  4550. struct msm_drm_private *priv = dev->dev_private;
  4551. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4552. struct drm_encoder *drm_enc = NULL;
  4553. struct sde_encoder_virt *sde_enc = NULL;
  4554. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4555. char name[SDE_NAME_SIZE];
  4556. int ret = 0, i, intf_index = INTF_MAX;
  4557. struct sde_encoder_phys *phys = NULL;
  4558. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4559. if (!sde_enc) {
  4560. ret = -ENOMEM;
  4561. goto fail;
  4562. }
  4563. mutex_init(&sde_enc->enc_lock);
  4564. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4565. &drm_enc_mode);
  4566. if (ret)
  4567. goto fail;
  4568. sde_enc->cur_master = NULL;
  4569. spin_lock_init(&sde_enc->enc_spinlock);
  4570. mutex_init(&sde_enc->vblank_ctl_lock);
  4571. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4572. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4573. drm_enc = &sde_enc->base;
  4574. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4575. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4576. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4577. phys = sde_enc->phys_encs[i];
  4578. if (!phys)
  4579. continue;
  4580. if (phys->ops.is_master && phys->ops.is_master(phys))
  4581. intf_index = phys->intf_idx - INTF_0;
  4582. }
  4583. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4584. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4585. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4586. SDE_RSC_PRIMARY_DISP_CLIENT :
  4587. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4588. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4589. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4590. PTR_ERR(sde_enc->rsc_client));
  4591. sde_enc->rsc_client = NULL;
  4592. }
  4593. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4594. sde_enc->input_event_enabled) {
  4595. ret = _sde_encoder_input_handler(sde_enc);
  4596. if (ret)
  4597. SDE_ERROR(
  4598. "input handler registration failed, rc = %d\n", ret);
  4599. }
  4600. /* Keep posted start as default configuration in driver
  4601. if SBLUT is supported on target. Do not allow HAL to
  4602. override driver's default frame trigger mode.
  4603. */
  4604. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4605. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4606. mutex_init(&sde_enc->rc_lock);
  4607. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4608. sde_encoder_off_work);
  4609. sde_enc->vblank_enabled = false;
  4610. sde_enc->qdss_status = false;
  4611. kthread_init_work(&sde_enc->input_event_work,
  4612. sde_encoder_input_event_work_handler);
  4613. kthread_init_work(&sde_enc->early_wakeup_work,
  4614. sde_encoder_early_wakeup_work_handler);
  4615. kthread_init_work(&sde_enc->esd_trigger_work,
  4616. sde_encoder_esd_trigger_work_handler);
  4617. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4618. SDE_DEBUG_ENC(sde_enc, "created\n");
  4619. return drm_enc;
  4620. fail:
  4621. SDE_ERROR("failed to create encoder\n");
  4622. if (drm_enc)
  4623. sde_encoder_destroy(drm_enc);
  4624. return ERR_PTR(ret);
  4625. }
  4626. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4627. enum msm_event_wait event)
  4628. {
  4629. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4630. struct sde_encoder_virt *sde_enc = NULL;
  4631. int i, ret = 0;
  4632. char atrace_buf[32];
  4633. if (!drm_enc) {
  4634. SDE_ERROR("invalid encoder\n");
  4635. return -EINVAL;
  4636. }
  4637. sde_enc = to_sde_encoder_virt(drm_enc);
  4638. SDE_DEBUG_ENC(sde_enc, "\n");
  4639. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4640. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4641. switch (event) {
  4642. case MSM_ENC_COMMIT_DONE:
  4643. fn_wait = phys->ops.wait_for_commit_done;
  4644. break;
  4645. case MSM_ENC_TX_COMPLETE:
  4646. fn_wait = phys->ops.wait_for_tx_complete;
  4647. break;
  4648. case MSM_ENC_VBLANK:
  4649. fn_wait = phys->ops.wait_for_vblank;
  4650. break;
  4651. case MSM_ENC_ACTIVE_REGION:
  4652. fn_wait = phys->ops.wait_for_active;
  4653. break;
  4654. default:
  4655. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4656. event);
  4657. return -EINVAL;
  4658. }
  4659. if (phys && fn_wait) {
  4660. snprintf(atrace_buf, sizeof(atrace_buf),
  4661. "wait_completion_event_%d", event);
  4662. SDE_ATRACE_BEGIN(atrace_buf);
  4663. ret = fn_wait(phys);
  4664. SDE_ATRACE_END(atrace_buf);
  4665. if (ret) {
  4666. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4667. sde_enc->disp_info.intf_type, event, i, ret);
  4668. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4669. i, ret, SDE_EVTLOG_ERROR);
  4670. return ret;
  4671. }
  4672. }
  4673. }
  4674. return ret;
  4675. }
  4676. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  4677. u32 jitter_num, u32 jitter_denom,
  4678. ktime_t *l_bound, ktime_t *u_bound)
  4679. {
  4680. ktime_t jitter_ns, frametime_ns;
  4681. frametime_ns = (1 * 1000000000) / frame_rate;
  4682. jitter_ns = jitter_num * frametime_ns;
  4683. do_div(jitter_ns, jitter_denom * 100);
  4684. *l_bound = frametime_ns - jitter_ns;
  4685. *u_bound = frametime_ns + jitter_ns;
  4686. }
  4687. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4688. {
  4689. struct sde_encoder_virt *sde_enc;
  4690. if (!drm_enc) {
  4691. SDE_ERROR("invalid encoder\n");
  4692. return 0;
  4693. }
  4694. sde_enc = to_sde_encoder_virt(drm_enc);
  4695. return sde_enc->mode_info.frame_rate;
  4696. }
  4697. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4698. {
  4699. struct sde_encoder_virt *sde_enc = NULL;
  4700. int i;
  4701. if (!encoder) {
  4702. SDE_ERROR("invalid encoder\n");
  4703. return INTF_MODE_NONE;
  4704. }
  4705. sde_enc = to_sde_encoder_virt(encoder);
  4706. if (sde_enc->cur_master)
  4707. return sde_enc->cur_master->intf_mode;
  4708. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4709. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4710. if (phys)
  4711. return phys->intf_mode;
  4712. }
  4713. return INTF_MODE_NONE;
  4714. }
  4715. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4716. {
  4717. struct sde_encoder_virt *sde_enc = NULL;
  4718. struct sde_encoder_phys *phys;
  4719. if (!encoder) {
  4720. SDE_ERROR("invalid encoder\n");
  4721. return 0;
  4722. }
  4723. sde_enc = to_sde_encoder_virt(encoder);
  4724. phys = sde_enc->cur_master;
  4725. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4726. }
  4727. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4728. ktime_t *tvblank)
  4729. {
  4730. struct sde_encoder_virt *sde_enc = NULL;
  4731. struct sde_encoder_phys *phys;
  4732. if (!encoder) {
  4733. SDE_ERROR("invalid encoder\n");
  4734. return false;
  4735. }
  4736. sde_enc = to_sde_encoder_virt(encoder);
  4737. phys = sde_enc->cur_master;
  4738. if (!phys)
  4739. return false;
  4740. *tvblank = phys->last_vsync_timestamp;
  4741. return *tvblank ? true : false;
  4742. }
  4743. static void _sde_encoder_cache_hw_res_cont_splash(
  4744. struct drm_encoder *encoder,
  4745. struct sde_kms *sde_kms)
  4746. {
  4747. int i, idx;
  4748. struct sde_encoder_virt *sde_enc;
  4749. struct sde_encoder_phys *phys_enc;
  4750. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4751. sde_enc = to_sde_encoder_virt(encoder);
  4752. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4753. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4754. sde_enc->hw_pp[i] = NULL;
  4755. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4756. break;
  4757. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4758. }
  4759. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4760. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4761. sde_enc->hw_dsc[i] = NULL;
  4762. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4763. break;
  4764. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4765. }
  4766. /*
  4767. * If we have multiple phys encoders with one controller, make
  4768. * sure to populate the controller pointer in both phys encoders.
  4769. */
  4770. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4771. phys_enc = sde_enc->phys_encs[idx];
  4772. phys_enc->hw_ctl = NULL;
  4773. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4774. SDE_HW_BLK_CTL);
  4775. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4776. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4777. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4778. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4779. phys_enc->intf_idx, phys_enc->hw_ctl);
  4780. }
  4781. }
  4782. }
  4783. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4784. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4785. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4786. phys->hw_intf = NULL;
  4787. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4788. break;
  4789. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4790. }
  4791. }
  4792. /**
  4793. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4794. * device bootup when cont_splash is enabled
  4795. * @drm_enc: Pointer to drm encoder structure
  4796. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4797. * @enable: boolean indicates enable or displae state of splash
  4798. * @Return: true if successful in updating the encoder structure
  4799. */
  4800. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4801. struct sde_splash_display *splash_display, bool enable)
  4802. {
  4803. struct sde_encoder_virt *sde_enc;
  4804. struct msm_drm_private *priv;
  4805. struct sde_kms *sde_kms;
  4806. struct drm_connector *conn = NULL;
  4807. struct sde_connector *sde_conn = NULL;
  4808. struct sde_connector_state *sde_conn_state = NULL;
  4809. struct drm_display_mode *drm_mode = NULL;
  4810. struct sde_encoder_phys *phys_enc;
  4811. struct drm_bridge *bridge;
  4812. int ret = 0, i;
  4813. struct msm_sub_mode sub_mode;
  4814. if (!encoder) {
  4815. SDE_ERROR("invalid drm enc\n");
  4816. return -EINVAL;
  4817. }
  4818. sde_enc = to_sde_encoder_virt(encoder);
  4819. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4820. if (!sde_kms) {
  4821. SDE_ERROR("invalid sde_kms\n");
  4822. return -EINVAL;
  4823. }
  4824. priv = encoder->dev->dev_private;
  4825. if (!priv->num_connectors) {
  4826. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4827. return -EINVAL;
  4828. }
  4829. SDE_DEBUG_ENC(sde_enc,
  4830. "num of connectors: %d\n", priv->num_connectors);
  4831. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4832. if (!enable) {
  4833. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4834. phys_enc = sde_enc->phys_encs[i];
  4835. if (phys_enc)
  4836. phys_enc->cont_splash_enabled = false;
  4837. }
  4838. return ret;
  4839. }
  4840. if (!splash_display) {
  4841. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4842. return -EINVAL;
  4843. }
  4844. for (i = 0; i < priv->num_connectors; i++) {
  4845. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4846. priv->connectors[i]->base.id);
  4847. sde_conn = to_sde_connector(priv->connectors[i]);
  4848. if (!sde_conn->encoder) {
  4849. SDE_DEBUG_ENC(sde_enc,
  4850. "encoder not attached to connector\n");
  4851. continue;
  4852. }
  4853. if (sde_conn->encoder->base.id
  4854. == encoder->base.id) {
  4855. conn = (priv->connectors[i]);
  4856. break;
  4857. }
  4858. }
  4859. if (!conn || !conn->state) {
  4860. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4861. return -EINVAL;
  4862. }
  4863. sde_conn_state = to_sde_connector_state(conn->state);
  4864. if (!sde_conn->ops.get_mode_info) {
  4865. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4866. return -EINVAL;
  4867. }
  4868. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4869. MSM_DISPLAY_DSC_MODE_DISABLED;
  4870. drm_mode = &encoder->crtc->state->adjusted_mode;
  4871. ret = sde_connector_get_mode_info(&sde_conn->base,
  4872. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4873. if (ret) {
  4874. SDE_ERROR_ENC(sde_enc,
  4875. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4876. return ret;
  4877. }
  4878. if (sde_conn->encoder) {
  4879. conn->state->best_encoder = sde_conn->encoder;
  4880. SDE_DEBUG_ENC(sde_enc,
  4881. "configured cstate->best_encoder to ID = %d\n",
  4882. conn->state->best_encoder->base.id);
  4883. } else {
  4884. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4885. conn->base.id);
  4886. }
  4887. sde_enc->crtc = encoder->crtc;
  4888. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4889. conn->state, false);
  4890. if (ret) {
  4891. SDE_ERROR_ENC(sde_enc,
  4892. "failed to reserve hw resources, %d\n", ret);
  4893. return ret;
  4894. }
  4895. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4896. sde_connector_get_topology_name(conn));
  4897. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4898. drm_mode->hdisplay, drm_mode->vdisplay);
  4899. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4900. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4901. if (bridge) {
  4902. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4903. /*
  4904. * For cont-splash use case, we update the mode
  4905. * configurations manually. This will skip the
  4906. * usually mode set call when actual frame is
  4907. * pushed from framework. The bridge needs to
  4908. * be updated with the current drm mode by
  4909. * calling the bridge mode set ops.
  4910. */
  4911. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4912. } else {
  4913. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4914. }
  4915. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4916. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4917. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4918. if (!phys) {
  4919. SDE_ERROR_ENC(sde_enc,
  4920. "phys encoders not initialized\n");
  4921. return -EINVAL;
  4922. }
  4923. /* update connector for master and slave phys encoders */
  4924. phys->connector = conn;
  4925. phys->cont_splash_enabled = true;
  4926. phys->hw_pp = sde_enc->hw_pp[i];
  4927. if (phys->ops.cont_splash_mode_set)
  4928. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4929. if (phys->ops.is_master && phys->ops.is_master(phys))
  4930. sde_enc->cur_master = phys;
  4931. }
  4932. return ret;
  4933. }
  4934. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4935. bool skip_pre_kickoff)
  4936. {
  4937. struct msm_drm_thread *event_thread = NULL;
  4938. struct msm_drm_private *priv = NULL;
  4939. struct sde_encoder_virt *sde_enc = NULL;
  4940. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4941. SDE_ERROR("invalid parameters\n");
  4942. return -EINVAL;
  4943. }
  4944. priv = enc->dev->dev_private;
  4945. sde_enc = to_sde_encoder_virt(enc);
  4946. if (!sde_enc->crtc || (sde_enc->crtc->index
  4947. >= ARRAY_SIZE(priv->event_thread))) {
  4948. SDE_DEBUG_ENC(sde_enc,
  4949. "invalid cached CRTC: %d or crtc index: %d\n",
  4950. sde_enc->crtc == NULL,
  4951. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4952. return -EINVAL;
  4953. }
  4954. SDE_EVT32_VERBOSE(DRMID(enc));
  4955. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4956. if (!skip_pre_kickoff) {
  4957. sde_enc->delay_kickoff = true;
  4958. kthread_queue_work(&event_thread->worker,
  4959. &sde_enc->esd_trigger_work);
  4960. kthread_flush_work(&sde_enc->esd_trigger_work);
  4961. }
  4962. /*
  4963. * panel may stop generating te signal (vsync) during esd failure. rsc
  4964. * hardware may hang without vsync. Avoid rsc hang by generating the
  4965. * vsync from watchdog timer instead of panel.
  4966. */
  4967. sde_encoder_helper_switch_vsync(enc, true);
  4968. if (!skip_pre_kickoff) {
  4969. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4970. sde_enc->delay_kickoff = false;
  4971. }
  4972. return 0;
  4973. }
  4974. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4975. {
  4976. struct sde_encoder_virt *sde_enc;
  4977. if (!encoder) {
  4978. SDE_ERROR("invalid drm enc\n");
  4979. return false;
  4980. }
  4981. sde_enc = to_sde_encoder_virt(encoder);
  4982. return sde_enc->recovery_events_enabled;
  4983. }
  4984. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4985. {
  4986. struct sde_encoder_virt *sde_enc;
  4987. if (!encoder) {
  4988. SDE_ERROR("invalid drm enc\n");
  4989. return;
  4990. }
  4991. sde_enc = to_sde_encoder_virt(encoder);
  4992. sde_enc->recovery_events_enabled = true;
  4993. }
  4994. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4995. {
  4996. struct sde_kms *sde_kms;
  4997. struct drm_connector *conn;
  4998. struct sde_connector_state *conn_state;
  4999. if (!drm_enc)
  5000. return false;
  5001. sde_kms = sde_encoder_get_kms(drm_enc);
  5002. if (!sde_kms)
  5003. return false;
  5004. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5005. if (!conn || !conn->state)
  5006. return false;
  5007. conn_state = to_sde_connector_state(conn->state);
  5008. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5009. }
  5010. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5011. {
  5012. struct drm_encoder *drm_enc;
  5013. struct sde_encoder_virt *sde_enc;
  5014. struct sde_encoder_phys *cur_master;
  5015. struct sde_hw_ctl *hw_ctl = NULL;
  5016. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5017. goto exit;
  5018. /* get encoder to find the hw_ctl for this connector */
  5019. drm_enc = c_conn->encoder;
  5020. if (!drm_enc)
  5021. goto exit;
  5022. sde_enc = to_sde_encoder_virt(drm_enc);
  5023. cur_master = sde_enc->phys_encs[0];
  5024. if (!cur_master || !cur_master->hw_ctl)
  5025. goto exit;
  5026. hw_ctl = cur_master->hw_ctl;
  5027. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5028. exit:
  5029. return hw_ctl;
  5030. }
  5031. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5032. {
  5033. struct sde_encoder_virt *sde_enc;
  5034. struct sde_encoder_phys *phys_enc;
  5035. u32 i;
  5036. sde_enc = to_sde_encoder_virt(drm_enc);
  5037. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5038. {
  5039. phys_enc = sde_enc->phys_encs[i];
  5040. if(phys_enc && phys_enc->ops.add_to_minidump)
  5041. phys_enc->ops.add_to_minidump(phys_enc);
  5042. phys_enc = sde_enc->phys_cmd_encs[i];
  5043. if(phys_enc && phys_enc->ops.add_to_minidump)
  5044. phys_enc->ops.add_to_minidump(phys_enc);
  5045. phys_enc = sde_enc->phys_vid_encs[i];
  5046. if(phys_enc && phys_enc->ops.add_to_minidump)
  5047. phys_enc->ops.add_to_minidump(phys_enc);
  5048. }
  5049. }
  5050. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5051. {
  5052. struct drm_event event;
  5053. struct drm_connector *connector;
  5054. struct sde_connector *c_conn = NULL;
  5055. struct sde_connector_state *c_state = NULL;
  5056. struct sde_encoder_virt *sde_enc = NULL;
  5057. struct sde_encoder_phys *phys = NULL;
  5058. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5059. int rc = 0, i = 0;
  5060. bool misr_updated = false, roi_updated = false;
  5061. struct msm_roi_list *prev_roi, *c_state_roi;
  5062. if (!drm_enc)
  5063. return;
  5064. sde_enc = to_sde_encoder_virt(drm_enc);
  5065. if (!atomic_read(&sde_enc->misr_enable)) {
  5066. SDE_DEBUG("MISR is disabled\n");
  5067. return;
  5068. }
  5069. connector = sde_enc->cur_master->connector;
  5070. if (!connector)
  5071. return;
  5072. c_conn = to_sde_connector(connector);
  5073. c_state = to_sde_connector_state(connector->state);
  5074. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5075. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5076. phys = sde_enc->phys_encs[i];
  5077. if (!phys || !phys->ops.collect_misr) {
  5078. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5079. continue;
  5080. }
  5081. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5082. if (rc) {
  5083. SDE_ERROR("failed to collect misr %d\n", rc);
  5084. return;
  5085. }
  5086. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5087. }
  5088. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5089. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5090. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5091. misr_updated = true;
  5092. }
  5093. }
  5094. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5095. c_state_roi = &c_state->rois;
  5096. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5097. roi_updated = true;
  5098. } else {
  5099. for (i = 0; i < prev_roi->num_rects; i++) {
  5100. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5101. roi_updated = true;
  5102. }
  5103. }
  5104. if (roi_updated)
  5105. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5106. if (misr_updated || roi_updated) {
  5107. event.type = DRM_EVENT_MISR_SIGN;
  5108. event.length = sizeof(c_conn->previous_misr_sign);
  5109. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5110. (u8 *)&c_conn->previous_misr_sign);
  5111. }
  5112. }