cam_packet_util.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/types.h>
  7. #include <linux/slab.h>
  8. #include "cam_mem_mgr.h"
  9. #include "cam_packet_util.h"
  10. #include "cam_debug_util.h"
  11. #include "cam_common_util.h"
  12. #define CAM_UNIQUE_SRC_HDL_MAX 50
  13. #define CAM_PRESIL_UNIQUE_HDL_MAX 50
  14. struct cam_patch_unique_src_buf_tbl {
  15. int32_t hdl;
  16. dma_addr_t iova;
  17. size_t buf_size;
  18. uint32_t flags;
  19. };
  20. int cam_packet_util_get_cmd_mem_addr(int handle, uint32_t **buf_addr,
  21. size_t *len)
  22. {
  23. int rc = 0;
  24. uintptr_t kmd_buf_addr = 0;
  25. rc = cam_mem_get_cpu_buf(handle, &kmd_buf_addr, len);
  26. if (rc) {
  27. CAM_ERR(CAM_UTIL, "Unable to get the virtual address %d", rc);
  28. } else {
  29. if (kmd_buf_addr && *len) {
  30. *buf_addr = (uint32_t *)kmd_buf_addr;
  31. } else {
  32. CAM_ERR(CAM_UTIL, "Invalid addr and length :%zd", *len);
  33. rc = -ENOMEM;
  34. }
  35. }
  36. return rc;
  37. }
  38. int cam_packet_util_validate_cmd_desc(struct cam_cmd_buf_desc *cmd_desc)
  39. {
  40. if ((cmd_desc->length > cmd_desc->size) ||
  41. (cmd_desc->mem_handle <= 0)) {
  42. CAM_ERR(CAM_UTIL, "invalid cmd arg %d %d %d %d",
  43. cmd_desc->offset, cmd_desc->length,
  44. cmd_desc->mem_handle, cmd_desc->size);
  45. return -EINVAL;
  46. }
  47. return 0;
  48. }
  49. int cam_packet_util_validate_packet(struct cam_packet *packet,
  50. size_t remain_len)
  51. {
  52. size_t sum_cmd_desc = 0;
  53. size_t sum_io_cfgs = 0;
  54. size_t sum_patch_desc = 0;
  55. size_t pkt_wo_payload = 0;
  56. if (!packet)
  57. return -EINVAL;
  58. if ((size_t)packet->header.size > remain_len) {
  59. CAM_ERR(CAM_UTIL,
  60. "Invalid packet size: %zu, CPU buf length: %zu",
  61. (size_t)packet->header.size, remain_len);
  62. return -EINVAL;
  63. }
  64. CAM_DBG(CAM_UTIL, "num cmd buf:%d num of io config:%d kmd buf index:%d",
  65. packet->num_cmd_buf, packet->num_io_configs,
  66. packet->kmd_cmd_buf_index);
  67. sum_cmd_desc = packet->num_cmd_buf * sizeof(struct cam_cmd_buf_desc);
  68. sum_io_cfgs = packet->num_io_configs * sizeof(struct cam_buf_io_cfg);
  69. sum_patch_desc = packet->num_patches * sizeof(struct cam_patch_desc);
  70. pkt_wo_payload = offsetof(struct cam_packet, payload);
  71. if ((!packet->header.size) ||
  72. ((pkt_wo_payload + (size_t)packet->cmd_buf_offset +
  73. sum_cmd_desc) > (size_t)packet->header.size) ||
  74. ((pkt_wo_payload + (size_t)packet->io_configs_offset +
  75. sum_io_cfgs) > (size_t)packet->header.size) ||
  76. ((pkt_wo_payload + (size_t)packet->patch_offset +
  77. sum_patch_desc) > (size_t)packet->header.size)) {
  78. CAM_ERR(CAM_UTIL, "params not within mem len:%zu %zu %zu %zu",
  79. (size_t)packet->header.size, sum_cmd_desc,
  80. sum_io_cfgs, sum_patch_desc);
  81. return -EINVAL;
  82. }
  83. return 0;
  84. }
  85. int cam_packet_util_get_kmd_buffer(struct cam_packet *packet,
  86. struct cam_kmd_buf_info *kmd_buf)
  87. {
  88. int rc = 0;
  89. size_t len = 0;
  90. size_t remain_len = 0;
  91. struct cam_cmd_buf_desc *cmd_desc;
  92. uint32_t *cpu_addr;
  93. if (!packet || !kmd_buf) {
  94. CAM_ERR(CAM_UTIL, "Invalid arg %pK %pK", packet, kmd_buf);
  95. return -EINVAL;
  96. }
  97. if ((packet->kmd_cmd_buf_index < 0) ||
  98. (packet->kmd_cmd_buf_index >= packet->num_cmd_buf)) {
  99. CAM_ERR(CAM_UTIL, "Invalid kmd buf index: %d",
  100. packet->kmd_cmd_buf_index);
  101. return -EINVAL;
  102. }
  103. /* Take first command descriptor and add offset to it for kmd*/
  104. cmd_desc = (struct cam_cmd_buf_desc *) ((uint8_t *)
  105. &packet->payload + packet->cmd_buf_offset);
  106. cmd_desc += packet->kmd_cmd_buf_index;
  107. rc = cam_packet_util_validate_cmd_desc(cmd_desc);
  108. if (rc)
  109. return rc;
  110. rc = cam_packet_util_get_cmd_mem_addr(cmd_desc->mem_handle, &cpu_addr,
  111. &len);
  112. if (rc)
  113. return rc;
  114. remain_len = len;
  115. if (((size_t)cmd_desc->offset >= len) ||
  116. ((size_t)cmd_desc->size > (len - (size_t)cmd_desc->offset))) {
  117. CAM_ERR(CAM_UTIL, "invalid memory len:%zd and cmd desc size:%d",
  118. len, cmd_desc->size);
  119. return -EINVAL;
  120. }
  121. remain_len -= (size_t)cmd_desc->offset;
  122. if ((size_t)packet->kmd_cmd_buf_offset >= remain_len) {
  123. CAM_ERR(CAM_UTIL, "Invalid kmd cmd buf offset: %zu",
  124. (size_t)packet->kmd_cmd_buf_offset);
  125. return -EINVAL;
  126. }
  127. cpu_addr += (cmd_desc->offset / 4) + (packet->kmd_cmd_buf_offset / 4);
  128. CAM_DBG(CAM_UTIL, "total size %d, cmd size: %d, KMD buffer size: %d",
  129. cmd_desc->size, cmd_desc->length,
  130. cmd_desc->size - cmd_desc->length);
  131. CAM_DBG(CAM_UTIL, "hdl 0x%x, cmd offset %d, kmd offset %d, addr 0x%pK",
  132. cmd_desc->mem_handle, cmd_desc->offset,
  133. packet->kmd_cmd_buf_offset, cpu_addr);
  134. kmd_buf->cpu_addr = cpu_addr;
  135. kmd_buf->handle = cmd_desc->mem_handle;
  136. kmd_buf->offset = cmd_desc->offset + packet->kmd_cmd_buf_offset;
  137. kmd_buf->size = cmd_desc->size - cmd_desc->length;
  138. kmd_buf->used_bytes = 0;
  139. return rc;
  140. }
  141. void cam_packet_dump_patch_info(struct cam_packet *packet,
  142. int32_t iommu_hdl, int32_t sec_mmu_hdl)
  143. {
  144. struct cam_patch_desc *patch_desc = NULL;
  145. dma_addr_t iova_addr;
  146. size_t dst_buf_len;
  147. size_t src_buf_size;
  148. int i, rc = 0;
  149. int32_t hdl;
  150. uintptr_t cpu_addr = 0;
  151. uint32_t *dst_cpu_addr;
  152. uint32_t flags;
  153. uint32_t value = 0;
  154. patch_desc = (struct cam_patch_desc *)
  155. ((uint32_t *) &packet->payload +
  156. packet->patch_offset/4);
  157. CAM_INFO(CAM_UTIL, "Total num of patches : %d",
  158. packet->num_patches);
  159. for (i = 0; i < packet->num_patches; i++) {
  160. hdl = cam_mem_is_secure_buf(patch_desc[i].src_buf_hdl) ?
  161. sec_mmu_hdl : iommu_hdl;
  162. rc = cam_mem_get_io_buf(patch_desc[i].src_buf_hdl,
  163. hdl, &iova_addr, &src_buf_size, &flags);
  164. if (rc < 0) {
  165. CAM_ERR(CAM_UTIL,
  166. "unable to get src buf address for hdl 0x%x",
  167. hdl);
  168. return;
  169. }
  170. rc = cam_mem_get_cpu_buf(patch_desc[i].dst_buf_hdl,
  171. &cpu_addr, &dst_buf_len);
  172. if (rc < 0 || !cpu_addr || (dst_buf_len == 0)) {
  173. CAM_ERR(CAM_UTIL, "unable to get dst buf address");
  174. return;
  175. }
  176. dst_cpu_addr = (uint32_t *)cpu_addr;
  177. dst_cpu_addr = (uint32_t *)((uint8_t *)dst_cpu_addr +
  178. patch_desc[i].dst_offset);
  179. value = *dst_cpu_addr;
  180. CAM_INFO(CAM_UTIL,
  181. "i = %d src_buf 0x%llx src_hdl 0x%x src_buf_with_offset 0x%llx src_size 0x%llx src_flags: %x dst %p dst_offset %u dst_hdl 0x%x value 0x%x",
  182. i, iova_addr, patch_desc[i].src_buf_hdl,
  183. (iova_addr + patch_desc[i].src_offset),
  184. src_buf_size, flags, dst_cpu_addr,
  185. patch_desc[i].dst_offset,
  186. patch_desc[i].dst_buf_hdl, value);
  187. if (!(*dst_cpu_addr))
  188. CAM_ERR(CAM_ICP, "Null at dst addr %p", dst_cpu_addr);
  189. }
  190. }
  191. static int cam_packet_util_get_patch_iova(
  192. struct cam_patch_unique_src_buf_tbl *tbl,
  193. int32_t hdl, uint32_t buf_hdl, dma_addr_t *iova,
  194. size_t *buf_size, uint32_t *flags)
  195. {
  196. int idx = 0;
  197. int rc = 0;
  198. size_t src_buf_size;
  199. dma_addr_t iova_addr;
  200. bool is_found = false;
  201. for (idx = 0; idx < CAM_UNIQUE_SRC_HDL_MAX; idx++) {
  202. if (buf_hdl == tbl[idx].hdl) {
  203. CAM_DBG(CAM_UTIL,
  204. "Matched entry for src_buf_hdl: 0x%x with src_hdl[%d]: 0x%x",
  205. buf_hdl, idx, tbl[idx].hdl);
  206. *iova = tbl[idx].iova;
  207. *buf_size = tbl[idx].buf_size;
  208. *flags = tbl[idx].flags;
  209. is_found = true;
  210. break;
  211. } else if ((tbl[idx].hdl == 0) || (tbl[idx].iova == 0)) {
  212. CAM_DBG(CAM_UTIL, "New src handle detected 0x%x", buf_hdl);
  213. is_found = false;
  214. break;
  215. }
  216. CAM_DBG(CAM_UTIL,
  217. "Index: %d is filled with differnt src_hdl: 0x%x",
  218. idx, buf_hdl);
  219. }
  220. if (!is_found) {
  221. CAM_DBG(CAM_UTIL, "src_hdl 0x%x not found in table entries",
  222. buf_hdl);
  223. rc = cam_mem_get_io_buf(buf_hdl, hdl, &iova_addr, &src_buf_size, flags);
  224. if (rc < 0) {
  225. CAM_ERR(CAM_UTIL,
  226. "unable to get iova for src_hdl: 0x%x",
  227. buf_hdl);
  228. return rc;
  229. }
  230. /* Update the table entry with unique src buf handle */
  231. if (idx < CAM_UNIQUE_SRC_HDL_MAX && tbl[idx].hdl == 0) {
  232. tbl[idx].buf_size = src_buf_size;
  233. tbl[idx].iova = iova_addr;
  234. tbl[idx].hdl = buf_hdl;
  235. tbl[idx].flags = *flags;
  236. CAM_DBG(CAM_UTIL,
  237. "Updated table index: %d with src_buf_hdl: 0x%x flags: %x",
  238. idx, tbl[idx].hdl, *flags);
  239. }
  240. *iova = iova_addr;
  241. *buf_size = src_buf_size;
  242. }
  243. return rc;
  244. }
  245. int cam_packet_util_process_patches(struct cam_packet *packet,
  246. int32_t iommu_hdl, int32_t sec_mmu_hdl, bool exp_mem)
  247. {
  248. struct cam_patch_desc *patch_desc = NULL;
  249. dma_addr_t iova_addr;
  250. uintptr_t cpu_addr = 0;
  251. dma_addr_t temp;
  252. uint32_t *dst_cpu_addr;
  253. size_t dst_buf_len;
  254. size_t src_buf_size;
  255. int i = 0;
  256. int rc = 0;
  257. uint32_t flags = 0;
  258. int32_t hdl;
  259. struct cam_patch_unique_src_buf_tbl
  260. tbl[CAM_UNIQUE_SRC_HDL_MAX];
  261. memset(tbl, 0, CAM_UNIQUE_SRC_HDL_MAX *
  262. sizeof(struct cam_patch_unique_src_buf_tbl));
  263. /* process patch descriptor */
  264. patch_desc = (struct cam_patch_desc *)
  265. ((uint32_t *) &packet->payload +
  266. packet->patch_offset/4);
  267. CAM_DBG(CAM_UTIL, "packet = %pK patch_desc = %pK size = %lu",
  268. (void *)packet, (void *)patch_desc,
  269. sizeof(struct cam_patch_desc));
  270. for (i = 0; i < packet->num_patches; i++) {
  271. hdl = cam_mem_is_secure_buf(patch_desc[i].src_buf_hdl) ?
  272. sec_mmu_hdl : iommu_hdl;
  273. rc = cam_packet_util_get_patch_iova(&tbl[0], hdl,
  274. patch_desc[i].src_buf_hdl, &iova_addr, &src_buf_size, &flags);
  275. if (rc) {
  276. CAM_ERR(CAM_UTIL,
  277. "get_iova failed for patch[%d], src_buf_hdl: 0x%x: rc: %d",
  278. i, patch_desc[i].src_buf_hdl, rc);
  279. return rc;
  280. }
  281. if ((size_t)patch_desc[i].src_offset >= src_buf_size) {
  282. CAM_ERR(CAM_UTIL,
  283. "Invalid src buf patch offset: patch:src_offset: 0x%x, src_buf_size: %zu",
  284. patch_desc[i].src_offset, src_buf_size);
  285. return -EINVAL;
  286. }
  287. temp = iova_addr;
  288. rc = cam_mem_get_cpu_buf(patch_desc[i].dst_buf_hdl,
  289. &cpu_addr, &dst_buf_len);
  290. if (rc < 0 || !cpu_addr || (dst_buf_len == 0)) {
  291. CAM_ERR(CAM_UTIL, "unable to get dst buf address");
  292. return rc;
  293. }
  294. dst_cpu_addr = (uint32_t *)cpu_addr;
  295. CAM_DBG(CAM_UTIL, "i = %d patch info = %x %x %x %x", i,
  296. patch_desc[i].dst_buf_hdl, patch_desc[i].dst_offset,
  297. patch_desc[i].src_buf_hdl, patch_desc[i].src_offset);
  298. if ((dst_buf_len < sizeof(void *)) ||
  299. ((dst_buf_len - sizeof(void *)) <
  300. (size_t)patch_desc[i].dst_offset)) {
  301. CAM_ERR(CAM_UTIL,
  302. "Invalid dst buf patch offset");
  303. return -EINVAL;
  304. }
  305. dst_cpu_addr = (uint32_t *)((uint8_t *)dst_cpu_addr +
  306. patch_desc[i].dst_offset);
  307. temp += patch_desc[i].src_offset;
  308. if (exp_mem && cam_smmu_is_expanded_memory()) {
  309. if ((flags & CAM_MEM_FLAG_HW_SHARED_ACCESS) ||
  310. (flags & CAM_MEM_FLAG_CMD_BUF_TYPE)) {
  311. *dst_cpu_addr = temp;
  312. } else {
  313. *dst_cpu_addr = CAM_36BIT_INTF_GET_IOVA_BASE(temp);
  314. }
  315. } else {
  316. *dst_cpu_addr = temp;
  317. }
  318. CAM_DBG(CAM_UTIL,
  319. "patch is done for dst %pK with iova 0x%lx patched value 0x%x, shared=%d, cmd=%d",
  320. dst_cpu_addr, iova_addr, *dst_cpu_addr,
  321. (flags & CAM_MEM_FLAG_HW_SHARED_ACCESS),
  322. (flags & CAM_MEM_FLAG_CMD_BUF_TYPE));
  323. }
  324. return rc;
  325. }
  326. int cam_packet_util_process_generic_cmd_buffer(
  327. struct cam_cmd_buf_desc *cmd_buf,
  328. cam_packet_generic_blob_handler blob_handler_cb, void *user_data)
  329. {
  330. int rc = 0;
  331. uintptr_t cpu_addr = 0;
  332. size_t buf_size;
  333. size_t remain_len = 0;
  334. uint32_t *blob_ptr;
  335. uint32_t blob_type, blob_size, blob_block_size, len_read;
  336. if (!cmd_buf || !blob_handler_cb) {
  337. CAM_ERR(CAM_UTIL, "Invalid args %pK %pK",
  338. cmd_buf, blob_handler_cb);
  339. return -EINVAL;
  340. }
  341. if (!cmd_buf->length || !cmd_buf->size) {
  342. CAM_ERR(CAM_UTIL, "Invalid cmd buf size %d %d",
  343. cmd_buf->length, cmd_buf->size);
  344. return -EINVAL;
  345. }
  346. rc = cam_mem_get_cpu_buf(cmd_buf->mem_handle, &cpu_addr, &buf_size);
  347. if (rc || !cpu_addr || (buf_size == 0)) {
  348. CAM_ERR(CAM_UTIL, "Failed in Get cpu addr, rc=%d, cpu_addr=%pK",
  349. rc, (void *)cpu_addr);
  350. return rc;
  351. }
  352. remain_len = buf_size;
  353. if ((buf_size < sizeof(uint32_t)) ||
  354. ((size_t)cmd_buf->offset > (buf_size - sizeof(uint32_t)))) {
  355. CAM_ERR(CAM_UTIL, "Invalid offset for cmd buf: %zu",
  356. (size_t)cmd_buf->offset);
  357. return -EINVAL;
  358. }
  359. remain_len -= (size_t)cmd_buf->offset;
  360. if (remain_len < (size_t)cmd_buf->length) {
  361. CAM_ERR(CAM_UTIL, "Invalid length for cmd buf: %zu",
  362. (size_t)cmd_buf->length);
  363. return -EINVAL;
  364. }
  365. blob_ptr = (uint32_t *)(((uint8_t *)cpu_addr) +
  366. cmd_buf->offset);
  367. CAM_DBG(CAM_UTIL,
  368. "GenericCmdBuffer cpuaddr=%pK, blobptr=%pK, len=%d",
  369. (void *)cpu_addr, (void *)blob_ptr, cmd_buf->length);
  370. len_read = 0;
  371. while (len_read < cmd_buf->length) {
  372. blob_type =
  373. ((*blob_ptr) & CAM_GENERIC_BLOB_CMDBUFFER_TYPE_MASK) >>
  374. CAM_GENERIC_BLOB_CMDBUFFER_TYPE_SHIFT;
  375. blob_size =
  376. ((*blob_ptr) & CAM_GENERIC_BLOB_CMDBUFFER_SIZE_MASK) >>
  377. CAM_GENERIC_BLOB_CMDBUFFER_SIZE_SHIFT;
  378. blob_block_size = sizeof(uint32_t) +
  379. (((blob_size + sizeof(uint32_t) - 1) /
  380. sizeof(uint32_t)) * sizeof(uint32_t));
  381. CAM_DBG(CAM_UTIL,
  382. "Blob type=%d size=%d block_size=%d len_read=%d total=%d",
  383. blob_type, blob_size, blob_block_size, len_read,
  384. cmd_buf->length);
  385. if (len_read + blob_block_size > cmd_buf->length) {
  386. CAM_ERR(CAM_UTIL, "Invalid Blob %d %d %d %d",
  387. blob_type, blob_size, len_read,
  388. cmd_buf->length);
  389. rc = -EINVAL;
  390. goto end;
  391. }
  392. len_read += blob_block_size;
  393. rc = blob_handler_cb(user_data, blob_type, blob_size,
  394. (uint8_t *)(blob_ptr + 1));
  395. if (rc) {
  396. CAM_ERR(CAM_UTIL, "Error in handling blob type %d %d",
  397. blob_type, blob_size);
  398. goto end;
  399. }
  400. blob_ptr += (blob_block_size / sizeof(uint32_t));
  401. }
  402. end:
  403. return rc;
  404. }
  405. int cam_presil_retrieve_buffers_from_packet(struct cam_packet *packet, int iommu_hdl,
  406. int out_res_id)
  407. {
  408. int rc = 0, i, j;
  409. struct cam_buf_io_cfg *io_cfg = NULL;
  410. dma_addr_t io_addr[CAM_PACKET_MAX_PLANES];
  411. size_t size;
  412. if (!packet || (iommu_hdl < 0)) {
  413. CAM_ERR(CAM_PRESIL, "Invalid params packet %pK iommu_hdl: %d", packet, iommu_hdl);
  414. return -EINVAL;
  415. }
  416. CAM_DBG(CAM_PRESIL, "Retrieving output buffer corresponding to res: 0x%x", out_res_id);
  417. io_cfg = (struct cam_buf_io_cfg *)((uint8_t *)&packet->payload + packet->io_configs_offset);
  418. for (i = 0; i < packet->num_io_configs; i++) {
  419. if ((io_cfg[i].direction != CAM_BUF_OUTPUT) ||
  420. (io_cfg[i].resource_type != out_res_id))
  421. continue;
  422. memset(io_addr, 0, sizeof(io_addr));
  423. for (j = 0; j < CAM_PACKET_MAX_PLANES; j++) {
  424. if (!io_cfg[i].mem_handle[j])
  425. break;
  426. rc = cam_mem_get_io_buf(io_cfg[i].mem_handle[j], iommu_hdl, &io_addr[j],
  427. &size, NULL);
  428. if (rc) {
  429. CAM_ERR(CAM_PRESIL, "no io addr for plane%d", j);
  430. rc = -ENOMEM;
  431. return rc;
  432. }
  433. /* For presil, address should be within 32 bit */
  434. if (io_addr[j] >> 32) {
  435. CAM_ERR(CAM_PRESIL,
  436. "Invalid address, presil mapped address should be 32 bit");
  437. rc = -EINVAL;
  438. return rc;
  439. }
  440. CAM_INFO(CAM_PRESIL,
  441. "Retrieving IO CFG buffer:%d addr: 0x%x offset 0x%x res_id: 0x%x",
  442. io_cfg[i].mem_handle[j], io_addr[j], io_cfg[i].offsets[j],
  443. io_cfg[i].resource_type);
  444. cam_mem_mgr_retrieve_buffer_from_presil(io_cfg[i].mem_handle[j], size,
  445. io_cfg[i].offsets[j], iommu_hdl);
  446. }
  447. }
  448. return rc;
  449. }
  450. static void cam_presil_add_unique_buf_hdl_to_list(int32_t buf_hdl,
  451. int32_t *hdl_list, int *num_hdls, int max_handles)
  452. {
  453. int k;
  454. bool hdl_found = false;
  455. if (!buf_hdl)
  456. return;
  457. if (*num_hdls >= max_handles) {
  458. CAM_ERR(CAM_PRESIL, "Failed to add entry num_hdls: %d max_handles:%d", *num_hdls,
  459. max_handles);
  460. return;
  461. }
  462. for (k = 0; k < *num_hdls; k++) {
  463. if (hdl_list[k] == buf_hdl) {
  464. hdl_found = true;
  465. break;
  466. }
  467. }
  468. if (!hdl_found)
  469. hdl_list[(*num_hdls)++] = buf_hdl;
  470. }
  471. int cam_presil_send_buffers_from_packet(struct cam_packet *packet, int img_iommu_hdl,
  472. int cdm_iommu_hdl)
  473. {
  474. struct cam_buf_io_cfg *io_cfg = NULL;
  475. struct cam_cmd_buf_desc *cmd_desc = NULL;
  476. struct cam_patch_desc *patch_desc = NULL;
  477. int i, j, rc = 0;
  478. int32_t unique_img_buffers[CAM_PRESIL_UNIQUE_HDL_MAX] = {0};
  479. int32_t unique_cmd_buffers[CAM_PRESIL_UNIQUE_HDL_MAX] = {0};
  480. int num_img_handles = 0, num_cmd_handles = 0;
  481. if(!packet) {
  482. CAM_ERR(CAM_PRESIL, "Packet is NULL");
  483. return -EINVAL;
  484. }
  485. if (img_iommu_hdl == -1) {
  486. goto send_cmd_buffers;
  487. }
  488. /* Adding IO config buffer handles to list*/
  489. io_cfg = (struct cam_buf_io_cfg *)((uint8_t *)&packet->payload + packet->io_configs_offset);
  490. for (i = 0; i < packet->num_io_configs; i++) {
  491. if (io_cfg[i].direction == CAM_BUF_OUTPUT)
  492. continue;
  493. for (j = 0; j < CAM_PACKET_MAX_PLANES; j++) {
  494. if (!io_cfg[i].mem_handle[j])
  495. break;
  496. CAM_DBG(CAM_PRESIL, "Adding IO CFG buffer:%d", io_cfg[i].mem_handle[j]);
  497. cam_presil_add_unique_buf_hdl_to_list(io_cfg[i].mem_handle[j],
  498. unique_img_buffers, &num_img_handles, CAM_PRESIL_UNIQUE_HDL_MAX);
  499. }
  500. }
  501. for (i = 0; i < num_img_handles; i++) {
  502. CAM_DBG(CAM_PRESIL, "Sending Image buffer i:%d mem_handle:%d", i,
  503. unique_img_buffers[i]);
  504. rc = cam_mem_mgr_send_buffer_to_presil(img_iommu_hdl,
  505. unique_img_buffers[i]);
  506. if (rc) {
  507. CAM_ERR(CAM_PRESIL, "Failed to send buffer i:%d mem_handle:%d rc:%d",
  508. i, unique_img_buffers[i], rc);
  509. return rc;
  510. }
  511. }
  512. send_cmd_buffers:
  513. if (cdm_iommu_hdl == -1) {
  514. goto end;
  515. }
  516. /* Adding CMD buffer handles to list*/
  517. cmd_desc = (struct cam_cmd_buf_desc *) ((uint8_t *)&packet->payload +
  518. packet->cmd_buf_offset);
  519. for (i = 0; i < packet->num_cmd_buf; i++) {
  520. CAM_DBG(CAM_PRESIL, "Adding CMD buffer:%d", cmd_desc[i].mem_handle);
  521. cam_presil_add_unique_buf_hdl_to_list(cmd_desc[i].mem_handle,
  522. unique_cmd_buffers, &num_cmd_handles, CAM_PRESIL_UNIQUE_HDL_MAX);
  523. }
  524. /* Adding Patch src buffer handles to list */
  525. patch_desc = (struct cam_patch_desc *) ((uint8_t *)&packet->payload + packet->patch_offset);
  526. for (i = 0; i < packet->num_patches; i++) {
  527. CAM_DBG(CAM_PRESIL, "Adding Patch src buffer:%d", patch_desc[i].src_buf_hdl);
  528. cam_presil_add_unique_buf_hdl_to_list(patch_desc[i].src_buf_hdl,
  529. unique_cmd_buffers, &num_cmd_handles, CAM_PRESIL_UNIQUE_HDL_MAX);
  530. }
  531. for (i = 0; i < num_cmd_handles; i++) {
  532. CAM_DBG(CAM_PRESIL, "Sending Command buffer i:%d mem_handle:%d", i,
  533. unique_cmd_buffers[i]);
  534. rc = cam_mem_mgr_send_buffer_to_presil(cdm_iommu_hdl,
  535. unique_cmd_buffers[i]);
  536. if (rc) {
  537. CAM_ERR(CAM_PRESIL, "Failed to send buffer i:%d mem_handle:%d rc:%d",
  538. i, unique_cmd_buffers[i], rc);
  539. return rc;
  540. }
  541. }
  542. end:
  543. return rc;
  544. }