hal_5018.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #include "hal_flow.h"
  25. #include "rx_flow_search_entry.h"
  26. #include "hal_rx_flow_info.h"
  27. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  28. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  30. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  32. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  33. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  34. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  35. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  36. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  39. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  41. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  42. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  51. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  52. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  55. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  56. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  57. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  58. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  59. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  60. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  61. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  63. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  65. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  66. STATUS_HEADER_REO_STATUS_NUMBER
  67. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  68. STATUS_HEADER_TIMESTAMP
  69. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  70. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  71. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  72. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  73. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  74. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  78. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  79. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  80. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  83. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  84. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  88. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  92. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  95. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  96. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  99. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  100. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  105. #define CE_WINDOW_ADDRESS_5018 \
  106. ((WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  107. #define UMAC_WINDOW_ADDRESS_5018 \
  108. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  109. #define WINDOW_CONFIGURATION_VALUE_5018 \
  110. ((CE_WINDOW_ADDRESS_5018 << 6) |\
  111. (UMAC_WINDOW_ADDRESS_5018 << 12) | \
  112. WINDOW_ENABLE_BIT)
  113. #define HOST_CE_MASK_VALUE 0xFF000000
  114. #include <hal_5018_tx.h>
  115. #include <hal_5018_rx.h>
  116. #include <hal_generic_api.h>
  117. #include <hal_wbm.h>
  118. /**
  119. * hal_rx_msdu_start_nss_get_5018(): API to get the NSS
  120. * Interval from rx_msdu_start
  121. *
  122. * @buf: pointer to the start of RX PKT TLV header
  123. * Return: uint32_t(nss)
  124. */
  125. static uint32_t hal_rx_msdu_start_nss_get_5018(uint8_t *buf)
  126. {
  127. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  128. struct rx_msdu_start *msdu_start =
  129. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  130. uint8_t mimo_ss_bitmap;
  131. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  132. return qdf_get_hweight8(mimo_ss_bitmap);
  133. }
  134. /**
  135. * hal_rx_mon_hw_desc_get_mpdu_status_5018(): Retrieve MPDU status
  136. *
  137. * @ hw_desc_addr: Start address of Rx HW TLVs
  138. * @ rs: Status for monitor mode
  139. *
  140. * Return: void
  141. */
  142. static void hal_rx_mon_hw_desc_get_mpdu_status_5018(void *hw_desc_addr,
  143. struct mon_rx_status *rs)
  144. {
  145. struct rx_msdu_start *rx_msdu_start;
  146. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  147. uint32_t reg_value;
  148. const uint32_t sgi_hw_to_cdp[] = {
  149. CDP_SGI_0_8_US,
  150. CDP_SGI_0_4_US,
  151. CDP_SGI_1_6_US,
  152. CDP_SGI_3_2_US,
  153. };
  154. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  155. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  156. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  157. RX_MSDU_START_5, USER_RSSI);
  158. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  159. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  160. rs->sgi = sgi_hw_to_cdp[reg_value];
  161. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  162. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  163. /* TODO: rs->beamformed should be set for SU beamforming also */
  164. }
  165. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  166. /**
  167. * hal_get_link_desc_size_5018(): API to get the link desc size
  168. *
  169. * Return: uint32_t
  170. */
  171. static uint32_t hal_get_link_desc_size_5018(void)
  172. {
  173. return LINK_DESC_SIZE;
  174. }
  175. /**
  176. * hal_rx_get_tlv_5018(): API to get the tlv
  177. *
  178. * @rx_tlv: TLV data extracted from the rx packet
  179. * Return: uint8_t
  180. */
  181. static uint8_t hal_rx_get_tlv_5018(void *rx_tlv)
  182. {
  183. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  184. }
  185. /**
  186. * hal_rx_mpdu_start_tlv_tag_valid_5018 () - API to check if RX_MPDU_START
  187. * tlv tag is valid
  188. *
  189. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  190. *
  191. * Return: true if RX_MPDU_START is valied, else false.
  192. */
  193. uint8_t hal_rx_mpdu_start_tlv_tag_valid_5018(void *rx_tlv_hdr)
  194. {
  195. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  196. uint32_t tlv_tag;
  197. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  198. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  199. }
  200. /**
  201. * hal_rx_wbm_err_msdu_continuation_get_5018 () - API to check if WBM
  202. * msdu continuation bit is set
  203. *
  204. *@wbm_desc: wbm release ring descriptor
  205. *
  206. * Return: true if msdu continuation bit is set.
  207. */
  208. uint8_t hal_rx_wbm_err_msdu_continuation_get_5018(void *wbm_desc)
  209. {
  210. uint32_t comp_desc =
  211. *(uint32_t *)(((uint8_t *)wbm_desc) +
  212. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  213. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  214. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  215. }
  216. static
  217. void hal_compute_reo_remap_ix2_ix3_5018(uint32_t *ring, uint32_t num_rings,
  218. uint32_t *remap1, uint32_t *remap2)
  219. {
  220. switch (num_rings) {
  221. case 1:
  222. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  223. HAL_REO_REMAP_IX2(ring[0], 17) |
  224. HAL_REO_REMAP_IX2(ring[0], 18) |
  225. HAL_REO_REMAP_IX2(ring[0], 19) |
  226. HAL_REO_REMAP_IX2(ring[0], 20) |
  227. HAL_REO_REMAP_IX2(ring[0], 21) |
  228. HAL_REO_REMAP_IX2(ring[0], 22) |
  229. HAL_REO_REMAP_IX2(ring[0], 23);
  230. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  231. HAL_REO_REMAP_IX3(ring[0], 25) |
  232. HAL_REO_REMAP_IX3(ring[0], 26) |
  233. HAL_REO_REMAP_IX3(ring[0], 27) |
  234. HAL_REO_REMAP_IX3(ring[0], 28) |
  235. HAL_REO_REMAP_IX3(ring[0], 29) |
  236. HAL_REO_REMAP_IX3(ring[0], 30) |
  237. HAL_REO_REMAP_IX3(ring[0], 31);
  238. break;
  239. case 2:
  240. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  241. HAL_REO_REMAP_IX2(ring[0], 17) |
  242. HAL_REO_REMAP_IX2(ring[1], 18) |
  243. HAL_REO_REMAP_IX2(ring[1], 19) |
  244. HAL_REO_REMAP_IX2(ring[0], 20) |
  245. HAL_REO_REMAP_IX2(ring[0], 21) |
  246. HAL_REO_REMAP_IX2(ring[1], 22) |
  247. HAL_REO_REMAP_IX2(ring[1], 23);
  248. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  249. HAL_REO_REMAP_IX3(ring[0], 25) |
  250. HAL_REO_REMAP_IX3(ring[1], 26) |
  251. HAL_REO_REMAP_IX3(ring[1], 27) |
  252. HAL_REO_REMAP_IX3(ring[0], 28) |
  253. HAL_REO_REMAP_IX3(ring[0], 29) |
  254. HAL_REO_REMAP_IX3(ring[1], 30) |
  255. HAL_REO_REMAP_IX3(ring[1], 31);
  256. break;
  257. case 3:
  258. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  259. HAL_REO_REMAP_IX2(ring[1], 17) |
  260. HAL_REO_REMAP_IX2(ring[2], 18) |
  261. HAL_REO_REMAP_IX2(ring[0], 19) |
  262. HAL_REO_REMAP_IX2(ring[1], 20) |
  263. HAL_REO_REMAP_IX2(ring[2], 21) |
  264. HAL_REO_REMAP_IX2(ring[0], 22) |
  265. HAL_REO_REMAP_IX2(ring[1], 23);
  266. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  267. HAL_REO_REMAP_IX3(ring[0], 25) |
  268. HAL_REO_REMAP_IX3(ring[1], 26) |
  269. HAL_REO_REMAP_IX3(ring[2], 27) |
  270. HAL_REO_REMAP_IX3(ring[0], 28) |
  271. HAL_REO_REMAP_IX3(ring[1], 29) |
  272. HAL_REO_REMAP_IX3(ring[2], 30) |
  273. HAL_REO_REMAP_IX3(ring[0], 31);
  274. break;
  275. case 4:
  276. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  277. HAL_REO_REMAP_IX2(ring[1], 17) |
  278. HAL_REO_REMAP_IX2(ring[2], 18) |
  279. HAL_REO_REMAP_IX2(ring[3], 19) |
  280. HAL_REO_REMAP_IX2(ring[0], 20) |
  281. HAL_REO_REMAP_IX2(ring[1], 21) |
  282. HAL_REO_REMAP_IX2(ring[2], 22) |
  283. HAL_REO_REMAP_IX2(ring[3], 23);
  284. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  285. HAL_REO_REMAP_IX3(ring[1], 25) |
  286. HAL_REO_REMAP_IX3(ring[2], 26) |
  287. HAL_REO_REMAP_IX3(ring[3], 27) |
  288. HAL_REO_REMAP_IX3(ring[0], 28) |
  289. HAL_REO_REMAP_IX3(ring[1], 29) |
  290. HAL_REO_REMAP_IX3(ring[2], 30) |
  291. HAL_REO_REMAP_IX3(ring[3], 31);
  292. break;
  293. }
  294. }
  295. /**
  296. * hal_rx_proc_phyrx_other_receive_info_tlv_5018(): API to get tlv info
  297. *
  298. * Return: uint32_t
  299. */
  300. static inline
  301. void hal_rx_proc_phyrx_other_receive_info_tlv_5018(void *rx_tlv_hdr,
  302. void *ppdu_info_hdl)
  303. {
  304. }
  305. /**
  306. * hal_rx_dump_msdu_start_tlv_5018() : dump RX msdu_start TLV in structured
  307. * human readable format.
  308. * @ msdu_start: pointer the msdu_start TLV in pkt.
  309. * @ dbg_level: log level.
  310. *
  311. * Return: void
  312. */
  313. static void hal_rx_dump_msdu_start_tlv_5018(void *msdustart,
  314. uint8_t dbg_level)
  315. {
  316. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  317. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  318. "rx_msdu_start tlv - "
  319. "rxpcu_mpdu_filter_in_category: %d "
  320. "sw_frame_group_id: %d "
  321. "phy_ppdu_id: %d "
  322. "msdu_length: %d "
  323. "ipsec_esp: %d "
  324. "l3_offset: %d "
  325. "ipsec_ah: %d "
  326. "l4_offset: %d "
  327. "msdu_number: %d "
  328. "decap_format: %d "
  329. "ipv4_proto: %d "
  330. "ipv6_proto: %d "
  331. "tcp_proto: %d "
  332. "udp_proto: %d "
  333. "ip_frag: %d "
  334. "tcp_only_ack: %d "
  335. "da_is_bcast_mcast: %d "
  336. "ip4_protocol_ip6_next_header: %d "
  337. "toeplitz_hash_2_or_4: %d "
  338. "flow_id_toeplitz: %d "
  339. "user_rssi: %d "
  340. "pkt_type: %d "
  341. "stbc: %d "
  342. "sgi: %d "
  343. "rate_mcs: %d "
  344. "receive_bandwidth: %d "
  345. "reception_type: %d "
  346. "ppdu_start_timestamp: %d "
  347. "sw_phy_meta_data: %d ",
  348. msdu_start->rxpcu_mpdu_filter_in_category,
  349. msdu_start->sw_frame_group_id,
  350. msdu_start->phy_ppdu_id,
  351. msdu_start->msdu_length,
  352. msdu_start->ipsec_esp,
  353. msdu_start->l3_offset,
  354. msdu_start->ipsec_ah,
  355. msdu_start->l4_offset,
  356. msdu_start->msdu_number,
  357. msdu_start->decap_format,
  358. msdu_start->ipv4_proto,
  359. msdu_start->ipv6_proto,
  360. msdu_start->tcp_proto,
  361. msdu_start->udp_proto,
  362. msdu_start->ip_frag,
  363. msdu_start->tcp_only_ack,
  364. msdu_start->da_is_bcast_mcast,
  365. msdu_start->ip4_protocol_ip6_next_header,
  366. msdu_start->toeplitz_hash_2_or_4,
  367. msdu_start->flow_id_toeplitz,
  368. msdu_start->user_rssi,
  369. msdu_start->pkt_type,
  370. msdu_start->stbc,
  371. msdu_start->sgi,
  372. msdu_start->rate_mcs,
  373. msdu_start->receive_bandwidth,
  374. msdu_start->reception_type,
  375. msdu_start->ppdu_start_timestamp,
  376. msdu_start->sw_phy_meta_data);
  377. }
  378. /**
  379. * hal_rx_dump_msdu_end_tlv_5018: dump RX msdu_end TLV in structured
  380. * human readable format.
  381. * @ msdu_end: pointer the msdu_end TLV in pkt.
  382. * @ dbg_level: log level.
  383. *
  384. * Return: void
  385. */
  386. static void hal_rx_dump_msdu_end_tlv_5018(void *msduend,
  387. uint8_t dbg_level)
  388. {
  389. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  390. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  391. "rx_msdu_end tlv - "
  392. "rxpcu_mpdu_filter_in_category: %d "
  393. "sw_frame_group_id: %d "
  394. "phy_ppdu_id: %d "
  395. "ip_hdr_chksum: %d "
  396. "reported_mpdu_length: %d "
  397. "key_id_octet: %d "
  398. "cce_super_rule: %d "
  399. "cce_classify_not_done_truncat: %d "
  400. "cce_classify_not_done_cce_dis: %d "
  401. "rule_indication_31_0: %d "
  402. "rule_indication_63_32: %d "
  403. "da_offset: %d "
  404. "sa_offset: %d "
  405. "da_offset_valid: %d "
  406. "sa_offset_valid: %d "
  407. "ipv6_options_crc: %d "
  408. "tcp_seq_number: %d "
  409. "tcp_ack_number: %d "
  410. "tcp_flag: %d "
  411. "lro_eligible: %d "
  412. "window_size: %d "
  413. "tcp_udp_chksum: %d "
  414. "sa_idx_timeout: %d "
  415. "da_idx_timeout: %d "
  416. "msdu_limit_error: %d "
  417. "flow_idx_timeout: %d "
  418. "flow_idx_invalid: %d "
  419. "wifi_parser_error: %d "
  420. "amsdu_parser_error: %d "
  421. "sa_is_valid: %d "
  422. "da_is_valid: %d "
  423. "da_is_mcbc: %d "
  424. "l3_header_padding: %d "
  425. "first_msdu: %d "
  426. "last_msdu: %d "
  427. "sa_idx: %d "
  428. "msdu_drop: %d "
  429. "reo_destination_indication: %d "
  430. "flow_idx: %d "
  431. "fse_metadata: %d "
  432. "cce_metadata: %d "
  433. "sa_sw_peer_id: %d ",
  434. msdu_end->rxpcu_mpdu_filter_in_category,
  435. msdu_end->sw_frame_group_id,
  436. msdu_end->phy_ppdu_id,
  437. msdu_end->ip_hdr_chksum,
  438. msdu_end->reported_mpdu_length,
  439. msdu_end->key_id_octet,
  440. msdu_end->cce_super_rule,
  441. msdu_end->cce_classify_not_done_truncate,
  442. msdu_end->cce_classify_not_done_cce_dis,
  443. msdu_end->rule_indication_31_0,
  444. msdu_end->rule_indication_63_32,
  445. msdu_end->da_offset,
  446. msdu_end->sa_offset,
  447. msdu_end->da_offset_valid,
  448. msdu_end->sa_offset_valid,
  449. msdu_end->ipv6_options_crc,
  450. msdu_end->tcp_seq_number,
  451. msdu_end->tcp_ack_number,
  452. msdu_end->tcp_flag,
  453. msdu_end->lro_eligible,
  454. msdu_end->window_size,
  455. msdu_end->tcp_udp_chksum,
  456. msdu_end->sa_idx_timeout,
  457. msdu_end->da_idx_timeout,
  458. msdu_end->msdu_limit_error,
  459. msdu_end->flow_idx_timeout,
  460. msdu_end->flow_idx_invalid,
  461. msdu_end->wifi_parser_error,
  462. msdu_end->amsdu_parser_error,
  463. msdu_end->sa_is_valid,
  464. msdu_end->da_is_valid,
  465. msdu_end->da_is_mcbc,
  466. msdu_end->l3_header_padding,
  467. msdu_end->first_msdu,
  468. msdu_end->last_msdu,
  469. msdu_end->sa_idx,
  470. msdu_end->msdu_drop,
  471. msdu_end->reo_destination_indication,
  472. msdu_end->flow_idx,
  473. msdu_end->fse_metadata,
  474. msdu_end->cce_metadata,
  475. msdu_end->sa_sw_peer_id);
  476. }
  477. /**
  478. * hal_rx_mpdu_start_tid_get_5018(): API to get tid
  479. * from rx_msdu_start
  480. *
  481. * @buf: pointer to the start of RX PKT TLV header
  482. * Return: uint32_t(tid value)
  483. */
  484. static uint32_t hal_rx_mpdu_start_tid_get_5018(uint8_t *buf)
  485. {
  486. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  487. struct rx_mpdu_start *mpdu_start =
  488. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  489. uint32_t tid;
  490. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  491. return tid;
  492. }
  493. /**
  494. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  495. * Interval from rx_msdu_start
  496. *
  497. * @buf: pointer to the start of RX PKT TLV header
  498. * Return: uint32_t(reception_type)
  499. */
  500. static uint32_t hal_rx_msdu_start_reception_type_get_5018(uint8_t *buf)
  501. {
  502. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  503. struct rx_msdu_start *msdu_start =
  504. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  505. uint32_t reception_type;
  506. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  507. return reception_type;
  508. }
  509. /**
  510. * hal_rx_msdu_end_da_idx_get_5018: API to get da_idx
  511. * from rx_msdu_end TLV
  512. *
  513. * @ buf: pointer to the start of RX PKT TLV headers
  514. * Return: da index
  515. */
  516. static uint16_t hal_rx_msdu_end_da_idx_get_5018(uint8_t *buf)
  517. {
  518. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  519. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  520. uint16_t da_idx;
  521. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  522. return da_idx;
  523. }
  524. /**
  525. * hal_rx_get_rx_fragment_number_5018(): Function to retrieve rx fragment number
  526. *
  527. * @nbuf: Network buffer
  528. * Returns: rx fragment number
  529. */
  530. static
  531. uint8_t hal_rx_get_rx_fragment_number_5018(uint8_t *buf)
  532. {
  533. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  534. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  535. /* Return first 4 bits as fragment number */
  536. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  537. DOT11_SEQ_FRAG_MASK);
  538. }
  539. /**
  540. * hal_rx_msdu_end_da_is_mcbc_get_5018(): API to check if pkt is MCBC
  541. * from rx_msdu_end TLV
  542. *
  543. * @ buf: pointer to the start of RX PKT TLV headers
  544. * Return: da_is_mcbc
  545. */
  546. static uint8_t
  547. hal_rx_msdu_end_da_is_mcbc_get_5018(uint8_t *buf)
  548. {
  549. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  550. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  551. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  552. }
  553. /**
  554. * hal_rx_msdu_end_sa_is_valid_get_5018(): API to get_5018 the
  555. * sa_is_valid bit from rx_msdu_end TLV
  556. *
  557. * @ buf: pointer to the start of RX PKT TLV headers
  558. * Return: sa_is_valid bit
  559. */
  560. static uint8_t
  561. hal_rx_msdu_end_sa_is_valid_get_5018(uint8_t *buf)
  562. {
  563. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  564. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  565. uint8_t sa_is_valid;
  566. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  567. return sa_is_valid;
  568. }
  569. /**
  570. * hal_rx_msdu_end_sa_idx_get_5018(): API to get_5018 the
  571. * sa_idx from rx_msdu_end TLV
  572. *
  573. * @ buf: pointer to the start of RX PKT TLV headers
  574. * Return: sa_idx (SA AST index)
  575. */
  576. static uint16_t hal_rx_msdu_end_sa_idx_get_5018(uint8_t *buf)
  577. {
  578. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  579. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  580. uint16_t sa_idx;
  581. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  582. return sa_idx;
  583. }
  584. /**
  585. * hal_rx_desc_is_first_msdu_5018() - Check if first msdu
  586. *
  587. * @hal_soc_hdl: hal_soc handle
  588. * @hw_desc_addr: hardware descriptor address
  589. *
  590. * Return: 0 - success/ non-zero failure
  591. */
  592. static uint32_t hal_rx_desc_is_first_msdu_5018(void *hw_desc_addr)
  593. {
  594. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  595. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  596. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  597. }
  598. /**
  599. * hal_rx_msdu_end_l3_hdr_padding_get_5018(): API to get_5018 the
  600. * l3_header padding from rx_msdu_end TLV
  601. *
  602. * @ buf: pointer to the start of RX PKT TLV headers
  603. * Return: number of l3 header padding bytes
  604. */
  605. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_5018(uint8_t *buf)
  606. {
  607. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  608. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  609. uint32_t l3_header_padding;
  610. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  611. return l3_header_padding;
  612. }
  613. /**
  614. * @ hal_rx_encryption_info_valid_5018: Returns encryption type.
  615. *
  616. * @ buf: rx_tlv_hdr of the received packet
  617. * @ Return: encryption type
  618. */
  619. inline uint32_t hal_rx_encryption_info_valid_5018(uint8_t *buf)
  620. {
  621. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  622. struct rx_mpdu_start *mpdu_start =
  623. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  624. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  625. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  626. return encryption_info;
  627. }
  628. /*
  629. * @ hal_rx_print_pn_5018: Prints the PN of rx packet.
  630. *
  631. * @ buf: rx_tlv_hdr of the received packet
  632. * @ Return: void
  633. */
  634. static void hal_rx_print_pn_5018(uint8_t *buf)
  635. {
  636. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  637. struct rx_mpdu_start *mpdu_start =
  638. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  639. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  640. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  641. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  642. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  643. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  644. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  645. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  646. }
  647. /**
  648. * hal_rx_msdu_end_first_msdu_get_5018: API to get first msdu status
  649. * from rx_msdu_end TLV
  650. *
  651. * @ buf: pointer to the start of RX PKT TLV headers
  652. * Return: first_msdu
  653. */
  654. static uint8_t hal_rx_msdu_end_first_msdu_get_5018(uint8_t *buf)
  655. {
  656. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  657. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  658. uint8_t first_msdu;
  659. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  660. return first_msdu;
  661. }
  662. /**
  663. * hal_rx_msdu_end_da_is_valid_get_5018: API to check if da is valid
  664. * from rx_msdu_end TLV
  665. *
  666. * @ buf: pointer to the start of RX PKT TLV headers
  667. * Return: da_is_valid
  668. */
  669. static uint8_t hal_rx_msdu_end_da_is_valid_get_5018(uint8_t *buf)
  670. {
  671. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  672. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  673. uint8_t da_is_valid;
  674. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  675. return da_is_valid;
  676. }
  677. /**
  678. * hal_rx_msdu_end_last_msdu_get_5018: API to get last msdu status
  679. * from rx_msdu_end TLV
  680. *
  681. * @ buf: pointer to the start of RX PKT TLV headers
  682. * Return: last_msdu
  683. */
  684. static uint8_t hal_rx_msdu_end_last_msdu_get_5018(uint8_t *buf)
  685. {
  686. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  687. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  688. uint8_t last_msdu;
  689. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  690. return last_msdu;
  691. }
  692. /*
  693. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  694. *
  695. * @nbuf: Network buffer
  696. * Returns: value of mpdu 4th address valid field
  697. */
  698. inline bool hal_rx_get_mpdu_mac_ad4_valid_5018(uint8_t *buf)
  699. {
  700. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  701. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  702. bool ad4_valid = 0;
  703. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  704. return ad4_valid;
  705. }
  706. /**
  707. * hal_rx_mpdu_start_sw_peer_id_get_5018: Retrieve sw peer_id
  708. * @buf: network buffer
  709. *
  710. * Return: sw peer_id
  711. */
  712. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_5018(uint8_t *buf)
  713. {
  714. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  715. struct rx_mpdu_start *mpdu_start =
  716. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  717. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  718. &mpdu_start->rx_mpdu_info_details);
  719. }
  720. /*
  721. * hal_rx_mpdu_get_to_ds_5018(): API to get the tods info
  722. * from rx_mpdu_start
  723. *
  724. * @buf: pointer to the start of RX PKT TLV header
  725. * Return: uint32_t(to_ds)
  726. */
  727. static uint32_t hal_rx_mpdu_get_to_ds_5018(uint8_t *buf)
  728. {
  729. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  730. struct rx_mpdu_start *mpdu_start =
  731. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  732. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  733. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  734. }
  735. /*
  736. * hal_rx_mpdu_get_fr_ds_5018(): API to get the from ds info
  737. * from rx_mpdu_start
  738. *
  739. * @buf: pointer to the start of RX PKT TLV header
  740. * Return: uint32_t(fr_ds)
  741. */
  742. static uint32_t hal_rx_mpdu_get_fr_ds_5018(uint8_t *buf)
  743. {
  744. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  745. struct rx_mpdu_start *mpdu_start =
  746. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  747. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  748. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  749. }
  750. /*
  751. * hal_rx_get_mpdu_frame_control_valid_5018(): Retrieves mpdu
  752. * frame control valid
  753. *
  754. * @nbuf: Network buffer
  755. * Returns: value of frame control valid field
  756. */
  757. static uint8_t hal_rx_get_mpdu_frame_control_valid_5018(uint8_t *buf)
  758. {
  759. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  760. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  761. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  762. }
  763. /*
  764. * hal_rx_mpdu_get_addr1_5018(): API to check get address1 of the mpdu
  765. *
  766. * @buf: pointer to the start of RX PKT TLV headera
  767. * @mac_addr: pointer to mac address
  768. * Return: success/failure
  769. */
  770. static QDF_STATUS hal_rx_mpdu_get_addr1_5018(uint8_t *buf,
  771. uint8_t *mac_addr)
  772. {
  773. struct __attribute__((__packed__)) hal_addr1 {
  774. uint32_t ad1_31_0;
  775. uint16_t ad1_47_32;
  776. };
  777. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  778. struct rx_mpdu_start *mpdu_start =
  779. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  780. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  781. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  782. uint32_t mac_addr_ad1_valid;
  783. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  784. if (mac_addr_ad1_valid) {
  785. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  786. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  787. return QDF_STATUS_SUCCESS;
  788. }
  789. return QDF_STATUS_E_FAILURE;
  790. }
  791. /*
  792. * hal_rx_mpdu_get_addr2_5018(): API to check get address2 of the mpdu
  793. * in the packet
  794. *
  795. * @buf: pointer to the start of RX PKT TLV header
  796. * @mac_addr: pointer to mac address
  797. * Return: success/failure
  798. */
  799. static QDF_STATUS hal_rx_mpdu_get_addr2_5018(uint8_t *buf, uint8_t *mac_addr)
  800. {
  801. struct __attribute__((__packed__)) hal_addr2 {
  802. uint16_t ad2_15_0;
  803. uint32_t ad2_47_16;
  804. };
  805. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  806. struct rx_mpdu_start *mpdu_start =
  807. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  808. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  809. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  810. uint32_t mac_addr_ad2_valid;
  811. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  812. if (mac_addr_ad2_valid) {
  813. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  814. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  815. return QDF_STATUS_SUCCESS;
  816. }
  817. return QDF_STATUS_E_FAILURE;
  818. }
  819. /*
  820. * hal_rx_mpdu_get_addr3_5018(): API to get address3 of the mpdu
  821. * in the packet
  822. *
  823. * @buf: pointer to the start of RX PKT TLV header
  824. * @mac_addr: pointer to mac address
  825. * Return: success/failure
  826. */
  827. static QDF_STATUS hal_rx_mpdu_get_addr3_5018(uint8_t *buf, uint8_t *mac_addr)
  828. {
  829. struct __attribute__((__packed__)) hal_addr3 {
  830. uint32_t ad3_31_0;
  831. uint16_t ad3_47_32;
  832. };
  833. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  834. struct rx_mpdu_start *mpdu_start =
  835. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  836. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  837. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  838. uint32_t mac_addr_ad3_valid;
  839. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  840. if (mac_addr_ad3_valid) {
  841. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  842. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  843. return QDF_STATUS_SUCCESS;
  844. }
  845. return QDF_STATUS_E_FAILURE;
  846. }
  847. /*
  848. * hal_rx_mpdu_get_addr4_5018(): API to get address4 of the mpdu
  849. * in the packet
  850. *
  851. * @buf: pointer to the start of RX PKT TLV header
  852. * @mac_addr: pointer to mac address
  853. * Return: success/failure
  854. */
  855. static QDF_STATUS hal_rx_mpdu_get_addr4_5018(uint8_t *buf, uint8_t *mac_addr)
  856. {
  857. struct __attribute__((__packed__)) hal_addr4 {
  858. uint32_t ad4_31_0;
  859. uint16_t ad4_47_32;
  860. };
  861. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  862. struct rx_mpdu_start *mpdu_start =
  863. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  864. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  865. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  866. uint32_t mac_addr_ad4_valid;
  867. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  868. if (mac_addr_ad4_valid) {
  869. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  870. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  871. return QDF_STATUS_SUCCESS;
  872. }
  873. return QDF_STATUS_E_FAILURE;
  874. }
  875. /*
  876. * hal_rx_get_mpdu_sequence_control_valid_5018(): Get mpdu
  877. * sequence control valid
  878. *
  879. * @nbuf: Network buffer
  880. * Returns: value of sequence control valid field
  881. */
  882. static uint8_t hal_rx_get_mpdu_sequence_control_valid_5018(uint8_t *buf)
  883. {
  884. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  885. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  886. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  887. }
  888. /**
  889. * hal_rx_is_unicast_5018: check packet is unicast frame or not.
  890. *
  891. * @ buf: pointer to rx pkt TLV.
  892. *
  893. * Return: true on unicast.
  894. */
  895. static bool hal_rx_is_unicast_5018(uint8_t *buf)
  896. {
  897. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  898. struct rx_mpdu_start *mpdu_start =
  899. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  900. uint32_t grp_id;
  901. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  902. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  903. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  904. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  905. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  906. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  907. }
  908. /**
  909. * hal_rx_tid_get_5018: get tid based on qos control valid.
  910. * @hal_soc_hdl: hal soc handle
  911. * @buf: pointer to rx pkt TLV.
  912. *
  913. * Return: tid
  914. */
  915. static uint32_t hal_rx_tid_get_5018(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  916. {
  917. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  918. struct rx_mpdu_start *mpdu_start =
  919. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  920. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  921. uint8_t qos_control_valid =
  922. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  923. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  924. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  925. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  926. if (qos_control_valid)
  927. return hal_rx_mpdu_start_tid_get_5018(buf);
  928. return HAL_RX_NON_QOS_TID;
  929. }
  930. /**
  931. * hal_rx_hw_desc_get_ppduid_get_5018(): retrieve ppdu id
  932. * @rx_tlv_hdr: rx tlv header
  933. * @rxdma_dst_ring_desc: rxdma HW descriptor
  934. *
  935. * Return: ppdu id
  936. */
  937. static uint32_t hal_rx_hw_desc_get_ppduid_get_5018(void *rx_tlv_hdr,
  938. void *rxdma_dst_ring_desc)
  939. {
  940. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  941. return HAL_RX_REO_ENT_PHY_PPDU_ID_GET(reo_ent);
  942. }
  943. /**
  944. * hal_reo_status_get_header_5018 - Process reo desc info
  945. * @d - Pointer to reo descriptior
  946. * @b - tlv type info
  947. * @h1 - Pointer to hal_reo_status_header where info to be stored
  948. *
  949. * Return - none.
  950. *
  951. */
  952. static void hal_reo_status_get_header_5018(uint32_t *d, int b, void *h1)
  953. {
  954. uint32_t val1 = 0;
  955. struct hal_reo_status_header *h =
  956. (struct hal_reo_status_header *)h1;
  957. switch (b) {
  958. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  959. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  960. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  961. break;
  962. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  963. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  964. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  965. break;
  966. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  967. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  968. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  969. break;
  970. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  971. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  972. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  973. break;
  974. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  975. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  976. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  977. break;
  978. case HAL_REO_DESC_THRES_STATUS_TLV:
  979. val1 =
  980. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  981. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  982. break;
  983. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  984. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  985. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  986. break;
  987. default:
  988. qdf_nofl_err("ERROR: Unknown tlv\n");
  989. break;
  990. }
  991. h->cmd_num =
  992. HAL_GET_FIELD(
  993. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  994. val1);
  995. h->exec_time =
  996. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  997. CMD_EXECUTION_TIME, val1);
  998. h->status =
  999. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1000. REO_CMD_EXECUTION_STATUS, val1);
  1001. switch (b) {
  1002. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1003. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1004. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1005. break;
  1006. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1007. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1008. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1009. break;
  1010. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1011. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1012. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1013. break;
  1014. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1015. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1016. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1017. break;
  1018. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1019. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1020. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1021. break;
  1022. case HAL_REO_DESC_THRES_STATUS_TLV:
  1023. val1 =
  1024. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1025. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1026. break;
  1027. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1028. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1029. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1030. break;
  1031. default:
  1032. qdf_nofl_err("ERROR: Unknown tlv\n");
  1033. break;
  1034. }
  1035. h->tstamp =
  1036. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1037. }
  1038. /**
  1039. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018():
  1040. * Retrieve qos control valid bit from the tlv.
  1041. * @buf: pointer to rx pkt TLV.
  1042. *
  1043. * Return: qos control value.
  1044. */
  1045. static inline uint32_t
  1046. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018(uint8_t *buf)
  1047. {
  1048. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1049. struct rx_mpdu_start *mpdu_start =
  1050. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1051. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1052. &mpdu_start->rx_mpdu_info_details);
  1053. }
  1054. /**
  1055. * hal_rx_msdu_end_sa_sw_peer_id_get_5018(): API to get the
  1056. * sa_sw_peer_id from rx_msdu_end TLV
  1057. * @buf: pointer to the start of RX PKT TLV headers
  1058. *
  1059. * Return: sa_sw_peer_id index
  1060. */
  1061. static inline uint32_t
  1062. hal_rx_msdu_end_sa_sw_peer_id_get_5018(uint8_t *buf)
  1063. {
  1064. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1065. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1066. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1067. }
  1068. /**
  1069. * hal_tx_desc_set_mesh_en_5018 - Set mesh_enable flag in Tx descriptor
  1070. * @desc: Handle to Tx Descriptor
  1071. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1072. * enabling the interpretation of the 'Mesh Control Present' bit
  1073. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1074. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1075. * is present between the header and the LLC.
  1076. *
  1077. * Return: void
  1078. */
  1079. static inline
  1080. void hal_tx_desc_set_mesh_en_5018(void *desc, uint8_t en)
  1081. {
  1082. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1083. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1084. }
  1085. static
  1086. void *hal_rx_msdu0_buffer_addr_lsb_5018(void *link_desc_va)
  1087. {
  1088. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1089. }
  1090. static
  1091. void *hal_rx_msdu_desc_info_ptr_get_5018(void *msdu0)
  1092. {
  1093. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1094. }
  1095. static
  1096. void *hal_ent_mpdu_desc_info_5018(void *ent_ring_desc)
  1097. {
  1098. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1099. }
  1100. static
  1101. void *hal_dst_mpdu_desc_info_5018(void *dst_ring_desc)
  1102. {
  1103. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1104. }
  1105. static
  1106. uint8_t hal_rx_get_fc_valid_5018(uint8_t *buf)
  1107. {
  1108. return HAL_RX_GET_FC_VALID(buf);
  1109. }
  1110. static uint8_t hal_rx_get_to_ds_flag_5018(uint8_t *buf)
  1111. {
  1112. return HAL_RX_GET_TO_DS_FLAG(buf);
  1113. }
  1114. static uint8_t hal_rx_get_mac_addr2_valid_5018(uint8_t *buf)
  1115. {
  1116. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1117. }
  1118. static uint8_t hal_rx_get_filter_category_5018(uint8_t *buf)
  1119. {
  1120. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1121. }
  1122. static uint32_t
  1123. hal_rx_get_ppdu_id_5018(uint8_t *buf)
  1124. {
  1125. struct rx_mpdu_info *rx_mpdu_info;
  1126. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1127. rx_mpdu_info =
  1128. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1129. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1130. }
  1131. /**
  1132. * hal_reo_config_5018(): Set reo config parameters
  1133. * @soc: hal soc handle
  1134. * @reg_val: value to be set
  1135. * @reo_params: reo parameters
  1136. *
  1137. * Return: void
  1138. */
  1139. static void
  1140. hal_reo_config_5018(struct hal_soc *soc,
  1141. uint32_t reg_val,
  1142. struct hal_reo_params *reo_params)
  1143. {
  1144. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1145. }
  1146. /**
  1147. * hal_rx_msdu_desc_info_get_ptr_5018() - Get msdu desc info ptr
  1148. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1149. *
  1150. * Return - Pointer to rx_msdu_desc_info structure.
  1151. *
  1152. */
  1153. static void *hal_rx_msdu_desc_info_get_ptr_5018(void *msdu_details_ptr)
  1154. {
  1155. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1156. }
  1157. /**
  1158. * hal_rx_link_desc_msdu0_ptr_5018 - Get pointer to rx_msdu details
  1159. * @link_desc - Pointer to link desc
  1160. *
  1161. * Return - Pointer to rx_msdu_details structure
  1162. *
  1163. */
  1164. static void *hal_rx_link_desc_msdu0_ptr_5018(void *link_desc)
  1165. {
  1166. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1167. }
  1168. /**
  1169. * hal_rx_msdu_flow_idx_get_5018: API to get flow index
  1170. * from rx_msdu_end TLV
  1171. * @buf: pointer to the start of RX PKT TLV headers
  1172. *
  1173. * Return: flow index value from MSDU END TLV
  1174. */
  1175. static inline uint32_t hal_rx_msdu_flow_idx_get_5018(uint8_t *buf)
  1176. {
  1177. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1178. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1179. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1180. }
  1181. /**
  1182. * hal_rx_msdu_flow_idx_invalid_5018: API to get flow index invalid
  1183. * from rx_msdu_end TLV
  1184. * @buf: pointer to the start of RX PKT TLV headers
  1185. *
  1186. * Return: flow index invalid value from MSDU END TLV
  1187. */
  1188. static bool hal_rx_msdu_flow_idx_invalid_5018(uint8_t *buf)
  1189. {
  1190. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1191. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1192. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1193. }
  1194. /**
  1195. * hal_rx_msdu_flow_idx_timeout_5018: API to get flow index timeout
  1196. * from rx_msdu_end TLV
  1197. * @buf: pointer to the start of RX PKT TLV headers
  1198. *
  1199. * Return: flow index timeout value from MSDU END TLV
  1200. */
  1201. static bool hal_rx_msdu_flow_idx_timeout_5018(uint8_t *buf)
  1202. {
  1203. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1204. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1205. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1206. }
  1207. /**
  1208. * hal_rx_msdu_fse_metadata_get_5018: API to get FSE metadata
  1209. * from rx_msdu_end TLV
  1210. * @buf: pointer to the start of RX PKT TLV headers
  1211. *
  1212. * Return: fse metadata value from MSDU END TLV
  1213. */
  1214. static uint32_t hal_rx_msdu_fse_metadata_get_5018(uint8_t *buf)
  1215. {
  1216. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1217. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1218. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1219. }
  1220. /**
  1221. * hal_rx_msdu_cce_metadata_get_5018: API to get CCE metadata
  1222. * from rx_msdu_end TLV
  1223. * @buf: pointer to the start of RX PKT TLV headers
  1224. *
  1225. * Return: cce_metadata
  1226. */
  1227. static uint16_t
  1228. hal_rx_msdu_cce_metadata_get_5018(uint8_t *buf)
  1229. {
  1230. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1231. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1232. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1233. }
  1234. /**
  1235. * hal_rx_msdu_get_flow_params_5018: API to get flow index, flow index invalid
  1236. * and flow index timeout from rx_msdu_end TLV
  1237. * @buf: pointer to the start of RX PKT TLV headers
  1238. * @flow_invalid: pointer to return value of flow_idx_valid
  1239. * @flow_timeout: pointer to return value of flow_idx_timeout
  1240. * @flow_index: pointer to return value of flow_idx
  1241. *
  1242. * Return: none
  1243. */
  1244. static inline void
  1245. hal_rx_msdu_get_flow_params_5018(uint8_t *buf,
  1246. bool *flow_invalid,
  1247. bool *flow_timeout,
  1248. uint32_t *flow_index)
  1249. {
  1250. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1251. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1252. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1253. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1254. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1255. }
  1256. /**
  1257. * hal_rx_tlv_get_tcp_chksum_5018() - API to get tcp checksum
  1258. * @buf: rx_tlv_hdr
  1259. *
  1260. * Return: tcp checksum
  1261. */
  1262. static uint16_t
  1263. hal_rx_tlv_get_tcp_chksum_5018(uint8_t *buf)
  1264. {
  1265. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1266. }
  1267. /**
  1268. * hal_rx_get_rx_sequence_5018(): Function to retrieve rx sequence number
  1269. *
  1270. * @nbuf: Network buffer
  1271. * Returns: rx sequence number
  1272. */
  1273. static
  1274. uint16_t hal_rx_get_rx_sequence_5018(uint8_t *buf)
  1275. {
  1276. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1277. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1278. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1279. }
  1280. /**
  1281. * hal_get_window_address_5018(): Function to get hp/tp address
  1282. * @hal_soc: Pointer to hal_soc
  1283. * @addr: address offset of register
  1284. *
  1285. * Return: modified address offset of register
  1286. */
  1287. static inline qdf_iomem_t hal_get_window_address_5018(struct hal_soc *hal_soc,
  1288. qdf_iomem_t addr)
  1289. {
  1290. uint32_t offset = addr - hal_soc->dev_base_addr;
  1291. qdf_iomem_t new_offset;
  1292. /*
  1293. * Check if offset lies within CE register range(0x08400000)
  1294. * or UMAC/DP register range (0x00A00000).
  1295. * If offset lies within CE register range, map it
  1296. * into CE region.
  1297. */
  1298. if (offset & HOST_CE_MASK_VALUE) {
  1299. offset = offset - WFSS_CE_REG_BASE;
  1300. new_offset = (hal_soc->dev_base_addr_ce + offset);
  1301. return new_offset;
  1302. } else {
  1303. /*
  1304. * If offset lies within DP register range,
  1305. * return the address as such
  1306. */
  1307. return addr;
  1308. }
  1309. }
  1310. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1311. {
  1312. /* Write value into window configuration register */
  1313. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1314. WINDOW_CONFIGURATION_VALUE_5018);
  1315. }
  1316. /**
  1317. * hal_rx_msdu_packet_metadata_get_5018(): API to get the
  1318. * msdu information from rx_msdu_end TLV
  1319. *
  1320. * @ buf: pointer to the start of RX PKT TLV headers
  1321. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1322. */
  1323. static void
  1324. hal_rx_msdu_packet_metadata_get_5018(uint8_t *buf,
  1325. void *msdu_pkt_metadata)
  1326. {
  1327. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1328. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1329. struct hal_rx_msdu_metadata *msdu_metadata =
  1330. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1331. msdu_metadata->l3_hdr_pad =
  1332. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1333. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1334. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1335. msdu_metadata->sa_sw_peer_id =
  1336. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1337. }
  1338. /**
  1339. * hal_rx_flow_setup_fse_5018() - Setup a flow search entry in HW FST
  1340. * @fst: Pointer to the Rx Flow Search Table
  1341. * @table_offset: offset into the table where the flow is to be setup
  1342. * @flow: Flow Parameters
  1343. *
  1344. * Return: Success/Failure
  1345. */
  1346. static void *
  1347. hal_rx_flow_setup_fse_5018(uint8_t *rx_fst, uint32_t table_offset,
  1348. uint8_t *rx_flow)
  1349. {
  1350. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1351. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1352. uint8_t *fse;
  1353. bool fse_valid;
  1354. if (table_offset >= fst->max_entries) {
  1355. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1356. "HAL FSE table offset %u exceeds max entries %u",
  1357. table_offset, fst->max_entries);
  1358. return NULL;
  1359. }
  1360. fse = (uint8_t *)fst->base_vaddr +
  1361. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1362. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1363. if (fse_valid) {
  1364. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1365. "HAL FSE %pK already valid", fse);
  1366. return NULL;
  1367. }
  1368. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1369. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1370. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1371. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1372. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1373. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1374. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1375. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1376. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1377. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1378. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1379. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1380. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1381. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1382. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1383. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1384. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1385. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1386. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1387. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1388. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1389. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1390. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1391. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1392. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1393. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1394. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1395. (flow->tuple_info.dest_port));
  1396. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1397. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1398. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1399. (flow->tuple_info.src_port));
  1400. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1401. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1402. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1403. flow->tuple_info.l4_protocol);
  1404. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1405. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1406. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1407. flow->reo_destination_handler);
  1408. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1409. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1410. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1411. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1414. flow->fse_metadata);
  1415. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1416. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1417. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1418. REO_DESTINATION_INDICATION,
  1419. flow->reo_destination_indication);
  1420. /* Reset all the other fields in FSE */
  1421. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1422. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1423. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1424. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1425. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1426. return fse;
  1427. }
  1428. struct hal_hw_txrx_ops qca5018_hal_hw_txrx_ops = {
  1429. /* init and setup */
  1430. hal_srng_dst_hw_init_generic,
  1431. hal_srng_src_hw_init_generic,
  1432. hal_get_hw_hptp_generic,
  1433. hal_reo_setup_generic,
  1434. hal_setup_link_idle_list_generic,
  1435. hal_get_window_address_5018,
  1436. NULL,
  1437. /* tx */
  1438. hal_tx_desc_set_dscp_tid_table_id_5018,
  1439. hal_tx_set_dscp_tid_map_5018,
  1440. hal_tx_update_dscp_tid_5018,
  1441. hal_tx_desc_set_lmac_id_5018,
  1442. hal_tx_desc_set_buf_addr_generic,
  1443. hal_tx_desc_set_search_type_generic,
  1444. hal_tx_desc_set_search_index_generic,
  1445. hal_tx_desc_set_cache_set_num_generic,
  1446. hal_tx_comp_get_status_generic,
  1447. hal_tx_comp_get_release_reason_generic,
  1448. hal_get_wbm_internal_error_generic,
  1449. hal_tx_desc_set_mesh_en_5018,
  1450. hal_tx_init_cmd_credit_ring_5018,
  1451. /* rx */
  1452. hal_rx_msdu_start_nss_get_5018,
  1453. hal_rx_mon_hw_desc_get_mpdu_status_5018,
  1454. hal_rx_get_tlv_5018,
  1455. hal_rx_proc_phyrx_other_receive_info_tlv_5018,
  1456. hal_rx_dump_msdu_start_tlv_5018,
  1457. hal_rx_dump_msdu_end_tlv_5018,
  1458. hal_get_link_desc_size_5018,
  1459. hal_rx_mpdu_start_tid_get_5018,
  1460. hal_rx_msdu_start_reception_type_get_5018,
  1461. hal_rx_msdu_end_da_idx_get_5018,
  1462. hal_rx_msdu_desc_info_get_ptr_5018,
  1463. hal_rx_link_desc_msdu0_ptr_5018,
  1464. hal_reo_status_get_header_5018,
  1465. hal_rx_status_get_tlv_info_generic,
  1466. hal_rx_wbm_err_info_get_generic,
  1467. hal_rx_dump_mpdu_start_tlv_generic,
  1468. hal_tx_set_pcp_tid_map_generic,
  1469. hal_tx_update_pcp_tid_generic,
  1470. hal_tx_update_tidmap_prty_generic,
  1471. hal_rx_get_rx_fragment_number_5018,
  1472. hal_rx_msdu_end_da_is_mcbc_get_5018,
  1473. hal_rx_msdu_end_sa_is_valid_get_5018,
  1474. hal_rx_msdu_end_sa_idx_get_5018,
  1475. hal_rx_desc_is_first_msdu_5018,
  1476. hal_rx_msdu_end_l3_hdr_padding_get_5018,
  1477. hal_rx_encryption_info_valid_5018,
  1478. hal_rx_print_pn_5018,
  1479. hal_rx_msdu_end_first_msdu_get_5018,
  1480. hal_rx_msdu_end_da_is_valid_get_5018,
  1481. hal_rx_msdu_end_last_msdu_get_5018,
  1482. hal_rx_get_mpdu_mac_ad4_valid_5018,
  1483. hal_rx_mpdu_start_sw_peer_id_get_5018,
  1484. hal_rx_mpdu_get_to_ds_5018,
  1485. hal_rx_mpdu_get_fr_ds_5018,
  1486. hal_rx_get_mpdu_frame_control_valid_5018,
  1487. hal_rx_mpdu_get_addr1_5018,
  1488. hal_rx_mpdu_get_addr2_5018,
  1489. hal_rx_mpdu_get_addr3_5018,
  1490. hal_rx_mpdu_get_addr4_5018,
  1491. hal_rx_get_mpdu_sequence_control_valid_5018,
  1492. hal_rx_is_unicast_5018,
  1493. hal_rx_tid_get_5018,
  1494. hal_rx_hw_desc_get_ppduid_get_5018,
  1495. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018,
  1496. hal_rx_msdu_end_sa_sw_peer_id_get_5018,
  1497. hal_rx_msdu0_buffer_addr_lsb_5018,
  1498. hal_rx_msdu_desc_info_ptr_get_5018,
  1499. hal_ent_mpdu_desc_info_5018,
  1500. hal_dst_mpdu_desc_info_5018,
  1501. hal_rx_get_fc_valid_5018,
  1502. hal_rx_get_to_ds_flag_5018,
  1503. hal_rx_get_mac_addr2_valid_5018,
  1504. hal_rx_get_filter_category_5018,
  1505. hal_rx_get_ppdu_id_5018,
  1506. hal_reo_config_5018,
  1507. hal_rx_msdu_flow_idx_get_5018,
  1508. hal_rx_msdu_flow_idx_invalid_5018,
  1509. hal_rx_msdu_flow_idx_timeout_5018,
  1510. hal_rx_msdu_fse_metadata_get_5018,
  1511. hal_rx_msdu_cce_metadata_get_5018,
  1512. hal_rx_msdu_get_flow_params_5018,
  1513. hal_rx_tlv_get_tcp_chksum_5018,
  1514. hal_rx_get_rx_sequence_5018,
  1515. NULL,
  1516. NULL,
  1517. /* rx - msdu fast path info fields */
  1518. hal_rx_msdu_packet_metadata_get_5018,
  1519. NULL,
  1520. NULL,
  1521. NULL,
  1522. NULL,
  1523. NULL,
  1524. NULL,
  1525. hal_rx_mpdu_start_tlv_tag_valid_5018,
  1526. NULL,
  1527. hal_rx_wbm_err_msdu_continuation_get_5018,
  1528. /* rx - TLV struct offsets */
  1529. hal_rx_msdu_end_offset_get_generic,
  1530. hal_rx_attn_offset_get_generic,
  1531. hal_rx_msdu_start_offset_get_generic,
  1532. hal_rx_mpdu_start_offset_get_generic,
  1533. hal_rx_mpdu_end_offset_get_generic,
  1534. hal_rx_flow_setup_fse_5018,
  1535. hal_compute_reo_remap_ix2_ix3_5018
  1536. };
  1537. struct hal_hw_srng_config hw_srng_table_5018[] = {
  1538. /* TODO: max_rings can populated by querying HW capabilities */
  1539. { /* REO_DST */
  1540. .start_ring_id = HAL_SRNG_REO2SW1,
  1541. .max_rings = 4,
  1542. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1543. .lmac_ring = FALSE,
  1544. .ring_dir = HAL_SRNG_DST_RING,
  1545. .reg_start = {
  1546. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1547. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1548. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1549. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1550. },
  1551. .reg_size = {
  1552. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1553. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1554. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1555. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1556. },
  1557. .max_size =
  1558. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1559. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1560. },
  1561. { /* REO_EXCEPTION */
  1562. /* Designating REO2TCL ring as exception ring. This ring is
  1563. * similar to other REO2SW rings though it is named as REO2TCL.
  1564. * Any of theREO2SW rings can be used as exception ring.
  1565. */
  1566. .start_ring_id = HAL_SRNG_REO2TCL,
  1567. .max_rings = 1,
  1568. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1569. .lmac_ring = FALSE,
  1570. .ring_dir = HAL_SRNG_DST_RING,
  1571. .reg_start = {
  1572. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1573. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1574. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1575. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1576. },
  1577. /* Single ring - provide ring size if multiple rings of this
  1578. * type are supported
  1579. */
  1580. .reg_size = {},
  1581. .max_size =
  1582. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1583. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1584. },
  1585. { /* REO_REINJECT */
  1586. .start_ring_id = HAL_SRNG_SW2REO,
  1587. .max_rings = 1,
  1588. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1589. .lmac_ring = FALSE,
  1590. .ring_dir = HAL_SRNG_SRC_RING,
  1591. .reg_start = {
  1592. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1593. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1594. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1595. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1596. },
  1597. /* Single ring - provide ring size if multiple rings of this
  1598. * type are supported
  1599. */
  1600. .reg_size = {},
  1601. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1602. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1603. },
  1604. { /* REO_CMD */
  1605. .start_ring_id = HAL_SRNG_REO_CMD,
  1606. .max_rings = 1,
  1607. .entry_size = (sizeof(struct tlv_32_hdr) +
  1608. sizeof(struct reo_get_queue_stats)) >> 2,
  1609. .lmac_ring = FALSE,
  1610. .ring_dir = HAL_SRNG_SRC_RING,
  1611. .reg_start = {
  1612. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1613. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1614. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1615. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1616. },
  1617. /* Single ring - provide ring size if multiple rings of this
  1618. * type are supported
  1619. */
  1620. .reg_size = {},
  1621. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1622. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1623. },
  1624. { /* REO_STATUS */
  1625. .start_ring_id = HAL_SRNG_REO_STATUS,
  1626. .max_rings = 1,
  1627. .entry_size = (sizeof(struct tlv_32_hdr) +
  1628. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1629. .lmac_ring = FALSE,
  1630. .ring_dir = HAL_SRNG_DST_RING,
  1631. .reg_start = {
  1632. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1633. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1634. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1635. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1636. },
  1637. /* Single ring - provide ring size if multiple rings of this
  1638. * type are supported
  1639. */
  1640. .reg_size = {},
  1641. .max_size =
  1642. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1643. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1644. },
  1645. { /* TCL_DATA */
  1646. .start_ring_id = HAL_SRNG_SW2TCL1,
  1647. .max_rings = 3,
  1648. .entry_size = (sizeof(struct tlv_32_hdr) +
  1649. sizeof(struct tcl_data_cmd)) >> 2,
  1650. .lmac_ring = FALSE,
  1651. .ring_dir = HAL_SRNG_SRC_RING,
  1652. .reg_start = {
  1653. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1654. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1655. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1656. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1657. },
  1658. .reg_size = {
  1659. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1660. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1661. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1662. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1663. },
  1664. .max_size =
  1665. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1666. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1667. },
  1668. { /* TCL_CMD */
  1669. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1670. .max_rings = 1,
  1671. .entry_size = (sizeof(struct tlv_32_hdr) +
  1672. sizeof(struct tcl_data_cmd)) >> 2,
  1673. .lmac_ring = FALSE,
  1674. .ring_dir = HAL_SRNG_SRC_RING,
  1675. .reg_start = {
  1676. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1677. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1678. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1679. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1680. },
  1681. /* Single ring - provide ring size if multiple rings of this
  1682. * type are supported
  1683. */
  1684. .reg_size = {},
  1685. .max_size =
  1686. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1687. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1688. },
  1689. { /* TCL_STATUS */
  1690. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1691. .max_rings = 1,
  1692. .entry_size = (sizeof(struct tlv_32_hdr) +
  1693. sizeof(struct tcl_status_ring)) >> 2,
  1694. .lmac_ring = FALSE,
  1695. .ring_dir = HAL_SRNG_DST_RING,
  1696. .reg_start = {
  1697. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1698. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1699. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1700. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1701. },
  1702. /* Single ring - provide ring size if multiple rings of this
  1703. * type are supported
  1704. */
  1705. .reg_size = {},
  1706. .max_size =
  1707. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1708. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1709. },
  1710. { /* CE_SRC */
  1711. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1712. .max_rings = 12,
  1713. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1714. .lmac_ring = FALSE,
  1715. .ring_dir = HAL_SRNG_SRC_RING,
  1716. .reg_start = {
  1717. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1718. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1719. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1720. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1721. },
  1722. .reg_size = {
  1723. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1724. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1725. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1726. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1727. },
  1728. .max_size =
  1729. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1730. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1731. },
  1732. { /* CE_DST */
  1733. .start_ring_id = HAL_SRNG_CE_0_DST,
  1734. .max_rings = 12,
  1735. .entry_size = 8 >> 2,
  1736. /*TODO: entry_size above should actually be
  1737. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1738. * of struct ce_dst_desc in HW header files
  1739. */
  1740. .lmac_ring = FALSE,
  1741. .ring_dir = HAL_SRNG_SRC_RING,
  1742. .reg_start = {
  1743. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1744. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1745. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1746. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1747. },
  1748. .reg_size = {
  1749. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1750. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1751. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1752. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1753. },
  1754. .max_size =
  1755. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1756. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1757. },
  1758. { /* CE_DST_STATUS */
  1759. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1760. .max_rings = 12,
  1761. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1762. .lmac_ring = FALSE,
  1763. .ring_dir = HAL_SRNG_DST_RING,
  1764. .reg_start = {
  1765. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1766. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1767. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1768. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1769. },
  1770. /* TODO: check destination status ring registers */
  1771. .reg_size = {
  1772. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1773. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1774. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1775. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1776. },
  1777. .max_size =
  1778. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1779. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1780. },
  1781. { /* WBM_IDLE_LINK */
  1782. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1783. .max_rings = 1,
  1784. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1785. .lmac_ring = FALSE,
  1786. .ring_dir = HAL_SRNG_SRC_RING,
  1787. .reg_start = {
  1788. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1789. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1790. },
  1791. /* Single ring - provide ring size if multiple rings of this
  1792. * type are supported
  1793. */
  1794. .reg_size = {},
  1795. .max_size =
  1796. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1797. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1798. },
  1799. { /* SW2WBM_RELEASE */
  1800. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1801. .max_rings = 1,
  1802. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1803. .lmac_ring = FALSE,
  1804. .ring_dir = HAL_SRNG_SRC_RING,
  1805. .reg_start = {
  1806. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1807. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1808. },
  1809. /* Single ring - provide ring size if multiple rings of this
  1810. * type are supported
  1811. */
  1812. .reg_size = {},
  1813. .max_size =
  1814. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1815. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1816. },
  1817. { /* WBM2SW_RELEASE */
  1818. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1819. .max_rings = 4,
  1820. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1821. .lmac_ring = FALSE,
  1822. .ring_dir = HAL_SRNG_DST_RING,
  1823. .reg_start = {
  1824. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1825. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1826. },
  1827. .reg_size = {
  1828. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1829. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1830. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1831. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1832. },
  1833. .max_size =
  1834. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1835. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1836. },
  1837. { /* RXDMA_BUF */
  1838. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1839. #ifdef IPA_OFFLOAD
  1840. .max_rings = 3,
  1841. #else
  1842. .max_rings = 2,
  1843. #endif
  1844. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1845. .lmac_ring = TRUE,
  1846. .ring_dir = HAL_SRNG_SRC_RING,
  1847. /* reg_start is not set because LMAC rings are not accessed
  1848. * from host
  1849. */
  1850. .reg_start = {},
  1851. .reg_size = {},
  1852. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1853. },
  1854. { /* RXDMA_DST */
  1855. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1856. .max_rings = 1,
  1857. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1858. .lmac_ring = TRUE,
  1859. .ring_dir = HAL_SRNG_DST_RING,
  1860. /* reg_start is not set because LMAC rings are not accessed
  1861. * from host
  1862. */
  1863. .reg_start = {},
  1864. .reg_size = {},
  1865. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1866. },
  1867. { /* RXDMA_MONITOR_BUF */
  1868. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1869. .max_rings = 1,
  1870. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1871. .lmac_ring = TRUE,
  1872. .ring_dir = HAL_SRNG_SRC_RING,
  1873. /* reg_start is not set because LMAC rings are not accessed
  1874. * from host
  1875. */
  1876. .reg_start = {},
  1877. .reg_size = {},
  1878. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1879. },
  1880. { /* RXDMA_MONITOR_STATUS */
  1881. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1882. .max_rings = 1,
  1883. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1884. .lmac_ring = TRUE,
  1885. .ring_dir = HAL_SRNG_SRC_RING,
  1886. /* reg_start is not set because LMAC rings are not accessed
  1887. * from host
  1888. */
  1889. .reg_start = {},
  1890. .reg_size = {},
  1891. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1892. },
  1893. { /* RXDMA_MONITOR_DST */
  1894. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1895. .max_rings = 1,
  1896. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1897. .lmac_ring = TRUE,
  1898. .ring_dir = HAL_SRNG_DST_RING,
  1899. /* reg_start is not set because LMAC rings are not accessed
  1900. * from host
  1901. */
  1902. .reg_start = {},
  1903. .reg_size = {},
  1904. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1905. },
  1906. { /* RXDMA_MONITOR_DESC */
  1907. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1908. .max_rings = 1,
  1909. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1910. .lmac_ring = TRUE,
  1911. .ring_dir = HAL_SRNG_SRC_RING,
  1912. /* reg_start is not set because LMAC rings are not accessed
  1913. * from host
  1914. */
  1915. .reg_start = {},
  1916. .reg_size = {},
  1917. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1918. },
  1919. { /* DIR_BUF_RX_DMA_SRC */
  1920. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1921. /* one ring for spectral and one ring for cfr */
  1922. .max_rings = 2,
  1923. .entry_size = 2,
  1924. .lmac_ring = TRUE,
  1925. .ring_dir = HAL_SRNG_SRC_RING,
  1926. /* reg_start is not set because LMAC rings are not accessed
  1927. * from host
  1928. */
  1929. .reg_start = {},
  1930. .reg_size = {},
  1931. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1932. },
  1933. #ifdef WLAN_FEATURE_CIF_CFR
  1934. { /* WIFI_POS_SRC */
  1935. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1936. .max_rings = 1,
  1937. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1938. .lmac_ring = TRUE,
  1939. .ring_dir = HAL_SRNG_SRC_RING,
  1940. /* reg_start is not set because LMAC rings are not accessed
  1941. * from host
  1942. */
  1943. .reg_start = {},
  1944. .reg_size = {},
  1945. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1946. },
  1947. #endif
  1948. };
  1949. int32_t hal_hw_reg_offset_qca5018[] = {
  1950. /* dst */
  1951. REG_OFFSET(DST, HP),
  1952. REG_OFFSET(DST, TP),
  1953. REG_OFFSET(DST, ID),
  1954. REG_OFFSET(DST, MISC),
  1955. REG_OFFSET(DST, HP_ADDR_LSB),
  1956. REG_OFFSET(DST, HP_ADDR_MSB),
  1957. REG_OFFSET(DST, MSI1_BASE_LSB),
  1958. REG_OFFSET(DST, MSI1_BASE_MSB),
  1959. REG_OFFSET(DST, MSI1_DATA),
  1960. REG_OFFSET(DST, BASE_LSB),
  1961. REG_OFFSET(DST, BASE_MSB),
  1962. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1963. /* src */
  1964. REG_OFFSET(SRC, HP),
  1965. REG_OFFSET(SRC, TP),
  1966. REG_OFFSET(SRC, ID),
  1967. REG_OFFSET(SRC, MISC),
  1968. REG_OFFSET(SRC, TP_ADDR_LSB),
  1969. REG_OFFSET(SRC, TP_ADDR_MSB),
  1970. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1971. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1972. REG_OFFSET(SRC, MSI1_DATA),
  1973. REG_OFFSET(SRC, BASE_LSB),
  1974. REG_OFFSET(SRC, BASE_MSB),
  1975. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1976. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1977. };
  1978. /**
  1979. * hal_qca5018_attach()- Attach 5018 target specific hal_soc ops,
  1980. * offset and srng table
  1981. * Return: void
  1982. */
  1983. void hal_qca5018_attach(struct hal_soc *hal_soc)
  1984. {
  1985. hal_soc->hw_srng_table = hw_srng_table_5018;
  1986. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca5018;
  1987. hal_soc->ops = &qca5018_hal_hw_txrx_ops;
  1988. }