dp_ipa.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918
  1. /*
  2. * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifdef IPA_OFFLOAD
  17. #include <qdf_ipa_wdi3.h>
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <hal_hw_headers.h>
  21. #include <hal_api.h>
  22. #include <hif.h>
  23. #include <htt.h>
  24. #include <wdi_event.h>
  25. #include <queue.h>
  26. #include "dp_types.h"
  27. #include "dp_htt.h"
  28. #include "dp_tx.h"
  29. #include "dp_rx.h"
  30. #include "dp_ipa.h"
  31. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  32. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  33. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  34. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  35. * This causes back pressure, resulting in a FW crash.
  36. * By leaving some entries with no buffer attached, WBM will be able to write
  37. * to the ring, and from dumps we can figure out the buffer which is causing
  38. * this issue.
  39. */
  40. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  41. /**
  42. *struct dp_ipa_reo_remap_record - history for dp ipa reo remaps
  43. * @ix0_reg: reo destination ring IX0 value
  44. * @ix2_reg: reo destination ring IX2 value
  45. * @ix3_reg: reo destination ring IX3 value
  46. */
  47. struct dp_ipa_reo_remap_record {
  48. uint64_t timestamp;
  49. uint32_t ix0_reg;
  50. uint32_t ix2_reg;
  51. uint32_t ix3_reg;
  52. };
  53. #define REO_REMAP_HISTORY_SIZE 32
  54. struct dp_ipa_reo_remap_record dp_ipa_reo_remap_history[REO_REMAP_HISTORY_SIZE];
  55. static qdf_atomic_t dp_ipa_reo_remap_history_index;
  56. static int dp_ipa_reo_remap_record_index_next(qdf_atomic_t *index)
  57. {
  58. int next = qdf_atomic_inc_return(index);
  59. if (next == REO_REMAP_HISTORY_SIZE)
  60. qdf_atomic_sub(REO_REMAP_HISTORY_SIZE, index);
  61. return next % REO_REMAP_HISTORY_SIZE;
  62. }
  63. /**
  64. * dp_ipa_reo_remap_history_add() - Record dp ipa reo remap values
  65. * @ix0_val: reo destination ring IX0 value
  66. * @ix2_val: reo destination ring IX2 value
  67. * @ix3_val: reo destination ring IX3 value
  68. *
  69. * Return: None
  70. */
  71. static void dp_ipa_reo_remap_history_add(uint32_t ix0_val, uint32_t ix2_val,
  72. uint32_t ix3_val)
  73. {
  74. int idx = dp_ipa_reo_remap_record_index_next(
  75. &dp_ipa_reo_remap_history_index);
  76. struct dp_ipa_reo_remap_record *record = &dp_ipa_reo_remap_history[idx];
  77. record->timestamp = qdf_get_log_timestamp();
  78. record->ix0_reg = ix0_val;
  79. record->ix2_reg = ix2_val;
  80. record->ix3_reg = ix3_val;
  81. }
  82. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  83. qdf_nbuf_t nbuf,
  84. uint32_t size,
  85. bool create)
  86. {
  87. qdf_mem_info_t mem_map_table = {0};
  88. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  89. qdf_nbuf_get_frag_paddr(nbuf, 0),
  90. size);
  91. if (create)
  92. qdf_ipa_wdi_create_smmu_mapping(1, &mem_map_table);
  93. else
  94. qdf_ipa_wdi_release_smmu_mapping(1, &mem_map_table);
  95. return QDF_STATUS_SUCCESS;
  96. }
  97. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  98. qdf_nbuf_t nbuf,
  99. uint32_t size,
  100. bool create)
  101. {
  102. struct dp_pdev *pdev;
  103. int i;
  104. for (i = 0; i < soc->pdev_count; i++) {
  105. pdev = soc->pdev_list[i];
  106. if (pdev && pdev->monitor_configured)
  107. return QDF_STATUS_SUCCESS;
  108. }
  109. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  110. !qdf_mem_smmu_s1_enabled(soc->osdev))
  111. return QDF_STATUS_SUCCESS;
  112. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  113. return QDF_STATUS_SUCCESS;
  114. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, size, create);
  115. }
  116. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  117. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  118. struct dp_pdev *pdev,
  119. bool create)
  120. {
  121. struct rx_desc_pool *rx_pool;
  122. uint8_t pdev_id;
  123. uint32_t num_desc, page_id, offset, i;
  124. uint16_t num_desc_per_page;
  125. union dp_rx_desc_list_elem_t *rx_desc_elem;
  126. struct dp_rx_desc *rx_desc;
  127. qdf_nbuf_t nbuf;
  128. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  129. return QDF_STATUS_SUCCESS;
  130. pdev_id = pdev->pdev_id;
  131. rx_pool = &soc->rx_desc_buf[pdev_id];
  132. qdf_spin_lock_bh(&rx_pool->lock);
  133. num_desc = rx_pool->pool_size;
  134. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  135. for (i = 0; i < num_desc; i++) {
  136. page_id = i / num_desc_per_page;
  137. offset = i % num_desc_per_page;
  138. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  139. break;
  140. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  141. rx_desc = &rx_desc_elem->rx_desc;
  142. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  143. continue;
  144. nbuf = rx_desc->nbuf;
  145. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  146. rx_pool->buf_size, create);
  147. }
  148. qdf_spin_unlock_bh(&rx_pool->lock);
  149. return QDF_STATUS_SUCCESS;
  150. }
  151. #else
  152. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  153. struct dp_pdev *pdev,
  154. bool create)
  155. {
  156. struct rx_desc_pool *rx_pool;
  157. uint8_t pdev_id;
  158. qdf_nbuf_t nbuf;
  159. int i;
  160. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  161. return QDF_STATUS_SUCCESS;
  162. pdev_id = pdev->pdev_id;
  163. rx_pool = &soc->rx_desc_buf[pdev_id];
  164. qdf_spin_lock_bh(&rx_pool->lock);
  165. for (i = 0; i < rx_pool->pool_size; i++) {
  166. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  167. rx_pool->array[i].rx_desc.unmapped)
  168. continue;
  169. nbuf = rx_pool->array[i].rx_desc.nbuf;
  170. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  171. rx_pool->buf_size, create);
  172. }
  173. qdf_spin_unlock_bh(&rx_pool->lock);
  174. return QDF_STATUS_SUCCESS;
  175. }
  176. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  177. /**
  178. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  179. * @soc: data path instance
  180. * @pdev: core txrx pdev context
  181. *
  182. * Free allocated TX buffers with WBM SRNG
  183. *
  184. * Return: none
  185. */
  186. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  187. {
  188. int idx;
  189. qdf_nbuf_t nbuf;
  190. struct dp_ipa_resources *ipa_res;
  191. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  192. nbuf = (qdf_nbuf_t)
  193. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  194. if (!nbuf)
  195. continue;
  196. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  197. __dp_ipa_handle_buf_smmu_mapping(
  198. soc, nbuf,
  199. skb_end_pointer(nbuf) - nbuf->data,
  200. false);
  201. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  202. qdf_nbuf_free(nbuf);
  203. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  204. (void *)NULL;
  205. }
  206. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  207. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  208. ipa_res = &pdev->ipa_resource;
  209. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  210. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  211. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  212. }
  213. /**
  214. * dp_rx_ipa_uc_detach - free autonomy RX resources
  215. * @soc: data path instance
  216. * @pdev: core txrx pdev context
  217. *
  218. * This function will detach DP RX into main device context
  219. * will free DP Rx resources.
  220. *
  221. * Return: none
  222. */
  223. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  224. {
  225. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  226. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  227. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  228. }
  229. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  230. {
  231. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  232. return QDF_STATUS_SUCCESS;
  233. /* TX resource detach */
  234. dp_tx_ipa_uc_detach(soc, pdev);
  235. /* RX resource detach */
  236. dp_rx_ipa_uc_detach(soc, pdev);
  237. return QDF_STATUS_SUCCESS; /* success */
  238. }
  239. /**
  240. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  241. * @soc: data path instance
  242. * @pdev: Physical device handle
  243. *
  244. * Allocate TX buffer from non-cacheable memory
  245. * Attache allocated TX buffers with WBM SRNG
  246. *
  247. * Return: int
  248. */
  249. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  250. {
  251. uint32_t tx_buffer_count;
  252. uint32_t ring_base_align = 8;
  253. qdf_dma_addr_t buffer_paddr;
  254. struct hal_srng *wbm_srng = (struct hal_srng *)
  255. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  256. struct hal_srng_params srng_params;
  257. uint32_t paddr_lo;
  258. uint32_t paddr_hi;
  259. void *ring_entry;
  260. int num_entries;
  261. qdf_nbuf_t nbuf;
  262. int retval = QDF_STATUS_SUCCESS;
  263. int max_alloc_count = 0;
  264. /*
  265. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  266. * unsigned int uc_tx_buf_sz =
  267. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  268. */
  269. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  270. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  271. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  272. &srng_params);
  273. num_entries = srng_params.num_entries;
  274. max_alloc_count =
  275. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  276. if (max_alloc_count <= 0) {
  277. dp_err("incorrect value for buffer count %u", max_alloc_count);
  278. return -EINVAL;
  279. }
  280. dp_info("requested %d buffers to be posted to wbm ring",
  281. max_alloc_count);
  282. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  283. qdf_mem_malloc(num_entries *
  284. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  285. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  286. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  287. return -ENOMEM;
  288. }
  289. hal_srng_access_start_unlocked(soc->hal_soc,
  290. hal_srng_to_hal_ring_handle(wbm_srng));
  291. /*
  292. * Allocate Tx buffers as many as possible.
  293. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  294. * Populate Tx buffers into WBM2IPA ring
  295. * This initial buffer population will simulate H/W as source ring,
  296. * and update HP
  297. */
  298. for (tx_buffer_count = 0;
  299. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  300. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  301. if (!nbuf)
  302. break;
  303. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  304. hal_srng_to_hal_ring_handle(wbm_srng));
  305. if (!ring_entry) {
  306. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  307. "%s: Failed to get WBM ring entry",
  308. __func__);
  309. qdf_nbuf_free(nbuf);
  310. break;
  311. }
  312. qdf_nbuf_map_single(soc->osdev, nbuf,
  313. QDF_DMA_BIDIRECTIONAL);
  314. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  315. paddr_lo = ((uint64_t)buffer_paddr & 0x00000000ffffffff);
  316. paddr_hi = ((uint64_t)buffer_paddr & 0x0000001f00000000) >> 32;
  317. HAL_RXDMA_PADDR_LO_SET(ring_entry, paddr_lo);
  318. HAL_RXDMA_PADDR_HI_SET(ring_entry, paddr_hi);
  319. HAL_RXDMA_MANAGER_SET(ring_entry, (IPA_TCL_DATA_RING_IDX +
  320. HAL_WBM_SW0_BM_ID));
  321. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  322. = (void *)nbuf;
  323. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  324. __dp_ipa_handle_buf_smmu_mapping(
  325. soc, nbuf,
  326. skb_end_pointer(nbuf) - nbuf->data,
  327. true);
  328. }
  329. hal_srng_access_end_unlocked(soc->hal_soc,
  330. hal_srng_to_hal_ring_handle(wbm_srng));
  331. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  332. if (tx_buffer_count) {
  333. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  334. } else {
  335. dp_err("No IPA WDI TX buffer allocated!");
  336. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  337. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  338. retval = -ENOMEM;
  339. }
  340. return retval;
  341. }
  342. /**
  343. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  344. * @soc: data path instance
  345. * @pdev: core txrx pdev context
  346. *
  347. * This function will attach a DP RX instance into the main
  348. * device (SOC) context.
  349. *
  350. * Return: QDF_STATUS_SUCCESS: success
  351. * QDF_STATUS_E_RESOURCES: Error return
  352. */
  353. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  354. {
  355. return QDF_STATUS_SUCCESS;
  356. }
  357. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  358. {
  359. int error;
  360. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  361. return QDF_STATUS_SUCCESS;
  362. /* TX resource attach */
  363. error = dp_tx_ipa_uc_attach(soc, pdev);
  364. if (error) {
  365. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  366. "%s: DP IPA UC TX attach fail code %d",
  367. __func__, error);
  368. return error;
  369. }
  370. /* RX resource attach */
  371. error = dp_rx_ipa_uc_attach(soc, pdev);
  372. if (error) {
  373. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  374. "%s: DP IPA UC RX attach fail code %d",
  375. __func__, error);
  376. dp_tx_ipa_uc_detach(soc, pdev);
  377. return error;
  378. }
  379. return QDF_STATUS_SUCCESS; /* success */
  380. }
  381. /*
  382. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  383. * @soc: data path SoC handle
  384. *
  385. * Return: none
  386. */
  387. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  388. struct dp_pdev *pdev)
  389. {
  390. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  391. struct hal_srng *hal_srng;
  392. struct hal_srng_params srng_params;
  393. qdf_dma_addr_t hp_addr;
  394. unsigned long addr_offset, dev_base_paddr;
  395. uint32_t ix0;
  396. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  397. return QDF_STATUS_SUCCESS;
  398. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  399. hal_srng = (struct hal_srng *)
  400. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  401. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  402. hal_srng_to_hal_ring_handle(hal_srng),
  403. &srng_params);
  404. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  405. srng_params.ring_base_paddr;
  406. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  407. srng_params.ring_base_vaddr;
  408. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  409. (srng_params.num_entries * srng_params.entry_size) << 2;
  410. /*
  411. * For the register backed memory addresses, use the scn->mem_pa to
  412. * calculate the physical address of the shadow registers
  413. */
  414. dev_base_paddr =
  415. (unsigned long)
  416. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  417. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  418. (unsigned long)(hal_soc->dev_base_addr);
  419. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  420. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  421. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  422. (unsigned int)addr_offset,
  423. (unsigned int)dev_base_paddr,
  424. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  425. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  426. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  427. srng_params.num_entries,
  428. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  429. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  430. hal_srng = (struct hal_srng *)
  431. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  432. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  433. hal_srng_to_hal_ring_handle(hal_srng),
  434. &srng_params);
  435. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  436. srng_params.ring_base_paddr;
  437. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  438. srng_params.ring_base_vaddr;
  439. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  440. (srng_params.num_entries * srng_params.entry_size) << 2;
  441. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  442. (unsigned long)(hal_soc->dev_base_addr);
  443. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  444. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  445. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  446. (unsigned int)addr_offset,
  447. (unsigned int)dev_base_paddr,
  448. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  449. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  450. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  451. srng_params.num_entries,
  452. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  453. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  454. hal_srng = (struct hal_srng *)
  455. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  456. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  457. hal_srng_to_hal_ring_handle(hal_srng),
  458. &srng_params);
  459. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  460. srng_params.ring_base_paddr;
  461. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  462. srng_params.ring_base_vaddr;
  463. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  464. (srng_params.num_entries * srng_params.entry_size) << 2;
  465. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  466. (unsigned long)(hal_soc->dev_base_addr);
  467. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  468. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  469. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  470. (unsigned int)addr_offset,
  471. (unsigned int)dev_base_paddr,
  472. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  473. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  474. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  475. srng_params.num_entries,
  476. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  477. hal_srng = (struct hal_srng *)
  478. pdev->rx_refill_buf_ring2.hal_srng;
  479. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  480. hal_srng_to_hal_ring_handle(hal_srng),
  481. &srng_params);
  482. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  483. srng_params.ring_base_paddr;
  484. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  485. srng_params.ring_base_vaddr;
  486. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  487. (srng_params.num_entries * srng_params.entry_size) << 2;
  488. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  489. hal_srng_to_hal_ring_handle(hal_srng));
  490. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  491. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  492. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  493. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  494. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  495. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  496. srng_params.num_entries,
  497. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  498. /*
  499. * Set DEST_RING_MAPPING_4 to SW2 as default value for
  500. * DESTINATION_RING_CTRL_IX_0.
  501. */
  502. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  503. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  504. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  505. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  506. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  507. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  508. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  509. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  510. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL, NULL, NULL);
  511. return 0;
  512. }
  513. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  514. qdf_shared_mem_t *shared_mem,
  515. void *cpu_addr,
  516. qdf_dma_addr_t dma_addr,
  517. uint32_t size)
  518. {
  519. qdf_dma_addr_t paddr;
  520. int ret;
  521. shared_mem->vaddr = cpu_addr;
  522. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  523. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  524. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  525. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  526. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  527. shared_mem->vaddr, dma_addr, size);
  528. if (ret) {
  529. dp_err("Unable to get DMA sgtable");
  530. return QDF_STATUS_E_NOMEM;
  531. }
  532. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  533. return QDF_STATUS_SUCCESS;
  534. }
  535. QDF_STATUS dp_ipa_get_resource(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  536. {
  537. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  538. struct dp_pdev *pdev =
  539. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  540. struct dp_ipa_resources *ipa_res;
  541. if (!pdev) {
  542. dp_err("%s invalid instance", __func__);
  543. return QDF_STATUS_E_FAILURE;
  544. }
  545. ipa_res = &pdev->ipa_resource;
  546. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  547. return QDF_STATUS_SUCCESS;
  548. ipa_res->tx_num_alloc_buffer =
  549. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  550. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  551. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  552. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  553. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  554. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  555. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  556. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  557. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  558. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  559. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  560. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  561. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  562. dp_ipa_get_shared_mem_info(
  563. soc->osdev, &ipa_res->rx_refill_ring,
  564. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  565. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  566. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  567. if (!qdf_mem_get_dma_addr(soc->osdev,
  568. &ipa_res->tx_comp_ring.mem_info) ||
  569. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info))
  570. return QDF_STATUS_E_FAILURE;
  571. return QDF_STATUS_SUCCESS;
  572. }
  573. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  574. {
  575. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  576. struct dp_pdev *pdev =
  577. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  578. struct dp_ipa_resources *ipa_res;
  579. struct hal_srng *wbm_srng = (struct hal_srng *)
  580. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  581. struct hal_srng *reo_srng = (struct hal_srng *)
  582. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  583. uint32_t tx_comp_doorbell_dmaaddr;
  584. uint32_t rx_ready_doorbell_dmaaddr;
  585. if (!pdev) {
  586. dp_err("%s invalid instance", __func__);
  587. return QDF_STATUS_E_FAILURE;
  588. }
  589. ipa_res = &pdev->ipa_resource;
  590. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  591. return QDF_STATUS_SUCCESS;
  592. ipa_res->tx_comp_doorbell_vaddr =
  593. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  594. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  595. pld_smmu_map(soc->osdev->dev, ipa_res->tx_comp_doorbell_paddr,
  596. &tx_comp_doorbell_dmaaddr, sizeof(uint32_t));
  597. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  598. pld_smmu_map(soc->osdev->dev, ipa_res->rx_ready_doorbell_paddr,
  599. &rx_ready_doorbell_dmaaddr, sizeof(uint32_t));
  600. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  601. }
  602. hal_srng_dst_set_hp_paddr(wbm_srng, ipa_res->tx_comp_doorbell_paddr);
  603. dp_info("paddr %pK vaddr %pK",
  604. (void *)ipa_res->tx_comp_doorbell_paddr,
  605. (void *)ipa_res->tx_comp_doorbell_vaddr);
  606. /*
  607. * For RX, REO module on Napier/Hastings does reordering on incoming
  608. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  609. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  610. * to IPA.
  611. * Set the doorbell addr for the REO ring.
  612. */
  613. hal_srng_dst_set_hp_paddr(reo_srng, ipa_res->rx_ready_doorbell_paddr);
  614. return QDF_STATUS_SUCCESS;
  615. }
  616. QDF_STATUS dp_ipa_op_response(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  617. uint8_t *op_msg)
  618. {
  619. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  620. struct dp_pdev *pdev =
  621. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  622. if (!pdev) {
  623. dp_err("%s invalid instance", __func__);
  624. return QDF_STATUS_E_FAILURE;
  625. }
  626. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  627. return QDF_STATUS_SUCCESS;
  628. if (pdev->ipa_uc_op_cb) {
  629. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  630. } else {
  631. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  632. "%s: IPA callback function is not registered", __func__);
  633. qdf_mem_free(op_msg);
  634. return QDF_STATUS_E_FAILURE;
  635. }
  636. return QDF_STATUS_SUCCESS;
  637. }
  638. QDF_STATUS dp_ipa_register_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  639. ipa_uc_op_cb_type op_cb,
  640. void *usr_ctxt)
  641. {
  642. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  643. struct dp_pdev *pdev =
  644. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  645. if (!pdev) {
  646. dp_err("%s invalid instance", __func__);
  647. return QDF_STATUS_E_FAILURE;
  648. }
  649. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  650. return QDF_STATUS_SUCCESS;
  651. pdev->ipa_uc_op_cb = op_cb;
  652. pdev->usr_ctxt = usr_ctxt;
  653. return QDF_STATUS_SUCCESS;
  654. }
  655. QDF_STATUS dp_ipa_get_stat(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  656. {
  657. /* TBD */
  658. return QDF_STATUS_SUCCESS;
  659. }
  660. /**
  661. * dp_tx_send_ipa_data_frame() - send IPA data frame
  662. * @soc_hdl: datapath soc handle
  663. * @vdev_id: id of the virtual device
  664. * @skb: skb to transmit
  665. *
  666. * Return: skb/ NULL is for success
  667. */
  668. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  669. qdf_nbuf_t skb)
  670. {
  671. qdf_nbuf_t ret;
  672. /* Terminate the (single-element) list of tx frames */
  673. qdf_nbuf_set_next(skb, NULL);
  674. ret = dp_tx_send(soc_hdl, vdev_id, skb);
  675. if (ret) {
  676. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  677. "%s: Failed to tx", __func__);
  678. return ret;
  679. }
  680. return NULL;
  681. }
  682. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  683. {
  684. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  685. struct dp_pdev *pdev =
  686. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  687. uint32_t ix0;
  688. uint32_t ix2;
  689. if (!pdev) {
  690. dp_err("%s invalid instance", __func__);
  691. return QDF_STATUS_E_FAILURE;
  692. }
  693. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  694. return QDF_STATUS_SUCCESS;
  695. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  696. return QDF_STATUS_E_AGAIN;
  697. /* Call HAL API to remap REO rings to REO2IPA ring */
  698. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  699. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 1) |
  700. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 2) |
  701. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 3) |
  702. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 4) |
  703. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  704. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  705. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  706. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  707. ix2 = HAL_REO_REMAP_IX2(REO_REMAP_SW4, 16) |
  708. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 17) |
  709. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 18) |
  710. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 19) |
  711. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 20) |
  712. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 21) |
  713. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 22) |
  714. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 23);
  715. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  716. &ix2, &ix2);
  717. dp_ipa_reo_remap_history_add(ix0, ix2, ix2);
  718. } else {
  719. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  720. NULL, NULL);
  721. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  722. }
  723. return QDF_STATUS_SUCCESS;
  724. }
  725. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  726. {
  727. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  728. struct dp_pdev *pdev =
  729. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  730. uint32_t ix0;
  731. uint32_t ix2;
  732. uint32_t ix3;
  733. if (!pdev) {
  734. dp_err("%s invalid instance", __func__);
  735. return QDF_STATUS_E_FAILURE;
  736. }
  737. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  738. return QDF_STATUS_SUCCESS;
  739. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  740. return QDF_STATUS_E_AGAIN;
  741. /* Call HAL API to remap REO rings to REO2IPA ring */
  742. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  743. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  744. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  745. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  746. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  747. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  748. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  749. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  750. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  751. dp_reo_remap_config(soc, &ix2, &ix3);
  752. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  753. &ix2, &ix3);
  754. dp_ipa_reo_remap_history_add(ix0, ix2, ix3);
  755. } else {
  756. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  757. NULL, NULL);
  758. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  759. }
  760. return QDF_STATUS_SUCCESS;
  761. }
  762. /* This should be configurable per H/W configuration enable status */
  763. #define L3_HEADER_PADDING 2
  764. #ifdef CONFIG_IPA_WDI_UNIFIED_API
  765. #ifndef QCA_LL_TX_FLOW_CONTROL_V2
  766. static inline void dp_setup_mcc_sys_pipes(
  767. qdf_ipa_sys_connect_params_t *sys_in,
  768. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  769. {
  770. /* Setup MCC sys pipe */
  771. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  772. DP_IPA_MAX_IFACE;
  773. for (int i = 0; i < DP_IPA_MAX_IFACE; i++)
  774. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  775. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  776. }
  777. #else
  778. static inline void dp_setup_mcc_sys_pipes(
  779. qdf_ipa_sys_connect_params_t *sys_in,
  780. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  781. {
  782. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  783. }
  784. #endif
  785. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  786. struct dp_ipa_resources *ipa_res,
  787. qdf_ipa_wdi_pipe_setup_info_t *tx,
  788. bool over_gsi)
  789. {
  790. struct tcl_data_cmd *tcl_desc_ptr;
  791. uint8_t *desc_addr;
  792. uint32_t desc_size;
  793. if (over_gsi)
  794. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  795. else
  796. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  797. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  798. qdf_mem_get_dma_addr(soc->osdev,
  799. &ipa_res->tx_comp_ring.mem_info);
  800. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  801. qdf_mem_get_dma_size(soc->osdev,
  802. &ipa_res->tx_comp_ring.mem_info);
  803. /* WBM Tail Pointer Address */
  804. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  805. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  806. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  807. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  808. qdf_mem_get_dma_addr(soc->osdev,
  809. &ipa_res->tx_ring.mem_info);
  810. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  811. qdf_mem_get_dma_size(soc->osdev,
  812. &ipa_res->tx_ring.mem_info);
  813. /* TCL Head Pointer Address */
  814. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  815. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  816. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  817. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  818. ipa_res->tx_num_alloc_buffer;
  819. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  820. /* Preprogram TCL descriptor */
  821. desc_addr =
  822. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  823. desc_size = sizeof(struct tcl_data_cmd);
  824. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  825. tcl_desc_ptr = (struct tcl_data_cmd *)
  826. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  827. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  828. HAL_RX_BUF_RBM_SW2_BM;
  829. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  830. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  831. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  832. }
  833. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  834. struct dp_ipa_resources *ipa_res,
  835. qdf_ipa_wdi_pipe_setup_info_t *rx,
  836. bool over_gsi)
  837. {
  838. if (over_gsi)
  839. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  840. IPA_CLIENT_WLAN2_PROD;
  841. else
  842. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  843. IPA_CLIENT_WLAN1_PROD;
  844. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  845. qdf_mem_get_dma_addr(soc->osdev,
  846. &ipa_res->rx_rdy_ring.mem_info);
  847. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  848. qdf_mem_get_dma_size(soc->osdev,
  849. &ipa_res->rx_rdy_ring.mem_info);
  850. /* REO Tail Pointer Address */
  851. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  852. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  853. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  854. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  855. qdf_mem_get_dma_addr(soc->osdev,
  856. &ipa_res->rx_refill_ring.mem_info);
  857. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  858. qdf_mem_get_dma_size(soc->osdev,
  859. &ipa_res->rx_refill_ring.mem_info);
  860. /* FW Head Pointer Address */
  861. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  862. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  863. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  864. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  865. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  866. }
  867. static void
  868. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  869. struct dp_ipa_resources *ipa_res,
  870. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  871. bool over_gsi)
  872. {
  873. struct tcl_data_cmd *tcl_desc_ptr;
  874. uint8_t *desc_addr;
  875. uint32_t desc_size;
  876. if (over_gsi)
  877. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  878. IPA_CLIENT_WLAN2_CONS;
  879. else
  880. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  881. IPA_CLIENT_WLAN1_CONS;
  882. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  883. &ipa_res->tx_comp_ring.sgtable,
  884. sizeof(sgtable_t));
  885. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  886. qdf_mem_get_dma_size(soc->osdev,
  887. &ipa_res->tx_comp_ring.mem_info);
  888. /* WBM Tail Pointer Address */
  889. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  890. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  891. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  892. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  893. &ipa_res->tx_ring.sgtable,
  894. sizeof(sgtable_t));
  895. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  896. qdf_mem_get_dma_size(soc->osdev,
  897. &ipa_res->tx_ring.mem_info);
  898. /* TCL Head Pointer Address */
  899. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  900. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  901. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  902. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  903. ipa_res->tx_num_alloc_buffer;
  904. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  905. /* Preprogram TCL descriptor */
  906. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  907. tx_smmu);
  908. desc_size = sizeof(struct tcl_data_cmd);
  909. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  910. tcl_desc_ptr = (struct tcl_data_cmd *)
  911. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  912. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  913. HAL_RX_BUF_RBM_SW2_BM;
  914. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  915. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  916. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  917. }
  918. static void
  919. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  920. struct dp_ipa_resources *ipa_res,
  921. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  922. bool over_gsi)
  923. {
  924. if (over_gsi)
  925. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  926. IPA_CLIENT_WLAN2_PROD;
  927. else
  928. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  929. IPA_CLIENT_WLAN1_PROD;
  930. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  931. &ipa_res->rx_rdy_ring.sgtable,
  932. sizeof(sgtable_t));
  933. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  934. qdf_mem_get_dma_size(soc->osdev,
  935. &ipa_res->rx_rdy_ring.mem_info);
  936. /* REO Tail Pointer Address */
  937. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  938. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  939. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  940. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  941. &ipa_res->rx_refill_ring.sgtable,
  942. sizeof(sgtable_t));
  943. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  944. qdf_mem_get_dma_size(soc->osdev,
  945. &ipa_res->rx_refill_ring.mem_info);
  946. /* FW Head Pointer Address */
  947. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  948. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  949. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  950. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  951. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  952. }
  953. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  954. void *ipa_i2w_cb, void *ipa_w2i_cb,
  955. void *ipa_wdi_meter_notifier_cb,
  956. uint32_t ipa_desc_size, void *ipa_priv,
  957. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  958. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  959. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi)
  960. {
  961. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  962. struct dp_pdev *pdev =
  963. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  964. struct dp_ipa_resources *ipa_res;
  965. qdf_ipa_ep_cfg_t *tx_cfg;
  966. qdf_ipa_ep_cfg_t *rx_cfg;
  967. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  968. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  969. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  970. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu;
  971. qdf_ipa_wdi_conn_in_params_t pipe_in;
  972. qdf_ipa_wdi_conn_out_params_t pipe_out;
  973. int ret;
  974. if (!pdev) {
  975. dp_err("%s invalid instance", __func__);
  976. return QDF_STATUS_E_FAILURE;
  977. }
  978. ipa_res = &pdev->ipa_resource;
  979. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  980. return QDF_STATUS_SUCCESS;
  981. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  982. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  983. if (is_smmu_enabled)
  984. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = true;
  985. else
  986. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = false;
  987. dp_setup_mcc_sys_pipes(sys_in, &pipe_in);
  988. /* TX PIPE */
  989. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  990. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(&pipe_in);
  991. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  992. } else {
  993. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  994. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  995. }
  996. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  997. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  998. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  999. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  1000. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  1001. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  1002. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  1003. /**
  1004. * Transfer Ring: WBM Ring
  1005. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1006. * Event Ring: TCL ring
  1007. * Event Ring Doorbell PA: TCL Head Pointer Address
  1008. */
  1009. if (is_smmu_enabled)
  1010. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi);
  1011. else
  1012. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  1013. /* RX PIPE */
  1014. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  1015. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(&pipe_in);
  1016. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  1017. } else {
  1018. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1019. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  1020. }
  1021. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  1022. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1023. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  1024. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  1025. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  1026. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  1027. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  1028. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  1029. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  1030. /**
  1031. * Transfer Ring: REO Ring
  1032. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1033. * Event Ring: FW ring
  1034. * Event Ring Doorbell PA: FW Head Pointer Address
  1035. */
  1036. if (is_smmu_enabled)
  1037. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi);
  1038. else
  1039. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  1040. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  1041. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  1042. /* Connect WDI IPA PIPEs */
  1043. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  1044. if (ret) {
  1045. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1046. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1047. __func__, ret);
  1048. return QDF_STATUS_E_FAILURE;
  1049. }
  1050. /* IPA uC Doorbell registers */
  1051. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  1052. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1053. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1054. ipa_res->tx_comp_doorbell_paddr =
  1055. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1056. ipa_res->rx_ready_doorbell_paddr =
  1057. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1058. soc->ipa_first_tx_db_access = true;
  1059. return QDF_STATUS_SUCCESS;
  1060. }
  1061. /**
  1062. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1063. * @ifname: Interface name
  1064. * @mac_addr: Interface MAC address
  1065. * @prod_client: IPA prod client type
  1066. * @cons_client: IPA cons client type
  1067. * @session_id: Session ID
  1068. * @is_ipv6_enabled: Is IPV6 enabled or not
  1069. *
  1070. * Return: QDF_STATUS
  1071. */
  1072. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1073. qdf_ipa_client_type_t prod_client,
  1074. qdf_ipa_client_type_t cons_client,
  1075. uint8_t session_id, bool is_ipv6_enabled)
  1076. {
  1077. qdf_ipa_wdi_reg_intf_in_params_t in;
  1078. qdf_ipa_wdi_hdr_info_t hdr_info;
  1079. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1080. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1081. int ret = -EINVAL;
  1082. dp_debug("Add Partial hdr: %s, %pM", ifname, mac_addr);
  1083. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1084. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1085. /* IPV4 header */
  1086. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1087. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1088. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1089. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1090. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1091. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1092. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1093. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1094. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1095. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1096. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1097. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1098. htonl(session_id << 16);
  1099. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1100. /* IPV6 header */
  1101. if (is_ipv6_enabled) {
  1102. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1103. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1104. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1105. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1106. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1107. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1108. }
  1109. dp_debug("registering for session_id: %u", session_id);
  1110. ret = qdf_ipa_wdi_reg_intf(&in);
  1111. if (ret) {
  1112. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1113. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1114. __func__, ret);
  1115. return QDF_STATUS_E_FAILURE;
  1116. }
  1117. return QDF_STATUS_SUCCESS;
  1118. }
  1119. #else /* CONFIG_IPA_WDI_UNIFIED_API */
  1120. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1121. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1122. void *ipa_wdi_meter_notifier_cb,
  1123. uint32_t ipa_desc_size, void *ipa_priv,
  1124. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1125. uint32_t *rx_pipe_handle)
  1126. {
  1127. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1128. struct dp_pdev *pdev =
  1129. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1130. struct dp_ipa_resources *ipa_res;
  1131. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1132. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1133. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1134. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1135. struct tcl_data_cmd *tcl_desc_ptr;
  1136. uint8_t *desc_addr;
  1137. uint32_t desc_size;
  1138. int ret;
  1139. if (!pdev) {
  1140. dp_err("%s invalid instance", __func__);
  1141. return QDF_STATUS_E_FAILURE;
  1142. }
  1143. ipa_res = &pdev->ipa_resource;
  1144. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1145. return QDF_STATUS_SUCCESS;
  1146. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1147. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1148. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1149. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1150. /* TX PIPE */
  1151. /**
  1152. * Transfer Ring: WBM Ring
  1153. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1154. * Event Ring: TCL ring
  1155. * Event Ring Doorbell PA: TCL Head Pointer Address
  1156. */
  1157. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1158. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1159. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1160. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1161. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1162. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1163. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1164. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1165. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1166. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1167. ipa_res->tx_comp_ring_base_paddr;
  1168. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1169. ipa_res->tx_comp_ring_size;
  1170. /* WBM Tail Pointer Address */
  1171. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1172. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1173. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1174. ipa_res->tx_ring_base_paddr;
  1175. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1176. /* TCL Head Pointer Address */
  1177. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1178. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1179. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1180. ipa_res->tx_num_alloc_buffer;
  1181. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1182. /* Preprogram TCL descriptor */
  1183. desc_addr =
  1184. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1185. desc_size = sizeof(struct tcl_data_cmd);
  1186. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1187. tcl_desc_ptr = (struct tcl_data_cmd *)
  1188. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1189. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1190. HAL_RX_BUF_RBM_SW2_BM;
  1191. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1192. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1193. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1194. /* RX PIPE */
  1195. /**
  1196. * Transfer Ring: REO Ring
  1197. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1198. * Event Ring: FW ring
  1199. * Event Ring Doorbell PA: FW Head Pointer Address
  1200. */
  1201. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1202. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  1203. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1204. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  1205. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  1206. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  1207. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  1208. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  1209. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  1210. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  1211. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  1212. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1213. ipa_res->rx_rdy_ring_base_paddr;
  1214. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1215. ipa_res->rx_rdy_ring_size;
  1216. /* REO Tail Pointer Address */
  1217. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1218. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1219. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1220. ipa_res->rx_refill_ring_base_paddr;
  1221. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1222. ipa_res->rx_refill_ring_size;
  1223. /* FW Head Pointer Address */
  1224. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1225. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1226. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = RX_PKT_TLVS_LEN +
  1227. L3_HEADER_PADDING;
  1228. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  1229. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  1230. /* Connect WDI IPA PIPE */
  1231. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  1232. if (ret) {
  1233. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1234. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1235. __func__, ret);
  1236. return QDF_STATUS_E_FAILURE;
  1237. }
  1238. /* IPA uC Doorbell registers */
  1239. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1240. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  1241. __func__,
  1242. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1243. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1244. ipa_res->tx_comp_doorbell_paddr =
  1245. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1246. ipa_res->tx_comp_doorbell_vaddr =
  1247. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  1248. ipa_res->rx_ready_doorbell_paddr =
  1249. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1250. soc->ipa_first_tx_db_access = true;
  1251. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1252. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1253. __func__,
  1254. "transfer_ring_base_pa",
  1255. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  1256. "transfer_ring_size",
  1257. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  1258. "transfer_ring_doorbell_pa",
  1259. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  1260. "event_ring_base_pa",
  1261. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  1262. "event_ring_size",
  1263. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  1264. "event_ring_doorbell_pa",
  1265. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  1266. "num_pkt_buffers",
  1267. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  1268. "tx_comp_doorbell_paddr",
  1269. (void *)ipa_res->tx_comp_doorbell_paddr);
  1270. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1271. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1272. __func__,
  1273. "transfer_ring_base_pa",
  1274. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  1275. "transfer_ring_size",
  1276. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  1277. "transfer_ring_doorbell_pa",
  1278. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  1279. "event_ring_base_pa",
  1280. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  1281. "event_ring_size",
  1282. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  1283. "event_ring_doorbell_pa",
  1284. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  1285. "num_pkt_buffers",
  1286. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  1287. "tx_comp_doorbell_paddr",
  1288. (void *)ipa_res->rx_ready_doorbell_paddr);
  1289. return QDF_STATUS_SUCCESS;
  1290. }
  1291. /**
  1292. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1293. * @ifname: Interface name
  1294. * @mac_addr: Interface MAC address
  1295. * @prod_client: IPA prod client type
  1296. * @cons_client: IPA cons client type
  1297. * @session_id: Session ID
  1298. * @is_ipv6_enabled: Is IPV6 enabled or not
  1299. *
  1300. * Return: QDF_STATUS
  1301. */
  1302. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1303. qdf_ipa_client_type_t prod_client,
  1304. qdf_ipa_client_type_t cons_client,
  1305. uint8_t session_id, bool is_ipv6_enabled)
  1306. {
  1307. qdf_ipa_wdi_reg_intf_in_params_t in;
  1308. qdf_ipa_wdi_hdr_info_t hdr_info;
  1309. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1310. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1311. int ret = -EINVAL;
  1312. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1313. "%s: Add Partial hdr: %s, %pM",
  1314. __func__, ifname, mac_addr);
  1315. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1316. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1317. /* IPV4 header */
  1318. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1319. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1320. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1321. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1322. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1323. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1324. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1325. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1326. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1327. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1328. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1329. htonl(session_id << 16);
  1330. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1331. /* IPV6 header */
  1332. if (is_ipv6_enabled) {
  1333. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1334. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1335. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1336. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1337. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1338. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1339. }
  1340. ret = qdf_ipa_wdi_reg_intf(&in);
  1341. if (ret) {
  1342. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1343. ret);
  1344. return QDF_STATUS_E_FAILURE;
  1345. }
  1346. return QDF_STATUS_SUCCESS;
  1347. }
  1348. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  1349. /**
  1350. * dp_ipa_cleanup() - Disconnect IPA pipes
  1351. * @tx_pipe_handle: Tx pipe handle
  1352. * @rx_pipe_handle: Rx pipe handle
  1353. *
  1354. * Return: QDF_STATUS
  1355. */
  1356. QDF_STATUS dp_ipa_cleanup(uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  1357. {
  1358. int ret;
  1359. ret = qdf_ipa_wdi_disconn_pipes();
  1360. if (ret) {
  1361. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  1362. ret);
  1363. return QDF_STATUS_E_FAILURE;
  1364. }
  1365. return QDF_STATUS_SUCCESS;
  1366. }
  1367. /**
  1368. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  1369. * @ifname: Interface name
  1370. * @is_ipv6_enabled: Is IPV6 enabled or not
  1371. *
  1372. * Return: QDF_STATUS
  1373. */
  1374. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  1375. {
  1376. int ret;
  1377. ret = qdf_ipa_wdi_dereg_intf(ifname);
  1378. if (ret) {
  1379. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1380. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  1381. __func__, ret);
  1382. return QDF_STATUS_E_FAILURE;
  1383. }
  1384. return QDF_STATUS_SUCCESS;
  1385. }
  1386. QDF_STATUS dp_ipa_enable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1387. {
  1388. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1389. struct dp_pdev *pdev =
  1390. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1391. struct hal_srng *wbm_srng = (struct hal_srng *)
  1392. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1393. struct dp_ipa_resources *ipa_res;
  1394. QDF_STATUS result;
  1395. if (!pdev) {
  1396. dp_err("%s invalid instance", __func__);
  1397. return QDF_STATUS_E_FAILURE;
  1398. }
  1399. ipa_res = &pdev->ipa_resource;
  1400. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  1401. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  1402. result = qdf_ipa_wdi_enable_pipes();
  1403. if (result) {
  1404. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1405. "%s: Enable WDI PIPE fail, code %d",
  1406. __func__, result);
  1407. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  1408. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1409. return QDF_STATUS_E_FAILURE;
  1410. }
  1411. if (soc->ipa_first_tx_db_access) {
  1412. hal_srng_dst_init_hp(wbm_srng, ipa_res->tx_comp_doorbell_vaddr);
  1413. soc->ipa_first_tx_db_access = false;
  1414. }
  1415. return QDF_STATUS_SUCCESS;
  1416. }
  1417. QDF_STATUS dp_ipa_disable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1418. {
  1419. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1420. struct dp_pdev *pdev =
  1421. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1422. QDF_STATUS result;
  1423. if (!pdev) {
  1424. dp_err("%s invalid instance", __func__);
  1425. return QDF_STATUS_E_FAILURE;
  1426. }
  1427. result = qdf_ipa_wdi_disable_pipes();
  1428. if (result) {
  1429. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1430. "%s: Disable WDI PIPE fail, code %d",
  1431. __func__, result);
  1432. qdf_assert_always(0);
  1433. return QDF_STATUS_E_FAILURE;
  1434. }
  1435. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  1436. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1437. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  1438. }
  1439. /**
  1440. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  1441. * @client: Client type
  1442. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  1443. *
  1444. * Return: QDF_STATUS
  1445. */
  1446. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  1447. {
  1448. qdf_ipa_wdi_perf_profile_t profile;
  1449. QDF_STATUS result;
  1450. profile.client = client;
  1451. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  1452. result = qdf_ipa_wdi_set_perf_profile(&profile);
  1453. if (result) {
  1454. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1455. "%s: ipa_wdi_set_perf_profile fail, code %d",
  1456. __func__, result);
  1457. return QDF_STATUS_E_FAILURE;
  1458. }
  1459. return QDF_STATUS_SUCCESS;
  1460. }
  1461. /**
  1462. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  1463. * @pdev: pdev
  1464. * @vdev: vdev
  1465. * @nbuf: skb
  1466. *
  1467. * Return: nbuf if TX fails and NULL if TX succeeds
  1468. */
  1469. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  1470. struct dp_vdev *vdev,
  1471. qdf_nbuf_t nbuf)
  1472. {
  1473. struct dp_peer *vdev_peer;
  1474. uint16_t len;
  1475. vdev_peer = dp_vdev_bss_peer_ref_n_get(pdev->soc, vdev);
  1476. if (qdf_unlikely(!vdev_peer))
  1477. return nbuf;
  1478. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  1479. len = qdf_nbuf_len(nbuf);
  1480. if (dp_tx_send((struct cdp_soc_t *)pdev->soc, vdev->vdev_id, nbuf)) {
  1481. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.fail, 1, len);
  1482. dp_peer_unref_delete(vdev_peer);
  1483. return nbuf;
  1484. }
  1485. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.pkts, 1, len);
  1486. dp_peer_unref_delete(vdev_peer);
  1487. return NULL;
  1488. }
  1489. bool dp_ipa_rx_intrabss_fwd(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1490. qdf_nbuf_t nbuf, bool *fwd_success)
  1491. {
  1492. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1493. struct dp_vdev *vdev =
  1494. dp_get_vdev_from_soc_vdev_id_wifi3(soc, vdev_id);
  1495. struct dp_pdev *pdev;
  1496. struct dp_peer *da_peer;
  1497. struct dp_peer *sa_peer;
  1498. qdf_nbuf_t nbuf_copy;
  1499. uint8_t da_is_bcmc;
  1500. struct ethhdr *eh;
  1501. *fwd_success = false; /* set default as failure */
  1502. /*
  1503. * WDI 3.0 skb->cb[] info from IPA driver
  1504. * skb->cb[0] = vdev_id
  1505. * skb->cb[1].bit#1 = da_is_bcmc
  1506. */
  1507. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  1508. if (qdf_unlikely(!vdev))
  1509. return false;
  1510. pdev = vdev->pdev;
  1511. if (qdf_unlikely(!pdev))
  1512. return false;
  1513. /* no fwd for station mode and just pass up to stack */
  1514. if (vdev->opmode == wlan_op_mode_sta)
  1515. return false;
  1516. if (da_is_bcmc) {
  1517. nbuf_copy = qdf_nbuf_copy(nbuf);
  1518. if (!nbuf_copy)
  1519. return false;
  1520. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  1521. qdf_nbuf_free(nbuf_copy);
  1522. else
  1523. *fwd_success = true;
  1524. /* return false to pass original pkt up to stack */
  1525. return false;
  1526. }
  1527. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  1528. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  1529. return false;
  1530. da_peer = dp_find_peer_by_addr_and_vdev(dp_pdev_to_cdp_pdev(pdev),
  1531. dp_vdev_to_cdp_vdev(vdev),
  1532. eh->h_dest);
  1533. if (!da_peer)
  1534. return false;
  1535. sa_peer = dp_find_peer_by_addr_and_vdev(dp_pdev_to_cdp_pdev(pdev),
  1536. dp_vdev_to_cdp_vdev(vdev),
  1537. eh->h_source);
  1538. if (!sa_peer)
  1539. return false;
  1540. /*
  1541. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  1542. * Need to add skb to internal tracking table to avoid nbuf memory
  1543. * leak check for unallocated skb.
  1544. */
  1545. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  1546. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  1547. qdf_nbuf_free(nbuf);
  1548. else
  1549. *fwd_success = true;
  1550. return true;
  1551. }
  1552. #ifdef MDM_PLATFORM
  1553. bool dp_ipa_is_mdm_platform(void)
  1554. {
  1555. return true;
  1556. }
  1557. #else
  1558. bool dp_ipa_is_mdm_platform(void)
  1559. {
  1560. return false;
  1561. }
  1562. #endif
  1563. /**
  1564. * dp_ipa_frag_nbuf_linearize - linearize nbuf for IPA
  1565. * @soc: soc
  1566. * @nbuf: source skb
  1567. *
  1568. * Return: new nbuf if success and otherwise NULL
  1569. */
  1570. static qdf_nbuf_t dp_ipa_frag_nbuf_linearize(struct dp_soc *soc,
  1571. qdf_nbuf_t nbuf)
  1572. {
  1573. uint8_t *src_nbuf_data;
  1574. uint8_t *dst_nbuf_data;
  1575. qdf_nbuf_t dst_nbuf;
  1576. qdf_nbuf_t temp_nbuf = nbuf;
  1577. uint32_t nbuf_len = qdf_nbuf_len(nbuf);
  1578. bool is_nbuf_head = true;
  1579. uint32_t copy_len = 0;
  1580. dst_nbuf = qdf_nbuf_alloc(soc->osdev, RX_DATA_BUFFER_SIZE,
  1581. RX_BUFFER_RESERVATION,
  1582. RX_DATA_BUFFER_ALIGNMENT, FALSE);
  1583. if (!dst_nbuf) {
  1584. dp_err_rl("nbuf allocate fail");
  1585. return NULL;
  1586. }
  1587. if ((nbuf_len + L3_HEADER_PADDING) > RX_DATA_BUFFER_SIZE) {
  1588. qdf_nbuf_free(dst_nbuf);
  1589. dp_err_rl("nbuf is jumbo data");
  1590. return NULL;
  1591. }
  1592. /* prepeare to copy all data into new skb */
  1593. dst_nbuf_data = qdf_nbuf_data(dst_nbuf);
  1594. while (temp_nbuf) {
  1595. src_nbuf_data = qdf_nbuf_data(temp_nbuf);
  1596. /* first head nbuf */
  1597. if (is_nbuf_head) {
  1598. qdf_mem_copy(dst_nbuf_data, src_nbuf_data,
  1599. RX_PKT_TLVS_LEN);
  1600. /* leave extra 2 bytes L3_HEADER_PADDING */
  1601. dst_nbuf_data += (RX_PKT_TLVS_LEN + L3_HEADER_PADDING);
  1602. src_nbuf_data += RX_PKT_TLVS_LEN;
  1603. copy_len = qdf_nbuf_headlen(temp_nbuf) -
  1604. RX_PKT_TLVS_LEN;
  1605. temp_nbuf = qdf_nbuf_get_ext_list(temp_nbuf);
  1606. is_nbuf_head = false;
  1607. } else {
  1608. copy_len = qdf_nbuf_len(temp_nbuf);
  1609. temp_nbuf = qdf_nbuf_queue_next(temp_nbuf);
  1610. }
  1611. qdf_mem_copy(dst_nbuf_data, src_nbuf_data, copy_len);
  1612. dst_nbuf_data += copy_len;
  1613. }
  1614. qdf_nbuf_set_len(dst_nbuf, nbuf_len);
  1615. /* copy is done, free original nbuf */
  1616. qdf_nbuf_free(nbuf);
  1617. return dst_nbuf;
  1618. }
  1619. /**
  1620. * dp_ipa_handle_rx_reo_reinject - Handle RX REO reinject skb buffer
  1621. * @soc: soc
  1622. * @nbuf: skb
  1623. *
  1624. * Return: nbuf if success and otherwise NULL
  1625. */
  1626. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  1627. {
  1628. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1629. return nbuf;
  1630. /* WLAN IPA is run-time disabled */
  1631. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  1632. return nbuf;
  1633. if (!qdf_nbuf_is_frag(nbuf))
  1634. return nbuf;
  1635. /* linearize skb for IPA */
  1636. return dp_ipa_frag_nbuf_linearize(soc, nbuf);
  1637. }
  1638. #endif