lpass-cdc-rx-macro.c 133 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/pm_runtime.h>
  10. #include <sound/soc.h>
  11. #include <sound/pcm.h>
  12. #include <sound/pcm_params.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/tlv.h>
  15. #include <soc/swr-common.h>
  16. #include <soc/swr-wcd.h>
  17. #include <asoc/msm-cdc-pinctrl.h>
  18. #include "lpass-cdc.h"
  19. #include "lpass-cdc-comp.h"
  20. #include "lpass-cdc-registers.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  23. #define LPASS_CDC_RX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  24. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  25. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  26. SNDRV_PCM_RATE_384000)
  27. /* Fractional Rates */
  28. #define LPASS_CDC_RX_MACRO_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  29. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  30. #define LPASS_CDC_RX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  31. SNDRV_PCM_FMTBIT_S24_LE |\
  32. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  33. #define LPASS_CDC_RX_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  34. SNDRV_PCM_RATE_48000)
  35. #define LPASS_CDC_RX_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  36. SNDRV_PCM_FMTBIT_S24_LE |\
  37. SNDRV_PCM_FMTBIT_S24_3LE)
  38. #define SAMPLING_RATE_44P1KHZ 44100
  39. #define SAMPLING_RATE_88P2KHZ 88200
  40. #define SAMPLING_RATE_176P4KHZ 176400
  41. #define SAMPLING_RATE_352P8KHZ 352800
  42. #define LPASS_CDC_RX_MACRO_MAX_OFFSET 0x1000
  43. #define LPASS_CDC_RX_MACRO_MAX_DMA_CH_PER_PORT 2
  44. #define RX_SWR_STRING_LEN 80
  45. #define LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX 3
  46. #define LPASS_CDC_RX_MACRO_INTERP_MUX_NUM_INPUTS 3
  47. #define LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX 5
  48. #define STRING(name) #name
  49. #define LPASS_CDC_RX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  50. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  51. static const struct snd_kcontrol_new name##_mux = \
  52. SOC_DAPM_ENUM(STRING(name), name##_enum)
  53. #define LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  54. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  55. static const struct snd_kcontrol_new name##_mux = \
  56. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  57. #define LPASS_CDC_RX_MACRO_DAPM_MUX(name, shift, kctl) \
  58. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  59. #define LPASS_CDC_RX_MACRO_RX_PATH_OFFSET \
  60. (LPASS_CDC_RX_RX1_RX_PATH_CTL - LPASS_CDC_RX_RX0_RX_PATH_CTL)
  61. #define LPASS_CDC_RX_MACRO_COMP_OFFSET \
  62. (LPASS_CDC_RX_COMPANDER1_CTL0 - LPASS_CDC_RX_COMPANDER0_CTL0)
  63. #define MAX_IMPED_PARAMS 6
  64. #define LPASS_CDC_RX_MACRO_EC_MIX_TX0_MASK 0xf0
  65. #define LPASS_CDC_RX_MACRO_EC_MIX_TX1_MASK 0x0f
  66. #define LPASS_CDC_RX_MACRO_EC_MIX_TX2_MASK 0x0f
  67. #define LPASS_CDC_RX_MACRO_GAIN_MAX_VAL 0x28
  68. #define LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY 0x0
  69. /* Define macros to increase PA Gain by half */
  70. #define LPASS_CDC_RX_MACRO_MOD_GAIN (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY + 6)
  71. #define COMP_MAX_COEFF 25
  72. struct wcd_imped_val {
  73. u32 imped_val;
  74. u8 index;
  75. };
  76. static const struct wcd_imped_val imped_index[] = {
  77. {4, 0},
  78. {5, 1},
  79. {6, 2},
  80. {7, 3},
  81. {8, 4},
  82. {9, 5},
  83. {10, 6},
  84. {11, 7},
  85. {12, 8},
  86. {13, 9},
  87. };
  88. enum {
  89. HPH_ULP,
  90. HPH_LOHIFI,
  91. HPH_MODE_MAX,
  92. };
  93. static struct comp_coeff_val
  94. comp_coeff_table [HPH_MODE_MAX][COMP_MAX_COEFF] = {
  95. {
  96. {0x40, 0x00},
  97. {0x4C, 0x00},
  98. {0x5A, 0x00},
  99. {0x6B, 0x00},
  100. {0x7F, 0x00},
  101. {0x97, 0x00},
  102. {0xB3, 0x00},
  103. {0xD5, 0x00},
  104. {0xFD, 0x00},
  105. {0x2D, 0x01},
  106. {0x66, 0x01},
  107. {0xA7, 0x01},
  108. {0xF8, 0x01},
  109. {0x57, 0x02},
  110. {0xC7, 0x02},
  111. {0x4B, 0x03},
  112. {0xE9, 0x03},
  113. {0xA3, 0x04},
  114. {0x7D, 0x05},
  115. {0x90, 0x06},
  116. {0xD1, 0x07},
  117. {0x49, 0x09},
  118. {0x00, 0x0B},
  119. {0x01, 0x0D},
  120. {0x59, 0x0F},
  121. },
  122. {
  123. {0x40, 0x00},
  124. {0x4C, 0x00},
  125. {0x5A, 0x00},
  126. {0x6B, 0x00},
  127. {0x80, 0x00},
  128. {0x98, 0x00},
  129. {0xB4, 0x00},
  130. {0xD5, 0x00},
  131. {0xFE, 0x00},
  132. {0x2E, 0x01},
  133. {0x66, 0x01},
  134. {0xA9, 0x01},
  135. {0xF8, 0x01},
  136. {0x56, 0x02},
  137. {0xC4, 0x02},
  138. {0x4F, 0x03},
  139. {0xF0, 0x03},
  140. {0xAE, 0x04},
  141. {0x8B, 0x05},
  142. {0x8E, 0x06},
  143. {0xBC, 0x07},
  144. {0x56, 0x09},
  145. {0x0F, 0x0B},
  146. {0x13, 0x0D},
  147. {0x6F, 0x0F},
  148. },
  149. };
  150. enum {
  151. RX_MODE_ULP,
  152. RX_MODE_LOHIFI,
  153. RX_MODE_EAR,
  154. RX_MODE_MAX
  155. };
  156. static struct lpass_cdc_comp_setting comp_setting_table[RX_MODE_MAX] =
  157. {
  158. {12, -60, 12},
  159. {0, -60, 12},
  160. {12, -36, 12},
  161. };
  162. struct lpass_cdc_rx_macro_reg_mask_val {
  163. u16 reg;
  164. u8 mask;
  165. u8 val;
  166. };
  167. static const struct lpass_cdc_rx_macro_reg_mask_val imped_table[][MAX_IMPED_PARAMS] = {
  168. {
  169. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf2},
  170. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf2},
  171. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  172. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf2},
  173. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf2},
  174. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  175. },
  176. {
  177. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf4},
  178. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf4},
  179. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  180. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf4},
  181. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf4},
  182. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  183. },
  184. {
  185. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf7},
  186. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf7},
  187. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  188. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf7},
  189. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf7},
  190. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  191. },
  192. {
  193. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf9},
  194. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf9},
  195. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  196. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf9},
  197. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf9},
  198. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  199. },
  200. {
  201. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfa},
  202. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfa},
  203. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  204. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfa},
  205. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfa},
  206. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  207. },
  208. {
  209. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfb},
  210. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfb},
  211. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  212. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfb},
  213. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfb},
  214. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  215. },
  216. {
  217. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfc},
  218. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfc},
  219. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  220. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfc},
  221. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfc},
  222. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  223. },
  224. {
  225. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  226. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  227. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  228. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  229. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  230. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  231. },
  232. {
  233. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  234. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  235. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  236. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  237. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  238. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  239. },
  240. };
  241. enum {
  242. INTERP_HPHL,
  243. INTERP_HPHR,
  244. INTERP_AUX,
  245. INTERP_MAX
  246. };
  247. enum {
  248. LPASS_CDC_RX_MACRO_RX0,
  249. LPASS_CDC_RX_MACRO_RX1,
  250. LPASS_CDC_RX_MACRO_RX2,
  251. LPASS_CDC_RX_MACRO_RX3,
  252. LPASS_CDC_RX_MACRO_RX4,
  253. LPASS_CDC_RX_MACRO_RX5,
  254. LPASS_CDC_RX_MACRO_PORTS_MAX
  255. };
  256. enum {
  257. LPASS_CDC_RX_MACRO_COMP1, /* HPH_L */
  258. LPASS_CDC_RX_MACRO_COMP2, /* HPH_R */
  259. LPASS_CDC_RX_MACRO_COMP_MAX
  260. };
  261. enum {
  262. LPASS_CDC_RX_MACRO_EC0_MUX = 0,
  263. LPASS_CDC_RX_MACRO_EC1_MUX,
  264. LPASS_CDC_RX_MACRO_EC2_MUX,
  265. LPASS_CDC_RX_MACRO_EC_MUX_MAX,
  266. };
  267. enum {
  268. INTn_1_INP_SEL_ZERO = 0,
  269. INTn_1_INP_SEL_DEC0,
  270. INTn_1_INP_SEL_DEC1,
  271. INTn_1_INP_SEL_IIR0,
  272. INTn_1_INP_SEL_IIR1,
  273. INTn_1_INP_SEL_RX0,
  274. INTn_1_INP_SEL_RX1,
  275. INTn_1_INP_SEL_RX2,
  276. INTn_1_INP_SEL_RX3,
  277. INTn_1_INP_SEL_RX4,
  278. INTn_1_INP_SEL_RX5,
  279. };
  280. enum {
  281. INTn_2_INP_SEL_ZERO = 0,
  282. INTn_2_INP_SEL_RX0,
  283. INTn_2_INP_SEL_RX1,
  284. INTn_2_INP_SEL_RX2,
  285. INTn_2_INP_SEL_RX3,
  286. INTn_2_INP_SEL_RX4,
  287. INTn_2_INP_SEL_RX5,
  288. };
  289. enum {
  290. INTERP_MAIN_PATH,
  291. INTERP_MIX_PATH,
  292. };
  293. /* Codec supports 2 IIR filters */
  294. enum {
  295. IIR0 = 0,
  296. IIR1,
  297. IIR_MAX,
  298. };
  299. /* Each IIR has 5 Filter Stages */
  300. enum {
  301. BAND1 = 0,
  302. BAND2,
  303. BAND3,
  304. BAND4,
  305. BAND5,
  306. BAND_MAX,
  307. };
  308. #define LPASS_CDC_RX_MACRO_IIR_FILTER_SIZE (sizeof(u32) * BAND_MAX)
  309. struct lpass_cdc_rx_macro_iir_filter_ctl {
  310. unsigned int iir_idx;
  311. unsigned int band_idx;
  312. struct soc_bytes_ext bytes_ext;
  313. };
  314. #define LPASS_CDC_RX_MACRO_IIR_FILTER_CTL(xname, iidx, bidx) \
  315. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  316. .info = lpass_cdc_rx_macro_iir_filter_info, \
  317. .get = lpass_cdc_rx_macro_iir_band_audio_mixer_get, \
  318. .put = lpass_cdc_rx_macro_iir_band_audio_mixer_put, \
  319. .private_value = (unsigned long)&(struct lpass_cdc_rx_macro_iir_filter_ctl) { \
  320. .iir_idx = iidx, \
  321. .band_idx = bidx, \
  322. .bytes_ext = {.max = LPASS_CDC_RX_MACRO_IIR_FILTER_SIZE, }, \
  323. } \
  324. }
  325. struct lpass_cdc_rx_macro_idle_detect_config {
  326. u8 hph_idle_thr;
  327. u8 hph_idle_detect_en;
  328. };
  329. struct interp_sample_rate {
  330. int sample_rate;
  331. int rate_val;
  332. };
  333. static struct interp_sample_rate sr_val_tbl[] = {
  334. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  335. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  336. {176400, 0xB}, {352800, 0xC},
  337. };
  338. static int lpass_cdc_rx_macro_core_vote(void *handle, bool enable);
  339. static int lpass_cdc_rx_macro_hw_params(struct snd_pcm_substream *substream,
  340. struct snd_pcm_hw_params *params,
  341. struct snd_soc_dai *dai);
  342. static int lpass_cdc_rx_macro_get_channel_map(struct snd_soc_dai *dai,
  343. unsigned int *tx_num, unsigned int *tx_slot,
  344. unsigned int *rx_num, unsigned int *rx_slot);
  345. static int lpass_cdc_rx_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  346. static int lpass_cdc_rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  347. struct snd_ctl_elem_value *ucontrol);
  348. static int lpass_cdc_rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  349. struct snd_ctl_elem_value *ucontrol);
  350. static int lpass_cdc_rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  351. struct snd_ctl_elem_value *ucontrol);
  352. static int lpass_cdc_rx_macro_enable_interp_clk(struct snd_soc_component *component,
  353. int event, int interp_idx);
  354. /* Hold instance to soundwire platform device */
  355. struct rx_swr_ctrl_data {
  356. struct platform_device *rx_swr_pdev;
  357. };
  358. struct rx_swr_ctrl_platform_data {
  359. void *handle; /* holds codec private data */
  360. int (*read)(void *handle, int reg);
  361. int (*write)(void *handle, int reg, int val);
  362. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  363. int (*clk)(void *handle, bool enable);
  364. int (*core_vote)(void *handle, bool enable);
  365. int (*handle_irq)(void *handle,
  366. irqreturn_t (*swrm_irq_handler)(int irq,
  367. void *data),
  368. void *swrm_handle,
  369. int action);
  370. };
  371. enum {
  372. RX_MACRO_AIF_INVALID = 0,
  373. RX_MACRO_AIF1_PB,
  374. RX_MACRO_AIF2_PB,
  375. RX_MACRO_AIF3_PB,
  376. RX_MACRO_AIF4_PB,
  377. RX_MACRO_AIF_ECHO,
  378. RX_MACRO_AIF5_PB,
  379. RX_MACRO_AIF6_PB,
  380. LPASS_CDC_RX_MACRO_MAX_DAIS,
  381. };
  382. enum {
  383. RX_MACRO_AIF1_CAP = 0,
  384. RX_MACRO_AIF2_CAP,
  385. RX_MACRO_AIF3_CAP,
  386. LPASS_CDC_RX_MACRO_MAX_AIF_CAP_DAIS
  387. };
  388. /*
  389. * @dev: rx macro device pointer
  390. * @comp_enabled: compander enable mixer value set
  391. * @prim_int_users: Users of interpolator
  392. * @rx_mclk_users: RX MCLK users count
  393. * @vi_feed_value: VI sense mask
  394. * @swr_clk_lock: to lock swr master clock operations
  395. * @swr_ctrl_data: SoundWire data structure
  396. * @swr_plat_data: Soundwire platform data
  397. * @lpass_cdc_rx_macro_add_child_devices_work: work for adding child devices
  398. * @rx_swr_gpio_p: used by pinctrl API
  399. * @component: codec handle
  400. */
  401. struct lpass_cdc_rx_macro_priv {
  402. struct device *dev;
  403. int comp_enabled[LPASS_CDC_RX_MACRO_COMP_MAX];
  404. /* Main path clock users count */
  405. int main_clk_users[INTERP_MAX];
  406. int rx_port_value[LPASS_CDC_RX_MACRO_PORTS_MAX];
  407. u16 prim_int_users[INTERP_MAX];
  408. int rx_mclk_users;
  409. int swr_clk_users;
  410. bool dapm_mclk_enable;
  411. bool reset_swr;
  412. int clsh_users;
  413. int rx_mclk_cnt;
  414. bool is_native_on;
  415. bool is_ear_mode_on;
  416. bool dev_up;
  417. bool hph_pwr_mode;
  418. bool hph_hd2_mode;
  419. struct mutex mclk_lock;
  420. struct mutex swr_clk_lock;
  421. struct rx_swr_ctrl_data *swr_ctrl_data;
  422. struct rx_swr_ctrl_platform_data swr_plat_data;
  423. struct work_struct lpass_cdc_rx_macro_add_child_devices_work;
  424. struct device_node *rx_swr_gpio_p;
  425. struct snd_soc_component *component;
  426. unsigned long active_ch_mask[LPASS_CDC_RX_MACRO_MAX_DAIS];
  427. unsigned long active_ch_cnt[LPASS_CDC_RX_MACRO_MAX_DAIS];
  428. u16 bit_width[LPASS_CDC_RX_MACRO_MAX_DAIS];
  429. char __iomem *rx_io_base;
  430. char __iomem *rx_mclk_mode_muxsel;
  431. struct lpass_cdc_rx_macro_idle_detect_config idle_det_cfg;
  432. u8 sidetone_coeff_array[IIR_MAX][BAND_MAX]
  433. [LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX * 4];
  434. struct platform_device *pdev_child_devices
  435. [LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX];
  436. int child_count;
  437. int is_softclip_on;
  438. int is_aux_hpf_on;
  439. int softclip_clk_users;
  440. u16 clk_id;
  441. u16 default_clk_id;
  442. int8_t rx0_gain_val;
  443. int8_t rx1_gain_val;
  444. };
  445. static struct snd_soc_dai_driver lpass_cdc_rx_macro_dai[];
  446. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  447. static const char * const rx_int_mix_mux_text[] = {
  448. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  449. };
  450. static const char * const rx_prim_mix_text[] = {
  451. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  452. "RX3", "RX4", "RX5"
  453. };
  454. static const char * const rx_sidetone_mix_text[] = {
  455. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  456. };
  457. static const char * const iir_inp_mux_text[] = {
  458. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3",
  459. "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  460. };
  461. static const char * const rx_int_dem_inp_mux_text[] = {
  462. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  463. };
  464. static const char * const rx_int0_1_interp_mux_text[] = {
  465. "ZERO", "RX INT0_1 MIX1",
  466. };
  467. static const char * const rx_int1_1_interp_mux_text[] = {
  468. "ZERO", "RX INT1_1 MIX1",
  469. };
  470. static const char * const rx_int2_1_interp_mux_text[] = {
  471. "ZERO", "RX INT2_1 MIX1",
  472. };
  473. static const char * const rx_int0_2_interp_mux_text[] = {
  474. "ZERO", "RX INT0_2 MUX",
  475. };
  476. static const char * const rx_int1_2_interp_mux_text[] = {
  477. "ZERO", "RX INT1_2 MUX",
  478. };
  479. static const char * const rx_int2_2_interp_mux_text[] = {
  480. "ZERO", "RX INT2_2 MUX",
  481. };
  482. static const char *const lpass_cdc_rx_macro_mux_text[] = {
  483. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  484. };
  485. static const char *const lpass_cdc_rx_macro_ear_mode_text[] = {"OFF", "ON"};
  486. static const struct soc_enum lpass_cdc_rx_macro_ear_mode_enum =
  487. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_ear_mode_text);
  488. static const char *const lpass_cdc_rx_macro_hph_hd2_mode_text[] = {"OFF", "ON"};
  489. static const struct soc_enum lpass_cdc_rx_macro_hph_hd2_mode_enum =
  490. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_hph_hd2_mode_text);
  491. static const char *const lpass_cdc_rx_macro_hph_pwr_mode_text[] = {"ULP", "LOHIFI"};
  492. static const struct soc_enum lpass_cdc_rx_macro_hph_pwr_mode_enum =
  493. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_hph_pwr_mode_text);
  494. static const char * const lpass_cdc_rx_macro_vbat_bcl_gsm_mode_text[] = {"OFF", "ON"};
  495. static const struct soc_enum lpass_cdc_rx_macro_vbat_bcl_gsm_mode_enum =
  496. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_vbat_bcl_gsm_mode_text);
  497. static const struct snd_kcontrol_new rx_int2_1_vbat_mix_switch[] = {
  498. SOC_DAPM_SINGLE("RX AUX VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  499. };
  500. static const char * const hph_idle_detect_text[] = {"OFF", "ON"};
  501. static SOC_ENUM_SINGLE_EXT_DECL(hph_idle_detect_enum, hph_idle_detect_text);
  502. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_2, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  503. rx_int_mix_mux_text);
  504. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_2, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  505. rx_int_mix_mux_text);
  506. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_2, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  507. rx_int_mix_mux_text);
  508. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  509. rx_prim_mix_text);
  510. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  511. rx_prim_mix_text);
  512. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  513. rx_prim_mix_text);
  514. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  515. rx_prim_mix_text);
  516. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  517. rx_prim_mix_text);
  518. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  519. rx_prim_mix_text);
  520. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  521. rx_prim_mix_text);
  522. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  523. rx_prim_mix_text);
  524. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  525. rx_prim_mix_text);
  526. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  527. rx_sidetone_mix_text);
  528. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  529. rx_sidetone_mix_text);
  530. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  531. rx_sidetone_mix_text);
  532. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp0, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  533. iir_inp_mux_text);
  534. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp1, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  535. iir_inp_mux_text);
  536. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp2, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  537. iir_inp_mux_text);
  538. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp3, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  539. iir_inp_mux_text);
  540. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp0, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  541. iir_inp_mux_text);
  542. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp1, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  543. iir_inp_mux_text);
  544. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp2, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  545. iir_inp_mux_text);
  546. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp3, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  547. iir_inp_mux_text);
  548. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0,
  549. rx_int0_1_interp_mux_text);
  550. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0,
  551. rx_int1_1_interp_mux_text);
  552. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0,
  553. rx_int2_1_interp_mux_text);
  554. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0,
  555. rx_int0_2_interp_mux_text);
  556. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0,
  557. rx_int1_2_interp_mux_text);
  558. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0,
  559. rx_int2_2_interp_mux_text);
  560. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(rx_int0_dem_inp, LPASS_CDC_RX_RX0_RX_PATH_CFG1, 0,
  561. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  562. lpass_cdc_rx_macro_int_dem_inp_mux_put);
  563. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(rx_int1_dem_inp, LPASS_CDC_RX_RX1_RX_PATH_CFG1, 0,
  564. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  565. lpass_cdc_rx_macro_int_dem_inp_mux_put);
  566. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx0, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  567. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  568. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx1, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  569. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  570. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx2, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  571. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  572. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx3, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  573. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  574. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx4, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  575. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  576. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx5, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  577. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  578. static const char * const rx_echo_mux_text[] = {
  579. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2"
  580. };
  581. static const struct soc_enum rx_mix_tx2_mux_enum =
  582. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5, 0, 4,
  583. rx_echo_mux_text);
  584. static const struct snd_kcontrol_new rx_mix_tx2_mux =
  585. SOC_DAPM_ENUM("RX MIX TX2_MUX Mux", rx_mix_tx2_mux_enum);
  586. static const struct soc_enum rx_mix_tx1_mux_enum =
  587. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4, 0, 4,
  588. rx_echo_mux_text);
  589. static const struct snd_kcontrol_new rx_mix_tx1_mux =
  590. SOC_DAPM_ENUM("RX MIX TX1_MUX Mux", rx_mix_tx1_mux_enum);
  591. static const struct soc_enum rx_mix_tx0_mux_enum =
  592. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4, 4, 4,
  593. rx_echo_mux_text);
  594. static const struct snd_kcontrol_new rx_mix_tx0_mux =
  595. SOC_DAPM_ENUM("RX MIX TX0_MUX Mux", rx_mix_tx0_mux_enum);
  596. static struct snd_soc_dai_ops lpass_cdc_rx_macro_dai_ops = {
  597. .hw_params = lpass_cdc_rx_macro_hw_params,
  598. .get_channel_map = lpass_cdc_rx_macro_get_channel_map,
  599. .mute_stream = lpass_cdc_rx_macro_mute_stream,
  600. };
  601. static struct snd_soc_dai_driver lpass_cdc_rx_macro_dai[] = {
  602. {
  603. .name = "rx_macro_rx1",
  604. .id = RX_MACRO_AIF1_PB,
  605. .playback = {
  606. .stream_name = "RX_MACRO_AIF1 Playback",
  607. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  608. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  609. .rate_max = 384000,
  610. .rate_min = 8000,
  611. .channels_min = 1,
  612. .channels_max = 2,
  613. },
  614. .ops = &lpass_cdc_rx_macro_dai_ops,
  615. },
  616. {
  617. .name = "rx_macro_rx2",
  618. .id = RX_MACRO_AIF2_PB,
  619. .playback = {
  620. .stream_name = "RX_MACRO_AIF2 Playback",
  621. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  622. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  623. .rate_max = 384000,
  624. .rate_min = 8000,
  625. .channels_min = 1,
  626. .channels_max = 2,
  627. },
  628. .ops = &lpass_cdc_rx_macro_dai_ops,
  629. },
  630. {
  631. .name = "rx_macro_rx3",
  632. .id = RX_MACRO_AIF3_PB,
  633. .playback = {
  634. .stream_name = "RX_MACRO_AIF3 Playback",
  635. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  636. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  637. .rate_max = 384000,
  638. .rate_min = 8000,
  639. .channels_min = 1,
  640. .channels_max = 2,
  641. },
  642. .ops = &lpass_cdc_rx_macro_dai_ops,
  643. },
  644. {
  645. .name = "rx_macro_rx4",
  646. .id = RX_MACRO_AIF4_PB,
  647. .playback = {
  648. .stream_name = "RX_MACRO_AIF4 Playback",
  649. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  650. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  651. .rate_max = 384000,
  652. .rate_min = 8000,
  653. .channels_min = 1,
  654. .channels_max = 2,
  655. },
  656. .ops = &lpass_cdc_rx_macro_dai_ops,
  657. },
  658. {
  659. .name = "rx_macro_echo",
  660. .id = RX_MACRO_AIF_ECHO,
  661. .capture = {
  662. .stream_name = "RX_AIF_ECHO Capture",
  663. .rates = LPASS_CDC_RX_MACRO_ECHO_RATES,
  664. .formats = LPASS_CDC_RX_MACRO_ECHO_FORMATS,
  665. .rate_max = 48000,
  666. .rate_min = 8000,
  667. .channels_min = 1,
  668. .channels_max = 3,
  669. },
  670. .ops = &lpass_cdc_rx_macro_dai_ops,
  671. },
  672. {
  673. .name = "rx_macro_rx5",
  674. .id = RX_MACRO_AIF5_PB,
  675. .playback = {
  676. .stream_name = "RX_MACRO_AIF5 Playback",
  677. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  678. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  679. .rate_max = 384000,
  680. .rate_min = 8000,
  681. .channels_min = 1,
  682. .channels_max = 4,
  683. },
  684. .ops = &lpass_cdc_rx_macro_dai_ops,
  685. },
  686. {
  687. .name = "rx_macro_rx6",
  688. .id = RX_MACRO_AIF6_PB,
  689. .playback = {
  690. .stream_name = "RX_MACRO_AIF6 Playback",
  691. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  692. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  693. .rate_max = 384000,
  694. .rate_min = 8000,
  695. .channels_min = 1,
  696. .channels_max = 4,
  697. },
  698. .ops = &lpass_cdc_rx_macro_dai_ops,
  699. },
  700. };
  701. static int get_impedance_index(int imped)
  702. {
  703. int i = 0;
  704. if (imped < imped_index[i].imped_val) {
  705. pr_debug("%s, detected impedance is less than %d Ohm\n",
  706. __func__, imped_index[i].imped_val);
  707. i = 0;
  708. goto ret;
  709. }
  710. if (imped >= imped_index[ARRAY_SIZE(imped_index) - 1].imped_val) {
  711. pr_debug("%s, detected impedance is greater than %d Ohm\n",
  712. __func__,
  713. imped_index[ARRAY_SIZE(imped_index) - 1].imped_val);
  714. i = ARRAY_SIZE(imped_index) - 1;
  715. goto ret;
  716. }
  717. for (i = 0; i < ARRAY_SIZE(imped_index) - 1; i++) {
  718. if (imped >= imped_index[i].imped_val &&
  719. imped < imped_index[i + 1].imped_val)
  720. break;
  721. }
  722. ret:
  723. pr_debug("%s: selected impedance index = %d\n",
  724. __func__, imped_index[i].index);
  725. return imped_index[i].index;
  726. }
  727. /*
  728. * lpass_cdc_rx_macro_wcd_clsh_imped_config -
  729. * This function updates HPHL and HPHR gain settings
  730. * according to the impedance value.
  731. *
  732. * @component: codec pointer handle
  733. * @imped: impedance value of HPHL/R
  734. * @reset: bool variable to reset registers when teardown
  735. */
  736. static void lpass_cdc_rx_macro_wcd_clsh_imped_config(struct snd_soc_component *component,
  737. int imped, bool reset)
  738. {
  739. int i;
  740. int index = 0;
  741. int table_size;
  742. static const struct lpass_cdc_rx_macro_reg_mask_val
  743. (*imped_table_ptr)[MAX_IMPED_PARAMS];
  744. table_size = ARRAY_SIZE(imped_table);
  745. imped_table_ptr = imped_table;
  746. /* reset = 1, which means request is to reset the register values */
  747. if (reset) {
  748. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  749. snd_soc_component_update_bits(component,
  750. imped_table_ptr[index][i].reg,
  751. imped_table_ptr[index][i].mask, 0);
  752. return;
  753. }
  754. index = get_impedance_index(imped);
  755. if (index >= (ARRAY_SIZE(imped_index) - 1)) {
  756. pr_debug("%s, impedance not in range = %d\n", __func__, imped);
  757. return;
  758. }
  759. if (index >= table_size) {
  760. pr_debug("%s, impedance index not in range = %d\n", __func__,
  761. index);
  762. return;
  763. }
  764. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  765. snd_soc_component_update_bits(component,
  766. imped_table_ptr[index][i].reg,
  767. imped_table_ptr[index][i].mask,
  768. imped_table_ptr[index][i].val);
  769. }
  770. static bool lpass_cdc_rx_macro_get_data(struct snd_soc_component *component,
  771. struct device **rx_dev,
  772. struct lpass_cdc_rx_macro_priv **rx_priv,
  773. const char *func_name)
  774. {
  775. *rx_dev = lpass_cdc_get_device_ptr(component->dev, RX_MACRO);
  776. if (!(*rx_dev)) {
  777. dev_err(component->dev,
  778. "%s: null device for macro!\n", func_name);
  779. return false;
  780. }
  781. *rx_priv = dev_get_drvdata((*rx_dev));
  782. if (!(*rx_priv)) {
  783. dev_err(component->dev,
  784. "%s: priv is null for macro!\n", func_name);
  785. return false;
  786. }
  787. if (!(*rx_priv)->component) {
  788. dev_err(component->dev,
  789. "%s: rx_priv component is not initialized!\n", func_name);
  790. return false;
  791. }
  792. return true;
  793. }
  794. static int lpass_cdc_rx_macro_set_port_map(struct snd_soc_component *component,
  795. u32 usecase, u32 size, void *data)
  796. {
  797. struct device *rx_dev = NULL;
  798. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  799. struct swrm_port_config port_cfg;
  800. int ret = 0;
  801. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  802. return -EINVAL;
  803. memset(&port_cfg, 0, sizeof(port_cfg));
  804. port_cfg.uc = usecase;
  805. port_cfg.size = size;
  806. port_cfg.params = data;
  807. if (rx_priv->swr_ctrl_data)
  808. ret = swrm_wcd_notify(
  809. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  810. SWR_SET_PORT_MAP, &port_cfg);
  811. return ret;
  812. }
  813. static int lpass_cdc_rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  814. struct snd_ctl_elem_value *ucontrol)
  815. {
  816. struct snd_soc_dapm_widget *widget =
  817. snd_soc_dapm_kcontrol_widget(kcontrol);
  818. struct snd_soc_component *component =
  819. snd_soc_dapm_to_component(widget->dapm);
  820. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  821. unsigned int val = 0;
  822. unsigned short look_ahead_dly_reg =
  823. LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  824. val = ucontrol->value.enumerated.item[0];
  825. if (val >= e->items)
  826. return -EINVAL;
  827. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  828. widget->name, val);
  829. if (e->reg == LPASS_CDC_RX_RX0_RX_PATH_CFG1)
  830. look_ahead_dly_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  831. else if (e->reg == LPASS_CDC_RX_RX1_RX_PATH_CFG1)
  832. look_ahead_dly_reg = LPASS_CDC_RX_RX1_RX_PATH_CFG0;
  833. /* Set Look Ahead Delay */
  834. snd_soc_component_update_bits(component, look_ahead_dly_reg,
  835. 0x08, (val ? 0x08 : 0x00));
  836. /* Set DEM INP Select */
  837. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  838. }
  839. static int lpass_cdc_rx_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  840. u8 rate_reg_val,
  841. u32 sample_rate)
  842. {
  843. u8 int_1_mix1_inp = 0;
  844. u32 j = 0, port = 0;
  845. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  846. u16 int_fs_reg = 0;
  847. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  848. u8 inp0_sel = 0, inp1_sel = 0, inp2_sel = 0;
  849. struct snd_soc_component *component = dai->component;
  850. struct device *rx_dev = NULL;
  851. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  852. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  853. return -EINVAL;
  854. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  855. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  856. int_1_mix1_inp = port;
  857. if ((int_1_mix1_inp < LPASS_CDC_RX_MACRO_RX0) ||
  858. (int_1_mix1_inp > LPASS_CDC_RX_MACRO_PORTS_MAX)) {
  859. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  860. __func__, dai->id);
  861. return -EINVAL;
  862. }
  863. int_mux_cfg0 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0;
  864. /*
  865. * Loop through all interpolator MUX inputs and find out
  866. * to which interpolator input, the rx port
  867. * is connected
  868. */
  869. for (j = 0; j < INTERP_MAX; j++) {
  870. int_mux_cfg1 = int_mux_cfg0 + 4;
  871. int_mux_cfg0_val = snd_soc_component_read(
  872. component, int_mux_cfg0);
  873. int_mux_cfg1_val = snd_soc_component_read(
  874. component, int_mux_cfg1);
  875. inp0_sel = int_mux_cfg0_val & 0x0F;
  876. inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
  877. inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
  878. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  879. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  880. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  881. int_fs_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  882. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * j;
  883. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  884. __func__, dai->id, j);
  885. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  886. __func__, j, sample_rate);
  887. /* sample_rate is in Hz */
  888. snd_soc_component_update_bits(component,
  889. int_fs_reg,
  890. 0x0F, rate_reg_val);
  891. }
  892. int_mux_cfg0 += 8;
  893. }
  894. }
  895. return 0;
  896. }
  897. static int lpass_cdc_rx_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  898. u8 rate_reg_val,
  899. u32 sample_rate)
  900. {
  901. u8 int_2_inp = 0;
  902. u32 j = 0, port = 0;
  903. u16 int_mux_cfg1 = 0, int_fs_reg = 0;
  904. u8 int_mux_cfg1_val = 0;
  905. struct snd_soc_component *component = dai->component;
  906. struct device *rx_dev = NULL;
  907. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  908. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  909. return -EINVAL;
  910. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  911. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  912. int_2_inp = port;
  913. if ((int_2_inp < LPASS_CDC_RX_MACRO_RX0) ||
  914. (int_2_inp > LPASS_CDC_RX_MACRO_PORTS_MAX)) {
  915. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  916. __func__, dai->id);
  917. return -EINVAL;
  918. }
  919. int_mux_cfg1 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1;
  920. for (j = 0; j < INTERP_MAX; j++) {
  921. int_mux_cfg1_val = snd_soc_component_read(
  922. component, int_mux_cfg1) &
  923. 0x0F;
  924. if (int_mux_cfg1_val == int_2_inp +
  925. INTn_2_INP_SEL_RX0) {
  926. int_fs_reg = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL +
  927. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * j;
  928. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  929. __func__, dai->id, j);
  930. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  931. __func__, j, sample_rate);
  932. snd_soc_component_update_bits(
  933. component, int_fs_reg,
  934. 0x0F, rate_reg_val);
  935. }
  936. int_mux_cfg1 += 8;
  937. }
  938. }
  939. return 0;
  940. }
  941. static bool lpass_cdc_rx_macro_is_fractional_sample_rate(u32 sample_rate)
  942. {
  943. switch (sample_rate) {
  944. case SAMPLING_RATE_44P1KHZ:
  945. case SAMPLING_RATE_88P2KHZ:
  946. case SAMPLING_RATE_176P4KHZ:
  947. case SAMPLING_RATE_352P8KHZ:
  948. return true;
  949. default:
  950. return false;
  951. }
  952. return false;
  953. }
  954. static int lpass_cdc_rx_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  955. u32 sample_rate)
  956. {
  957. struct snd_soc_component *component = dai->component;
  958. int rate_val = 0;
  959. int i = 0, ret = 0;
  960. struct device *rx_dev = NULL;
  961. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  962. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  963. return -EINVAL;
  964. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  965. if (sample_rate == sr_val_tbl[i].sample_rate) {
  966. rate_val = sr_val_tbl[i].rate_val;
  967. if (lpass_cdc_rx_macro_is_fractional_sample_rate(sample_rate))
  968. rx_priv->is_native_on = true;
  969. else
  970. rx_priv->is_native_on = false;
  971. break;
  972. }
  973. }
  974. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  975. dev_err(component->dev, "%s: Unsupported sample rate: %d\n",
  976. __func__, sample_rate);
  977. return -EINVAL;
  978. }
  979. ret = lpass_cdc_rx_macro_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  980. if (ret)
  981. return ret;
  982. ret = lpass_cdc_rx_macro_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  983. if (ret)
  984. return ret;
  985. return ret;
  986. }
  987. static int lpass_cdc_rx_macro_hw_params(struct snd_pcm_substream *substream,
  988. struct snd_pcm_hw_params *params,
  989. struct snd_soc_dai *dai)
  990. {
  991. struct snd_soc_component *component = dai->component;
  992. int ret = 0;
  993. struct device *rx_dev = NULL;
  994. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  995. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  996. return -EINVAL;
  997. dev_dbg(component->dev,
  998. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  999. dai->name, dai->id, params_rate(params),
  1000. params_channels(params));
  1001. switch (substream->stream) {
  1002. case SNDRV_PCM_STREAM_PLAYBACK:
  1003. ret = lpass_cdc_rx_macro_set_interpolator_rate(dai, params_rate(params));
  1004. if (ret) {
  1005. pr_err("%s: cannot set sample rate: %u\n",
  1006. __func__, params_rate(params));
  1007. return ret;
  1008. }
  1009. rx_priv->bit_width[dai->id] = params_width(params);
  1010. break;
  1011. case SNDRV_PCM_STREAM_CAPTURE:
  1012. default:
  1013. break;
  1014. }
  1015. return 0;
  1016. }
  1017. static int lpass_cdc_rx_macro_get_channel_map(struct snd_soc_dai *dai,
  1018. unsigned int *tx_num, unsigned int *tx_slot,
  1019. unsigned int *rx_num, unsigned int *rx_slot)
  1020. {
  1021. struct snd_soc_component *component = dai->component;
  1022. struct device *rx_dev = NULL;
  1023. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1024. unsigned int temp = 0, ch_mask = 0;
  1025. u16 val = 0, mask = 0, cnt = 0, i = 0;
  1026. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1027. return -EINVAL;
  1028. switch (dai->id) {
  1029. case RX_MACRO_AIF1_PB:
  1030. case RX_MACRO_AIF2_PB:
  1031. case RX_MACRO_AIF3_PB:
  1032. case RX_MACRO_AIF4_PB:
  1033. for_each_set_bit(temp, &rx_priv->active_ch_mask[dai->id],
  1034. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  1035. ch_mask |= (1 << temp);
  1036. if (++i == LPASS_CDC_RX_MACRO_MAX_DMA_CH_PER_PORT)
  1037. break;
  1038. }
  1039. /*
  1040. * CDC_DMA_RX_0 port drives RX0/RX1 -- ch_mask 0x1/0x2/0x3
  1041. * CDC_DMA_RX_1 port drives RX2/RX3 -- ch_mask 0x1/0x2/0x3
  1042. * CDC_DMA_RX_2 port drives RX4 -- ch_mask 0x1
  1043. * CDC_DMA_RX_3 port drives RX5 -- ch_mask 0x1
  1044. * AIFn can pair to any CDC_DMA_RX_n port.
  1045. * In general, below convention is used::
  1046. * CDC_DMA_RX_0(AIF1)/CDC_DMA_RX_1(AIF2)/
  1047. * CDC_DMA_RX_2(AIF3)/CDC_DMA_RX_3(AIF4)
  1048. * Above is reflected in machine driver BE dailink
  1049. */
  1050. if (ch_mask & 0x0C)
  1051. ch_mask = ch_mask >> 2;
  1052. if ((ch_mask & 0x10) || (ch_mask & 0x20))
  1053. ch_mask = 0x1;
  1054. *rx_slot = ch_mask;
  1055. *rx_num = rx_priv->active_ch_cnt[dai->id];
  1056. dev_dbg(rx_priv->dev,
  1057. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d active_mask: 0x%x\n",
  1058. __func__, dai->id, *rx_slot, *rx_num, rx_priv->active_ch_mask[dai->id]);
  1059. break;
  1060. case RX_MACRO_AIF5_PB:
  1061. *rx_slot = 0x1;
  1062. *rx_num = 0x01;
  1063. dev_dbg(rx_priv->dev,
  1064. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d\n",
  1065. __func__, dai->id, *rx_slot, *rx_num);
  1066. break;
  1067. case RX_MACRO_AIF6_PB:
  1068. *rx_slot = 0x1;
  1069. *rx_num = 0x01;
  1070. dev_dbg(rx_priv->dev,
  1071. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d\n",
  1072. __func__, dai->id, *rx_slot, *rx_num);
  1073. break;
  1074. case RX_MACRO_AIF_ECHO:
  1075. val = snd_soc_component_read(component,
  1076. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4);
  1077. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX0_MASK) {
  1078. mask |= 0x1;
  1079. cnt++;
  1080. }
  1081. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX1_MASK) {
  1082. mask |= 0x2;
  1083. cnt++;
  1084. }
  1085. val = snd_soc_component_read(component,
  1086. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5);
  1087. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX2_MASK) {
  1088. mask |= 0x4;
  1089. cnt++;
  1090. }
  1091. *tx_slot = mask;
  1092. *tx_num = cnt;
  1093. break;
  1094. default:
  1095. dev_err(rx_dev, "%s: Invalid AIF\n", __func__);
  1096. break;
  1097. }
  1098. return 0;
  1099. }
  1100. static int lpass_cdc_rx_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  1101. {
  1102. struct snd_soc_component *component = dai->component;
  1103. struct device *rx_dev = NULL;
  1104. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1105. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  1106. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1107. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1108. if (mute)
  1109. return 0;
  1110. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1111. return -EINVAL;
  1112. switch (dai->id) {
  1113. case RX_MACRO_AIF1_PB:
  1114. case RX_MACRO_AIF2_PB:
  1115. case RX_MACRO_AIF3_PB:
  1116. case RX_MACRO_AIF4_PB:
  1117. for (j = 0; j < INTERP_MAX; j++) {
  1118. reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  1119. (j * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1120. mix_reg = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1121. (j * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1122. dsm_reg = LPASS_CDC_RX_RX0_RX_PATH_DSM_CTL +
  1123. (j * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1124. if (j == INTERP_AUX)
  1125. dsm_reg = LPASS_CDC_RX_RX2_RX_PATH_DSM_CTL;
  1126. int_mux_cfg0 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  1127. int_mux_cfg1 = int_mux_cfg0 + 4;
  1128. int_mux_cfg0_val = snd_soc_component_read(component,
  1129. int_mux_cfg0);
  1130. int_mux_cfg1_val = snd_soc_component_read(component,
  1131. int_mux_cfg1);
  1132. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  1133. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0xF0))
  1134. snd_soc_component_update_bits(component,
  1135. reg, 0x20, 0x20);
  1136. if (int_mux_cfg1_val & 0x0F) {
  1137. snd_soc_component_update_bits(component,
  1138. reg, 0x20, 0x20);
  1139. snd_soc_component_update_bits(component,
  1140. mix_reg, 0x20, 0x20);
  1141. }
  1142. }
  1143. }
  1144. break;
  1145. default:
  1146. break;
  1147. }
  1148. return 0;
  1149. }
  1150. static int lpass_cdc_rx_macro_mclk_enable(
  1151. struct lpass_cdc_rx_macro_priv *rx_priv,
  1152. bool mclk_enable, bool dapm)
  1153. {
  1154. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  1155. int ret = 0;
  1156. if (regmap == NULL) {
  1157. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  1158. return -EINVAL;
  1159. }
  1160. dev_dbg(rx_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  1161. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  1162. mutex_lock(&rx_priv->mclk_lock);
  1163. if (mclk_enable) {
  1164. if (rx_priv->rx_mclk_users == 0) {
  1165. if (rx_priv->is_native_on)
  1166. rx_priv->clk_id = RX_CORE_CLK;
  1167. lpass_cdc_rx_macro_core_vote(rx_priv, true);
  1168. ret = lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1169. rx_priv->default_clk_id,
  1170. rx_priv->clk_id,
  1171. true);
  1172. lpass_cdc_rx_macro_core_vote(rx_priv, false);
  1173. if (ret < 0) {
  1174. dev_err(rx_priv->dev,
  1175. "%s: rx request clock enable failed\n",
  1176. __func__);
  1177. goto exit;
  1178. }
  1179. lpass_cdc_clk_rsc_fs_gen_request(rx_priv->dev,
  1180. true);
  1181. regcache_mark_dirty(regmap);
  1182. regcache_sync_region(regmap,
  1183. RX_START_OFFSET,
  1184. RX_MAX_OFFSET);
  1185. regmap_update_bits(regmap,
  1186. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1187. 0x01, 0x01);
  1188. regmap_update_bits(regmap,
  1189. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1190. 0x02, 0x02);
  1191. regmap_update_bits(regmap,
  1192. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1193. 0x02, 0x00);
  1194. regmap_update_bits(regmap,
  1195. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1196. 0x01, 0x01);
  1197. }
  1198. rx_priv->rx_mclk_users++;
  1199. } else {
  1200. if (rx_priv->rx_mclk_users <= 0) {
  1201. dev_err(rx_priv->dev, "%s: clock already disabled\n",
  1202. __func__);
  1203. rx_priv->rx_mclk_users = 0;
  1204. goto exit;
  1205. }
  1206. rx_priv->rx_mclk_users--;
  1207. if (rx_priv->rx_mclk_users == 0) {
  1208. regmap_update_bits(regmap,
  1209. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1210. 0x01, 0x00);
  1211. regmap_update_bits(regmap,
  1212. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1213. 0x02, 0x02);
  1214. regmap_update_bits(regmap,
  1215. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1216. 0x02, 0x00);
  1217. regmap_update_bits(regmap,
  1218. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1219. 0x01, 0x00);
  1220. lpass_cdc_clk_rsc_fs_gen_request(rx_priv->dev,
  1221. false);
  1222. lpass_cdc_rx_macro_core_vote(rx_priv, true);
  1223. lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1224. rx_priv->default_clk_id,
  1225. rx_priv->clk_id,
  1226. false);
  1227. lpass_cdc_rx_macro_core_vote(rx_priv, false);
  1228. rx_priv->clk_id = rx_priv->default_clk_id;
  1229. }
  1230. }
  1231. exit:
  1232. trace_printk("%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  1233. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  1234. mutex_unlock(&rx_priv->mclk_lock);
  1235. return ret;
  1236. }
  1237. static int lpass_cdc_rx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  1238. struct snd_kcontrol *kcontrol, int event)
  1239. {
  1240. struct snd_soc_component *component =
  1241. snd_soc_dapm_to_component(w->dapm);
  1242. int ret = 0;
  1243. struct device *rx_dev = NULL;
  1244. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1245. int mclk_freq = MCLK_FREQ;
  1246. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1247. return -EINVAL;
  1248. dev_dbg(rx_dev, "%s: event = %d\n", __func__, event);
  1249. switch (event) {
  1250. case SND_SOC_DAPM_PRE_PMU:
  1251. if (rx_priv->is_native_on)
  1252. mclk_freq = MCLK_FREQ_NATIVE;
  1253. if (rx_priv->swr_ctrl_data)
  1254. swrm_wcd_notify(
  1255. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1256. SWR_CLK_FREQ, &mclk_freq);
  1257. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 1, true);
  1258. if (ret)
  1259. rx_priv->dapm_mclk_enable = false;
  1260. else
  1261. rx_priv->dapm_mclk_enable = true;
  1262. break;
  1263. case SND_SOC_DAPM_POST_PMD:
  1264. if (rx_priv->dapm_mclk_enable)
  1265. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 0, true);
  1266. break;
  1267. default:
  1268. dev_err(rx_priv->dev,
  1269. "%s: invalid DAPM event %d\n", __func__, event);
  1270. ret = -EINVAL;
  1271. }
  1272. return ret;
  1273. }
  1274. static int lpass_cdc_rx_macro_event_handler(struct snd_soc_component *component,
  1275. u16 event, u32 data)
  1276. {
  1277. u16 reg = 0, reg_mix = 0, rx_idx = 0, mute = 0x0, val = 0;
  1278. struct device *rx_dev = NULL;
  1279. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1280. int ret = 0;
  1281. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1282. return -EINVAL;
  1283. switch (event) {
  1284. case LPASS_CDC_MACRO_EVT_RX_MUTE:
  1285. rx_idx = data >> 0x10;
  1286. mute = data & 0xffff;
  1287. val = mute ? 0x10 : 0x00;
  1288. reg = LPASS_CDC_RX_RX0_RX_PATH_CTL + (rx_idx *
  1289. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1290. reg_mix = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL + (rx_idx *
  1291. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1292. snd_soc_component_update_bits(component, reg,
  1293. 0x10, val);
  1294. snd_soc_component_update_bits(component, reg_mix,
  1295. 0x10, val);
  1296. break;
  1297. case LPASS_CDC_MACRO_EVT_RX_COMPANDER_SOFT_RST:
  1298. rx_idx = data >> 0x10;
  1299. if (rx_idx == INTERP_AUX)
  1300. goto done;
  1301. reg = LPASS_CDC_RX_COMPANDER0_CTL0 +
  1302. (rx_idx * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1303. snd_soc_component_write(component, reg,
  1304. snd_soc_component_read(component, reg));
  1305. break;
  1306. case LPASS_CDC_MACRO_EVT_IMPED_TRUE:
  1307. lpass_cdc_rx_macro_wcd_clsh_imped_config(component, data, true);
  1308. break;
  1309. case LPASS_CDC_MACRO_EVT_IMPED_FALSE:
  1310. lpass_cdc_rx_macro_wcd_clsh_imped_config(component, data, false);
  1311. break;
  1312. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  1313. trace_printk("%s, enter SSR down\n", __func__);
  1314. rx_priv->dev_up = false;
  1315. if (rx_priv->swr_ctrl_data) {
  1316. swrm_wcd_notify(
  1317. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1318. SWR_DEVICE_SSR_DOWN, NULL);
  1319. }
  1320. if ((!pm_runtime_enabled(rx_dev) ||
  1321. !pm_runtime_suspended(rx_dev))) {
  1322. ret = lpass_cdc_runtime_suspend(rx_dev);
  1323. if (!ret) {
  1324. pm_runtime_disable(rx_dev);
  1325. pm_runtime_set_suspended(rx_dev);
  1326. pm_runtime_enable(rx_dev);
  1327. }
  1328. }
  1329. break;
  1330. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  1331. lpass_cdc_rx_macro_core_vote(rx_priv, true);
  1332. /* enable&disable RX_CORE_CLK to reset GFMUX reg */
  1333. ret = lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1334. rx_priv->default_clk_id,
  1335. RX_CORE_CLK, true);
  1336. if (ret < 0)
  1337. dev_err_ratelimited(rx_priv->dev,
  1338. "%s, failed to enable clk, ret:%d\n",
  1339. __func__, ret);
  1340. else
  1341. lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1342. rx_priv->default_clk_id,
  1343. RX_CORE_CLK, false);
  1344. lpass_cdc_rx_macro_core_vote(rx_priv, false);
  1345. break;
  1346. case LPASS_CDC_MACRO_EVT_SSR_UP:
  1347. trace_printk("%s, enter SSR up\n", __func__);
  1348. rx_priv->dev_up = true;
  1349. /* reset swr after ssr/pdr */
  1350. rx_priv->reset_swr = true;
  1351. if (rx_priv->swr_ctrl_data)
  1352. swrm_wcd_notify(
  1353. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1354. SWR_DEVICE_SSR_UP, NULL);
  1355. break;
  1356. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  1357. lpass_cdc_rsc_clk_reset(rx_dev, RX_CORE_CLK);
  1358. break;
  1359. case LPASS_CDC_MACRO_EVT_RX_PA_GAIN_UPDATE:
  1360. rx_priv->rx0_gain_val = snd_soc_component_read(component,
  1361. LPASS_CDC_RX_RX0_RX_VOL_CTL);
  1362. rx_priv->rx1_gain_val = snd_soc_component_read(component,
  1363. LPASS_CDC_RX_RX1_RX_VOL_CTL);
  1364. if (data) {
  1365. /* Reduce gain by half only if its greater than -6DB */
  1366. if ((rx_priv->rx0_gain_val >= LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY)
  1367. && (rx_priv->rx0_gain_val <= LPASS_CDC_RX_MACRO_GAIN_MAX_VAL))
  1368. snd_soc_component_update_bits(component,
  1369. LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xFF,
  1370. (rx_priv->rx0_gain_val -
  1371. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1372. if ((rx_priv->rx1_gain_val >= LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY)
  1373. && (rx_priv->rx1_gain_val <= LPASS_CDC_RX_MACRO_GAIN_MAX_VAL))
  1374. snd_soc_component_update_bits(component,
  1375. LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xFF,
  1376. (rx_priv->rx1_gain_val -
  1377. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1378. }
  1379. else {
  1380. /* Reset gain value to default */
  1381. if ((rx_priv->rx0_gain_val >=
  1382. (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY - LPASS_CDC_RX_MACRO_MOD_GAIN)) &&
  1383. (rx_priv->rx0_gain_val <= (LPASS_CDC_RX_MACRO_GAIN_MAX_VAL -
  1384. LPASS_CDC_RX_MACRO_MOD_GAIN)))
  1385. snd_soc_component_update_bits(component,
  1386. LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xFF,
  1387. (rx_priv->rx0_gain_val +
  1388. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1389. if ((rx_priv->rx1_gain_val >=
  1390. (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY - LPASS_CDC_RX_MACRO_MOD_GAIN)) &&
  1391. (rx_priv->rx1_gain_val <= (LPASS_CDC_RX_MACRO_GAIN_MAX_VAL -
  1392. LPASS_CDC_RX_MACRO_MOD_GAIN)))
  1393. snd_soc_component_update_bits(component,
  1394. LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xFF,
  1395. (rx_priv->rx1_gain_val +
  1396. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1397. }
  1398. break;
  1399. case LPASS_CDC_MACRO_EVT_HPHL_HD2_ENABLE:
  1400. /* Enable hd2 config for hphl*/
  1401. snd_soc_component_update_bits(component,
  1402. LPASS_CDC_RX_RX0_RX_PATH_CFG0, 0x04, data);
  1403. break;
  1404. case LPASS_CDC_MACRO_EVT_HPHR_HD2_ENABLE:
  1405. /* Enable hd2 config for hphr*/
  1406. snd_soc_component_update_bits(component,
  1407. LPASS_CDC_RX_RX1_RX_PATH_CFG0, 0x04, data);
  1408. break;
  1409. }
  1410. done:
  1411. return ret;
  1412. }
  1413. static int lpass_cdc_rx_macro_find_playback_dai_id_for_port(int port_id,
  1414. struct lpass_cdc_rx_macro_priv *rx_priv)
  1415. {
  1416. int i = 0;
  1417. for (i = RX_MACRO_AIF1_PB; i < LPASS_CDC_RX_MACRO_MAX_DAIS; i++) {
  1418. if (test_bit(port_id, &rx_priv->active_ch_mask[i]))
  1419. return i;
  1420. }
  1421. return -EINVAL;
  1422. }
  1423. static int lpass_cdc_rx_macro_set_idle_detect_thr(struct snd_soc_component *component,
  1424. struct lpass_cdc_rx_macro_priv *rx_priv,
  1425. int interp, int path_type)
  1426. {
  1427. int port_id[4] = { 0, 0, 0, 0 };
  1428. int *port_ptr = NULL;
  1429. int num_ports = 0;
  1430. int bit_width = 0, i = 0;
  1431. int mux_reg = 0, mux_reg_val = 0;
  1432. int dai_id = 0, idle_thr = 0;
  1433. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  1434. return 0;
  1435. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1436. return 0;
  1437. port_ptr = &port_id[0];
  1438. num_ports = 0;
  1439. /*
  1440. * Read interpolator MUX input registers and find
  1441. * which cdc_dma port is connected and store the port
  1442. * numbers in port_id array.
  1443. */
  1444. if (path_type == INTERP_MIX_PATH) {
  1445. mux_reg = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1 +
  1446. 2 * interp;
  1447. mux_reg_val = snd_soc_component_read(component, mux_reg) &
  1448. 0x0f;
  1449. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  1450. (mux_reg_val <= INTn_2_INP_SEL_RX5)) {
  1451. *port_ptr++ = mux_reg_val - 1;
  1452. num_ports++;
  1453. }
  1454. }
  1455. if (path_type == INTERP_MAIN_PATH) {
  1456. mux_reg = LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  1457. 2 * (interp - 1);
  1458. mux_reg_val = snd_soc_component_read(component, mux_reg) &
  1459. 0x0f;
  1460. i = LPASS_CDC_RX_MACRO_INTERP_MUX_NUM_INPUTS;
  1461. while (i) {
  1462. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  1463. (mux_reg_val <= INTn_1_INP_SEL_RX5)) {
  1464. *port_ptr++ = mux_reg_val -
  1465. INTn_1_INP_SEL_RX0;
  1466. num_ports++;
  1467. }
  1468. mux_reg_val =
  1469. (snd_soc_component_read(component, mux_reg) &
  1470. 0xf0) >> 4;
  1471. mux_reg += 1;
  1472. i--;
  1473. }
  1474. }
  1475. dev_dbg(component->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  1476. __func__, num_ports, port_id[0], port_id[1],
  1477. port_id[2], port_id[3]);
  1478. i = 0;
  1479. while (num_ports) {
  1480. dai_id = lpass_cdc_rx_macro_find_playback_dai_id_for_port(port_id[i++],
  1481. rx_priv);
  1482. if ((dai_id >= 0) && (dai_id < LPASS_CDC_RX_MACRO_MAX_DAIS)) {
  1483. dev_dbg(component->dev, "%s: dai_id: %d bit_width: %d\n",
  1484. __func__, dai_id,
  1485. rx_priv->bit_width[dai_id]);
  1486. if (rx_priv->bit_width[dai_id] > bit_width)
  1487. bit_width = rx_priv->bit_width[dai_id];
  1488. }
  1489. num_ports--;
  1490. }
  1491. switch (bit_width) {
  1492. case 16:
  1493. idle_thr = 0xff; /* F16 */
  1494. break;
  1495. case 24:
  1496. case 32:
  1497. idle_thr = 0x03; /* F22 */
  1498. break;
  1499. default:
  1500. idle_thr = 0x00;
  1501. break;
  1502. }
  1503. dev_dbg(component->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  1504. __func__, idle_thr, rx_priv->idle_det_cfg.hph_idle_thr);
  1505. if ((rx_priv->idle_det_cfg.hph_idle_thr == 0) ||
  1506. (idle_thr < rx_priv->idle_det_cfg.hph_idle_thr)) {
  1507. snd_soc_component_write(component,
  1508. LPASS_CDC_RX_IDLE_DETECT_CFG3, idle_thr);
  1509. rx_priv->idle_det_cfg.hph_idle_thr = idle_thr;
  1510. }
  1511. return 0;
  1512. }
  1513. static int lpass_cdc_rx_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1514. struct snd_kcontrol *kcontrol, int event)
  1515. {
  1516. struct snd_soc_component *component =
  1517. snd_soc_dapm_to_component(w->dapm);
  1518. u16 gain_reg = 0, mix_reg = 0;
  1519. struct device *rx_dev = NULL;
  1520. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1521. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1522. return -EINVAL;
  1523. if (w->shift >= INTERP_MAX) {
  1524. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1525. __func__, w->shift, w->name);
  1526. return -EINVAL;
  1527. }
  1528. gain_reg = LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL +
  1529. (w->shift * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1530. mix_reg = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1531. (w->shift * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1532. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1533. switch (event) {
  1534. case SND_SOC_DAPM_PRE_PMU:
  1535. lpass_cdc_rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1536. INTERP_MIX_PATH);
  1537. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1538. break;
  1539. case SND_SOC_DAPM_POST_PMU:
  1540. snd_soc_component_write(component, gain_reg,
  1541. snd_soc_component_read(component, gain_reg));
  1542. break;
  1543. case SND_SOC_DAPM_POST_PMD:
  1544. /* Clk Disable */
  1545. snd_soc_component_update_bits(component, mix_reg, 0x20, 0x00);
  1546. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1547. /* Reset enable and disable */
  1548. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
  1549. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
  1550. break;
  1551. }
  1552. return 0;
  1553. }
  1554. static bool lpass_cdc_rx_macro_adie_lb(struct snd_soc_component *component,
  1555. int interp_idx)
  1556. {
  1557. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1558. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1559. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1560. int_mux_cfg0 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1561. int_mux_cfg1 = int_mux_cfg0 + 4;
  1562. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1563. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1564. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1565. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1566. int_n_inp0 == INTn_1_INP_SEL_DEC1 ||
  1567. int_n_inp0 == INTn_1_INP_SEL_IIR0 ||
  1568. int_n_inp0 == INTn_1_INP_SEL_IIR1)
  1569. return true;
  1570. int_n_inp1 = int_mux_cfg0_val >> 4;
  1571. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1572. int_n_inp1 == INTn_1_INP_SEL_DEC1 ||
  1573. int_n_inp1 == INTn_1_INP_SEL_IIR0 ||
  1574. int_n_inp1 == INTn_1_INP_SEL_IIR1)
  1575. return true;
  1576. int_n_inp2 = int_mux_cfg1_val >> 4;
  1577. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1578. int_n_inp2 == INTn_1_INP_SEL_DEC1 ||
  1579. int_n_inp2 == INTn_1_INP_SEL_IIR0 ||
  1580. int_n_inp2 == INTn_1_INP_SEL_IIR1)
  1581. return true;
  1582. return false;
  1583. }
  1584. static int lpass_cdc_rx_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1585. struct snd_kcontrol *kcontrol,
  1586. int event)
  1587. {
  1588. struct snd_soc_component *component =
  1589. snd_soc_dapm_to_component(w->dapm);
  1590. u16 gain_reg = 0;
  1591. u16 reg = 0;
  1592. struct device *rx_dev = NULL;
  1593. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1594. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1595. return -EINVAL;
  1596. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1597. if (w->shift >= INTERP_MAX) {
  1598. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1599. __func__, w->shift, w->name);
  1600. return -EINVAL;
  1601. }
  1602. reg = LPASS_CDC_RX_RX0_RX_PATH_CTL + (w->shift *
  1603. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1604. gain_reg = LPASS_CDC_RX_RX0_RX_VOL_CTL + (w->shift *
  1605. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1606. switch (event) {
  1607. case SND_SOC_DAPM_PRE_PMU:
  1608. lpass_cdc_rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1609. INTERP_MAIN_PATH);
  1610. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1611. if (lpass_cdc_rx_macro_adie_lb(component, w->shift))
  1612. snd_soc_component_update_bits(component,
  1613. reg, 0x20, 0x20);
  1614. break;
  1615. case SND_SOC_DAPM_POST_PMU:
  1616. snd_soc_component_write(component, gain_reg,
  1617. snd_soc_component_read(component, gain_reg));
  1618. break;
  1619. case SND_SOC_DAPM_POST_PMD:
  1620. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1621. break;
  1622. }
  1623. return 0;
  1624. }
  1625. static void lpass_cdc_rx_macro_droop_setting(struct snd_soc_component *component,
  1626. int interp_n, int event)
  1627. {
  1628. u8 pcm_rate = 0, val = 0;
  1629. u16 rx0_path_ctl_reg = 0, rx_path_cfg3_reg = 0;
  1630. rx_path_cfg3_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG3 +
  1631. (interp_n * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1632. rx0_path_ctl_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  1633. (interp_n * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1634. pcm_rate = (snd_soc_component_read(component, rx0_path_ctl_reg)
  1635. & 0x0F);
  1636. if (pcm_rate < 0x06)
  1637. val = 0x03;
  1638. else if (pcm_rate < 0x08)
  1639. val = 0x01;
  1640. else if (pcm_rate < 0x0B)
  1641. val = 0x02;
  1642. else
  1643. val = 0x00;
  1644. if (SND_SOC_DAPM_EVENT_ON(event))
  1645. snd_soc_component_update_bits(component, rx_path_cfg3_reg,
  1646. 0x03, val);
  1647. if (SND_SOC_DAPM_EVENT_OFF(event))
  1648. snd_soc_component_update_bits(component, rx_path_cfg3_reg,
  1649. 0x03, 0x03);
  1650. }
  1651. static int lpass_cdc_rx_macro_config_compander(struct snd_soc_component *component,
  1652. struct lpass_cdc_rx_macro_priv *rx_priv,
  1653. int interp_n, int event)
  1654. {
  1655. int comp = 0;
  1656. u16 comp_ctl0_reg = 0, comp_ctl8_reg = 0, rx_path_cfg0_reg = 0;
  1657. u16 comp_coeff_lsb_reg = 0, comp_coeff_msb_reg = 0;
  1658. u16 mode = rx_priv->hph_pwr_mode;
  1659. /* AUX does not have compander */
  1660. if (interp_n == INTERP_AUX)
  1661. return 0;
  1662. comp = interp_n;
  1663. if (!rx_priv->comp_enabled[comp])
  1664. return 0;
  1665. if (rx_priv->is_ear_mode_on && interp_n == INTERP_HPHL)
  1666. mode = RX_MODE_EAR;
  1667. if (interp_n == INTERP_HPHL) {
  1668. comp_coeff_lsb_reg = LPASS_CDC_RX_TOP_HPHL_COMP_WR_LSB;
  1669. comp_coeff_msb_reg = LPASS_CDC_RX_TOP_HPHL_COMP_WR_MSB;
  1670. } else if (interp_n == INTERP_HPHR) {
  1671. comp_coeff_lsb_reg = LPASS_CDC_RX_TOP_HPHR_COMP_WR_LSB;
  1672. comp_coeff_msb_reg = LPASS_CDC_RX_TOP_HPHR_COMP_WR_MSB;
  1673. } else {
  1674. /* compander coefficients are loaded only for hph path */
  1675. return 0;
  1676. }
  1677. comp_ctl0_reg = LPASS_CDC_RX_COMPANDER0_CTL0 +
  1678. (comp * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1679. comp_ctl8_reg = LPASS_CDC_RX_COMPANDER0_CTL8 +
  1680. (comp * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1681. rx_path_cfg0_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0 +
  1682. (comp * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1683. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1684. lpass_cdc_load_compander_coeff(component,
  1685. comp_coeff_lsb_reg, comp_coeff_msb_reg,
  1686. comp_coeff_table[rx_priv->hph_pwr_mode],
  1687. COMP_MAX_COEFF);
  1688. lpass_cdc_update_compander_setting(component,
  1689. comp_ctl8_reg,
  1690. &comp_setting_table[mode]);
  1691. /* Enable Compander Clock */
  1692. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1693. 0x01, 0x01);
  1694. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1695. 0x02, 0x02);
  1696. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1697. 0x02, 0x00);
  1698. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1699. 0x02, 0x02);
  1700. }
  1701. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1702. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1703. 0x04, 0x04);
  1704. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1705. 0x02, 0x00);
  1706. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1707. 0x01, 0x00);
  1708. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1709. 0x04, 0x00);
  1710. }
  1711. return 0;
  1712. }
  1713. static void lpass_cdc_rx_macro_enable_softclip_clk(struct snd_soc_component *component,
  1714. struct lpass_cdc_rx_macro_priv *rx_priv,
  1715. bool enable)
  1716. {
  1717. if (enable) {
  1718. if (rx_priv->softclip_clk_users == 0)
  1719. snd_soc_component_update_bits(component,
  1720. LPASS_CDC_RX_SOFTCLIP_CRC,
  1721. 0x01, 0x01);
  1722. rx_priv->softclip_clk_users++;
  1723. } else {
  1724. rx_priv->softclip_clk_users--;
  1725. if (rx_priv->softclip_clk_users == 0)
  1726. snd_soc_component_update_bits(component,
  1727. LPASS_CDC_RX_SOFTCLIP_CRC,
  1728. 0x01, 0x00);
  1729. }
  1730. }
  1731. static int lpass_cdc_rx_macro_config_softclip(struct snd_soc_component *component,
  1732. struct lpass_cdc_rx_macro_priv *rx_priv,
  1733. int event)
  1734. {
  1735. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1736. __func__, event, rx_priv->is_softclip_on);
  1737. if (!rx_priv->is_softclip_on)
  1738. return 0;
  1739. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1740. /* Enable Softclip clock */
  1741. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, true);
  1742. /* Enable Softclip control */
  1743. snd_soc_component_update_bits(component,
  1744. LPASS_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x01);
  1745. }
  1746. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1747. snd_soc_component_update_bits(component,
  1748. LPASS_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x00);
  1749. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, false);
  1750. }
  1751. return 0;
  1752. }
  1753. static int lpass_cdc_rx_macro_config_aux_hpf(struct snd_soc_component *component,
  1754. struct lpass_cdc_rx_macro_priv *rx_priv,
  1755. int event)
  1756. {
  1757. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1758. __func__, event, rx_priv->is_aux_hpf_on);
  1759. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1760. /* Update Aux HPF control */
  1761. if (!rx_priv->is_aux_hpf_on)
  1762. snd_soc_component_update_bits(component,
  1763. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x04, 0x00);
  1764. }
  1765. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1766. /* Reset to default (HPF=ON) */
  1767. snd_soc_component_update_bits(component,
  1768. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x04, 0x04);
  1769. }
  1770. return 0;
  1771. }
  1772. static inline void
  1773. lpass_cdc_rx_macro_enable_clsh_block(struct lpass_cdc_rx_macro_priv *rx_priv, bool enable)
  1774. {
  1775. if ((enable && ++rx_priv->clsh_users == 1) ||
  1776. (!enable && --rx_priv->clsh_users == 0))
  1777. snd_soc_component_update_bits(rx_priv->component,
  1778. LPASS_CDC_RX_CLSH_CRC, 0x01,
  1779. (u8) enable);
  1780. if (rx_priv->clsh_users < 0)
  1781. rx_priv->clsh_users = 0;
  1782. dev_dbg(rx_priv->dev, "%s: clsh_users %d, enable %d", __func__,
  1783. rx_priv->clsh_users, enable);
  1784. }
  1785. static int lpass_cdc_rx_macro_config_classh(struct snd_soc_component *component,
  1786. struct lpass_cdc_rx_macro_priv *rx_priv,
  1787. int interp_n, int event)
  1788. {
  1789. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1790. lpass_cdc_rx_macro_enable_clsh_block(rx_priv, false);
  1791. return 0;
  1792. }
  1793. if (!SND_SOC_DAPM_EVENT_ON(event))
  1794. return 0;
  1795. lpass_cdc_rx_macro_enable_clsh_block(rx_priv, true);
  1796. if (interp_n == INTERP_HPHL ||
  1797. interp_n == INTERP_HPHR) {
  1798. /*
  1799. * These K1 values depend on the Headphone Impedance
  1800. * For now it is assumed to be 16 ohm
  1801. */
  1802. snd_soc_component_update_bits(component,
  1803. LPASS_CDC_RX_CLSH_K1_LSB,
  1804. 0xFF, 0xC0);
  1805. snd_soc_component_update_bits(component,
  1806. LPASS_CDC_RX_CLSH_K1_MSB,
  1807. 0x0F, 0x00);
  1808. }
  1809. switch (interp_n) {
  1810. case INTERP_HPHL:
  1811. if (rx_priv->is_ear_mode_on)
  1812. snd_soc_component_update_bits(component,
  1813. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1814. 0x3F, 0x39);
  1815. else
  1816. snd_soc_component_update_bits(component,
  1817. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1818. 0x3F, 0x1C);
  1819. snd_soc_component_update_bits(component,
  1820. LPASS_CDC_RX_CLSH_DECAY_CTRL,
  1821. 0x07, 0x00);
  1822. snd_soc_component_update_bits(component,
  1823. LPASS_CDC_RX_RX0_RX_PATH_CFG0,
  1824. 0x40, 0x40);
  1825. break;
  1826. case INTERP_HPHR:
  1827. if (rx_priv->is_ear_mode_on)
  1828. snd_soc_component_update_bits(component,
  1829. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1830. 0x3F, 0x39);
  1831. else
  1832. snd_soc_component_update_bits(component,
  1833. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1834. 0x3F, 0x1C);
  1835. snd_soc_component_update_bits(component,
  1836. LPASS_CDC_RX_CLSH_DECAY_CTRL,
  1837. 0x07, 0x00);
  1838. snd_soc_component_update_bits(component,
  1839. LPASS_CDC_RX_RX1_RX_PATH_CFG0,
  1840. 0x40, 0x40);
  1841. break;
  1842. case INTERP_AUX:
  1843. snd_soc_component_update_bits(component,
  1844. LPASS_CDC_RX_RX2_RX_PATH_CFG0,
  1845. 0x08, 0x08);
  1846. snd_soc_component_update_bits(component,
  1847. LPASS_CDC_RX_RX2_RX_PATH_CFG0,
  1848. 0x10, 0x10);
  1849. break;
  1850. }
  1851. return 0;
  1852. }
  1853. static void lpass_cdc_rx_macro_hd2_control(struct snd_soc_component *component,
  1854. u16 interp_idx, int event)
  1855. {
  1856. u16 hd2_scale_reg = 0;
  1857. u16 hd2_enable_reg = 0;
  1858. switch (interp_idx) {
  1859. case INTERP_HPHL:
  1860. hd2_scale_reg = LPASS_CDC_RX_RX0_RX_PATH_SEC3;
  1861. hd2_enable_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  1862. break;
  1863. case INTERP_HPHR:
  1864. hd2_scale_reg = LPASS_CDC_RX_RX1_RX_PATH_SEC3;
  1865. hd2_enable_reg = LPASS_CDC_RX_RX1_RX_PATH_CFG0;
  1866. break;
  1867. }
  1868. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1869. snd_soc_component_update_bits(component, hd2_scale_reg,
  1870. 0x3C, 0x14);
  1871. snd_soc_component_update_bits(component, hd2_enable_reg,
  1872. 0x04, 0x04);
  1873. }
  1874. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1875. snd_soc_component_update_bits(component, hd2_enable_reg,
  1876. 0x04, 0x00);
  1877. snd_soc_component_update_bits(component, hd2_scale_reg,
  1878. 0x3C, 0x00);
  1879. }
  1880. }
  1881. static int lpass_cdc_rx_macro_hph_idle_detect_get(struct snd_kcontrol *kcontrol,
  1882. struct snd_ctl_elem_value *ucontrol)
  1883. {
  1884. struct snd_soc_component *component =
  1885. snd_soc_kcontrol_component(kcontrol);
  1886. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1887. struct device *rx_dev = NULL;
  1888. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1889. return -EINVAL;
  1890. ucontrol->value.integer.value[0] =
  1891. rx_priv->idle_det_cfg.hph_idle_detect_en;
  1892. return 0;
  1893. }
  1894. static int lpass_cdc_rx_macro_hph_idle_detect_put(struct snd_kcontrol *kcontrol,
  1895. struct snd_ctl_elem_value *ucontrol)
  1896. {
  1897. struct snd_soc_component *component =
  1898. snd_soc_kcontrol_component(kcontrol);
  1899. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1900. struct device *rx_dev = NULL;
  1901. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1902. return -EINVAL;
  1903. rx_priv->idle_det_cfg.hph_idle_detect_en =
  1904. ucontrol->value.integer.value[0];
  1905. return 0;
  1906. }
  1907. static int lpass_cdc_rx_macro_get_compander(struct snd_kcontrol *kcontrol,
  1908. struct snd_ctl_elem_value *ucontrol)
  1909. {
  1910. struct snd_soc_component *component =
  1911. snd_soc_kcontrol_component(kcontrol);
  1912. int comp = ((struct soc_multi_mixer_control *)
  1913. kcontrol->private_value)->shift;
  1914. struct device *rx_dev = NULL;
  1915. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1916. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1917. return -EINVAL;
  1918. ucontrol->value.integer.value[0] = rx_priv->comp_enabled[comp];
  1919. return 0;
  1920. }
  1921. static int lpass_cdc_rx_macro_set_compander(struct snd_kcontrol *kcontrol,
  1922. struct snd_ctl_elem_value *ucontrol)
  1923. {
  1924. struct snd_soc_component *component =
  1925. snd_soc_kcontrol_component(kcontrol);
  1926. int comp = ((struct soc_multi_mixer_control *)
  1927. kcontrol->private_value)->shift;
  1928. int value = ucontrol->value.integer.value[0];
  1929. struct device *rx_dev = NULL;
  1930. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1931. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1932. return -EINVAL;
  1933. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1934. __func__, comp + 1, rx_priv->comp_enabled[comp], value);
  1935. rx_priv->comp_enabled[comp] = value;
  1936. return 0;
  1937. }
  1938. static int lpass_cdc_rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  1939. struct snd_ctl_elem_value *ucontrol)
  1940. {
  1941. struct snd_soc_dapm_widget *widget =
  1942. snd_soc_dapm_kcontrol_widget(kcontrol);
  1943. struct snd_soc_component *component =
  1944. snd_soc_dapm_to_component(widget->dapm);
  1945. struct device *rx_dev = NULL;
  1946. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1947. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1948. return -EINVAL;
  1949. ucontrol->value.integer.value[0] =
  1950. rx_priv->rx_port_value[widget->shift];
  1951. return 0;
  1952. }
  1953. static int lpass_cdc_rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  1954. struct snd_ctl_elem_value *ucontrol)
  1955. {
  1956. struct snd_soc_dapm_widget *widget =
  1957. snd_soc_dapm_kcontrol_widget(kcontrol);
  1958. struct snd_soc_component *component =
  1959. snd_soc_dapm_to_component(widget->dapm);
  1960. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1961. struct snd_soc_dapm_update *update = NULL;
  1962. u32 rx_port_value = ucontrol->value.integer.value[0];
  1963. u32 aif_rst = 0;
  1964. struct device *rx_dev = NULL;
  1965. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1966. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1967. return -EINVAL;
  1968. aif_rst = rx_priv->rx_port_value[widget->shift];
  1969. if (!rx_port_value) {
  1970. if (aif_rst == 0) {
  1971. dev_err(rx_dev, "%s:AIF reset already\n", __func__);
  1972. return 0;
  1973. }
  1974. if (aif_rst > RX_MACRO_AIF4_PB) {
  1975. dev_err(rx_dev, "%s: Invalid AIF reset\n", __func__);
  1976. return 0;
  1977. }
  1978. }
  1979. rx_priv->rx_port_value[widget->shift] = rx_port_value;
  1980. dev_dbg(rx_dev, "%s: mux input: %d, mux output: %d, aif_rst: %d\n",
  1981. __func__, rx_port_value, widget->shift, aif_rst);
  1982. switch (rx_port_value) {
  1983. case 0:
  1984. if (rx_priv->active_ch_cnt[aif_rst]) {
  1985. clear_bit(widget->shift,
  1986. &rx_priv->active_ch_mask[aif_rst]);
  1987. rx_priv->active_ch_cnt[aif_rst]--;
  1988. }
  1989. break;
  1990. case 1:
  1991. case 2:
  1992. case 3:
  1993. case 4:
  1994. set_bit(widget->shift,
  1995. &rx_priv->active_ch_mask[rx_port_value]);
  1996. rx_priv->active_ch_cnt[rx_port_value]++;
  1997. break;
  1998. default:
  1999. dev_err(component->dev,
  2000. "%s:Invalid AIF_ID for LPASS_CDC_RX_MACRO MUX %d\n",
  2001. __func__, rx_port_value);
  2002. goto err;
  2003. }
  2004. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2005. rx_port_value, e, update);
  2006. return 0;
  2007. err:
  2008. return -EINVAL;
  2009. }
  2010. static int lpass_cdc_rx_macro_get_ear_mode(struct snd_kcontrol *kcontrol,
  2011. struct snd_ctl_elem_value *ucontrol)
  2012. {
  2013. struct snd_soc_component *component =
  2014. snd_soc_kcontrol_component(kcontrol);
  2015. struct device *rx_dev = NULL;
  2016. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2017. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2018. return -EINVAL;
  2019. ucontrol->value.integer.value[0] = rx_priv->is_ear_mode_on;
  2020. return 0;
  2021. }
  2022. static int lpass_cdc_rx_macro_put_ear_mode(struct snd_kcontrol *kcontrol,
  2023. struct snd_ctl_elem_value *ucontrol)
  2024. {
  2025. struct snd_soc_component *component =
  2026. snd_soc_kcontrol_component(kcontrol);
  2027. struct device *rx_dev = NULL;
  2028. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2029. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2030. return -EINVAL;
  2031. rx_priv->is_ear_mode_on =
  2032. (!ucontrol->value.integer.value[0] ? false : true);
  2033. return 0;
  2034. }
  2035. static int lpass_cdc_rx_macro_get_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  2036. struct snd_ctl_elem_value *ucontrol)
  2037. {
  2038. struct snd_soc_component *component =
  2039. snd_soc_kcontrol_component(kcontrol);
  2040. struct device *rx_dev = NULL;
  2041. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2042. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2043. return -EINVAL;
  2044. ucontrol->value.integer.value[0] = rx_priv->hph_hd2_mode;
  2045. return 0;
  2046. }
  2047. static int lpass_cdc_rx_macro_put_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  2048. struct snd_ctl_elem_value *ucontrol)
  2049. {
  2050. struct snd_soc_component *component =
  2051. snd_soc_kcontrol_component(kcontrol);
  2052. struct device *rx_dev = NULL;
  2053. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2054. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2055. return -EINVAL;
  2056. rx_priv->hph_hd2_mode = ucontrol->value.integer.value[0];
  2057. return 0;
  2058. }
  2059. static int lpass_cdc_rx_macro_get_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  2060. struct snd_ctl_elem_value *ucontrol)
  2061. {
  2062. struct snd_soc_component *component =
  2063. snd_soc_kcontrol_component(kcontrol);
  2064. struct device *rx_dev = NULL;
  2065. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2066. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2067. return -EINVAL;
  2068. ucontrol->value.integer.value[0] = rx_priv->hph_pwr_mode;
  2069. return 0;
  2070. }
  2071. static int lpass_cdc_rx_macro_put_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  2072. struct snd_ctl_elem_value *ucontrol)
  2073. {
  2074. struct snd_soc_component *component =
  2075. snd_soc_kcontrol_component(kcontrol);
  2076. struct device *rx_dev = NULL;
  2077. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2078. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2079. return -EINVAL;
  2080. rx_priv->hph_pwr_mode = ucontrol->value.integer.value[0];
  2081. return 0;
  2082. }
  2083. static int lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2084. struct snd_ctl_elem_value *ucontrol)
  2085. {
  2086. struct snd_soc_component *component =
  2087. snd_soc_kcontrol_component(kcontrol);
  2088. ucontrol->value.integer.value[0] =
  2089. ((snd_soc_component_read(
  2090. component, LPASS_CDC_RX_BCL_VBAT_CFG) & 0x04) ?
  2091. 1 : 0);
  2092. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2093. ucontrol->value.integer.value[0]);
  2094. return 0;
  2095. }
  2096. static int lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2097. struct snd_ctl_elem_value *ucontrol)
  2098. {
  2099. struct snd_soc_component *component =
  2100. snd_soc_kcontrol_component(kcontrol);
  2101. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2102. ucontrol->value.integer.value[0]);
  2103. /* Set Vbat register configuration for GSM mode bit based on value */
  2104. if (ucontrol->value.integer.value[0])
  2105. snd_soc_component_update_bits(component,
  2106. LPASS_CDC_RX_BCL_VBAT_CFG,
  2107. 0x04, 0x04);
  2108. else
  2109. snd_soc_component_update_bits(component,
  2110. LPASS_CDC_RX_BCL_VBAT_CFG,
  2111. 0x04, 0x00);
  2112. return 0;
  2113. }
  2114. static int lpass_cdc_rx_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2115. struct snd_ctl_elem_value *ucontrol)
  2116. {
  2117. struct snd_soc_component *component =
  2118. snd_soc_kcontrol_component(kcontrol);
  2119. struct device *rx_dev = NULL;
  2120. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2121. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2122. return -EINVAL;
  2123. ucontrol->value.integer.value[0] = rx_priv->is_softclip_on;
  2124. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2125. __func__, ucontrol->value.integer.value[0]);
  2126. return 0;
  2127. }
  2128. static int lpass_cdc_rx_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2129. struct snd_ctl_elem_value *ucontrol)
  2130. {
  2131. struct snd_soc_component *component =
  2132. snd_soc_kcontrol_component(kcontrol);
  2133. struct device *rx_dev = NULL;
  2134. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2135. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2136. return -EINVAL;
  2137. rx_priv->is_softclip_on = ucontrol->value.integer.value[0];
  2138. dev_dbg(component->dev, "%s: soft clip enable = %d\n", __func__,
  2139. rx_priv->is_softclip_on);
  2140. return 0;
  2141. }
  2142. static int lpass_cdc_rx_macro_aux_hpf_mode_get(struct snd_kcontrol *kcontrol,
  2143. struct snd_ctl_elem_value *ucontrol)
  2144. {
  2145. struct snd_soc_component *component =
  2146. snd_soc_kcontrol_component(kcontrol);
  2147. struct device *rx_dev = NULL;
  2148. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2149. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2150. return -EINVAL;
  2151. ucontrol->value.integer.value[0] = rx_priv->is_aux_hpf_on;
  2152. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2153. __func__, ucontrol->value.integer.value[0]);
  2154. return 0;
  2155. }
  2156. static int lpass_cdc_rx_macro_aux_hpf_mode_put(struct snd_kcontrol *kcontrol,
  2157. struct snd_ctl_elem_value *ucontrol)
  2158. {
  2159. struct snd_soc_component *component =
  2160. snd_soc_kcontrol_component(kcontrol);
  2161. struct device *rx_dev = NULL;
  2162. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2163. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2164. return -EINVAL;
  2165. rx_priv->is_aux_hpf_on = ucontrol->value.integer.value[0];
  2166. dev_dbg(component->dev, "%s: aux hpf enable = %d\n", __func__,
  2167. rx_priv->is_aux_hpf_on);
  2168. return 0;
  2169. }
  2170. static int lpass_cdc_rx_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  2171. struct snd_kcontrol *kcontrol,
  2172. int event)
  2173. {
  2174. struct snd_soc_component *component =
  2175. snd_soc_dapm_to_component(w->dapm);
  2176. struct device *rx_dev = NULL;
  2177. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2178. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  2179. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2180. return -EINVAL;
  2181. switch (event) {
  2182. case SND_SOC_DAPM_PRE_PMU:
  2183. /* Enable clock for VBAT block */
  2184. snd_soc_component_update_bits(component,
  2185. LPASS_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  2186. /* Enable VBAT block */
  2187. snd_soc_component_update_bits(component,
  2188. LPASS_CDC_RX_BCL_VBAT_CFG, 0x01, 0x01);
  2189. /* Update interpolator with 384K path */
  2190. snd_soc_component_update_bits(component,
  2191. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x80, 0x80);
  2192. /* Update DSM FS rate */
  2193. snd_soc_component_update_bits(component,
  2194. LPASS_CDC_RX_RX2_RX_PATH_SEC7, 0x02, 0x02);
  2195. /* Use attenuation mode */
  2196. snd_soc_component_update_bits(component,
  2197. LPASS_CDC_RX_BCL_VBAT_CFG, 0x02, 0x00);
  2198. /* BCL block needs softclip clock to be enabled */
  2199. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, true);
  2200. /* Enable VBAT at channel level */
  2201. snd_soc_component_update_bits(component,
  2202. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x02, 0x02);
  2203. /* Set the ATTK1 gain */
  2204. snd_soc_component_update_bits(component,
  2205. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  2206. 0xFF, 0xFF);
  2207. snd_soc_component_update_bits(component,
  2208. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  2209. 0xFF, 0x03);
  2210. snd_soc_component_update_bits(component,
  2211. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  2212. 0xFF, 0x00);
  2213. /* Set the ATTK2 gain */
  2214. snd_soc_component_update_bits(component,
  2215. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  2216. 0xFF, 0xFF);
  2217. snd_soc_component_update_bits(component,
  2218. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  2219. 0xFF, 0x03);
  2220. snd_soc_component_update_bits(component,
  2221. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  2222. 0xFF, 0x00);
  2223. /* Set the ATTK3 gain */
  2224. snd_soc_component_update_bits(component,
  2225. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  2226. 0xFF, 0xFF);
  2227. snd_soc_component_update_bits(component,
  2228. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  2229. 0xFF, 0x03);
  2230. snd_soc_component_update_bits(component,
  2231. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  2232. 0xFF, 0x00);
  2233. /* Enable CB decode block clock */
  2234. snd_soc_component_update_bits(component,
  2235. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  2236. /* Enable BCL path */
  2237. snd_soc_component_update_bits(component,
  2238. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x01);
  2239. /* Request for BCL data */
  2240. snd_soc_component_update_bits(component,
  2241. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  2242. break;
  2243. case SND_SOC_DAPM_POST_PMD:
  2244. snd_soc_component_update_bits(component,
  2245. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  2246. snd_soc_component_update_bits(component,
  2247. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  2248. snd_soc_component_update_bits(component,
  2249. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  2250. snd_soc_component_update_bits(component,
  2251. LPASS_CDC_RX_RX2_RX_PATH_CFG1,
  2252. 0x80, 0x00);
  2253. snd_soc_component_update_bits(component,
  2254. LPASS_CDC_RX_RX2_RX_PATH_SEC7,
  2255. 0x02, 0x00);
  2256. snd_soc_component_update_bits(component,
  2257. LPASS_CDC_RX_BCL_VBAT_CFG,
  2258. 0x02, 0x02);
  2259. snd_soc_component_update_bits(component,
  2260. LPASS_CDC_RX_RX2_RX_PATH_CFG1,
  2261. 0x02, 0x00);
  2262. snd_soc_component_update_bits(component,
  2263. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  2264. 0xFF, 0x00);
  2265. snd_soc_component_update_bits(component,
  2266. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  2267. 0xFF, 0x00);
  2268. snd_soc_component_update_bits(component,
  2269. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  2270. 0xFF, 0x00);
  2271. snd_soc_component_update_bits(component,
  2272. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  2273. 0xFF, 0x00);
  2274. snd_soc_component_update_bits(component,
  2275. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  2276. 0xFF, 0x00);
  2277. snd_soc_component_update_bits(component,
  2278. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  2279. 0xFF, 0x00);
  2280. snd_soc_component_update_bits(component,
  2281. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  2282. 0xFF, 0x00);
  2283. snd_soc_component_update_bits(component,
  2284. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  2285. 0xFF, 0x00);
  2286. snd_soc_component_update_bits(component,
  2287. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  2288. 0xFF, 0x00);
  2289. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, false);
  2290. snd_soc_component_update_bits(component,
  2291. LPASS_CDC_RX_BCL_VBAT_CFG, 0x01, 0x00);
  2292. snd_soc_component_update_bits(component,
  2293. LPASS_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  2294. break;
  2295. default:
  2296. dev_err(rx_dev, "%s: Invalid event %d\n", __func__, event);
  2297. break;
  2298. }
  2299. return 0;
  2300. }
  2301. static void lpass_cdc_rx_macro_idle_detect_control(struct snd_soc_component *component,
  2302. struct lpass_cdc_rx_macro_priv *rx_priv,
  2303. int interp, int event)
  2304. {
  2305. int reg = 0, mask = 0, val = 0;
  2306. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  2307. return;
  2308. if (interp == INTERP_HPHL) {
  2309. reg = LPASS_CDC_RX_IDLE_DETECT_PATH_CTL;
  2310. mask = 0x01;
  2311. val = 0x01;
  2312. }
  2313. if (interp == INTERP_HPHR) {
  2314. reg = LPASS_CDC_RX_IDLE_DETECT_PATH_CTL;
  2315. mask = 0x02;
  2316. val = 0x02;
  2317. }
  2318. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  2319. snd_soc_component_update_bits(component, reg, mask, val);
  2320. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2321. snd_soc_component_update_bits(component, reg, mask, 0x00);
  2322. rx_priv->idle_det_cfg.hph_idle_thr = 0;
  2323. snd_soc_component_write(component,
  2324. LPASS_CDC_RX_IDLE_DETECT_CFG3, 0x0);
  2325. }
  2326. }
  2327. static void lpass_cdc_rx_macro_hphdelay_lutbypass(struct snd_soc_component *component,
  2328. struct lpass_cdc_rx_macro_priv *rx_priv,
  2329. u16 interp_idx, int event)
  2330. {
  2331. u16 hph_lut_bypass_reg = 0;
  2332. u16 hph_comp_ctrl7 = 0;
  2333. switch (interp_idx) {
  2334. case INTERP_HPHL:
  2335. hph_lut_bypass_reg = LPASS_CDC_RX_TOP_HPHL_COMP_LUT;
  2336. hph_comp_ctrl7 = LPASS_CDC_RX_COMPANDER0_CTL7;
  2337. break;
  2338. case INTERP_HPHR:
  2339. hph_lut_bypass_reg = LPASS_CDC_RX_TOP_HPHR_COMP_LUT;
  2340. hph_comp_ctrl7 = LPASS_CDC_RX_COMPANDER1_CTL7;
  2341. break;
  2342. default:
  2343. break;
  2344. }
  2345. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  2346. if (interp_idx == INTERP_HPHL) {
  2347. if (rx_priv->is_ear_mode_on)
  2348. snd_soc_component_update_bits(component,
  2349. LPASS_CDC_RX_RX0_RX_PATH_CFG1,
  2350. 0x02, 0x02);
  2351. else
  2352. snd_soc_component_update_bits(component,
  2353. hph_lut_bypass_reg,
  2354. 0x80, 0x80);
  2355. } else {
  2356. snd_soc_component_update_bits(component,
  2357. hph_lut_bypass_reg,
  2358. 0x80, 0x80);
  2359. }
  2360. if (rx_priv->hph_pwr_mode)
  2361. snd_soc_component_update_bits(component,
  2362. hph_comp_ctrl7,
  2363. 0x20, 0x00);
  2364. }
  2365. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2366. snd_soc_component_update_bits(component,
  2367. LPASS_CDC_RX_RX0_RX_PATH_CFG1,
  2368. 0x02, 0x00);
  2369. snd_soc_component_update_bits(component, hph_lut_bypass_reg,
  2370. 0x80, 0x00);
  2371. snd_soc_component_update_bits(component, hph_comp_ctrl7,
  2372. 0x20, 0x20);
  2373. }
  2374. }
  2375. static int lpass_cdc_rx_macro_enable_interp_clk(struct snd_soc_component *component,
  2376. int event, int interp_idx)
  2377. {
  2378. u16 main_reg = 0, dsm_reg = 0, rx_cfg2_reg = 0;
  2379. struct device *rx_dev = NULL;
  2380. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2381. if (!component) {
  2382. pr_err("%s: component is NULL\n", __func__);
  2383. return -EINVAL;
  2384. }
  2385. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2386. return -EINVAL;
  2387. main_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  2388. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2389. dsm_reg = LPASS_CDC_RX_RX0_RX_PATH_DSM_CTL +
  2390. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2391. if (interp_idx == INTERP_AUX)
  2392. dsm_reg = LPASS_CDC_RX_RX2_RX_PATH_DSM_CTL;
  2393. rx_cfg2_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG2 +
  2394. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2395. if (SND_SOC_DAPM_EVENT_ON(event)) {
  2396. if (rx_priv->main_clk_users[interp_idx] == 0) {
  2397. /* Main path PGA mute enable */
  2398. snd_soc_component_update_bits(component, main_reg,
  2399. 0x10, 0x10);
  2400. snd_soc_component_update_bits(component, dsm_reg,
  2401. 0x01, 0x01);
  2402. snd_soc_component_update_bits(component, rx_cfg2_reg,
  2403. 0x03, 0x03);
  2404. lpass_cdc_rx_macro_idle_detect_control(component, rx_priv,
  2405. interp_idx, event);
  2406. if (rx_priv->hph_hd2_mode)
  2407. lpass_cdc_rx_macro_hd2_control(
  2408. component, interp_idx, event);
  2409. lpass_cdc_rx_macro_hphdelay_lutbypass(component, rx_priv,
  2410. interp_idx, event);
  2411. lpass_cdc_rx_macro_droop_setting(component,
  2412. interp_idx, event);
  2413. lpass_cdc_rx_macro_config_compander(component, rx_priv,
  2414. interp_idx, event);
  2415. if (interp_idx == INTERP_AUX) {
  2416. lpass_cdc_rx_macro_config_softclip(component, rx_priv,
  2417. event);
  2418. lpass_cdc_rx_macro_config_aux_hpf(component, rx_priv,
  2419. event);
  2420. }
  2421. lpass_cdc_rx_macro_config_classh(component, rx_priv,
  2422. interp_idx, event);
  2423. }
  2424. rx_priv->main_clk_users[interp_idx]++;
  2425. }
  2426. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  2427. rx_priv->main_clk_users[interp_idx]--;
  2428. if (rx_priv->main_clk_users[interp_idx] <= 0) {
  2429. rx_priv->main_clk_users[interp_idx] = 0;
  2430. /* Main path PGA mute enable */
  2431. snd_soc_component_update_bits(component, main_reg,
  2432. 0x10, 0x10);
  2433. /* Clk Disable */
  2434. snd_soc_component_update_bits(component, dsm_reg,
  2435. 0x01, 0x00);
  2436. snd_soc_component_update_bits(component, main_reg,
  2437. 0x20, 0x00);
  2438. /* Reset enable and disable */
  2439. snd_soc_component_update_bits(component, main_reg,
  2440. 0x40, 0x40);
  2441. snd_soc_component_update_bits(component, main_reg,
  2442. 0x40, 0x00);
  2443. /* Reset rate to 48K*/
  2444. snd_soc_component_update_bits(component, main_reg,
  2445. 0x0F, 0x04);
  2446. snd_soc_component_update_bits(component, rx_cfg2_reg,
  2447. 0x03, 0x00);
  2448. lpass_cdc_rx_macro_config_classh(component, rx_priv,
  2449. interp_idx, event);
  2450. lpass_cdc_rx_macro_config_compander(component, rx_priv,
  2451. interp_idx, event);
  2452. if (interp_idx == INTERP_AUX) {
  2453. lpass_cdc_rx_macro_config_softclip(component, rx_priv,
  2454. event);
  2455. lpass_cdc_rx_macro_config_aux_hpf(component, rx_priv,
  2456. event);
  2457. }
  2458. lpass_cdc_rx_macro_hphdelay_lutbypass(component, rx_priv,
  2459. interp_idx, event);
  2460. if (rx_priv->hph_hd2_mode)
  2461. lpass_cdc_rx_macro_hd2_control(component, interp_idx,
  2462. event);
  2463. lpass_cdc_rx_macro_idle_detect_control(component, rx_priv,
  2464. interp_idx, event);
  2465. }
  2466. }
  2467. dev_dbg(component->dev, "%s event %d main_clk_users %d\n",
  2468. __func__, event, rx_priv->main_clk_users[interp_idx]);
  2469. return rx_priv->main_clk_users[interp_idx];
  2470. }
  2471. static int lpass_cdc_rx_macro_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  2472. struct snd_kcontrol *kcontrol, int event)
  2473. {
  2474. struct snd_soc_component *component =
  2475. snd_soc_dapm_to_component(w->dapm);
  2476. u16 sidetone_reg = 0, fs_reg = 0;
  2477. dev_dbg(component->dev, "%s %d %d\n", __func__, event, w->shift);
  2478. sidetone_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG1 +
  2479. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2480. fs_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  2481. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2482. switch (event) {
  2483. case SND_SOC_DAPM_PRE_PMU:
  2484. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  2485. snd_soc_component_update_bits(component, sidetone_reg,
  2486. 0x10, 0x10);
  2487. snd_soc_component_update_bits(component, fs_reg,
  2488. 0x20, 0x20);
  2489. break;
  2490. case SND_SOC_DAPM_POST_PMD:
  2491. snd_soc_component_update_bits(component, sidetone_reg,
  2492. 0x10, 0x00);
  2493. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  2494. break;
  2495. default:
  2496. break;
  2497. };
  2498. return 0;
  2499. }
  2500. static void lpass_cdc_rx_macro_restore_iir_coeff(struct lpass_cdc_rx_macro_priv *rx_priv, int iir_idx,
  2501. int band_idx)
  2502. {
  2503. u16 reg_add = 0, coeff_idx = 0, idx = 0;
  2504. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  2505. if (regmap == NULL) {
  2506. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  2507. return;
  2508. }
  2509. regmap_write(regmap,
  2510. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2511. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2512. reg_add = LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx;
  2513. /* 5 coefficients per band and 4 writes per coefficient */
  2514. for (coeff_idx = 0; coeff_idx < LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2515. coeff_idx++) {
  2516. /* Four 8 bit values(one 32 bit) per coefficient */
  2517. regmap_write(regmap, reg_add,
  2518. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2519. regmap_write(regmap, reg_add,
  2520. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2521. regmap_write(regmap, reg_add,
  2522. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2523. regmap_write(regmap, reg_add,
  2524. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2525. }
  2526. }
  2527. static int lpass_cdc_rx_macro_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2528. struct snd_ctl_elem_value *ucontrol)
  2529. {
  2530. struct snd_soc_component *component =
  2531. snd_soc_kcontrol_component(kcontrol);
  2532. int iir_idx = ((struct soc_multi_mixer_control *)
  2533. kcontrol->private_value)->reg;
  2534. int band_idx = ((struct soc_multi_mixer_control *)
  2535. kcontrol->private_value)->shift;
  2536. /* IIR filter band registers are at integer multiples of 0x80 */
  2537. u16 iir_reg = LPASS_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2538. ucontrol->value.integer.value[0] = (
  2539. snd_soc_component_read(component, iir_reg) &
  2540. (1 << band_idx)) != 0;
  2541. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2542. iir_idx, band_idx,
  2543. (uint32_t)ucontrol->value.integer.value[0]);
  2544. return 0;
  2545. }
  2546. static int lpass_cdc_rx_macro_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2547. struct snd_ctl_elem_value *ucontrol)
  2548. {
  2549. struct snd_soc_component *component =
  2550. snd_soc_kcontrol_component(kcontrol);
  2551. int iir_idx = ((struct soc_multi_mixer_control *)
  2552. kcontrol->private_value)->reg;
  2553. int band_idx = ((struct soc_multi_mixer_control *)
  2554. kcontrol->private_value)->shift;
  2555. bool iir_band_en_status = 0;
  2556. int value = ucontrol->value.integer.value[0];
  2557. u16 iir_reg = LPASS_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2558. struct device *rx_dev = NULL;
  2559. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2560. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2561. return -EINVAL;
  2562. lpass_cdc_rx_macro_restore_iir_coeff(rx_priv, iir_idx, band_idx);
  2563. /* Mask first 5 bits, 6-8 are reserved */
  2564. snd_soc_component_update_bits(component, iir_reg, (1 << band_idx),
  2565. (value << band_idx));
  2566. iir_band_en_status = ((snd_soc_component_read(component, iir_reg) &
  2567. (1 << band_idx)) != 0);
  2568. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2569. iir_idx, band_idx, iir_band_en_status);
  2570. return 0;
  2571. }
  2572. static uint32_t get_iir_band_coeff(struct snd_soc_component *component,
  2573. int iir_idx, int band_idx,
  2574. int coeff_idx)
  2575. {
  2576. uint32_t value = 0;
  2577. /* Address does not automatically update if reading */
  2578. snd_soc_component_write(component,
  2579. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2580. ((band_idx * BAND_MAX + coeff_idx)
  2581. * sizeof(uint32_t)) & 0x7F);
  2582. value |= snd_soc_component_read(component,
  2583. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx));
  2584. snd_soc_component_write(component,
  2585. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2586. ((band_idx * BAND_MAX + coeff_idx)
  2587. * sizeof(uint32_t) + 1) & 0x7F);
  2588. value |= (snd_soc_component_read(component,
  2589. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2590. 0x80 * iir_idx)) << 8);
  2591. snd_soc_component_write(component,
  2592. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2593. ((band_idx * BAND_MAX + coeff_idx)
  2594. * sizeof(uint32_t) + 2) & 0x7F);
  2595. value |= (snd_soc_component_read(component,
  2596. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2597. 0x80 * iir_idx)) << 16);
  2598. snd_soc_component_write(component,
  2599. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2600. ((band_idx * BAND_MAX + coeff_idx)
  2601. * sizeof(uint32_t) + 3) & 0x7F);
  2602. /* Mask bits top 2 bits since they are reserved */
  2603. value |= ((snd_soc_component_read(component,
  2604. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2605. 0x80 * iir_idx)) & 0x3F) << 24);
  2606. return value;
  2607. }
  2608. static int lpass_cdc_rx_macro_iir_filter_info(struct snd_kcontrol *kcontrol,
  2609. struct snd_ctl_elem_info *ucontrol)
  2610. {
  2611. struct lpass_cdc_rx_macro_iir_filter_ctl *ctl =
  2612. (struct lpass_cdc_rx_macro_iir_filter_ctl *)kcontrol->private_value;
  2613. struct soc_bytes_ext *params = &ctl->bytes_ext;
  2614. ucontrol->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2615. ucontrol->count = params->max;
  2616. return 0;
  2617. }
  2618. static int lpass_cdc_rx_macro_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2619. struct snd_ctl_elem_value *ucontrol)
  2620. {
  2621. struct snd_soc_component *component =
  2622. snd_soc_kcontrol_component(kcontrol);
  2623. struct lpass_cdc_rx_macro_iir_filter_ctl *ctl =
  2624. (struct lpass_cdc_rx_macro_iir_filter_ctl *)kcontrol->private_value;
  2625. struct soc_bytes_ext *params = &ctl->bytes_ext;
  2626. int iir_idx = ctl->iir_idx;
  2627. int band_idx = ctl->band_idx;
  2628. u32 coeff[BAND_MAX];
  2629. int coeff_idx = 0;
  2630. for (coeff_idx = 0; coeff_idx < LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2631. coeff_idx++) {
  2632. coeff[coeff_idx] =
  2633. get_iir_band_coeff(component, iir_idx, band_idx, coeff_idx);
  2634. }
  2635. memcpy(ucontrol->value.bytes.data, &coeff[0], params->max);
  2636. dev_dbg(component->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  2637. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2638. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2639. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2640. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2641. __func__, iir_idx, band_idx, coeff[0],
  2642. __func__, iir_idx, band_idx, coeff[1],
  2643. __func__, iir_idx, band_idx, coeff[2],
  2644. __func__, iir_idx, band_idx, coeff[3],
  2645. __func__, iir_idx, band_idx, coeff[4]);
  2646. return 0;
  2647. }
  2648. static void set_iir_band_coeff(struct snd_soc_component *component,
  2649. int iir_idx, int band_idx,
  2650. uint32_t value)
  2651. {
  2652. snd_soc_component_write(component,
  2653. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2654. (value & 0xFF));
  2655. snd_soc_component_write(component,
  2656. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2657. (value >> 8) & 0xFF);
  2658. snd_soc_component_write(component,
  2659. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2660. (value >> 16) & 0xFF);
  2661. /* Mask top 2 bits, 7-8 are reserved */
  2662. snd_soc_component_write(component,
  2663. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2664. (value >> 24) & 0x3F);
  2665. }
  2666. static int lpass_cdc_rx_macro_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2667. struct snd_ctl_elem_value *ucontrol)
  2668. {
  2669. struct snd_soc_component *component =
  2670. snd_soc_kcontrol_component(kcontrol);
  2671. struct lpass_cdc_rx_macro_iir_filter_ctl *ctl =
  2672. (struct lpass_cdc_rx_macro_iir_filter_ctl *)kcontrol->private_value;
  2673. struct soc_bytes_ext *params = &ctl->bytes_ext;
  2674. int iir_idx = ctl->iir_idx;
  2675. int band_idx = ctl->band_idx;
  2676. u32 coeff[BAND_MAX];
  2677. int coeff_idx, idx = 0;
  2678. struct device *rx_dev = NULL;
  2679. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2680. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2681. return -EINVAL;
  2682. memcpy(&coeff[0], ucontrol->value.bytes.data, params->max);
  2683. /*
  2684. * Mask top bit it is reserved
  2685. * Updates addr automatically for each B2 write
  2686. */
  2687. snd_soc_component_write(component,
  2688. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2689. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2690. /* Store the coefficients in sidetone coeff array */
  2691. for (coeff_idx = 0; coeff_idx < LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2692. coeff_idx++) {
  2693. uint32_t value = coeff[coeff_idx];
  2694. set_iir_band_coeff(component, iir_idx, band_idx, value);
  2695. /* Four 8 bit values(one 32 bit) per coefficient */
  2696. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2697. (value & 0xFF);
  2698. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2699. (value >> 8) & 0xFF;
  2700. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2701. (value >> 16) & 0xFF;
  2702. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2703. (value >> 24) & 0xFF;
  2704. }
  2705. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  2706. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2707. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2708. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2709. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2710. __func__, iir_idx, band_idx,
  2711. get_iir_band_coeff(component, iir_idx, band_idx, 0),
  2712. __func__, iir_idx, band_idx,
  2713. get_iir_band_coeff(component, iir_idx, band_idx, 1),
  2714. __func__, iir_idx, band_idx,
  2715. get_iir_band_coeff(component, iir_idx, band_idx, 2),
  2716. __func__, iir_idx, band_idx,
  2717. get_iir_band_coeff(component, iir_idx, band_idx, 3),
  2718. __func__, iir_idx, band_idx,
  2719. get_iir_band_coeff(component, iir_idx, band_idx, 4));
  2720. return 0;
  2721. }
  2722. static int lpass_cdc_rx_macro_set_iir_gain(struct snd_soc_dapm_widget *w,
  2723. struct snd_kcontrol *kcontrol, int event)
  2724. {
  2725. struct snd_soc_component *component =
  2726. snd_soc_dapm_to_component(w->dapm);
  2727. dev_dbg(component->dev, "%s: event = %d\n", __func__, event);
  2728. switch (event) {
  2729. case SND_SOC_DAPM_POST_PMU: /* fall through */
  2730. case SND_SOC_DAPM_PRE_PMD:
  2731. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  2732. snd_soc_component_write(component,
  2733. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  2734. snd_soc_component_read(component,
  2735. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  2736. snd_soc_component_write(component,
  2737. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  2738. snd_soc_component_read(component,
  2739. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  2740. snd_soc_component_write(component,
  2741. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  2742. snd_soc_component_read(component,
  2743. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  2744. snd_soc_component_write(component,
  2745. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  2746. snd_soc_component_read(component,
  2747. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  2748. } else {
  2749. snd_soc_component_write(component,
  2750. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  2751. snd_soc_component_read(component,
  2752. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  2753. snd_soc_component_write(component,
  2754. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  2755. snd_soc_component_read(component,
  2756. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  2757. snd_soc_component_write(component,
  2758. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  2759. snd_soc_component_read(component,
  2760. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  2761. snd_soc_component_write(component,
  2762. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL,
  2763. snd_soc_component_read(component,
  2764. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL));
  2765. }
  2766. break;
  2767. }
  2768. return 0;
  2769. }
  2770. static const struct snd_kcontrol_new lpass_cdc_rx_macro_snd_controls[] = {
  2771. SOC_SINGLE_S8_TLV("RX_RX0 Digital Volume",
  2772. LPASS_CDC_RX_RX0_RX_VOL_CTL,
  2773. -84, 40, digital_gain),
  2774. SOC_SINGLE_S8_TLV("RX_RX1 Digital Volume",
  2775. LPASS_CDC_RX_RX1_RX_VOL_CTL,
  2776. -84, 40, digital_gain),
  2777. SOC_SINGLE_S8_TLV("RX_RX2 Digital Volume",
  2778. LPASS_CDC_RX_RX2_RX_VOL_CTL,
  2779. -84, 40, digital_gain),
  2780. SOC_SINGLE_S8_TLV("RX_RX0 Mix Digital Volume",
  2781. LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL,
  2782. -84, 40, digital_gain),
  2783. SOC_SINGLE_S8_TLV("RX_RX1 Mix Digital Volume",
  2784. LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL,
  2785. -84, 40, digital_gain),
  2786. SOC_SINGLE_S8_TLV("RX_RX2 Mix Digital Volume",
  2787. LPASS_CDC_RX_RX2_RX_VOL_MIX_CTL,
  2788. -84, 40, digital_gain),
  2789. SOC_SINGLE_EXT("RX_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_RX_MACRO_COMP1, 1, 0,
  2790. lpass_cdc_rx_macro_get_compander, lpass_cdc_rx_macro_set_compander),
  2791. SOC_SINGLE_EXT("RX_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_RX_MACRO_COMP2, 1, 0,
  2792. lpass_cdc_rx_macro_get_compander, lpass_cdc_rx_macro_set_compander),
  2793. SOC_ENUM_EXT("HPH Idle Detect", hph_idle_detect_enum,
  2794. lpass_cdc_rx_macro_hph_idle_detect_get, lpass_cdc_rx_macro_hph_idle_detect_put),
  2795. SOC_ENUM_EXT("RX_EAR Mode", lpass_cdc_rx_macro_ear_mode_enum,
  2796. lpass_cdc_rx_macro_get_ear_mode, lpass_cdc_rx_macro_put_ear_mode),
  2797. SOC_ENUM_EXT("RX_HPH HD2 Mode", lpass_cdc_rx_macro_hph_hd2_mode_enum,
  2798. lpass_cdc_rx_macro_get_hph_hd2_mode, lpass_cdc_rx_macro_put_hph_hd2_mode),
  2799. SOC_ENUM_EXT("RX_HPH_PWR_MODE", lpass_cdc_rx_macro_hph_pwr_mode_enum,
  2800. lpass_cdc_rx_macro_get_hph_pwr_mode, lpass_cdc_rx_macro_put_hph_pwr_mode),
  2801. SOC_ENUM_EXT("RX_GSM mode Enable", lpass_cdc_rx_macro_vbat_bcl_gsm_mode_enum,
  2802. lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_get,
  2803. lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_put),
  2804. SOC_SINGLE_EXT("RX_Softclip Enable", SND_SOC_NOPM, 0, 1, 0,
  2805. lpass_cdc_rx_macro_soft_clip_enable_get,
  2806. lpass_cdc_rx_macro_soft_clip_enable_put),
  2807. SOC_SINGLE_EXT("AUX_HPF Enable", SND_SOC_NOPM, 0, 1, 0,
  2808. lpass_cdc_rx_macro_aux_hpf_mode_get,
  2809. lpass_cdc_rx_macro_aux_hpf_mode_put),
  2810. SOC_SINGLE_S8_TLV("IIR0 INP0 Volume",
  2811. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL, -84, 40,
  2812. digital_gain),
  2813. SOC_SINGLE_S8_TLV("IIR0 INP1 Volume",
  2814. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL, -84, 40,
  2815. digital_gain),
  2816. SOC_SINGLE_S8_TLV("IIR0 INP2 Volume",
  2817. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL, -84, 40,
  2818. digital_gain),
  2819. SOC_SINGLE_S8_TLV("IIR0 INP3 Volume",
  2820. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL, -84, 40,
  2821. digital_gain),
  2822. SOC_SINGLE_S8_TLV("IIR1 INP0 Volume",
  2823. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL, -84, 40,
  2824. digital_gain),
  2825. SOC_SINGLE_S8_TLV("IIR1 INP1 Volume",
  2826. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL, -84, 40,
  2827. digital_gain),
  2828. SOC_SINGLE_S8_TLV("IIR1 INP2 Volume",
  2829. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL, -84, 40,
  2830. digital_gain),
  2831. SOC_SINGLE_S8_TLV("IIR1 INP3 Volume",
  2832. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL, -84, 40,
  2833. digital_gain),
  2834. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  2835. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2836. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2837. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  2838. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2839. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2840. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  2841. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2842. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2843. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  2844. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2845. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2846. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  2847. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2848. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2849. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  2850. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2851. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2852. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  2853. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2854. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2855. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  2856. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2857. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2858. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  2859. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2860. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2861. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  2862. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  2863. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  2864. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band1", IIR0, BAND1),
  2865. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band2", IIR0, BAND2),
  2866. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band3", IIR0, BAND3),
  2867. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band4", IIR0, BAND4),
  2868. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band5", IIR0, BAND5),
  2869. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band1", IIR1, BAND1),
  2870. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band2", IIR1, BAND2),
  2871. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band3", IIR1, BAND3),
  2872. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band4", IIR1, BAND4),
  2873. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band5", IIR1, BAND5),
  2874. };
  2875. static int lpass_cdc_rx_macro_enable_echo(struct snd_soc_dapm_widget *w,
  2876. struct snd_kcontrol *kcontrol,
  2877. int event)
  2878. {
  2879. struct snd_soc_component *component =
  2880. snd_soc_dapm_to_component(w->dapm);
  2881. struct device *rx_dev = NULL;
  2882. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2883. u16 val = 0, ec_hq_reg = 0;
  2884. int ec_tx = 0;
  2885. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2886. return -EINVAL;
  2887. dev_dbg(rx_dev, "%s %d %s\n", __func__, event, w->name);
  2888. val = snd_soc_component_read(component,
  2889. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4);
  2890. if (!(strcmp(w->name, "RX MIX TX0 MUX")))
  2891. ec_tx = ((val & 0xf0) >> 0x4) - 1;
  2892. else if (!(strcmp(w->name, "RX MIX TX1 MUX")))
  2893. ec_tx = (val & 0x0f) - 1;
  2894. val = snd_soc_component_read(component,
  2895. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5);
  2896. if (!(strcmp(w->name, "RX MIX TX2 MUX")))
  2897. ec_tx = (val & 0x0f) - 1;
  2898. if (ec_tx < 0 || (ec_tx >= LPASS_CDC_RX_MACRO_EC_MUX_MAX)) {
  2899. dev_err(rx_dev, "%s: EC mix control not set correctly\n",
  2900. __func__);
  2901. return -EINVAL;
  2902. }
  2903. ec_hq_reg = LPASS_CDC_RX_EC_REF_HQ0_EC_REF_HQ_PATH_CTL +
  2904. 0x40 * ec_tx;
  2905. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  2906. ec_hq_reg = LPASS_CDC_RX_EC_REF_HQ0_EC_REF_HQ_CFG0 +
  2907. 0x40 * ec_tx;
  2908. /* default set to 48k */
  2909. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  2910. return 0;
  2911. }
  2912. static const struct snd_soc_dapm_widget lpass_cdc_rx_macro_dapm_widgets[] = {
  2913. SND_SOC_DAPM_AIF_IN("RX AIF1 PB", "RX_MACRO_AIF1 Playback", 0,
  2914. SND_SOC_NOPM, 0, 0),
  2915. SND_SOC_DAPM_AIF_IN("RX AIF2 PB", "RX_MACRO_AIF2 Playback", 0,
  2916. SND_SOC_NOPM, 0, 0),
  2917. SND_SOC_DAPM_AIF_IN("RX AIF3 PB", "RX_MACRO_AIF3 Playback", 0,
  2918. SND_SOC_NOPM, 0, 0),
  2919. SND_SOC_DAPM_AIF_IN("RX AIF4 PB", "RX_MACRO_AIF4 Playback", 0,
  2920. SND_SOC_NOPM, 0, 0),
  2921. SND_SOC_DAPM_AIF_OUT("RX AIF_ECHO", "RX_AIF_ECHO Capture", 0,
  2922. SND_SOC_NOPM, 0, 0),
  2923. SND_SOC_DAPM_AIF_IN("RX AIF5 PB", "RX_MACRO_AIF5 Playback", 0,
  2924. SND_SOC_NOPM, 0, 0),
  2925. SND_SOC_DAPM_AIF_IN("RX AIF6 PB", "RX_MACRO_AIF6 Playback", 0,
  2926. SND_SOC_NOPM, 0, 0),
  2927. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX0 MUX", LPASS_CDC_RX_MACRO_RX0, lpass_cdc_rx_macro_rx0),
  2928. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX1 MUX", LPASS_CDC_RX_MACRO_RX1, lpass_cdc_rx_macro_rx1),
  2929. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX2 MUX", LPASS_CDC_RX_MACRO_RX2, lpass_cdc_rx_macro_rx2),
  2930. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX3 MUX", LPASS_CDC_RX_MACRO_RX3, lpass_cdc_rx_macro_rx3),
  2931. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX4 MUX", LPASS_CDC_RX_MACRO_RX4, lpass_cdc_rx_macro_rx4),
  2932. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX5 MUX", LPASS_CDC_RX_MACRO_RX5, lpass_cdc_rx_macro_rx5),
  2933. SND_SOC_DAPM_MIXER("RX_RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2934. SND_SOC_DAPM_MIXER("RX_RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2935. SND_SOC_DAPM_MIXER("RX_RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2936. SND_SOC_DAPM_MIXER("RX_RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  2937. SND_SOC_DAPM_MIXER("RX_RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2938. SND_SOC_DAPM_MIXER("RX_RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2939. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  2940. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  2941. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  2942. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  2943. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  2944. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  2945. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  2946. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  2947. SND_SOC_DAPM_MUX_E("RX MIX TX0 MUX", SND_SOC_NOPM,
  2948. LPASS_CDC_RX_MACRO_EC0_MUX, 0,
  2949. &rx_mix_tx0_mux, lpass_cdc_rx_macro_enable_echo,
  2950. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2951. SND_SOC_DAPM_MUX_E("RX MIX TX1 MUX", SND_SOC_NOPM,
  2952. LPASS_CDC_RX_MACRO_EC1_MUX, 0,
  2953. &rx_mix_tx1_mux, lpass_cdc_rx_macro_enable_echo,
  2954. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2955. SND_SOC_DAPM_MUX_E("RX MIX TX2 MUX", SND_SOC_NOPM,
  2956. LPASS_CDC_RX_MACRO_EC2_MUX, 0,
  2957. &rx_mix_tx2_mux, lpass_cdc_rx_macro_enable_echo,
  2958. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2959. SND_SOC_DAPM_MIXER_E("IIR0", LPASS_CDC_RX_SIDETONE_IIR0_IIR_PATH_CTL,
  2960. 4, 0, NULL, 0, lpass_cdc_rx_macro_set_iir_gain,
  2961. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2962. SND_SOC_DAPM_MIXER_E("IIR1", LPASS_CDC_RX_SIDETONE_IIR1_IIR_PATH_CTL,
  2963. 4, 0, NULL, 0, lpass_cdc_rx_macro_set_iir_gain,
  2964. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2965. SND_SOC_DAPM_MIXER("SRC0", LPASS_CDC_RX_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  2966. 4, 0, NULL, 0),
  2967. SND_SOC_DAPM_MIXER("SRC1", LPASS_CDC_RX_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  2968. 4, 0, NULL, 0),
  2969. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  2970. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  2971. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  2972. &rx_int0_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  2973. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2974. SND_SOC_DAPM_POST_PMD),
  2975. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  2976. &rx_int1_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  2977. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2978. SND_SOC_DAPM_POST_PMD),
  2979. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_AUX, 0,
  2980. &rx_int2_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  2981. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2982. SND_SOC_DAPM_POST_PMD),
  2983. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  2984. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  2985. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  2986. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  2987. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  2988. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  2989. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  2990. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  2991. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  2992. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  2993. &rx_int0_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  2994. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2995. SND_SOC_DAPM_POST_PMD),
  2996. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  2997. &rx_int1_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  2998. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2999. SND_SOC_DAPM_POST_PMD),
  3000. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_AUX, 0,
  3001. &rx_int2_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  3002. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3003. SND_SOC_DAPM_POST_PMD),
  3004. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  3005. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  3006. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  3007. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  3008. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  3009. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  3010. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  3011. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  3012. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  3013. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  3014. 0, &rx_int0_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  3015. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3016. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  3017. 0, &rx_int1_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  3018. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3019. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_AUX,
  3020. 0, &rx_int2_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  3021. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3022. SND_SOC_DAPM_MIXER_E("RX INT2_1 VBAT", SND_SOC_NOPM,
  3023. 0, 0, rx_int2_1_vbat_mix_switch,
  3024. ARRAY_SIZE(rx_int2_1_vbat_mix_switch),
  3025. lpass_cdc_rx_macro_enable_vbat,
  3026. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3027. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3028. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3029. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3030. SND_SOC_DAPM_OUTPUT("HPHL_OUT"),
  3031. SND_SOC_DAPM_OUTPUT("HPHR_OUT"),
  3032. SND_SOC_DAPM_OUTPUT("AUX_OUT"),
  3033. SND_SOC_DAPM_OUTPUT("PCM_OUT"),
  3034. SND_SOC_DAPM_INPUT("RX_TX DEC0_INP"),
  3035. SND_SOC_DAPM_INPUT("RX_TX DEC1_INP"),
  3036. SND_SOC_DAPM_INPUT("RX_TX DEC2_INP"),
  3037. SND_SOC_DAPM_INPUT("RX_TX DEC3_INP"),
  3038. SND_SOC_DAPM_SUPPLY_S("RX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  3039. lpass_cdc_rx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3040. };
  3041. static const struct snd_soc_dapm_route rx_audio_map[] = {
  3042. {"RX AIF1 PB", NULL, "RX_MCLK"},
  3043. {"RX AIF2 PB", NULL, "RX_MCLK"},
  3044. {"RX AIF3 PB", NULL, "RX_MCLK"},
  3045. {"RX AIF4 PB", NULL, "RX_MCLK"},
  3046. {"RX AIF6 PB", NULL, "RX_MCLK"},
  3047. {"PCM_OUT", NULL, "RX AIF6 PB"},
  3048. {"RX_MACRO RX0 MUX", "AIF1_PB", "RX AIF1 PB"},
  3049. {"RX_MACRO RX1 MUX", "AIF1_PB", "RX AIF1 PB"},
  3050. {"RX_MACRO RX2 MUX", "AIF1_PB", "RX AIF1 PB"},
  3051. {"RX_MACRO RX3 MUX", "AIF1_PB", "RX AIF1 PB"},
  3052. {"RX_MACRO RX4 MUX", "AIF1_PB", "RX AIF1 PB"},
  3053. {"RX_MACRO RX5 MUX", "AIF1_PB", "RX AIF1 PB"},
  3054. {"RX_MACRO RX0 MUX", "AIF2_PB", "RX AIF2 PB"},
  3055. {"RX_MACRO RX1 MUX", "AIF2_PB", "RX AIF2 PB"},
  3056. {"RX_MACRO RX2 MUX", "AIF2_PB", "RX AIF2 PB"},
  3057. {"RX_MACRO RX3 MUX", "AIF2_PB", "RX AIF2 PB"},
  3058. {"RX_MACRO RX4 MUX", "AIF2_PB", "RX AIF2 PB"},
  3059. {"RX_MACRO RX5 MUX", "AIF2_PB", "RX AIF2 PB"},
  3060. {"RX_MACRO RX0 MUX", "AIF3_PB", "RX AIF3 PB"},
  3061. {"RX_MACRO RX1 MUX", "AIF3_PB", "RX AIF3 PB"},
  3062. {"RX_MACRO RX2 MUX", "AIF3_PB", "RX AIF3 PB"},
  3063. {"RX_MACRO RX3 MUX", "AIF3_PB", "RX AIF3 PB"},
  3064. {"RX_MACRO RX4 MUX", "AIF3_PB", "RX AIF3 PB"},
  3065. {"RX_MACRO RX5 MUX", "AIF3_PB", "RX AIF3 PB"},
  3066. {"RX_MACRO RX0 MUX", "AIF4_PB", "RX AIF4 PB"},
  3067. {"RX_MACRO RX1 MUX", "AIF4_PB", "RX AIF4 PB"},
  3068. {"RX_MACRO RX2 MUX", "AIF4_PB", "RX AIF4 PB"},
  3069. {"RX_MACRO RX3 MUX", "AIF4_PB", "RX AIF4 PB"},
  3070. {"RX_MACRO RX4 MUX", "AIF4_PB", "RX AIF4 PB"},
  3071. {"RX_MACRO RX5 MUX", "AIF4_PB", "RX AIF4 PB"},
  3072. {"RX_RX0", NULL, "RX_MACRO RX0 MUX"},
  3073. {"RX_RX1", NULL, "RX_MACRO RX1 MUX"},
  3074. {"RX_RX2", NULL, "RX_MACRO RX2 MUX"},
  3075. {"RX_RX3", NULL, "RX_MACRO RX3 MUX"},
  3076. {"RX_RX4", NULL, "RX_MACRO RX4 MUX"},
  3077. {"RX_RX5", NULL, "RX_MACRO RX5 MUX"},
  3078. {"RX INT0_1 MIX1 INP0", "RX0", "RX_RX0"},
  3079. {"RX INT0_1 MIX1 INP0", "RX1", "RX_RX1"},
  3080. {"RX INT0_1 MIX1 INP0", "RX2", "RX_RX2"},
  3081. {"RX INT0_1 MIX1 INP0", "RX3", "RX_RX3"},
  3082. {"RX INT0_1 MIX1 INP0", "RX4", "RX_RX4"},
  3083. {"RX INT0_1 MIX1 INP0", "RX5", "RX_RX5"},
  3084. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  3085. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  3086. {"RX INT0_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3087. {"RX INT0_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3088. {"RX INT0_1 MIX1 INP1", "RX0", "RX_RX0"},
  3089. {"RX INT0_1 MIX1 INP1", "RX1", "RX_RX1"},
  3090. {"RX INT0_1 MIX1 INP1", "RX2", "RX_RX2"},
  3091. {"RX INT0_1 MIX1 INP1", "RX3", "RX_RX3"},
  3092. {"RX INT0_1 MIX1 INP1", "RX4", "RX_RX4"},
  3093. {"RX INT0_1 MIX1 INP1", "RX5", "RX_RX5"},
  3094. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  3095. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  3096. {"RX INT0_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3097. {"RX INT0_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3098. {"RX INT0_1 MIX1 INP2", "RX0", "RX_RX0"},
  3099. {"RX INT0_1 MIX1 INP2", "RX1", "RX_RX1"},
  3100. {"RX INT0_1 MIX1 INP2", "RX2", "RX_RX2"},
  3101. {"RX INT0_1 MIX1 INP2", "RX3", "RX_RX3"},
  3102. {"RX INT0_1 MIX1 INP2", "RX4", "RX_RX4"},
  3103. {"RX INT0_1 MIX1 INP2", "RX5", "RX_RX5"},
  3104. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  3105. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  3106. {"RX INT0_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3107. {"RX INT0_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3108. {"RX INT1_1 MIX1 INP0", "RX0", "RX_RX0"},
  3109. {"RX INT1_1 MIX1 INP0", "RX1", "RX_RX1"},
  3110. {"RX INT1_1 MIX1 INP0", "RX2", "RX_RX2"},
  3111. {"RX INT1_1 MIX1 INP0", "RX3", "RX_RX3"},
  3112. {"RX INT1_1 MIX1 INP0", "RX4", "RX_RX4"},
  3113. {"RX INT1_1 MIX1 INP0", "RX5", "RX_RX5"},
  3114. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  3115. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  3116. {"RX INT1_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3117. {"RX INT1_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3118. {"RX INT1_1 MIX1 INP1", "RX0", "RX_RX0"},
  3119. {"RX INT1_1 MIX1 INP1", "RX1", "RX_RX1"},
  3120. {"RX INT1_1 MIX1 INP1", "RX2", "RX_RX2"},
  3121. {"RX INT1_1 MIX1 INP1", "RX3", "RX_RX3"},
  3122. {"RX INT1_1 MIX1 INP1", "RX4", "RX_RX4"},
  3123. {"RX INT1_1 MIX1 INP1", "RX5", "RX_RX5"},
  3124. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  3125. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  3126. {"RX INT1_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3127. {"RX INT1_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3128. {"RX INT1_1 MIX1 INP2", "RX0", "RX_RX0"},
  3129. {"RX INT1_1 MIX1 INP2", "RX1", "RX_RX1"},
  3130. {"RX INT1_1 MIX1 INP2", "RX2", "RX_RX2"},
  3131. {"RX INT1_1 MIX1 INP2", "RX3", "RX_RX3"},
  3132. {"RX INT1_1 MIX1 INP2", "RX4", "RX_RX4"},
  3133. {"RX INT1_1 MIX1 INP2", "RX5", "RX_RX5"},
  3134. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  3135. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  3136. {"RX INT1_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3137. {"RX INT1_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3138. {"RX INT2_1 MIX1 INP0", "RX0", "RX_RX0"},
  3139. {"RX INT2_1 MIX1 INP0", "RX1", "RX_RX1"},
  3140. {"RX INT2_1 MIX1 INP0", "RX2", "RX_RX2"},
  3141. {"RX INT2_1 MIX1 INP0", "RX3", "RX_RX3"},
  3142. {"RX INT2_1 MIX1 INP0", "RX4", "RX_RX4"},
  3143. {"RX INT2_1 MIX1 INP0", "RX5", "RX_RX5"},
  3144. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  3145. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  3146. {"RX INT2_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3147. {"RX INT2_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3148. {"RX INT2_1 MIX1 INP1", "RX0", "RX_RX0"},
  3149. {"RX INT2_1 MIX1 INP1", "RX1", "RX_RX1"},
  3150. {"RX INT2_1 MIX1 INP1", "RX2", "RX_RX2"},
  3151. {"RX INT2_1 MIX1 INP1", "RX3", "RX_RX3"},
  3152. {"RX INT2_1 MIX1 INP1", "RX4", "RX_RX4"},
  3153. {"RX INT2_1 MIX1 INP1", "RX5", "RX_RX5"},
  3154. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  3155. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  3156. {"RX INT2_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3157. {"RX INT2_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3158. {"RX INT2_1 MIX1 INP2", "RX0", "RX_RX0"},
  3159. {"RX INT2_1 MIX1 INP2", "RX1", "RX_RX1"},
  3160. {"RX INT2_1 MIX1 INP2", "RX2", "RX_RX2"},
  3161. {"RX INT2_1 MIX1 INP2", "RX3", "RX_RX3"},
  3162. {"RX INT2_1 MIX1 INP2", "RX4", "RX_RX4"},
  3163. {"RX INT2_1 MIX1 INP2", "RX5", "RX_RX5"},
  3164. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  3165. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  3166. {"RX INT2_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3167. {"RX INT2_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3168. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  3169. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  3170. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  3171. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  3172. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  3173. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  3174. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  3175. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  3176. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  3177. {"RX MIX TX0 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3178. {"RX MIX TX0 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3179. {"RX MIX TX0 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3180. {"RX MIX TX1 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3181. {"RX MIX TX1 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3182. {"RX MIX TX1 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3183. {"RX MIX TX2 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3184. {"RX MIX TX2 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3185. {"RX MIX TX2 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3186. {"RX AIF_ECHO", NULL, "RX MIX TX0 MUX"},
  3187. {"RX AIF_ECHO", NULL, "RX MIX TX1 MUX"},
  3188. {"RX AIF_ECHO", NULL, "RX MIX TX2 MUX"},
  3189. {"RX AIF_ECHO", NULL, "RX_MCLK"},
  3190. /* Mixing path INT0 */
  3191. {"RX INT0_2 MUX", "RX0", "RX_RX0"},
  3192. {"RX INT0_2 MUX", "RX1", "RX_RX1"},
  3193. {"RX INT0_2 MUX", "RX2", "RX_RX2"},
  3194. {"RX INT0_2 MUX", "RX3", "RX_RX3"},
  3195. {"RX INT0_2 MUX", "RX4", "RX_RX4"},
  3196. {"RX INT0_2 MUX", "RX5", "RX_RX5"},
  3197. {"RX INT0_2 INTERP", NULL, "RX INT0_2 MUX"},
  3198. {"RX INT0 SEC MIX", NULL, "RX INT0_2 INTERP"},
  3199. /* Mixing path INT1 */
  3200. {"RX INT1_2 MUX", "RX0", "RX_RX0"},
  3201. {"RX INT1_2 MUX", "RX1", "RX_RX1"},
  3202. {"RX INT1_2 MUX", "RX2", "RX_RX2"},
  3203. {"RX INT1_2 MUX", "RX3", "RX_RX3"},
  3204. {"RX INT1_2 MUX", "RX4", "RX_RX4"},
  3205. {"RX INT1_2 MUX", "RX5", "RX_RX5"},
  3206. {"RX INT1_2 INTERP", NULL, "RX INT1_2 MUX"},
  3207. {"RX INT1 SEC MIX", NULL, "RX INT1_2 INTERP"},
  3208. /* Mixing path INT2 */
  3209. {"RX INT2_2 MUX", "RX0", "RX_RX0"},
  3210. {"RX INT2_2 MUX", "RX1", "RX_RX1"},
  3211. {"RX INT2_2 MUX", "RX2", "RX_RX2"},
  3212. {"RX INT2_2 MUX", "RX3", "RX_RX3"},
  3213. {"RX INT2_2 MUX", "RX4", "RX_RX4"},
  3214. {"RX INT2_2 MUX", "RX5", "RX_RX5"},
  3215. {"RX INT2_2 INTERP", NULL, "RX INT2_2 MUX"},
  3216. {"RX INT2 SEC MIX", NULL, "RX INT2_2 INTERP"},
  3217. {"RX INT0_1 INTERP", NULL, "RX INT0_1 MIX1"},
  3218. {"RX INT0 SEC MIX", NULL, "RX INT0_1 INTERP"},
  3219. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  3220. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  3221. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
  3222. {"HPHL_OUT", NULL, "RX INT0 DEM MUX"},
  3223. {"HPHL_OUT", NULL, "RX_MCLK"},
  3224. {"RX INT1_1 INTERP", NULL, "RX INT1_1 MIX1"},
  3225. {"RX INT1 SEC MIX", NULL, "RX INT1_1 INTERP"},
  3226. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  3227. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  3228. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX2"},
  3229. {"HPHR_OUT", NULL, "RX INT1 DEM MUX"},
  3230. {"HPHR_OUT", NULL, "RX_MCLK"},
  3231. {"RX INT2_1 INTERP", NULL, "RX INT2_1 MIX1"},
  3232. {"RX INT2_1 VBAT", "RX AUX VBAT Enable", "RX INT2_1 INTERP"},
  3233. {"RX INT2 SEC MIX", NULL, "RX INT2_1 VBAT"},
  3234. {"RX INT2 SEC MIX", NULL, "RX INT2_1 INTERP"},
  3235. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  3236. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  3237. {"AUX_OUT", NULL, "RX INT2 MIX2"},
  3238. {"AUX_OUT", NULL, "RX_MCLK"},
  3239. {"IIR0", NULL, "RX_MCLK"},
  3240. {"IIR0", NULL, "IIR0 INP0 MUX"},
  3241. {"IIR0 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  3242. {"IIR0 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  3243. {"IIR0 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  3244. {"IIR0 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  3245. {"IIR0 INP0 MUX", "RX0", "RX_RX0"},
  3246. {"IIR0 INP0 MUX", "RX1", "RX_RX1"},
  3247. {"IIR0 INP0 MUX", "RX2", "RX_RX2"},
  3248. {"IIR0 INP0 MUX", "RX3", "RX_RX3"},
  3249. {"IIR0 INP0 MUX", "RX4", "RX_RX4"},
  3250. {"IIR0 INP0 MUX", "RX5", "RX_RX5"},
  3251. {"IIR0", NULL, "IIR0 INP1 MUX"},
  3252. {"IIR0 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  3253. {"IIR0 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  3254. {"IIR0 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  3255. {"IIR0 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  3256. {"IIR0 INP1 MUX", "RX0", "RX_RX0"},
  3257. {"IIR0 INP1 MUX", "RX1", "RX_RX1"},
  3258. {"IIR0 INP1 MUX", "RX2", "RX_RX2"},
  3259. {"IIR0 INP1 MUX", "RX3", "RX_RX3"},
  3260. {"IIR0 INP1 MUX", "RX4", "RX_RX4"},
  3261. {"IIR0 INP1 MUX", "RX5", "RX_RX5"},
  3262. {"IIR0", NULL, "IIR0 INP2 MUX"},
  3263. {"IIR0 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  3264. {"IIR0 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  3265. {"IIR0 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  3266. {"IIR0 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  3267. {"IIR0 INP2 MUX", "RX0", "RX_RX0"},
  3268. {"IIR0 INP2 MUX", "RX1", "RX_RX1"},
  3269. {"IIR0 INP2 MUX", "RX2", "RX_RX2"},
  3270. {"IIR0 INP2 MUX", "RX3", "RX_RX3"},
  3271. {"IIR0 INP2 MUX", "RX4", "RX_RX4"},
  3272. {"IIR0 INP2 MUX", "RX5", "RX_RX5"},
  3273. {"IIR0", NULL, "IIR0 INP3 MUX"},
  3274. {"IIR0 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  3275. {"IIR0 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  3276. {"IIR0 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  3277. {"IIR0 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  3278. {"IIR0 INP3 MUX", "RX0", "RX_RX0"},
  3279. {"IIR0 INP3 MUX", "RX1", "RX_RX1"},
  3280. {"IIR0 INP3 MUX", "RX2", "RX_RX2"},
  3281. {"IIR0 INP3 MUX", "RX3", "RX_RX3"},
  3282. {"IIR0 INP3 MUX", "RX4", "RX_RX4"},
  3283. {"IIR0 INP3 MUX", "RX5", "RX_RX5"},
  3284. {"IIR1", NULL, "RX_MCLK"},
  3285. {"IIR1", NULL, "IIR1 INP0 MUX"},
  3286. {"IIR1 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  3287. {"IIR1 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  3288. {"IIR1 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  3289. {"IIR1 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  3290. {"IIR1 INP0 MUX", "RX0", "RX_RX0"},
  3291. {"IIR1 INP0 MUX", "RX1", "RX_RX1"},
  3292. {"IIR1 INP0 MUX", "RX2", "RX_RX2"},
  3293. {"IIR1 INP0 MUX", "RX3", "RX_RX3"},
  3294. {"IIR1 INP0 MUX", "RX4", "RX_RX4"},
  3295. {"IIR1 INP0 MUX", "RX5", "RX_RX5"},
  3296. {"IIR1", NULL, "IIR1 INP1 MUX"},
  3297. {"IIR1 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  3298. {"IIR1 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  3299. {"IIR1 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  3300. {"IIR1 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  3301. {"IIR1 INP1 MUX", "RX0", "RX_RX0"},
  3302. {"IIR1 INP1 MUX", "RX1", "RX_RX1"},
  3303. {"IIR1 INP1 MUX", "RX2", "RX_RX2"},
  3304. {"IIR1 INP1 MUX", "RX3", "RX_RX3"},
  3305. {"IIR1 INP1 MUX", "RX4", "RX_RX4"},
  3306. {"IIR1 INP1 MUX", "RX5", "RX_RX5"},
  3307. {"IIR1", NULL, "IIR1 INP2 MUX"},
  3308. {"IIR1 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  3309. {"IIR1 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  3310. {"IIR1 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  3311. {"IIR1 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  3312. {"IIR1 INP2 MUX", "RX0", "RX_RX0"},
  3313. {"IIR1 INP2 MUX", "RX1", "RX_RX1"},
  3314. {"IIR1 INP2 MUX", "RX2", "RX_RX2"},
  3315. {"IIR1 INP2 MUX", "RX3", "RX_RX3"},
  3316. {"IIR1 INP2 MUX", "RX4", "RX_RX4"},
  3317. {"IIR1 INP2 MUX", "RX5", "RX_RX5"},
  3318. {"IIR1", NULL, "IIR1 INP3 MUX"},
  3319. {"IIR1 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  3320. {"IIR1 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  3321. {"IIR1 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  3322. {"IIR1 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  3323. {"IIR1 INP3 MUX", "RX0", "RX_RX0"},
  3324. {"IIR1 INP3 MUX", "RX1", "RX_RX1"},
  3325. {"IIR1 INP3 MUX", "RX2", "RX_RX2"},
  3326. {"IIR1 INP3 MUX", "RX3", "RX_RX3"},
  3327. {"IIR1 INP3 MUX", "RX4", "RX_RX4"},
  3328. {"IIR1 INP3 MUX", "RX5", "RX_RX5"},
  3329. {"SRC0", NULL, "IIR0"},
  3330. {"SRC1", NULL, "IIR1"},
  3331. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  3332. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  3333. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  3334. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  3335. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  3336. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  3337. };
  3338. static int lpass_cdc_rx_macro_core_vote(void *handle, bool enable)
  3339. {
  3340. int rc = 0;
  3341. struct lpass_cdc_rx_macro_priv *rx_priv = (struct lpass_cdc_rx_macro_priv *) handle;
  3342. if (rx_priv == NULL) {
  3343. pr_err("%s: rx priv data is NULL\n", __func__);
  3344. return -EINVAL;
  3345. }
  3346. if (enable) {
  3347. pm_runtime_get_sync(rx_priv->dev);
  3348. if (lpass_cdc_check_core_votes(rx_priv->dev))
  3349. rc = 0;
  3350. else
  3351. rc = -ENOTSYNC;
  3352. } else {
  3353. pm_runtime_put_autosuspend(rx_priv->dev);
  3354. pm_runtime_mark_last_busy(rx_priv->dev);
  3355. }
  3356. return rc;
  3357. }
  3358. static int rx_swrm_clock(void *handle, bool enable)
  3359. {
  3360. struct lpass_cdc_rx_macro_priv *rx_priv = (struct lpass_cdc_rx_macro_priv *) handle;
  3361. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  3362. int ret = 0;
  3363. if (regmap == NULL) {
  3364. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  3365. return -EINVAL;
  3366. }
  3367. mutex_lock(&rx_priv->swr_clk_lock);
  3368. trace_printk("%s: swrm clock %s\n",
  3369. __func__, (enable ? "enable" : "disable"));
  3370. dev_dbg(rx_priv->dev, "%s: swrm clock %s\n",
  3371. __func__, (enable ? "enable" : "disable"));
  3372. if (enable) {
  3373. pm_runtime_get_sync(rx_priv->dev);
  3374. if (rx_priv->swr_clk_users == 0) {
  3375. ret = msm_cdc_pinctrl_select_active_state(
  3376. rx_priv->rx_swr_gpio_p);
  3377. if (ret < 0) {
  3378. dev_err(rx_priv->dev,
  3379. "%s: rx swr pinctrl enable failed\n",
  3380. __func__);
  3381. pm_runtime_mark_last_busy(rx_priv->dev);
  3382. pm_runtime_put_autosuspend(rx_priv->dev);
  3383. goto exit;
  3384. }
  3385. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 1, true);
  3386. if (ret < 0) {
  3387. msm_cdc_pinctrl_select_sleep_state(
  3388. rx_priv->rx_swr_gpio_p);
  3389. dev_err(rx_priv->dev,
  3390. "%s: rx request clock enable failed\n",
  3391. __func__);
  3392. pm_runtime_mark_last_busy(rx_priv->dev);
  3393. pm_runtime_put_autosuspend(rx_priv->dev);
  3394. goto exit;
  3395. }
  3396. if (rx_priv->reset_swr)
  3397. regmap_update_bits(regmap,
  3398. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3399. 0x02, 0x02);
  3400. regmap_update_bits(regmap,
  3401. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3402. 0x01, 0x01);
  3403. if (rx_priv->reset_swr)
  3404. regmap_update_bits(regmap,
  3405. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3406. 0x02, 0x00);
  3407. rx_priv->reset_swr = false;
  3408. }
  3409. pm_runtime_mark_last_busy(rx_priv->dev);
  3410. pm_runtime_put_autosuspend(rx_priv->dev);
  3411. rx_priv->swr_clk_users++;
  3412. } else {
  3413. if (rx_priv->swr_clk_users <= 0) {
  3414. dev_err(rx_priv->dev,
  3415. "%s: rx swrm clock users already reset\n",
  3416. __func__);
  3417. rx_priv->swr_clk_users = 0;
  3418. goto exit;
  3419. }
  3420. rx_priv->swr_clk_users--;
  3421. if (rx_priv->swr_clk_users == 0) {
  3422. regmap_update_bits(regmap,
  3423. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3424. 0x01, 0x00);
  3425. lpass_cdc_rx_macro_mclk_enable(rx_priv, 0, true);
  3426. ret = msm_cdc_pinctrl_select_sleep_state(
  3427. rx_priv->rx_swr_gpio_p);
  3428. if (ret < 0) {
  3429. dev_err(rx_priv->dev,
  3430. "%s: rx swr pinctrl disable failed\n",
  3431. __func__);
  3432. goto exit;
  3433. }
  3434. }
  3435. }
  3436. trace_printk("%s: swrm clock users %d\n",
  3437. __func__, rx_priv->swr_clk_users);
  3438. dev_dbg(rx_priv->dev, "%s: swrm clock users %d\n",
  3439. __func__, rx_priv->swr_clk_users);
  3440. exit:
  3441. mutex_unlock(&rx_priv->swr_clk_lock);
  3442. return ret;
  3443. }
  3444. static const struct lpass_cdc_rx_macro_reg_mask_val
  3445. lpass_cdc_rx_macro_reg_init[] = {
  3446. {LPASS_CDC_RX_RX0_RX_PATH_SEC7, 0x07, 0x02},
  3447. {LPASS_CDC_RX_RX1_RX_PATH_SEC7, 0x07, 0x02},
  3448. {LPASS_CDC_RX_RX2_RX_PATH_SEC7, 0x07, 0x02},
  3449. {LPASS_CDC_RX_RX0_RX_PATH_CFG3, 0x03, 0x02},
  3450. {LPASS_CDC_RX_RX1_RX_PATH_CFG3, 0x03, 0x02},
  3451. {LPASS_CDC_RX_RX2_RX_PATH_CFG3, 0x03, 0x02},
  3452. };
  3453. static int lpass_cdc_rx_macro_init(struct snd_soc_component *component)
  3454. {
  3455. struct snd_soc_dapm_context *dapm =
  3456. snd_soc_component_get_dapm(component);
  3457. int ret = 0;
  3458. struct device *rx_dev = NULL;
  3459. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3460. int i;
  3461. rx_dev = lpass_cdc_get_device_ptr(component->dev, RX_MACRO);
  3462. if (!rx_dev) {
  3463. dev_err(component->dev,
  3464. "%s: null device for macro!\n", __func__);
  3465. return -EINVAL;
  3466. }
  3467. rx_priv = dev_get_drvdata(rx_dev);
  3468. if (!rx_priv) {
  3469. dev_err(component->dev,
  3470. "%s: priv is null for macro!\n", __func__);
  3471. return -EINVAL;
  3472. }
  3473. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_rx_macro_dapm_widgets,
  3474. ARRAY_SIZE(lpass_cdc_rx_macro_dapm_widgets));
  3475. if (ret < 0) {
  3476. dev_err(rx_dev, "%s: failed to add controls\n", __func__);
  3477. return ret;
  3478. }
  3479. ret = snd_soc_dapm_add_routes(dapm, rx_audio_map,
  3480. ARRAY_SIZE(rx_audio_map));
  3481. if (ret < 0) {
  3482. dev_err(rx_dev, "%s: failed to add routes\n", __func__);
  3483. return ret;
  3484. }
  3485. ret = snd_soc_dapm_new_widgets(dapm->card);
  3486. if (ret < 0) {
  3487. dev_err(rx_dev, "%s: failed to add widgets\n", __func__);
  3488. return ret;
  3489. }
  3490. ret = snd_soc_add_component_controls(component, lpass_cdc_rx_macro_snd_controls,
  3491. ARRAY_SIZE(lpass_cdc_rx_macro_snd_controls));
  3492. if (ret < 0) {
  3493. dev_err(rx_dev, "%s: failed to add snd_ctls\n", __func__);
  3494. return ret;
  3495. }
  3496. rx_priv->dev_up = true;
  3497. rx_priv->rx0_gain_val = 0;
  3498. rx_priv->rx1_gain_val = 0;
  3499. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF1 Playback");
  3500. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF2 Playback");
  3501. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF3 Playback");
  3502. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF4 Playback");
  3503. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF5 Playback");
  3504. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF6 Playback");
  3505. snd_soc_dapm_ignore_suspend(dapm, "HPHL_OUT");
  3506. snd_soc_dapm_ignore_suspend(dapm, "HPHR_OUT");
  3507. snd_soc_dapm_ignore_suspend(dapm, "AUX_OUT");
  3508. snd_soc_dapm_ignore_suspend(dapm, "PCM_OUT");
  3509. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC0_INP");
  3510. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC1_INP");
  3511. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC2_INP");
  3512. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC3_INP");
  3513. snd_soc_dapm_sync(dapm);
  3514. for (i = 0; i < ARRAY_SIZE(lpass_cdc_rx_macro_reg_init); i++)
  3515. snd_soc_component_update_bits(component,
  3516. lpass_cdc_rx_macro_reg_init[i].reg,
  3517. lpass_cdc_rx_macro_reg_init[i].mask,
  3518. lpass_cdc_rx_macro_reg_init[i].val);
  3519. rx_priv->component = component;
  3520. return 0;
  3521. }
  3522. static int lpass_cdc_rx_macro_deinit(struct snd_soc_component *component)
  3523. {
  3524. struct device *rx_dev = NULL;
  3525. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3526. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3527. return -EINVAL;
  3528. rx_priv->component = NULL;
  3529. return 0;
  3530. }
  3531. static void lpass_cdc_rx_macro_add_child_devices(struct work_struct *work)
  3532. {
  3533. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3534. struct platform_device *pdev = NULL;
  3535. struct device_node *node = NULL;
  3536. struct rx_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  3537. int ret = 0;
  3538. u16 count = 0, ctrl_num = 0;
  3539. struct rx_swr_ctrl_platform_data *platdata = NULL;
  3540. char plat_dev_name[RX_SWR_STRING_LEN] = "";
  3541. bool rx_swr_master_node = false;
  3542. rx_priv = container_of(work, struct lpass_cdc_rx_macro_priv,
  3543. lpass_cdc_rx_macro_add_child_devices_work);
  3544. if (!rx_priv) {
  3545. pr_err("%s: Memory for rx_priv does not exist\n",
  3546. __func__);
  3547. return;
  3548. }
  3549. if (!rx_priv->dev) {
  3550. pr_err("%s: RX device does not exist\n", __func__);
  3551. return;
  3552. }
  3553. if(!rx_priv->dev->of_node) {
  3554. dev_err(rx_priv->dev,
  3555. "%s: DT node for RX dev does not exist\n", __func__);
  3556. return;
  3557. }
  3558. platdata = &rx_priv->swr_plat_data;
  3559. rx_priv->child_count = 0;
  3560. for_each_available_child_of_node(rx_priv->dev->of_node, node) {
  3561. rx_swr_master_node = false;
  3562. if (strnstr(node->name, "rx_swr_master",
  3563. strlen("rx_swr_master")) != NULL)
  3564. rx_swr_master_node = true;
  3565. if(rx_swr_master_node)
  3566. strlcpy(plat_dev_name, "rx_swr_ctrl",
  3567. (RX_SWR_STRING_LEN - 1));
  3568. else
  3569. strlcpy(plat_dev_name, node->name,
  3570. (RX_SWR_STRING_LEN - 1));
  3571. pdev = platform_device_alloc(plat_dev_name, -1);
  3572. if (!pdev) {
  3573. dev_err(rx_priv->dev, "%s: pdev memory alloc failed\n",
  3574. __func__);
  3575. ret = -ENOMEM;
  3576. goto err;
  3577. }
  3578. pdev->dev.parent = rx_priv->dev;
  3579. pdev->dev.of_node = node;
  3580. if (rx_swr_master_node) {
  3581. ret = platform_device_add_data(pdev, platdata,
  3582. sizeof(*platdata));
  3583. if (ret) {
  3584. dev_err(&pdev->dev,
  3585. "%s: cannot add plat data ctrl:%d\n",
  3586. __func__, ctrl_num);
  3587. goto fail_pdev_add;
  3588. }
  3589. temp = krealloc(swr_ctrl_data,
  3590. (ctrl_num + 1) * sizeof(
  3591. struct rx_swr_ctrl_data),
  3592. GFP_KERNEL);
  3593. if (!temp) {
  3594. ret = -ENOMEM;
  3595. goto fail_pdev_add;
  3596. }
  3597. swr_ctrl_data = temp;
  3598. swr_ctrl_data[ctrl_num].rx_swr_pdev = pdev;
  3599. ctrl_num++;
  3600. dev_dbg(&pdev->dev,
  3601. "%s: Adding soundwire ctrl device(s)\n",
  3602. __func__);
  3603. rx_priv->swr_ctrl_data = swr_ctrl_data;
  3604. }
  3605. ret = platform_device_add(pdev);
  3606. if (ret) {
  3607. dev_err(&pdev->dev,
  3608. "%s: Cannot add platform device\n",
  3609. __func__);
  3610. goto fail_pdev_add;
  3611. }
  3612. if (rx_priv->child_count < LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX)
  3613. rx_priv->pdev_child_devices[
  3614. rx_priv->child_count++] = pdev;
  3615. else
  3616. goto err;
  3617. }
  3618. return;
  3619. fail_pdev_add:
  3620. for (count = 0; count < rx_priv->child_count; count++)
  3621. platform_device_put(rx_priv->pdev_child_devices[count]);
  3622. err:
  3623. return;
  3624. }
  3625. static void lpass_cdc_rx_macro_init_ops(struct macro_ops *ops, char __iomem *rx_io_base)
  3626. {
  3627. memset(ops, 0, sizeof(struct macro_ops));
  3628. ops->init = lpass_cdc_rx_macro_init;
  3629. ops->exit = lpass_cdc_rx_macro_deinit;
  3630. ops->io_base = rx_io_base;
  3631. ops->dai_ptr = lpass_cdc_rx_macro_dai;
  3632. ops->num_dais = ARRAY_SIZE(lpass_cdc_rx_macro_dai);
  3633. ops->event_handler = lpass_cdc_rx_macro_event_handler;
  3634. ops->set_port_map = lpass_cdc_rx_macro_set_port_map;
  3635. }
  3636. static int lpass_cdc_rx_macro_probe(struct platform_device *pdev)
  3637. {
  3638. struct macro_ops ops = {0};
  3639. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3640. u32 rx_base_addr = 0, muxsel = 0;
  3641. char __iomem *rx_io_base = NULL, *muxsel_io = NULL;
  3642. int ret = 0;
  3643. u32 default_clk_id = 0;
  3644. u32 is_used_rx_swr_gpio = 1;
  3645. const char *is_used_rx_swr_gpio_dt = "qcom,is-used-swr-gpio";
  3646. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  3647. dev_err(&pdev->dev,
  3648. "%s: va-macro not registered yet, defer\n", __func__);
  3649. return -EPROBE_DEFER;
  3650. }
  3651. rx_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_rx_macro_priv),
  3652. GFP_KERNEL);
  3653. if (!rx_priv)
  3654. return -ENOMEM;
  3655. rx_priv->dev = &pdev->dev;
  3656. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  3657. &rx_base_addr);
  3658. if (ret) {
  3659. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3660. __func__, "reg");
  3661. return ret;
  3662. }
  3663. ret = of_property_read_u32(pdev->dev.of_node, "qcom,rx_mclk_mode_muxsel",
  3664. &muxsel);
  3665. if (ret) {
  3666. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3667. __func__, "reg");
  3668. return ret;
  3669. }
  3670. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  3671. &default_clk_id);
  3672. if (ret) {
  3673. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3674. __func__, "qcom,default-clk-id");
  3675. default_clk_id = RX_CORE_CLK;
  3676. }
  3677. if (of_find_property(pdev->dev.of_node, is_used_rx_swr_gpio_dt,
  3678. NULL)) {
  3679. ret = of_property_read_u32(pdev->dev.of_node,
  3680. is_used_rx_swr_gpio_dt,
  3681. &is_used_rx_swr_gpio);
  3682. if (ret) {
  3683. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  3684. __func__, is_used_rx_swr_gpio_dt);
  3685. is_used_rx_swr_gpio = 1;
  3686. }
  3687. }
  3688. rx_priv->rx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  3689. "qcom,rx-swr-gpios", 0);
  3690. if (!rx_priv->rx_swr_gpio_p && is_used_rx_swr_gpio) {
  3691. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  3692. __func__);
  3693. return -EINVAL;
  3694. }
  3695. if (msm_cdc_pinctrl_get_state(rx_priv->rx_swr_gpio_p) < 0 &&
  3696. is_used_rx_swr_gpio) {
  3697. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  3698. __func__);
  3699. return -EPROBE_DEFER;
  3700. }
  3701. msm_cdc_pinctrl_set_wakeup_capable(
  3702. rx_priv->rx_swr_gpio_p, false);
  3703. rx_io_base = devm_ioremap(&pdev->dev, rx_base_addr,
  3704. LPASS_CDC_RX_MACRO_MAX_OFFSET);
  3705. if (!rx_io_base) {
  3706. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  3707. return -ENOMEM;
  3708. }
  3709. rx_priv->rx_io_base = rx_io_base;
  3710. muxsel_io = devm_ioremap(&pdev->dev, muxsel, 0x4);
  3711. if (!muxsel_io) {
  3712. dev_err(&pdev->dev, "%s: ioremap failed for muxsel\n",
  3713. __func__);
  3714. return -ENOMEM;
  3715. }
  3716. rx_priv->rx_mclk_mode_muxsel = muxsel_io;
  3717. rx_priv->reset_swr = true;
  3718. INIT_WORK(&rx_priv->lpass_cdc_rx_macro_add_child_devices_work,
  3719. lpass_cdc_rx_macro_add_child_devices);
  3720. rx_priv->swr_plat_data.handle = (void *) rx_priv;
  3721. rx_priv->swr_plat_data.read = NULL;
  3722. rx_priv->swr_plat_data.write = NULL;
  3723. rx_priv->swr_plat_data.bulk_write = NULL;
  3724. rx_priv->swr_plat_data.clk = rx_swrm_clock;
  3725. rx_priv->swr_plat_data.core_vote = lpass_cdc_rx_macro_core_vote;
  3726. rx_priv->swr_plat_data.handle_irq = NULL;
  3727. rx_priv->clk_id = default_clk_id;
  3728. rx_priv->default_clk_id = default_clk_id;
  3729. ops.clk_id_req = rx_priv->clk_id;
  3730. ops.default_clk_id = default_clk_id;
  3731. rx_priv->is_aux_hpf_on = 1;
  3732. dev_set_drvdata(&pdev->dev, rx_priv);
  3733. mutex_init(&rx_priv->mclk_lock);
  3734. mutex_init(&rx_priv->swr_clk_lock);
  3735. lpass_cdc_rx_macro_init_ops(&ops, rx_io_base);
  3736. ret = lpass_cdc_register_macro(&pdev->dev, RX_MACRO, &ops);
  3737. if (ret) {
  3738. dev_err(&pdev->dev,
  3739. "%s: register macro failed\n", __func__);
  3740. goto err_reg_macro;
  3741. }
  3742. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  3743. pm_runtime_use_autosuspend(&pdev->dev);
  3744. pm_runtime_set_suspended(&pdev->dev);
  3745. pm_suspend_ignore_children(&pdev->dev, true);
  3746. pm_runtime_enable(&pdev->dev);
  3747. schedule_work(&rx_priv->lpass_cdc_rx_macro_add_child_devices_work);
  3748. return 0;
  3749. err_reg_macro:
  3750. mutex_destroy(&rx_priv->mclk_lock);
  3751. mutex_destroy(&rx_priv->swr_clk_lock);
  3752. return ret;
  3753. }
  3754. static int lpass_cdc_rx_macro_remove(struct platform_device *pdev)
  3755. {
  3756. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3757. u16 count = 0;
  3758. rx_priv = dev_get_drvdata(&pdev->dev);
  3759. if (!rx_priv)
  3760. return -EINVAL;
  3761. for (count = 0; count < rx_priv->child_count &&
  3762. count < LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX; count++)
  3763. platform_device_unregister(rx_priv->pdev_child_devices[count]);
  3764. pm_runtime_disable(&pdev->dev);
  3765. pm_runtime_set_suspended(&pdev->dev);
  3766. lpass_cdc_unregister_macro(&pdev->dev, RX_MACRO);
  3767. mutex_destroy(&rx_priv->mclk_lock);
  3768. mutex_destroy(&rx_priv->swr_clk_lock);
  3769. kfree(rx_priv->swr_ctrl_data);
  3770. return 0;
  3771. }
  3772. static const struct of_device_id lpass_cdc_rx_macro_dt_match[] = {
  3773. {.compatible = "qcom,lpass-cdc-rx-macro"},
  3774. {}
  3775. };
  3776. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  3777. SET_SYSTEM_SLEEP_PM_OPS(
  3778. pm_runtime_force_suspend,
  3779. pm_runtime_force_resume
  3780. )
  3781. SET_RUNTIME_PM_OPS(
  3782. lpass_cdc_runtime_suspend,
  3783. lpass_cdc_runtime_resume,
  3784. NULL
  3785. )
  3786. };
  3787. static struct platform_driver lpass_cdc_rx_macro_driver = {
  3788. .driver = {
  3789. .name = "lpass_cdc_rx_macro",
  3790. .owner = THIS_MODULE,
  3791. .pm = &lpass_cdc_dev_pm_ops,
  3792. .of_match_table = lpass_cdc_rx_macro_dt_match,
  3793. .suppress_bind_attrs = true,
  3794. },
  3795. .probe = lpass_cdc_rx_macro_probe,
  3796. .remove = lpass_cdc_rx_macro_remove,
  3797. };
  3798. module_platform_driver(lpass_cdc_rx_macro_driver);
  3799. MODULE_DESCRIPTION("RX macro driver");
  3800. MODULE_LICENSE("GPL v2");