hal_rx.h 111 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_api.h>
  21. #define HAL_INVALID_PPDU_ID 0xFFFFFFFF
  22. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  23. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  24. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  25. #define HAL_RX_GET(_ptr, block, field) \
  26. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  27. HAL_RX_MASk(block, field)) >> \
  28. HAL_RX_LSB(block, field))
  29. /* BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  30. #ifndef RX_DATA_BUFFER_SIZE
  31. #define RX_DATA_BUFFER_SIZE 2048
  32. #endif
  33. #ifndef RX_MONITOR_BUFFER_SIZE
  34. #define RX_MONITOR_BUFFER_SIZE 2048
  35. #endif
  36. /* HAL_RX_NON_QOS_TID = NON_QOS_TID which is 16 */
  37. #define HAL_RX_NON_QOS_TID 16
  38. enum {
  39. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  40. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  41. HAL_HW_RX_DECAP_FORMAT_ETH2,
  42. HAL_HW_RX_DECAP_FORMAT_8023,
  43. };
  44. /**
  45. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  46. *
  47. * @reo_psh_rsn: REO push reason
  48. * @reo_err_code: REO Error code
  49. * @rxdma_psh_rsn: RXDMA push reason
  50. * @rxdma_err_code: RXDMA Error code
  51. * @reserved_1: Reserved bits
  52. * @wbm_err_src: WBM error source
  53. * @pool_id: pool ID, indicates which rxdma pool
  54. * @reserved_2: Reserved bits
  55. */
  56. struct hal_wbm_err_desc_info {
  57. uint16_t reo_psh_rsn:2,
  58. reo_err_code:5,
  59. rxdma_psh_rsn:2,
  60. rxdma_err_code:5,
  61. reserved_1:2;
  62. uint8_t wbm_err_src:3,
  63. pool_id:2,
  64. msdu_continued:1,
  65. reserved_2:2;
  66. };
  67. /**
  68. * struct hal_rx_msdu_metadata:Structure to hold rx fast path information.
  69. *
  70. * @l3_hdr_pad: l3 header padding
  71. * @reserved: Reserved bits
  72. * @sa_sw_peer_id: sa sw peer id
  73. * @sa_idx: sa index
  74. * @da_idx: da index
  75. */
  76. struct hal_rx_msdu_metadata {
  77. uint32_t l3_hdr_pad:16,
  78. sa_sw_peer_id:16;
  79. uint32_t sa_idx:16,
  80. da_idx:16;
  81. };
  82. /**
  83. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  84. *
  85. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  86. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  87. */
  88. enum hal_reo_error_status {
  89. HAL_REO_ERROR_DETECTED = 0,
  90. HAL_REO_ROUTING_INSTRUCTION = 1,
  91. };
  92. /**
  93. * @msdu_flags: [0] first_msdu_in_mpdu
  94. * [1] last_msdu_in_mpdu
  95. * [2] msdu_continuation - MSDU spread across buffers
  96. * [23] sa_is_valid - SA match in peer table
  97. * [24] sa_idx_timeout - Timeout while searching for SA match
  98. * [25] da_is_valid - Used to identtify intra-bss forwarding
  99. * [26] da_is_MCBC
  100. * [27] da_idx_timeout - Timeout while searching for DA match
  101. *
  102. */
  103. struct hal_rx_msdu_desc_info {
  104. uint32_t msdu_flags;
  105. uint16_t msdu_len; /* 14 bits for length */
  106. };
  107. /**
  108. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  109. *
  110. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  111. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  112. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  113. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  114. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  115. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  116. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  117. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  118. */
  119. enum hal_rx_msdu_desc_flags {
  120. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  121. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  122. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  123. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  124. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  125. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  126. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  127. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  128. };
  129. /*
  130. * @msdu_count: no. of msdus in the MPDU
  131. * @mpdu_seq: MPDU sequence number
  132. * @mpdu_flags [0] Fragment flag
  133. * [1] MPDU_retry_bit
  134. * [2] AMPDU flag
  135. * [3] raw_ampdu
  136. * @peer_meta_data: Upper bits containing peer id, vdev id
  137. */
  138. struct hal_rx_mpdu_desc_info {
  139. uint16_t msdu_count;
  140. uint16_t mpdu_seq; /* 12 bits for length */
  141. uint32_t mpdu_flags;
  142. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  143. };
  144. /**
  145. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  146. *
  147. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  148. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  149. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  150. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  151. */
  152. enum hal_rx_mpdu_desc_flags {
  153. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  154. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  155. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  156. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  157. };
  158. /**
  159. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  160. * BUFFER_ADDR_INFO structure
  161. *
  162. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  163. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  164. * descriptor list
  165. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  166. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  167. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  168. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  169. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  170. */
  171. enum hal_rx_ret_buf_manager {
  172. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  173. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  174. HAL_RX_BUF_RBM_FW_BM = 2,
  175. HAL_RX_BUF_RBM_SW0_BM = 3,
  176. HAL_RX_BUF_RBM_SW1_BM = 4,
  177. HAL_RX_BUF_RBM_SW2_BM = 5,
  178. HAL_RX_BUF_RBM_SW3_BM = 6,
  179. };
  180. /*
  181. * Given the offset of a field in bytes, returns uint8_t *
  182. */
  183. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  184. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  185. /*
  186. * Given the offset of a field in bytes, returns uint32_t *
  187. */
  188. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  189. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  190. #define _HAL_MS(_word, _mask, _shift) \
  191. (((_word) & (_mask)) >> (_shift))
  192. /*
  193. * macro to set the LSW of the nbuf data physical address
  194. * to the rxdma ring entry
  195. */
  196. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  197. ((*(((unsigned int *) buff_addr_info) + \
  198. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  199. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  200. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  201. /*
  202. * macro to set the LSB of MSW of the nbuf data physical address
  203. * to the rxdma ring entry
  204. */
  205. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  206. ((*(((unsigned int *) buff_addr_info) + \
  207. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  208. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  209. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  210. #define HAL_RX_COOKIE_INVALID_MASK 0x80000000
  211. /*
  212. * macro to get the invalid bit for sw cookie
  213. */
  214. #define HAL_RX_BUF_COOKIE_INVALID_GET(buff_addr_info) \
  215. ((*(((unsigned int *)buff_addr_info) + \
  216. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  217. HAL_RX_COOKIE_INVALID_MASK)
  218. /*
  219. * macro to set the invalid bit for sw cookie
  220. */
  221. #define HAL_RX_BUF_COOKIE_INVALID_SET(buff_addr_info) \
  222. ((*(((unsigned int *)buff_addr_info) + \
  223. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  224. HAL_RX_COOKIE_INVALID_MASK)
  225. /*
  226. * macro to set the cookie into the rxdma ring entry
  227. */
  228. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  229. ((*(((unsigned int *) buff_addr_info) + \
  230. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  231. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  232. ((*(((unsigned int *) buff_addr_info) + \
  233. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  234. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  235. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  236. /*
  237. * macro to set the manager into the rxdma ring entry
  238. */
  239. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  240. ((*(((unsigned int *) buff_addr_info) + \
  241. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  242. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  243. ((*(((unsigned int *) buff_addr_info) + \
  244. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  245. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  246. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  247. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  248. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  249. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  250. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  251. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  252. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  253. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  254. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  255. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  256. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  257. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  258. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  259. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  260. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  261. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  262. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  263. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  264. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  265. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  266. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  267. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  268. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  269. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  270. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  271. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  272. #define HAL_RX_LINK_COOKIE_INVALID_MASK 0x40000000
  273. #define HAL_RX_BUF_LINK_COOKIE_INVALID_GET(buff_addr_info) \
  274. ((*(((unsigned int *)buff_addr_info) + \
  275. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  276. HAL_RX_LINK_COOKIE_INVALID_MASK)
  277. #define HAL_RX_BUF_LINK_COOKIE_INVALID_SET(buff_addr_info) \
  278. ((*(((unsigned int *)buff_addr_info) + \
  279. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  280. HAL_RX_LINK_COOKIE_INVALID_MASK)
  281. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_GET(reo_desc) \
  282. (HAL_RX_BUF_LINK_COOKIE_INVALID_GET(& \
  283. (((struct reo_destination_ring *) \
  284. reo_desc)->buf_or_link_desc_addr_info)))
  285. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_SET(reo_desc) \
  286. (HAL_RX_BUF_LINK_COOKIE_INVALID_SET(& \
  287. (((struct reo_destination_ring *) \
  288. reo_desc)->buf_or_link_desc_addr_info)))
  289. /* TODO: Convert the following structure fields accesseses to offsets */
  290. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  291. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  292. (((struct reo_destination_ring *) \
  293. reo_desc)->buf_or_link_desc_addr_info)))
  294. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  295. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  296. (((struct reo_destination_ring *) \
  297. reo_desc)->buf_or_link_desc_addr_info)))
  298. #define HAL_RX_REO_BUF_COOKIE_INVALID_GET(reo_desc) \
  299. (HAL_RX_BUF_COOKIE_INVALID_GET(& \
  300. (((struct reo_destination_ring *) \
  301. reo_desc)->buf_or_link_desc_addr_info)))
  302. #define HAL_RX_REO_BUF_COOKIE_INVALID_SET(reo_desc) \
  303. (HAL_RX_BUF_COOKIE_INVALID_SET(& \
  304. (((struct reo_destination_ring *) \
  305. reo_desc)->buf_or_link_desc_addr_info)))
  306. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  307. (HAL_RX_BUF_COOKIE_GET(& \
  308. (((struct reo_destination_ring *) \
  309. reo_desc)->buf_or_link_desc_addr_info)))
  310. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  311. ((mpdu_info_ptr \
  312. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  313. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  314. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  315. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  316. ((mpdu_info_ptr \
  317. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  318. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  319. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  320. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  321. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  322. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  323. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  324. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  325. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  326. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  327. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  328. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  329. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  330. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  331. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  332. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  333. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  334. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  335. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  336. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  337. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  338. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  339. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  340. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  341. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  342. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  343. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  344. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  345. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  346. /*
  347. * NOTE: None of the following _GET macros need a right
  348. * shift by the corresponding _LSB. This is because, they are
  349. * finally taken and "OR'ed" into a single word again.
  350. */
  351. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  352. ((*(((uint32_t *)msdu_info_ptr) + \
  353. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  354. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  355. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  356. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  357. ((*(((uint32_t *)msdu_info_ptr) + \
  358. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  359. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  360. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  361. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  362. ((*(((uint32_t *)msdu_info_ptr) + \
  363. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  364. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  365. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  366. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  367. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  368. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  369. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  370. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  371. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  372. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  373. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  374. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  375. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  376. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  377. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  378. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  379. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  380. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  381. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  382. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  383. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  384. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  385. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  386. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  387. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  388. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  389. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  390. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  391. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  392. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  393. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  394. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  395. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  396. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  397. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  398. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  399. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  400. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  401. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  402. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  403. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  404. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  405. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  406. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  407. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  408. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  409. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  410. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  411. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  412. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  413. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  414. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  415. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  416. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  417. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  418. (*(uint32_t *)(((uint8_t *)_ptr) + \
  419. _wrd ## _ ## _field ## _OFFSET) |= \
  420. ((_val << _wrd ## _ ## _field ## _LSB) & \
  421. _wrd ## _ ## _field ## _MASK))
  422. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  423. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  424. _field, _val)
  425. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  426. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  427. _field, _val)
  428. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  429. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  430. _field, _val)
  431. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  432. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  433. {
  434. struct reo_destination_ring *reo_dst_ring;
  435. uint32_t *mpdu_info;
  436. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  437. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  438. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  439. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  440. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  441. mpdu_desc_info->peer_meta_data =
  442. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  443. }
  444. /*
  445. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  446. * @ Specifically flags needed are:
  447. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  448. * @ msdu_continuation, sa_is_valid,
  449. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  450. * @ da_is_MCBC
  451. *
  452. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  453. * @ descriptor
  454. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  455. * @ Return: void
  456. */
  457. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  458. struct hal_rx_msdu_desc_info *msdu_desc_info)
  459. {
  460. struct reo_destination_ring *reo_dst_ring;
  461. uint32_t *msdu_info;
  462. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  463. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  464. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  465. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  466. }
  467. /*
  468. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  469. * rxdma ring entry.
  470. * @rxdma_entry: descriptor entry
  471. * @paddr: physical address of nbuf data pointer.
  472. * @cookie: SW cookie used as a index to SW rx desc.
  473. * @manager: who owns the nbuf (host, NSS, etc...).
  474. *
  475. */
  476. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  477. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  478. {
  479. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  480. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  481. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  482. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  483. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  484. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  485. }
  486. /*
  487. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  488. * pre-header.
  489. */
  490. /*
  491. * Every Rx packet starts at an offset from the top of the buffer.
  492. * If the host hasn't subscribed to any specific TLV, there is
  493. * still space reserved for the following TLV's from the start of
  494. * the buffer:
  495. * -- RX ATTENTION
  496. * -- RX MPDU START
  497. * -- RX MSDU START
  498. * -- RX MSDU END
  499. * -- RX MPDU END
  500. * -- RX PACKET HEADER (802.11)
  501. * If the host subscribes to any of the TLV's above, that TLV
  502. * if populated by the HW
  503. */
  504. #define NUM_DWORDS_TAG 1
  505. /* By default the packet header TLV is 128 bytes */
  506. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  507. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  508. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  509. #define RX_PKT_OFFSET_WORDS \
  510. ( \
  511. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  512. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  513. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  514. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  515. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  516. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  517. )
  518. #define RX_PKT_OFFSET_BYTES \
  519. (RX_PKT_OFFSET_WORDS << 2)
  520. #define RX_PKT_HDR_TLV_LEN 120
  521. /*
  522. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  523. */
  524. struct rx_attention_tlv {
  525. uint32_t tag;
  526. struct rx_attention rx_attn;
  527. };
  528. struct rx_mpdu_start_tlv {
  529. uint32_t tag;
  530. struct rx_mpdu_start rx_mpdu_start;
  531. };
  532. struct rx_msdu_start_tlv {
  533. uint32_t tag;
  534. struct rx_msdu_start rx_msdu_start;
  535. };
  536. struct rx_msdu_end_tlv {
  537. uint32_t tag;
  538. struct rx_msdu_end rx_msdu_end;
  539. };
  540. struct rx_mpdu_end_tlv {
  541. uint32_t tag;
  542. struct rx_mpdu_end rx_mpdu_end;
  543. };
  544. struct rx_pkt_hdr_tlv {
  545. uint32_t tag; /* 4 B */
  546. uint32_t phy_ppdu_id; /* 4 B */
  547. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  548. };
  549. #define RXDMA_OPTIMIZATION
  550. /* rx_pkt_tlvs structure should be used to process Data buffers, monitor status
  551. * buffers, monitor destination buffers and monitor descriptor buffers.
  552. */
  553. #ifdef RXDMA_OPTIMIZATION
  554. /*
  555. * The RX_PADDING_BYTES is required so that the TLV's don't
  556. * spread across the 128 byte boundary
  557. * RXDMA optimization requires:
  558. * 1) MSDU_END & ATTENTION TLV's follow in that order
  559. * 2) TLV's don't span across 128 byte lines
  560. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  561. */
  562. #define RX_PADDING0_BYTES 4
  563. #define RX_PADDING1_BYTES 16
  564. struct rx_pkt_tlvs {
  565. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  566. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  567. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  568. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  569. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  570. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  571. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  572. #ifndef NO_RX_PKT_HDR_TLV
  573. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  574. #endif
  575. };
  576. #else /* RXDMA_OPTIMIZATION */
  577. struct rx_pkt_tlvs {
  578. struct rx_attention_tlv attn_tlv;
  579. struct rx_mpdu_start_tlv mpdu_start_tlv;
  580. struct rx_msdu_start_tlv msdu_start_tlv;
  581. struct rx_msdu_end_tlv msdu_end_tlv;
  582. struct rx_mpdu_end_tlv mpdu_end_tlv;
  583. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  584. };
  585. #endif /* RXDMA_OPTIMIZATION */
  586. /* rx_mon_pkt_tlvs structure should be used to process monitor data buffers */
  587. #ifdef RXDMA_OPTIMIZATION
  588. struct rx_mon_pkt_tlvs {
  589. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  590. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  591. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  592. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  593. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  594. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  595. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  596. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  597. };
  598. #else /* RXDMA_OPTIMIZATION */
  599. struct rx_mon_pkt_tlvs {
  600. struct rx_attention_tlv attn_tlv;
  601. struct rx_mpdu_start_tlv mpdu_start_tlv;
  602. struct rx_msdu_start_tlv msdu_start_tlv;
  603. struct rx_msdu_end_tlv msdu_end_tlv;
  604. struct rx_mpdu_end_tlv mpdu_end_tlv;
  605. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  606. };
  607. #endif
  608. #define SIZE_OF_MONITOR_TLV sizeof(struct rx_mon_pkt_tlvs)
  609. #define SIZE_OF_DATA_RX_TLV sizeof(struct rx_pkt_tlvs)
  610. #define RX_PKT_TLVS_LEN SIZE_OF_DATA_RX_TLV
  611. #ifdef NO_RX_PKT_HDR_TLV
  612. static inline uint8_t
  613. *hal_rx_pkt_hdr_get(uint8_t *buf)
  614. {
  615. return buf + RX_PKT_TLVS_LEN;
  616. }
  617. #else
  618. static inline uint8_t
  619. *hal_rx_pkt_hdr_get(uint8_t *buf)
  620. {
  621. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  622. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  623. }
  624. #endif
  625. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  626. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  627. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  628. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  629. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  630. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  631. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  632. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  633. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  634. static inline uint8_t
  635. *hal_rx_padding0_get(uint8_t *buf)
  636. {
  637. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  638. return pkt_tlvs->rx_padding0;
  639. }
  640. /*
  641. * hal_rx_encryption_info_valid(): Returns encryption type.
  642. *
  643. * @hal_soc_hdl: hal soc handle
  644. * @buf: rx_tlv_hdr of the received packet
  645. *
  646. * Return: encryption type
  647. */
  648. static inline uint32_t
  649. hal_rx_encryption_info_valid(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  650. {
  651. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  652. return hal_soc->ops->hal_rx_encryption_info_valid(buf);
  653. }
  654. /*
  655. * hal_rx_print_pn: Prints the PN of rx packet.
  656. * @hal_soc_hdl: hal soc handle
  657. * @buf: rx_tlv_hdr of the received packet
  658. *
  659. * Return: void
  660. */
  661. static inline void
  662. hal_rx_print_pn(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  663. {
  664. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  665. hal_soc->ops->hal_rx_print_pn(buf);
  666. }
  667. /*
  668. * Get msdu_done bit from the RX_ATTENTION TLV
  669. */
  670. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  671. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  672. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  673. RX_ATTENTION_2_MSDU_DONE_MASK, \
  674. RX_ATTENTION_2_MSDU_DONE_LSB))
  675. static inline uint32_t
  676. hal_rx_attn_msdu_done_get(uint8_t *buf)
  677. {
  678. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  679. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  680. uint32_t msdu_done;
  681. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  682. return msdu_done;
  683. }
  684. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  685. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  686. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  687. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  688. RX_ATTENTION_1_FIRST_MPDU_LSB))
  689. /*
  690. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  691. * @buf: pointer to rx_pkt_tlvs
  692. *
  693. * reutm: uint32_t(first_msdu)
  694. */
  695. static inline uint32_t
  696. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  697. {
  698. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  699. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  700. uint32_t first_mpdu;
  701. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  702. return first_mpdu;
  703. }
  704. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  705. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  706. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  707. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  708. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  709. /*
  710. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  711. * from rx attention
  712. * @buf: pointer to rx_pkt_tlvs
  713. *
  714. * Return: tcp_udp_cksum_fail
  715. */
  716. static inline bool
  717. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  718. {
  719. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  720. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  721. bool tcp_udp_cksum_fail;
  722. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  723. return tcp_udp_cksum_fail;
  724. }
  725. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  726. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  727. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  728. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  729. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  730. /*
  731. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  732. * from rx attention
  733. * @buf: pointer to rx_pkt_tlvs
  734. *
  735. * Return: ip_cksum_fail
  736. */
  737. static inline bool
  738. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  739. {
  740. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  741. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  742. bool ip_cksum_fail;
  743. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  744. return ip_cksum_fail;
  745. }
  746. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  747. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  748. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  749. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  750. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  751. /*
  752. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  753. * from rx attention
  754. * @buf: pointer to rx_pkt_tlvs
  755. *
  756. * Return: phy_ppdu_id
  757. */
  758. static inline uint16_t
  759. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  760. {
  761. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  762. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  763. uint16_t phy_ppdu_id;
  764. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  765. return phy_ppdu_id;
  766. }
  767. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  768. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  769. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  770. RX_ATTENTION_1_CCE_MATCH_MASK, \
  771. RX_ATTENTION_1_CCE_MATCH_LSB))
  772. /*
  773. * hal_rx_msdu_cce_match_get(): get CCE match bit
  774. * from rx attention
  775. * @buf: pointer to rx_pkt_tlvs
  776. * Return: CCE match value
  777. */
  778. static inline bool
  779. hal_rx_msdu_cce_match_get(uint8_t *buf)
  780. {
  781. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  782. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  783. bool cce_match_val;
  784. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  785. return cce_match_val;
  786. }
  787. /*
  788. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  789. */
  790. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  791. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  792. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  793. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  794. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  795. static inline uint32_t
  796. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  797. {
  798. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  799. struct rx_mpdu_start *mpdu_start =
  800. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  801. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  802. uint32_t peer_meta_data;
  803. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  804. return peer_meta_data;
  805. }
  806. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  807. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  808. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  809. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  810. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  811. /**
  812. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  813. * from rx mpdu info
  814. * @buf: pointer to rx_pkt_tlvs
  815. *
  816. * Return: ampdu flag
  817. */
  818. static inline bool
  819. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  820. {
  821. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  822. struct rx_mpdu_start *mpdu_start =
  823. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  824. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  825. bool ampdu_flag;
  826. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  827. return ampdu_flag;
  828. }
  829. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  830. ((*(((uint32_t *)_rx_mpdu_info) + \
  831. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  832. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  833. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  834. /*
  835. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  836. *
  837. * @ buf: rx_tlv_hdr of the received packet
  838. * @ peer_mdata: peer meta data to be set.
  839. * @ Return: void
  840. */
  841. static inline void
  842. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  843. {
  844. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  845. struct rx_mpdu_start *mpdu_start =
  846. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  847. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  848. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  849. }
  850. /**
  851. * LRO information needed from the TLVs
  852. */
  853. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  854. (_HAL_MS( \
  855. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  856. msdu_end_tlv.rx_msdu_end), \
  857. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  858. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  859. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  860. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  861. (_HAL_MS( \
  862. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  863. msdu_end_tlv.rx_msdu_end), \
  864. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  865. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  866. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  867. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  868. (_HAL_MS( \
  869. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  870. msdu_end_tlv.rx_msdu_end), \
  871. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  872. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  873. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  874. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  875. (_HAL_MS( \
  876. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  877. msdu_end_tlv.rx_msdu_end), \
  878. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  879. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  880. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  881. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  882. (_HAL_MS( \
  883. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  884. msdu_start_tlv.rx_msdu_start), \
  885. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  886. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  887. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  888. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  889. (_HAL_MS( \
  890. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  891. msdu_start_tlv.rx_msdu_start), \
  892. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  893. RX_MSDU_START_2_TCP_PROTO_MASK, \
  894. RX_MSDU_START_2_TCP_PROTO_LSB))
  895. #define HAL_RX_TLV_GET_UDP_PROTO(buf) \
  896. (_HAL_MS( \
  897. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  898. msdu_start_tlv.rx_msdu_start), \
  899. RX_MSDU_START_2_UDP_PROTO_OFFSET)), \
  900. RX_MSDU_START_2_UDP_PROTO_MASK, \
  901. RX_MSDU_START_2_UDP_PROTO_LSB))
  902. #define HAL_RX_TLV_GET_IPV6(buf) \
  903. (_HAL_MS( \
  904. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  905. msdu_start_tlv.rx_msdu_start), \
  906. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  907. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  908. RX_MSDU_START_2_IPV6_PROTO_LSB))
  909. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  910. (_HAL_MS( \
  911. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  912. msdu_start_tlv.rx_msdu_start), \
  913. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  914. RX_MSDU_START_1_L3_OFFSET_MASK, \
  915. RX_MSDU_START_1_L3_OFFSET_LSB))
  916. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  917. (_HAL_MS( \
  918. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  919. msdu_start_tlv.rx_msdu_start), \
  920. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  921. RX_MSDU_START_1_L4_OFFSET_MASK, \
  922. RX_MSDU_START_1_L4_OFFSET_LSB))
  923. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  924. (_HAL_MS( \
  925. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  926. msdu_start_tlv.rx_msdu_start), \
  927. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  928. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  929. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  930. /**
  931. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  932. * l3_header padding from rx_msdu_end TLV
  933. *
  934. * @buf: pointer to the start of RX PKT TLV headers
  935. * Return: number of l3 header padding bytes
  936. */
  937. static inline uint32_t
  938. hal_rx_msdu_end_l3_hdr_padding_get(hal_soc_handle_t hal_soc_hdl,
  939. uint8_t *buf)
  940. {
  941. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  942. return hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get(buf);
  943. }
  944. /**
  945. * hal_rx_msdu_end_sa_idx_get(): API to get the
  946. * sa_idx from rx_msdu_end TLV
  947. *
  948. * @ buf: pointer to the start of RX PKT TLV headers
  949. * Return: sa_idx (SA AST index)
  950. */
  951. static inline uint16_t
  952. hal_rx_msdu_end_sa_idx_get(hal_soc_handle_t hal_soc_hdl,
  953. uint8_t *buf)
  954. {
  955. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  956. return hal_soc->ops->hal_rx_msdu_end_sa_idx_get(buf);
  957. }
  958. /**
  959. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  960. * sa_is_valid bit from rx_msdu_end TLV
  961. *
  962. * @ buf: pointer to the start of RX PKT TLV headers
  963. * Return: sa_is_valid bit
  964. */
  965. static inline uint8_t
  966. hal_rx_msdu_end_sa_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  967. uint8_t *buf)
  968. {
  969. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  970. return hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get(buf);
  971. }
  972. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  973. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  974. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  975. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  976. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  977. /**
  978. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  979. * from rx_msdu_start TLV
  980. *
  981. * @ buf: pointer to the start of RX PKT TLV headers
  982. * Return: msdu length
  983. */
  984. static inline uint32_t
  985. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  986. {
  987. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  988. struct rx_msdu_start *msdu_start =
  989. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  990. uint32_t msdu_len;
  991. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  992. return msdu_len;
  993. }
  994. /**
  995. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  996. * from rx_msdu_start TLV
  997. *
  998. * @buf: pointer to the start of RX PKT TLV headers
  999. * @len: msdu length
  1000. *
  1001. * Return: none
  1002. */
  1003. static inline void
  1004. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  1005. {
  1006. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1007. struct rx_msdu_start *msdu_start =
  1008. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1009. void *wrd1;
  1010. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  1011. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  1012. *(uint32_t *)wrd1 |= len;
  1013. }
  1014. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  1015. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1016. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  1017. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  1018. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  1019. /*
  1020. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  1021. * Interval from rx_msdu_start
  1022. *
  1023. * @buf: pointer to the start of RX PKT TLV header
  1024. * Return: uint32_t(bw)
  1025. */
  1026. static inline uint32_t
  1027. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1028. {
  1029. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1030. struct rx_msdu_start *msdu_start =
  1031. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1032. uint32_t bw;
  1033. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1034. return bw;
  1035. }
  1036. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1037. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1038. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1039. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1040. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1041. /**
  1042. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1043. * from rx_msdu_start TLV
  1044. *
  1045. * @ buf: pointer to the start of RX PKT TLV headers
  1046. * Return: toeplitz hash
  1047. */
  1048. static inline uint32_t
  1049. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1050. {
  1051. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1052. struct rx_msdu_start *msdu_start =
  1053. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1054. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1055. }
  1056. /**
  1057. * enum hal_rx_mpdu_info_sw_frame_group_id_type: Enum for group id in MPDU_INFO
  1058. *
  1059. * @ HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME: NDP frame
  1060. * @ HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA: multicast data frame
  1061. * @ HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA: unicast data frame
  1062. * @ HAL_MPDU_SW_FRAME_GROUP_NULL_DATA: NULL data frame
  1063. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT: management frame
  1064. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ: probe req frame
  1065. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL: control frame
  1066. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA: NDPA frame
  1067. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR: BAR frame
  1068. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS: RTS frame
  1069. * @ HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED: unsupported
  1070. * @ HAL_MPDU_SW_FRAME_GROUP_MAX: max limit
  1071. */
  1072. enum hal_rx_mpdu_info_sw_frame_group_id_type {
  1073. HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME = 0,
  1074. HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA,
  1075. HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA,
  1076. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA,
  1077. HAL_MPDU_SW_FRAME_GROUP_MGMT,
  1078. HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ = 8,
  1079. HAL_MPDU_SW_FRAME_GROUP_MGMT_BEACON = 12,
  1080. HAL_MPDU_SW_FRAME_GROUP_CTRL = 20,
  1081. HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA = 25,
  1082. HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR = 28,
  1083. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS = 31,
  1084. HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED = 36,
  1085. HAL_MPDU_SW_FRAME_GROUP_MAX = 37,
  1086. };
  1087. /**
  1088. * hal_rx_mpdu_start_mpdu_qos_control_valid_get():
  1089. * Retrieve qos control valid bit from the tlv.
  1090. * @hal_soc_hdl: hal_soc handle
  1091. * @buf: pointer to rx pkt TLV.
  1092. *
  1093. * Return: qos control value.
  1094. */
  1095. static inline uint32_t
  1096. hal_rx_mpdu_start_mpdu_qos_control_valid_get(
  1097. hal_soc_handle_t hal_soc_hdl,
  1098. uint8_t *buf)
  1099. {
  1100. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1101. if ((!hal_soc) || (!hal_soc->ops)) {
  1102. hal_err("hal handle is NULL");
  1103. QDF_BUG(0);
  1104. return QDF_STATUS_E_INVAL;
  1105. }
  1106. if (hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get)
  1107. return hal_soc->ops->
  1108. hal_rx_mpdu_start_mpdu_qos_control_valid_get(buf);
  1109. return QDF_STATUS_E_INVAL;
  1110. }
  1111. /**
  1112. * hal_rx_is_unicast: check packet is unicast frame or not.
  1113. * @hal_soc_hdl: hal_soc handle
  1114. * @buf: pointer to rx pkt TLV.
  1115. *
  1116. * Return: true on unicast.
  1117. */
  1118. static inline bool
  1119. hal_rx_is_unicast(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1120. {
  1121. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1122. return hal_soc->ops->hal_rx_is_unicast(buf);
  1123. }
  1124. /**
  1125. * hal_rx_tid_get: get tid based on qos control valid.
  1126. * @hal_soc_hdl: hal soc handle
  1127. * @buf: pointer to rx pkt TLV.
  1128. *
  1129. * Return: tid
  1130. */
  1131. static inline uint32_t
  1132. hal_rx_tid_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1133. {
  1134. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1135. return hal_soc->ops->hal_rx_tid_get(hal_soc_hdl, buf);
  1136. }
  1137. /**
  1138. * hal_rx_mpdu_start_sw_peer_id_get() - Retrieve sw peer id
  1139. * @hal_soc_hdl: hal soc handle
  1140. * @buf: pointer to rx pkt TLV.
  1141. *
  1142. * Return: sw peer_id
  1143. */
  1144. static inline uint32_t
  1145. hal_rx_mpdu_start_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  1146. uint8_t *buf)
  1147. {
  1148. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1149. return hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get(buf);
  1150. }
  1151. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1152. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1153. RX_MSDU_START_5_SGI_OFFSET)), \
  1154. RX_MSDU_START_5_SGI_MASK, \
  1155. RX_MSDU_START_5_SGI_LSB))
  1156. /**
  1157. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1158. * Interval from rx_msdu_start TLV
  1159. *
  1160. * @buf: pointer to the start of RX PKT TLV headers
  1161. * Return: uint32_t(sgi)
  1162. */
  1163. static inline uint32_t
  1164. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1165. {
  1166. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1167. struct rx_msdu_start *msdu_start =
  1168. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1169. uint32_t sgi;
  1170. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1171. return sgi;
  1172. }
  1173. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1174. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1175. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1176. RX_MSDU_START_5_RATE_MCS_MASK, \
  1177. RX_MSDU_START_5_RATE_MCS_LSB))
  1178. /**
  1179. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1180. * from rx_msdu_start TLV
  1181. *
  1182. * @buf: pointer to the start of RX PKT TLV headers
  1183. * Return: uint32_t(rate_mcs)
  1184. */
  1185. static inline uint32_t
  1186. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1187. {
  1188. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1189. struct rx_msdu_start *msdu_start =
  1190. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1191. uint32_t rate_mcs;
  1192. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1193. return rate_mcs;
  1194. }
  1195. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1196. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1197. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1198. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1199. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1200. /*
  1201. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1202. * packet from rx_attention
  1203. *
  1204. * @buf: pointer to the start of RX PKT TLV header
  1205. * Return: uint32_t(decryt status)
  1206. */
  1207. static inline uint32_t
  1208. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1209. {
  1210. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1211. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1212. uint32_t is_decrypt = 0;
  1213. uint32_t decrypt_status;
  1214. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1215. if (!decrypt_status)
  1216. is_decrypt = 1;
  1217. return is_decrypt;
  1218. }
  1219. /*
  1220. * Get key index from RX_MSDU_END
  1221. */
  1222. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1223. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1224. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1225. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1226. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1227. /*
  1228. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1229. * from rx_msdu_end
  1230. *
  1231. * @buf: pointer to the start of RX PKT TLV header
  1232. * Return: uint32_t(key id)
  1233. */
  1234. static inline uint32_t
  1235. hal_rx_msdu_get_keyid(uint8_t *buf)
  1236. {
  1237. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1238. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1239. uint32_t keyid_octet;
  1240. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1241. return keyid_octet & 0x3;
  1242. }
  1243. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1244. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1245. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1246. RX_MSDU_START_5_USER_RSSI_MASK, \
  1247. RX_MSDU_START_5_USER_RSSI_LSB))
  1248. /*
  1249. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1250. * from rx_msdu_start
  1251. *
  1252. * @buf: pointer to the start of RX PKT TLV header
  1253. * Return: uint32_t(rssi)
  1254. */
  1255. static inline uint32_t
  1256. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1257. {
  1258. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1259. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1260. uint32_t rssi;
  1261. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1262. return rssi;
  1263. }
  1264. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1265. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1266. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1267. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1268. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1269. /*
  1270. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1271. * from rx_msdu_start
  1272. *
  1273. * @buf: pointer to the start of RX PKT TLV header
  1274. * Return: uint32_t(frequency)
  1275. */
  1276. static inline uint32_t
  1277. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1278. {
  1279. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1280. struct rx_msdu_start *msdu_start =
  1281. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1282. uint32_t freq;
  1283. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1284. return freq;
  1285. }
  1286. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1287. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1288. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1289. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1290. RX_MSDU_START_5_PKT_TYPE_LSB))
  1291. /*
  1292. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1293. * from rx_msdu_start
  1294. *
  1295. * @buf: pointer to the start of RX PKT TLV header
  1296. * Return: uint32_t(pkt type)
  1297. */
  1298. static inline uint32_t
  1299. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1300. {
  1301. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1302. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1303. uint32_t pkt_type;
  1304. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1305. return pkt_type;
  1306. }
  1307. /*
  1308. * hal_rx_mpdu_get_tods(): API to get the tods info
  1309. * from rx_mpdu_start
  1310. *
  1311. * @buf: pointer to the start of RX PKT TLV header
  1312. * Return: uint32_t(to_ds)
  1313. */
  1314. static inline uint32_t
  1315. hal_rx_mpdu_get_to_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1316. {
  1317. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1318. return hal_soc->ops->hal_rx_mpdu_get_to_ds(buf);
  1319. }
  1320. /*
  1321. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1322. * from rx_mpdu_start
  1323. * @hal_soc_hdl: hal soc handle
  1324. * @buf: pointer to the start of RX PKT TLV header
  1325. *
  1326. * Return: uint32_t(fr_ds)
  1327. */
  1328. static inline uint32_t
  1329. hal_rx_mpdu_get_fr_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1330. {
  1331. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1332. return hal_soc->ops->hal_rx_mpdu_get_fr_ds(buf);
  1333. }
  1334. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1335. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1336. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1337. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1338. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1339. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1340. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1341. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1342. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1343. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1344. /*
  1345. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1346. * @hal_soc_hdl: hal soc handle
  1347. * @buf: pointer to the start of RX PKT TLV headera
  1348. * @mac_addr: pointer to mac address
  1349. *
  1350. * Return: success/failure
  1351. */
  1352. static inline
  1353. QDF_STATUS hal_rx_mpdu_get_addr1(hal_soc_handle_t hal_soc_hdl,
  1354. uint8_t *buf, uint8_t *mac_addr)
  1355. {
  1356. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1357. return hal_soc->ops->hal_rx_mpdu_get_addr1(buf, mac_addr);
  1358. }
  1359. /*
  1360. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1361. * in the packet
  1362. * @hal_soc_hdl: hal soc handle
  1363. * @buf: pointer to the start of RX PKT TLV header
  1364. * @mac_addr: pointer to mac address
  1365. *
  1366. * Return: success/failure
  1367. */
  1368. static inline
  1369. QDF_STATUS hal_rx_mpdu_get_addr2(hal_soc_handle_t hal_soc_hdl,
  1370. uint8_t *buf, uint8_t *mac_addr)
  1371. {
  1372. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1373. return hal_soc->ops->hal_rx_mpdu_get_addr2(buf, mac_addr);
  1374. }
  1375. /*
  1376. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1377. * in the packet
  1378. * @hal_soc_hdl: hal soc handle
  1379. * @buf: pointer to the start of RX PKT TLV header
  1380. * @mac_addr: pointer to mac address
  1381. *
  1382. * Return: success/failure
  1383. */
  1384. static inline
  1385. QDF_STATUS hal_rx_mpdu_get_addr3(hal_soc_handle_t hal_soc_hdl,
  1386. uint8_t *buf, uint8_t *mac_addr)
  1387. {
  1388. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1389. return hal_soc->ops->hal_rx_mpdu_get_addr3(buf, mac_addr);
  1390. }
  1391. /*
  1392. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1393. * in the packet
  1394. * @hal_soc_hdl: hal_soc handle
  1395. * @buf: pointer to the start of RX PKT TLV header
  1396. * @mac_addr: pointer to mac address
  1397. * Return: success/failure
  1398. */
  1399. static inline
  1400. QDF_STATUS hal_rx_mpdu_get_addr4(hal_soc_handle_t hal_soc_hdl,
  1401. uint8_t *buf, uint8_t *mac_addr)
  1402. {
  1403. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1404. return hal_soc->ops->hal_rx_mpdu_get_addr4(buf, mac_addr);
  1405. }
  1406. /**
  1407. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1408. * from rx_msdu_end TLV
  1409. *
  1410. * @ buf: pointer to the start of RX PKT TLV headers
  1411. * Return: da index
  1412. */
  1413. static inline uint16_t
  1414. hal_rx_msdu_end_da_idx_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1415. {
  1416. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1417. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1418. }
  1419. /**
  1420. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1421. * from rx_msdu_end TLV
  1422. * @hal_soc_hdl: hal soc handle
  1423. * @ buf: pointer to the start of RX PKT TLV headers
  1424. *
  1425. * Return: da_is_valid
  1426. */
  1427. static inline uint8_t
  1428. hal_rx_msdu_end_da_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1429. uint8_t *buf)
  1430. {
  1431. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1432. return hal_soc->ops->hal_rx_msdu_end_da_is_valid_get(buf);
  1433. }
  1434. /**
  1435. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1436. * from rx_msdu_end TLV
  1437. *
  1438. * @buf: pointer to the start of RX PKT TLV headers
  1439. *
  1440. * Return: da_is_mcbc
  1441. */
  1442. static inline uint8_t
  1443. hal_rx_msdu_end_da_is_mcbc_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1444. {
  1445. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1446. return hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get(buf);
  1447. }
  1448. /**
  1449. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1450. * from rx_msdu_end TLV
  1451. * @hal_soc_hdl: hal soc handle
  1452. * @buf: pointer to the start of RX PKT TLV headers
  1453. *
  1454. * Return: first_msdu
  1455. */
  1456. static inline uint8_t
  1457. hal_rx_msdu_end_first_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1458. uint8_t *buf)
  1459. {
  1460. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1461. return hal_soc->ops->hal_rx_msdu_end_first_msdu_get(buf);
  1462. }
  1463. /**
  1464. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1465. * from rx_msdu_end TLV
  1466. * @hal_soc_hdl: hal soc handle
  1467. * @buf: pointer to the start of RX PKT TLV headers
  1468. *
  1469. * Return: last_msdu
  1470. */
  1471. static inline uint8_t
  1472. hal_rx_msdu_end_last_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1473. uint8_t *buf)
  1474. {
  1475. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1476. return hal_soc->ops->hal_rx_msdu_end_last_msdu_get(buf);
  1477. }
  1478. /**
  1479. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1480. * from rx_msdu_end TLV
  1481. * @buf: pointer to the start of RX PKT TLV headers
  1482. * Return: cce_meta_data
  1483. */
  1484. static inline uint16_t
  1485. hal_rx_msdu_cce_metadata_get(hal_soc_handle_t hal_soc_hdl,
  1486. uint8_t *buf)
  1487. {
  1488. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1489. return hal_soc->ops->hal_rx_msdu_cce_metadata_get(buf);
  1490. }
  1491. /*******************************************************************************
  1492. * RX ERROR APIS
  1493. ******************************************************************************/
  1494. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1495. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1496. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1497. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1498. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1499. /**
  1500. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1501. * from rx_mpdu_end TLV
  1502. *
  1503. * @buf: pointer to the start of RX PKT TLV headers
  1504. * Return: uint32_t(decrypt_err)
  1505. */
  1506. static inline uint32_t
  1507. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1508. {
  1509. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1510. struct rx_mpdu_end *mpdu_end =
  1511. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1512. uint32_t decrypt_err;
  1513. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1514. return decrypt_err;
  1515. }
  1516. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1517. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1518. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1519. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1520. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1521. /**
  1522. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1523. * from rx_mpdu_end TLV
  1524. *
  1525. * @buf: pointer to the start of RX PKT TLV headers
  1526. * Return: uint32_t(mic_err)
  1527. */
  1528. static inline uint32_t
  1529. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1530. {
  1531. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1532. struct rx_mpdu_end *mpdu_end =
  1533. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1534. uint32_t mic_err;
  1535. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1536. return mic_err;
  1537. }
  1538. /*******************************************************************************
  1539. * RX REO ERROR APIS
  1540. ******************************************************************************/
  1541. #define HAL_RX_NUM_MSDU_DESC 6
  1542. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1543. /* TODO: rework the structure */
  1544. struct hal_rx_msdu_list {
  1545. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1546. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1547. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1548. /* physical address of the msdu */
  1549. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1550. };
  1551. struct hal_buf_info {
  1552. uint64_t paddr;
  1553. uint32_t sw_cookie;
  1554. uint8_t rbm;
  1555. };
  1556. /**
  1557. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1558. * @msdu_link_ptr - msdu link ptr
  1559. * @hal - pointer to hal_soc
  1560. * Return - Pointer to rx_msdu_details structure
  1561. *
  1562. */
  1563. static inline
  1564. void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr,
  1565. struct hal_soc *hal_soc)
  1566. {
  1567. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1568. }
  1569. /**
  1570. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1571. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1572. * @hal - pointer to hal_soc
  1573. * Return - Pointer to rx_msdu_desc_info structure.
  1574. *
  1575. */
  1576. static inline
  1577. void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr,
  1578. struct hal_soc *hal_soc)
  1579. {
  1580. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1581. }
  1582. /* This special cookie value will be used to indicate FW allocated buffers
  1583. * received through RXDMA2SW ring for RXDMA WARs
  1584. */
  1585. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1586. /**
  1587. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1588. * from the MSDU link descriptor
  1589. *
  1590. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1591. * MSDU link descriptor (struct rx_msdu_link)
  1592. *
  1593. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1594. *
  1595. * @num_msdus: Number of MSDUs in the MPDU
  1596. *
  1597. * Return: void
  1598. */
  1599. static inline void hal_rx_msdu_list_get(hal_soc_handle_t hal_soc_hdl,
  1600. void *msdu_link_desc,
  1601. struct hal_rx_msdu_list *msdu_list,
  1602. uint16_t *num_msdus)
  1603. {
  1604. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1605. struct rx_msdu_details *msdu_details;
  1606. struct rx_msdu_desc_info *msdu_desc_info;
  1607. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1608. int i;
  1609. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1610. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1611. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1612. __func__, __LINE__, msdu_link, msdu_details);
  1613. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1614. /* num_msdus received in mpdu descriptor may be incorrect
  1615. * sometimes due to HW issue. Check msdu buffer address also
  1616. */
  1617. if (!i && (HAL_RX_BUFFER_ADDR_31_0_GET(
  1618. &msdu_details[i].buffer_addr_info_details) == 0))
  1619. break;
  1620. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1621. &msdu_details[i].buffer_addr_info_details) == 0) {
  1622. /* set the last msdu bit in the prev msdu_desc_info */
  1623. msdu_desc_info =
  1624. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1625. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1626. break;
  1627. }
  1628. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1629. hal_soc);
  1630. /* set first MSDU bit or the last MSDU bit */
  1631. if (!i)
  1632. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1633. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1634. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1635. msdu_list->msdu_info[i].msdu_flags =
  1636. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1637. msdu_list->msdu_info[i].msdu_len =
  1638. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1639. msdu_list->sw_cookie[i] =
  1640. HAL_RX_BUF_COOKIE_GET(
  1641. &msdu_details[i].buffer_addr_info_details);
  1642. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1643. &msdu_details[i].buffer_addr_info_details);
  1644. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1645. &msdu_details[i].buffer_addr_info_details) |
  1646. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1647. &msdu_details[i].buffer_addr_info_details) << 32;
  1648. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1649. "[%s][%d] i=%d sw_cookie=%d",
  1650. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1651. }
  1652. *num_msdus = i;
  1653. }
  1654. /**
  1655. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1656. * destination ring ID from the msdu desc info
  1657. *
  1658. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1659. * the current descriptor
  1660. *
  1661. * Return: dst_ind (REO destination ring ID)
  1662. */
  1663. static inline uint32_t
  1664. hal_rx_msdu_reo_dst_ind_get(hal_soc_handle_t hal_soc_hdl, void *msdu_link_desc)
  1665. {
  1666. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1667. struct rx_msdu_details *msdu_details;
  1668. struct rx_msdu_desc_info *msdu_desc_info;
  1669. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1670. uint32_t dst_ind;
  1671. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1672. /* The first msdu in the link should exsist */
  1673. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1674. hal_soc);
  1675. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1676. return dst_ind;
  1677. }
  1678. /**
  1679. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1680. * cookie from the REO destination ring element
  1681. *
  1682. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1683. * the current descriptor
  1684. * @ buf_info: structure to return the buffer information
  1685. * Return: void
  1686. */
  1687. static inline
  1688. void hal_rx_reo_buf_paddr_get(hal_ring_desc_t rx_desc,
  1689. struct hal_buf_info *buf_info)
  1690. {
  1691. struct reo_destination_ring *reo_ring =
  1692. (struct reo_destination_ring *)rx_desc;
  1693. buf_info->paddr =
  1694. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1695. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1696. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1697. }
  1698. /**
  1699. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1700. *
  1701. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1702. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1703. * descriptor
  1704. */
  1705. enum hal_rx_reo_buf_type {
  1706. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1707. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1708. };
  1709. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1710. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1711. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1712. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1713. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1714. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1715. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1716. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1717. /**
  1718. * enum hal_reo_error_code: Error code describing the type of error detected
  1719. *
  1720. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1721. * REO_ENTRANCE ring is set to 0
  1722. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1723. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1724. * having been setup
  1725. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1726. * Retry bit set: duplicate frame
  1727. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1728. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1729. * received with 2K jump in SN
  1730. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1731. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1732. * with SN falling within the OOR window
  1733. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1734. * OOR window
  1735. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1736. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1737. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1738. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1739. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1740. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1741. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1742. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1743. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1744. * in the process of making updates to this descriptor
  1745. */
  1746. enum hal_reo_error_code {
  1747. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1748. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1749. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1750. HAL_REO_ERR_NON_BA_DUPLICATE,
  1751. HAL_REO_ERR_BA_DUPLICATE,
  1752. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1753. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1754. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1755. HAL_REO_ERR_BAR_FRAME_OOR,
  1756. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1757. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1758. HAL_REO_ERR_PN_CHECK_FAILED,
  1759. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1760. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1761. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1762. HAL_REO_ERR_MAX
  1763. };
  1764. /**
  1765. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1766. *
  1767. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1768. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1769. * overflow
  1770. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1771. * incomplete
  1772. * MPDU from the PHY
  1773. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1774. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1775. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1776. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1777. * encrypted but wasn’t
  1778. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1779. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1780. * the max allowed
  1781. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1782. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1783. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1784. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1785. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1786. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1787. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1788. */
  1789. enum hal_rxdma_error_code {
  1790. HAL_RXDMA_ERR_OVERFLOW = 0,
  1791. HAL_RXDMA_ERR_MPDU_LENGTH,
  1792. HAL_RXDMA_ERR_FCS,
  1793. HAL_RXDMA_ERR_DECRYPT,
  1794. HAL_RXDMA_ERR_TKIP_MIC,
  1795. HAL_RXDMA_ERR_UNENCRYPTED,
  1796. HAL_RXDMA_ERR_MSDU_LEN,
  1797. HAL_RXDMA_ERR_MSDU_LIMIT,
  1798. HAL_RXDMA_ERR_WIFI_PARSE,
  1799. HAL_RXDMA_ERR_AMSDU_PARSE,
  1800. HAL_RXDMA_ERR_SA_TIMEOUT,
  1801. HAL_RXDMA_ERR_DA_TIMEOUT,
  1802. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1803. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1804. HAL_RXDMA_ERR_WAR = 31,
  1805. HAL_RXDMA_ERR_MAX
  1806. };
  1807. /**
  1808. * HW BM action settings in WBM release ring
  1809. */
  1810. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1811. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1812. /**
  1813. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1814. * release of this buffer or descriptor
  1815. *
  1816. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1817. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1818. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1819. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1820. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1821. */
  1822. enum hal_rx_wbm_error_source {
  1823. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1824. HAL_RX_WBM_ERR_SRC_RXDMA,
  1825. HAL_RX_WBM_ERR_SRC_REO,
  1826. HAL_RX_WBM_ERR_SRC_FW,
  1827. HAL_RX_WBM_ERR_SRC_SW,
  1828. };
  1829. /**
  1830. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1831. * released
  1832. *
  1833. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1834. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1835. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1836. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1837. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1838. */
  1839. enum hal_rx_wbm_buf_type {
  1840. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1841. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1842. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1843. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1844. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1845. };
  1846. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1847. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1848. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1849. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1850. /**
  1851. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1852. * PN check failure
  1853. *
  1854. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1855. *
  1856. * Return: true: error caused by PN check, false: other error
  1857. */
  1858. static inline bool hal_rx_reo_is_pn_error(hal_ring_desc_t rx_desc)
  1859. {
  1860. struct reo_destination_ring *reo_desc =
  1861. (struct reo_destination_ring *)rx_desc;
  1862. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1863. HAL_REO_ERR_PN_CHECK_FAILED) |
  1864. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1865. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1866. true : false;
  1867. }
  1868. /**
  1869. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1870. * the sequence number
  1871. *
  1872. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1873. *
  1874. * Return: true: error caused by 2K jump, false: other error
  1875. */
  1876. static inline bool hal_rx_reo_is_2k_jump(hal_ring_desc_t rx_desc)
  1877. {
  1878. struct reo_destination_ring *reo_desc =
  1879. (struct reo_destination_ring *)rx_desc;
  1880. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1881. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1882. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1883. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1884. true : false;
  1885. }
  1886. /**
  1887. * hal_rx_reo_is_oor_error() - Indicate if this error was caused by OOR
  1888. *
  1889. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1890. *
  1891. * Return: true: error caused by OOR, false: other error
  1892. */
  1893. static inline bool hal_rx_reo_is_oor_error(void *rx_desc)
  1894. {
  1895. struct reo_destination_ring *reo_desc =
  1896. (struct reo_destination_ring *)rx_desc;
  1897. return (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1898. HAL_REO_ERR_REGULAR_FRAME_OOR) ? true : false;
  1899. }
  1900. #define HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  1901. /**
  1902. * hal_dump_wbm_rel_desc() - dump wbm release descriptor
  1903. * @hal_desc: hardware descriptor pointer
  1904. *
  1905. * This function will print wbm release descriptor
  1906. *
  1907. * Return: none
  1908. */
  1909. static inline void hal_dump_wbm_rel_desc(void *src_srng_desc)
  1910. {
  1911. uint32_t *wbm_comp = (uint32_t *)src_srng_desc;
  1912. uint32_t i;
  1913. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1914. "Current Rx wbm release descriptor is");
  1915. for (i = 0; i < HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS; i++) {
  1916. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1917. "DWORD[i] = 0x%x", wbm_comp[i]);
  1918. }
  1919. }
  1920. /**
  1921. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1922. *
  1923. * @ hal_soc_hdl : HAL version of the SOC pointer
  1924. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1925. * @ buf_addr_info : void pointer to the buffer_addr_info
  1926. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1927. *
  1928. * Return: void
  1929. */
  1930. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1931. static inline
  1932. void hal_rx_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  1933. void *src_srng_desc,
  1934. hal_buff_addrinfo_t buf_addr_info,
  1935. uint8_t bm_action)
  1936. {
  1937. struct wbm_release_ring *wbm_rel_srng =
  1938. (struct wbm_release_ring *)src_srng_desc;
  1939. uint32_t addr_31_0;
  1940. uint8_t addr_39_32;
  1941. /* Structure copy !!! */
  1942. wbm_rel_srng->released_buff_or_desc_addr_info =
  1943. *((struct buffer_addr_info *)buf_addr_info);
  1944. addr_31_0 =
  1945. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  1946. addr_39_32 =
  1947. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  1948. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1949. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1950. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1951. bm_action);
  1952. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1953. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1954. /* WBM error is indicated when any of the link descriptors given to
  1955. * WBM has a NULL address, and one those paths is the link descriptors
  1956. * released from host after processing RXDMA errors,
  1957. * or from Rx defrag path, and we want to add an assert here to ensure
  1958. * host is not releasing descriptors with NULL address.
  1959. */
  1960. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  1961. hal_dump_wbm_rel_desc(src_srng_desc);
  1962. qdf_assert_always(0);
  1963. }
  1964. }
  1965. /*
  1966. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1967. * REO entrance ring
  1968. *
  1969. * @ soc: HAL version of the SOC pointer
  1970. * @ pa: Physical address of the MSDU Link Descriptor
  1971. * @ cookie: SW cookie to get to the virtual address
  1972. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1973. * to the error enabled REO queue
  1974. *
  1975. * Return: void
  1976. */
  1977. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1978. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1979. {
  1980. /* TODO */
  1981. }
  1982. /**
  1983. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1984. * BUFFER_ADDR_INFO, give the RX descriptor
  1985. * (Assumption -- BUFFER_ADDR_INFO is the
  1986. * first field in the descriptor structure)
  1987. */
  1988. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) \
  1989. ((hal_link_desc_t)(ring_desc))
  1990. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1991. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1992. /**
  1993. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1994. * from the BUFFER_ADDR_INFO structure
  1995. * given a REO destination ring descriptor.
  1996. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1997. *
  1998. * Return: uint8_t (value of the return_buffer_manager)
  1999. */
  2000. static inline
  2001. uint8_t hal_rx_ret_buf_manager_get(hal_ring_desc_t ring_desc)
  2002. {
  2003. /*
  2004. * The following macro takes buf_addr_info as argument,
  2005. * but since buf_addr_info is the first field in ring_desc
  2006. * Hence the following call is OK
  2007. */
  2008. return HAL_RX_BUF_RBM_GET(ring_desc);
  2009. }
  2010. /*******************************************************************************
  2011. * RX WBM ERROR APIS
  2012. ******************************************************************************/
  2013. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2014. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2015. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2016. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2017. /**
  2018. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2019. * the frame to this release ring
  2020. *
  2021. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2022. * frame to this queue
  2023. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2024. * received routing instructions. No error within REO was detected
  2025. */
  2026. enum hal_rx_wbm_reo_push_reason {
  2027. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2028. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2029. };
  2030. /**
  2031. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2032. * this release ring
  2033. *
  2034. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2035. * this frame to this queue
  2036. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2037. * per received routing instructions. No error within RXDMA was detected
  2038. */
  2039. enum hal_rx_wbm_rxdma_push_reason {
  2040. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2041. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2042. };
  2043. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2044. (((*(((uint32_t *) wbm_desc) + \
  2045. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2046. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2047. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2048. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2049. (((*(((uint32_t *) wbm_desc) + \
  2050. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2051. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2052. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2053. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2054. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2055. wbm_desc)->released_buff_or_desc_addr_info)
  2056. /**
  2057. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2058. * humman readable format.
  2059. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2060. * @ dbg_level: log level.
  2061. *
  2062. * Return: void
  2063. */
  2064. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2065. uint8_t dbg_level)
  2066. {
  2067. hal_verbose_debug(
  2068. "rx_attention tlv (1/2) - "
  2069. "rxpcu_mpdu_filter_in_category: %x "
  2070. "sw_frame_group_id: %x "
  2071. "reserved_0: %x "
  2072. "phy_ppdu_id: %x "
  2073. "first_mpdu : %x "
  2074. "reserved_1a: %x "
  2075. "mcast_bcast: %x "
  2076. "ast_index_not_found: %x "
  2077. "ast_index_timeout: %x "
  2078. "power_mgmt: %x "
  2079. "non_qos: %x "
  2080. "null_data: %x "
  2081. "mgmt_type: %x "
  2082. "ctrl_type: %x "
  2083. "more_data: %x "
  2084. "eosp: %x "
  2085. "a_msdu_error: %x "
  2086. "fragment_flag: %x "
  2087. "order: %x "
  2088. "cce_match: %x "
  2089. "overflow_err: %x "
  2090. "msdu_length_err: %x "
  2091. "tcp_udp_chksum_fail: %x "
  2092. "ip_chksum_fail: %x "
  2093. "sa_idx_invalid: %x "
  2094. "da_idx_invalid: %x "
  2095. "reserved_1b: %x "
  2096. "rx_in_tx_decrypt_byp: %x ",
  2097. rx_attn->rxpcu_mpdu_filter_in_category,
  2098. rx_attn->sw_frame_group_id,
  2099. rx_attn->reserved_0,
  2100. rx_attn->phy_ppdu_id,
  2101. rx_attn->first_mpdu,
  2102. rx_attn->reserved_1a,
  2103. rx_attn->mcast_bcast,
  2104. rx_attn->ast_index_not_found,
  2105. rx_attn->ast_index_timeout,
  2106. rx_attn->power_mgmt,
  2107. rx_attn->non_qos,
  2108. rx_attn->null_data,
  2109. rx_attn->mgmt_type,
  2110. rx_attn->ctrl_type,
  2111. rx_attn->more_data,
  2112. rx_attn->eosp,
  2113. rx_attn->a_msdu_error,
  2114. rx_attn->fragment_flag,
  2115. rx_attn->order,
  2116. rx_attn->cce_match,
  2117. rx_attn->overflow_err,
  2118. rx_attn->msdu_length_err,
  2119. rx_attn->tcp_udp_chksum_fail,
  2120. rx_attn->ip_chksum_fail,
  2121. rx_attn->sa_idx_invalid,
  2122. rx_attn->da_idx_invalid,
  2123. rx_attn->reserved_1b,
  2124. rx_attn->rx_in_tx_decrypt_byp);
  2125. hal_verbose_debug(
  2126. "rx_attention tlv (2/2) - "
  2127. "encrypt_required: %x "
  2128. "directed: %x "
  2129. "buffer_fragment: %x "
  2130. "mpdu_length_err: %x "
  2131. "tkip_mic_err: %x "
  2132. "decrypt_err: %x "
  2133. "unencrypted_frame_err: %x "
  2134. "fcs_err: %x "
  2135. "flow_idx_timeout: %x "
  2136. "flow_idx_invalid: %x "
  2137. "wifi_parser_error: %x "
  2138. "amsdu_parser_error: %x "
  2139. "sa_idx_timeout: %x "
  2140. "da_idx_timeout: %x "
  2141. "msdu_limit_error: %x "
  2142. "da_is_valid: %x "
  2143. "da_is_mcbc: %x "
  2144. "sa_is_valid: %x "
  2145. "decrypt_status_code: %x "
  2146. "rx_bitmap_not_updated: %x "
  2147. "reserved_2: %x "
  2148. "msdu_done: %x ",
  2149. rx_attn->encrypt_required,
  2150. rx_attn->directed,
  2151. rx_attn->buffer_fragment,
  2152. rx_attn->mpdu_length_err,
  2153. rx_attn->tkip_mic_err,
  2154. rx_attn->decrypt_err,
  2155. rx_attn->unencrypted_frame_err,
  2156. rx_attn->fcs_err,
  2157. rx_attn->flow_idx_timeout,
  2158. rx_attn->flow_idx_invalid,
  2159. rx_attn->wifi_parser_error,
  2160. rx_attn->amsdu_parser_error,
  2161. rx_attn->sa_idx_timeout,
  2162. rx_attn->da_idx_timeout,
  2163. rx_attn->msdu_limit_error,
  2164. rx_attn->da_is_valid,
  2165. rx_attn->da_is_mcbc,
  2166. rx_attn->sa_is_valid,
  2167. rx_attn->decrypt_status_code,
  2168. rx_attn->rx_bitmap_not_updated,
  2169. rx_attn->reserved_2,
  2170. rx_attn->msdu_done);
  2171. }
  2172. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2173. uint8_t dbg_level,
  2174. struct hal_soc *hal)
  2175. {
  2176. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2177. }
  2178. /**
  2179. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2180. * human readable format.
  2181. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2182. * @ dbg_level: log level.
  2183. *
  2184. * Return: void
  2185. */
  2186. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2187. struct rx_msdu_end *msdu_end,
  2188. uint8_t dbg_level)
  2189. {
  2190. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2191. }
  2192. /**
  2193. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2194. * human readable format.
  2195. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2196. * @ dbg_level: log level.
  2197. *
  2198. * Return: void
  2199. */
  2200. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2201. uint8_t dbg_level)
  2202. {
  2203. hal_verbose_debug(
  2204. "rx_mpdu_end tlv - "
  2205. "rxpcu_mpdu_filter_in_category: %x "
  2206. "sw_frame_group_id: %x "
  2207. "phy_ppdu_id: %x "
  2208. "unsup_ktype_short_frame: %x "
  2209. "rx_in_tx_decrypt_byp: %x "
  2210. "overflow_err: %x "
  2211. "mpdu_length_err: %x "
  2212. "tkip_mic_err: %x "
  2213. "decrypt_err: %x "
  2214. "unencrypted_frame_err: %x "
  2215. "pn_fields_contain_valid_info: %x "
  2216. "fcs_err: %x "
  2217. "msdu_length_err: %x "
  2218. "rxdma0_destination_ring: %x "
  2219. "rxdma1_destination_ring: %x "
  2220. "decrypt_status_code: %x "
  2221. "rx_bitmap_not_updated: %x ",
  2222. mpdu_end->rxpcu_mpdu_filter_in_category,
  2223. mpdu_end->sw_frame_group_id,
  2224. mpdu_end->phy_ppdu_id,
  2225. mpdu_end->unsup_ktype_short_frame,
  2226. mpdu_end->rx_in_tx_decrypt_byp,
  2227. mpdu_end->overflow_err,
  2228. mpdu_end->mpdu_length_err,
  2229. mpdu_end->tkip_mic_err,
  2230. mpdu_end->decrypt_err,
  2231. mpdu_end->unencrypted_frame_err,
  2232. mpdu_end->pn_fields_contain_valid_info,
  2233. mpdu_end->fcs_err,
  2234. mpdu_end->msdu_length_err,
  2235. mpdu_end->rxdma0_destination_ring,
  2236. mpdu_end->rxdma1_destination_ring,
  2237. mpdu_end->decrypt_status_code,
  2238. mpdu_end->rx_bitmap_not_updated);
  2239. }
  2240. #ifdef NO_RX_PKT_HDR_TLV
  2241. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2242. uint8_t dbg_level)
  2243. {
  2244. }
  2245. #else
  2246. /**
  2247. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2248. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2249. * @ dbg_level: log level.
  2250. *
  2251. * Return: void
  2252. */
  2253. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2254. uint8_t dbg_level)
  2255. {
  2256. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2257. hal_verbose_debug(
  2258. "\n---------------\n"
  2259. "rx_pkt_hdr_tlv \n"
  2260. "---------------\n"
  2261. "phy_ppdu_id %d ",
  2262. pkt_hdr_tlv->phy_ppdu_id);
  2263. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2264. }
  2265. #endif
  2266. /**
  2267. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2268. * structure
  2269. * @hal_ring: pointer to hal_srng structure
  2270. *
  2271. * Return: ring_id
  2272. */
  2273. static inline uint8_t hal_srng_ring_id_get(hal_ring_handle_t hal_ring_hdl)
  2274. {
  2275. return ((struct hal_srng *)hal_ring_hdl)->ring_id;
  2276. }
  2277. /* Rx MSDU link pointer info */
  2278. struct hal_rx_msdu_link_ptr_info {
  2279. struct rx_msdu_link msdu_link;
  2280. struct hal_buf_info msdu_link_buf_info;
  2281. };
  2282. /**
  2283. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2284. *
  2285. * @nbuf: Pointer to data buffer field
  2286. * Returns: pointer to rx_pkt_tlvs
  2287. */
  2288. static inline
  2289. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2290. {
  2291. return (struct rx_pkt_tlvs *)rx_buf_start;
  2292. }
  2293. /**
  2294. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2295. *
  2296. * @pkt_tlvs: Pointer to pkt_tlvs
  2297. * Returns: pointer to rx_mpdu_info structure
  2298. */
  2299. static inline
  2300. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2301. {
  2302. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2303. }
  2304. #define DOT11_SEQ_FRAG_MASK 0x000f
  2305. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2306. /**
  2307. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2308. *
  2309. * @nbuf: Network buffer
  2310. * Returns: rx fragment number
  2311. */
  2312. static inline
  2313. uint8_t hal_rx_get_rx_fragment_number(struct hal_soc *hal_soc,
  2314. uint8_t *buf)
  2315. {
  2316. return hal_soc->ops->hal_rx_get_rx_fragment_number(buf);
  2317. }
  2318. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2319. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2320. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2321. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2322. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2323. /**
  2324. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2325. *
  2326. * @nbuf: Network buffer
  2327. * Returns: rx more fragment bit
  2328. */
  2329. static inline
  2330. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2331. {
  2332. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2333. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2334. uint16_t frame_ctrl = 0;
  2335. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2336. DOT11_FC1_MORE_FRAG_OFFSET;
  2337. /* more fragment bit if at offset bit 4 */
  2338. return frame_ctrl;
  2339. }
  2340. /**
  2341. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2342. *
  2343. * @nbuf: Network buffer
  2344. * Returns: rx more fragment bit
  2345. *
  2346. */
  2347. static inline
  2348. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2349. {
  2350. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2351. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2352. uint16_t frame_ctrl = 0;
  2353. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2354. return frame_ctrl;
  2355. }
  2356. /*
  2357. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2358. *
  2359. * @nbuf: Network buffer
  2360. * Returns: flag to indicate whether the nbuf has MC/BC address
  2361. */
  2362. static inline
  2363. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2364. {
  2365. uint8 *buf = qdf_nbuf_data(nbuf);
  2366. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2367. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2368. return rx_attn->mcast_bcast;
  2369. }
  2370. /*
  2371. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2372. * @hal_soc_hdl: hal soc handle
  2373. * @nbuf: Network buffer
  2374. *
  2375. * Return: value of sequence control valid field
  2376. */
  2377. static inline
  2378. uint8_t hal_rx_get_mpdu_sequence_control_valid(hal_soc_handle_t hal_soc_hdl,
  2379. uint8_t *buf)
  2380. {
  2381. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2382. return hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid(buf);
  2383. }
  2384. /*
  2385. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2386. * @hal_soc_hdl: hal soc handle
  2387. * @nbuf: Network buffer
  2388. *
  2389. * Returns: value of frame control valid field
  2390. */
  2391. static inline
  2392. uint8_t hal_rx_get_mpdu_frame_control_valid(hal_soc_handle_t hal_soc_hdl,
  2393. uint8_t *buf)
  2394. {
  2395. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2396. return hal_soc->ops->hal_rx_get_mpdu_frame_control_valid(buf);
  2397. }
  2398. /**
  2399. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2400. * @hal_soc_hdl: hal soc handle
  2401. * @nbuf: Network buffer
  2402. * Returns: value of mpdu 4th address valid field
  2403. */
  2404. static inline
  2405. bool hal_rx_get_mpdu_mac_ad4_valid(hal_soc_handle_t hal_soc_hdl,
  2406. uint8_t *buf)
  2407. {
  2408. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2409. return hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid(buf);
  2410. }
  2411. /*
  2412. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2413. *
  2414. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2415. * Returns: None
  2416. */
  2417. static inline
  2418. void hal_rx_clear_mpdu_desc_info(
  2419. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2420. {
  2421. qdf_mem_zero(rx_mpdu_desc_info,
  2422. sizeof(*rx_mpdu_desc_info));
  2423. }
  2424. /*
  2425. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2426. *
  2427. * @msdu_link_ptr: HAL view of msdu link ptr
  2428. * @size: number of msdu link pointers
  2429. * Returns: None
  2430. */
  2431. static inline
  2432. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2433. int size)
  2434. {
  2435. qdf_mem_zero(msdu_link_ptr,
  2436. (sizeof(*msdu_link_ptr) * size));
  2437. }
  2438. /*
  2439. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2440. * @msdu_link_ptr: msdu link pointer
  2441. * @mpdu_desc_info: mpdu descriptor info
  2442. *
  2443. * Build a list of msdus using msdu link pointer. If the
  2444. * number of msdus are more, chain them together
  2445. *
  2446. * Returns: Number of processed msdus
  2447. */
  2448. static inline
  2449. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2450. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2451. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2452. {
  2453. int j;
  2454. struct rx_msdu_link *msdu_link_ptr =
  2455. &msdu_link_ptr_info->msdu_link;
  2456. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2457. struct rx_msdu_details *msdu_details =
  2458. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2459. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2460. struct rx_msdu_desc_info *msdu_desc_info;
  2461. uint8_t fragno, more_frag;
  2462. uint8_t *rx_desc_info;
  2463. struct hal_rx_msdu_list msdu_list;
  2464. for (j = 0; j < num_msdus; j++) {
  2465. msdu_desc_info =
  2466. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2467. hal_soc);
  2468. msdu_list.msdu_info[j].msdu_flags =
  2469. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2470. msdu_list.msdu_info[j].msdu_len =
  2471. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2472. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2473. &msdu_details[j].buffer_addr_info_details);
  2474. }
  2475. /* Chain msdu links together */
  2476. if (prev_msdu_link_ptr) {
  2477. /* 31-0 bits of the physical address */
  2478. prev_msdu_link_ptr->
  2479. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2480. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2481. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2482. /* 39-32 bits of the physical address */
  2483. prev_msdu_link_ptr->
  2484. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2485. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2486. >> 32) &
  2487. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2488. prev_msdu_link_ptr->
  2489. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2490. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2491. }
  2492. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2493. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2494. /* mark first and last MSDUs */
  2495. rx_desc_info = qdf_nbuf_data(msdu);
  2496. fragno = hal_rx_get_rx_fragment_number(hal_soc, rx_desc_info);
  2497. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2498. /* TODO: create skb->fragslist[] */
  2499. if (more_frag == 0) {
  2500. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2501. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2502. } else if (fragno == 1) {
  2503. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2504. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2505. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2506. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2507. }
  2508. num_msdus++;
  2509. /* Number of MSDUs per mpdu descriptor is updated */
  2510. mpdu_desc_info->msdu_count += num_msdus;
  2511. } else {
  2512. num_msdus = 0;
  2513. prev_msdu_link_ptr = msdu_link_ptr;
  2514. }
  2515. return num_msdus;
  2516. }
  2517. /*
  2518. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2519. *
  2520. * @ring_desc: HAL view of ring descriptor
  2521. * @mpdu_des_info: saved mpdu desc info
  2522. * @msdu_link_ptr: saved msdu link ptr
  2523. *
  2524. * API used explicitly for rx defrag to update ring desc with
  2525. * mpdu desc info and msdu link ptr before reinjecting the
  2526. * packet back to REO
  2527. *
  2528. * Returns: None
  2529. */
  2530. static inline
  2531. void hal_rx_defrag_update_src_ring_desc(
  2532. hal_ring_desc_t ring_desc,
  2533. void *saved_mpdu_desc_info,
  2534. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2535. {
  2536. struct reo_entrance_ring *reo_ent_ring;
  2537. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2538. struct hal_buf_info buf_info;
  2539. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2540. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2541. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2542. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2543. sizeof(*reo_ring_mpdu_desc_info));
  2544. /*
  2545. * TODO: Check for additional fields that need configuration in
  2546. * reo_ring_mpdu_desc_info
  2547. */
  2548. /* Update msdu_link_ptr in the reo entrance ring */
  2549. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2550. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2551. buf_info.sw_cookie =
  2552. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2553. }
  2554. /*
  2555. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2556. *
  2557. * @msdu_link_desc_va: msdu link descriptor handle
  2558. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2559. *
  2560. * API used to save msdu link information along with physical
  2561. * address. The API also copues the sw cookie.
  2562. *
  2563. * Returns: None
  2564. */
  2565. static inline
  2566. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2567. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2568. struct hal_buf_info *hbi)
  2569. {
  2570. struct rx_msdu_link *msdu_link_ptr =
  2571. (struct rx_msdu_link *)msdu_link_desc_va;
  2572. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2573. sizeof(struct rx_msdu_link));
  2574. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2575. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2576. }
  2577. /*
  2578. * hal_rx_get_desc_len(): Returns rx descriptor length
  2579. *
  2580. * Returns the size of rx_pkt_tlvs which follows the
  2581. * data in the nbuf
  2582. *
  2583. * Returns: Length of rx descriptor
  2584. */
  2585. static inline
  2586. uint16_t hal_rx_get_desc_len(void)
  2587. {
  2588. return SIZE_OF_DATA_RX_TLV;
  2589. }
  2590. /*
  2591. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2592. * reo_entrance_ring descriptor
  2593. *
  2594. * @reo_ent_desc: reo_entrance_ring descriptor
  2595. * Returns: value of rxdma_push_reason
  2596. */
  2597. static inline
  2598. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(hal_rxdma_desc_t reo_ent_desc)
  2599. {
  2600. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2601. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2602. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2603. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2604. }
  2605. /**
  2606. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2607. * reo_entrance_ring descriptor
  2608. * @reo_ent_desc: reo_entrance_ring descriptor
  2609. * Return: value of rxdma_error_code
  2610. */
  2611. static inline
  2612. uint8_t hal_rx_reo_ent_rxdma_error_code_get(hal_rxdma_desc_t reo_ent_desc)
  2613. {
  2614. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2615. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2616. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2617. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2618. }
  2619. /**
  2620. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2621. * save it to hal_wbm_err_desc_info structure passed by caller
  2622. * @wbm_desc: wbm ring descriptor
  2623. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2624. * Return: void
  2625. */
  2626. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2627. struct hal_wbm_err_desc_info *wbm_er_info,
  2628. hal_soc_handle_t hal_soc_hdl)
  2629. {
  2630. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2631. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2632. }
  2633. /**
  2634. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2635. * the reserved bytes of rx_tlv_hdr
  2636. * @buf: start of rx_tlv_hdr
  2637. * @wbm_er_info: hal_wbm_err_desc_info structure
  2638. * Return: void
  2639. */
  2640. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2641. struct hal_wbm_err_desc_info *wbm_er_info)
  2642. {
  2643. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2644. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2645. sizeof(struct hal_wbm_err_desc_info));
  2646. }
  2647. /**
  2648. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2649. * the reserved bytes of rx_tlv_hdr.
  2650. * @buf: start of rx_tlv_hdr
  2651. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2652. * Return: void
  2653. */
  2654. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2655. struct hal_wbm_err_desc_info *wbm_er_info)
  2656. {
  2657. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2658. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2659. sizeof(struct hal_wbm_err_desc_info));
  2660. }
  2661. /**
  2662. * hal_rx_wbm_err_msdu_continuation_get(): Get wbm msdu continuation
  2663. * bit from wbm release ring descriptor
  2664. * @wbm_desc: wbm ring descriptor
  2665. * Return: uint8_t
  2666. */
  2667. static inline
  2668. uint8_t hal_rx_wbm_err_msdu_continuation_get(hal_soc_handle_t hal_soc_hdl,
  2669. void *wbm_desc)
  2670. {
  2671. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2672. return hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get(wbm_desc);
  2673. }
  2674. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2675. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2676. RX_MSDU_START_5_NSS_OFFSET)), \
  2677. RX_MSDU_START_5_NSS_MASK, \
  2678. RX_MSDU_START_5_NSS_LSB))
  2679. /**
  2680. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2681. *
  2682. * @ hal_soc: HAL version of the SOC pointer
  2683. * @ hw_desc_addr: Start address of Rx HW TLVs
  2684. * @ rs: Status for monitor mode
  2685. *
  2686. * Return: void
  2687. */
  2688. static inline
  2689. void hal_rx_mon_hw_desc_get_mpdu_status(hal_soc_handle_t hal_soc_hdl,
  2690. void *hw_desc_addr,
  2691. struct mon_rx_status *rs)
  2692. {
  2693. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2694. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2695. }
  2696. /*
  2697. * hal_rx_get_tlv(): API to get the tlv
  2698. *
  2699. * @hal_soc: HAL version of the SOC pointer
  2700. * @rx_tlv: TLV data extracted from the rx packet
  2701. * Return: uint8_t
  2702. */
  2703. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2704. {
  2705. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2706. }
  2707. /*
  2708. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2709. * Interval from rx_msdu_start
  2710. *
  2711. * @hal_soc: HAL version of the SOC pointer
  2712. * @buf: pointer to the start of RX PKT TLV header
  2713. * Return: uint32_t(nss)
  2714. */
  2715. static inline
  2716. uint32_t hal_rx_msdu_start_nss_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2717. {
  2718. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2719. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2720. }
  2721. /**
  2722. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2723. * human readable format.
  2724. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2725. * @ dbg_level: log level.
  2726. *
  2727. * Return: void
  2728. */
  2729. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2730. struct rx_msdu_start *msdu_start,
  2731. uint8_t dbg_level)
  2732. {
  2733. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2734. }
  2735. /**
  2736. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2737. * info details
  2738. *
  2739. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2740. *
  2741. *
  2742. */
  2743. static inline uint32_t hal_rx_mpdu_start_tid_get(hal_soc_handle_t hal_soc_hdl,
  2744. uint8_t *buf)
  2745. {
  2746. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2747. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2748. }
  2749. /*
  2750. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2751. * Interval from rx_msdu_start
  2752. *
  2753. * @buf: pointer to the start of RX PKT TLV header
  2754. * Return: uint32_t(reception_type)
  2755. */
  2756. static inline
  2757. uint32_t hal_rx_msdu_start_reception_type_get(hal_soc_handle_t hal_soc_hdl,
  2758. uint8_t *buf)
  2759. {
  2760. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2761. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2762. }
  2763. /**
  2764. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2765. * RX TLVs
  2766. * @ buf: pointer the pkt buffer.
  2767. * @ dbg_level: log level.
  2768. *
  2769. * Return: void
  2770. */
  2771. static inline void hal_rx_dump_pkt_tlvs(hal_soc_handle_t hal_soc_hdl,
  2772. uint8_t *buf, uint8_t dbg_level)
  2773. {
  2774. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2775. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2776. struct rx_mpdu_start *mpdu_start =
  2777. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2778. struct rx_msdu_start *msdu_start =
  2779. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2780. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2781. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2782. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2783. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2784. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2785. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2786. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2787. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2788. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2789. }
  2790. /**
  2791. * hal_reo_status_get_header_generic - Process reo desc info
  2792. * @d - Pointer to reo descriptior
  2793. * @b - tlv type info
  2794. * @h - Pointer to hal_reo_status_header where info to be stored
  2795. * @hal- pointer to hal_soc structure
  2796. * Return - none.
  2797. *
  2798. */
  2799. static inline
  2800. void hal_reo_status_get_header(uint32_t *d, int b,
  2801. void *h, struct hal_soc *hal_soc)
  2802. {
  2803. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2804. }
  2805. /**
  2806. * hal_rx_desc_is_first_msdu() - Check if first msdu
  2807. *
  2808. * @hal_soc_hdl: hal_soc handle
  2809. * @hw_desc_addr: hardware descriptor address
  2810. *
  2811. * Return: 0 - success/ non-zero failure
  2812. */
  2813. static inline
  2814. uint32_t hal_rx_desc_is_first_msdu(hal_soc_handle_t hal_soc_hdl,
  2815. void *hw_desc_addr)
  2816. {
  2817. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2818. return hal_soc->ops->hal_rx_desc_is_first_msdu(hw_desc_addr);
  2819. }
  2820. static inline
  2821. uint32_t
  2822. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2823. struct rx_msdu_start *rx_msdu_start;
  2824. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2825. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2826. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2827. }
  2828. #ifdef NO_RX_PKT_HDR_TLV
  2829. static inline
  2830. uint8_t *
  2831. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2832. uint8_t *rx_pkt_hdr;
  2833. struct rx_mon_pkt_tlvs *rx_desc =
  2834. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  2835. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2836. return rx_pkt_hdr;
  2837. }
  2838. #else
  2839. static inline
  2840. uint8_t *
  2841. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2842. uint8_t *rx_pkt_hdr;
  2843. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2844. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2845. return rx_pkt_hdr;
  2846. }
  2847. #endif
  2848. static inline
  2849. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2850. uint8_t *rx_tlv_hdr)
  2851. {
  2852. uint8_t decap_format;
  2853. if (hal_rx_desc_is_first_msdu(hal_soc_hdl, rx_tlv_hdr)) {
  2854. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2855. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2856. return true;
  2857. }
  2858. return false;
  2859. }
  2860. /**
  2861. * hal_rx_msdu_fse_metadata_get: API to get FSE metadata
  2862. * from rx_msdu_end TLV
  2863. * @buf: pointer to the start of RX PKT TLV headers
  2864. *
  2865. * Return: fse metadata value from MSDU END TLV
  2866. */
  2867. static inline uint32_t
  2868. hal_rx_msdu_fse_metadata_get(hal_soc_handle_t hal_soc_hdl,
  2869. uint8_t *buf)
  2870. {
  2871. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2872. return hal_soc->ops->hal_rx_msdu_fse_metadata_get(buf);
  2873. }
  2874. /**
  2875. * hal_rx_msdu_flow_idx_get: API to get flow index
  2876. * from rx_msdu_end TLV
  2877. * @buf: pointer to the start of RX PKT TLV headers
  2878. *
  2879. * Return: flow index value from MSDU END TLV
  2880. */
  2881. static inline uint32_t
  2882. hal_rx_msdu_flow_idx_get(hal_soc_handle_t hal_soc_hdl,
  2883. uint8_t *buf)
  2884. {
  2885. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2886. return hal_soc->ops->hal_rx_msdu_flow_idx_get(buf);
  2887. }
  2888. /**
  2889. * hal_rx_msdu_flow_idx_timeout: API to get flow index timeout
  2890. * from rx_msdu_end TLV
  2891. * @buf: pointer to the start of RX PKT TLV headers
  2892. *
  2893. * Return: flow index timeout value from MSDU END TLV
  2894. */
  2895. static inline bool
  2896. hal_rx_msdu_flow_idx_timeout(hal_soc_handle_t hal_soc_hdl,
  2897. uint8_t *buf)
  2898. {
  2899. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2900. return hal_soc->ops->hal_rx_msdu_flow_idx_timeout(buf);
  2901. }
  2902. /**
  2903. * hal_rx_msdu_flow_idx_invalid: API to get flow index invalid
  2904. * from rx_msdu_end TLV
  2905. * @buf: pointer to the start of RX PKT TLV headers
  2906. *
  2907. * Return: flow index invalid value from MSDU END TLV
  2908. */
  2909. static inline bool
  2910. hal_rx_msdu_flow_idx_invalid(hal_soc_handle_t hal_soc_hdl,
  2911. uint8_t *buf)
  2912. {
  2913. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2914. return hal_soc->ops->hal_rx_msdu_flow_idx_invalid(buf);
  2915. }
  2916. /**
  2917. * hal_rx_hw_desc_get_ppduid_get() - Retrieve ppdu id
  2918. * @hal_soc_hdl: hal_soc handle
  2919. * @rx_tlv_hdr: Rx_tlv_hdr
  2920. * @rxdma_dst_ring_desc: Rx HW descriptor
  2921. *
  2922. * Return: ppdu id
  2923. */
  2924. static inline
  2925. uint32_t hal_rx_hw_desc_get_ppduid_get(hal_soc_handle_t hal_soc_hdl,
  2926. void *rx_tlv_hdr,
  2927. void *rxdma_dst_ring_desc)
  2928. {
  2929. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2930. return hal_soc->ops->hal_rx_hw_desc_get_ppduid_get(rx_tlv_hdr,
  2931. rxdma_dst_ring_desc);
  2932. }
  2933. /**
  2934. * hal_rx_msdu_end_sa_sw_peer_id_get() - get sw peer id
  2935. * @hal_soc_hdl: hal_soc handle
  2936. * @buf: rx tlv address
  2937. *
  2938. * Return: sw peer id
  2939. */
  2940. static inline
  2941. uint32_t hal_rx_msdu_end_sa_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  2942. uint8_t *buf)
  2943. {
  2944. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2945. if ((!hal_soc) || (!hal_soc->ops)) {
  2946. hal_err("hal handle is NULL");
  2947. QDF_BUG(0);
  2948. return QDF_STATUS_E_INVAL;
  2949. }
  2950. if (hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get)
  2951. return hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get(buf);
  2952. return QDF_STATUS_E_INVAL;
  2953. }
  2954. static inline
  2955. void *hal_rx_msdu0_buffer_addr_lsb(hal_soc_handle_t hal_soc_hdl,
  2956. void *link_desc_addr)
  2957. {
  2958. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2959. return hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb(link_desc_addr);
  2960. }
  2961. static inline
  2962. void *hal_rx_msdu_desc_info_ptr_get(hal_soc_handle_t hal_soc_hdl,
  2963. void *msdu_addr)
  2964. {
  2965. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2966. return hal_soc->ops->hal_rx_msdu_desc_info_ptr_get(msdu_addr);
  2967. }
  2968. static inline
  2969. void *hal_ent_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2970. void *hw_addr)
  2971. {
  2972. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2973. return hal_soc->ops->hal_ent_mpdu_desc_info(hw_addr);
  2974. }
  2975. static inline
  2976. void *hal_dst_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2977. void *hw_addr)
  2978. {
  2979. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2980. return hal_soc->ops->hal_dst_mpdu_desc_info(hw_addr);
  2981. }
  2982. static inline
  2983. uint8_t hal_rx_get_fc_valid(hal_soc_handle_t hal_soc_hdl,
  2984. uint8_t *buf)
  2985. {
  2986. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2987. return hal_soc->ops->hal_rx_get_fc_valid(buf);
  2988. }
  2989. static inline
  2990. uint8_t hal_rx_get_to_ds_flag(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2991. {
  2992. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2993. return hal_soc->ops->hal_rx_get_to_ds_flag(buf);
  2994. }
  2995. static inline
  2996. uint8_t hal_rx_get_mac_addr2_valid(hal_soc_handle_t hal_soc_hdl,
  2997. uint8_t *buf)
  2998. {
  2999. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3000. return hal_soc->ops->hal_rx_get_mac_addr2_valid(buf);
  3001. }
  3002. static inline
  3003. uint8_t hal_rx_get_filter_category(hal_soc_handle_t hal_soc_hdl,
  3004. uint8_t *buf)
  3005. {
  3006. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3007. return hal_soc->ops->hal_rx_get_filter_category(buf);
  3008. }
  3009. static inline
  3010. uint32_t hal_rx_get_ppdu_id(hal_soc_handle_t hal_soc_hdl,
  3011. uint8_t *buf)
  3012. {
  3013. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3014. return hal_soc->ops->hal_rx_get_ppdu_id(buf);
  3015. }
  3016. /**
  3017. * hal_reo_config(): Set reo config parameters
  3018. * @soc: hal soc handle
  3019. * @reg_val: value to be set
  3020. * @reo_params: reo parameters
  3021. *
  3022. * Return: void
  3023. */
  3024. static inline
  3025. void hal_reo_config(struct hal_soc *hal_soc,
  3026. uint32_t reg_val,
  3027. struct hal_reo_params *reo_params)
  3028. {
  3029. hal_soc->ops->hal_reo_config(hal_soc,
  3030. reg_val,
  3031. reo_params);
  3032. }
  3033. /**
  3034. * hal_rx_msdu_get_flow_params: API to get flow index,
  3035. * flow index invalid and flow index timeout from rx_msdu_end TLV
  3036. * @buf: pointer to the start of RX PKT TLV headers
  3037. * @flow_invalid: pointer to return value of flow_idx_valid
  3038. * @flow_timeout: pointer to return value of flow_idx_timeout
  3039. * @flow_index: pointer to return value of flow_idx
  3040. *
  3041. * Return: none
  3042. */
  3043. static inline void
  3044. hal_rx_msdu_get_flow_params(hal_soc_handle_t hal_soc_hdl,
  3045. uint8_t *buf,
  3046. bool *flow_invalid,
  3047. bool *flow_timeout,
  3048. uint32_t *flow_index)
  3049. {
  3050. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3051. if ((!hal_soc) || (!hal_soc->ops)) {
  3052. hal_err("hal handle is NULL");
  3053. QDF_BUG(0);
  3054. return;
  3055. }
  3056. if (hal_soc->ops->hal_rx_msdu_get_flow_params)
  3057. hal_soc->ops->
  3058. hal_rx_msdu_get_flow_params(buf,
  3059. flow_invalid,
  3060. flow_timeout,
  3061. flow_index);
  3062. }
  3063. static inline
  3064. uint16_t hal_rx_tlv_get_tcp_chksum(hal_soc_handle_t hal_soc_hdl,
  3065. uint8_t *buf)
  3066. {
  3067. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3068. return hal_soc->ops->hal_rx_tlv_get_tcp_chksum(buf);
  3069. }
  3070. static inline
  3071. uint16_t hal_rx_get_rx_sequence(hal_soc_handle_t hal_soc_hdl,
  3072. uint8_t *buf)
  3073. {
  3074. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3075. return hal_soc->ops->hal_rx_get_rx_sequence(buf);
  3076. }
  3077. static inline void
  3078. hal_rx_get_bb_info(hal_soc_handle_t hal_soc_hdl,
  3079. void *rx_tlv,
  3080. void *ppdu_info)
  3081. {
  3082. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3083. if (hal_soc->ops->hal_rx_get_bb_info)
  3084. hal_soc->ops->hal_rx_get_bb_info(rx_tlv, ppdu_info);
  3085. }
  3086. static inline void
  3087. hal_rx_get_rtt_info(hal_soc_handle_t hal_soc_hdl,
  3088. void *rx_tlv,
  3089. void *ppdu_info)
  3090. {
  3091. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3092. if (hal_soc->ops->hal_rx_get_rtt_info)
  3093. hal_soc->ops->hal_rx_get_rtt_info(rx_tlv, ppdu_info);
  3094. }
  3095. /**
  3096. * hal_rx_msdu_metadata_get(): API to get the
  3097. * fast path information from rx_msdu_end TLV
  3098. *
  3099. * @ hal_soc_hdl: DP soc handle
  3100. * @ buf: pointer to the start of RX PKT TLV headers
  3101. * @ msdu_metadata: Structure to hold msdu end information
  3102. * Return: none
  3103. */
  3104. static inline void
  3105. hal_rx_msdu_metadata_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf,
  3106. struct hal_rx_msdu_metadata *msdu_md)
  3107. {
  3108. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3109. return hal_soc->ops->hal_rx_msdu_packet_metadata_get(buf, msdu_md);
  3110. }
  3111. /**
  3112. * hal_rx_get_fisa_cumulative_l4_checksum: API to get cumulative_l4_checksum
  3113. * from rx_msdu_end TLV
  3114. * @buf: pointer to the start of RX PKT TLV headers
  3115. *
  3116. * Return: cumulative_l4_checksum
  3117. */
  3118. static inline uint16_t
  3119. hal_rx_get_fisa_cumulative_l4_checksum(hal_soc_handle_t hal_soc_hdl,
  3120. uint8_t *buf)
  3121. {
  3122. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3123. if (!hal_soc || !hal_soc->ops) {
  3124. hal_err("hal handle is NULL");
  3125. QDF_BUG(0);
  3126. return 0;
  3127. }
  3128. if (!hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum)
  3129. return 0;
  3130. return hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum(buf);
  3131. }
  3132. /**
  3133. * hal_rx_get_fisa_cumulative_ip_length: API to get cumulative_ip_length
  3134. * from rx_msdu_end TLV
  3135. * @buf: pointer to the start of RX PKT TLV headers
  3136. *
  3137. * Return: cumulative_ip_length
  3138. */
  3139. static inline uint16_t
  3140. hal_rx_get_fisa_cumulative_ip_length(hal_soc_handle_t hal_soc_hdl,
  3141. uint8_t *buf)
  3142. {
  3143. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3144. if (!hal_soc || !hal_soc->ops) {
  3145. hal_err("hal handle is NULL");
  3146. QDF_BUG(0);
  3147. return 0;
  3148. }
  3149. if (hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length)
  3150. return hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length(buf);
  3151. return 0;
  3152. }
  3153. /**
  3154. * hal_rx_get_udp_proto: API to get UDP proto field
  3155. * from rx_msdu_start TLV
  3156. * @buf: pointer to the start of RX PKT TLV headers
  3157. *
  3158. * Return: UDP proto field value
  3159. */
  3160. static inline bool
  3161. hal_rx_get_udp_proto(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3162. {
  3163. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3164. if (!hal_soc || !hal_soc->ops) {
  3165. hal_err("hal handle is NULL");
  3166. QDF_BUG(0);
  3167. return 0;
  3168. }
  3169. if (hal_soc->ops->hal_rx_get_udp_proto)
  3170. return hal_soc->ops->hal_rx_get_udp_proto(buf);
  3171. return 0;
  3172. }
  3173. /**
  3174. * hal_rx_get_fisa_flow_agg_continuation: API to get fisa flow_agg_continuation
  3175. * from rx_msdu_end TLV
  3176. * @buf: pointer to the start of RX PKT TLV headers
  3177. *
  3178. * Return: flow_agg_continuation bit field value
  3179. */
  3180. static inline bool
  3181. hal_rx_get_fisa_flow_agg_continuation(hal_soc_handle_t hal_soc_hdl,
  3182. uint8_t *buf)
  3183. {
  3184. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3185. if (!hal_soc || !hal_soc->ops) {
  3186. hal_err("hal handle is NULL");
  3187. QDF_BUG(0);
  3188. return 0;
  3189. }
  3190. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation)
  3191. return hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation(buf);
  3192. return 0;
  3193. }
  3194. /**
  3195. * hal_rx_get_fisa_flow_agg_count: API to get fisa flow_agg count from
  3196. * rx_msdu_end TLV
  3197. * @buf: pointer to the start of RX PKT TLV headers
  3198. *
  3199. * Return: flow_agg count value
  3200. */
  3201. static inline uint8_t
  3202. hal_rx_get_fisa_flow_agg_count(hal_soc_handle_t hal_soc_hdl,
  3203. uint8_t *buf)
  3204. {
  3205. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3206. if (!hal_soc || !hal_soc->ops) {
  3207. hal_err("hal handle is NULL");
  3208. QDF_BUG(0);
  3209. return 0;
  3210. }
  3211. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_count)
  3212. return hal_soc->ops->hal_rx_get_fisa_flow_agg_count(buf);
  3213. return 0;
  3214. }
  3215. /**
  3216. * hal_rx_get_fisa_timeout: API to get fisa time out from rx_msdu_end TLV
  3217. * @buf: pointer to the start of RX PKT TLV headers
  3218. *
  3219. * Return: fisa flow_agg timeout bit value
  3220. */
  3221. static inline bool
  3222. hal_rx_get_fisa_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3223. {
  3224. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3225. if (!hal_soc || !hal_soc->ops) {
  3226. hal_err("hal handle is NULL");
  3227. QDF_BUG(0);
  3228. return 0;
  3229. }
  3230. if (hal_soc->ops->hal_rx_get_fisa_timeout)
  3231. return hal_soc->ops->hal_rx_get_fisa_timeout(buf);
  3232. return 0;
  3233. }
  3234. /**
  3235. * hal_rx_mpdu_start_tlv_tag_valid - API to check if RX_MPDU_START tlv
  3236. * tag is valid
  3237. *
  3238. * @hal_soc_hdl: HAL SOC handle
  3239. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  3240. *
  3241. * Return: true if RX_MPDU_START tlv tag is valid, else false
  3242. */
  3243. static inline uint8_t
  3244. hal_rx_mpdu_start_tlv_tag_valid(hal_soc_handle_t hal_soc_hdl,
  3245. void *rx_tlv_hdr)
  3246. {
  3247. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  3248. if (hal->ops->hal_rx_mpdu_start_tlv_tag_valid)
  3249. return hal->ops->hal_rx_mpdu_start_tlv_tag_valid(rx_tlv_hdr);
  3250. return 0;
  3251. }
  3252. /**
  3253. * hal_rx_buffer_addr_info_get_paddr(): get paddr/sw_cookie from
  3254. * <struct buffer_addr_info> structure
  3255. * @buf_addr_info: pointer to <struct buffer_addr_info> structure
  3256. * @buf_info: structure to return the buffer information including
  3257. * paddr/cookie
  3258. *
  3259. * return: None
  3260. */
  3261. static inline
  3262. void hal_rx_buffer_addr_info_get_paddr(void *buf_addr_info,
  3263. struct hal_buf_info *buf_info)
  3264. {
  3265. buf_info->paddr =
  3266. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  3267. ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  3268. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  3269. }
  3270. /**
  3271. * hal_rx_get_next_msdu_link_desc_buf_addr_info(): get next msdu link desc
  3272. * buffer addr info
  3273. * @link_desc_va: pointer to current msdu link Desc
  3274. * @next_addr_info: buffer to save next msdu link Desc buffer addr info
  3275. *
  3276. * return: None
  3277. */
  3278. static inline
  3279. void hal_rx_get_next_msdu_link_desc_buf_addr_info(
  3280. void *link_desc_va,
  3281. struct buffer_addr_info *next_addr_info)
  3282. {
  3283. struct rx_msdu_link *msdu_link = link_desc_va;
  3284. if (!msdu_link) {
  3285. qdf_mem_zero(next_addr_info,
  3286. sizeof(struct buffer_addr_info));
  3287. return;
  3288. }
  3289. *next_addr_info = msdu_link->next_msdu_link_desc_addr_info;
  3290. }
  3291. /**
  3292. * hal_rx_is_buf_addr_info_valid(): check is the buf_addr_info valid
  3293. *
  3294. * @buf_addr_info: pointer to buf_addr_info structure
  3295. *
  3296. * return: true: has valid paddr, false: not.
  3297. */
  3298. static inline
  3299. bool hal_rx_is_buf_addr_info_valid(
  3300. struct buffer_addr_info *buf_addr_info)
  3301. {
  3302. return (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) == 0) ?
  3303. false : true;
  3304. }
  3305. /**
  3306. * hal_rx_msdu_end_offset_get(): Get the MSDU end offset from
  3307. * rx_pkt_tlvs structure
  3308. *
  3309. * @hal_soc_hdl: HAL SOC handle
  3310. * return: msdu_end_tlv offset value
  3311. */
  3312. static inline
  3313. uint32_t hal_rx_msdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3314. {
  3315. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3316. if (!hal_soc || !hal_soc->ops) {
  3317. hal_err("hal handle is NULL");
  3318. QDF_BUG(0);
  3319. return 0;
  3320. }
  3321. return hal_soc->ops->hal_rx_msdu_end_offset_get();
  3322. }
  3323. /**
  3324. * hal_rx_msdu_start_offset_get(): Get the MSDU start offset from
  3325. * rx_pkt_tlvs structure
  3326. *
  3327. * @hal_soc_hdl: HAL SOC handle
  3328. * return: msdu_start_tlv offset value
  3329. */
  3330. static inline
  3331. uint32_t hal_rx_msdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3332. {
  3333. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3334. if (!hal_soc || !hal_soc->ops) {
  3335. hal_err("hal handle is NULL");
  3336. QDF_BUG(0);
  3337. return 0;
  3338. }
  3339. return hal_soc->ops->hal_rx_msdu_start_offset_get();
  3340. }
  3341. /**
  3342. * hal_rx_mpdu_start_offset_get(): Get the MPDU start offset from
  3343. * rx_pkt_tlvs structure
  3344. *
  3345. * @hal_soc_hdl: HAL SOC handle
  3346. * return: mpdu_start_tlv offset value
  3347. */
  3348. static inline
  3349. uint32_t hal_rx_mpdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3350. {
  3351. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3352. if (!hal_soc || !hal_soc->ops) {
  3353. hal_err("hal handle is NULL");
  3354. QDF_BUG(0);
  3355. return 0;
  3356. }
  3357. return hal_soc->ops->hal_rx_mpdu_start_offset_get();
  3358. }
  3359. /**
  3360. * hal_rx_mpdu_end_offset_get(): Get the MPDU end offset from
  3361. * rx_pkt_tlvs structure
  3362. *
  3363. * @hal_soc_hdl: HAL SOC handle
  3364. * return: mpdu_end_tlv offset value
  3365. */
  3366. static inline
  3367. uint32_t hal_rx_mpdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3368. {
  3369. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3370. if (!hal_soc || !hal_soc->ops) {
  3371. hal_err("hal handle is NULL");
  3372. QDF_BUG(0);
  3373. return 0;
  3374. }
  3375. return hal_soc->ops->hal_rx_mpdu_end_offset_get();
  3376. }
  3377. /**
  3378. * hal_rx_attn_offset_get(): Get the ATTENTION offset from
  3379. * rx_pkt_tlvs structure
  3380. *
  3381. * @hal_soc_hdl: HAL SOC handle
  3382. * return: attn_tlv offset value
  3383. */
  3384. static inline
  3385. uint32_t hal_rx_attn_offset_get(hal_soc_handle_t hal_soc_hdl)
  3386. {
  3387. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3388. if (!hal_soc || !hal_soc->ops) {
  3389. hal_err("hal handle is NULL");
  3390. QDF_BUG(0);
  3391. return 0;
  3392. }
  3393. return hal_soc->ops->hal_rx_attn_offset_get();
  3394. }
  3395. #endif /* _HAL_RX_H */