reo_flush_queue.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _REO_FLUSH_QUEUE_H_
  19. #define _REO_FLUSH_QUEUE_H_
  20. #if !defined(__ASSEMBLER__)
  21. #endif
  22. #include "uniform_reo_cmd_header.h"
  23. #define NUM_OF_DWORDS_REO_FLUSH_QUEUE 10
  24. #define NUM_OF_QWORDS_REO_FLUSH_QUEUE 5
  25. struct reo_flush_queue {
  26. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  27. struct uniform_reo_cmd_header cmd_header;
  28. uint32_t flush_desc_addr_31_0 : 32;
  29. uint32_t flush_desc_addr_39_32 : 8,
  30. block_desc_addr_usage_after_flush : 1,
  31. block_resource_index : 2,
  32. reserved_2a : 21;
  33. uint32_t reserved_3a : 32;
  34. uint32_t reserved_4a : 32;
  35. uint32_t reserved_5a : 32;
  36. uint32_t reserved_6a : 32;
  37. uint32_t reserved_7a : 32;
  38. uint32_t reserved_8a : 32;
  39. uint32_t tlv64_padding : 32;
  40. #else
  41. struct uniform_reo_cmd_header cmd_header;
  42. uint32_t flush_desc_addr_31_0 : 32;
  43. uint32_t reserved_2a : 21,
  44. block_resource_index : 2,
  45. block_desc_addr_usage_after_flush : 1,
  46. flush_desc_addr_39_32 : 8;
  47. uint32_t reserved_3a : 32;
  48. uint32_t reserved_4a : 32;
  49. uint32_t reserved_5a : 32;
  50. uint32_t reserved_6a : 32;
  51. uint32_t reserved_7a : 32;
  52. uint32_t reserved_8a : 32;
  53. uint32_t tlv64_padding : 32;
  54. #endif
  55. };
  56. #define REO_FLUSH_QUEUE_CMD_HEADER_REO_CMD_NUMBER_OFFSET 0x0000000000000000
  57. #define REO_FLUSH_QUEUE_CMD_HEADER_REO_CMD_NUMBER_LSB 0
  58. #define REO_FLUSH_QUEUE_CMD_HEADER_REO_CMD_NUMBER_MSB 15
  59. #define REO_FLUSH_QUEUE_CMD_HEADER_REO_CMD_NUMBER_MASK 0x000000000000ffff
  60. #define REO_FLUSH_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_OFFSET 0x0000000000000000
  61. #define REO_FLUSH_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_LSB 16
  62. #define REO_FLUSH_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_MSB 16
  63. #define REO_FLUSH_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_MASK 0x0000000000010000
  64. #define REO_FLUSH_QUEUE_CMD_HEADER_RESERVED_0A_OFFSET 0x0000000000000000
  65. #define REO_FLUSH_QUEUE_CMD_HEADER_RESERVED_0A_LSB 17
  66. #define REO_FLUSH_QUEUE_CMD_HEADER_RESERVED_0A_MSB 31
  67. #define REO_FLUSH_QUEUE_CMD_HEADER_RESERVED_0A_MASK 0x00000000fffe0000
  68. #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_31_0_OFFSET 0x0000000000000000
  69. #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_31_0_LSB 32
  70. #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_31_0_MSB 63
  71. #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_31_0_MASK 0xffffffff00000000
  72. #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_39_32_OFFSET 0x0000000000000008
  73. #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_39_32_LSB 0
  74. #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_39_32_MSB 7
  75. #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_39_32_MASK 0x00000000000000ff
  76. #define REO_FLUSH_QUEUE_BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH_OFFSET 0x0000000000000008
  77. #define REO_FLUSH_QUEUE_BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH_LSB 8
  78. #define REO_FLUSH_QUEUE_BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH_MSB 8
  79. #define REO_FLUSH_QUEUE_BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH_MASK 0x0000000000000100
  80. #define REO_FLUSH_QUEUE_BLOCK_RESOURCE_INDEX_OFFSET 0x0000000000000008
  81. #define REO_FLUSH_QUEUE_BLOCK_RESOURCE_INDEX_LSB 9
  82. #define REO_FLUSH_QUEUE_BLOCK_RESOURCE_INDEX_MSB 10
  83. #define REO_FLUSH_QUEUE_BLOCK_RESOURCE_INDEX_MASK 0x0000000000000600
  84. #define REO_FLUSH_QUEUE_RESERVED_2A_OFFSET 0x0000000000000008
  85. #define REO_FLUSH_QUEUE_RESERVED_2A_LSB 11
  86. #define REO_FLUSH_QUEUE_RESERVED_2A_MSB 31
  87. #define REO_FLUSH_QUEUE_RESERVED_2A_MASK 0x00000000fffff800
  88. #define REO_FLUSH_QUEUE_RESERVED_3A_OFFSET 0x0000000000000008
  89. #define REO_FLUSH_QUEUE_RESERVED_3A_LSB 32
  90. #define REO_FLUSH_QUEUE_RESERVED_3A_MSB 63
  91. #define REO_FLUSH_QUEUE_RESERVED_3A_MASK 0xffffffff00000000
  92. #define REO_FLUSH_QUEUE_RESERVED_4A_OFFSET 0x0000000000000010
  93. #define REO_FLUSH_QUEUE_RESERVED_4A_LSB 0
  94. #define REO_FLUSH_QUEUE_RESERVED_4A_MSB 31
  95. #define REO_FLUSH_QUEUE_RESERVED_4A_MASK 0x00000000ffffffff
  96. #define REO_FLUSH_QUEUE_RESERVED_5A_OFFSET 0x0000000000000010
  97. #define REO_FLUSH_QUEUE_RESERVED_5A_LSB 32
  98. #define REO_FLUSH_QUEUE_RESERVED_5A_MSB 63
  99. #define REO_FLUSH_QUEUE_RESERVED_5A_MASK 0xffffffff00000000
  100. #define REO_FLUSH_QUEUE_RESERVED_6A_OFFSET 0x0000000000000018
  101. #define REO_FLUSH_QUEUE_RESERVED_6A_LSB 0
  102. #define REO_FLUSH_QUEUE_RESERVED_6A_MSB 31
  103. #define REO_FLUSH_QUEUE_RESERVED_6A_MASK 0x00000000ffffffff
  104. #define REO_FLUSH_QUEUE_RESERVED_7A_OFFSET 0x0000000000000018
  105. #define REO_FLUSH_QUEUE_RESERVED_7A_LSB 32
  106. #define REO_FLUSH_QUEUE_RESERVED_7A_MSB 63
  107. #define REO_FLUSH_QUEUE_RESERVED_7A_MASK 0xffffffff00000000
  108. #define REO_FLUSH_QUEUE_RESERVED_8A_OFFSET 0x0000000000000020
  109. #define REO_FLUSH_QUEUE_RESERVED_8A_LSB 0
  110. #define REO_FLUSH_QUEUE_RESERVED_8A_MSB 31
  111. #define REO_FLUSH_QUEUE_RESERVED_8A_MASK 0x00000000ffffffff
  112. #define REO_FLUSH_QUEUE_TLV64_PADDING_OFFSET 0x0000000000000020
  113. #define REO_FLUSH_QUEUE_TLV64_PADDING_LSB 32
  114. #define REO_FLUSH_QUEUE_TLV64_PADDING_MSB 63
  115. #define REO_FLUSH_QUEUE_TLV64_PADDING_MASK 0xffffffff00000000
  116. #endif