ar900Bdef.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /*
  2. * Copyright (c) 2010, 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_module.h"
  19. #if defined(AR900B_HEADERS_DEF)
  20. #define AR900B 1
  21. #define WLAN_HEADERS 1
  22. #include "common_drv.h"
  23. #include "AR900B/soc_addrs.h"
  24. #include "AR900B/extra/hw/apb_map.h"
  25. #include "AR900B/hw/gpio_athr_wlan_reg.h"
  26. #ifdef WLAN_HEADERS
  27. #include "AR900B/extra/hw/wifi_top_reg_map.h"
  28. #include "AR900B/hw/rtc_soc_reg.h"
  29. #endif
  30. #include "AR900B/hw/si_reg.h"
  31. #include "AR900B/extra/hw/pcie_local_reg.h"
  32. #include "AR900B/hw/ce_wrapper_reg_csr.h"
  33. /* TODO
  34. * #include "hw/soc_core_reg.h"
  35. * #include "hw/soc_pcie_reg.h"
  36. * #include "hw/ce_reg_csr.h"
  37. */
  38. #include "AR900B/extra/hw/soc_core_reg.h"
  39. #include "AR900B/hw/soc_pcie_reg.h"
  40. #include "AR900B/extra/hw/ce_reg_csr.h"
  41. #include <AR900B/hw/interface/rx_location_info.h>
  42. #include <AR900B/hw/interface/rx_pkt_end.h>
  43. #include <AR900B/hw/interface/rx_phy_ppdu_end.h>
  44. #include <AR900B/hw/interface/rx_timing_offset.h>
  45. #include <AR900B/hw/interface/rx_location_info.h>
  46. #include <AR900B/hw/tlv/rx_ppdu_start.h>
  47. #include <AR900B/hw/tlv/rx_ppdu_end.h>
  48. #include <AR900B/hw/tlv/rx_mpdu_start.h>
  49. #include <AR900B/hw/tlv/rx_mpdu_end.h>
  50. #include <AR900B/hw/tlv/rx_msdu_start.h>
  51. #include <AR900B/hw/tlv/rx_msdu_end.h>
  52. #include <AR900B/hw/tlv/rx_attention.h>
  53. #include <AR900B/hw/tlv/rx_frag_info.h>
  54. #include <AR900B/hw/datastruct/msdu_link_ext.h>
  55. #include <AR900B/hw/emu_phy_reg.h>
  56. /* Base address is defined in pcie_local_reg.h. Macros which access the
  57. * registers include the base address in their definition.
  58. */
  59. #define PCIE_LOCAL_BASE_ADDRESS 0
  60. #define FW_EVENT_PENDING_ADDRESS (WIFICMN_SCRATCH_3_ADDRESS)
  61. #define DRAM_BASE_ADDRESS TARG_DRAM_START
  62. /* Backwards compatibility -- TBDXXX */
  63. #define MISSING 0
  64. #define WLAN_SYSTEM_SLEEP_DISABLE_LSB WIFI_SYSTEM_SLEEP_DISABLE_LSB
  65. #define WLAN_SYSTEM_SLEEP_DISABLE_MASK WIFI_SYSTEM_SLEEP_DISABLE_MASK
  66. #define WLAN_RESET_CONTROL_COLD_RST_MASK WIFI_RESET_CONTROL_MAC_COLD_RST_MASK
  67. #define WLAN_RESET_CONTROL_WARM_RST_MASK WIFI_RESET_CONTROL_MAC_WARM_RST_MASK
  68. #define SOC_CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_ADDRESS
  69. #define SOC_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_ADDRESS
  70. #define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_ADDRESS
  71. #define SOC_LPO_CAL_OFFSET SOC_LPO_CAL_ADDRESS
  72. #define SOC_RESET_CONTROL_CE_RST_MASK WIFI_RESET_CONTROL_CE_RESET_MASK
  73. #define WLAN_SYSTEM_SLEEP_OFFSET WIFI_SYSTEM_SLEEP_ADDRESS
  74. #define WLAN_RESET_CONTROL_OFFSET WIFI_RESET_CONTROL_ADDRESS
  75. #define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
  76. #define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
  77. #define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
  78. #define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
  79. #define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
  80. #define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
  81. #define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
  82. #define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
  83. #define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
  84. #define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
  85. #define LOCAL_SCRATCH_OFFSET 0x18
  86. #define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
  87. #define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
  88. #define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
  89. #define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
  90. #define SI_CONFIG_OFFSET SI_CONFIG_ADDRESS
  91. #define SI_TX_DATA0_OFFSET SI_TX_DATA0_ADDRESS
  92. #define SI_TX_DATA1_OFFSET SI_TX_DATA1_ADDRESS
  93. #define SI_RX_DATA0_OFFSET SI_RX_DATA0_ADDRESS
  94. #define SI_RX_DATA1_OFFSET SI_RX_DATA1_ADDRESS
  95. #define SI_CS_OFFSET SI_CS_ADDRESS
  96. #define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
  97. #define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
  98. #define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
  99. #define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
  100. #define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
  101. #define MBOX_BASE_ADDRESS MISSING
  102. #define INT_STATUS_ENABLE_ERROR_LSB MISSING
  103. #define INT_STATUS_ENABLE_ERROR_MASK MISSING
  104. #define INT_STATUS_ENABLE_CPU_LSB MISSING
  105. #define INT_STATUS_ENABLE_CPU_MASK MISSING
  106. #define INT_STATUS_ENABLE_COUNTER_LSB MISSING
  107. #define INT_STATUS_ENABLE_COUNTER_MASK MISSING
  108. #define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
  109. #define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
  110. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
  111. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
  112. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
  113. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
  114. #define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
  115. #define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
  116. #define INT_STATUS_ENABLE_ADDRESS MISSING
  117. #define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
  118. #define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
  119. #define HOST_INT_STATUS_ADDRESS MISSING
  120. #define CPU_INT_STATUS_ADDRESS MISSING
  121. #define ERROR_INT_STATUS_ADDRESS MISSING
  122. #define ERROR_INT_STATUS_WAKEUP_MASK MISSING
  123. #define ERROR_INT_STATUS_WAKEUP_LSB MISSING
  124. #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
  125. #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
  126. #define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
  127. #define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
  128. #define COUNT_DEC_ADDRESS MISSING
  129. #define HOST_INT_STATUS_CPU_MASK MISSING
  130. #define HOST_INT_STATUS_CPU_LSB MISSING
  131. #define HOST_INT_STATUS_ERROR_MASK MISSING
  132. #define HOST_INT_STATUS_ERROR_LSB MISSING
  133. #define HOST_INT_STATUS_COUNTER_MASK MISSING
  134. #define HOST_INT_STATUS_COUNTER_LSB MISSING
  135. #define RX_LOOKAHEAD_VALID_ADDRESS MISSING
  136. #define WINDOW_DATA_ADDRESS MISSING
  137. #define WINDOW_READ_ADDR_ADDRESS MISSING
  138. #define WINDOW_WRITE_ADDR_ADDRESS MISSING
  139. /* MAC Descriptor */
  140. #define RX_PPDU_END_ANTENNA_OFFSET_DWORD (RX_PPDU_END_25_RX_ANTENNA_OFFSET >> 2)
  141. /* GPIO Register */
  142. #define GPIO_ENABLE_W1TS_LOW_ADDRESS WLAN_GPIO_ENABLE_W1TS_LOW_ADDRESS
  143. #define GPIO_PIN0_CONFIG_LSB WLAN_GPIO_PIN0_CONFIG_LSB
  144. #define GPIO_PIN0_PAD_PULL_LSB WLAN_GPIO_PIN0_PAD_PULL_LSB
  145. #define GPIO_PIN0_PAD_PULL_MASK WLAN_GPIO_PIN0_PAD_PULL_MASK
  146. /* CE descriptor */
  147. #define CE_SRC_DESC_SIZE_DWORD 2
  148. #define CE_DEST_DESC_SIZE_DWORD 2
  149. #define CE_SRC_DESC_SRC_PTR_OFFSET_DWORD 0
  150. #define CE_SRC_DESC_INFO_OFFSET_DWORD 1
  151. #define CE_DEST_DESC_DEST_PTR_OFFSET_DWORD 0
  152. #define CE_DEST_DESC_INFO_OFFSET_DWORD 1
  153. #if _BYTE_ORDER == _BIG_ENDIAN
  154. #define CE_SRC_DESC_INFO_NBYTES_MASK 0xFFFF0000
  155. #define CE_SRC_DESC_INFO_NBYTES_SHIFT 16
  156. #define CE_SRC_DESC_INFO_GATHER_MASK 0x00008000
  157. #define CE_SRC_DESC_INFO_GATHER_SHIFT 15
  158. #define CE_SRC_DESC_INFO_BYTE_SWAP_MASK 0x00004000
  159. #define CE_SRC_DESC_INFO_BYTE_SWAP_SHIFT 14
  160. #define CE_SRC_DESC_INFO_HOST_INT_DISABLE_MASK 0x00002000
  161. #define CE_SRC_DESC_INFO_HOST_INT_DISABLE_SHIFT 13
  162. #define CE_SRC_DESC_INFO_TARGET_INT_DISABLE_MASK 0x00001000
  163. #define CE_SRC_DESC_INFO_TARGET_INT_DISABLE_SHIFT 12
  164. #define CE_SRC_DESC_INFO_META_DATA_MASK 0x00000FFF
  165. #define CE_SRC_DESC_INFO_META_DATA_SHIFT 0
  166. #else
  167. #define CE_SRC_DESC_INFO_NBYTES_MASK 0x0000FFFF
  168. #define CE_SRC_DESC_INFO_NBYTES_SHIFT 0
  169. #define CE_SRC_DESC_INFO_GATHER_MASK 0x00010000
  170. #define CE_SRC_DESC_INFO_GATHER_SHIFT 16
  171. #define CE_SRC_DESC_INFO_BYTE_SWAP_MASK 0x00020000
  172. #define CE_SRC_DESC_INFO_BYTE_SWAP_SHIFT 17
  173. #define CE_SRC_DESC_INFO_HOST_INT_DISABLE_MASK 0x00040000
  174. #define CE_SRC_DESC_INFO_HOST_INT_DISABLE_SHIFT 18
  175. #define CE_SRC_DESC_INFO_TARGET_INT_DISABLE_MASK 0x00080000
  176. #define CE_SRC_DESC_INFO_TARGET_INT_DISABLE_SHIFT 19
  177. #define CE_SRC_DESC_INFO_META_DATA_MASK 0xFFF00000
  178. #define CE_SRC_DESC_INFO_META_DATA_SHIFT 20
  179. #endif
  180. #if _BYTE_ORDER == _BIG_ENDIAN
  181. #define CE_DEST_DESC_INFO_NBYTES_MASK 0xFFFF0000
  182. #define CE_DEST_DESC_INFO_NBYTES_SHIFT 16
  183. #define CE_DEST_DESC_INFO_GATHER_MASK 0x00008000
  184. #define CE_DEST_DESC_INFO_GATHER_SHIFT 15
  185. #define CE_DEST_DESC_INFO_BYTE_SWAP_MASK 0x00004000
  186. #define CE_DEST_DESC_INFO_BYTE_SWAP_SHIFT 14
  187. #define CE_DEST_DESC_INFO_HOST_INT_DISABLE_MASK 0x00002000
  188. #define CE_DEST_DESC_INFO_HOST_INT_DISABLE_SHIFT 13
  189. #define CE_DEST_DESC_INFO_TARGET_INT_DISABLE_MASK 0x00001000
  190. #define CE_DEST_DESC_INFO_TARGET_INT_DISABLE_SHIFT 12
  191. #define CE_DEST_DESC_INFO_META_DATA_MASK 0x00000FFF
  192. #define CE_DEST_DESC_INFO_META_DATA_SHIFT 0
  193. #else
  194. #define CE_DEST_DESC_INFO_NBYTES_MASK 0x0000FFFF
  195. #define CE_DEST_DESC_INFO_NBYTES_SHIFT 0
  196. #define CE_DEST_DESC_INFO_GATHER_MASK 0x00010000
  197. #define CE_DEST_DESC_INFO_GATHER_SHIFT 16
  198. #define CE_DEST_DESC_INFO_BYTE_SWAP_MASK 0x00020000
  199. #define CE_DEST_DESC_INFO_BYTE_SWAP_SHIFT 17
  200. #define CE_DEST_DESC_INFO_HOST_INT_DISABLE_MASK 0x00040000
  201. #define CE_DEST_DESC_INFO_HOST_INT_DISABLE_SHIFT 18
  202. #define CE_DEST_DESC_INFO_TARGET_INT_DISABLE_MASK 0x00080000
  203. #define CE_DEST_DESC_INFO_TARGET_INT_DISABLE_SHIFT 19
  204. #define CE_DEST_DESC_INFO_META_DATA_MASK 0xFFF00000
  205. #define CE_DEST_DESC_INFO_META_DATA_SHIFT 20
  206. #endif
  207. #define MY_TARGET_DEF AR900B_TARGETdef
  208. #define MY_HOST_DEF AR900B_HOSTdef
  209. #define MY_CEREG_DEF AR900B_CE_TARGETdef
  210. #define MY_TARGET_BOARD_DATA_SZ AR900B_BOARD_DATA_SZ
  211. #define MY_TARGET_BOARD_EXT_DATA_SZ AR900B_BOARD_EXT_DATA_SZ
  212. #include "targetdef.h"
  213. #include "hostdef.h"
  214. qdf_export_symbol(AR900B_CE_TARGETdef);
  215. #else
  216. #include "common_drv.h"
  217. #include "targetdef.h"
  218. #include "hostdef.h"
  219. struct targetdef_s *AR900B_TARGETdef;
  220. struct hostdef_s *AR900B_HOSTdef;
  221. #endif /*AR900B_HEADERS_DEF */
  222. qdf_export_symbol(AR900B_TARGETdef);
  223. qdf_export_symbol(AR900B_HOSTdef);