hal_api_mon.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673
  1. /*
  2. * Copyright (c) 2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_API_MON_H_
  19. #define _HAL_API_MON_H_
  20. #include "qdf_types.h"
  21. #include "hal_internal.h"
  22. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  23. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  24. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  25. #define HAL_RX_GET(_ptr, block, field) \
  26. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  27. HAL_RX_MASk(block, field)) >> \
  28. HAL_RX_LSB(block, field))
  29. #define HAL_RX_PHY_DATA_RADAR 0x01
  30. #define HAL_SU_MU_CODING_LDPC 0x01
  31. #define HAL_RX_FCS_LEN (4)
  32. #define KEY_EXTIV 0x20
  33. #define HAL_RX_USER_TLV32_TYPE_OFFSET 0x00000000
  34. #define HAL_RX_USER_TLV32_TYPE_LSB 1
  35. #define HAL_RX_USER_TLV32_TYPE_MASK 0x000003FE
  36. #define HAL_RX_USER_TLV32_LEN_OFFSET 0x00000000
  37. #define HAL_RX_USER_TLV32_LEN_LSB 10
  38. #define HAL_RX_USER_TLV32_LEN_MASK 0x003FFC00
  39. #define HAL_RX_USER_TLV32_USERID_OFFSET 0x00000000
  40. #define HAL_RX_USER_TLV32_USERID_LSB 26
  41. #define HAL_RX_USER_TLV32_USERID_MASK 0xFC000000
  42. #define HAL_ALIGN(x, a) HAL_ALIGN_MASK(x, (a)-1)
  43. #define HAL_ALIGN_MASK(x, mask) (typeof(x))(((uint32)(x) + (mask)) & ~(mask))
  44. #define HAL_RX_TLV32_HDR_SIZE 4
  45. #define HAL_RX_GET_USER_TLV32_TYPE(rx_status_tlv_ptr) \
  46. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  47. HAL_RX_USER_TLV32_TYPE_MASK) >> \
  48. HAL_RX_USER_TLV32_TYPE_LSB)
  49. #define HAL_RX_GET_USER_TLV32_LEN(rx_status_tlv_ptr) \
  50. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  51. HAL_RX_USER_TLV32_LEN_MASK) >> \
  52. HAL_RX_USER_TLV32_LEN_LSB)
  53. #define HAL_RX_GET_USER_TLV32_USERID(rx_status_tlv_ptr) \
  54. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  55. HAL_RX_USER_TLV32_USERID_MASK) >> \
  56. HAL_RX_USER_TLV32_USERID_LSB)
  57. #define HAL_TLV_STATUS_PPDU_NOT_DONE 0
  58. #define HAL_TLV_STATUS_PPDU_DONE 1
  59. #define HAL_TLV_STATUS_DUMMY 2
  60. #define HAL_MAX_UL_MU_USERS 8
  61. #define HAL_RX_PKT_TYPE_11A 0
  62. #define HAL_RX_PKT_TYPE_11B 1
  63. #define HAL_RX_PKT_TYPE_11N 2
  64. #define HAL_RX_PKT_TYPE_11AC 3
  65. #define HAL_RX_PKT_TYPE_11AX 4
  66. #define HAL_RX_RECEPTION_TYPE_SU 0
  67. #define HAL_RX_RECEPTION_TYPE_MU_MIMO 1
  68. #define HAL_RX_RECEPTION_TYPE_OFDMA 2
  69. #define HAL_RX_RECEPTION_TYPE_MU_OFDMA 3
  70. enum {
  71. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  72. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  73. HAL_HW_RX_DECAP_FORMAT_ETH2,
  74. HAL_HW_RX_DECAP_FORMAT_8023,
  75. };
  76. enum {
  77. DP_PPDU_STATUS_START,
  78. DP_PPDU_STATUS_DONE,
  79. };
  80. static inline
  81. uint32_t HAL_RX_MON_HW_RX_DESC_SIZE(void)
  82. {
  83. /* return the HW_RX_DESC size */
  84. return sizeof(struct rx_pkt_tlvs);
  85. }
  86. static inline
  87. uint8_t *HAL_RX_MON_DEST_GET_DESC(uint8_t *data)
  88. {
  89. return data;
  90. }
  91. static inline
  92. uint32_t HAL_RX_DESC_GET_MPDU_LENGTH_ERR(void *hw_desc_addr)
  93. {
  94. struct rx_attention *rx_attn;
  95. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  96. rx_attn = &rx_desc->attn_tlv.rx_attn;
  97. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, MPDU_LENGTH_ERR);
  98. }
  99. static inline
  100. uint32_t HAL_RX_DESC_GET_MPDU_FCS_ERR(void *hw_desc_addr)
  101. {
  102. struct rx_attention *rx_attn;
  103. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  104. rx_attn = &rx_desc->attn_tlv.rx_attn;
  105. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, FCS_ERR);
  106. }
  107. static inline
  108. uint32_t
  109. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  110. struct rx_msdu_start *rx_msdu_start;
  111. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  112. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  113. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  114. }
  115. static inline
  116. uint8_t *
  117. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  118. uint8_t *rx_pkt_hdr;
  119. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  120. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  121. return rx_pkt_hdr;
  122. }
  123. static inline
  124. uint32_t HAL_RX_MON_HW_DESC_GET_PPDUID_GET(void *hw_desc_addr)
  125. {
  126. struct rx_attention *rx_attn;
  127. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  128. rx_attn = &rx_desc->attn_tlv.rx_attn;
  129. return HAL_RX_GET(rx_attn, RX_ATTENTION_0, PHY_PPDU_ID);
  130. }
  131. /* TODO: Move all Rx descriptor functions to hal_rx.h to avoid duplication */
  132. static inline
  133. uint32_t hal_rx_desc_is_first_msdu(void *hw_desc_addr)
  134. {
  135. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  136. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  137. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  138. }
  139. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  140. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  141. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  142. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  143. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  144. #define HAL_RX_REO_ENT_BUFFER_ADDR_39_32_GET(reo_ent_desc) \
  145. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  146. (((struct reo_entrance_ring *)reo_ent_desc) \
  147. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  148. #define HAL_RX_REO_ENT_BUFFER_ADDR_31_0_GET(reo_ent_desc) \
  149. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  150. (((struct reo_entrance_ring *)reo_ent_desc) \
  151. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  152. #define HAL_RX_REO_ENT_BUF_COOKIE_GET(reo_ent_desc) \
  153. (HAL_RX_BUF_COOKIE_GET(& \
  154. (((struct reo_entrance_ring *)reo_ent_desc) \
  155. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  156. /**
  157. * hal_rx_reo_ent_buf_paddr_get: Gets the physical address and
  158. * cookie from the REO entrance ring element
  159. *
  160. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  161. * the current descriptor
  162. * @ buf_info: structure to return the buffer information
  163. * @ msdu_cnt: pointer to msdu count in MPDU
  164. * Return: void
  165. */
  166. static inline
  167. void hal_rx_reo_ent_buf_paddr_get(void *rx_desc,
  168. struct hal_buf_info *buf_info,
  169. void **pp_buf_addr_info,
  170. uint32_t *msdu_cnt
  171. )
  172. {
  173. struct reo_entrance_ring *reo_ent_ring =
  174. (struct reo_entrance_ring *)rx_desc;
  175. struct buffer_addr_info *buf_addr_info;
  176. struct rx_mpdu_desc_info *rx_mpdu_desc_info_details;
  177. uint32_t loop_cnt;
  178. rx_mpdu_desc_info_details =
  179. &reo_ent_ring->reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  180. *msdu_cnt = HAL_RX_GET(rx_mpdu_desc_info_details,
  181. RX_MPDU_DESC_INFO_0, MSDU_COUNT);
  182. loop_cnt = HAL_RX_GET(reo_ent_ring, REO_ENTRANCE_RING_7, LOOPING_COUNT);
  183. buf_addr_info =
  184. &reo_ent_ring->reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  185. buf_info->paddr =
  186. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  187. ((uint64_t)
  188. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  189. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  190. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  191. "[%s][%d] ReoAddr=%p, addrInfo=%p, paddr=0x%llx, loopcnt=%d\n",
  192. __func__, __LINE__, reo_ent_ring, buf_addr_info,
  193. (unsigned long long)buf_info->paddr, loop_cnt);
  194. *pp_buf_addr_info = (void *)buf_addr_info;
  195. }
  196. static inline
  197. void hal_rx_mon_next_link_desc_get(void *rx_msdu_link_desc,
  198. struct hal_buf_info *buf_info, void **pp_buf_addr_info)
  199. {
  200. struct rx_msdu_link *msdu_link =
  201. (struct rx_msdu_link *)rx_msdu_link_desc;
  202. struct buffer_addr_info *buf_addr_info;
  203. buf_addr_info = &msdu_link->next_msdu_link_desc_addr_info;
  204. buf_info->paddr =
  205. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  206. ((uint64_t)
  207. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  208. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  209. *pp_buf_addr_info = (void *)buf_addr_info;
  210. }
  211. /**
  212. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  213. *
  214. * @ soc : HAL version of the SOC pointer
  215. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  216. * @ buf_addr_info : void pointer to the buffer_addr_info
  217. *
  218. * Return: void
  219. */
  220. static inline void hal_rx_mon_msdu_link_desc_set(struct hal_soc *soc,
  221. void *src_srng_desc, void *buf_addr_info)
  222. {
  223. struct buffer_addr_info *wbm_srng_buffer_addr_info =
  224. (struct buffer_addr_info *)src_srng_desc;
  225. uint64_t paddr;
  226. struct buffer_addr_info *p_buffer_addr_info =
  227. (struct buffer_addr_info *)buf_addr_info;
  228. paddr =
  229. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  230. ((uint64_t)
  231. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  232. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  233. "[%s][%d] src_srng_desc=%p, buf_addr=0x%llx, cookie=0x%llx\n",
  234. __func__, __LINE__, src_srng_desc, (unsigned long long)paddr,
  235. (unsigned long long)p_buffer_addr_info->sw_buffer_cookie);
  236. /* Structure copy !!! */
  237. *wbm_srng_buffer_addr_info =
  238. *((struct buffer_addr_info *)buf_addr_info);
  239. }
  240. static inline
  241. uint32 hal_get_rx_msdu_link_desc_size(void)
  242. {
  243. return sizeof(struct rx_msdu_link);
  244. }
  245. enum {
  246. HAL_PKT_TYPE_OFDM = 0,
  247. HAL_PKT_TYPE_CCK,
  248. HAL_PKT_TYPE_HT,
  249. HAL_PKT_TYPE_VHT,
  250. HAL_PKT_TYPE_HE,
  251. };
  252. enum {
  253. HAL_SGI_0_8_US,
  254. HAL_SGI_0_4_US,
  255. HAL_SGI_1_6_US,
  256. HAL_SGI_3_2_US,
  257. };
  258. enum {
  259. HAL_FULL_RX_BW_20,
  260. HAL_FULL_RX_BW_40,
  261. HAL_FULL_RX_BW_80,
  262. HAL_FULL_RX_BW_160,
  263. };
  264. enum {
  265. HAL_RX_TYPE_SU,
  266. HAL_RX_TYPE_MU_MIMO,
  267. HAL_RX_TYPE_MU_OFDMA,
  268. HAL_RX_TYPE_MU_OFDMA_MIMO,
  269. };
  270. /**
  271. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  272. *
  273. * @ hw_desc_addr: Start address of Rx HW TLVs
  274. * @ rs: Status for monitor mode
  275. *
  276. * Return: void
  277. */
  278. static inline
  279. void hal_rx_mon_hw_desc_get_mpdu_status(void *hw_desc_addr,
  280. struct mon_rx_status *rs)
  281. {
  282. struct rx_msdu_start *rx_msdu_start;
  283. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  284. uint32_t reg_value;
  285. static uint32_t sgi_hw_to_cdp[] = {
  286. CDP_SGI_0_8_US,
  287. CDP_SGI_0_4_US,
  288. CDP_SGI_1_6_US,
  289. CDP_SGI_3_2_US,
  290. };
  291. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  292. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  293. RX_MSDU_START_5, USER_RSSI);
  294. rs->mcs = HAL_RX_GET(rx_msdu_start,
  295. RX_MSDU_START_5, RATE_MCS);
  296. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  297. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  298. rs->sgi = sgi_hw_to_cdp[reg_value];
  299. rs->nr_ant = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, NSS);
  300. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, PKT_TYPE);
  301. switch (reg_value) {
  302. case HAL_RX_PKT_TYPE_11AC:
  303. rs->vht_flags = 1;
  304. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5,
  305. RECEIVE_BANDWIDTH);
  306. rs->vht_flag_values2 = 0x01 << reg_value;
  307. rs->vht_flag_values3[0] = rs->mcs << 4;
  308. break;
  309. case HAL_RX_PKT_TYPE_11AX:
  310. rs->he_flags = 1;
  311. break;
  312. default:
  313. break;
  314. }
  315. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  316. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  317. /* TODO: rs->beamformed should be set for SU beamforming also */
  318. }
  319. struct hal_rx_ppdu_user_info {
  320. };
  321. struct hal_rx_ppdu_common_info {
  322. uint32_t ppdu_id;
  323. uint32_t ppdu_timestamp;
  324. };
  325. struct hal_rx_ppdu_info {
  326. struct hal_rx_ppdu_common_info com_info;
  327. struct hal_rx_ppdu_user_info user_info[HAL_MAX_UL_MU_USERS];
  328. struct mon_rx_status rx_status;
  329. };
  330. static inline uint32_t
  331. hal_get_rx_status_buf_size(void) {
  332. /* RX status buffer size is hard coded for now */
  333. return 2048;
  334. }
  335. static inline uint8_t*
  336. hal_rx_status_get_next_tlv(uint8_t *rx_tlv) {
  337. uint32_t tlv_len, tlv_tag;
  338. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  339. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  340. /* The actual length of PPDU_END is the combined lenght of many PHY
  341. * TLVs that follow. Skip the TLV header and
  342. * rx_rxpcu_classification_overview that follows the header to get to
  343. * next TLV.
  344. */
  345. if (tlv_tag == WIFIRX_PPDU_END_E)
  346. tlv_len = sizeof(struct rx_rxpcu_classification_overview);
  347. return (uint8_t *)(((unsigned long)(rx_tlv + tlv_len +
  348. HAL_RX_TLV32_HDR_SIZE + 3)) & (~((unsigned long)3)));
  349. }
  350. static inline uint32_t
  351. hal_rx_status_get_tlv_info(void *rx_tlv, struct hal_rx_ppdu_info *ppdu_info)
  352. {
  353. uint32_t tlv_tag, user_id, tlv_len, value;
  354. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  355. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv);
  356. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  357. rx_tlv = (uint8_t *) rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  358. switch (tlv_tag) {
  359. case WIFIRX_PPDU_START_E:
  360. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  361. "[%s][%d] ppdu_start_e len=%d\n",
  362. __func__, __LINE__, tlv_len);
  363. ppdu_info->com_info.ppdu_id =
  364. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  365. PHY_PPDU_ID);
  366. /* TODO: Ensure channel number is set in PHY meta data */
  367. ppdu_info->rx_status.chan_freq =
  368. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  369. SW_PHY_META_DATA);
  370. ppdu_info->com_info.ppdu_timestamp =
  371. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  372. PPDU_START_TIMESTAMP);
  373. break;
  374. case WIFIRX_PPDU_START_USER_INFO_E:
  375. break;
  376. case WIFIRX_PPDU_END_E:
  377. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  378. "[%s][%d] ppdu_end_e len=%d\n",
  379. __func__, __LINE__, tlv_len);
  380. /* This is followed by sub-TLVs of PPDU_END */
  381. break;
  382. case WIFIRXPCU_PPDU_END_INFO_E:
  383. ppdu_info->rx_status.tsft =
  384. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  385. WB_TIMESTAMP_UPPER_32);
  386. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  387. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  388. WB_TIMESTAMP_LOWER_32);
  389. break;
  390. case WIFIRX_PPDU_END_USER_STATS_E:
  391. break;
  392. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  393. break;
  394. case WIFIRX_PPDU_END_STATUS_DONE_E:
  395. return HAL_TLV_STATUS_PPDU_DONE;
  396. case WIFIDUMMY_E:
  397. return HAL_TLV_STATUS_PPDU_DONE;
  398. case WIFIPHYRX_HT_SIG_E:
  399. {
  400. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  401. HAL_RX_OFFSET(PHYRX_HT_SIG_0,
  402. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  403. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  404. FEC_CODING);
  405. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  406. 1 : 0;
  407. break;
  408. }
  409. case WIFIPHYRX_VHT_SIG_A_E:
  410. {
  411. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  412. HAL_RX_OFFSET(PHYRX_VHT_SIG_A_0,
  413. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  414. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  415. SU_MU_CODING);
  416. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  417. 1 : 0;
  418. break;
  419. }
  420. case WIFIPHYRX_HE_SIG_A_SU_E:
  421. ppdu_info->rx_status.he_sig_A1 =
  422. *((uint32_t *)((uint8_t *)rx_tlv +
  423. HAL_RX_OFFSET(PHYRX_HE_SIG_A_SU_0,
  424. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS)));
  425. ppdu_info->rx_status.he_sig_A1 |=
  426. QDF_MON_STATUS_HE_SIG_A1_HE_FORMAT_SU;
  427. /* TODO: Enabling all known bits. Check if this should be
  428. * enabled selectively
  429. */
  430. ppdu_info->rx_status.he_sig_A1_known =
  431. QDF_MON_STATUS_HE_SIG_A1_SU_KNOWN_ALL;
  432. ppdu_info->rx_status.he_sig_A2 =
  433. *((uint32_t *)((uint8_t *)rx_tlv +
  434. HAL_RX_OFFSET(PHYRX_HE_SIG_A_SU_1,
  435. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS)));
  436. ppdu_info->rx_status.he_sig_A2_known =
  437. QDF_MON_STATUS_HE_SIG_A2_SU_KNOWN_ALL;
  438. break;
  439. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  440. ppdu_info->rx_status.he_sig_A1 =
  441. *((uint32_t *)((uint8_t *)rx_tlv +
  442. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_DL_0,
  443. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS)));
  444. ppdu_info->rx_status.he_sig_A1 |=
  445. QDF_MON_STATUS_HE_SIG_A1_HE_FORMAT_MU;
  446. ppdu_info->rx_status.he_sig_A1_known =
  447. QDF_MON_STATUS_HE_SIG_A1_MU_KNOWN_ALL;
  448. ppdu_info->rx_status.he_sig_A2 =
  449. *((uint32_t *)((uint8_t *)rx_tlv +
  450. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_DL_1,
  451. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS)));
  452. ppdu_info->rx_status.he_sig_A2_known =
  453. QDF_MON_STATUS_HE_SIG_A2_MU_KNOWN_ALL;
  454. break;
  455. case WIFIPHYRX_HE_SIG_B1_MU_E:
  456. {
  457. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  458. *((uint32_t *)((uint8_t *)rx_tlv +
  459. HAL_RX_OFFSET(PHYRX_HE_SIG_B1_MU_0,
  460. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS)));
  461. ppdu_info->rx_status.he_sig_b_common_RU[0] =
  462. HAL_RX_GET(he_sig_b1_mu_info, HE_SIG_B1_MU_INFO_0,
  463. RU_ALLOCATION);
  464. ppdu_info->rx_status.he_sig_b_common_known =
  465. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  466. /* TODO: Check on the availability of other fields in
  467. * sig_b_common
  468. */
  469. break;
  470. }
  471. case WIFIPHYRX_HE_SIG_B2_MU_E:
  472. ppdu_info->rx_status.he_sig_b_user =
  473. *((uint32_t *)((uint8_t *)rx_tlv +
  474. HAL_RX_OFFSET(PHYRX_HE_SIG_B2_MU_0,
  475. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS)));
  476. ppdu_info->rx_status.he_sig_b_user_known =
  477. QDF_MON_STATUS_HE_SIG_B_USER_KNOWN_SIG_B_ALL;
  478. break;
  479. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  480. ppdu_info->rx_status.he_sig_b_user =
  481. *((uint32_t *)((uint8_t *)rx_tlv +
  482. HAL_RX_OFFSET(PHYRX_HE_SIG_B2_OFDMA_0,
  483. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS)));
  484. ppdu_info->rx_status.he_sig_b_user_known =
  485. QDF_MON_STATUS_HE_SIG_B_USER_KNOWN_SIG_B_ALL;
  486. break;
  487. case WIFIPHYRX_RSSI_LEGACY_E:
  488. {
  489. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  490. HAL_RX_OFFSET(PHYRX_RSSI_LEGACY_3,
  491. RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS);
  492. value = HAL_RX_GET(rssi_info_tlv,
  493. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  494. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  495. "RSSI_PRI20_CHAIN0: %d\n", value);
  496. value = HAL_RX_GET(rssi_info_tlv,
  497. RECEIVE_RSSI_INFO_0, RSSI_EXT20_CHAIN0);
  498. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  499. "RSSI_EXT20_CHAIN0: %d\n", value);
  500. value = HAL_RX_GET(rssi_info_tlv,
  501. RECEIVE_RSSI_INFO_0, RSSI_EXT40_LOW20_CHAIN0);
  502. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  503. "RSSI_EXT40_LOW20_CHAIN0: %d\n", value);
  504. value = HAL_RX_GET(rssi_info_tlv,
  505. RECEIVE_RSSI_INFO_0, RSSI_EXT40_HIGH20_CHAIN0);
  506. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  507. "RSSI_EXT40_HIGH20_CHAIN0: %d\n", value);
  508. value = HAL_RX_GET(rssi_info_tlv,
  509. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW20_CHAIN0);
  510. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  511. "RSSI_EXT80_LOW20_CHAIN0: %d\n", value);
  512. value = HAL_RX_GET(rssi_info_tlv,
  513. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW_HIGH20_CHAIN0);
  514. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  515. "RSSI_EXT80_LOW_HIGH20_CHAIN0: %d\n", value);
  516. value = HAL_RX_GET(rssi_info_tlv,
  517. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH_LOW20_CHAIN0);
  518. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  519. "RSSI_EXT80_HIGH_LOW20_CHAIN0: %d\n", value);
  520. value = HAL_RX_GET(rssi_info_tlv,
  521. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH20_CHAIN0);
  522. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  523. "RSSI_EXT80_HIGH20_CHAIN0: %d\n", value);
  524. break;
  525. }
  526. case 0:
  527. return HAL_TLV_STATUS_PPDU_DONE;
  528. default:
  529. break;
  530. }
  531. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  532. "%s TLV type: %d, TLV len:%d\n",
  533. __func__, tlv_tag, tlv_len);
  534. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  535. }
  536. static inline
  537. uint32_t hal_get_rx_status_done_tlv_size(void *hal_soc)
  538. {
  539. return HAL_RX_TLV32_HDR_SIZE;
  540. }
  541. static inline QDF_STATUS
  542. hal_get_rx_status_done(uint8_t *rx_tlv)
  543. {
  544. uint32_t tlv_tag;
  545. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  546. if (tlv_tag == WIFIRX_STATUS_BUFFER_DONE_E)
  547. return QDF_STATUS_SUCCESS;
  548. else
  549. return QDF_STATUS_E_EMPTY;
  550. }
  551. static inline QDF_STATUS
  552. hal_clear_rx_status_done(uint8_t *rx_tlv)
  553. {
  554. *(uint32_t *)rx_tlv = 0;
  555. return QDF_STATUS_SUCCESS;
  556. }
  557. #endif