sde_hw_uidle.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  4. *
  5. */
  6. #include "sde_hwio.h"
  7. #include "sde_hw_catalog.h"
  8. #include "sde_hw_top.h"
  9. #include "sde_dbg.h"
  10. #include "sde_kms.h"
  11. #define UIDLE_CTL 0x0
  12. #define UIDLE_STATUS 0x4
  13. #define UIDLE_FAL10_VETO_OVERRIDE 0x8
  14. #define UIDLE_QACTIVE_HF_OVERRIDE 0xc
  15. #define UIDLE_WD_TIMER_CTL 0x10
  16. #define UIDLE_WD_TIMER_CTL2 0x14
  17. #define UIDLE_WD_TIMER_LOAD_VALUE 0x18
  18. #define UIDLE_DANGER_STATUS_0 0x20
  19. #define UIDLE_DANGER_STATUS_1 0x24
  20. #define UIDLE_SAFE_STATUS_0 0x30
  21. #define UIDLE_SAFE_STATUS_1 0x34
  22. #define UIDLE_IDLE_STATUS_0 0x38
  23. #define UIDLE_IDLE_STATUS_1 0x3c
  24. #define UIDLE_FAL_STATUS_0 0x40
  25. #define UIDLE_FAL_STATUS_1 0x44
  26. #define UIDLE_GATE_CNTR_CTL 0x50
  27. #define UIDLE_FAL1_GATE_CNTR 0x54
  28. #define UIDLE_FAL10_GATE_CNTR 0x58
  29. #define UIDLE_FAL_WAIT_GATE_CNTR 0x5c
  30. #define UIDLE_FAL1_NUM_TRANSITIONS_CNTR 0x60
  31. #define UIDLE_FAL10_NUM_TRANSITIONS_CNTR 0x64
  32. #define UIDLE_MIN_GATE_CNTR 0x68
  33. #define UIDLE_MAX_GATE_CNTR 0x6c
  34. static const struct sde_uidle_cfg *_top_offset(enum sde_uidle uidle,
  35. struct sde_mdss_cfg *m, void __iomem *addr,
  36. unsigned long len, struct sde_hw_blk_reg_map *b)
  37. {
  38. /* Make sure length of regs offsets is within the mapped memory */
  39. if ((uidle == m->uidle_cfg.id) &&
  40. (m->uidle_cfg.base + m->uidle_cfg.len) < len) {
  41. b->base_off = addr;
  42. b->blk_off = m->uidle_cfg.base;
  43. b->length = m->uidle_cfg.len;
  44. b->hwversion = m->hwversion;
  45. b->log_mask = SDE_DBG_MASK_UIDLE;
  46. SDE_DEBUG("base:0x%p blk_off:0x%x length:%d hwversion:0x%x\n",
  47. b->base_off, b->blk_off, b->length, b->hwversion);
  48. return &m->uidle_cfg;
  49. }
  50. SDE_ERROR("wrong uidle mapping params, will disable UIDLE!\n");
  51. SDE_ERROR("base_off:0x%pK id:%d base:0x%x len:%d mmio_len:%ld\n",
  52. addr, m->uidle_cfg.id, m->uidle_cfg.base,
  53. m->uidle_cfg.len, len);
  54. m->uidle_cfg.uidle_rev = 0;
  55. return ERR_PTR(-EINVAL);
  56. }
  57. void sde_hw_uidle_get_status(struct sde_hw_uidle *uidle,
  58. struct sde_uidle_status *status)
  59. {
  60. struct sde_hw_blk_reg_map *c = &uidle->hw;
  61. status->uidle_danger_status_0 =
  62. SDE_REG_READ(c, UIDLE_DANGER_STATUS_0);
  63. status->uidle_danger_status_1 =
  64. SDE_REG_READ(c, UIDLE_DANGER_STATUS_1);
  65. status->uidle_safe_status_0 =
  66. SDE_REG_READ(c, UIDLE_SAFE_STATUS_0);
  67. status->uidle_safe_status_1 =
  68. SDE_REG_READ(c, UIDLE_SAFE_STATUS_1);
  69. status->uidle_idle_status_0 =
  70. SDE_REG_READ(c, UIDLE_IDLE_STATUS_0);
  71. status->uidle_idle_status_1 =
  72. SDE_REG_READ(c, UIDLE_IDLE_STATUS_1);
  73. status->uidle_fal_status_0 =
  74. SDE_REG_READ(c, UIDLE_FAL_STATUS_0);
  75. status->uidle_fal_status_1 =
  76. SDE_REG_READ(c, UIDLE_FAL_STATUS_1);
  77. status->uidle_status =
  78. SDE_REG_READ(c, UIDLE_STATUS);
  79. status->uidle_en_fal10 =
  80. (status->uidle_status & BIT(2)) ? 1 : 0;
  81. }
  82. void sde_hw_uidle_get_cntr(struct sde_hw_uidle *uidle,
  83. struct sde_uidle_cntr *cntr)
  84. {
  85. struct sde_hw_blk_reg_map *c = &uidle->hw;
  86. u32 reg_val;
  87. cntr->fal1_gate_cntr =
  88. SDE_REG_READ(c, UIDLE_FAL1_GATE_CNTR);
  89. cntr->fal10_gate_cntr =
  90. SDE_REG_READ(c, UIDLE_FAL10_GATE_CNTR);
  91. cntr->fal_wait_gate_cntr =
  92. SDE_REG_READ(c, UIDLE_FAL_WAIT_GATE_CNTR);
  93. cntr->fal1_num_transitions_cntr =
  94. SDE_REG_READ(c, UIDLE_FAL1_NUM_TRANSITIONS_CNTR);
  95. cntr->fal10_num_transitions_cntr =
  96. SDE_REG_READ(c, UIDLE_FAL10_NUM_TRANSITIONS_CNTR);
  97. cntr->min_gate_cntr =
  98. SDE_REG_READ(c, UIDLE_MIN_GATE_CNTR);
  99. cntr->max_gate_cntr =
  100. SDE_REG_READ(c, UIDLE_MAX_GATE_CNTR);
  101. /* clear counters after read */
  102. reg_val = SDE_REG_READ(c, UIDLE_GATE_CNTR_CTL);
  103. reg_val = reg_val | BIT(31);
  104. SDE_REG_WRITE(c, UIDLE_GATE_CNTR_CTL, reg_val);
  105. reg_val = (reg_val & ~BIT(31));
  106. SDE_REG_WRITE(c, UIDLE_GATE_CNTR_CTL, reg_val);
  107. }
  108. void sde_hw_uidle_setup_cntr(struct sde_hw_uidle *uidle, bool enable)
  109. {
  110. struct sde_hw_blk_reg_map *c = &uidle->hw;
  111. u32 reg_val;
  112. reg_val = SDE_REG_READ(c, UIDLE_GATE_CNTR_CTL);
  113. reg_val = (reg_val & ~BIT(8)) | (enable ? BIT(8) : 0);
  114. SDE_REG_WRITE(c, UIDLE_GATE_CNTR_CTL, reg_val);
  115. }
  116. void sde_hw_uidle_setup_wd_timer(struct sde_hw_uidle *uidle,
  117. struct sde_uidle_wd_cfg *cfg)
  118. {
  119. struct sde_hw_blk_reg_map *c = &uidle->hw;
  120. u32 val_ctl, val_ctl2, val_ld;
  121. val_ctl = SDE_REG_READ(c, UIDLE_WD_TIMER_CTL);
  122. val_ctl2 = SDE_REG_READ(c, UIDLE_WD_TIMER_CTL2);
  123. val_ld = SDE_REG_READ(c, UIDLE_WD_TIMER_LOAD_VALUE);
  124. val_ctl = (val_ctl & ~BIT(0)) | (cfg->clear ? BIT(0) : 0);
  125. val_ctl2 = (val_ctl2 & ~BIT(0)) | (cfg->enable ? BIT(0) : 0);
  126. val_ctl2 = (val_ctl2 & ~GENMASK(4, 1)) |
  127. ((cfg->granularity & 0xF) << 1);
  128. val_ctl2 = (val_ctl2 & ~BIT(8)) | (cfg->heart_beat ? BIT(8) : 0);
  129. val_ld = cfg->load_value;
  130. SDE_REG_WRITE(c, UIDLE_WD_TIMER_CTL, val_ctl);
  131. SDE_REG_WRITE(c, UIDLE_WD_TIMER_CTL2, val_ctl2);
  132. SDE_REG_WRITE(c, UIDLE_WD_TIMER_LOAD_VALUE, val_ld);
  133. }
  134. void sde_hw_uidle_setup_ctl(struct sde_hw_uidle *uidle,
  135. struct sde_uidle_ctl_cfg *cfg)
  136. {
  137. struct sde_hw_blk_reg_map *c = &uidle->hw;
  138. u32 reg_val;
  139. reg_val = SDE_REG_READ(c, UIDLE_CTL);
  140. reg_val = (reg_val & ~BIT(31)) | (cfg->uidle_enable ? BIT(31) : 0);
  141. reg_val = (reg_val & ~FAL10_DANGER_MSK) |
  142. ((cfg->fal10_danger << FAL10_DANGER_SHFT) &
  143. FAL10_DANGER_MSK);
  144. reg_val = (reg_val & ~FAL10_EXIT_DANGER_MSK) |
  145. ((cfg->fal10_exit_danger << FAL10_EXIT_DANGER_SHFT) &
  146. FAL10_EXIT_DANGER_MSK);
  147. reg_val = (reg_val & ~FAL10_EXIT_CNT_MSK) |
  148. ((cfg->fal10_exit_cnt << FAL10_EXIT_CNT_SHFT) &
  149. FAL10_EXIT_CNT_MSK);
  150. SDE_REG_WRITE(c, UIDLE_CTL, reg_val);
  151. }
  152. static void sde_hw_uilde_active_override(struct sde_hw_uidle *uidle,
  153. bool enable)
  154. {
  155. struct sde_hw_blk_reg_map *c = &uidle->hw;
  156. u32 reg_val = 0;
  157. if (enable)
  158. reg_val = BIT(0) | BIT(31);
  159. SDE_REG_WRITE(c, UIDLE_QACTIVE_HF_OVERRIDE, reg_val);
  160. }
  161. static inline void _setup_uidle_ops(struct sde_hw_uidle_ops *ops,
  162. unsigned long cap)
  163. {
  164. ops->set_uidle_ctl = sde_hw_uidle_setup_ctl;
  165. ops->setup_wd_timer = sde_hw_uidle_setup_wd_timer;
  166. ops->uidle_setup_cntr = sde_hw_uidle_setup_cntr;
  167. ops->uidle_get_cntr = sde_hw_uidle_get_cntr;
  168. ops->uidle_get_status = sde_hw_uidle_get_status;
  169. if (cap & BIT(SDE_UIDLE_QACTIVE_OVERRIDE))
  170. ops->active_override_enable = sde_hw_uilde_active_override;
  171. }
  172. struct sde_hw_uidle *sde_hw_uidle_init(enum sde_uidle idx,
  173. void __iomem *addr, unsigned long len,
  174. struct sde_mdss_cfg *m)
  175. {
  176. struct sde_hw_uidle *c;
  177. const struct sde_uidle_cfg *cfg;
  178. c = kzalloc(sizeof(*c), GFP_KERNEL);
  179. if (!c)
  180. return ERR_PTR(-ENOMEM);
  181. cfg = _top_offset(idx, m, addr, len, &c->hw);
  182. if (IS_ERR_OR_NULL(cfg)) {
  183. kfree(c);
  184. return ERR_PTR(-EINVAL);
  185. }
  186. /*
  187. * Assign ops
  188. */
  189. c->idx = idx;
  190. c->cap = cfg;
  191. _setup_uidle_ops(&c->ops, c->cap->features);
  192. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, "uidle", c->hw.blk_off,
  193. c->hw.blk_off + c->hw.length, 0);
  194. return c;
  195. }