sde_hw_intf.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _SDE_HW_INTF_H
  6. #define _SDE_HW_INTF_H
  7. #include "sde_hw_catalog.h"
  8. #include "sde_hw_mdss.h"
  9. #include "sde_hw_util.h"
  10. #include "sde_hw_blk.h"
  11. #include "sde_kms.h"
  12. struct sde_hw_intf;
  13. /* intf timing settings */
  14. struct intf_timing_params {
  15. u32 width; /* active width */
  16. u32 height; /* active height */
  17. u32 xres; /* Display panel width */
  18. u32 yres; /* Display panel height */
  19. u32 h_back_porch;
  20. u32 h_front_porch;
  21. u32 v_back_porch;
  22. u32 v_front_porch;
  23. u32 hsync_pulse_width;
  24. u32 vsync_pulse_width;
  25. u32 hsync_polarity;
  26. u32 vsync_polarity;
  27. u32 border_clr;
  28. u32 underflow_clr;
  29. u32 hsync_skew;
  30. u32 v_front_porch_fixed;
  31. bool wide_bus_en;
  32. bool compression_en;
  33. u32 extra_dto_cycles; /* for DP only */
  34. bool dsc_4hs_merge; /* DSC 4HS merge */
  35. bool poms_align_vsync; /* poms with vsync aligned */
  36. u32 dce_bytes_per_line;
  37. };
  38. struct intf_prog_fetch {
  39. u8 enable;
  40. /* vsync counter for the front porch pixel line */
  41. u32 fetch_start;
  42. };
  43. struct intf_status {
  44. u8 is_en; /* interface timing engine is enabled or not */
  45. u32 frame_count; /* frame count since timing engine enabled */
  46. u32 line_count; /* current line count including blanking */
  47. };
  48. struct intf_tear_status {
  49. u32 read_count; /* frame & line count for tear init value */
  50. u32 write_count; /* frame & line count for tear write */
  51. };
  52. struct intf_avr_params {
  53. u32 default_fps;
  54. u32 min_fps;
  55. u32 avr_mode; /* 0 - disable, 1 - continuous, 2 - one-shot */
  56. };
  57. /**
  58. * struct sde_hw_intf_ops : Interface to the interface Hw driver functions
  59. * Assumption is these functions will be called after clocks are enabled
  60. * @ setup_timing_gen : programs the timing engine
  61. * @ setup_prog_fetch : enables/disables the programmable fetch logic
  62. * @ setup_rot_start : enables/disables the rotator start trigger
  63. * @ enable_timing: enable/disable timing engine
  64. * @ get_status: returns if timing engine is enabled or not
  65. * @ setup_misr: enables/disables MISR in HW register
  66. * @ collect_misr: reads and stores MISR data from HW register
  67. * @ get_line_count: reads current vertical line counter
  68. * @ get_underrun_line_count: reads current underrun pixel clock count and
  69. * converts it into line count
  70. * @bind_pingpong_blk: enable/disable the connection with pingpong which will
  71. * feed pixels to this interface
  72. */
  73. struct sde_hw_intf_ops {
  74. void (*setup_timing_gen)(struct sde_hw_intf *intf,
  75. const struct intf_timing_params *p,
  76. const struct sde_format *fmt);
  77. void (*setup_prg_fetch)(struct sde_hw_intf *intf,
  78. const struct intf_prog_fetch *fetch);
  79. void (*setup_rot_start)(struct sde_hw_intf *intf,
  80. const struct intf_prog_fetch *fetch);
  81. void (*enable_timing)(struct sde_hw_intf *intf,
  82. u8 enable);
  83. void (*get_status)(struct sde_hw_intf *intf,
  84. struct intf_status *status);
  85. void (*setup_misr)(struct sde_hw_intf *intf,
  86. bool enable, u32 frame_count);
  87. int (*collect_misr)(struct sde_hw_intf *intf,
  88. bool nonblock, u32 *misr_value);
  89. /**
  90. * returns the current scan line count of the display
  91. * video mode panels use get_line_count whereas get_vsync_info
  92. * is used for command mode panels
  93. */
  94. u32 (*get_line_count)(struct sde_hw_intf *intf);
  95. u32 (*get_underrun_line_count)(struct sde_hw_intf *intf);
  96. void (*bind_pingpong_blk)(struct sde_hw_intf *intf,
  97. bool enable,
  98. const enum sde_pingpong pp);
  99. /**
  100. * enables vysnc generation and sets up init value of
  101. * read pointer and programs the tear check cofiguration
  102. */
  103. int (*setup_tearcheck)(struct sde_hw_intf *intf,
  104. struct sde_hw_tear_check *cfg);
  105. /**
  106. * enables tear check block
  107. */
  108. int (*enable_tearcheck)(struct sde_hw_intf *intf,
  109. bool enable);
  110. /**
  111. * updates tearcheck configuration
  112. */
  113. void (*update_tearcheck)(struct sde_hw_intf *intf,
  114. struct sde_hw_tear_check *cfg);
  115. /**
  116. * read, modify, write to either set or clear listening to external TE
  117. * @Return: 1 if TE was originally connected, 0 if not, or -ERROR
  118. */
  119. int (*connect_external_te)(struct sde_hw_intf *intf,
  120. bool enable_external_te);
  121. /**
  122. * provides the programmed and current
  123. * line_count
  124. */
  125. int (*get_vsync_info)(struct sde_hw_intf *intf,
  126. struct sde_hw_pp_vsync_info *info);
  127. /**
  128. * configure and enable the autorefresh config
  129. */
  130. int (*setup_autorefresh)(struct sde_hw_intf *intf,
  131. struct sde_hw_autorefresh *cfg);
  132. /**
  133. * retrieve autorefresh config from hardware
  134. */
  135. int (*get_autorefresh)(struct sde_hw_intf *intf,
  136. struct sde_hw_autorefresh *cfg);
  137. /**
  138. * poll until write pointer transmission starts
  139. * @Return: 0 on success, -ETIMEDOUT on timeout
  140. */
  141. int (*poll_timeout_wr_ptr)(struct sde_hw_intf *intf, u32 timeout_us);
  142. /**
  143. * Select vsync signal for tear-effect configuration
  144. */
  145. void (*vsync_sel)(struct sde_hw_intf *intf, u32 vsync_source);
  146. /**
  147. * Program the AVR_TOTAL for min fps rate
  148. */
  149. int (*avr_setup)(struct sde_hw_intf *intf,
  150. const struct intf_timing_params *params,
  151. const struct intf_avr_params *avr_params);
  152. /**
  153. * Signal the trigger on each commit for AVR
  154. */
  155. void (*avr_trigger)(struct sde_hw_intf *ctx);
  156. /**
  157. * Enable AVR and select the mode
  158. */
  159. void (*avr_ctrl)(struct sde_hw_intf *intf,
  160. const struct intf_avr_params *avr_params);
  161. /**
  162. * Enable/disable 64 bit compressed data input to interface block
  163. */
  164. void (*enable_compressed_input)(struct sde_hw_intf *intf,
  165. bool compression_en, bool dsc_4hs_merge);
  166. /**
  167. * Check the intf tear check status and reset it to start_pos
  168. */
  169. int (*check_and_reset_tearcheck)(struct sde_hw_intf *intf,
  170. struct intf_tear_status *status);
  171. /**
  172. * Enable processing of 2 pixels per clock
  173. */
  174. void (*enable_wide_bus)(struct sde_hw_intf *intf, bool enable);
  175. };
  176. struct sde_hw_intf {
  177. struct sde_hw_blk base;
  178. struct sde_hw_blk_reg_map hw;
  179. /* intf */
  180. enum sde_intf idx;
  181. const struct sde_intf_cfg *cap;
  182. const struct sde_mdss_cfg *mdss;
  183. struct split_pipe_cfg cfg;
  184. /* ops */
  185. struct sde_hw_intf_ops ops;
  186. };
  187. /**
  188. * to_sde_hw_intf - convert base object sde_hw_base to container
  189. * @hw: Pointer to base hardware block
  190. * return: Pointer to hardware block container
  191. */
  192. static inline struct sde_hw_intf *to_sde_hw_intf(struct sde_hw_blk *hw)
  193. {
  194. return container_of(hw, struct sde_hw_intf, base);
  195. }
  196. /**
  197. * sde_hw_intf_init(): Initializes the intf driver for the passed
  198. * interface idx.
  199. * @idx: interface index for which driver object is required
  200. * @addr: mapped register io address of MDP
  201. * @m : pointer to mdss catalog data
  202. */
  203. struct sde_hw_intf *sde_hw_intf_init(enum sde_intf idx,
  204. void __iomem *addr,
  205. struct sde_mdss_cfg *m);
  206. /**
  207. * sde_hw_intf_destroy(): Destroys INTF driver context
  208. * @intf: Pointer to INTF driver context
  209. */
  210. void sde_hw_intf_destroy(struct sde_hw_intf *intf);
  211. #endif /*_SDE_HW_INTF_H */