sde_hw_catalog.c 134 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include <linux/slab.h>
  7. #include <linux/of_address.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/soc/qcom/llcc-qcom.h>
  10. #include <linux/pm_qos.h>
  11. #include "sde_hw_mdss.h"
  12. #include "sde_hw_catalog.h"
  13. #include "sde_hw_catalog_format.h"
  14. #include "sde_kms.h"
  15. #include "sde_hw_uidle.h"
  16. #include "sde_connector.h"
  17. /*************************************************************
  18. * MACRO DEFINITION
  19. *************************************************************/
  20. /**
  21. * Max hardware block in certain hardware. For ex: sspp pipes
  22. * can have QSEED, pcc, igc, pa, csc, qos entries, etc. This count is
  23. * 64 based on software design. It should be increased if any of the
  24. * hardware block has more subblocks.
  25. */
  26. #define MAX_SDE_HW_BLK 64
  27. /* each entry will have register address and bit offset in that register */
  28. #define MAX_BIT_OFFSET 2
  29. /* max table size for dts property lists, increase if tables grow larger */
  30. #define MAX_SDE_DT_TABLE_SIZE 64
  31. /* default line width for sspp, mixer, ds (input), wb */
  32. #define DEFAULT_SDE_LINE_WIDTH 2048
  33. /* default output line width for ds */
  34. #define DEFAULT_SDE_OUTPUT_LINE_WIDTH 2560
  35. /* max mixer blend stages */
  36. #define DEFAULT_SDE_MIXER_BLENDSTAGES 7
  37. /*
  38. * max bank bit for macro tile and ubwc format.
  39. * this value is left shifted and written to register
  40. */
  41. #define DEFAULT_SDE_HIGHEST_BANK_BIT 0x02
  42. /* default ubwc version */
  43. #define DEFAULT_SDE_UBWC_VERSION SDE_HW_UBWC_VER_10
  44. /* default ubwc static config register value */
  45. #define DEFAULT_SDE_UBWC_STATIC 0x0
  46. /* default ubwc swizzle register value */
  47. #define DEFAULT_SDE_UBWC_SWIZZLE 0x0
  48. /* default ubwc macrotile mode value */
  49. #define DEFAULT_SDE_UBWC_MACROTILE_MODE 0x0
  50. /* default hardware block size if dtsi entry is not present */
  51. #define DEFAULT_SDE_HW_BLOCK_LEN 0x100
  52. /* total number of intf - dp, dsi, hdmi */
  53. #define INTF_COUNT 3
  54. #define MAX_UPSCALE_RATIO 20
  55. #define MAX_DOWNSCALE_RATIO 4
  56. #define SSPP_UNITY_SCALE 1
  57. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR 11
  58. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR 5
  59. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR 4
  60. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR 1
  61. #define MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT 4
  62. #define MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT 1088
  63. #define MAX_HORZ_DECIMATION 4
  64. #define MAX_VERT_DECIMATION 4
  65. #define MAX_SPLIT_DISPLAY_CTL 2
  66. #define MAX_PP_SPLIT_DISPLAY_CTL 1
  67. #define MDSS_BASE_OFFSET 0x0
  68. #define ROT_LM_OFFSET 3
  69. #define LINE_LM_OFFSET 5
  70. #define LINE_MODE_WB_OFFSET 2
  71. /**
  72. * these configurations are decided based on max mdp clock. It accounts
  73. * for max and min display resolution based on virtual hardware resource
  74. * support.
  75. */
  76. #define MAX_DISPLAY_HEIGHT_WITH_DECIMATION 2160
  77. #define MAX_DISPLAY_HEIGHT 5760
  78. #define MIN_DISPLAY_HEIGHT 0
  79. #define MIN_DISPLAY_WIDTH 0
  80. #define MAX_LM_PER_DISPLAY 2
  81. /* maximum XIN halt timeout in usec */
  82. #define VBIF_XIN_HALT_TIMEOUT 0x4000
  83. #define DEFAULT_PIXEL_RAM_SIZE (50 * 1024)
  84. /* access property value based on prop_type and hardware index */
  85. #define PROP_VALUE_ACCESS(p, i, j) ((p + i)->value[j])
  86. /*
  87. * access element within PROP_TYPE_BIT_OFFSET_ARRAYs based on prop_type,
  88. * hardware index and offset array index
  89. */
  90. #define PROP_BITVALUE_ACCESS(p, i, j, k) ((p + i)->bit_value[j][k])
  91. #define DEFAULT_SBUF_HEADROOM (20)
  92. #define DEFAULT_SBUF_PREFILL (128)
  93. /*
  94. * Default parameter values
  95. */
  96. #define DEFAULT_MAX_BW_HIGH 7000000
  97. #define DEFAULT_MAX_BW_LOW 7000000
  98. #define DEFAULT_UNDERSIZED_PREFILL_LINES 2
  99. #define DEFAULT_XTRA_PREFILL_LINES 2
  100. #define DEFAULT_DEST_SCALE_PREFILL_LINES 3
  101. #define DEFAULT_MACROTILE_PREFILL_LINES 4
  102. #define DEFAULT_YUV_NV12_PREFILL_LINES 8
  103. #define DEFAULT_LINEAR_PREFILL_LINES 1
  104. #define DEFAULT_DOWNSCALING_PREFILL_LINES 1
  105. #define DEFAULT_CORE_IB_FF "6.0"
  106. #define DEFAULT_CORE_CLK_FF "1.0"
  107. #define DEFAULT_COMP_RATIO_RT \
  108. "NV12/5/1/1.23 AB24/5/1/1.23 XB24/5/1/1.23"
  109. #define DEFAULT_COMP_RATIO_NRT \
  110. "NV12/5/1/1.25 AB24/5/1/1.25 XB24/5/1/1.25"
  111. #define DEFAULT_MAX_PER_PIPE_BW 2400000
  112. #define DEFAULT_AMORTIZABLE_THRESHOLD 25
  113. #define DEFAULT_MNOC_PORTS 2
  114. #define DEFAULT_AXI_BUS_WIDTH 32
  115. #define DEFAULT_CPU_MASK 0
  116. #define DEFAULT_CPU_DMA_LATENCY PM_QOS_DEFAULT_VALUE
  117. /* Uidle values */
  118. #define SDE_UIDLE_FAL10_EXIT_CNT 128
  119. #define SDE_UIDLE_FAL10_EXIT_DANGER 4
  120. #define SDE_UIDLE_FAL10_DANGER 6
  121. #define SDE_UIDLE_FAL10_TARGET_IDLE 50
  122. #define SDE_UIDLE_FAL1_TARGET_IDLE 10
  123. #define SDE_UIDLE_FAL10_THRESHOLD_60 12
  124. #define SDE_UIDLE_FAL10_THRESHOLD_90 13
  125. #define SDE_UIDLE_MAX_DWNSCALE 1500
  126. #define SDE_UIDLE_MAX_FPS_60 60
  127. #define SDE_UIDLE_MAX_FPS_90 90
  128. /*************************************************************
  129. * DTSI PROPERTY INDEX
  130. *************************************************************/
  131. enum {
  132. HW_OFF,
  133. HW_LEN,
  134. HW_DISP,
  135. HW_PROP_MAX,
  136. };
  137. enum sde_prop {
  138. SDE_OFF,
  139. SDE_LEN,
  140. SSPP_LINEWIDTH,
  141. VIG_SSPP_LINEWIDTH,
  142. SCALING_LINEWIDTH,
  143. MIXER_LINEWIDTH,
  144. MIXER_BLEND,
  145. WB_LINEWIDTH,
  146. BANK_BIT,
  147. UBWC_VERSION,
  148. UBWC_STATIC,
  149. UBWC_SWIZZLE,
  150. QSEED_TYPE,
  151. CSC_TYPE,
  152. PANIC_PER_PIPE,
  153. SRC_SPLIT,
  154. DIM_LAYER,
  155. SMART_DMA_REV,
  156. IDLE_PC,
  157. DEST_SCALER,
  158. SMART_PANEL_ALIGN_MODE,
  159. MACROTILE_MODE,
  160. UBWC_BW_CALC_VERSION,
  161. PIPE_ORDER_VERSION,
  162. SEC_SID_MASK,
  163. BASE_LAYER,
  164. SDE_PROP_MAX,
  165. };
  166. enum {
  167. PERF_MAX_BW_LOW,
  168. PERF_MAX_BW_HIGH,
  169. PERF_MIN_CORE_IB,
  170. PERF_MIN_LLCC_IB,
  171. PERF_MIN_DRAM_IB,
  172. PERF_CORE_IB_FF,
  173. PERF_CORE_CLK_FF,
  174. PERF_COMP_RATIO_RT,
  175. PERF_COMP_RATIO_NRT,
  176. PERF_UNDERSIZED_PREFILL_LINES,
  177. PERF_DEST_SCALE_PREFILL_LINES,
  178. PERF_MACROTILE_PREFILL_LINES,
  179. PERF_YUV_NV12_PREFILL_LINES,
  180. PERF_LINEAR_PREFILL_LINES,
  181. PERF_DOWNSCALING_PREFILL_LINES,
  182. PERF_XTRA_PREFILL_LINES,
  183. PERF_AMORTIZABLE_THRESHOLD,
  184. PERF_NUM_MNOC_PORTS,
  185. PERF_AXI_BUS_WIDTH,
  186. PERF_CDP_SETTING,
  187. PERF_CPU_MASK,
  188. CPU_MASK_PERF,
  189. PERF_CPU_DMA_LATENCY,
  190. PERF_PROP_MAX,
  191. };
  192. enum {
  193. QOS_REFRESH_RATES,
  194. QOS_DANGER_LUT,
  195. QOS_SAFE_LUT,
  196. QOS_CREQ_LUT_LINEAR,
  197. QOS_CREQ_LUT_MACROTILE,
  198. QOS_CREQ_LUT_NRT,
  199. QOS_CREQ_LUT_CWB,
  200. QOS_CREQ_LUT_MACROTILE_QSEED,
  201. QOS_CREQ_LUT_LINEAR_QSEED,
  202. QOS_PROP_MAX,
  203. };
  204. enum {
  205. SSPP_OFF,
  206. SSPP_SIZE,
  207. SSPP_TYPE,
  208. SSPP_XIN,
  209. SSPP_CLK_CTRL,
  210. SSPP_CLK_STATUS,
  211. SSPP_SCALE_SIZE,
  212. SSPP_VIG_BLOCKS,
  213. SSPP_RGB_BLOCKS,
  214. SSPP_DMA_BLOCKS,
  215. SSPP_EXCL_RECT,
  216. SSPP_SMART_DMA,
  217. SSPP_MAX_PER_PIPE_BW,
  218. SSPP_MAX_PER_PIPE_BW_HIGH,
  219. SSPP_PROP_MAX,
  220. };
  221. enum {
  222. VIG_QSEED_OFF,
  223. VIG_QSEED_LEN,
  224. VIG_CSC_OFF,
  225. VIG_HSIC_PROP,
  226. VIG_MEMCOLOR_PROP,
  227. VIG_PCC_PROP,
  228. VIG_GAMUT_PROP,
  229. VIG_IGC_PROP,
  230. VIG_INVERSE_PMA,
  231. VIG_PROP_MAX,
  232. };
  233. enum {
  234. RGB_SCALER_OFF,
  235. RGB_SCALER_LEN,
  236. RGB_PCC_PROP,
  237. RGB_PROP_MAX,
  238. };
  239. enum {
  240. DMA_IGC_PROP,
  241. DMA_GC_PROP,
  242. DMA_DGM_INVERSE_PMA,
  243. DMA_CSC_OFF,
  244. DMA_PROP_MAX,
  245. };
  246. enum {
  247. INTF_OFF,
  248. INTF_LEN,
  249. INTF_PREFETCH,
  250. INTF_TYPE,
  251. INTF_TE_IRQ,
  252. INTF_PROP_MAX,
  253. };
  254. enum {
  255. PP_OFF,
  256. PP_LEN,
  257. TE_OFF,
  258. TE_LEN,
  259. TE2_OFF,
  260. TE2_LEN,
  261. PP_SLAVE,
  262. DITHER_OFF,
  263. DITHER_LEN,
  264. DITHER_VER,
  265. PP_MERGE_3D_ID,
  266. PP_PROP_MAX,
  267. };
  268. enum {
  269. DSC_OFF,
  270. DSC_LEN,
  271. DSC_PAIR_MASK,
  272. DSC_REV,
  273. DSC_ENC,
  274. DSC_ENC_LEN,
  275. DSC_CTL,
  276. DSC_CTL_LEN,
  277. DSC_422,
  278. DSC_PROP_MAX,
  279. };
  280. enum {
  281. VDC_OFF,
  282. VDC_LEN,
  283. VDC_REV,
  284. VDC_ENC,
  285. VDC_ENC_LEN,
  286. VDC_CTL,
  287. VDC_CTL_LEN,
  288. VDC_PROP_MAX,
  289. };
  290. enum {
  291. DS_TOP_OFF,
  292. DS_TOP_LEN,
  293. DS_TOP_INPUT_LINEWIDTH,
  294. DS_TOP_OUTPUT_LINEWIDTH,
  295. DS_TOP_PROP_MAX,
  296. };
  297. enum {
  298. DS_OFF,
  299. DS_LEN,
  300. DS_PROP_MAX,
  301. };
  302. enum {
  303. DSPP_TOP_OFF,
  304. DSPP_TOP_SIZE,
  305. DSPP_TOP_PROP_MAX,
  306. };
  307. enum {
  308. DSPP_OFF,
  309. DSPP_SIZE,
  310. DSPP_BLOCKS,
  311. DSPP_PROP_MAX,
  312. };
  313. enum {
  314. DSPP_IGC_PROP,
  315. DSPP_PCC_PROP,
  316. DSPP_GC_PROP,
  317. DSPP_HSIC_PROP,
  318. DSPP_MEMCOLOR_PROP,
  319. DSPP_SIXZONE_PROP,
  320. DSPP_GAMUT_PROP,
  321. DSPP_DITHER_PROP,
  322. DSPP_HIST_PROP,
  323. DSPP_VLUT_PROP,
  324. DSPP_BLOCKS_PROP_MAX,
  325. };
  326. enum {
  327. AD_OFF,
  328. AD_VERSION,
  329. AD_PROP_MAX,
  330. };
  331. enum {
  332. LTM_OFF,
  333. LTM_VERSION,
  334. LTM_PROP_MAX,
  335. };
  336. enum {
  337. RC_OFF,
  338. RC_LEN,
  339. RC_VERSION,
  340. RC_MEM_TOTAL_SIZE,
  341. RC_PROP_MAX,
  342. };
  343. enum {
  344. SPR_OFF,
  345. SPR_LEN,
  346. SPR_VERSION,
  347. SPR_PROP_MAX,
  348. };
  349. enum {
  350. DEMURA_OFF,
  351. DEMURA_LEN,
  352. DEMURA_VERSION,
  353. DEMURA_PROP_MAX,
  354. };
  355. enum {
  356. MIXER_OFF,
  357. MIXER_LEN,
  358. MIXER_PAIR_MASK,
  359. MIXER_BLOCKS,
  360. MIXER_DISP,
  361. MIXER_CWB,
  362. MIXER_PROP_MAX,
  363. };
  364. enum {
  365. MIXER_GC_PROP,
  366. MIXER_BLOCKS_PROP_MAX,
  367. };
  368. enum {
  369. MIXER_BLEND_OP_OFF,
  370. MIXER_BLEND_PROP_MAX,
  371. };
  372. enum {
  373. WB_OFF,
  374. WB_LEN,
  375. WB_ID,
  376. WB_XIN_ID,
  377. WB_CLK_CTRL,
  378. WB_PROP_MAX,
  379. };
  380. enum {
  381. VBIF_OFF,
  382. VBIF_LEN,
  383. VBIF_ID,
  384. VBIF_DEFAULT_OT_RD_LIMIT,
  385. VBIF_DEFAULT_OT_WR_LIMIT,
  386. VBIF_DYNAMIC_OT_RD_LIMIT,
  387. VBIF_DYNAMIC_OT_WR_LIMIT,
  388. VBIF_MEMTYPE_0,
  389. VBIF_MEMTYPE_1,
  390. VBIF_QOS_RT_REMAP,
  391. VBIF_QOS_NRT_REMAP,
  392. VBIF_QOS_CWB_REMAP,
  393. VBIF_QOS_LUTDMA_REMAP,
  394. VBIF_PROP_MAX,
  395. };
  396. enum {
  397. UIDLE_OFF,
  398. UIDLE_LEN,
  399. UIDLE_PROP_MAX,
  400. };
  401. enum {
  402. CACHE_CONTROLLER,
  403. CACHE_CONTROLLER_PROP_MAX,
  404. };
  405. enum {
  406. REG_DMA_OFF,
  407. REG_DMA_ID,
  408. REG_DMA_VERSION,
  409. REG_DMA_TRIGGER_OFF,
  410. REG_DMA_BROADCAST_DISABLED,
  411. REG_DMA_XIN_ID,
  412. REG_DMA_CLK_CTRL,
  413. REG_DMA_PROP_MAX
  414. };
  415. /*************************************************************
  416. * dts property definition
  417. *************************************************************/
  418. enum prop_type {
  419. PROP_TYPE_BOOL,
  420. PROP_TYPE_U32,
  421. PROP_TYPE_U32_ARRAY,
  422. PROP_TYPE_STRING,
  423. PROP_TYPE_STRING_ARRAY,
  424. PROP_TYPE_BIT_OFFSET_ARRAY,
  425. PROP_TYPE_NODE,
  426. };
  427. struct sde_prop_type {
  428. /* use property index from enum property for readability purpose */
  429. u8 id;
  430. /* it should be property name based on dtsi documentation */
  431. char *prop_name;
  432. /**
  433. * if property is marked mandatory then it will fail parsing
  434. * when property is not present
  435. */
  436. u32 is_mandatory;
  437. /* property type based on "enum prop_type" */
  438. enum prop_type type;
  439. };
  440. struct sde_prop_value {
  441. u32 value[MAX_SDE_HW_BLK];
  442. u32 bit_value[MAX_SDE_HW_BLK][MAX_BIT_OFFSET];
  443. };
  444. /**
  445. * struct sde_dt_props - stores dts properties read from a sde_prop_type table
  446. * @exists: Array of bools indicating if the given prop name was present
  447. * @counts: Count of the number of valid values for the property
  448. * @values: Array storing the count[i] property values
  449. *
  450. * Must use the sde_[get|put]_dt_props APIs to allocate/free this object.
  451. */
  452. struct sde_dt_props {
  453. bool exists[MAX_SDE_DT_TABLE_SIZE];
  454. int counts[MAX_SDE_DT_TABLE_SIZE];
  455. struct sde_prop_value *values;
  456. };
  457. /*************************************************************
  458. * dts property list
  459. *************************************************************/
  460. static struct sde_prop_type sde_prop[] = {
  461. {SDE_OFF, "qcom,sde-off", true, PROP_TYPE_U32},
  462. {SDE_LEN, "qcom,sde-len", false, PROP_TYPE_U32},
  463. {SSPP_LINEWIDTH, "qcom,sde-sspp-linewidth", false, PROP_TYPE_U32},
  464. {VIG_SSPP_LINEWIDTH, "qcom,sde-vig-sspp-linewidth", false, PROP_TYPE_U32},
  465. {SCALING_LINEWIDTH, "qcom,sde-scaling-linewidth", false, PROP_TYPE_U32},
  466. {MIXER_LINEWIDTH, "qcom,sde-mixer-linewidth", false, PROP_TYPE_U32},
  467. {MIXER_BLEND, "qcom,sde-mixer-blendstages", false, PROP_TYPE_U32},
  468. {WB_LINEWIDTH, "qcom,sde-wb-linewidth", false, PROP_TYPE_U32},
  469. {BANK_BIT, "qcom,sde-highest-bank-bit", false, PROP_TYPE_U32},
  470. {UBWC_VERSION, "qcom,sde-ubwc-version", false, PROP_TYPE_U32},
  471. {UBWC_STATIC, "qcom,sde-ubwc-static", false, PROP_TYPE_U32},
  472. {UBWC_SWIZZLE, "qcom,sde-ubwc-swizzle", false, PROP_TYPE_U32},
  473. {QSEED_TYPE, "qcom,sde-qseed-type", false, PROP_TYPE_STRING},
  474. {CSC_TYPE, "qcom,sde-csc-type", false, PROP_TYPE_STRING},
  475. {PANIC_PER_PIPE, "qcom,sde-panic-per-pipe", false, PROP_TYPE_BOOL},
  476. {SRC_SPLIT, "qcom,sde-has-src-split", false, PROP_TYPE_BOOL},
  477. {DIM_LAYER, "qcom,sde-has-dim-layer", false, PROP_TYPE_BOOL},
  478. {SMART_DMA_REV, "qcom,sde-smart-dma-rev", false, PROP_TYPE_STRING},
  479. {IDLE_PC, "qcom,sde-has-idle-pc", false, PROP_TYPE_BOOL},
  480. {DEST_SCALER, "qcom,sde-has-dest-scaler", false, PROP_TYPE_BOOL},
  481. {SMART_PANEL_ALIGN_MODE, "qcom,sde-smart-panel-align-mode",
  482. false, PROP_TYPE_U32},
  483. {MACROTILE_MODE, "qcom,sde-macrotile-mode", false, PROP_TYPE_U32},
  484. {UBWC_BW_CALC_VERSION, "qcom,sde-ubwc-bw-calc-version", false,
  485. PROP_TYPE_U32},
  486. {PIPE_ORDER_VERSION, "qcom,sde-pipe-order-version", false,
  487. PROP_TYPE_U32},
  488. {SEC_SID_MASK, "qcom,sde-secure-sid-mask", false, PROP_TYPE_U32_ARRAY},
  489. {BASE_LAYER, "qcom,sde-mixer-stage-base-layer", false, PROP_TYPE_BOOL},
  490. };
  491. static struct sde_prop_type sde_perf_prop[] = {
  492. {PERF_MAX_BW_LOW, "qcom,sde-max-bw-low-kbps", false, PROP_TYPE_U32},
  493. {PERF_MAX_BW_HIGH, "qcom,sde-max-bw-high-kbps", false, PROP_TYPE_U32},
  494. {PERF_MIN_CORE_IB, "qcom,sde-min-core-ib-kbps", false, PROP_TYPE_U32},
  495. {PERF_MIN_LLCC_IB, "qcom,sde-min-llcc-ib-kbps", false, PROP_TYPE_U32},
  496. {PERF_MIN_DRAM_IB, "qcom,sde-min-dram-ib-kbps", false, PROP_TYPE_U32},
  497. {PERF_CORE_IB_FF, "qcom,sde-core-ib-ff", false, PROP_TYPE_STRING},
  498. {PERF_CORE_CLK_FF, "qcom,sde-core-clk-ff", false, PROP_TYPE_STRING},
  499. {PERF_COMP_RATIO_RT, "qcom,sde-comp-ratio-rt", false,
  500. PROP_TYPE_STRING},
  501. {PERF_COMP_RATIO_NRT, "qcom,sde-comp-ratio-nrt", false,
  502. PROP_TYPE_STRING},
  503. {PERF_UNDERSIZED_PREFILL_LINES, "qcom,sde-undersizedprefill-lines",
  504. false, PROP_TYPE_U32},
  505. {PERF_DEST_SCALE_PREFILL_LINES, "qcom,sde-dest-scaleprefill-lines",
  506. false, PROP_TYPE_U32},
  507. {PERF_MACROTILE_PREFILL_LINES, "qcom,sde-macrotileprefill-lines",
  508. false, PROP_TYPE_U32},
  509. {PERF_YUV_NV12_PREFILL_LINES, "qcom,sde-yuv-nv12prefill-lines",
  510. false, PROP_TYPE_U32},
  511. {PERF_LINEAR_PREFILL_LINES, "qcom,sde-linearprefill-lines",
  512. false, PROP_TYPE_U32},
  513. {PERF_DOWNSCALING_PREFILL_LINES, "qcom,sde-downscalingprefill-lines",
  514. false, PROP_TYPE_U32},
  515. {PERF_XTRA_PREFILL_LINES, "qcom,sde-xtra-prefill-lines",
  516. false, PROP_TYPE_U32},
  517. {PERF_AMORTIZABLE_THRESHOLD, "qcom,sde-amortizable-threshold",
  518. false, PROP_TYPE_U32},
  519. {PERF_NUM_MNOC_PORTS, "qcom,sde-num-mnoc-ports",
  520. false, PROP_TYPE_U32},
  521. {PERF_AXI_BUS_WIDTH, "qcom,sde-axi-bus-width",
  522. false, PROP_TYPE_U32},
  523. {PERF_CDP_SETTING, "qcom,sde-cdp-setting", false,
  524. PROP_TYPE_U32_ARRAY},
  525. {PERF_CPU_MASK, "qcom,sde-qos-cpu-mask", false, PROP_TYPE_U32},
  526. {CPU_MASK_PERF, "qcom,sde-qos-cpu-mask-performance", false,
  527. PROP_TYPE_U32},
  528. {PERF_CPU_DMA_LATENCY, "qcom,sde-qos-cpu-dma-latency", false,
  529. PROP_TYPE_U32},
  530. };
  531. static struct sde_prop_type sde_qos_prop[] = {
  532. {QOS_REFRESH_RATES, "qcom,sde-qos-refresh-rates", false,
  533. PROP_TYPE_U32_ARRAY},
  534. {QOS_DANGER_LUT, "qcom,sde-danger-lut", false, PROP_TYPE_U32_ARRAY},
  535. {QOS_SAFE_LUT, "qcom,sde-safe-lut", false, PROP_TYPE_U32_ARRAY},
  536. {QOS_CREQ_LUT_LINEAR, "qcom,sde-qos-lut-linear", false,
  537. PROP_TYPE_U32_ARRAY},
  538. {QOS_CREQ_LUT_MACROTILE, "qcom,sde-qos-lut-macrotile", false,
  539. PROP_TYPE_U32_ARRAY},
  540. {QOS_CREQ_LUT_NRT, "qcom,sde-qos-lut-nrt", false,
  541. PROP_TYPE_U32_ARRAY},
  542. {QOS_CREQ_LUT_CWB, "qcom,sde-qos-lut-cwb", false,
  543. PROP_TYPE_U32_ARRAY},
  544. {QOS_CREQ_LUT_MACROTILE_QSEED, "qcom,sde-qos-lut-macrotile-qseed",
  545. false, PROP_TYPE_U32_ARRAY},
  546. {QOS_CREQ_LUT_LINEAR_QSEED, "qcom,sde-qos-lut-linear-qseed",
  547. false, PROP_TYPE_U32_ARRAY},
  548. };
  549. static struct sde_prop_type sspp_prop[] = {
  550. {SSPP_OFF, "qcom,sde-sspp-off", true, PROP_TYPE_U32_ARRAY},
  551. {SSPP_SIZE, "qcom,sde-sspp-src-size", false, PROP_TYPE_U32},
  552. {SSPP_TYPE, "qcom,sde-sspp-type", true, PROP_TYPE_STRING_ARRAY},
  553. {SSPP_XIN, "qcom,sde-sspp-xin-id", true, PROP_TYPE_U32_ARRAY},
  554. {SSPP_CLK_CTRL, "qcom,sde-sspp-clk-ctrl", false,
  555. PROP_TYPE_BIT_OFFSET_ARRAY},
  556. {SSPP_CLK_STATUS, "qcom,sde-sspp-clk-status", false,
  557. PROP_TYPE_BIT_OFFSET_ARRAY},
  558. {SSPP_SCALE_SIZE, "qcom,sde-sspp-scale-size", false, PROP_TYPE_U32},
  559. {SSPP_VIG_BLOCKS, "qcom,sde-sspp-vig-blocks", false, PROP_TYPE_NODE},
  560. {SSPP_RGB_BLOCKS, "qcom,sde-sspp-rgb-blocks", false, PROP_TYPE_NODE},
  561. {SSPP_DMA_BLOCKS, "qcom,sde-sspp-dma-blocks", false, PROP_TYPE_NODE},
  562. {SSPP_EXCL_RECT, "qcom,sde-sspp-excl-rect", false, PROP_TYPE_U32_ARRAY},
  563. {SSPP_SMART_DMA, "qcom,sde-sspp-smart-dma-priority", false,
  564. PROP_TYPE_U32_ARRAY},
  565. {SSPP_MAX_PER_PIPE_BW, "qcom,sde-max-per-pipe-bw-kbps", false,
  566. PROP_TYPE_U32_ARRAY},
  567. {SSPP_MAX_PER_PIPE_BW_HIGH, "qcom,sde-max-per-pipe-bw-high-kbps", false,
  568. PROP_TYPE_U32_ARRAY},
  569. };
  570. static struct sde_prop_type vig_prop[] = {
  571. {VIG_QSEED_OFF, "qcom,sde-vig-qseed-off", false, PROP_TYPE_U32},
  572. {VIG_QSEED_LEN, "qcom,sde-vig-qseed-size", false, PROP_TYPE_U32},
  573. {VIG_CSC_OFF, "qcom,sde-vig-csc-off", false, PROP_TYPE_U32},
  574. {VIG_HSIC_PROP, "qcom,sde-vig-hsic", false, PROP_TYPE_U32_ARRAY},
  575. {VIG_MEMCOLOR_PROP, "qcom,sde-vig-memcolor", false,
  576. PROP_TYPE_U32_ARRAY},
  577. {VIG_PCC_PROP, "qcom,sde-vig-pcc", false, PROP_TYPE_U32_ARRAY},
  578. {VIG_GAMUT_PROP, "qcom,sde-vig-gamut", false, PROP_TYPE_U32_ARRAY},
  579. {VIG_IGC_PROP, "qcom,sde-vig-igc", false, PROP_TYPE_U32_ARRAY},
  580. {VIG_INVERSE_PMA, "qcom,sde-vig-inverse-pma", false, PROP_TYPE_BOOL},
  581. };
  582. static struct sde_prop_type rgb_prop[] = {
  583. {RGB_SCALER_OFF, "qcom,sde-rgb-scaler-off", false, PROP_TYPE_U32},
  584. {RGB_SCALER_LEN, "qcom,sde-rgb-scaler-size", false, PROP_TYPE_U32},
  585. {RGB_PCC_PROP, "qcom,sde-rgb-pcc", false, PROP_TYPE_U32_ARRAY},
  586. };
  587. static struct sde_prop_type dma_prop[] = {
  588. {DMA_IGC_PROP, "qcom,sde-dma-igc", false, PROP_TYPE_U32_ARRAY},
  589. {DMA_GC_PROP, "qcom,sde-dma-gc", false, PROP_TYPE_U32_ARRAY},
  590. {DMA_DGM_INVERSE_PMA, "qcom,sde-dma-inverse-pma", false,
  591. PROP_TYPE_BOOL},
  592. {DMA_CSC_OFF, "qcom,sde-dma-csc-off", false, PROP_TYPE_U32},
  593. };
  594. static struct sde_prop_type ctl_prop[] = {
  595. {HW_OFF, "qcom,sde-ctl-off", true, PROP_TYPE_U32_ARRAY},
  596. {HW_LEN, "qcom,sde-ctl-size", false, PROP_TYPE_U32},
  597. {HW_DISP, "qcom,sde-ctl-display-pref", false, PROP_TYPE_STRING_ARRAY},
  598. };
  599. struct sde_prop_type mixer_blend_prop[] = {
  600. {MIXER_BLEND_OP_OFF, "qcom,sde-mixer-blend-op-off", true,
  601. PROP_TYPE_U32_ARRAY},
  602. };
  603. static struct sde_prop_type mixer_prop[] = {
  604. {MIXER_OFF, "qcom,sde-mixer-off", true, PROP_TYPE_U32_ARRAY},
  605. {MIXER_LEN, "qcom,sde-mixer-size", false, PROP_TYPE_U32},
  606. {MIXER_PAIR_MASK, "qcom,sde-mixer-pair-mask", true,
  607. PROP_TYPE_U32_ARRAY},
  608. {MIXER_BLOCKS, "qcom,sde-mixer-blocks", false, PROP_TYPE_NODE},
  609. {MIXER_DISP, "qcom,sde-mixer-display-pref", false,
  610. PROP_TYPE_STRING_ARRAY},
  611. {MIXER_CWB, "qcom,sde-mixer-cwb-pref", false,
  612. PROP_TYPE_STRING_ARRAY},
  613. };
  614. static struct sde_prop_type mixer_blocks_prop[] = {
  615. {MIXER_GC_PROP, "qcom,sde-mixer-gc", false, PROP_TYPE_U32_ARRAY},
  616. };
  617. static struct sde_prop_type dspp_top_prop[] = {
  618. {DSPP_TOP_OFF, "qcom,sde-dspp-top-off", true, PROP_TYPE_U32},
  619. {DSPP_TOP_SIZE, "qcom,sde-dspp-top-size", false, PROP_TYPE_U32},
  620. };
  621. static struct sde_prop_type dspp_prop[] = {
  622. {DSPP_OFF, "qcom,sde-dspp-off", true, PROP_TYPE_U32_ARRAY},
  623. {DSPP_SIZE, "qcom,sde-dspp-size", false, PROP_TYPE_U32},
  624. {DSPP_BLOCKS, "qcom,sde-dspp-blocks", false, PROP_TYPE_NODE},
  625. };
  626. static struct sde_prop_type dspp_blocks_prop[] = {
  627. {DSPP_IGC_PROP, "qcom,sde-dspp-igc", false, PROP_TYPE_U32_ARRAY},
  628. {DSPP_PCC_PROP, "qcom,sde-dspp-pcc", false, PROP_TYPE_U32_ARRAY},
  629. {DSPP_GC_PROP, "qcom,sde-dspp-gc", false, PROP_TYPE_U32_ARRAY},
  630. {DSPP_HSIC_PROP, "qcom,sde-dspp-hsic", false, PROP_TYPE_U32_ARRAY},
  631. {DSPP_MEMCOLOR_PROP, "qcom,sde-dspp-memcolor", false,
  632. PROP_TYPE_U32_ARRAY},
  633. {DSPP_SIXZONE_PROP, "qcom,sde-dspp-sixzone", false,
  634. PROP_TYPE_U32_ARRAY},
  635. {DSPP_GAMUT_PROP, "qcom,sde-dspp-gamut", false, PROP_TYPE_U32_ARRAY},
  636. {DSPP_DITHER_PROP, "qcom,sde-dspp-dither", false, PROP_TYPE_U32_ARRAY},
  637. {DSPP_HIST_PROP, "qcom,sde-dspp-hist", false, PROP_TYPE_U32_ARRAY},
  638. {DSPP_VLUT_PROP, "qcom,sde-dspp-vlut", false, PROP_TYPE_U32_ARRAY},
  639. };
  640. static struct sde_prop_type ad_prop[] = {
  641. {AD_OFF, "qcom,sde-dspp-ad-off", false, PROP_TYPE_U32_ARRAY},
  642. {AD_VERSION, "qcom,sde-dspp-ad-version", false, PROP_TYPE_U32},
  643. };
  644. static struct sde_prop_type ltm_prop[] = {
  645. {LTM_OFF, "qcom,sde-dspp-ltm-off", false, PROP_TYPE_U32_ARRAY},
  646. {LTM_VERSION, "qcom,sde-dspp-ltm-version", false, PROP_TYPE_U32},
  647. };
  648. static struct sde_prop_type rc_prop[] = {
  649. {RC_OFF, "qcom,sde-dspp-rc-off", false, PROP_TYPE_U32_ARRAY},
  650. {RC_LEN, "qcom,sde-dspp-rc-size", false, PROP_TYPE_U32},
  651. {RC_VERSION, "qcom,sde-dspp-rc-version", false, PROP_TYPE_U32},
  652. {RC_MEM_TOTAL_SIZE, "qcom,sde-dspp-rc-mem-size", false, PROP_TYPE_U32},
  653. };
  654. static struct sde_prop_type spr_prop[] = {
  655. {SPR_OFF, "qcom,sde-dspp-spr-off", false, PROP_TYPE_U32_ARRAY},
  656. {SPR_LEN, "qcom,sde-dspp-spr-size", false, PROP_TYPE_U32},
  657. {SPR_VERSION, "qcom,sde-dspp-spr-version", false, PROP_TYPE_U32},
  658. };
  659. static struct sde_prop_type ds_top_prop[] = {
  660. {DS_TOP_OFF, "qcom,sde-dest-scaler-top-off", false, PROP_TYPE_U32},
  661. {DS_TOP_LEN, "qcom,sde-dest-scaler-top-size", false, PROP_TYPE_U32},
  662. {DS_TOP_INPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-input-linewidth",
  663. false, PROP_TYPE_U32},
  664. {DS_TOP_OUTPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-output-linewidth",
  665. false, PROP_TYPE_U32},
  666. };
  667. static struct sde_prop_type ds_prop[] = {
  668. {DS_OFF, "qcom,sde-dest-scaler-off", false, PROP_TYPE_U32_ARRAY},
  669. {DS_LEN, "qcom,sde-dest-scaler-size", false, PROP_TYPE_U32},
  670. };
  671. static struct sde_prop_type pp_prop[] = {
  672. {PP_OFF, "qcom,sde-pp-off", true, PROP_TYPE_U32_ARRAY},
  673. {PP_LEN, "qcom,sde-pp-size", false, PROP_TYPE_U32},
  674. {TE_OFF, "qcom,sde-te-off", false, PROP_TYPE_U32_ARRAY},
  675. {TE_LEN, "qcom,sde-te-size", false, PROP_TYPE_U32},
  676. {TE2_OFF, "qcom,sde-te2-off", false, PROP_TYPE_U32_ARRAY},
  677. {TE2_LEN, "qcom,sde-te2-size", false, PROP_TYPE_U32},
  678. {PP_SLAVE, "qcom,sde-pp-slave", false, PROP_TYPE_U32_ARRAY},
  679. {DITHER_OFF, "qcom,sde-dither-off", false, PROP_TYPE_U32_ARRAY},
  680. {DITHER_LEN, "qcom,sde-dither-size", false, PROP_TYPE_U32},
  681. {DITHER_VER, "qcom,sde-dither-version", false, PROP_TYPE_U32},
  682. {PP_MERGE_3D_ID, "qcom,sde-pp-merge-3d-id", false, PROP_TYPE_U32_ARRAY},
  683. };
  684. static struct sde_prop_type dsc_prop[] = {
  685. {DSC_OFF, "qcom,sde-dsc-off", false, PROP_TYPE_U32_ARRAY},
  686. {DSC_LEN, "qcom,sde-dsc-size", false, PROP_TYPE_U32},
  687. {DSC_PAIR_MASK, "qcom,sde-dsc-pair-mask", false, PROP_TYPE_U32_ARRAY},
  688. {DSC_REV, "qcom,sde-dsc-hw-rev", false, PROP_TYPE_STRING},
  689. {DSC_ENC, "qcom,sde-dsc-enc", false, PROP_TYPE_U32_ARRAY},
  690. {DSC_ENC_LEN, "qcom,sde-dsc-enc-size", false, PROP_TYPE_U32},
  691. {DSC_CTL, "qcom,sde-dsc-ctl", false, PROP_TYPE_U32_ARRAY},
  692. {DSC_CTL_LEN, "qcom,sde-dsc-ctl-size", false, PROP_TYPE_U32},
  693. {DSC_422, "qcom,sde-dsc-native422-supp", false, PROP_TYPE_U32_ARRAY}
  694. };
  695. static struct sde_prop_type vdc_prop[] = {
  696. {VDC_OFF, "qcom,sde-vdc-off", false, PROP_TYPE_U32_ARRAY},
  697. {VDC_LEN, "qcom,sde-vdc-size", false, PROP_TYPE_U32},
  698. {VDC_REV, "qcom,sde-vdc-hw-rev", false, PROP_TYPE_STRING},
  699. {VDC_ENC, "qcom,sde-vdc-enc", false, PROP_TYPE_U32_ARRAY},
  700. {VDC_ENC_LEN, "qcom,sde-vdc-enc-size", false, PROP_TYPE_U32},
  701. {VDC_CTL, "qcom,sde-vdc-ctl", false, PROP_TYPE_U32_ARRAY},
  702. {VDC_CTL_LEN, "qcom,sde-vdc-ctl-size", false, PROP_TYPE_U32},
  703. };
  704. static struct sde_prop_type cdm_prop[] = {
  705. {HW_OFF, "qcom,sde-cdm-off", false, PROP_TYPE_U32_ARRAY},
  706. {HW_LEN, "qcom,sde-cdm-size", false, PROP_TYPE_U32},
  707. };
  708. static struct sde_prop_type intf_prop[] = {
  709. {INTF_OFF, "qcom,sde-intf-off", true, PROP_TYPE_U32_ARRAY},
  710. {INTF_LEN, "qcom,sde-intf-size", false, PROP_TYPE_U32},
  711. {INTF_PREFETCH, "qcom,sde-intf-max-prefetch-lines", false,
  712. PROP_TYPE_U32_ARRAY},
  713. {INTF_TYPE, "qcom,sde-intf-type", false, PROP_TYPE_STRING_ARRAY},
  714. {INTF_TE_IRQ, "qcom,sde-intf-tear-irq-off", false, PROP_TYPE_U32_ARRAY},
  715. };
  716. static struct sde_prop_type wb_prop[] = {
  717. {WB_OFF, "qcom,sde-wb-off", false, PROP_TYPE_U32_ARRAY},
  718. {WB_LEN, "qcom,sde-wb-size", false, PROP_TYPE_U32},
  719. {WB_ID, "qcom,sde-wb-id", false, PROP_TYPE_U32_ARRAY},
  720. {WB_XIN_ID, "qcom,sde-wb-xin-id", false, PROP_TYPE_U32_ARRAY},
  721. {WB_CLK_CTRL, "qcom,sde-wb-clk-ctrl", false,
  722. PROP_TYPE_BIT_OFFSET_ARRAY},
  723. };
  724. static struct sde_prop_type vbif_prop[] = {
  725. {VBIF_OFF, "qcom,sde-vbif-off", true, PROP_TYPE_U32_ARRAY},
  726. {VBIF_LEN, "qcom,sde-vbif-size", false, PROP_TYPE_U32},
  727. {VBIF_ID, "qcom,sde-vbif-id", false, PROP_TYPE_U32_ARRAY},
  728. {VBIF_DEFAULT_OT_RD_LIMIT, "qcom,sde-vbif-default-ot-rd-limit", false,
  729. PROP_TYPE_U32},
  730. {VBIF_DEFAULT_OT_WR_LIMIT, "qcom,sde-vbif-default-ot-wr-limit", false,
  731. PROP_TYPE_U32},
  732. {VBIF_DYNAMIC_OT_RD_LIMIT, "qcom,sde-vbif-dynamic-ot-rd-limit", false,
  733. PROP_TYPE_U32_ARRAY},
  734. {VBIF_DYNAMIC_OT_WR_LIMIT, "qcom,sde-vbif-dynamic-ot-wr-limit", false,
  735. PROP_TYPE_U32_ARRAY},
  736. {VBIF_MEMTYPE_0, "qcom,sde-vbif-memtype-0", false, PROP_TYPE_U32_ARRAY},
  737. {VBIF_MEMTYPE_1, "qcom,sde-vbif-memtype-1", false, PROP_TYPE_U32_ARRAY},
  738. {VBIF_QOS_RT_REMAP, "qcom,sde-vbif-qos-rt-remap", false,
  739. PROP_TYPE_U32_ARRAY},
  740. {VBIF_QOS_NRT_REMAP, "qcom,sde-vbif-qos-nrt-remap", false,
  741. PROP_TYPE_U32_ARRAY},
  742. {VBIF_QOS_CWB_REMAP, "qcom,sde-vbif-qos-cwb-remap", false,
  743. PROP_TYPE_U32_ARRAY},
  744. {VBIF_QOS_LUTDMA_REMAP, "qcom,sde-vbif-qos-lutdma-remap", false,
  745. PROP_TYPE_U32_ARRAY},
  746. };
  747. static struct sde_prop_type uidle_prop[] = {
  748. {UIDLE_OFF, "qcom,sde-uidle-off", false, PROP_TYPE_U32},
  749. {UIDLE_LEN, "qcom,sde-uidle-size", false, PROP_TYPE_U32},
  750. };
  751. static struct sde_prop_type cache_prop[] = {
  752. {CACHE_CONTROLLER, "qcom,llcc-v2", false, PROP_TYPE_NODE},
  753. };
  754. static struct sde_prop_type reg_dma_prop[REG_DMA_PROP_MAX] = {
  755. [REG_DMA_OFF] = {REG_DMA_OFF, "qcom,sde-reg-dma-off", false,
  756. PROP_TYPE_U32_ARRAY},
  757. [REG_DMA_ID] = {REG_DMA_ID, "qcom,sde-reg-dma-id", false,
  758. PROP_TYPE_U32_ARRAY},
  759. [REG_DMA_VERSION] = {REG_DMA_VERSION, "qcom,sde-reg-dma-version",
  760. false, PROP_TYPE_U32},
  761. [REG_DMA_TRIGGER_OFF] = {REG_DMA_TRIGGER_OFF,
  762. "qcom,sde-reg-dma-trigger-off", false,
  763. PROP_TYPE_U32},
  764. [REG_DMA_BROADCAST_DISABLED] = {REG_DMA_BROADCAST_DISABLED,
  765. "qcom,sde-reg-dma-broadcast-disabled", false, PROP_TYPE_BOOL},
  766. [REG_DMA_XIN_ID] = {REG_DMA_XIN_ID,
  767. "qcom,sde-reg-dma-xin-id", false, PROP_TYPE_U32},
  768. [REG_DMA_CLK_CTRL] = {REG_DMA_XIN_ID,
  769. "qcom,sde-reg-dma-clk-ctrl", false, PROP_TYPE_BIT_OFFSET_ARRAY},
  770. };
  771. static struct sde_prop_type merge_3d_prop[] = {
  772. {HW_OFF, "qcom,sde-merge-3d-off", false, PROP_TYPE_U32_ARRAY},
  773. {HW_LEN, "qcom,sde-merge-3d-size", false, PROP_TYPE_U32},
  774. };
  775. static struct sde_prop_type qdss_prop[] = {
  776. {HW_OFF, "qcom,sde-qdss-off", false, PROP_TYPE_U32_ARRAY},
  777. {HW_LEN, "qcom,sde-qdss-size", false, PROP_TYPE_U32},
  778. };
  779. static struct sde_prop_type demura_prop[] = {
  780. [DEMURA_OFF] = {DEMURA_OFF, "qcom,sde-dspp-demura-off", false,
  781. PROP_TYPE_U32_ARRAY},
  782. [DEMURA_LEN] = {DEMURA_LEN, "qcom,sde-dspp-demura-size", false,
  783. PROP_TYPE_U32},
  784. [DEMURA_VERSION] = {DEMURA_VERSION, "qcom,sde-dspp-demura-version",
  785. false, PROP_TYPE_U32},
  786. };
  787. /*************************************************************
  788. * static API list
  789. *************************************************************/
  790. static int _parse_dt_u32_handler(struct device_node *np,
  791. char *prop_name, u32 *offsets, int len, bool mandatory)
  792. {
  793. int rc = -EINVAL;
  794. if (len > MAX_SDE_HW_BLK) {
  795. SDE_ERROR(
  796. "prop: %s tries out of bound access for u32 array read len: %d\n",
  797. prop_name, len);
  798. return -E2BIG;
  799. }
  800. rc = of_property_read_u32_array(np, prop_name, offsets, len);
  801. if (rc && mandatory)
  802. SDE_ERROR("mandatory prop: %s u32 array read len:%d\n",
  803. prop_name, len);
  804. else if (rc)
  805. SDE_DEBUG("optional prop: %s u32 array read len:%d\n",
  806. prop_name, len);
  807. return rc;
  808. }
  809. static int _parse_dt_bit_offset(struct device_node *np,
  810. char *prop_name, struct sde_prop_value *prop_value, u32 prop_index,
  811. u32 count, bool mandatory)
  812. {
  813. int rc = 0, len, i, j;
  814. const u32 *arr;
  815. arr = of_get_property(np, prop_name, &len);
  816. if (arr) {
  817. len /= sizeof(u32);
  818. len &= ~0x1;
  819. if (len > (MAX_SDE_HW_BLK * MAX_BIT_OFFSET)) {
  820. SDE_ERROR(
  821. "prop: %s len: %d will lead to out of bound access\n",
  822. prop_name, len / MAX_BIT_OFFSET);
  823. return -E2BIG;
  824. }
  825. for (i = 0, j = 0; i < len; j++) {
  826. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 0) =
  827. be32_to_cpu(arr[i]);
  828. i++;
  829. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 1) =
  830. be32_to_cpu(arr[i]);
  831. i++;
  832. }
  833. } else {
  834. if (mandatory) {
  835. SDE_ERROR("error mandatory property '%s' not found\n",
  836. prop_name);
  837. rc = -EINVAL;
  838. } else {
  839. SDE_DEBUG("error optional property '%s' not found\n",
  840. prop_name);
  841. }
  842. }
  843. return rc;
  844. }
  845. static int _validate_dt_entry(struct device_node *np,
  846. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  847. int *off_count)
  848. {
  849. int rc = 0, i, val;
  850. struct device_node *snp = NULL;
  851. if (off_count) {
  852. *off_count = of_property_count_u32_elems(np,
  853. sde_prop[0].prop_name);
  854. if ((*off_count > MAX_BLOCKS) || (*off_count < 0)) {
  855. if (sde_prop[0].is_mandatory) {
  856. SDE_ERROR(
  857. "invalid hw offset prop name:%s count: %d\n",
  858. sde_prop[0].prop_name, *off_count);
  859. rc = -EINVAL;
  860. }
  861. *off_count = 0;
  862. memset(prop_count, 0, sizeof(int) * prop_size);
  863. return rc;
  864. }
  865. }
  866. for (i = 0; i < prop_size; i++) {
  867. switch (sde_prop[i].type) {
  868. case PROP_TYPE_U32:
  869. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  870. &val);
  871. if (!rc)
  872. prop_count[i] = 1;
  873. break;
  874. case PROP_TYPE_U32_ARRAY:
  875. prop_count[i] = of_property_count_u32_elems(np,
  876. sde_prop[i].prop_name);
  877. if (prop_count[i] < 0)
  878. rc = prop_count[i];
  879. break;
  880. case PROP_TYPE_STRING_ARRAY:
  881. prop_count[i] = of_property_count_strings(np,
  882. sde_prop[i].prop_name);
  883. if (prop_count[i] < 0)
  884. rc = prop_count[i];
  885. break;
  886. case PROP_TYPE_BIT_OFFSET_ARRAY:
  887. of_get_property(np, sde_prop[i].prop_name, &val);
  888. prop_count[i] = val / (MAX_BIT_OFFSET * sizeof(u32));
  889. break;
  890. case PROP_TYPE_NODE:
  891. snp = of_get_child_by_name(np,
  892. sde_prop[i].prop_name);
  893. if (!snp)
  894. rc = -EINVAL;
  895. break;
  896. case PROP_TYPE_BOOL:
  897. /**
  898. * No special handling for bool properties here.
  899. * They will always exist, with value indicating
  900. * if the given key is present or not.
  901. */
  902. prop_count[i] = 1;
  903. break;
  904. default:
  905. SDE_DEBUG("invalid property type:%d\n",
  906. sde_prop[i].type);
  907. break;
  908. }
  909. SDE_DEBUG(
  910. "prop id:%d prop name:%s prop type:%d prop_count:%d\n",
  911. i, sde_prop[i].prop_name,
  912. sde_prop[i].type, prop_count[i]);
  913. if (rc && sde_prop[i].is_mandatory &&
  914. ((sde_prop[i].type == PROP_TYPE_U32) ||
  915. (sde_prop[i].type == PROP_TYPE_NODE))) {
  916. SDE_ERROR("prop:%s not present\n",
  917. sde_prop[i].prop_name);
  918. goto end;
  919. } else if (sde_prop[i].type == PROP_TYPE_U32 ||
  920. sde_prop[i].type == PROP_TYPE_BOOL ||
  921. sde_prop[i].type == PROP_TYPE_NODE) {
  922. rc = 0;
  923. continue;
  924. }
  925. if (off_count && (prop_count[i] != *off_count) &&
  926. sde_prop[i].is_mandatory) {
  927. SDE_ERROR(
  928. "prop:%s count:%d is different compared to offset array:%d\n",
  929. sde_prop[i].prop_name,
  930. prop_count[i], *off_count);
  931. rc = -EINVAL;
  932. goto end;
  933. } else if (off_count && prop_count[i] != *off_count) {
  934. SDE_DEBUG(
  935. "prop:%s count:%d is different compared to offset array:%d\n",
  936. sde_prop[i].prop_name,
  937. prop_count[i], *off_count);
  938. rc = 0;
  939. prop_count[i] = 0;
  940. }
  941. if (prop_count[i] < 0) {
  942. prop_count[i] = 0;
  943. if (sde_prop[i].is_mandatory) {
  944. SDE_ERROR("prop:%s count:%d is negative\n",
  945. sde_prop[i].prop_name, prop_count[i]);
  946. rc = -EINVAL;
  947. } else {
  948. rc = 0;
  949. SDE_DEBUG("prop:%s count:%d is negative\n",
  950. sde_prop[i].prop_name, prop_count[i]);
  951. }
  952. }
  953. }
  954. end:
  955. return rc;
  956. }
  957. static int _read_dt_entry(struct device_node *np,
  958. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  959. bool *prop_exists,
  960. struct sde_prop_value *prop_value)
  961. {
  962. int rc = 0, i, j;
  963. for (i = 0; i < prop_size; i++) {
  964. prop_exists[i] = true;
  965. switch (sde_prop[i].type) {
  966. case PROP_TYPE_U32:
  967. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  968. &PROP_VALUE_ACCESS(prop_value, i, 0));
  969. SDE_DEBUG(
  970. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  971. i, sde_prop[i].prop_name,
  972. sde_prop[i].type,
  973. PROP_VALUE_ACCESS(prop_value, i, 0));
  974. if (rc)
  975. prop_exists[i] = false;
  976. break;
  977. case PROP_TYPE_BOOL:
  978. PROP_VALUE_ACCESS(prop_value, i, 0) =
  979. of_property_read_bool(np,
  980. sde_prop[i].prop_name);
  981. SDE_DEBUG(
  982. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  983. i, sde_prop[i].prop_name,
  984. sde_prop[i].type,
  985. PROP_VALUE_ACCESS(prop_value, i, 0));
  986. break;
  987. case PROP_TYPE_U32_ARRAY:
  988. rc = _parse_dt_u32_handler(np, sde_prop[i].prop_name,
  989. &PROP_VALUE_ACCESS(prop_value, i, 0),
  990. prop_count[i], sde_prop[i].is_mandatory);
  991. if (rc && sde_prop[i].is_mandatory) {
  992. SDE_ERROR(
  993. "%s prop validation success but read failed\n",
  994. sde_prop[i].prop_name);
  995. prop_exists[i] = false;
  996. goto end;
  997. } else {
  998. if (rc)
  999. prop_exists[i] = false;
  1000. /* only for debug purpose */
  1001. SDE_DEBUG(
  1002. "prop id:%d prop name:%s prop type:%d",
  1003. i, sde_prop[i].prop_name,
  1004. sde_prop[i].type);
  1005. for (j = 0; j < prop_count[i]; j++)
  1006. SDE_DEBUG(" value[%d]:0x%x ", j,
  1007. PROP_VALUE_ACCESS(prop_value, i,
  1008. j));
  1009. SDE_DEBUG("\n");
  1010. }
  1011. break;
  1012. case PROP_TYPE_BIT_OFFSET_ARRAY:
  1013. rc = _parse_dt_bit_offset(np, sde_prop[i].prop_name,
  1014. prop_value, i, prop_count[i],
  1015. sde_prop[i].is_mandatory);
  1016. if (rc && sde_prop[i].is_mandatory) {
  1017. SDE_ERROR(
  1018. "%s prop validation success but read failed\n",
  1019. sde_prop[i].prop_name);
  1020. prop_exists[i] = false;
  1021. goto end;
  1022. } else {
  1023. if (rc)
  1024. prop_exists[i] = false;
  1025. SDE_DEBUG(
  1026. "prop id:%d prop name:%s prop type:%d",
  1027. i, sde_prop[i].prop_name,
  1028. sde_prop[i].type);
  1029. for (j = 0; j < prop_count[i]; j++)
  1030. SDE_DEBUG(
  1031. "count[%d]: bit:0x%x off:0x%x\n", j,
  1032. PROP_BITVALUE_ACCESS(prop_value,
  1033. i, j, 0),
  1034. PROP_BITVALUE_ACCESS(prop_value,
  1035. i, j, 1));
  1036. SDE_DEBUG("\n");
  1037. }
  1038. break;
  1039. case PROP_TYPE_NODE:
  1040. /* Node will be parsed in calling function */
  1041. rc = 0;
  1042. break;
  1043. default:
  1044. SDE_DEBUG("invalid property type:%d\n",
  1045. sde_prop[i].type);
  1046. break;
  1047. }
  1048. rc = 0;
  1049. }
  1050. end:
  1051. return rc;
  1052. }
  1053. /**
  1054. * sde_get_dt_props - allocate and return prop counts, exists & values arrays
  1055. * @np - device node
  1056. * @prop_max - <BLK>_PROP_MAX enum, this will be number of values allocated
  1057. * @sde_prop - pointer to prop table
  1058. * @prop_size - size of prop table
  1059. * @off_count - pointer to callers off_count
  1060. *
  1061. * @Returns - valid pointer or -ve error code (can never return NULL)
  1062. * If a non-NULL off_count pointer is given, the value it points to will be
  1063. * updated with the number of elements in the offset array (entry 0 in table).
  1064. * Caller MUST free this object using sde_put_dt_props after parsing values.
  1065. */
  1066. static struct sde_dt_props *sde_get_dt_props(struct device_node *np,
  1067. size_t prop_max, struct sde_prop_type *sde_prop,
  1068. u32 prop_size, u32 *off_count)
  1069. {
  1070. struct sde_dt_props *props;
  1071. int rc = -ENOMEM;
  1072. props = kzalloc(sizeof(*props), GFP_KERNEL);
  1073. if (!props)
  1074. return ERR_PTR(rc);
  1075. props->values = kcalloc(prop_max, sizeof(*props->values),
  1076. GFP_KERNEL);
  1077. if (!props->values)
  1078. goto free_props;
  1079. rc = _validate_dt_entry(np, sde_prop, prop_size, props->counts,
  1080. off_count);
  1081. if (rc)
  1082. goto free_vals;
  1083. rc = _read_dt_entry(np, sde_prop, prop_size, props->counts,
  1084. props->exists, props->values);
  1085. if (rc)
  1086. goto free_vals;
  1087. return props;
  1088. free_vals:
  1089. kfree(props->values);
  1090. free_props:
  1091. kfree(props);
  1092. return ERR_PTR(rc);
  1093. }
  1094. /* sde_put_dt_props - free an sde_dt_props object obtained with "get" */
  1095. static void sde_put_dt_props(struct sde_dt_props *props)
  1096. {
  1097. if (!props)
  1098. return;
  1099. kfree(props->values);
  1100. kfree(props);
  1101. }
  1102. static int _add_to_irq_offset_list(struct sde_mdss_cfg *sde_cfg,
  1103. enum sde_intr_hwblk_type blk_type, u32 instance, u32 offset)
  1104. {
  1105. struct sde_intr_irq_offsets *item = NULL;
  1106. bool err = false;
  1107. switch (blk_type) {
  1108. case SDE_INTR_HWBLK_TOP:
  1109. if (instance >= SDE_INTR_TOP_MAX)
  1110. err = true;
  1111. break;
  1112. case SDE_INTR_HWBLK_INTF:
  1113. if (instance >= INTF_MAX)
  1114. err = true;
  1115. break;
  1116. case SDE_INTR_HWBLK_AD4:
  1117. if (instance >= AD_MAX)
  1118. err = true;
  1119. break;
  1120. case SDE_INTR_HWBLK_INTF_TEAR:
  1121. if (instance >= INTF_MAX)
  1122. err = true;
  1123. break;
  1124. case SDE_INTR_HWBLK_LTM:
  1125. if (instance >= LTM_MAX)
  1126. err = true;
  1127. break;
  1128. default:
  1129. SDE_ERROR("invalid hwblk_type: %d", blk_type);
  1130. return -EINVAL;
  1131. }
  1132. if (err) {
  1133. SDE_ERROR("unable to map instance %d for blk type %d",
  1134. instance, blk_type);
  1135. return -EINVAL;
  1136. }
  1137. /* Check for existing list entry */
  1138. item = sde_hw_intr_list_lookup(sde_cfg, blk_type, instance);
  1139. if (IS_ERR_OR_NULL(item)) {
  1140. SDE_DEBUG("adding intr type %d idx %d offset 0x%x\n",
  1141. blk_type, instance, offset);
  1142. } else if (item->base_offset == offset) {
  1143. SDE_INFO("duplicate intr %d/%d offset 0x%x, skipping\n",
  1144. blk_type, instance, offset);
  1145. return 0;
  1146. } else {
  1147. SDE_ERROR("type %d, idx %d in list with offset 0x%x != 0x%x\n",
  1148. blk_type, instance, item->base_offset, offset);
  1149. return -EINVAL;
  1150. }
  1151. item = kzalloc(sizeof(*item), GFP_KERNEL);
  1152. if (!item) {
  1153. SDE_ERROR("memory allocation failed!\n");
  1154. return -ENOMEM;
  1155. }
  1156. INIT_LIST_HEAD(&item->list);
  1157. item->type = blk_type;
  1158. item->instance_idx = instance;
  1159. item->base_offset = offset;
  1160. list_add_tail(&item->list, &sde_cfg->irq_offset_list);
  1161. return 0;
  1162. }
  1163. static void _sde_sspp_setup_vigs_pp(struct sde_dt_props *props,
  1164. struct sde_mdss_cfg *sde_cfg, struct sde_sspp_cfg *sspp)
  1165. {
  1166. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1167. sblk->csc_blk.id = SDE_SSPP_CSC;
  1168. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  1169. "sspp_csc%u", sspp->id - SSPP_VIG0);
  1170. if (sde_cfg->csc_type == SDE_SSPP_CSC) {
  1171. set_bit(SDE_SSPP_CSC, &sspp->features);
  1172. sblk->csc_blk.base = PROP_VALUE_ACCESS(props->values,
  1173. VIG_CSC_OFF, 0);
  1174. } else if (sde_cfg->csc_type == SDE_SSPP_CSC_10BIT) {
  1175. set_bit(SDE_SSPP_CSC_10BIT, &sspp->features);
  1176. sblk->csc_blk.base = PROP_VALUE_ACCESS(props->values,
  1177. VIG_CSC_OFF, 0);
  1178. }
  1179. sblk->hsic_blk.id = SDE_SSPP_HSIC;
  1180. snprintf(sblk->hsic_blk.name, SDE_HW_BLK_NAME_LEN,
  1181. "sspp_hsic%u", sspp->id - SSPP_VIG0);
  1182. if (props->exists[VIG_HSIC_PROP]) {
  1183. sblk->hsic_blk.base = PROP_VALUE_ACCESS(props->values,
  1184. VIG_HSIC_PROP, 0);
  1185. sblk->hsic_blk.version = PROP_VALUE_ACCESS(
  1186. props->values, VIG_HSIC_PROP, 1);
  1187. sblk->hsic_blk.len = 0;
  1188. set_bit(SDE_SSPP_HSIC, &sspp->features);
  1189. }
  1190. sblk->memcolor_blk.id = SDE_SSPP_MEMCOLOR;
  1191. snprintf(sblk->memcolor_blk.name, SDE_HW_BLK_NAME_LEN,
  1192. "sspp_memcolor%u", sspp->id - SSPP_VIG0);
  1193. if (props->exists[VIG_MEMCOLOR_PROP]) {
  1194. sblk->memcolor_blk.base = PROP_VALUE_ACCESS(
  1195. props->values, VIG_MEMCOLOR_PROP, 0);
  1196. sblk->memcolor_blk.version = PROP_VALUE_ACCESS(
  1197. props->values, VIG_MEMCOLOR_PROP, 1);
  1198. sblk->memcolor_blk.len = 0;
  1199. set_bit(SDE_SSPP_MEMCOLOR, &sspp->features);
  1200. }
  1201. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1202. snprintf(sblk->pcc_blk.name, SDE_HW_BLK_NAME_LEN,
  1203. "sspp_pcc%u", sspp->id - SSPP_VIG0);
  1204. if (props->exists[VIG_PCC_PROP]) {
  1205. sblk->pcc_blk.base = PROP_VALUE_ACCESS(props->values,
  1206. VIG_PCC_PROP, 0);
  1207. sblk->pcc_blk.version = PROP_VALUE_ACCESS(props->values,
  1208. VIG_PCC_PROP, 1);
  1209. sblk->pcc_blk.len = 0;
  1210. set_bit(SDE_SSPP_PCC, &sspp->features);
  1211. }
  1212. if (props->exists[VIG_GAMUT_PROP]) {
  1213. sblk->gamut_blk.id = SDE_SSPP_VIG_GAMUT;
  1214. snprintf(sblk->gamut_blk.name, SDE_HW_BLK_NAME_LEN,
  1215. "sspp_vig_gamut%u", sspp->id - SSPP_VIG0);
  1216. sblk->gamut_blk.base = PROP_VALUE_ACCESS(props->values,
  1217. VIG_GAMUT_PROP, 0);
  1218. sblk->gamut_blk.version = PROP_VALUE_ACCESS(
  1219. props->values, VIG_GAMUT_PROP, 1);
  1220. sblk->gamut_blk.len = 0;
  1221. set_bit(SDE_SSPP_VIG_GAMUT, &sspp->features);
  1222. }
  1223. if (props->exists[VIG_IGC_PROP]) {
  1224. sblk->igc_blk[0].id = SDE_SSPP_VIG_IGC;
  1225. snprintf(sblk->igc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1226. "sspp_vig_igc%u", sspp->id - SSPP_VIG0);
  1227. sblk->igc_blk[0].base = PROP_VALUE_ACCESS(props->values,
  1228. VIG_IGC_PROP, 0);
  1229. sblk->igc_blk[0].version = PROP_VALUE_ACCESS(
  1230. props->values, VIG_IGC_PROP, 1);
  1231. sblk->igc_blk[0].len = 0;
  1232. set_bit(SDE_SSPP_VIG_IGC, &sspp->features);
  1233. }
  1234. if (props->exists[VIG_INVERSE_PMA])
  1235. set_bit(SDE_SSPP_INVERSE_PMA, &sspp->features);
  1236. }
  1237. static int _sde_sspp_setup_vigs(struct device_node *np,
  1238. struct sde_mdss_cfg *sde_cfg)
  1239. {
  1240. int i;
  1241. struct sde_dt_props *props;
  1242. struct device_node *snp = NULL;
  1243. struct sde_sc_cfg *sc_cfg = sde_cfg->sc_cfg;
  1244. int vig_count = 0;
  1245. const char *type;
  1246. snp = of_get_child_by_name(np, sspp_prop[SSPP_VIG_BLOCKS].prop_name);
  1247. if (!snp)
  1248. return 0;
  1249. props = sde_get_dt_props(snp, VIG_PROP_MAX, vig_prop,
  1250. ARRAY_SIZE(vig_prop), NULL);
  1251. if (IS_ERR(props))
  1252. return PTR_ERR(props);
  1253. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1254. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1255. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1256. of_property_read_string_index(np,
  1257. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1258. if (strcmp(type, "vig"))
  1259. continue;
  1260. sblk->maxlinewidth = sde_cfg->vig_sspp_linewidth;
  1261. sblk->scaling_linewidth = sde_cfg->scaling_linewidth;
  1262. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1263. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1264. sspp->id = SSPP_VIG0 + vig_count;
  1265. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1266. sspp->id - SSPP_VIG0);
  1267. sspp->clk_ctrl = SDE_CLK_CTRL_VIG0 + vig_count;
  1268. sspp->type = SSPP_TYPE_VIG;
  1269. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1270. if (sde_cfg->vbif_qos_nlvl == 8)
  1271. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1272. vig_count++;
  1273. if ((sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) ||
  1274. (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3) ||
  1275. (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)) {
  1276. set_bit(sde_cfg->qseed_type, &sspp->features);
  1277. sblk->scaler_blk.id = sde_cfg->qseed_type;
  1278. sblk->scaler_blk.base = PROP_VALUE_ACCESS(props->values,
  1279. VIG_QSEED_OFF, 0);
  1280. sblk->scaler_blk.len = PROP_VALUE_ACCESS(props->values,
  1281. VIG_QSEED_LEN, 0);
  1282. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1283. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1284. }
  1285. _sde_sspp_setup_vigs_pp(props, sde_cfg, sspp);
  1286. sblk->format_list = sde_cfg->vig_formats;
  1287. sblk->virt_format_list = sde_cfg->virt_vig_formats;
  1288. if (sde_cfg->true_inline_rot_rev > 0) {
  1289. set_bit(SDE_SSPP_TRUE_INLINE_ROT, &sspp->features);
  1290. sblk->in_rot_format_list = sde_cfg->inline_rot_formats;
  1291. sblk->in_rot_maxheight =
  1292. MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT;
  1293. }
  1294. if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  1295. set_bit(SDE_SSPP_PREDOWNSCALE, &sspp->features);
  1296. sblk->in_rot_maxdwnscale_rt_num =
  1297. MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR;
  1298. sblk->in_rot_maxdwnscale_rt_denom =
  1299. MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR;
  1300. sblk->in_rot_maxdwnscale_nrt =
  1301. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1302. sblk->in_rot_maxdwnscale_rt_nopd_num =
  1303. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1304. sblk->in_rot_maxdwnscale_rt_nopd_denom =
  1305. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1306. } else if (IS_SDE_INLINE_ROT_REV_100(
  1307. sde_cfg->true_inline_rot_rev)) {
  1308. sblk->in_rot_maxdwnscale_rt_num =
  1309. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1310. sblk->in_rot_maxdwnscale_rt_denom =
  1311. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1312. sblk->in_rot_maxdwnscale_nrt =
  1313. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1314. }
  1315. if (sc_cfg[SDE_SYS_CACHE_ROT].has_sys_cache) {
  1316. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1317. sblk->llcc_scid =
  1318. sc_cfg[SDE_SYS_CACHE_ROT].llcc_scid;
  1319. sblk->llcc_slice_size =
  1320. sc_cfg[SDE_SYS_CACHE_ROT].llcc_slice_size;
  1321. }
  1322. if (sde_cfg->inline_disable_const_clr)
  1323. set_bit(SDE_SSPP_INLINE_CONST_CLR, &sspp->features);
  1324. if (sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache)
  1325. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1326. }
  1327. sde_put_dt_props(props);
  1328. return 0;
  1329. }
  1330. static void _sde_sspp_setup_rgbs_pp(struct sde_dt_props *props,
  1331. struct sde_mdss_cfg *sde_cfg, struct sde_sspp_cfg *sspp)
  1332. {
  1333. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1334. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1335. if (props->exists[RGB_PCC_PROP]) {
  1336. sblk->pcc_blk.base = PROP_VALUE_ACCESS(props->values,
  1337. RGB_PCC_PROP, 0);
  1338. sblk->pcc_blk.version = PROP_VALUE_ACCESS(props->values,
  1339. RGB_PCC_PROP, 1);
  1340. sblk->pcc_blk.len = 0;
  1341. set_bit(SDE_SSPP_PCC, &sspp->features);
  1342. }
  1343. }
  1344. static int _sde_sspp_setup_rgbs(struct device_node *np,
  1345. struct sde_mdss_cfg *sde_cfg)
  1346. {
  1347. int i;
  1348. struct sde_dt_props *props;
  1349. struct device_node *snp = NULL;
  1350. int rgb_count = 0;
  1351. const char *type;
  1352. snp = of_get_child_by_name(np, sspp_prop[SSPP_RGB_BLOCKS].prop_name);
  1353. if (!snp)
  1354. return 0;
  1355. props = sde_get_dt_props(snp, RGB_PROP_MAX, rgb_prop,
  1356. ARRAY_SIZE(rgb_prop), NULL);
  1357. if (IS_ERR(props))
  1358. return PTR_ERR(props);
  1359. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1360. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1361. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1362. of_property_read_string_index(np,
  1363. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1364. if (strcmp(type, "rgb"))
  1365. continue;
  1366. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1367. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1368. sspp->id = SSPP_RGB0 + rgb_count;
  1369. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1370. sspp->id - SSPP_VIG0);
  1371. sspp->clk_ctrl = SDE_CLK_CTRL_RGB0 + rgb_count;
  1372. sspp->type = SSPP_TYPE_RGB;
  1373. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1374. if (sde_cfg->vbif_qos_nlvl == 8)
  1375. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1376. rgb_count++;
  1377. if ((sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) ||
  1378. (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3)) {
  1379. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1380. sblk->scaler_blk.id = sde_cfg->qseed_type;
  1381. sblk->scaler_blk.base = PROP_VALUE_ACCESS(props->values,
  1382. RGB_SCALER_OFF, 0);
  1383. sblk->scaler_blk.len = PROP_VALUE_ACCESS(props->values,
  1384. RGB_SCALER_LEN, 0);
  1385. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1386. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1387. }
  1388. _sde_sspp_setup_rgbs_pp(props, sde_cfg, sspp);
  1389. sblk->format_list = sde_cfg->dma_formats;
  1390. sblk->virt_format_list = NULL;
  1391. }
  1392. sde_put_dt_props(props);
  1393. return 0;
  1394. }
  1395. static void _sde_sspp_setup_cursor(struct sde_mdss_cfg *sde_cfg,
  1396. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1397. struct sde_prop_value *prop_value, u32 *cursor_count)
  1398. {
  1399. if (!IS_SDE_MAJOR_MINOR_SAME(sde_cfg->hwversion, SDE_HW_VER_300))
  1400. SDE_ERROR("invalid sspp type %d, xin id %d\n",
  1401. sspp->type, sspp->xin_id);
  1402. set_bit(SDE_SSPP_CURSOR, &sspp->features);
  1403. sblk->maxupscale = SSPP_UNITY_SCALE;
  1404. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1405. sblk->format_list = sde_cfg->cursor_formats;
  1406. sblk->virt_format_list = NULL;
  1407. sspp->id = SSPP_CURSOR0 + *cursor_count;
  1408. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1409. sspp->id - SSPP_VIG0);
  1410. sspp->clk_ctrl = SDE_CLK_CTRL_CURSOR0 + *cursor_count;
  1411. sspp->type = SSPP_TYPE_CURSOR;
  1412. (*cursor_count)++;
  1413. }
  1414. static void _sde_sspp_setup_dgm(struct sde_sspp_cfg *sspp,
  1415. const struct sde_dt_props *props, const char *name,
  1416. struct sde_pp_blk *blk, u32 type, u32 prop, bool versioned)
  1417. {
  1418. blk->id = type;
  1419. blk->len = 0;
  1420. set_bit(type, &sspp->features);
  1421. blk->base = PROP_VALUE_ACCESS(props->values, prop, 0);
  1422. snprintf(blk->name, SDE_HW_BLK_NAME_LEN, "%s%u", name,
  1423. sspp->id - SSPP_DMA0);
  1424. if (versioned)
  1425. blk->version = PROP_VALUE_ACCESS(props->values, prop, 1);
  1426. }
  1427. static int _sde_sspp_setup_dmas(struct device_node *np,
  1428. struct sde_mdss_cfg *sde_cfg)
  1429. {
  1430. int i = 0, j;
  1431. int rc = 0, dma_count = 0, dgm_count = 0;
  1432. struct sde_dt_props *props[SSPP_SUBBLK_COUNT_MAX] = {NULL, NULL};
  1433. struct device_node *snp = NULL;
  1434. const char *type;
  1435. snp = of_get_child_by_name(np, sspp_prop[SSPP_DMA_BLOCKS].prop_name);
  1436. if (snp) {
  1437. dgm_count = of_get_child_count(snp);
  1438. if (dgm_count > 0) {
  1439. struct device_node *dgm_snp;
  1440. if (dgm_count > SSPP_SUBBLK_COUNT_MAX)
  1441. dgm_count = SSPP_SUBBLK_COUNT_MAX;
  1442. for_each_child_of_node(snp, dgm_snp) {
  1443. if (i >= SSPP_SUBBLK_COUNT_MAX)
  1444. break;
  1445. props[i] = sde_get_dt_props(dgm_snp,
  1446. DMA_PROP_MAX, dma_prop,
  1447. ARRAY_SIZE(dma_prop), NULL);
  1448. if (IS_ERR(props[i])) {
  1449. rc = PTR_ERR(props[i]);
  1450. props[i] = NULL;
  1451. goto end;
  1452. }
  1453. i++;
  1454. }
  1455. }
  1456. }
  1457. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1458. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1459. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1460. of_property_read_string_index(np,
  1461. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1462. if (strcmp(type, "dma"))
  1463. continue;
  1464. sblk->maxupscale = SSPP_UNITY_SCALE;
  1465. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1466. sblk->format_list = sde_cfg->dma_formats;
  1467. sblk->virt_format_list = sde_cfg->dma_formats;
  1468. sspp->id = SSPP_DMA0 + dma_count;
  1469. sspp->clk_ctrl = SDE_CLK_CTRL_DMA0 + dma_count;
  1470. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1471. sspp->id - SSPP_VIG0);
  1472. sspp->type = SSPP_TYPE_DMA;
  1473. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1474. if (sde_cfg->vbif_qos_nlvl == 8)
  1475. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1476. dma_count++;
  1477. sblk->num_igc_blk = dgm_count;
  1478. sblk->num_gc_blk = dgm_count;
  1479. sblk->num_dgm_csc_blk = dgm_count;
  1480. for (j = 0; j < dgm_count; j++) {
  1481. if (props[j]->exists[DMA_IGC_PROP])
  1482. _sde_sspp_setup_dgm(sspp, props[j],
  1483. "sspp_dma_igc", &sblk->igc_blk[j],
  1484. SDE_SSPP_DMA_IGC, DMA_IGC_PROP, true);
  1485. if (props[j]->exists[DMA_GC_PROP])
  1486. _sde_sspp_setup_dgm(sspp, props[j],
  1487. "sspp_dma_gc", &sblk->gc_blk[j],
  1488. SDE_SSPP_DMA_GC, DMA_GC_PROP, true);
  1489. if (PROP_VALUE_ACCESS(props[j]->values,
  1490. DMA_DGM_INVERSE_PMA, 0))
  1491. set_bit(SDE_SSPP_DGM_INVERSE_PMA,
  1492. &sspp->features);
  1493. if (props[j]->exists[DMA_CSC_OFF])
  1494. _sde_sspp_setup_dgm(sspp, props[j],
  1495. "sspp_dgm_csc", &sblk->dgm_csc_blk[j],
  1496. SDE_SSPP_DGM_CSC, DMA_CSC_OFF, false);
  1497. }
  1498. }
  1499. end:
  1500. for (i = 0; i < dgm_count; i++)
  1501. sde_put_dt_props(props[i]);
  1502. return rc;
  1503. }
  1504. static void sde_sspp_set_features(struct sde_mdss_cfg *sde_cfg,
  1505. const struct sde_dt_props *props)
  1506. {
  1507. int i;
  1508. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1509. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1510. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1511. sblk->maxlinewidth = sde_cfg->max_sspp_linewidth;
  1512. sblk->smart_dma_priority =
  1513. PROP_VALUE_ACCESS(props->values, SSPP_SMART_DMA, i);
  1514. if (sblk->smart_dma_priority && sde_cfg->smart_dma_rev)
  1515. set_bit(sde_cfg->smart_dma_rev, &sspp->features);
  1516. sblk->src_blk.id = SDE_SSPP_SRC;
  1517. set_bit(SDE_SSPP_SRC, &sspp->features);
  1518. if (sde_cfg->has_cdp)
  1519. set_bit(SDE_PERF_SSPP_CDP, &sspp->perf_features);
  1520. if (sde_cfg->ts_prefill_rev == 1) {
  1521. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1522. } else if (sde_cfg->ts_prefill_rev == 2) {
  1523. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1524. set_bit(SDE_PERF_SSPP_TS_PREFILL_REC1,
  1525. &sspp->perf_features);
  1526. }
  1527. if (sde_cfg->uidle_cfg.uidle_rev)
  1528. set_bit(SDE_PERF_SSPP_UIDLE, &sspp->perf_features);
  1529. if (sde_cfg->has_decimation) {
  1530. sblk->maxhdeciexp = MAX_HORZ_DECIMATION;
  1531. sblk->maxvdeciexp = MAX_VERT_DECIMATION;
  1532. } else {
  1533. sblk->maxhdeciexp = 0;
  1534. sblk->maxvdeciexp = 0;
  1535. }
  1536. sblk->pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE;
  1537. if (PROP_VALUE_ACCESS(props->values, SSPP_EXCL_RECT, i) == 1)
  1538. set_bit(SDE_SSPP_EXCL_RECT, &sspp->features);
  1539. if (props->exists[SSPP_MAX_PER_PIPE_BW])
  1540. sblk->max_per_pipe_bw = PROP_VALUE_ACCESS(props->values,
  1541. SSPP_MAX_PER_PIPE_BW, i);
  1542. else
  1543. sblk->max_per_pipe_bw = DEFAULT_MAX_PER_PIPE_BW;
  1544. if (props->exists[SSPP_MAX_PER_PIPE_BW_HIGH])
  1545. sblk->max_per_pipe_bw_high =
  1546. PROP_VALUE_ACCESS(props->values,
  1547. SSPP_MAX_PER_PIPE_BW_HIGH, i);
  1548. else
  1549. sblk->max_per_pipe_bw_high = sblk->max_per_pipe_bw;
  1550. }
  1551. }
  1552. static int _sde_sspp_setup_cmn(struct device_node *np,
  1553. struct sde_mdss_cfg *sde_cfg)
  1554. {
  1555. int rc = 0, off_count, i, j;
  1556. struct sde_dt_props *props;
  1557. const char *type;
  1558. struct sde_sspp_cfg *sspp;
  1559. struct sde_sspp_sub_blks *sblk;
  1560. u32 cursor_count = 0;
  1561. props = sde_get_dt_props(np, SSPP_PROP_MAX, sspp_prop,
  1562. ARRAY_SIZE(sspp_prop), &off_count);
  1563. if (IS_ERR(props))
  1564. return PTR_ERR(props);
  1565. if (off_count > MAX_BLOCKS) {
  1566. SDE_ERROR("%d off_count exceeds MAX_BLOCKS, limiting to %d\n",
  1567. off_count, MAX_BLOCKS);
  1568. off_count = MAX_BLOCKS;
  1569. }
  1570. sde_cfg->sspp_count = off_count;
  1571. /* create all sub blocks before populating them */
  1572. for (i = 0; i < off_count; i++) {
  1573. sspp = sde_cfg->sspp + i;
  1574. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1575. if (!sblk) {
  1576. rc = -ENOMEM;
  1577. /* catalog deinit will release the allocated blocks */
  1578. goto end;
  1579. }
  1580. sspp->sblk = sblk;
  1581. }
  1582. sde_sspp_set_features(sde_cfg, props);
  1583. for (i = 0; i < off_count; i++) {
  1584. sspp = sde_cfg->sspp + i;
  1585. sblk = sspp->sblk;
  1586. sspp->base = PROP_VALUE_ACCESS(props->values, SSPP_OFF, i);
  1587. sspp->len = PROP_VALUE_ACCESS(props->values, SSPP_SIZE, 0);
  1588. of_property_read_string_index(np,
  1589. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1590. if (!strcmp(type, "cursor")) {
  1591. /* No prop values for cursor pipes */
  1592. _sde_sspp_setup_cursor(sde_cfg, sspp, sblk, NULL,
  1593. &cursor_count);
  1594. }
  1595. snprintf(sblk->src_blk.name, SDE_HW_BLK_NAME_LEN, "sspp_src_%u",
  1596. sspp->id - SSPP_VIG0);
  1597. if (sspp->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1598. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1599. sblk->src_blk.name, sspp->clk_ctrl);
  1600. rc = -EINVAL;
  1601. goto end;
  1602. }
  1603. sspp->xin_id = PROP_VALUE_ACCESS(props->values, SSPP_XIN, i);
  1604. sblk->src_blk.len = PROP_VALUE_ACCESS(props->values, SSPP_SIZE,
  1605. 0);
  1606. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1607. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].reg_off =
  1608. PROP_BITVALUE_ACCESS(props->values,
  1609. SSPP_CLK_CTRL, i, 0);
  1610. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].bit_off =
  1611. PROP_BITVALUE_ACCESS(props->values,
  1612. SSPP_CLK_CTRL, i, 1);
  1613. }
  1614. SDE_DEBUG("xin:%d ram:%d clk%d:%x/%d\n",
  1615. sspp->xin_id, sblk->pixel_ram_size, sspp->clk_ctrl,
  1616. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].reg_off,
  1617. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].bit_off);
  1618. }
  1619. end:
  1620. sde_put_dt_props(props);
  1621. return rc;
  1622. }
  1623. static int sde_sspp_parse_dt(struct device_node *np,
  1624. struct sde_mdss_cfg *sde_cfg)
  1625. {
  1626. int rc;
  1627. rc = _sde_sspp_setup_cmn(np, sde_cfg);
  1628. if (rc)
  1629. return rc;
  1630. rc = _sde_sspp_setup_vigs(np, sde_cfg);
  1631. if (rc)
  1632. return rc;
  1633. rc = _sde_sspp_setup_rgbs(np, sde_cfg);
  1634. if (rc)
  1635. return rc;
  1636. rc = _sde_sspp_setup_dmas(np, sde_cfg);
  1637. return rc;
  1638. }
  1639. static int sde_ctl_parse_dt(struct device_node *np,
  1640. struct sde_mdss_cfg *sde_cfg)
  1641. {
  1642. int i;
  1643. struct sde_dt_props *props;
  1644. struct sde_ctl_cfg *ctl;
  1645. u32 off_count;
  1646. if (!sde_cfg) {
  1647. SDE_ERROR("invalid argument input param\n");
  1648. return -EINVAL;
  1649. }
  1650. props = sde_get_dt_props(np, HW_PROP_MAX, ctl_prop,
  1651. ARRAY_SIZE(ctl_prop), &off_count);
  1652. if (IS_ERR(props))
  1653. return PTR_ERR(props);
  1654. sde_cfg->ctl_count = off_count;
  1655. for (i = 0; i < off_count; i++) {
  1656. const char *disp_pref = NULL;
  1657. ctl = sde_cfg->ctl + i;
  1658. ctl->base = PROP_VALUE_ACCESS(props->values, HW_OFF, i);
  1659. ctl->len = PROP_VALUE_ACCESS(props->values, HW_LEN, 0);
  1660. ctl->id = CTL_0 + i;
  1661. snprintf(ctl->name, SDE_HW_BLK_NAME_LEN, "ctl_%u",
  1662. ctl->id - CTL_0);
  1663. of_property_read_string_index(np,
  1664. ctl_prop[HW_DISP].prop_name, i, &disp_pref);
  1665. if (disp_pref && !strcmp(disp_pref, "primary"))
  1666. set_bit(SDE_CTL_PRIMARY_PREF, &ctl->features);
  1667. if ((i < MAX_SPLIT_DISPLAY_CTL) &&
  1668. !(IS_SDE_CTL_REV_100(sde_cfg->ctl_rev)))
  1669. set_bit(SDE_CTL_SPLIT_DISPLAY, &ctl->features);
  1670. if (i < MAX_PP_SPLIT_DISPLAY_CTL)
  1671. set_bit(SDE_CTL_PINGPONG_SPLIT, &ctl->features);
  1672. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1673. set_bit(SDE_CTL_ACTIVE_CFG, &ctl->features);
  1674. if (SDE_UIDLE_MAJOR(sde_cfg->uidle_cfg.uidle_rev))
  1675. set_bit(SDE_CTL_UIDLE, &ctl->features);
  1676. if (SDE_HW_MAJOR(sde_cfg->hwversion) >=
  1677. SDE_HW_MAJOR(SDE_HW_VER_700))
  1678. set_bit(SDE_CTL_UNIFIED_DSPP_FLUSH, &ctl->features);
  1679. }
  1680. sde_put_dt_props(props);
  1681. return 0;
  1682. }
  1683. void sde_hw_mixer_set_preference(struct sde_mdss_cfg *sde_cfg, u32 num_lm,
  1684. uint32_t disp_type)
  1685. {
  1686. u32 i, cnt = 0, sec_cnt = 0;
  1687. if (disp_type == SDE_CONNECTOR_PRIMARY) {
  1688. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1689. /* Check if lm was previously set for secondary */
  1690. /* Clear pref, primary has higher priority */
  1691. if (sde_cfg->mixer[i].features &
  1692. BIT(SDE_DISP_SECONDARY_PREF)) {
  1693. clear_bit(SDE_DISP_SECONDARY_PREF,
  1694. &sde_cfg->mixer[i].features);
  1695. sec_cnt++;
  1696. }
  1697. clear_bit(SDE_DISP_PRIMARY_PREF,
  1698. &sde_cfg->mixer[i].features);
  1699. /* Set lm for primary pref */
  1700. if (cnt < num_lm) {
  1701. set_bit(SDE_DISP_PRIMARY_PREF,
  1702. &sde_cfg->mixer[i].features);
  1703. cnt++;
  1704. }
  1705. /*
  1706. * When all primary prefs have been set,
  1707. * and if 2 lms are required for secondary
  1708. * preference must be set with an lm pair
  1709. */
  1710. if (cnt == num_lm && sec_cnt > 1 &&
  1711. !test_bit(sde_cfg->mixer[i+1].id,
  1712. &sde_cfg->mixer[i].lm_pair_mask))
  1713. continue;
  1714. /* After primary pref is set, now re apply secondary */
  1715. if (cnt >= num_lm && cnt < (num_lm + sec_cnt)) {
  1716. set_bit(SDE_DISP_SECONDARY_PREF,
  1717. &sde_cfg->mixer[i].features);
  1718. cnt++;
  1719. }
  1720. }
  1721. } else if (disp_type == SDE_CONNECTOR_SECONDARY) {
  1722. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1723. clear_bit(SDE_DISP_SECONDARY_PREF,
  1724. &sde_cfg->mixer[i].features);
  1725. /*
  1726. * If 2 lms are required for secondary
  1727. * preference must be set with an lm pair
  1728. */
  1729. if (cnt == 0 && num_lm > 1 &&
  1730. !test_bit(sde_cfg->mixer[i+1].id,
  1731. &sde_cfg->mixer[i].lm_pair_mask))
  1732. continue;
  1733. if (cnt < num_lm && !(sde_cfg->mixer[i].features &
  1734. BIT(SDE_DISP_PRIMARY_PREF))) {
  1735. set_bit(SDE_DISP_SECONDARY_PREF,
  1736. &sde_cfg->mixer[i].features);
  1737. cnt++;
  1738. }
  1739. }
  1740. }
  1741. }
  1742. static int sde_mixer_parse_dt(struct device_node *np,
  1743. struct sde_mdss_cfg *sde_cfg)
  1744. {
  1745. int rc = 0, i, j;
  1746. u32 off_count, blend_off_count, max_blendstages, lm_pair_mask;
  1747. struct sde_lm_cfg *mixer;
  1748. struct sde_lm_sub_blks *sblk;
  1749. int pp_count, dspp_count, ds_count, mixer_count;
  1750. u32 pp_idx, dspp_idx, ds_idx;
  1751. u32 mixer_base;
  1752. struct device_node *snp = NULL;
  1753. struct sde_dt_props *props, *blend_props, *blocks_props = NULL;
  1754. if (!sde_cfg) {
  1755. SDE_ERROR("invalid argument input param\n");
  1756. return -EINVAL;
  1757. }
  1758. max_blendstages = sde_cfg->max_mixer_blendstages;
  1759. props = sde_get_dt_props(np, MIXER_PROP_MAX, mixer_prop,
  1760. ARRAY_SIZE(mixer_prop), &off_count);
  1761. if (IS_ERR(props))
  1762. return PTR_ERR(props);
  1763. pp_count = sde_cfg->pingpong_count;
  1764. dspp_count = sde_cfg->dspp_count;
  1765. ds_count = sde_cfg->ds_count;
  1766. /* get mixer feature dt properties if they exist */
  1767. snp = of_get_child_by_name(np, mixer_prop[MIXER_BLOCKS].prop_name);
  1768. if (snp) {
  1769. blocks_props = sde_get_dt_props(snp, MIXER_PROP_MAX,
  1770. mixer_blocks_prop,
  1771. ARRAY_SIZE(mixer_blocks_prop), NULL);
  1772. if (IS_ERR(blocks_props)) {
  1773. rc = PTR_ERR(blocks_props);
  1774. goto put_props;
  1775. }
  1776. }
  1777. /* get the blend_op register offsets */
  1778. blend_props = sde_get_dt_props(np, MIXER_BLEND_PROP_MAX,
  1779. mixer_blend_prop, ARRAY_SIZE(mixer_blend_prop),
  1780. &blend_off_count);
  1781. if (IS_ERR(blend_props)) {
  1782. rc = PTR_ERR(blend_props);
  1783. goto put_blocks;
  1784. }
  1785. for (i = 0, mixer_count = 0, pp_idx = 0, dspp_idx = 0,
  1786. ds_idx = 0; i < off_count; i++) {
  1787. const char *disp_pref = NULL;
  1788. const char *cwb_pref = NULL;
  1789. mixer_base = PROP_VALUE_ACCESS(props->values, MIXER_OFF, i);
  1790. if (!mixer_base)
  1791. continue;
  1792. mixer = sde_cfg->mixer + mixer_count;
  1793. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1794. if (!sblk) {
  1795. rc = -ENOMEM;
  1796. /* catalog deinit will release the allocated blocks */
  1797. goto end;
  1798. }
  1799. mixer->sblk = sblk;
  1800. mixer->base = mixer_base;
  1801. mixer->len = !props->exists[MIXER_LEN] ?
  1802. DEFAULT_SDE_HW_BLOCK_LEN :
  1803. PROP_VALUE_ACCESS(props->values, MIXER_LEN, 0);
  1804. mixer->id = LM_0 + i;
  1805. snprintf(mixer->name, SDE_HW_BLK_NAME_LEN, "lm_%u",
  1806. mixer->id - LM_0);
  1807. lm_pair_mask = PROP_VALUE_ACCESS(props->values,
  1808. MIXER_PAIR_MASK, i);
  1809. if (lm_pair_mask)
  1810. mixer->lm_pair_mask = 1 << lm_pair_mask;
  1811. sblk->maxblendstages = max_blendstages;
  1812. sblk->maxwidth = sde_cfg->max_mixer_width;
  1813. for (j = 0; j < blend_off_count; j++)
  1814. sblk->blendstage_base[j] =
  1815. PROP_VALUE_ACCESS(blend_props->values,
  1816. MIXER_BLEND_OP_OFF, j);
  1817. if (sde_cfg->has_src_split)
  1818. set_bit(SDE_MIXER_SOURCESPLIT, &mixer->features);
  1819. if (sde_cfg->has_dim_layer)
  1820. set_bit(SDE_DIM_LAYER, &mixer->features);
  1821. if (sde_cfg->has_mixer_combined_alpha)
  1822. set_bit(SDE_MIXER_COMBINED_ALPHA, &mixer->features);
  1823. of_property_read_string_index(np,
  1824. mixer_prop[MIXER_DISP].prop_name, i, &disp_pref);
  1825. if (disp_pref && !strcmp(disp_pref, "primary"))
  1826. set_bit(SDE_DISP_PRIMARY_PREF, &mixer->features);
  1827. of_property_read_string_index(np,
  1828. mixer_prop[MIXER_CWB].prop_name, i, &cwb_pref);
  1829. if (cwb_pref && !strcmp(cwb_pref, "cwb"))
  1830. set_bit(SDE_DISP_CWB_PREF, &mixer->features);
  1831. mixer->pingpong = pp_count > 0 ? pp_idx + PINGPONG_0
  1832. : PINGPONG_MAX;
  1833. mixer->dspp = dspp_count > 0 ? dspp_idx + DSPP_0
  1834. : DSPP_MAX;
  1835. mixer->ds = ds_count > 0 ? ds_idx + DS_0 : DS_MAX;
  1836. pp_count--;
  1837. dspp_count--;
  1838. ds_count--;
  1839. pp_idx++;
  1840. dspp_idx++;
  1841. ds_idx++;
  1842. mixer_count++;
  1843. sblk->gc.id = SDE_MIXER_GC;
  1844. if (blocks_props && blocks_props->exists[MIXER_GC_PROP]) {
  1845. sblk->gc.base = PROP_VALUE_ACCESS(blocks_props->values,
  1846. MIXER_GC_PROP, 0);
  1847. sblk->gc.version = PROP_VALUE_ACCESS(
  1848. blocks_props->values, MIXER_GC_PROP,
  1849. 1);
  1850. sblk->gc.len = 0;
  1851. set_bit(SDE_MIXER_GC, &mixer->features);
  1852. }
  1853. }
  1854. sde_cfg->mixer_count = mixer_count;
  1855. end:
  1856. sde_put_dt_props(blend_props);
  1857. put_blocks:
  1858. sde_put_dt_props(blocks_props);
  1859. put_props:
  1860. sde_put_dt_props(props);
  1861. return rc;
  1862. }
  1863. static int sde_intf_parse_dt(struct device_node *np,
  1864. struct sde_mdss_cfg *sde_cfg)
  1865. {
  1866. int rc, prop_count[INTF_PROP_MAX], i;
  1867. struct sde_prop_value *prop_value = NULL;
  1868. bool prop_exists[INTF_PROP_MAX];
  1869. u32 off_count;
  1870. u32 dsi_count = 0, none_count = 0, hdmi_count = 0, dp_count = 0;
  1871. const char *type;
  1872. struct sde_intf_cfg *intf;
  1873. if (!sde_cfg) {
  1874. SDE_ERROR("invalid argument\n");
  1875. rc = -EINVAL;
  1876. goto end;
  1877. }
  1878. prop_value = kzalloc(INTF_PROP_MAX *
  1879. sizeof(struct sde_prop_value), GFP_KERNEL);
  1880. if (!prop_value) {
  1881. rc = -ENOMEM;
  1882. goto end;
  1883. }
  1884. rc = _validate_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop),
  1885. prop_count, &off_count);
  1886. if (rc)
  1887. goto end;
  1888. sde_cfg->intf_count = off_count;
  1889. rc = _read_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop), prop_count,
  1890. prop_exists, prop_value);
  1891. if (rc)
  1892. goto end;
  1893. for (i = 0; i < off_count; i++) {
  1894. intf = sde_cfg->intf + i;
  1895. intf->base = PROP_VALUE_ACCESS(prop_value, INTF_OFF, i);
  1896. intf->len = PROP_VALUE_ACCESS(prop_value, INTF_LEN, 0);
  1897. intf->id = INTF_0 + i;
  1898. snprintf(intf->name, SDE_HW_BLK_NAME_LEN, "intf_%u",
  1899. intf->id - INTF_0);
  1900. if (!prop_exists[INTF_LEN])
  1901. intf->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1902. rc = _add_to_irq_offset_list(sde_cfg, SDE_INTR_HWBLK_INTF,
  1903. intf->id, intf->base);
  1904. if (rc)
  1905. goto end;
  1906. intf->prog_fetch_lines_worst_case =
  1907. !prop_exists[INTF_PREFETCH] ?
  1908. sde_cfg->perf.min_prefill_lines :
  1909. PROP_VALUE_ACCESS(prop_value, INTF_PREFETCH, i);
  1910. of_property_read_string_index(np,
  1911. intf_prop[INTF_TYPE].prop_name, i, &type);
  1912. if (!strcmp(type, "dsi")) {
  1913. intf->type = INTF_DSI;
  1914. intf->controller_id = dsi_count;
  1915. dsi_count++;
  1916. } else if (!strcmp(type, "hdmi")) {
  1917. intf->type = INTF_HDMI;
  1918. intf->controller_id = hdmi_count;
  1919. hdmi_count++;
  1920. } else if (!strcmp(type, "dp")) {
  1921. intf->type = INTF_DP;
  1922. intf->controller_id = dp_count;
  1923. dp_count++;
  1924. } else {
  1925. intf->type = INTF_NONE;
  1926. intf->controller_id = none_count;
  1927. none_count++;
  1928. }
  1929. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1930. set_bit(SDE_INTF_INPUT_CTRL, &intf->features);
  1931. if (prop_exists[INTF_TE_IRQ])
  1932. intf->te_irq_offset = PROP_VALUE_ACCESS(prop_value,
  1933. INTF_TE_IRQ, i);
  1934. if (intf->te_irq_offset) {
  1935. rc = _add_to_irq_offset_list(sde_cfg,
  1936. SDE_INTR_HWBLK_INTF_TEAR,
  1937. intf->id, intf->te_irq_offset);
  1938. if (rc)
  1939. goto end;
  1940. set_bit(SDE_INTF_TE, &intf->features);
  1941. }
  1942. if (SDE_HW_MAJOR(sde_cfg->hwversion) >=
  1943. SDE_HW_MAJOR(SDE_HW_VER_700))
  1944. set_bit(SDE_INTF_TE_ALIGN_VSYNC, &intf->features);
  1945. }
  1946. end:
  1947. kfree(prop_value);
  1948. return rc;
  1949. }
  1950. static int sde_wb_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  1951. {
  1952. int rc, prop_count[WB_PROP_MAX], i, j;
  1953. struct sde_prop_value *prop_value = NULL;
  1954. bool prop_exists[WB_PROP_MAX];
  1955. u32 off_count, major_version;
  1956. struct sde_wb_cfg *wb;
  1957. struct sde_wb_sub_blocks *sblk;
  1958. if (!sde_cfg) {
  1959. SDE_ERROR("invalid argument\n");
  1960. rc = -EINVAL;
  1961. goto end;
  1962. }
  1963. prop_value = kzalloc(WB_PROP_MAX *
  1964. sizeof(struct sde_prop_value), GFP_KERNEL);
  1965. if (!prop_value) {
  1966. rc = -ENOMEM;
  1967. goto end;
  1968. }
  1969. rc = _validate_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1970. &off_count);
  1971. if (rc)
  1972. goto end;
  1973. sde_cfg->wb_count = off_count;
  1974. rc = _read_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1975. prop_exists, prop_value);
  1976. if (rc)
  1977. goto end;
  1978. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  1979. for (i = 0; i < off_count; i++) {
  1980. wb = sde_cfg->wb + i;
  1981. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1982. if (!sblk) {
  1983. rc = -ENOMEM;
  1984. /* catalog deinit will release the allocated blocks */
  1985. goto end;
  1986. }
  1987. wb->sblk = sblk;
  1988. wb->base = PROP_VALUE_ACCESS(prop_value, WB_OFF, i);
  1989. wb->id = WB_0 + PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1990. snprintf(wb->name, SDE_HW_BLK_NAME_LEN, "wb_%u",
  1991. wb->id - WB_0);
  1992. wb->clk_ctrl = SDE_CLK_CTRL_WB0 +
  1993. PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1994. wb->xin_id = PROP_VALUE_ACCESS(prop_value, WB_XIN_ID, i);
  1995. if (wb->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1996. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1997. wb->name, wb->clk_ctrl);
  1998. rc = -EINVAL;
  1999. goto end;
  2000. }
  2001. if (IS_SDE_MAJOR_MINOR_SAME((sde_cfg->hwversion),
  2002. SDE_HW_VER_170))
  2003. wb->vbif_idx = VBIF_NRT;
  2004. else
  2005. wb->vbif_idx = VBIF_RT;
  2006. wb->len = PROP_VALUE_ACCESS(prop_value, WB_LEN, 0);
  2007. if (!prop_exists[WB_LEN])
  2008. wb->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2009. sblk->maxlinewidth = sde_cfg->max_wb_linewidth;
  2010. if (wb->id >= LINE_MODE_WB_OFFSET)
  2011. set_bit(SDE_WB_LINE_MODE, &wb->features);
  2012. else
  2013. set_bit(SDE_WB_BLOCK_MODE, &wb->features);
  2014. set_bit(SDE_WB_TRAFFIC_SHAPER, &wb->features);
  2015. set_bit(SDE_WB_YUV_CONFIG, &wb->features);
  2016. if (sde_cfg->has_cdp)
  2017. set_bit(SDE_WB_CDP, &wb->features);
  2018. set_bit(SDE_WB_QOS, &wb->features);
  2019. if (sde_cfg->vbif_qos_nlvl == 8)
  2020. set_bit(SDE_WB_QOS_8LVL, &wb->features);
  2021. if (sde_cfg->has_wb_ubwc)
  2022. set_bit(SDE_WB_UBWC, &wb->features);
  2023. set_bit(SDE_WB_XY_ROI_OFFSET, &wb->features);
  2024. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2025. set_bit(SDE_WB_INPUT_CTRL, &wb->features);
  2026. if (sde_cfg->has_cwb_support) {
  2027. set_bit(SDE_WB_HAS_CWB, &wb->features);
  2028. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2029. set_bit(SDE_WB_CWB_CTRL, &wb->features);
  2030. if (major_version >= SDE_HW_MAJOR(SDE_HW_VER_700)) {
  2031. sde_cfg->cwb_blk_off = 0x6A200;
  2032. sde_cfg->cwb_blk_stride = 0x1000;
  2033. } else {
  2034. sde_cfg->cwb_blk_off = 0x83000;
  2035. sde_cfg->cwb_blk_stride = 0x100;
  2036. }
  2037. }
  2038. for (j = 0; j < sde_cfg->mdp_count; j++) {
  2039. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].reg_off =
  2040. PROP_BITVALUE_ACCESS(prop_value,
  2041. WB_CLK_CTRL, i, 0);
  2042. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].bit_off =
  2043. PROP_BITVALUE_ACCESS(prop_value,
  2044. WB_CLK_CTRL, i, 1);
  2045. }
  2046. wb->format_list = sde_cfg->wb_formats;
  2047. SDE_DEBUG(
  2048. "wb:%d xin:%d vbif:%d clk%d:%x/%d\n",
  2049. wb->id - WB_0,
  2050. wb->xin_id,
  2051. wb->vbif_idx,
  2052. wb->clk_ctrl,
  2053. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].reg_off,
  2054. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].bit_off);
  2055. }
  2056. end:
  2057. kfree(prop_value);
  2058. return rc;
  2059. }
  2060. static int sde_dspp_top_parse_dt(struct device_node *np,
  2061. struct sde_mdss_cfg *sde_cfg)
  2062. {
  2063. int rc, prop_count[DSPP_TOP_PROP_MAX];
  2064. bool prop_exists[DSPP_TOP_PROP_MAX];
  2065. struct sde_prop_value *prop_value = NULL;
  2066. u32 off_count;
  2067. if (!sde_cfg) {
  2068. SDE_ERROR("invalid argument\n");
  2069. rc = -EINVAL;
  2070. goto end;
  2071. }
  2072. prop_value = kzalloc(DSPP_TOP_PROP_MAX *
  2073. sizeof(struct sde_prop_value), GFP_KERNEL);
  2074. if (!prop_value) {
  2075. rc = -ENOMEM;
  2076. goto end;
  2077. }
  2078. rc = _validate_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2079. prop_count, &off_count);
  2080. if (rc)
  2081. goto end;
  2082. rc = _read_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2083. prop_count, prop_exists, prop_value);
  2084. if (rc)
  2085. goto end;
  2086. if (off_count != 1) {
  2087. SDE_ERROR("invalid dspp_top off_count:%d\n", off_count);
  2088. rc = -EINVAL;
  2089. goto end;
  2090. }
  2091. sde_cfg->dspp_top.base =
  2092. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_OFF, 0);
  2093. sde_cfg->dspp_top.len =
  2094. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_SIZE, 0);
  2095. snprintf(sde_cfg->dspp_top.name, SDE_HW_BLK_NAME_LEN, "dspp_top");
  2096. end:
  2097. kfree(prop_value);
  2098. return rc;
  2099. }
  2100. static int _sde_ad_parse_dt(struct device_node *np,
  2101. struct sde_mdss_cfg *sde_cfg)
  2102. {
  2103. int rc = 0;
  2104. int off_count, i;
  2105. struct sde_dt_props *props;
  2106. props = sde_get_dt_props(np, AD_PROP_MAX, ad_prop,
  2107. ARRAY_SIZE(ad_prop), &off_count);
  2108. if (IS_ERR(props))
  2109. return PTR_ERR(props);
  2110. sde_cfg->ad_count = off_count;
  2111. if (off_count > sde_cfg->dspp_count) {
  2112. SDE_ERROR("limiting %d AD blocks to %d DSPP instances\n",
  2113. off_count, sde_cfg->dspp_count);
  2114. sde_cfg->ad_count = sde_cfg->dspp_count;
  2115. }
  2116. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2117. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2118. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2119. sblk->ad.id = SDE_DSPP_AD;
  2120. if (!props->exists[AD_OFF])
  2121. continue;
  2122. if (i < off_count) {
  2123. sblk->ad.base = PROP_VALUE_ACCESS(props->values,
  2124. AD_OFF, i);
  2125. sblk->ad.version = PROP_VALUE_ACCESS(props->values,
  2126. AD_VERSION, 0);
  2127. set_bit(SDE_DSPP_AD, &dspp->features);
  2128. rc = _add_to_irq_offset_list(sde_cfg,
  2129. SDE_INTR_HWBLK_AD4, dspp->id,
  2130. dspp->base + sblk->ad.base);
  2131. if (rc)
  2132. goto end;
  2133. }
  2134. }
  2135. end:
  2136. sde_put_dt_props(props);
  2137. return rc;
  2138. }
  2139. static int _sde_ltm_parse_dt(struct device_node *np,
  2140. struct sde_mdss_cfg *sde_cfg)
  2141. {
  2142. int rc = 0;
  2143. int off_count, i;
  2144. struct sde_dt_props *props;
  2145. props = sde_get_dt_props(np, LTM_PROP_MAX, ltm_prop,
  2146. ARRAY_SIZE(ltm_prop), &off_count);
  2147. if (IS_ERR(props))
  2148. return PTR_ERR(props);
  2149. sde_cfg->ltm_count = off_count;
  2150. if (off_count > sde_cfg->dspp_count) {
  2151. SDE_ERROR("limiting %d LTM blocks to %d DSPP instances\n",
  2152. off_count, sde_cfg->dspp_count);
  2153. sde_cfg->ltm_count = sde_cfg->dspp_count;
  2154. }
  2155. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2156. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2157. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2158. sblk->ltm.id = SDE_DSPP_LTM;
  2159. if (!props->exists[LTM_OFF])
  2160. continue;
  2161. if (i < off_count) {
  2162. sblk->ltm.base = PROP_VALUE_ACCESS(props->values,
  2163. LTM_OFF, i);
  2164. sblk->ltm.version = PROP_VALUE_ACCESS(props->values,
  2165. LTM_VERSION, 0);
  2166. set_bit(SDE_DSPP_LTM, &dspp->features);
  2167. rc = _add_to_irq_offset_list(sde_cfg,
  2168. SDE_INTR_HWBLK_LTM, dspp->id,
  2169. dspp->base + sblk->ltm.base);
  2170. if (rc)
  2171. goto end;
  2172. }
  2173. }
  2174. end:
  2175. sde_put_dt_props(props);
  2176. return rc;
  2177. }
  2178. static int _sde_dspp_demura_parse_dt(struct device_node *np,
  2179. struct sde_mdss_cfg *sde_cfg)
  2180. {
  2181. int off_count, i;
  2182. struct sde_dt_props *props;
  2183. struct sde_dspp_cfg *dspp;
  2184. struct sde_dspp_sub_blks *sblk;
  2185. props = sde_get_dt_props(np, DEMURA_PROP_MAX, demura_prop,
  2186. ARRAY_SIZE(demura_prop), &off_count);
  2187. if (IS_ERR(props))
  2188. return PTR_ERR(props);
  2189. sde_cfg->demura_count = off_count;
  2190. if (off_count > sde_cfg->dspp_count) {
  2191. SDE_ERROR("limiting %d demura blocks to %d DSPP instances\n",
  2192. off_count, sde_cfg->dspp_count);
  2193. sde_cfg->demura_count = sde_cfg->dspp_count;
  2194. }
  2195. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2196. dspp = &sde_cfg->dspp[i];
  2197. sblk = sde_cfg->dspp[i].sblk;
  2198. sblk->demura.id = SDE_DSPP_DEMURA;
  2199. if (props->exists[DEMURA_OFF] && i < off_count) {
  2200. sblk->demura.base = PROP_VALUE_ACCESS(props->values,
  2201. DEMURA_OFF, i);
  2202. sblk->demura.len = PROP_VALUE_ACCESS(props->values,
  2203. DEMURA_LEN, 0);
  2204. sblk->demura.version = PROP_VALUE_ACCESS(props->values,
  2205. DEMURA_VERSION, 0);
  2206. set_bit(SDE_DSPP_DEMURA, &dspp->features);
  2207. }
  2208. }
  2209. sde_put_dt_props(props);
  2210. return 0;
  2211. }
  2212. static int _sde_dspp_spr_parse_dt(struct device_node *np,
  2213. struct sde_mdss_cfg *sde_cfg)
  2214. {
  2215. int off_count, i;
  2216. struct sde_dt_props *props;
  2217. struct sde_dspp_cfg *dspp;
  2218. struct sde_dspp_sub_blks *sblk;
  2219. props = sde_get_dt_props(np, SPR_PROP_MAX, spr_prop,
  2220. ARRAY_SIZE(spr_prop), &off_count);
  2221. if (IS_ERR(props))
  2222. return PTR_ERR(props);
  2223. sde_cfg->spr_count = off_count;
  2224. if (off_count > sde_cfg->dspp_count) {
  2225. SDE_ERROR("limiting %d spr blocks to %d DSPP instances\n",
  2226. off_count, sde_cfg->dspp_count);
  2227. sde_cfg->spr_count = sde_cfg->dspp_count;
  2228. }
  2229. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2230. dspp = &sde_cfg->dspp[i];
  2231. sblk = sde_cfg->dspp[i].sblk;
  2232. sblk->spr.id = SDE_DSPP_SPR;
  2233. if (props->exists[SPR_OFF] && i < off_count) {
  2234. sblk->spr.base = PROP_VALUE_ACCESS(props->values,
  2235. SPR_OFF, i);
  2236. sblk->spr.len = PROP_VALUE_ACCESS(props->values,
  2237. SPR_LEN, 0);
  2238. sblk->spr.version = PROP_VALUE_ACCESS(props->values,
  2239. SPR_VERSION, 0);
  2240. set_bit(SDE_DSPP_SPR, &dspp->features);
  2241. }
  2242. }
  2243. sde_put_dt_props(props);
  2244. return 0;
  2245. }
  2246. static int _sde_rc_parse_dt(struct device_node *np,
  2247. struct sde_mdss_cfg *sde_cfg)
  2248. {
  2249. int off_count, i;
  2250. struct sde_dt_props *props;
  2251. props = sde_get_dt_props(np, RC_PROP_MAX, rc_prop,
  2252. ARRAY_SIZE(rc_prop), &off_count);
  2253. if (IS_ERR(props))
  2254. return PTR_ERR(props);
  2255. sde_cfg->rc_count = off_count;
  2256. if (off_count > sde_cfg->dspp_count) {
  2257. SDE_ERROR("limiting %d RC blocks to %d DSPP instances\n",
  2258. off_count, sde_cfg->dspp_count);
  2259. sde_cfg->rc_count = sde_cfg->dspp_count;
  2260. }
  2261. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2262. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2263. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2264. sblk->rc.id = SDE_DSPP_RC;
  2265. if (!props->exists[RC_OFF])
  2266. continue;
  2267. if (i < off_count) {
  2268. sblk->rc.base = PROP_VALUE_ACCESS(props->values,
  2269. RC_OFF, i);
  2270. sblk->rc.len = PROP_VALUE_ACCESS(props->values,
  2271. RC_LEN, 0);
  2272. sblk->rc.version = PROP_VALUE_ACCESS(props->values,
  2273. RC_VERSION, 0);
  2274. sblk->rc.mem_total_size = PROP_VALUE_ACCESS(
  2275. props->values, RC_MEM_TOTAL_SIZE, 0);
  2276. sblk->rc.idx = i;
  2277. set_bit(SDE_DSPP_RC, &dspp->features);
  2278. }
  2279. }
  2280. sde_put_dt_props(props);
  2281. return 0;
  2282. }
  2283. static void _sde_init_dspp_sblk(struct sde_dspp_cfg *dspp,
  2284. struct sde_pp_blk *pp_blk, int prop_id, int blk_id,
  2285. struct sde_dt_props *props)
  2286. {
  2287. pp_blk->id = prop_id;
  2288. if (props->exists[blk_id]) {
  2289. pp_blk->base = PROP_VALUE_ACCESS(props->values,
  2290. blk_id, 0);
  2291. pp_blk->version = PROP_VALUE_ACCESS(props->values,
  2292. blk_id, 1);
  2293. pp_blk->len = 0;
  2294. set_bit(prop_id, &dspp->features);
  2295. }
  2296. }
  2297. static int _sde_dspp_sblks_parse_dt(struct device_node *np,
  2298. struct sde_mdss_cfg *sde_cfg)
  2299. {
  2300. int i;
  2301. struct device_node *snp = NULL;
  2302. struct sde_dt_props *props;
  2303. snp = of_get_child_by_name(np, dspp_prop[DSPP_BLOCKS].prop_name);
  2304. if (!snp)
  2305. return 0;
  2306. props = sde_get_dt_props(snp, DSPP_BLOCKS_PROP_MAX,
  2307. dspp_blocks_prop, ARRAY_SIZE(dspp_blocks_prop),
  2308. NULL);
  2309. if (IS_ERR(props))
  2310. return PTR_ERR(props);
  2311. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2312. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2313. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2314. _sde_init_dspp_sblk(dspp, &sblk->igc, SDE_DSPP_IGC,
  2315. DSPP_IGC_PROP, props);
  2316. _sde_init_dspp_sblk(dspp, &sblk->pcc, SDE_DSPP_PCC,
  2317. DSPP_PCC_PROP, props);
  2318. _sde_init_dspp_sblk(dspp, &sblk->gc, SDE_DSPP_GC,
  2319. DSPP_GC_PROP, props);
  2320. _sde_init_dspp_sblk(dspp, &sblk->gamut, SDE_DSPP_GAMUT,
  2321. DSPP_GAMUT_PROP, props);
  2322. _sde_init_dspp_sblk(dspp, &sblk->dither, SDE_DSPP_DITHER,
  2323. DSPP_DITHER_PROP, props);
  2324. _sde_init_dspp_sblk(dspp, &sblk->hist, SDE_DSPP_HIST,
  2325. DSPP_HIST_PROP, props);
  2326. _sde_init_dspp_sblk(dspp, &sblk->hsic, SDE_DSPP_HSIC,
  2327. DSPP_HSIC_PROP, props);
  2328. _sde_init_dspp_sblk(dspp, &sblk->memcolor, SDE_DSPP_MEMCOLOR,
  2329. DSPP_MEMCOLOR_PROP, props);
  2330. _sde_init_dspp_sblk(dspp, &sblk->sixzone, SDE_DSPP_SIXZONE,
  2331. DSPP_SIXZONE_PROP, props);
  2332. _sde_init_dspp_sblk(dspp, &sblk->vlut, SDE_DSPP_VLUT,
  2333. DSPP_VLUT_PROP, props);
  2334. }
  2335. sde_put_dt_props(props);
  2336. return 0;
  2337. }
  2338. static int _sde_dspp_cmn_parse_dt(struct device_node *np,
  2339. struct sde_mdss_cfg *sde_cfg)
  2340. {
  2341. int rc = 0;
  2342. int i, off_count;
  2343. struct sde_dt_props *props;
  2344. struct sde_dspp_sub_blks *sblk;
  2345. props = sde_get_dt_props(np, DSPP_PROP_MAX, dspp_prop,
  2346. ARRAY_SIZE(dspp_prop), &off_count);
  2347. if (IS_ERR(props))
  2348. return PTR_ERR(props);
  2349. if (off_count > MAX_BLOCKS) {
  2350. SDE_ERROR("off_count %d exceeds MAX_BLOCKS, limiting to %d\n",
  2351. off_count, MAX_BLOCKS);
  2352. off_count = MAX_BLOCKS;
  2353. }
  2354. sde_cfg->dspp_count = off_count;
  2355. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2356. sde_cfg->dspp[i].base = PROP_VALUE_ACCESS(props->values,
  2357. DSPP_OFF, i);
  2358. sde_cfg->dspp[i].len = PROP_VALUE_ACCESS(props->values,
  2359. DSPP_SIZE, 0);
  2360. sde_cfg->dspp[i].id = DSPP_0 + i;
  2361. snprintf(sde_cfg->dspp[i].name, SDE_HW_BLK_NAME_LEN, "dspp_%d",
  2362. i);
  2363. /* create an empty sblk for each dspp */
  2364. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2365. if (!sblk) {
  2366. rc = -ENOMEM;
  2367. /* catalog deinit will release the allocated blocks */
  2368. goto end;
  2369. }
  2370. sde_cfg->dspp[i].sblk = sblk;
  2371. }
  2372. end:
  2373. sde_put_dt_props(props);
  2374. return rc;
  2375. }
  2376. static int sde_dspp_parse_dt(struct device_node *np,
  2377. struct sde_mdss_cfg *sde_cfg)
  2378. {
  2379. int rc;
  2380. rc = _sde_dspp_cmn_parse_dt(np, sde_cfg);
  2381. if (rc)
  2382. goto end;
  2383. rc = _sde_dspp_sblks_parse_dt(np, sde_cfg);
  2384. if (rc)
  2385. goto end;
  2386. rc = _sde_ad_parse_dt(np, sde_cfg);
  2387. if (rc)
  2388. goto end;
  2389. rc = _sde_ltm_parse_dt(np, sde_cfg);
  2390. if (rc)
  2391. goto end;
  2392. rc = _sde_dspp_spr_parse_dt(np, sde_cfg);
  2393. if (rc)
  2394. goto end;
  2395. rc = _sde_dspp_demura_parse_dt(np, sde_cfg);
  2396. if (rc)
  2397. goto end;
  2398. rc = _sde_rc_parse_dt(np, sde_cfg);
  2399. end:
  2400. return rc;
  2401. }
  2402. static int sde_ds_parse_dt(struct device_node *np,
  2403. struct sde_mdss_cfg *sde_cfg)
  2404. {
  2405. int rc, prop_count[DS_PROP_MAX], top_prop_count[DS_TOP_PROP_MAX], i;
  2406. struct sde_prop_value *prop_value = NULL, *top_prop_value = NULL;
  2407. bool prop_exists[DS_PROP_MAX], top_prop_exists[DS_TOP_PROP_MAX];
  2408. u32 off_count = 0, top_off_count = 0;
  2409. struct sde_ds_cfg *ds;
  2410. struct sde_ds_top_cfg *ds_top = NULL;
  2411. if (!sde_cfg) {
  2412. SDE_ERROR("invalid argument\n");
  2413. rc = -EINVAL;
  2414. goto end;
  2415. }
  2416. if (!sde_cfg->mdp[0].has_dest_scaler) {
  2417. SDE_DEBUG("dest scaler feature not supported\n");
  2418. rc = 0;
  2419. goto end;
  2420. }
  2421. /* Parse the dest scaler top register offset and capabilities */
  2422. top_prop_value = kzalloc(DS_TOP_PROP_MAX *
  2423. sizeof(struct sde_prop_value), GFP_KERNEL);
  2424. if (!top_prop_value) {
  2425. rc = -ENOMEM;
  2426. goto end;
  2427. }
  2428. rc = _validate_dt_entry(np, ds_top_prop,
  2429. ARRAY_SIZE(ds_top_prop),
  2430. top_prop_count, &top_off_count);
  2431. if (rc)
  2432. goto end;
  2433. rc = _read_dt_entry(np, ds_top_prop,
  2434. ARRAY_SIZE(ds_top_prop), top_prop_count,
  2435. top_prop_exists, top_prop_value);
  2436. if (rc)
  2437. goto end;
  2438. /* Parse the offset of each dest scaler block */
  2439. prop_value = kcalloc(DS_PROP_MAX,
  2440. sizeof(struct sde_prop_value), GFP_KERNEL);
  2441. if (!prop_value) {
  2442. rc = -ENOMEM;
  2443. goto end;
  2444. }
  2445. rc = _validate_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2446. &off_count);
  2447. if (rc)
  2448. goto end;
  2449. sde_cfg->ds_count = off_count;
  2450. rc = _read_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2451. prop_exists, prop_value);
  2452. if (rc)
  2453. goto end;
  2454. if (!off_count)
  2455. goto end;
  2456. ds_top = kzalloc(sizeof(struct sde_ds_top_cfg), GFP_KERNEL);
  2457. if (!ds_top) {
  2458. rc = -ENOMEM;
  2459. goto end;
  2460. }
  2461. ds_top->id = DS_TOP;
  2462. snprintf(ds_top->name, SDE_HW_BLK_NAME_LEN, "ds_top_%u",
  2463. ds_top->id - DS_TOP);
  2464. ds_top->base = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_OFF, 0);
  2465. ds_top->len = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_LEN, 0);
  2466. ds_top->maxupscale = MAX_UPSCALE_RATIO;
  2467. ds_top->maxinputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2468. DS_TOP_INPUT_LINEWIDTH, 0);
  2469. if (!top_prop_exists[DS_TOP_INPUT_LINEWIDTH])
  2470. ds_top->maxinputwidth = DEFAULT_SDE_LINE_WIDTH;
  2471. ds_top->maxoutputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2472. DS_TOP_OUTPUT_LINEWIDTH, 0);
  2473. if (!top_prop_exists[DS_TOP_OUTPUT_LINEWIDTH])
  2474. ds_top->maxoutputwidth = DEFAULT_SDE_OUTPUT_LINE_WIDTH;
  2475. for (i = 0; i < off_count; i++) {
  2476. ds = sde_cfg->ds + i;
  2477. ds->top = ds_top;
  2478. ds->base = PROP_VALUE_ACCESS(prop_value, DS_OFF, i);
  2479. ds->id = DS_0 + i;
  2480. ds->len = PROP_VALUE_ACCESS(prop_value, DS_LEN, 0);
  2481. snprintf(ds->name, SDE_HW_BLK_NAME_LEN, "ds_%u",
  2482. ds->id - DS_0);
  2483. if (!prop_exists[DS_LEN])
  2484. ds->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2485. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3)
  2486. set_bit(SDE_SSPP_SCALER_QSEED3, &ds->features);
  2487. else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  2488. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &ds->features);
  2489. }
  2490. end:
  2491. kfree(top_prop_value);
  2492. kfree(prop_value);
  2493. return rc;
  2494. };
  2495. static int sde_dsc_parse_dt(struct device_node *np,
  2496. struct sde_mdss_cfg *sde_cfg)
  2497. {
  2498. int rc, prop_count[MAX_BLOCKS], i;
  2499. struct sde_prop_value *prop_value;
  2500. bool prop_exists[DSC_PROP_MAX];
  2501. u32 off_count, dsc_pair_mask, dsc_rev;
  2502. const char *rev;
  2503. struct sde_dsc_cfg *dsc;
  2504. struct sde_dsc_sub_blks *sblk;
  2505. if (!sde_cfg) {
  2506. SDE_ERROR("invalid argument\n");
  2507. return -EINVAL;
  2508. }
  2509. prop_value = kzalloc(DSC_PROP_MAX *
  2510. sizeof(struct sde_prop_value), GFP_KERNEL);
  2511. if (!prop_value)
  2512. return -ENOMEM;
  2513. rc = _validate_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2514. &off_count);
  2515. if (rc)
  2516. goto end;
  2517. sde_cfg->dsc_count = off_count;
  2518. rc = of_property_read_string(np, dsc_prop[DSC_REV].prop_name, &rev);
  2519. if (!rc && !strcmp(rev, "dsc_1_2"))
  2520. dsc_rev = SDE_DSC_HW_REV_1_2;
  2521. else if (!rc && !strcmp(rev, "dsc_1_1"))
  2522. dsc_rev = SDE_DSC_HW_REV_1_1;
  2523. else
  2524. /* default configuration */
  2525. dsc_rev = SDE_DSC_HW_REV_1_1;
  2526. rc = _read_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2527. prop_exists, prop_value);
  2528. if (rc)
  2529. goto end;
  2530. for (i = 0; i < off_count; i++) {
  2531. dsc = sde_cfg->dsc + i;
  2532. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2533. if (!sblk) {
  2534. rc = -ENOMEM;
  2535. /* catalog deinit will release the allocated blocks */
  2536. goto end;
  2537. }
  2538. dsc->sblk = sblk;
  2539. dsc->base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2540. dsc->id = DSC_0 + i;
  2541. dsc->len = PROP_VALUE_ACCESS(prop_value, DSC_LEN, 0);
  2542. snprintf(dsc->name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2543. dsc->id - DSC_0);
  2544. if (!prop_exists[DSC_LEN])
  2545. dsc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2546. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2547. set_bit(SDE_DSC_OUTPUT_CTRL, &dsc->features);
  2548. dsc_pair_mask = PROP_VALUE_ACCESS(prop_value,
  2549. DSC_PAIR_MASK, i);
  2550. if (dsc_pair_mask)
  2551. set_bit(dsc_pair_mask, dsc->dsc_pair_mask);
  2552. if (dsc_rev == SDE_DSC_HW_REV_1_2) {
  2553. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2554. DSC_ENC, i);
  2555. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2556. DSC_ENC_LEN, 0);
  2557. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2558. DSC_CTL, i);
  2559. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2560. DSC_CTL_LEN, 0);
  2561. set_bit(SDE_DSC_HW_REV_1_2, &dsc->features);
  2562. if (PROP_VALUE_ACCESS(prop_value, DSC_422, i))
  2563. set_bit(SDE_DSC_NATIVE_422_EN,
  2564. &dsc->features);
  2565. } else {
  2566. set_bit(SDE_DSC_HW_REV_1_1, &dsc->features);
  2567. }
  2568. }
  2569. end:
  2570. kfree(prop_value);
  2571. return rc;
  2572. };
  2573. static int sde_vdc_parse_dt(struct device_node *np,
  2574. struct sde_mdss_cfg *sde_cfg)
  2575. {
  2576. int rc, prop_count[MAX_BLOCKS], i;
  2577. struct sde_prop_value *prop_value = NULL;
  2578. bool prop_exists[VDC_PROP_MAX];
  2579. u32 off_count, vdc_rev;
  2580. const char *rev;
  2581. struct sde_vdc_cfg *vdc;
  2582. struct sde_vdc_sub_blks *sblk;
  2583. if (!sde_cfg) {
  2584. SDE_ERROR("invalid argument\n");
  2585. rc = -EINVAL;
  2586. goto end;
  2587. }
  2588. prop_value = kzalloc(VDC_PROP_MAX *
  2589. sizeof(struct sde_prop_value), GFP_KERNEL);
  2590. if (!prop_value) {
  2591. rc = -ENOMEM;
  2592. goto end;
  2593. }
  2594. rc = _validate_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2595. &off_count);
  2596. if (rc)
  2597. goto end;
  2598. sde_cfg->vdc_count = off_count;
  2599. rc = of_property_read_string(np, vdc_prop[VDC_REV].prop_name, &rev);
  2600. if ((rc == -EINVAL) || (rc == -ENODATA)) {
  2601. vdc_rev = SDE_VDC_HW_REV_1_2;
  2602. rc = 0;
  2603. } else if (!rc && !strcmp(rev, "vdc_1_2")) {
  2604. vdc_rev = SDE_VDC_HW_REV_1_2;
  2605. rc = 0;
  2606. } else {
  2607. SDE_ERROR("invalid vdc configuration\n");
  2608. }
  2609. rc = _read_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2610. prop_exists, prop_value);
  2611. if (rc)
  2612. goto end;
  2613. for (i = 0; i < off_count; i++) {
  2614. vdc = sde_cfg->vdc + i;
  2615. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2616. if (!sblk) {
  2617. rc = -ENOMEM;
  2618. /* catalog deinit will release the allocated blocks */
  2619. goto end;
  2620. }
  2621. vdc->sblk = sblk;
  2622. vdc->base = PROP_VALUE_ACCESS(prop_value, VDC_OFF, i);
  2623. vdc->id = VDC_0 + i;
  2624. vdc->len = PROP_VALUE_ACCESS(prop_value, VDC_LEN, 0);
  2625. snprintf(vdc->name, SDE_HW_BLK_NAME_LEN, "vdc_%u",
  2626. vdc->id - VDC_0);
  2627. if (!prop_exists[VDC_LEN])
  2628. vdc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2629. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2630. VDC_ENC, i);
  2631. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2632. VDC_ENC_LEN, 0);
  2633. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2634. VDC_CTL, i);
  2635. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2636. VDC_CTL_LEN, 0);
  2637. set_bit(vdc_rev, &vdc->features);
  2638. }
  2639. end:
  2640. kfree(prop_value);
  2641. return rc;
  2642. };
  2643. static int sde_cdm_parse_dt(struct device_node *np,
  2644. struct sde_mdss_cfg *sde_cfg)
  2645. {
  2646. int rc, prop_count[HW_PROP_MAX], i;
  2647. struct sde_prop_value *prop_value = NULL;
  2648. bool prop_exists[HW_PROP_MAX];
  2649. u32 off_count;
  2650. struct sde_cdm_cfg *cdm;
  2651. if (!sde_cfg) {
  2652. SDE_ERROR("invalid argument\n");
  2653. rc = -EINVAL;
  2654. goto end;
  2655. }
  2656. prop_value = kzalloc(HW_PROP_MAX *
  2657. sizeof(struct sde_prop_value), GFP_KERNEL);
  2658. if (!prop_value) {
  2659. rc = -ENOMEM;
  2660. goto end;
  2661. }
  2662. rc = _validate_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2663. &off_count);
  2664. if (rc)
  2665. goto end;
  2666. sde_cfg->cdm_count = off_count;
  2667. rc = _read_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2668. prop_exists, prop_value);
  2669. if (rc)
  2670. goto end;
  2671. for (i = 0; i < off_count; i++) {
  2672. cdm = sde_cfg->cdm + i;
  2673. cdm->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  2674. cdm->id = CDM_0 + i;
  2675. snprintf(cdm->name, SDE_HW_BLK_NAME_LEN, "cdm_%u",
  2676. cdm->id - CDM_0);
  2677. cdm->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  2678. /* intf3 and wb2 for cdm block */
  2679. cdm->wb_connect = sde_cfg->wb_count ? BIT(WB_2) : BIT(31);
  2680. cdm->intf_connect = sde_cfg->intf_count ? BIT(INTF_3) : BIT(31);
  2681. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2682. set_bit(SDE_CDM_INPUT_CTRL, &cdm->features);
  2683. }
  2684. end:
  2685. kfree(prop_value);
  2686. return rc;
  2687. }
  2688. static int sde_uidle_parse_dt(struct device_node *np,
  2689. struct sde_mdss_cfg *sde_cfg)
  2690. {
  2691. int rc = 0, prop_count[UIDLE_PROP_MAX];
  2692. bool prop_exists[UIDLE_PROP_MAX];
  2693. struct sde_prop_value *prop_value = NULL;
  2694. u32 off_count;
  2695. if (!sde_cfg) {
  2696. SDE_ERROR("invalid argument\n");
  2697. return -EINVAL;
  2698. }
  2699. if (!sde_cfg->uidle_cfg.uidle_rev)
  2700. return 0;
  2701. prop_value = kcalloc(UIDLE_PROP_MAX,
  2702. sizeof(struct sde_prop_value), GFP_KERNEL);
  2703. if (!prop_value)
  2704. return -ENOMEM;
  2705. rc = _validate_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop),
  2706. prop_count, &off_count);
  2707. if (rc)
  2708. goto end;
  2709. rc = _read_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop), prop_count,
  2710. prop_exists, prop_value);
  2711. if (rc)
  2712. goto end;
  2713. if (!prop_exists[UIDLE_LEN] || !prop_exists[UIDLE_OFF]) {
  2714. SDE_DEBUG("offset/len missing, will disable uidle:%d,%d\n",
  2715. prop_exists[UIDLE_LEN], prop_exists[UIDLE_OFF]);
  2716. rc = -EINVAL;
  2717. goto end;
  2718. }
  2719. sde_cfg->uidle_cfg.id = UIDLE;
  2720. sde_cfg->uidle_cfg.base =
  2721. PROP_VALUE_ACCESS(prop_value, UIDLE_OFF, 0);
  2722. sde_cfg->uidle_cfg.len =
  2723. PROP_VALUE_ACCESS(prop_value, UIDLE_LEN, 0);
  2724. /* validate */
  2725. if (!sde_cfg->uidle_cfg.base || !sde_cfg->uidle_cfg.len) {
  2726. SDE_ERROR("invalid reg/len [%d, %d], will disable uidle\n",
  2727. sde_cfg->uidle_cfg.base, sde_cfg->uidle_cfg.len);
  2728. rc = -EINVAL;
  2729. }
  2730. end:
  2731. if (rc && sde_cfg->uidle_cfg.uidle_rev) {
  2732. SDE_DEBUG("wrong dt entries, will disable uidle\n");
  2733. sde_cfg->uidle_cfg.uidle_rev = 0;
  2734. }
  2735. kfree(prop_value);
  2736. /* optional feature, so always return success */
  2737. return 0;
  2738. }
  2739. static int sde_cache_parse_dt(struct device_node *np,
  2740. struct sde_mdss_cfg *sde_cfg)
  2741. {
  2742. struct llcc_slice_desc *slice;
  2743. struct platform_device *pdev;
  2744. struct of_phandle_args phargs;
  2745. struct sde_sc_cfg *sc_cfg = sde_cfg->sc_cfg;
  2746. struct sde_dt_props *props;
  2747. int rc = 0;
  2748. u32 off_count;
  2749. if (!sde_cfg) {
  2750. SDE_ERROR("invalid argument\n");
  2751. return -EINVAL;
  2752. }
  2753. props = sde_get_dt_props(np, CACHE_CONTROLLER_PROP_MAX, cache_prop,
  2754. ARRAY_SIZE(cache_prop), &off_count);
  2755. if (IS_ERR_OR_NULL(props))
  2756. return PTR_ERR(props);
  2757. if (!props->exists[CACHE_CONTROLLER]) {
  2758. SDE_DEBUG("cache controller missing, will disable img cache:%d",
  2759. props->exists[CACHE_CONTROLLER]);
  2760. rc = 0;
  2761. goto end;
  2762. }
  2763. slice = llcc_slice_getd(LLCC_DISP);
  2764. if (IS_ERR_OR_NULL(slice)) {
  2765. SDE_ERROR("failed to get system cache %ld\n",
  2766. PTR_ERR(slice));
  2767. } else {
  2768. sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache = true;
  2769. sc_cfg[SDE_SYS_CACHE_DISP].llcc_scid = llcc_get_slice_id(slice);
  2770. sc_cfg[SDE_SYS_CACHE_DISP].llcc_slice_size =
  2771. llcc_get_slice_size(slice);
  2772. SDE_DEBUG("img cache scid:%d slice_size:%zu kb\n",
  2773. sc_cfg[SDE_SYS_CACHE_DISP].llcc_scid,
  2774. sc_cfg[SDE_SYS_CACHE_DISP].llcc_slice_size);
  2775. llcc_slice_putd(slice);
  2776. }
  2777. /* Read inline rot node */
  2778. rc = of_parse_phandle_with_args(np,
  2779. "qcom,sde-inline-rotator", "#list-cells", 0, &phargs);
  2780. if (rc) {
  2781. /*
  2782. * This is not a fatal error, system cache can be disabled
  2783. * in device tree
  2784. */
  2785. SDE_DEBUG("sys cache will be disabled rc:%d\n", rc);
  2786. rc = 0;
  2787. goto end;
  2788. }
  2789. if (!phargs.np || !phargs.args_count) {
  2790. SDE_ERROR("wrong phandle args %d %d\n",
  2791. !phargs.np, !phargs.args_count);
  2792. rc = -EINVAL;
  2793. goto end;
  2794. }
  2795. pdev = of_find_device_by_node(phargs.np);
  2796. if (!pdev) {
  2797. SDE_ERROR("invalid sde rotator node\n");
  2798. goto end;
  2799. }
  2800. slice = llcc_slice_getd(LLCC_ROTATOR);
  2801. if (IS_ERR_OR_NULL(slice)) {
  2802. SDE_ERROR("failed to get rotator slice!\n");
  2803. rc = -EINVAL;
  2804. goto cleanup;
  2805. }
  2806. sc_cfg[SDE_SYS_CACHE_ROT].llcc_scid = llcc_get_slice_id(slice);
  2807. sc_cfg[SDE_SYS_CACHE_ROT].llcc_slice_size =
  2808. llcc_get_slice_size(slice);
  2809. llcc_slice_putd(slice);
  2810. sc_cfg[SDE_SYS_CACHE_ROT].has_sys_cache = true;
  2811. SDE_DEBUG("rotator llcc scid:%d slice_size:%zukb\n",
  2812. sc_cfg[SDE_SYS_CACHE_ROT].llcc_scid,
  2813. sc_cfg[SDE_SYS_CACHE_ROT].llcc_slice_size);
  2814. cleanup:
  2815. of_node_put(phargs.np);
  2816. end:
  2817. sde_put_dt_props(props);
  2818. return rc;
  2819. }
  2820. static int _sde_vbif_populate_ot_parsing(struct sde_vbif_cfg *vbif,
  2821. struct sde_prop_value *prop_value, int *prop_count)
  2822. {
  2823. int j, k;
  2824. vbif->default_ot_rd_limit = PROP_VALUE_ACCESS(prop_value,
  2825. VBIF_DEFAULT_OT_RD_LIMIT, 0);
  2826. SDE_DEBUG("default_ot_rd_limit=%u\n",
  2827. vbif->default_ot_rd_limit);
  2828. vbif->default_ot_wr_limit = PROP_VALUE_ACCESS(prop_value,
  2829. VBIF_DEFAULT_OT_WR_LIMIT, 0);
  2830. SDE_DEBUG("default_ot_wr_limit=%u\n",
  2831. vbif->default_ot_wr_limit);
  2832. vbif->dynamic_ot_rd_tbl.count =
  2833. prop_count[VBIF_DYNAMIC_OT_RD_LIMIT] / 2;
  2834. SDE_DEBUG("dynamic_ot_rd_tbl.count=%u\n",
  2835. vbif->dynamic_ot_rd_tbl.count);
  2836. if (vbif->dynamic_ot_rd_tbl.count) {
  2837. vbif->dynamic_ot_rd_tbl.cfg = kcalloc(
  2838. vbif->dynamic_ot_rd_tbl.count,
  2839. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2840. GFP_KERNEL);
  2841. if (!vbif->dynamic_ot_rd_tbl.cfg)
  2842. return -ENOMEM;
  2843. }
  2844. for (j = 0, k = 0; j < vbif->dynamic_ot_rd_tbl.count; j++) {
  2845. vbif->dynamic_ot_rd_tbl.cfg[j].pps = (u64)
  2846. PROP_VALUE_ACCESS(prop_value,
  2847. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2848. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit =
  2849. PROP_VALUE_ACCESS(prop_value,
  2850. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2851. SDE_DEBUG("dynamic_ot_rd_tbl[%d].cfg=<%llu %u>\n", j,
  2852. vbif->dynamic_ot_rd_tbl.cfg[j].pps,
  2853. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit);
  2854. }
  2855. vbif->dynamic_ot_wr_tbl.count =
  2856. prop_count[VBIF_DYNAMIC_OT_WR_LIMIT] / 2;
  2857. SDE_DEBUG("dynamic_ot_wr_tbl.count=%u\n",
  2858. vbif->dynamic_ot_wr_tbl.count);
  2859. if (vbif->dynamic_ot_wr_tbl.count) {
  2860. vbif->dynamic_ot_wr_tbl.cfg = kcalloc(
  2861. vbif->dynamic_ot_wr_tbl.count,
  2862. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2863. GFP_KERNEL);
  2864. if (!vbif->dynamic_ot_wr_tbl.cfg)
  2865. return -ENOMEM;
  2866. }
  2867. for (j = 0, k = 0; j < vbif->dynamic_ot_wr_tbl.count; j++) {
  2868. vbif->dynamic_ot_wr_tbl.cfg[j].pps = (u64)
  2869. PROP_VALUE_ACCESS(prop_value,
  2870. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2871. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit =
  2872. PROP_VALUE_ACCESS(prop_value,
  2873. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2874. SDE_DEBUG("dynamic_ot_wr_tbl[%d].cfg=<%llu %u>\n", j,
  2875. vbif->dynamic_ot_wr_tbl.cfg[j].pps,
  2876. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit);
  2877. }
  2878. if (vbif->default_ot_rd_limit || vbif->default_ot_wr_limit ||
  2879. vbif->dynamic_ot_rd_tbl.count ||
  2880. vbif->dynamic_ot_wr_tbl.count)
  2881. set_bit(SDE_VBIF_QOS_OTLIM, &vbif->features);
  2882. return 0;
  2883. }
  2884. static int _sde_vbif_populate_qos_parsing(struct sde_mdss_cfg *sde_cfg,
  2885. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2886. int *prop_count)
  2887. {
  2888. int i, j;
  2889. int prop_index = VBIF_QOS_RT_REMAP;
  2890. for (i = VBIF_RT_CLIENT;
  2891. ((i < VBIF_MAX_CLIENT) && (prop_index < VBIF_PROP_MAX));
  2892. i++, prop_index++) {
  2893. vbif->qos_tbl[i].npriority_lvl = prop_count[prop_index];
  2894. SDE_DEBUG("qos_tbl[%d].npriority_lvl=%u\n",
  2895. i, vbif->qos_tbl[i].npriority_lvl);
  2896. if (vbif->qos_tbl[i].npriority_lvl == sde_cfg->vbif_qos_nlvl) {
  2897. vbif->qos_tbl[i].priority_lvl = kcalloc(
  2898. vbif->qos_tbl[i].npriority_lvl,
  2899. sizeof(u32), GFP_KERNEL);
  2900. if (!vbif->qos_tbl[i].priority_lvl)
  2901. return -ENOMEM;
  2902. } else if (vbif->qos_tbl[i].npriority_lvl) {
  2903. vbif->qos_tbl[i].npriority_lvl = 0;
  2904. vbif->qos_tbl[i].priority_lvl = NULL;
  2905. SDE_ERROR("invalid qos table for client:%d, prop:%d\n",
  2906. i, prop_index);
  2907. }
  2908. for (j = 0; j < vbif->qos_tbl[i].npriority_lvl; j++) {
  2909. vbif->qos_tbl[i].priority_lvl[j] =
  2910. PROP_VALUE_ACCESS(prop_value, prop_index, j);
  2911. SDE_DEBUG("client:%d, prop:%d, lvl[%d]=%u\n",
  2912. i, prop_index, j,
  2913. vbif->qos_tbl[i].priority_lvl[j]);
  2914. }
  2915. if (vbif->qos_tbl[i].npriority_lvl)
  2916. set_bit(SDE_VBIF_QOS_REMAP, &vbif->features);
  2917. }
  2918. return 0;
  2919. }
  2920. static int _sde_vbif_populate(struct sde_mdss_cfg *sde_cfg,
  2921. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2922. int *prop_count, u32 vbif_len, int i)
  2923. {
  2924. int j, k, rc;
  2925. vbif = sde_cfg->vbif + i;
  2926. vbif->base = PROP_VALUE_ACCESS(prop_value, VBIF_OFF, i);
  2927. vbif->len = vbif_len;
  2928. vbif->id = VBIF_0 + PROP_VALUE_ACCESS(prop_value, VBIF_ID, i);
  2929. snprintf(vbif->name, SDE_HW_BLK_NAME_LEN, "vbif_%u",
  2930. vbif->id - VBIF_0);
  2931. SDE_DEBUG("vbif:%d\n", vbif->id - VBIF_0);
  2932. vbif->xin_halt_timeout = VBIF_XIN_HALT_TIMEOUT;
  2933. rc = _sde_vbif_populate_ot_parsing(vbif, prop_value, prop_count);
  2934. if (rc)
  2935. return rc;
  2936. rc = _sde_vbif_populate_qos_parsing(sde_cfg, vbif, prop_value,
  2937. prop_count);
  2938. if (rc)
  2939. return rc;
  2940. vbif->memtype_count = prop_count[VBIF_MEMTYPE_0] +
  2941. prop_count[VBIF_MEMTYPE_1];
  2942. if (vbif->memtype_count > MAX_XIN_COUNT) {
  2943. vbif->memtype_count = 0;
  2944. SDE_ERROR("too many memtype defs, ignoring entries\n");
  2945. }
  2946. for (j = 0, k = 0; j < prop_count[VBIF_MEMTYPE_0]; j++)
  2947. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2948. prop_value, VBIF_MEMTYPE_0, j);
  2949. for (j = 0; j < prop_count[VBIF_MEMTYPE_1]; j++)
  2950. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2951. prop_value, VBIF_MEMTYPE_1, j);
  2952. if (sde_cfg->vbif_disable_inner_outer_shareable)
  2953. set_bit(SDE_VBIF_DISABLE_SHAREABLE, &vbif->features);
  2954. return 0;
  2955. }
  2956. static int sde_vbif_parse_dt(struct device_node *np,
  2957. struct sde_mdss_cfg *sde_cfg)
  2958. {
  2959. int rc, prop_count[VBIF_PROP_MAX], i;
  2960. struct sde_prop_value *prop_value = NULL;
  2961. bool prop_exists[VBIF_PROP_MAX];
  2962. u32 off_count, vbif_len;
  2963. struct sde_vbif_cfg *vbif = NULL;
  2964. if (!sde_cfg) {
  2965. SDE_ERROR("invalid argument\n");
  2966. rc = -EINVAL;
  2967. goto end;
  2968. }
  2969. prop_value = kzalloc(VBIF_PROP_MAX *
  2970. sizeof(struct sde_prop_value), GFP_KERNEL);
  2971. if (!prop_value) {
  2972. rc = -ENOMEM;
  2973. goto end;
  2974. }
  2975. rc = _validate_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop),
  2976. prop_count, &off_count);
  2977. if (rc)
  2978. goto end;
  2979. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_RD_LIMIT], 1,
  2980. &prop_count[VBIF_DYNAMIC_OT_RD_LIMIT], NULL);
  2981. if (rc)
  2982. goto end;
  2983. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_WR_LIMIT], 1,
  2984. &prop_count[VBIF_DYNAMIC_OT_WR_LIMIT], NULL);
  2985. if (rc)
  2986. goto end;
  2987. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_0], 1,
  2988. &prop_count[VBIF_MEMTYPE_0], NULL);
  2989. if (rc)
  2990. goto end;
  2991. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_1], 1,
  2992. &prop_count[VBIF_MEMTYPE_1], NULL);
  2993. if (rc)
  2994. goto end;
  2995. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_RT_REMAP], 1,
  2996. &prop_count[VBIF_QOS_RT_REMAP], NULL);
  2997. if (rc)
  2998. goto end;
  2999. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_NRT_REMAP], 1,
  3000. &prop_count[VBIF_QOS_NRT_REMAP], NULL);
  3001. if (rc)
  3002. goto end;
  3003. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CWB_REMAP], 1,
  3004. &prop_count[VBIF_QOS_CWB_REMAP], NULL);
  3005. if (rc)
  3006. goto end;
  3007. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_LUTDMA_REMAP], 1,
  3008. &prop_count[VBIF_QOS_LUTDMA_REMAP], NULL);
  3009. if (rc)
  3010. goto end;
  3011. sde_cfg->vbif_count = off_count;
  3012. rc = _read_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop), prop_count,
  3013. prop_exists, prop_value);
  3014. if (rc)
  3015. goto end;
  3016. vbif_len = PROP_VALUE_ACCESS(prop_value, VBIF_LEN, 0);
  3017. if (!prop_exists[VBIF_LEN])
  3018. vbif_len = DEFAULT_SDE_HW_BLOCK_LEN;
  3019. for (i = 0; i < off_count; i++) {
  3020. rc = _sde_vbif_populate(sde_cfg, vbif, prop_value,
  3021. prop_count, vbif_len, i);
  3022. if (rc)
  3023. goto end;
  3024. }
  3025. end:
  3026. kfree(prop_value);
  3027. return rc;
  3028. }
  3029. static int sde_pp_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  3030. {
  3031. int rc, prop_count[PP_PROP_MAX], i;
  3032. struct sde_prop_value *prop_value = NULL;
  3033. bool prop_exists[PP_PROP_MAX];
  3034. u32 off_count, major_version;
  3035. struct sde_pingpong_cfg *pp;
  3036. struct sde_pingpong_sub_blks *sblk;
  3037. if (!sde_cfg) {
  3038. SDE_ERROR("invalid argument\n");
  3039. rc = -EINVAL;
  3040. goto end;
  3041. }
  3042. prop_value = kzalloc(PP_PROP_MAX *
  3043. sizeof(struct sde_prop_value), GFP_KERNEL);
  3044. if (!prop_value) {
  3045. rc = -ENOMEM;
  3046. goto end;
  3047. }
  3048. rc = _validate_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  3049. &off_count);
  3050. if (rc)
  3051. goto end;
  3052. sde_cfg->pingpong_count = off_count;
  3053. rc = _read_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  3054. prop_exists, prop_value);
  3055. if (rc)
  3056. goto end;
  3057. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  3058. for (i = 0; i < off_count; i++) {
  3059. pp = sde_cfg->pingpong + i;
  3060. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  3061. if (!sblk) {
  3062. rc = -ENOMEM;
  3063. /* catalog deinit will release the allocated blocks */
  3064. goto end;
  3065. }
  3066. pp->sblk = sblk;
  3067. pp->base = PROP_VALUE_ACCESS(prop_value, PP_OFF, i);
  3068. pp->id = PINGPONG_0 + i;
  3069. snprintf(pp->name, SDE_HW_BLK_NAME_LEN, "pingpong_%u",
  3070. pp->id - PINGPONG_0);
  3071. pp->len = PROP_VALUE_ACCESS(prop_value, PP_LEN, 0);
  3072. sblk->te.base = PROP_VALUE_ACCESS(prop_value, TE_OFF, i);
  3073. sblk->te.id = SDE_PINGPONG_TE;
  3074. snprintf(sblk->te.name, SDE_HW_BLK_NAME_LEN, "te_%u",
  3075. pp->id - PINGPONG_0);
  3076. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3077. set_bit(SDE_PINGPONG_TE, &pp->features);
  3078. sblk->te2.base = PROP_VALUE_ACCESS(prop_value, TE2_OFF, i);
  3079. if (sblk->te2.base) {
  3080. sblk->te2.id = SDE_PINGPONG_TE2;
  3081. snprintf(sblk->te2.name, SDE_HW_BLK_NAME_LEN, "te2_%u",
  3082. pp->id - PINGPONG_0);
  3083. set_bit(SDE_PINGPONG_TE2, &pp->features);
  3084. set_bit(SDE_PINGPONG_SPLIT, &pp->features);
  3085. }
  3086. if (PROP_VALUE_ACCESS(prop_value, PP_SLAVE, i))
  3087. set_bit(SDE_PINGPONG_SLAVE, &pp->features);
  3088. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_700)) {
  3089. sblk->dsc.base = PROP_VALUE_ACCESS(prop_value,
  3090. DSC_OFF, i);
  3091. if (sblk->dsc.base) {
  3092. sblk->dsc.id = SDE_PINGPONG_DSC;
  3093. snprintf(sblk->dsc.name, SDE_HW_BLK_NAME_LEN,
  3094. "dsc_%u",
  3095. pp->id - PINGPONG_0);
  3096. set_bit(SDE_PINGPONG_DSC, &pp->features);
  3097. }
  3098. }
  3099. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DITHER_OFF,
  3100. i);
  3101. if (sblk->dither.base) {
  3102. sblk->dither.id = SDE_PINGPONG_DITHER;
  3103. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN,
  3104. "dither_%u", pp->id);
  3105. set_bit(SDE_PINGPONG_DITHER, &pp->features);
  3106. }
  3107. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DITHER_LEN, 0);
  3108. sblk->dither.version = PROP_VALUE_ACCESS(prop_value, DITHER_VER,
  3109. 0);
  3110. if (sde_cfg->dither_luma_mode_support)
  3111. set_bit(SDE_PINGPONG_DITHER_LUMA, &pp->features);
  3112. if (prop_exists[PP_MERGE_3D_ID]) {
  3113. set_bit(SDE_PINGPONG_MERGE_3D, &pp->features);
  3114. pp->merge_3d_id = PROP_VALUE_ACCESS(prop_value,
  3115. PP_MERGE_3D_ID, i) + 1;
  3116. }
  3117. }
  3118. end:
  3119. kfree(prop_value);
  3120. return rc;
  3121. }
  3122. static void _sde_top_parse_dt_helper(struct sde_mdss_cfg *cfg,
  3123. struct sde_dt_props *props)
  3124. {
  3125. int i;
  3126. cfg->max_sspp_linewidth = props->exists[SSPP_LINEWIDTH] ?
  3127. PROP_VALUE_ACCESS(props->values, SSPP_LINEWIDTH, 0) :
  3128. DEFAULT_SDE_LINE_WIDTH;
  3129. cfg->vig_sspp_linewidth = props->exists[VIG_SSPP_LINEWIDTH] ?
  3130. PROP_VALUE_ACCESS(props->values, VIG_SSPP_LINEWIDTH,
  3131. 0) : cfg->max_sspp_linewidth;
  3132. cfg->scaling_linewidth = props->exists[SCALING_LINEWIDTH] ?
  3133. PROP_VALUE_ACCESS(props->values, SCALING_LINEWIDTH,
  3134. 0) : cfg->vig_sspp_linewidth;
  3135. cfg->max_wb_linewidth = props->exists[WB_LINEWIDTH] ?
  3136. PROP_VALUE_ACCESS(props->values, WB_LINEWIDTH, 0) :
  3137. DEFAULT_SDE_LINE_WIDTH;
  3138. cfg->max_mixer_width = props->exists[MIXER_LINEWIDTH] ?
  3139. PROP_VALUE_ACCESS(props->values, MIXER_LINEWIDTH, 0) :
  3140. DEFAULT_SDE_LINE_WIDTH;
  3141. cfg->max_mixer_blendstages = props->exists[MIXER_BLEND] ?
  3142. PROP_VALUE_ACCESS(props->values, MIXER_BLEND, 0) :
  3143. DEFAULT_SDE_MIXER_BLENDSTAGES;
  3144. cfg->ubwc_version = props->exists[UBWC_VERSION] ?
  3145. SDE_HW_UBWC_VER(PROP_VALUE_ACCESS(props->values,
  3146. UBWC_VERSION, 0)) : DEFAULT_SDE_UBWC_VERSION;
  3147. cfg->mdp[0].highest_bank_bit = props->exists[BANK_BIT] ?
  3148. PROP_VALUE_ACCESS(props->values, BANK_BIT, 0) :
  3149. DEFAULT_SDE_HIGHEST_BANK_BIT;
  3150. if (cfg->ubwc_version == SDE_HW_UBWC_VER_40 &&
  3151. of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  3152. cfg->mdp[0].highest_bank_bit = 0x02;
  3153. cfg->macrotile_mode = props->exists[MACROTILE_MODE] ?
  3154. PROP_VALUE_ACCESS(props->values, MACROTILE_MODE, 0) :
  3155. DEFAULT_SDE_UBWC_MACROTILE_MODE;
  3156. cfg->ubwc_bw_calc_version =
  3157. PROP_VALUE_ACCESS(props->values, UBWC_BW_CALC_VERSION, 0);
  3158. cfg->mdp[0].ubwc_static = props->exists[UBWC_STATIC] ?
  3159. PROP_VALUE_ACCESS(props->values, UBWC_STATIC, 0) :
  3160. DEFAULT_SDE_UBWC_STATIC;
  3161. cfg->mdp[0].ubwc_swizzle = props->exists[UBWC_SWIZZLE] ?
  3162. PROP_VALUE_ACCESS(props->values, UBWC_SWIZZLE, 0) :
  3163. DEFAULT_SDE_UBWC_SWIZZLE;
  3164. cfg->mdp[0].has_dest_scaler =
  3165. PROP_VALUE_ACCESS(props->values, DEST_SCALER, 0);
  3166. cfg->mdp[0].smart_panel_align_mode =
  3167. PROP_VALUE_ACCESS(props->values, SMART_PANEL_ALIGN_MODE, 0);
  3168. if (props->exists[SEC_SID_MASK]) {
  3169. cfg->sec_sid_mask_count = props->counts[SEC_SID_MASK];
  3170. for (i = 0; i < cfg->sec_sid_mask_count; i++)
  3171. cfg->sec_sid_mask[i] = PROP_VALUE_ACCESS(props->values,
  3172. SEC_SID_MASK, i);
  3173. }
  3174. cfg->has_src_split = PROP_VALUE_ACCESS(props->values, SRC_SPLIT, 0);
  3175. cfg->has_dim_layer = PROP_VALUE_ACCESS(props->values, DIM_LAYER, 0);
  3176. cfg->has_idle_pc = PROP_VALUE_ACCESS(props->values, IDLE_PC, 0);
  3177. cfg->pipe_order_type = PROP_VALUE_ACCESS(props->values,
  3178. PIPE_ORDER_VERSION, 0);
  3179. cfg->has_base_layer = PROP_VALUE_ACCESS(props->values, BASE_LAYER, 0);
  3180. }
  3181. static int sde_top_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3182. {
  3183. int rc = 0, dma_rc, len;
  3184. struct sde_dt_props *props;
  3185. const char *type;
  3186. u32 major_version;
  3187. props = sde_get_dt_props(np, SDE_PROP_MAX, sde_prop,
  3188. ARRAY_SIZE(sde_prop), &len);
  3189. if (IS_ERR(props))
  3190. return PTR_ERR(props);
  3191. /* revalidate arrays not bound to off_count elements */
  3192. rc = _validate_dt_entry(np, &sde_prop[SEC_SID_MASK], 1,
  3193. &props->counts[SEC_SID_MASK], NULL);
  3194. if (rc)
  3195. goto end;
  3196. /* update props with newly validated arrays */
  3197. rc = _read_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), props->counts,
  3198. props->exists, props->values);
  3199. if (rc)
  3200. goto end;
  3201. cfg->mdss_count = 1;
  3202. cfg->mdss[0].base = MDSS_BASE_OFFSET;
  3203. cfg->mdss[0].id = MDP_TOP;
  3204. snprintf(cfg->mdss[0].name, SDE_HW_BLK_NAME_LEN, "mdss_%u",
  3205. cfg->mdss[0].id - MDP_TOP);
  3206. cfg->mdp_count = 1;
  3207. cfg->mdp[0].id = MDP_TOP;
  3208. snprintf(cfg->mdp[0].name, SDE_HW_BLK_NAME_LEN, "top_%u",
  3209. cfg->mdp[0].id - MDP_TOP);
  3210. cfg->mdp[0].base = PROP_VALUE_ACCESS(props->values, SDE_OFF, 0);
  3211. cfg->mdp[0].len = props->exists[SDE_LEN] ? PROP_VALUE_ACCESS(
  3212. props->values, SDE_LEN, 0) : DEFAULT_SDE_HW_BLOCK_LEN;
  3213. _sde_top_parse_dt_helper(cfg, props);
  3214. major_version = SDE_HW_MAJOR(cfg->hwversion);
  3215. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3216. set_bit(SDE_MDP_VSYNC_SEL, &cfg->mdp[0].features);
  3217. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3218. SDE_INTR_TOP_INTR, cfg->mdp[0].base);
  3219. if (rc)
  3220. goto end;
  3221. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3222. SDE_INTR_TOP_INTR2, cfg->mdp[0].base);
  3223. if (rc)
  3224. goto end;
  3225. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3226. SDE_INTR_TOP_HIST_INTR, cfg->mdp[0].base);
  3227. if (rc)
  3228. goto end;
  3229. rc = of_property_read_string(np, sde_prop[QSEED_TYPE].prop_name, &type);
  3230. if (rc) {
  3231. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3232. sde_prop[QSEED_TYPE].prop_name, rc);
  3233. rc = 0;
  3234. } else if (!strcmp(type, "qseedv3")) {
  3235. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3;
  3236. } else if (!strcmp(type, "qseedv3lite")) {
  3237. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3LITE;
  3238. } else if (!strcmp(type, "qseedv2")) {
  3239. cfg->qseed_type = SDE_SSPP_SCALER_QSEED2;
  3240. } else {
  3241. SDE_DEBUG("Unknown type %s for property %s\n", type,
  3242. sde_prop[QSEED_TYPE].prop_name);
  3243. }
  3244. rc = of_property_read_string(np, sde_prop[CSC_TYPE].prop_name, &type);
  3245. if (rc) {
  3246. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3247. sde_prop[CSC_TYPE].prop_name, rc);
  3248. rc = 0;
  3249. } else if (!strcmp(type, "csc")) {
  3250. cfg->csc_type = SDE_SSPP_CSC;
  3251. } else if (!strcmp(type, "csc-10bit")) {
  3252. cfg->csc_type = SDE_SSPP_CSC_10BIT;
  3253. } else {
  3254. SDE_DEBUG("Unknown type %s for property %s\n", type,
  3255. sde_prop[CSC_TYPE].prop_name);
  3256. }
  3257. /*
  3258. * Current SDE support only Smart DMA 2.0-2.5.
  3259. * No support for Smart DMA 1.0 yet.
  3260. */
  3261. cfg->smart_dma_rev = 0;
  3262. dma_rc = of_property_read_string(np, sde_prop[SMART_DMA_REV].prop_name,
  3263. &type);
  3264. if (dma_rc) {
  3265. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3266. sde_prop[SMART_DMA_REV].prop_name, dma_rc);
  3267. } else if (!strcmp(type, "smart_dma_v2p5")) {
  3268. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2p5;
  3269. } else if (!strcmp(type, "smart_dma_v2")) {
  3270. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2;
  3271. } else if (!strcmp(type, "smart_dma_v1")) {
  3272. SDE_ERROR("smart dma 1.0 is not supported in SDE\n");
  3273. } else {
  3274. SDE_DEBUG("unknown smart dma version %s\n", type);
  3275. }
  3276. end:
  3277. sde_put_dt_props(props);
  3278. return rc;
  3279. }
  3280. static int sde_parse_reg_dma_dt(struct device_node *np,
  3281. struct sde_mdss_cfg *sde_cfg)
  3282. {
  3283. int rc = 0, i, prop_count[REG_DMA_PROP_MAX];
  3284. struct sde_prop_value *prop_value = NULL;
  3285. u32 off_count;
  3286. bool prop_exists[REG_DMA_PROP_MAX];
  3287. bool dma_type_exists[REG_DMA_TYPE_MAX];
  3288. enum sde_reg_dma_type dma_type;
  3289. prop_value = kcalloc(REG_DMA_PROP_MAX,
  3290. sizeof(struct sde_prop_value), GFP_KERNEL);
  3291. if (!prop_value) {
  3292. rc = -ENOMEM;
  3293. goto end;
  3294. }
  3295. rc = _validate_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3296. prop_count, &off_count);
  3297. if (rc || !off_count)
  3298. goto end;
  3299. rc = _read_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3300. prop_count, prop_exists, prop_value);
  3301. if (rc)
  3302. goto end;
  3303. sde_cfg->reg_dma_count = 0;
  3304. memset(&dma_type_exists, 0, sizeof(dma_type_exists));
  3305. for (i = 0; i < off_count; i++) {
  3306. dma_type = PROP_VALUE_ACCESS(prop_value, REG_DMA_ID, i);
  3307. if (dma_type >= REG_DMA_TYPE_MAX) {
  3308. SDE_ERROR("Invalid DMA type %d\n", dma_type);
  3309. goto end;
  3310. } else if (dma_type_exists[dma_type]) {
  3311. SDE_ERROR("DMA type ID %d exists more than once\n",
  3312. dma_type);
  3313. goto end;
  3314. }
  3315. dma_type_exists[dma_type] = true;
  3316. sde_cfg->dma_cfg.reg_dma_blks[dma_type].base =
  3317. PROP_VALUE_ACCESS(prop_value, REG_DMA_OFF, i);
  3318. sde_cfg->dma_cfg.reg_dma_blks[dma_type].valid = true;
  3319. sde_cfg->reg_dma_count++;
  3320. }
  3321. sde_cfg->dma_cfg.version = PROP_VALUE_ACCESS(prop_value,
  3322. REG_DMA_VERSION, 0);
  3323. sde_cfg->dma_cfg.trigger_sel_off = PROP_VALUE_ACCESS(prop_value,
  3324. REG_DMA_TRIGGER_OFF, 0);
  3325. sde_cfg->dma_cfg.broadcast_disabled = PROP_VALUE_ACCESS(prop_value,
  3326. REG_DMA_BROADCAST_DISABLED, 0);
  3327. sde_cfg->dma_cfg.xin_id = PROP_VALUE_ACCESS(prop_value,
  3328. REG_DMA_XIN_ID, 0);
  3329. sde_cfg->dma_cfg.clk_ctrl = SDE_CLK_CTRL_LUTDMA;
  3330. sde_cfg->dma_cfg.vbif_idx = VBIF_RT;
  3331. for (i = 0; i < sde_cfg->mdp_count; i++) {
  3332. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].reg_off =
  3333. PROP_BITVALUE_ACCESS(prop_value,
  3334. REG_DMA_CLK_CTRL, 0, 0);
  3335. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].bit_off =
  3336. PROP_BITVALUE_ACCESS(prop_value,
  3337. REG_DMA_CLK_CTRL, 0, 1);
  3338. }
  3339. end:
  3340. kfree(prop_value);
  3341. /* reg dma is optional feature hence return 0 */
  3342. return 0;
  3343. }
  3344. static int _sde_perf_parse_dt_validate(struct device_node *np, int *prop_count)
  3345. {
  3346. int rc, len;
  3347. rc = _validate_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3348. prop_count, &len);
  3349. if (rc)
  3350. return rc;
  3351. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_CDP_SETTING], 1,
  3352. &prop_count[PERF_CDP_SETTING], NULL);
  3353. if (rc)
  3354. return rc;
  3355. return rc;
  3356. }
  3357. static int _sde_qos_parse_dt_cfg(struct sde_mdss_cfg *cfg, int *prop_count,
  3358. struct sde_prop_value *prop_value, bool *prop_exists)
  3359. {
  3360. int i, j;
  3361. u32 qos_count = 1, index;
  3362. if (prop_exists[QOS_REFRESH_RATES]) {
  3363. qos_count = prop_count[QOS_REFRESH_RATES];
  3364. cfg->perf.qos_refresh_rate = kcalloc(qos_count,
  3365. sizeof(u32), GFP_KERNEL);
  3366. if (!cfg->perf.qos_refresh_rate)
  3367. goto end;
  3368. for (j = 0; j < qos_count; j++) {
  3369. cfg->perf.qos_refresh_rate[j] =
  3370. PROP_VALUE_ACCESS(prop_value,
  3371. QOS_REFRESH_RATES, j);
  3372. SDE_DEBUG("qos usage:%d refresh rate:0x%x\n",
  3373. j, cfg->perf.qos_refresh_rate[j]);
  3374. }
  3375. }
  3376. cfg->perf.qos_refresh_count = qos_count;
  3377. cfg->perf.danger_lut = kcalloc(qos_count,
  3378. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3379. cfg->perf.safe_lut = kcalloc(qos_count,
  3380. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3381. cfg->perf.creq_lut = kcalloc(qos_count,
  3382. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3383. if (!cfg->perf.creq_lut || !cfg->perf.safe_lut || !cfg->perf.danger_lut)
  3384. goto end;
  3385. if (prop_exists[QOS_DANGER_LUT] &&
  3386. prop_count[QOS_DANGER_LUT] >= (SDE_QOS_LUT_USAGE_MAX * qos_count)) {
  3387. for (i = 0; i < prop_count[QOS_DANGER_LUT]; i++) {
  3388. cfg->perf.danger_lut[i] =
  3389. PROP_VALUE_ACCESS(prop_value,
  3390. QOS_DANGER_LUT, i);
  3391. SDE_DEBUG("danger usage:%i lut:0x%x\n",
  3392. i, cfg->perf.danger_lut[i]);
  3393. }
  3394. }
  3395. if (prop_exists[QOS_SAFE_LUT] &&
  3396. prop_count[QOS_SAFE_LUT] >= (SDE_QOS_LUT_USAGE_MAX * qos_count)) {
  3397. for (i = 0; i < prop_count[QOS_SAFE_LUT]; i++) {
  3398. cfg->perf.safe_lut[i] =
  3399. PROP_VALUE_ACCESS(prop_value,
  3400. QOS_SAFE_LUT, i);
  3401. SDE_DEBUG("safe usage:%d lut:0x%x\n",
  3402. i, cfg->perf.safe_lut[i]);
  3403. }
  3404. }
  3405. for (i = 0; i < SDE_QOS_LUT_USAGE_MAX; i++) {
  3406. static const u32 prop_key[SDE_QOS_LUT_USAGE_MAX] = {
  3407. [SDE_QOS_LUT_USAGE_LINEAR] =
  3408. QOS_CREQ_LUT_LINEAR,
  3409. [SDE_QOS_LUT_USAGE_MACROTILE] =
  3410. QOS_CREQ_LUT_MACROTILE,
  3411. [SDE_QOS_LUT_USAGE_NRT] =
  3412. QOS_CREQ_LUT_NRT,
  3413. [SDE_QOS_LUT_USAGE_CWB] =
  3414. QOS_CREQ_LUT_CWB,
  3415. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  3416. QOS_CREQ_LUT_MACROTILE_QSEED,
  3417. [SDE_QOS_LUT_USAGE_LINEAR_QSEED] =
  3418. QOS_CREQ_LUT_LINEAR_QSEED,
  3419. };
  3420. int key = prop_key[i];
  3421. u64 lut_hi, lut_lo;
  3422. if (!prop_exists[key])
  3423. continue;
  3424. for (j = 0; j < qos_count; j++) {
  3425. lut_hi = PROP_VALUE_ACCESS(prop_value, key,
  3426. (j * 2) + 0);
  3427. lut_lo = PROP_VALUE_ACCESS(prop_value, key,
  3428. (j * 2) + 1);
  3429. index = (j * SDE_QOS_LUT_USAGE_MAX) + i;
  3430. cfg->perf.creq_lut[index] =
  3431. (lut_hi << 32) | lut_lo;
  3432. SDE_DEBUG("creq usage:%d lut:0x%llx\n",
  3433. index, cfg->perf.creq_lut[index]);
  3434. }
  3435. }
  3436. return 0;
  3437. end:
  3438. kfree(cfg->perf.qos_refresh_rate);
  3439. kfree(cfg->perf.creq_lut);
  3440. kfree(cfg->perf.danger_lut);
  3441. kfree(cfg->perf.safe_lut);
  3442. return -ENOMEM;
  3443. }
  3444. static void _sde_perf_parse_dt_cfg_populate(struct sde_mdss_cfg *cfg,
  3445. int *prop_count,
  3446. struct sde_prop_value *prop_value,
  3447. bool *prop_exists)
  3448. {
  3449. cfg->perf.max_bw_low =
  3450. prop_exists[PERF_MAX_BW_LOW] ?
  3451. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_LOW, 0) :
  3452. DEFAULT_MAX_BW_LOW;
  3453. cfg->perf.max_bw_high =
  3454. prop_exists[PERF_MAX_BW_HIGH] ?
  3455. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_HIGH, 0) :
  3456. DEFAULT_MAX_BW_HIGH;
  3457. cfg->perf.min_core_ib =
  3458. prop_exists[PERF_MIN_CORE_IB] ?
  3459. PROP_VALUE_ACCESS(prop_value, PERF_MIN_CORE_IB, 0) :
  3460. DEFAULT_MAX_BW_LOW;
  3461. cfg->perf.min_llcc_ib =
  3462. prop_exists[PERF_MIN_LLCC_IB] ?
  3463. PROP_VALUE_ACCESS(prop_value, PERF_MIN_LLCC_IB, 0) :
  3464. DEFAULT_MAX_BW_LOW;
  3465. cfg->perf.min_dram_ib =
  3466. prop_exists[PERF_MIN_DRAM_IB] ?
  3467. PROP_VALUE_ACCESS(prop_value, PERF_MIN_DRAM_IB, 0) :
  3468. DEFAULT_MAX_BW_LOW;
  3469. cfg->perf.undersized_prefill_lines =
  3470. prop_exists[PERF_UNDERSIZED_PREFILL_LINES] ?
  3471. PROP_VALUE_ACCESS(prop_value,
  3472. PERF_UNDERSIZED_PREFILL_LINES, 0) :
  3473. DEFAULT_UNDERSIZED_PREFILL_LINES;
  3474. cfg->perf.xtra_prefill_lines =
  3475. prop_exists[PERF_XTRA_PREFILL_LINES] ?
  3476. PROP_VALUE_ACCESS(prop_value,
  3477. PERF_XTRA_PREFILL_LINES, 0) :
  3478. DEFAULT_XTRA_PREFILL_LINES;
  3479. cfg->perf.dest_scale_prefill_lines =
  3480. prop_exists[PERF_DEST_SCALE_PREFILL_LINES] ?
  3481. PROP_VALUE_ACCESS(prop_value,
  3482. PERF_DEST_SCALE_PREFILL_LINES, 0) :
  3483. DEFAULT_DEST_SCALE_PREFILL_LINES;
  3484. cfg->perf.macrotile_prefill_lines =
  3485. prop_exists[PERF_MACROTILE_PREFILL_LINES] ?
  3486. PROP_VALUE_ACCESS(prop_value,
  3487. PERF_MACROTILE_PREFILL_LINES, 0) :
  3488. DEFAULT_MACROTILE_PREFILL_LINES;
  3489. cfg->perf.yuv_nv12_prefill_lines =
  3490. prop_exists[PERF_YUV_NV12_PREFILL_LINES] ?
  3491. PROP_VALUE_ACCESS(prop_value,
  3492. PERF_YUV_NV12_PREFILL_LINES, 0) :
  3493. DEFAULT_YUV_NV12_PREFILL_LINES;
  3494. cfg->perf.linear_prefill_lines =
  3495. prop_exists[PERF_LINEAR_PREFILL_LINES] ?
  3496. PROP_VALUE_ACCESS(prop_value,
  3497. PERF_LINEAR_PREFILL_LINES, 0) :
  3498. DEFAULT_LINEAR_PREFILL_LINES;
  3499. cfg->perf.downscaling_prefill_lines =
  3500. prop_exists[PERF_DOWNSCALING_PREFILL_LINES] ?
  3501. PROP_VALUE_ACCESS(prop_value,
  3502. PERF_DOWNSCALING_PREFILL_LINES, 0) :
  3503. DEFAULT_DOWNSCALING_PREFILL_LINES;
  3504. cfg->perf.amortizable_threshold =
  3505. prop_exists[PERF_AMORTIZABLE_THRESHOLD] ?
  3506. PROP_VALUE_ACCESS(prop_value,
  3507. PERF_AMORTIZABLE_THRESHOLD, 0) :
  3508. DEFAULT_AMORTIZABLE_THRESHOLD;
  3509. cfg->perf.num_mnoc_ports =
  3510. prop_exists[PERF_NUM_MNOC_PORTS] ?
  3511. PROP_VALUE_ACCESS(prop_value,
  3512. PERF_NUM_MNOC_PORTS, 0) :
  3513. DEFAULT_MNOC_PORTS;
  3514. cfg->perf.axi_bus_width =
  3515. prop_exists[PERF_AXI_BUS_WIDTH] ?
  3516. PROP_VALUE_ACCESS(prop_value,
  3517. PERF_AXI_BUS_WIDTH, 0) :
  3518. DEFAULT_AXI_BUS_WIDTH;
  3519. }
  3520. static int _sde_perf_parse_dt_cfg(struct device_node *np,
  3521. struct sde_mdss_cfg *cfg, int *prop_count,
  3522. struct sde_prop_value *prop_value, bool *prop_exists)
  3523. {
  3524. int rc, j;
  3525. const char *str = NULL;
  3526. /*
  3527. * The following performance parameters (e.g. core_ib_ff) are
  3528. * mapped directly as device tree string constants.
  3529. */
  3530. rc = of_property_read_string(np,
  3531. sde_perf_prop[PERF_CORE_IB_FF].prop_name, &str);
  3532. cfg->perf.core_ib_ff = rc ? DEFAULT_CORE_IB_FF : str;
  3533. rc = of_property_read_string(np,
  3534. sde_perf_prop[PERF_CORE_CLK_FF].prop_name, &str);
  3535. cfg->perf.core_clk_ff = rc ? DEFAULT_CORE_CLK_FF : str;
  3536. rc = of_property_read_string(np,
  3537. sde_perf_prop[PERF_COMP_RATIO_RT].prop_name, &str);
  3538. cfg->perf.comp_ratio_rt = rc ? DEFAULT_COMP_RATIO_RT : str;
  3539. rc = of_property_read_string(np,
  3540. sde_perf_prop[PERF_COMP_RATIO_NRT].prop_name, &str);
  3541. cfg->perf.comp_ratio_nrt = rc ? DEFAULT_COMP_RATIO_NRT : str;
  3542. rc = 0;
  3543. _sde_perf_parse_dt_cfg_populate(cfg, prop_count, prop_value,
  3544. prop_exists);
  3545. if (prop_exists[PERF_CDP_SETTING]) {
  3546. const u32 prop_size = 2;
  3547. u32 count = prop_count[PERF_CDP_SETTING] / prop_size;
  3548. count = min_t(u32, count, SDE_PERF_CDP_USAGE_MAX);
  3549. for (j = 0; j < count; j++) {
  3550. cfg->perf.cdp_cfg[j].rd_enable =
  3551. PROP_VALUE_ACCESS(prop_value,
  3552. PERF_CDP_SETTING, j * prop_size);
  3553. cfg->perf.cdp_cfg[j].wr_enable =
  3554. PROP_VALUE_ACCESS(prop_value,
  3555. PERF_CDP_SETTING, j * prop_size + 1);
  3556. SDE_DEBUG("cdp usage:%d rd:%d wr:%d\n",
  3557. j, cfg->perf.cdp_cfg[j].rd_enable,
  3558. cfg->perf.cdp_cfg[j].wr_enable);
  3559. }
  3560. cfg->has_cdp = true;
  3561. }
  3562. cfg->perf.cpu_mask =
  3563. prop_exists[PERF_CPU_MASK] ?
  3564. PROP_VALUE_ACCESS(prop_value, PERF_CPU_MASK, 0) :
  3565. DEFAULT_CPU_MASK;
  3566. cfg->perf.cpu_mask_perf =
  3567. prop_exists[CPU_MASK_PERF] ?
  3568. PROP_VALUE_ACCESS(prop_value, CPU_MASK_PERF, 0) :
  3569. DEFAULT_CPU_MASK;
  3570. cfg->perf.cpu_dma_latency =
  3571. prop_exists[PERF_CPU_DMA_LATENCY] ?
  3572. PROP_VALUE_ACCESS(prop_value, PERF_CPU_DMA_LATENCY, 0) :
  3573. DEFAULT_CPU_DMA_LATENCY;
  3574. return 0;
  3575. }
  3576. static int sde_perf_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3577. {
  3578. int rc, prop_count[PERF_PROP_MAX];
  3579. struct sde_prop_value *prop_value = NULL;
  3580. bool prop_exists[PERF_PROP_MAX];
  3581. if (!cfg) {
  3582. SDE_ERROR("invalid argument\n");
  3583. rc = -EINVAL;
  3584. goto end;
  3585. }
  3586. prop_value = kzalloc(PERF_PROP_MAX *
  3587. sizeof(struct sde_prop_value), GFP_KERNEL);
  3588. if (!prop_value) {
  3589. rc = -ENOMEM;
  3590. goto end;
  3591. }
  3592. rc = _sde_perf_parse_dt_validate(np, prop_count);
  3593. if (rc)
  3594. goto freeprop;
  3595. rc = _read_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3596. prop_count, prop_exists, prop_value);
  3597. if (rc)
  3598. goto freeprop;
  3599. rc = _sde_perf_parse_dt_cfg(np, cfg, prop_count, prop_value,
  3600. prop_exists);
  3601. freeprop:
  3602. kfree(prop_value);
  3603. end:
  3604. return rc;
  3605. }
  3606. static int sde_qos_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3607. {
  3608. int rc, prop_count[QOS_PROP_MAX];
  3609. struct sde_prop_value *prop_value = NULL;
  3610. bool prop_exists[QOS_PROP_MAX];
  3611. if (!cfg) {
  3612. SDE_ERROR("invalid argument\n");
  3613. rc = -EINVAL;
  3614. goto end;
  3615. }
  3616. prop_value = kzalloc(QOS_PROP_MAX *
  3617. sizeof(struct sde_prop_value), GFP_KERNEL);
  3618. if (!prop_value) {
  3619. rc = -ENOMEM;
  3620. goto end;
  3621. }
  3622. rc = _validate_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3623. prop_count, NULL);
  3624. if (rc)
  3625. goto freeprop;
  3626. rc = _read_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3627. prop_count, prop_exists, prop_value);
  3628. if (rc)
  3629. goto freeprop;
  3630. rc = _sde_qos_parse_dt_cfg(cfg, prop_count, prop_value, prop_exists);
  3631. freeprop:
  3632. kfree(prop_value);
  3633. end:
  3634. return rc;
  3635. }
  3636. static int sde_parse_merge_3d_dt(struct device_node *np,
  3637. struct sde_mdss_cfg *sde_cfg)
  3638. {
  3639. int rc, prop_count[HW_PROP_MAX], off_count, i;
  3640. struct sde_prop_value *prop_value = NULL;
  3641. bool prop_exists[HW_PROP_MAX];
  3642. struct sde_merge_3d_cfg *merge_3d;
  3643. prop_value = kcalloc(HW_PROP_MAX, sizeof(struct sde_prop_value),
  3644. GFP_KERNEL);
  3645. if (!prop_value)
  3646. return -ENOMEM;
  3647. rc = _validate_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3648. prop_count, &off_count);
  3649. if (rc)
  3650. goto end;
  3651. sde_cfg->merge_3d_count = off_count;
  3652. rc = _read_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3653. prop_count,
  3654. prop_exists, prop_value);
  3655. if (rc) {
  3656. sde_cfg->merge_3d_count = 0;
  3657. goto end;
  3658. }
  3659. for (i = 0; i < off_count; i++) {
  3660. merge_3d = sde_cfg->merge_3d + i;
  3661. merge_3d->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3662. merge_3d->id = MERGE_3D_0 + i;
  3663. snprintf(merge_3d->name, SDE_HW_BLK_NAME_LEN, "merge_3d_%u",
  3664. merge_3d->id - MERGE_3D_0);
  3665. merge_3d->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3666. }
  3667. end:
  3668. kfree(prop_value);
  3669. return rc;
  3670. }
  3671. static int sde_qdss_parse_dt(struct device_node *np,
  3672. struct sde_mdss_cfg *sde_cfg)
  3673. {
  3674. int rc, prop_count[HW_PROP_MAX], i;
  3675. struct sde_prop_value *prop_value = NULL;
  3676. bool prop_exists[HW_PROP_MAX];
  3677. u32 off_count;
  3678. struct sde_qdss_cfg *qdss;
  3679. if (!sde_cfg) {
  3680. SDE_ERROR("invalid argument\n");
  3681. return -EINVAL;
  3682. }
  3683. prop_value = kzalloc(HW_PROP_MAX *
  3684. sizeof(struct sde_prop_value), GFP_KERNEL);
  3685. if (!prop_value)
  3686. return -ENOMEM;
  3687. rc = _validate_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop),
  3688. prop_count, &off_count);
  3689. if (rc) {
  3690. sde_cfg->qdss_count = 0;
  3691. goto end;
  3692. }
  3693. sde_cfg->qdss_count = off_count;
  3694. rc = _read_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop), prop_count,
  3695. prop_exists, prop_value);
  3696. if (rc)
  3697. goto end;
  3698. for (i = 0; i < off_count; i++) {
  3699. qdss = sde_cfg->qdss + i;
  3700. qdss->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3701. qdss->id = QDSS_0 + i;
  3702. snprintf(qdss->name, SDE_HW_BLK_NAME_LEN, "qdss_%u",
  3703. qdss->id - QDSS_0);
  3704. qdss->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3705. }
  3706. end:
  3707. kfree(prop_value);
  3708. return rc;
  3709. }
  3710. static int sde_hardware_format_caps(struct sde_mdss_cfg *sde_cfg,
  3711. uint32_t hw_rev)
  3712. {
  3713. int rc = 0;
  3714. uint32_t dma_list_size, vig_list_size, wb2_list_size;
  3715. uint32_t virt_vig_list_size, in_rot_list_size = 0;
  3716. uint32_t cursor_list_size = 0;
  3717. uint32_t index = 0;
  3718. const struct sde_format_extended *inline_fmt_tbl;
  3719. /* cursor input formats */
  3720. if (sde_cfg->has_cursor) {
  3721. cursor_list_size = ARRAY_SIZE(cursor_formats);
  3722. sde_cfg->cursor_formats = kcalloc(cursor_list_size,
  3723. sizeof(struct sde_format_extended), GFP_KERNEL);
  3724. if (!sde_cfg->cursor_formats) {
  3725. rc = -ENOMEM;
  3726. goto out;
  3727. }
  3728. index = sde_copy_formats(sde_cfg->cursor_formats,
  3729. cursor_list_size, 0, cursor_formats,
  3730. ARRAY_SIZE(cursor_formats));
  3731. }
  3732. /* DMA pipe input formats */
  3733. dma_list_size = ARRAY_SIZE(plane_formats);
  3734. sde_cfg->dma_formats = kcalloc(dma_list_size,
  3735. sizeof(struct sde_format_extended), GFP_KERNEL);
  3736. if (!sde_cfg->dma_formats) {
  3737. rc = -ENOMEM;
  3738. goto free_cursor;
  3739. }
  3740. index = sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  3741. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3742. /* ViG pipe input formats */
  3743. vig_list_size = ARRAY_SIZE(plane_formats_vig);
  3744. if (sde_cfg->has_vig_p010)
  3745. vig_list_size += ARRAY_SIZE(p010_ubwc_formats);
  3746. sde_cfg->vig_formats = kcalloc(vig_list_size,
  3747. sizeof(struct sde_format_extended), GFP_KERNEL);
  3748. if (!sde_cfg->vig_formats) {
  3749. rc = -ENOMEM;
  3750. goto free_dma;
  3751. }
  3752. index = sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  3753. 0, plane_formats_vig, ARRAY_SIZE(plane_formats_vig));
  3754. if (sde_cfg->has_vig_p010)
  3755. index += sde_copy_formats(sde_cfg->vig_formats,
  3756. vig_list_size, index, p010_ubwc_formats,
  3757. ARRAY_SIZE(p010_ubwc_formats));
  3758. /* Virtual ViG pipe input formats (all virt pipes use DMA formats) */
  3759. virt_vig_list_size = ARRAY_SIZE(plane_formats);
  3760. sde_cfg->virt_vig_formats = kcalloc(virt_vig_list_size,
  3761. sizeof(struct sde_format_extended), GFP_KERNEL);
  3762. if (!sde_cfg->virt_vig_formats) {
  3763. rc = -ENOMEM;
  3764. goto free_vig;
  3765. }
  3766. index = sde_copy_formats(sde_cfg->virt_vig_formats, virt_vig_list_size,
  3767. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3768. /* WB output formats */
  3769. wb2_list_size = ARRAY_SIZE(wb2_formats);
  3770. sde_cfg->wb_formats = kcalloc(wb2_list_size,
  3771. sizeof(struct sde_format_extended), GFP_KERNEL);
  3772. if (!sde_cfg->wb_formats) {
  3773. SDE_ERROR("failed to allocate wb format list\n");
  3774. rc = -ENOMEM;
  3775. goto free_virt;
  3776. }
  3777. index = sde_copy_formats(sde_cfg->wb_formats, wb2_list_size,
  3778. 0, wb2_formats, ARRAY_SIZE(wb2_formats));
  3779. /* Rotation enabled input formats */
  3780. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  3781. inline_fmt_tbl = true_inline_rot_v1_fmts;
  3782. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v1_fmts);
  3783. } else if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  3784. inline_fmt_tbl = true_inline_rot_v2_fmts;
  3785. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v2_fmts);
  3786. }
  3787. if (in_rot_list_size) {
  3788. sde_cfg->inline_rot_formats = kcalloc(in_rot_list_size,
  3789. sizeof(struct sde_format_extended), GFP_KERNEL);
  3790. if (!sde_cfg->inline_rot_formats) {
  3791. SDE_ERROR("failed to alloc inline rot format list\n");
  3792. rc = -ENOMEM;
  3793. goto free_wb;
  3794. }
  3795. index = sde_copy_formats(sde_cfg->inline_rot_formats,
  3796. in_rot_list_size, 0, inline_fmt_tbl, in_rot_list_size);
  3797. }
  3798. return 0;
  3799. free_wb:
  3800. kfree(sde_cfg->wb_formats);
  3801. free_virt:
  3802. kfree(sde_cfg->virt_vig_formats);
  3803. free_vig:
  3804. kfree(sde_cfg->vig_formats);
  3805. free_dma:
  3806. kfree(sde_cfg->dma_formats);
  3807. free_cursor:
  3808. if (sde_cfg->has_cursor)
  3809. kfree(sde_cfg->cursor_formats);
  3810. out:
  3811. return rc;
  3812. }
  3813. static void _sde_hw_setup_uidle(struct sde_uidle_cfg *uidle_cfg)
  3814. {
  3815. if (!uidle_cfg->uidle_rev)
  3816. return;
  3817. if ((IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev)) ||
  3818. (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev))) {
  3819. uidle_cfg->fal10_exit_cnt = SDE_UIDLE_FAL10_EXIT_CNT;
  3820. uidle_cfg->fal10_exit_danger = SDE_UIDLE_FAL10_EXIT_DANGER;
  3821. uidle_cfg->fal10_danger = SDE_UIDLE_FAL10_DANGER;
  3822. uidle_cfg->fal10_target_idle_time = SDE_UIDLE_FAL10_TARGET_IDLE;
  3823. uidle_cfg->fal1_target_idle_time = SDE_UIDLE_FAL1_TARGET_IDLE;
  3824. uidle_cfg->max_dwnscale = SDE_UIDLE_MAX_DWNSCALE;
  3825. uidle_cfg->debugfs_ctrl = true;
  3826. if (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev)) {
  3827. uidle_cfg->fal10_threshold =
  3828. SDE_UIDLE_FAL10_THRESHOLD_60;
  3829. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_60;
  3830. } else if (IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev)) {
  3831. set_bit(SDE_UIDLE_QACTIVE_OVERRIDE,
  3832. &uidle_cfg->features);
  3833. uidle_cfg->fal10_threshold =
  3834. SDE_UIDLE_FAL10_THRESHOLD_90;
  3835. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_90;
  3836. }
  3837. } else {
  3838. pr_err("invalid uidle rev:0x%x, disabling uidle\n",
  3839. uidle_cfg->uidle_rev);
  3840. uidle_cfg->uidle_rev = 0;
  3841. }
  3842. }
  3843. static int _sde_hardware_pre_caps(struct sde_mdss_cfg *sde_cfg, uint32_t hw_rev)
  3844. {
  3845. int rc = 0, i;
  3846. if (!sde_cfg)
  3847. return -EINVAL;
  3848. /* default settings for *MOST* targets */
  3849. sde_cfg->has_mixer_combined_alpha = true;
  3850. sde_cfg->mdss_hw_block_size = DEFAULT_MDSS_HW_BLOCK_SIZE;
  3851. for (i = 0; i < SSPP_MAX; i++) {
  3852. sde_cfg->demura_supported[i][0] = ~0x0;
  3853. sde_cfg->demura_supported[i][1] = ~0x0;
  3854. }
  3855. /* target specific settings */
  3856. if (IS_MSM8996_TARGET(hw_rev)) {
  3857. sde_cfg->perf.min_prefill_lines = 21;
  3858. sde_cfg->has_decimation = true;
  3859. sde_cfg->has_mixer_combined_alpha = false;
  3860. } else if (IS_MSM8998_TARGET(hw_rev)) {
  3861. sde_cfg->has_wb_ubwc = true;
  3862. sde_cfg->perf.min_prefill_lines = 25;
  3863. sde_cfg->vbif_qos_nlvl = 4;
  3864. sde_cfg->ts_prefill_rev = 1;
  3865. sde_cfg->has_decimation = true;
  3866. sde_cfg->has_cursor = true;
  3867. sde_cfg->has_hdr = true;
  3868. sde_cfg->has_mixer_combined_alpha = false;
  3869. } else if (IS_SDM845_TARGET(hw_rev)) {
  3870. sde_cfg->has_wb_ubwc = true;
  3871. sde_cfg->has_cwb_support = true;
  3872. sde_cfg->perf.min_prefill_lines = 24;
  3873. sde_cfg->vbif_qos_nlvl = 8;
  3874. sde_cfg->ts_prefill_rev = 2;
  3875. sde_cfg->sui_misr_supported = true;
  3876. sde_cfg->sui_block_xin_mask = 0x3F71;
  3877. sde_cfg->has_decimation = true;
  3878. sde_cfg->has_hdr = true;
  3879. sde_cfg->has_vig_p010 = true;
  3880. } else if (IS_SDM670_TARGET(hw_rev)) {
  3881. sde_cfg->has_wb_ubwc = true;
  3882. sde_cfg->perf.min_prefill_lines = 24;
  3883. sde_cfg->vbif_qos_nlvl = 8;
  3884. sde_cfg->ts_prefill_rev = 2;
  3885. sde_cfg->has_decimation = true;
  3886. sde_cfg->has_hdr = true;
  3887. sde_cfg->has_vig_p010 = true;
  3888. } else if (IS_SM8150_TARGET(hw_rev)) {
  3889. sde_cfg->has_cwb_support = true;
  3890. sde_cfg->has_wb_ubwc = true;
  3891. sde_cfg->has_qsync = true;
  3892. sde_cfg->has_hdr = true;
  3893. sde_cfg->has_hdr_plus = true;
  3894. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3895. sde_cfg->has_vig_p010 = true;
  3896. sde_cfg->perf.min_prefill_lines = 24;
  3897. sde_cfg->vbif_qos_nlvl = 8;
  3898. sde_cfg->ts_prefill_rev = 2;
  3899. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3900. sde_cfg->delay_prg_fetch_start = true;
  3901. sde_cfg->sui_ns_allowed = true;
  3902. sde_cfg->sui_misr_supported = true;
  3903. sde_cfg->sui_block_xin_mask = 0x3F71;
  3904. sde_cfg->has_sui_blendstage = true;
  3905. sde_cfg->has_3d_merge_reset = true;
  3906. sde_cfg->has_decimation = true;
  3907. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3908. } else if (IS_SDMSHRIKE_TARGET(hw_rev)) {
  3909. sde_cfg->has_wb_ubwc = true;
  3910. sde_cfg->perf.min_prefill_lines = 24;
  3911. sde_cfg->vbif_qos_nlvl = 8;
  3912. sde_cfg->ts_prefill_rev = 2;
  3913. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3914. sde_cfg->delay_prg_fetch_start = true;
  3915. sde_cfg->has_decimation = true;
  3916. sde_cfg->has_hdr = true;
  3917. sde_cfg->has_vig_p010 = true;
  3918. } else if (IS_SM6150_TARGET(hw_rev)) {
  3919. sde_cfg->has_cwb_support = true;
  3920. sde_cfg->has_qsync = true;
  3921. sde_cfg->perf.min_prefill_lines = 24;
  3922. sde_cfg->vbif_qos_nlvl = 8;
  3923. sde_cfg->ts_prefill_rev = 2;
  3924. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3925. sde_cfg->delay_prg_fetch_start = true;
  3926. sde_cfg->sui_ns_allowed = true;
  3927. sde_cfg->sui_misr_supported = true;
  3928. sde_cfg->has_decimation = true;
  3929. sde_cfg->sui_block_xin_mask = 0x2EE1;
  3930. sde_cfg->has_sui_blendstage = true;
  3931. sde_cfg->has_3d_merge_reset = true;
  3932. sde_cfg->has_hdr = true;
  3933. sde_cfg->has_vig_p010 = true;
  3934. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3935. } else if (IS_SDMMAGPIE_TARGET(hw_rev)) {
  3936. sde_cfg->has_cwb_support = true;
  3937. sde_cfg->has_wb_ubwc = true;
  3938. sde_cfg->has_qsync = true;
  3939. sde_cfg->perf.min_prefill_lines = 24;
  3940. sde_cfg->vbif_qos_nlvl = 8;
  3941. sde_cfg->ts_prefill_rev = 2;
  3942. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3943. sde_cfg->delay_prg_fetch_start = true;
  3944. sde_cfg->sui_ns_allowed = true;
  3945. sde_cfg->sui_misr_supported = true;
  3946. sde_cfg->sui_block_xin_mask = 0xE71;
  3947. sde_cfg->has_sui_blendstage = true;
  3948. sde_cfg->has_3d_merge_reset = true;
  3949. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3950. } else if (IS_KONA_TARGET(hw_rev)) {
  3951. sde_cfg->has_cwb_support = true;
  3952. sde_cfg->has_wb_ubwc = true;
  3953. sde_cfg->has_qsync = true;
  3954. sde_cfg->perf.min_prefill_lines = 35;
  3955. sde_cfg->vbif_qos_nlvl = 8;
  3956. sde_cfg->ts_prefill_rev = 2;
  3957. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3958. sde_cfg->delay_prg_fetch_start = true;
  3959. sde_cfg->sui_ns_allowed = true;
  3960. sde_cfg->sui_misr_supported = true;
  3961. sde_cfg->sui_block_xin_mask = 0x3F71;
  3962. sde_cfg->has_sui_blendstage = true;
  3963. sde_cfg->has_3d_merge_reset = true;
  3964. sde_cfg->has_hdr = true;
  3965. sde_cfg->has_hdr_plus = true;
  3966. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3967. sde_cfg->has_vig_p010 = true;
  3968. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3969. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_0;
  3970. sde_cfg->inline_disable_const_clr = true;
  3971. } else if (IS_SAIPAN_TARGET(hw_rev)) {
  3972. sde_cfg->has_cwb_support = true;
  3973. sde_cfg->has_wb_ubwc = true;
  3974. sde_cfg->has_qsync = true;
  3975. sde_cfg->perf.min_prefill_lines = 24;
  3976. sde_cfg->vbif_qos_nlvl = 8;
  3977. sde_cfg->ts_prefill_rev = 2;
  3978. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3979. sde_cfg->delay_prg_fetch_start = true;
  3980. sde_cfg->sui_ns_allowed = true;
  3981. sde_cfg->sui_misr_supported = true;
  3982. sde_cfg->sui_block_xin_mask = 0xE71;
  3983. sde_cfg->has_sui_blendstage = true;
  3984. sde_cfg->has_3d_merge_reset = true;
  3985. sde_cfg->has_hdr = true;
  3986. sde_cfg->has_hdr_plus = true;
  3987. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3988. sde_cfg->has_vig_p010 = true;
  3989. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3990. sde_cfg->inline_disable_const_clr = true;
  3991. } else if (IS_SDMTRINKET_TARGET(hw_rev)) {
  3992. sde_cfg->has_cwb_support = true;
  3993. sde_cfg->has_qsync = true;
  3994. sde_cfg->perf.min_prefill_lines = 24;
  3995. sde_cfg->vbif_qos_nlvl = 8;
  3996. sde_cfg->ts_prefill_rev = 2;
  3997. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3998. sde_cfg->delay_prg_fetch_start = true;
  3999. sde_cfg->sui_ns_allowed = true;
  4000. sde_cfg->sui_misr_supported = true;
  4001. sde_cfg->sui_block_xin_mask = 0xC61;
  4002. sde_cfg->has_hdr = false;
  4003. sde_cfg->has_sui_blendstage = true;
  4004. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4005. } else if (IS_BENGAL_TARGET(hw_rev)) {
  4006. sde_cfg->has_cwb_support = false;
  4007. sde_cfg->has_qsync = true;
  4008. sde_cfg->perf.min_prefill_lines = 24;
  4009. sde_cfg->vbif_qos_nlvl = 8;
  4010. sde_cfg->ts_prefill_rev = 2;
  4011. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4012. sde_cfg->delay_prg_fetch_start = true;
  4013. sde_cfg->sui_ns_allowed = true;
  4014. sde_cfg->sui_misr_supported = true;
  4015. sde_cfg->sui_block_xin_mask = 0xC01;
  4016. sde_cfg->has_hdr = false;
  4017. sde_cfg->has_sui_blendstage = true;
  4018. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4019. } else if (IS_LAHAINA_TARGET(hw_rev)) {
  4020. sde_cfg->has_demura = true;
  4021. sde_cfg->demura_supported[SSPP_DMA1][0] = 0;
  4022. sde_cfg->demura_supported[SSPP_DMA1][1] = 1;
  4023. sde_cfg->demura_supported[SSPP_DMA3][0] = 0;
  4024. sde_cfg->demura_supported[SSPP_DMA3][1] = 1;
  4025. sde_cfg->has_cwb_support = true;
  4026. sde_cfg->has_wb_ubwc = true;
  4027. sde_cfg->has_qsync = true;
  4028. sde_cfg->perf.min_prefill_lines = 24;
  4029. sde_cfg->vbif_qos_nlvl = 8;
  4030. sde_cfg->ts_prefill_rev = 2;
  4031. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4032. sde_cfg->delay_prg_fetch_start = true;
  4033. sde_cfg->sui_ns_allowed = true;
  4034. sde_cfg->sui_misr_supported = true;
  4035. sde_cfg->sui_block_xin_mask = 0x3F71;
  4036. sde_cfg->has_sui_blendstage = true;
  4037. sde_cfg->has_3d_merge_reset = true;
  4038. sde_cfg->has_hdr = true;
  4039. sde_cfg->has_hdr_plus = true;
  4040. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4041. sde_cfg->has_vig_p010 = true;
  4042. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_0;
  4043. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_1;
  4044. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4045. sde_cfg->dither_luma_mode_support = true;
  4046. sde_cfg->mdss_hw_block_size = 0x158;
  4047. } else {
  4048. SDE_ERROR("unsupported chipset id:%X\n", hw_rev);
  4049. sde_cfg->perf.min_prefill_lines = 0xffff;
  4050. rc = -ENODEV;
  4051. }
  4052. if (!rc)
  4053. rc = sde_hardware_format_caps(sde_cfg, hw_rev);
  4054. _sde_hw_setup_uidle(&sde_cfg->uidle_cfg);
  4055. return rc;
  4056. }
  4057. static int _sde_hardware_post_caps(struct sde_mdss_cfg *sde_cfg,
  4058. uint32_t hw_rev)
  4059. {
  4060. int rc = 0, i;
  4061. u32 max_horz_deci = 0, max_vert_deci = 0;
  4062. if (!sde_cfg)
  4063. return -EINVAL;
  4064. if (sde_cfg->has_sui_blendstage)
  4065. sde_cfg->sui_supported_blendstage =
  4066. sde_cfg->max_mixer_blendstages - SDE_STAGE_0;
  4067. for (i = 0; i < sde_cfg->sspp_count; i++) {
  4068. if (sde_cfg->sspp[i].sblk) {
  4069. max_horz_deci = max(max_horz_deci,
  4070. sde_cfg->sspp[i].sblk->maxhdeciexp);
  4071. max_vert_deci = max(max_vert_deci,
  4072. sde_cfg->sspp[i].sblk->maxvdeciexp);
  4073. }
  4074. /*
  4075. * set sec-ui blocked SSPP feature flag based on blocked
  4076. * xin-mask if sec-ui-misr feature is enabled;
  4077. */
  4078. if (sde_cfg->sui_misr_supported
  4079. && (sde_cfg->sui_block_xin_mask
  4080. & BIT(sde_cfg->sspp[i].xin_id)))
  4081. set_bit(SDE_SSPP_BLOCK_SEC_UI,
  4082. &sde_cfg->sspp[i].features);
  4083. }
  4084. /* this should be updated based on HW rev in future */
  4085. sde_cfg->max_lm_per_display = MAX_LM_PER_DISPLAY;
  4086. if (max_horz_deci)
  4087. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4088. max_horz_deci;
  4089. else
  4090. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4091. MAX_DOWNSCALE_RATIO;
  4092. if (max_vert_deci)
  4093. sde_cfg->max_display_height =
  4094. MAX_DISPLAY_HEIGHT_WITH_DECIMATION * max_vert_deci;
  4095. else
  4096. sde_cfg->max_display_height = MAX_DISPLAY_HEIGHT_WITH_DECIMATION
  4097. * MAX_DOWNSCALE_RATIO;
  4098. sde_cfg->min_display_height = MIN_DISPLAY_HEIGHT;
  4099. sde_cfg->min_display_width = MIN_DISPLAY_WIDTH;
  4100. return rc;
  4101. }
  4102. void sde_hw_catalog_deinit(struct sde_mdss_cfg *sde_cfg)
  4103. {
  4104. int i, j;
  4105. if (!sde_cfg)
  4106. return;
  4107. sde_hw_catalog_irq_offset_list_delete(&sde_cfg->irq_offset_list);
  4108. for (i = 0; i < sde_cfg->sspp_count; i++)
  4109. kfree(sde_cfg->sspp[i].sblk);
  4110. for (i = 0; i < sde_cfg->mixer_count; i++)
  4111. kfree(sde_cfg->mixer[i].sblk);
  4112. for (i = 0; i < sde_cfg->wb_count; i++)
  4113. kfree(sde_cfg->wb[i].sblk);
  4114. for (i = 0; i < sde_cfg->dspp_count; i++)
  4115. kfree(sde_cfg->dspp[i].sblk);
  4116. if (sde_cfg->ds_count)
  4117. kfree(sde_cfg->ds[0].top);
  4118. for (i = 0; i < sde_cfg->pingpong_count; i++)
  4119. kfree(sde_cfg->pingpong[i].sblk);
  4120. for (i = 0; i < sde_cfg->vdc_count; i++)
  4121. kfree(sde_cfg->vdc[i].sblk);
  4122. for (i = 0; i < sde_cfg->vbif_count; i++) {
  4123. kfree(sde_cfg->vbif[i].dynamic_ot_rd_tbl.cfg);
  4124. kfree(sde_cfg->vbif[i].dynamic_ot_wr_tbl.cfg);
  4125. for (j = VBIF_RT_CLIENT; j < VBIF_MAX_CLIENT; j++)
  4126. kfree(sde_cfg->vbif[i].qos_tbl[j].priority_lvl);
  4127. }
  4128. kfree(sde_cfg->perf.qos_refresh_rate);
  4129. kfree(sde_cfg->perf.danger_lut);
  4130. kfree(sde_cfg->perf.safe_lut);
  4131. kfree(sde_cfg->perf.creq_lut);
  4132. kfree(sde_cfg->dma_formats);
  4133. kfree(sde_cfg->cursor_formats);
  4134. kfree(sde_cfg->vig_formats);
  4135. kfree(sde_cfg->wb_formats);
  4136. kfree(sde_cfg->virt_vig_formats);
  4137. kfree(sde_cfg->inline_rot_formats);
  4138. kfree(sde_cfg);
  4139. }
  4140. /*************************************************************
  4141. * hardware catalog init
  4142. *************************************************************/
  4143. struct sde_mdss_cfg *sde_hw_catalog_init(struct drm_device *dev, u32 hw_rev)
  4144. {
  4145. int rc;
  4146. struct sde_mdss_cfg *sde_cfg;
  4147. struct device_node *np = dev->dev->of_node;
  4148. if (!np)
  4149. return ERR_PTR(-EINVAL);
  4150. sde_cfg = kzalloc(sizeof(*sde_cfg), GFP_KERNEL);
  4151. if (!sde_cfg)
  4152. return ERR_PTR(-ENOMEM);
  4153. sde_cfg->hwversion = hw_rev;
  4154. INIT_LIST_HEAD(&sde_cfg->irq_offset_list);
  4155. rc = _sde_hardware_pre_caps(sde_cfg, hw_rev);
  4156. if (rc)
  4157. goto end;
  4158. rc = sde_top_parse_dt(np, sde_cfg);
  4159. if (rc)
  4160. goto end;
  4161. rc = sde_perf_parse_dt(np, sde_cfg);
  4162. if (rc)
  4163. goto end;
  4164. rc = sde_qos_parse_dt(np, sde_cfg);
  4165. if (rc)
  4166. goto end;
  4167. /* uidle must be done before sspp and ctl,
  4168. * so if something goes wrong, we won't
  4169. * enable it in ctl and sspp.
  4170. */
  4171. rc = sde_uidle_parse_dt(np, sde_cfg);
  4172. if (rc)
  4173. goto end;
  4174. rc = sde_cache_parse_dt(np, sde_cfg);
  4175. if (rc)
  4176. goto end;
  4177. rc = sde_ctl_parse_dt(np, sde_cfg);
  4178. if (rc)
  4179. goto end;
  4180. rc = sde_sspp_parse_dt(np, sde_cfg);
  4181. if (rc)
  4182. goto end;
  4183. rc = sde_dspp_top_parse_dt(np, sde_cfg);
  4184. if (rc)
  4185. goto end;
  4186. rc = sde_dspp_parse_dt(np, sde_cfg);
  4187. if (rc)
  4188. goto end;
  4189. rc = sde_ds_parse_dt(np, sde_cfg);
  4190. if (rc)
  4191. goto end;
  4192. rc = sde_dsc_parse_dt(np, sde_cfg);
  4193. if (rc)
  4194. goto end;
  4195. rc = sde_vdc_parse_dt(np, sde_cfg);
  4196. if (rc)
  4197. goto end;
  4198. rc = sde_pp_parse_dt(np, sde_cfg);
  4199. if (rc)
  4200. goto end;
  4201. /* mixer parsing should be done after dspp,
  4202. * ds and pp for mapping setup
  4203. */
  4204. rc = sde_mixer_parse_dt(np, sde_cfg);
  4205. if (rc)
  4206. goto end;
  4207. rc = sde_intf_parse_dt(np, sde_cfg);
  4208. if (rc)
  4209. goto end;
  4210. rc = sde_wb_parse_dt(np, sde_cfg);
  4211. if (rc)
  4212. goto end;
  4213. /* cdm parsing should be done after intf and wb for mapping setup */
  4214. rc = sde_cdm_parse_dt(np, sde_cfg);
  4215. if (rc)
  4216. goto end;
  4217. rc = sde_vbif_parse_dt(np, sde_cfg);
  4218. if (rc)
  4219. goto end;
  4220. rc = sde_parse_reg_dma_dt(np, sde_cfg);
  4221. if (rc)
  4222. goto end;
  4223. rc = sde_parse_merge_3d_dt(np, sde_cfg);
  4224. if (rc)
  4225. goto end;
  4226. rc = sde_qdss_parse_dt(np, sde_cfg);
  4227. if (rc)
  4228. goto end;
  4229. rc = _sde_hardware_post_caps(sde_cfg, hw_rev);
  4230. if (rc)
  4231. goto end;
  4232. return sde_cfg;
  4233. end:
  4234. sde_hw_catalog_deinit(sde_cfg);
  4235. return NULL;
  4236. }