sde_encoder.c 143 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  62. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  63. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  64. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_VDC) || \
  65. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event. At the end of this event, a delayed work is
  74. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  75. * ktime.
  76. * @SDE_ENC_RC_EVENT_PRE_STOP:
  77. * This event happens at NORMAL priority.
  78. * This event, when received during the ON state, set RSC to IDLE, and
  79. * and leave the RC STATE in the PRE_OFF state.
  80. * It should be followed by the STOP event as part of encoder disable.
  81. * If received during IDLE or OFF states, it will do nothing.
  82. * @SDE_ENC_RC_EVENT_STOP:
  83. * This event happens at NORMAL priority.
  84. * When this event is received, disable all the MDP/DSI core clocks, and
  85. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  86. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  87. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  88. * Resource state should be in OFF at the end of the event.
  89. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that there is a seamless mode switch is in prgoress. A
  92. * client needs to turn of only irq - leave clocks ON to reduce the mode
  93. * switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to turn on the irq again and update the rsc
  98. * with new vtotal.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. SDE_EVT32(DRMID(drm_enc), enable);
  130. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  131. }
  132. }
  133. }
  134. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  135. {
  136. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  137. struct msm_drm_private *priv;
  138. struct sde_kms *sde_kms;
  139. struct device *cpu_dev;
  140. struct cpumask *cpu_mask = NULL;
  141. int cpu = 0;
  142. u32 cpu_dma_latency;
  143. priv = drm_enc->dev->dev_private;
  144. sde_kms = to_sde_kms(priv->kms);
  145. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  146. return;
  147. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  148. cpumask_clear(&sde_enc->valid_cpu_mask);
  149. if (sde_enc->mode_info.frame_rate > FPS60)
  150. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  151. if (!cpu_mask &&
  152. sde_encoder_check_curr_mode(drm_enc,
  153. MSM_DISPLAY_CMD_MODE))
  154. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  155. if (!cpu_mask)
  156. return;
  157. for_each_cpu(cpu, cpu_mask) {
  158. cpu_dev = get_cpu_device(cpu);
  159. if (!cpu_dev) {
  160. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  161. cpu);
  162. return;
  163. }
  164. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  165. dev_pm_qos_add_request(cpu_dev,
  166. &sde_enc->pm_qos_cpu_req[cpu],
  167. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  168. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  169. }
  170. }
  171. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  172. {
  173. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  174. struct device *cpu_dev;
  175. int cpu = 0;
  176. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  177. cpu_dev = get_cpu_device(cpu);
  178. if (!cpu_dev) {
  179. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  180. cpu);
  181. continue;
  182. }
  183. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  184. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  185. }
  186. cpumask_clear(&sde_enc->valid_cpu_mask);
  187. }
  188. static bool _sde_encoder_is_autorefresh_enabled(
  189. struct sde_encoder_virt *sde_enc)
  190. {
  191. struct drm_connector *drm_conn;
  192. if (!sde_enc->cur_master ||
  193. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  194. return false;
  195. drm_conn = sde_enc->cur_master->connector;
  196. if (!drm_conn || !drm_conn->state)
  197. return false;
  198. return sde_connector_get_property(drm_conn->state,
  199. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  200. }
  201. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  202. struct sde_hw_qdss *hw_qdss,
  203. struct sde_encoder_phys *phys, bool enable)
  204. {
  205. if (sde_enc->qdss_status == enable)
  206. return;
  207. sde_enc->qdss_status = enable;
  208. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  209. sde_enc->qdss_status);
  210. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  211. }
  212. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  213. s64 timeout_ms, struct sde_encoder_wait_info *info)
  214. {
  215. int rc = 0;
  216. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  217. ktime_t cur_ktime;
  218. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  219. do {
  220. rc = wait_event_timeout(*(info->wq),
  221. atomic_read(info->atomic_cnt) == info->count_check,
  222. wait_time_jiffies);
  223. cur_ktime = ktime_get();
  224. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  225. timeout_ms, atomic_read(info->atomic_cnt),
  226. info->count_check);
  227. /* If we timed out, counter is valid and time is less, wait again */
  228. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  229. (rc == 0) &&
  230. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  231. return rc;
  232. }
  233. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  234. {
  235. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  236. return sde_enc &&
  237. (sde_enc->disp_info.display_type ==
  238. SDE_CONNECTOR_PRIMARY);
  239. }
  240. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  241. {
  242. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  243. return sde_enc &&
  244. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  245. }
  246. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  247. {
  248. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  249. return sde_enc && sde_enc->cur_master &&
  250. sde_enc->cur_master->cont_splash_enabled;
  251. }
  252. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  253. enum sde_intr_idx intr_idx)
  254. {
  255. SDE_EVT32(DRMID(phys_enc->parent),
  256. phys_enc->intf_idx - INTF_0,
  257. phys_enc->hw_pp->idx - PINGPONG_0,
  258. intr_idx);
  259. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  260. if (phys_enc->parent_ops.handle_frame_done)
  261. phys_enc->parent_ops.handle_frame_done(
  262. phys_enc->parent, phys_enc,
  263. SDE_ENCODER_FRAME_EVENT_ERROR);
  264. }
  265. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  266. enum sde_intr_idx intr_idx,
  267. struct sde_encoder_wait_info *wait_info)
  268. {
  269. struct sde_encoder_irq *irq;
  270. u32 irq_status;
  271. int ret, i;
  272. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  273. SDE_ERROR("invalid params\n");
  274. return -EINVAL;
  275. }
  276. irq = &phys_enc->irq[intr_idx];
  277. /* note: do master / slave checking outside */
  278. /* return EWOULDBLOCK since we know the wait isn't necessary */
  279. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  280. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  281. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  282. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  283. return -EWOULDBLOCK;
  284. }
  285. if (irq->irq_idx < 0) {
  286. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  287. irq->name, irq->hw_idx);
  288. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  289. irq->irq_idx);
  290. return 0;
  291. }
  292. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  293. atomic_read(wait_info->atomic_cnt));
  294. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  295. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  296. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  297. /*
  298. * Some module X may disable interrupt for longer duration
  299. * and it may trigger all interrupts including timer interrupt
  300. * when module X again enable the interrupt.
  301. * That may cause interrupt wait timeout API in this API.
  302. * It is handled by split the wait timer in two halves.
  303. */
  304. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  305. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  306. irq->hw_idx,
  307. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  308. wait_info);
  309. if (ret)
  310. break;
  311. }
  312. if (ret <= 0) {
  313. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  314. irq->irq_idx, true);
  315. if (irq_status) {
  316. unsigned long flags;
  317. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  318. irq->hw_idx, irq->irq_idx,
  319. phys_enc->hw_pp->idx - PINGPONG_0,
  320. atomic_read(wait_info->atomic_cnt));
  321. SDE_DEBUG_PHYS(phys_enc,
  322. "done but irq %d not triggered\n",
  323. irq->irq_idx);
  324. local_irq_save(flags);
  325. irq->cb.func(phys_enc, irq->irq_idx);
  326. local_irq_restore(flags);
  327. ret = 0;
  328. } else {
  329. ret = -ETIMEDOUT;
  330. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  331. irq->hw_idx, irq->irq_idx,
  332. phys_enc->hw_pp->idx - PINGPONG_0,
  333. atomic_read(wait_info->atomic_cnt), irq_status,
  334. SDE_EVTLOG_ERROR);
  335. }
  336. } else {
  337. ret = 0;
  338. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  339. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  340. atomic_read(wait_info->atomic_cnt));
  341. }
  342. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  343. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  344. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  345. return ret;
  346. }
  347. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  348. enum sde_intr_idx intr_idx)
  349. {
  350. struct sde_encoder_irq *irq;
  351. int ret = 0;
  352. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  353. SDE_ERROR("invalid params\n");
  354. return -EINVAL;
  355. }
  356. irq = &phys_enc->irq[intr_idx];
  357. if (irq->irq_idx >= 0) {
  358. SDE_DEBUG_PHYS(phys_enc,
  359. "skipping already registered irq %s type %d\n",
  360. irq->name, irq->intr_type);
  361. return 0;
  362. }
  363. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  364. irq->intr_type, irq->hw_idx);
  365. if (irq->irq_idx < 0) {
  366. SDE_ERROR_PHYS(phys_enc,
  367. "failed to lookup IRQ index for %s type:%d\n",
  368. irq->name, irq->intr_type);
  369. return -EINVAL;
  370. }
  371. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  372. &irq->cb);
  373. if (ret) {
  374. SDE_ERROR_PHYS(phys_enc,
  375. "failed to register IRQ callback for %s\n",
  376. irq->name);
  377. irq->irq_idx = -EINVAL;
  378. return ret;
  379. }
  380. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  381. if (ret) {
  382. SDE_ERROR_PHYS(phys_enc,
  383. "enable IRQ for intr:%s failed, irq_idx %d\n",
  384. irq->name, irq->irq_idx);
  385. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  386. irq->irq_idx, &irq->cb);
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  388. irq->irq_idx, SDE_EVTLOG_ERROR);
  389. irq->irq_idx = -EINVAL;
  390. return ret;
  391. }
  392. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  393. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  394. irq->name, irq->irq_idx);
  395. return ret;
  396. }
  397. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  398. enum sde_intr_idx intr_idx)
  399. {
  400. struct sde_encoder_irq *irq;
  401. int ret;
  402. if (!phys_enc) {
  403. SDE_ERROR("invalid encoder\n");
  404. return -EINVAL;
  405. }
  406. irq = &phys_enc->irq[intr_idx];
  407. /* silently skip irqs that weren't registered */
  408. if (irq->irq_idx < 0) {
  409. SDE_ERROR(
  410. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  411. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  412. irq->irq_idx);
  413. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  414. irq->irq_idx, SDE_EVTLOG_ERROR);
  415. return 0;
  416. }
  417. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  422. &irq->cb);
  423. if (ret)
  424. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  425. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  426. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  427. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  428. irq->irq_idx = -EINVAL;
  429. return 0;
  430. }
  431. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  432. struct sde_encoder_hw_resources *hw_res,
  433. struct drm_connector_state *conn_state)
  434. {
  435. struct sde_encoder_virt *sde_enc = NULL;
  436. int ret, i = 0;
  437. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  438. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  439. -EINVAL, !drm_enc, !hw_res, !conn_state,
  440. hw_res ? !hw_res->comp_info : 0);
  441. return;
  442. }
  443. sde_enc = to_sde_encoder_virt(drm_enc);
  444. SDE_DEBUG_ENC(sde_enc, "\n");
  445. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  446. hw_res->display_type = sde_enc->disp_info.display_type;
  447. /* Query resources used by phys encs, expected to be without overlap */
  448. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  449. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  450. if (phys && phys->ops.get_hw_resources)
  451. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  452. }
  453. /*
  454. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  455. * called from atomic_check phase. Use the below API to get mode
  456. * information of the temporary conn_state passed
  457. */
  458. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  459. if (ret)
  460. SDE_ERROR("failed to get topology ret %d\n", ret);
  461. ret = sde_connector_state_get_compression_info(conn_state,
  462. hw_res->comp_info);
  463. if (ret)
  464. SDE_ERROR("failed to get compression info ret %d\n", ret);
  465. }
  466. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  467. {
  468. struct sde_encoder_virt *sde_enc = NULL;
  469. int i = 0;
  470. if (!drm_enc) {
  471. SDE_ERROR("invalid encoder\n");
  472. return;
  473. }
  474. sde_enc = to_sde_encoder_virt(drm_enc);
  475. SDE_DEBUG_ENC(sde_enc, "\n");
  476. mutex_lock(&sde_enc->enc_lock);
  477. sde_rsc_client_destroy(sde_enc->rsc_client);
  478. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  479. struct sde_encoder_phys *phys;
  480. phys = sde_enc->phys_vid_encs[i];
  481. if (phys && phys->ops.destroy) {
  482. phys->ops.destroy(phys);
  483. --sde_enc->num_phys_encs;
  484. sde_enc->phys_encs[i] = NULL;
  485. }
  486. phys = sde_enc->phys_cmd_encs[i];
  487. if (phys && phys->ops.destroy) {
  488. phys->ops.destroy(phys);
  489. --sde_enc->num_phys_encs;
  490. sde_enc->phys_encs[i] = NULL;
  491. }
  492. }
  493. if (sde_enc->num_phys_encs)
  494. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  495. sde_enc->num_phys_encs);
  496. sde_enc->num_phys_encs = 0;
  497. mutex_unlock(&sde_enc->enc_lock);
  498. drm_encoder_cleanup(drm_enc);
  499. mutex_destroy(&sde_enc->enc_lock);
  500. kfree(sde_enc->input_handler);
  501. sde_enc->input_handler = NULL;
  502. kfree(sde_enc);
  503. }
  504. void sde_encoder_helper_update_intf_cfg(
  505. struct sde_encoder_phys *phys_enc)
  506. {
  507. struct sde_encoder_virt *sde_enc;
  508. struct sde_hw_intf_cfg_v1 *intf_cfg;
  509. enum sde_3d_blend_mode mode_3d;
  510. if (!phys_enc || !phys_enc->hw_pp) {
  511. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  512. return;
  513. }
  514. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  515. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  516. SDE_DEBUG_ENC(sde_enc,
  517. "intf_cfg updated for %d at idx %d\n",
  518. phys_enc->intf_idx,
  519. intf_cfg->intf_count);
  520. /* setup interface configuration */
  521. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  522. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  523. return;
  524. }
  525. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  526. if (phys_enc == sde_enc->cur_master) {
  527. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  528. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  529. else
  530. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  531. }
  532. /* configure this interface as master for split display */
  533. if (phys_enc->split_role == ENC_ROLE_MASTER)
  534. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  535. /* setup which pp blk will connect to this intf */
  536. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  537. phys_enc->hw_intf->ops.bind_pingpong_blk(
  538. phys_enc->hw_intf,
  539. true,
  540. phys_enc->hw_pp->idx);
  541. /*setup merge_3d configuration */
  542. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  543. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  544. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  545. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  546. phys_enc->hw_pp->merge_3d->idx;
  547. if (phys_enc->hw_pp->ops.setup_3d_mode)
  548. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  549. mode_3d);
  550. }
  551. void sde_encoder_helper_split_config(
  552. struct sde_encoder_phys *phys_enc,
  553. enum sde_intf interface)
  554. {
  555. struct sde_encoder_virt *sde_enc;
  556. struct split_pipe_cfg *cfg;
  557. struct sde_hw_mdp *hw_mdptop;
  558. enum sde_rm_topology_name topology;
  559. struct msm_display_info *disp_info;
  560. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  561. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  562. return;
  563. }
  564. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  565. hw_mdptop = phys_enc->hw_mdptop;
  566. disp_info = &sde_enc->disp_info;
  567. cfg = &phys_enc->hw_intf->cfg;
  568. memset(cfg, 0, sizeof(*cfg));
  569. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  570. return;
  571. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  572. cfg->split_link_en = true;
  573. /**
  574. * disable split modes since encoder will be operating in as the only
  575. * encoder, either for the entire use case in the case of, for example,
  576. * single DSI, or for this frame in the case of left/right only partial
  577. * update.
  578. */
  579. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  580. if (hw_mdptop->ops.setup_split_pipe)
  581. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  582. if (hw_mdptop->ops.setup_pp_split)
  583. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  584. return;
  585. }
  586. cfg->en = true;
  587. cfg->mode = phys_enc->intf_mode;
  588. cfg->intf = interface;
  589. if (cfg->en && phys_enc->ops.needs_single_flush &&
  590. phys_enc->ops.needs_single_flush(phys_enc))
  591. cfg->split_flush_en = true;
  592. topology = sde_connector_get_topology_name(phys_enc->connector);
  593. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  594. cfg->pp_split_slave = cfg->intf;
  595. else
  596. cfg->pp_split_slave = INTF_MAX;
  597. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  598. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  599. if (hw_mdptop->ops.setup_split_pipe)
  600. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  601. } else if (sde_enc->hw_pp[0]) {
  602. /*
  603. * slave encoder
  604. * - determine split index from master index,
  605. * assume master is first pp
  606. */
  607. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  608. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  609. cfg->pp_split_index);
  610. if (hw_mdptop->ops.setup_pp_split)
  611. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  612. }
  613. }
  614. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  615. {
  616. struct sde_encoder_virt *sde_enc;
  617. int i = 0;
  618. if (!drm_enc)
  619. return false;
  620. sde_enc = to_sde_encoder_virt(drm_enc);
  621. if (!sde_enc)
  622. return false;
  623. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  624. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  625. if (phys && phys->in_clone_mode)
  626. return true;
  627. }
  628. return false;
  629. }
  630. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  631. struct drm_crtc_state *crtc_state,
  632. struct drm_connector_state *conn_state)
  633. {
  634. const struct drm_display_mode *mode;
  635. struct drm_display_mode *adj_mode;
  636. int i = 0;
  637. int ret = 0;
  638. mode = &crtc_state->mode;
  639. adj_mode = &crtc_state->adjusted_mode;
  640. /* perform atomic check on the first physical encoder (master) */
  641. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  642. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  643. if (phys && phys->ops.atomic_check)
  644. ret = phys->ops.atomic_check(phys, crtc_state,
  645. conn_state);
  646. else if (phys && phys->ops.mode_fixup)
  647. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  648. ret = -EINVAL;
  649. if (ret) {
  650. SDE_ERROR_ENC(sde_enc,
  651. "mode unsupported, phys idx %d\n", i);
  652. break;
  653. }
  654. }
  655. return ret;
  656. }
  657. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  658. struct drm_crtc_state *crtc_state,
  659. struct drm_connector_state *conn_state,
  660. struct sde_connector_state *sde_conn_state,
  661. struct sde_crtc_state *sde_crtc_state)
  662. {
  663. int ret = 0;
  664. if (crtc_state->mode_changed || crtc_state->active_changed) {
  665. struct sde_rect mode_roi, roi;
  666. mode_roi.x = 0;
  667. mode_roi.y = 0;
  668. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  669. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  670. if (sde_conn_state->rois.num_rects) {
  671. sde_kms_rect_merge_rectangles(
  672. &sde_conn_state->rois, &roi);
  673. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  674. SDE_ERROR_ENC(sde_enc,
  675. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  676. roi.x, roi.y, roi.w, roi.h);
  677. ret = -EINVAL;
  678. }
  679. }
  680. if (sde_crtc_state->user_roi_list.num_rects) {
  681. sde_kms_rect_merge_rectangles(
  682. &sde_crtc_state->user_roi_list, &roi);
  683. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  684. SDE_ERROR_ENC(sde_enc,
  685. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  686. roi.x, roi.y, roi.w, roi.h);
  687. ret = -EINVAL;
  688. }
  689. }
  690. }
  691. return ret;
  692. }
  693. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  694. struct drm_crtc_state *crtc_state,
  695. struct drm_connector_state *conn_state,
  696. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  697. struct sde_connector *sde_conn,
  698. struct sde_connector_state *sde_conn_state)
  699. {
  700. int ret = 0;
  701. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  702. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  703. struct msm_display_topology *topology = NULL;
  704. ret = sde_connector_get_mode_info(&sde_conn->base,
  705. adj_mode, &sde_conn_state->mode_info);
  706. if (ret) {
  707. SDE_ERROR_ENC(sde_enc,
  708. "failed to get mode info, rc = %d\n", ret);
  709. return ret;
  710. }
  711. if (sde_conn_state->mode_info.comp_info.comp_type &&
  712. sde_conn_state->mode_info.comp_info.comp_ratio >=
  713. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  714. SDE_ERROR_ENC(sde_enc,
  715. "invalid compression ratio: %d\n",
  716. sde_conn_state->mode_info.comp_info.comp_ratio);
  717. ret = -EINVAL;
  718. return ret;
  719. }
  720. /* Reserve dynamic resources, indicating atomic_check phase */
  721. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  722. conn_state, true);
  723. if (ret) {
  724. SDE_ERROR_ENC(sde_enc,
  725. "RM failed to reserve resources, rc = %d\n",
  726. ret);
  727. return ret;
  728. }
  729. /**
  730. * Update connector state with the topology selected for the
  731. * resource set validated. Reset the topology if we are
  732. * de-activating crtc.
  733. */
  734. if (crtc_state->active)
  735. topology = &sde_conn_state->mode_info.topology;
  736. ret = sde_rm_update_topology(&sde_kms->rm,
  737. conn_state, topology);
  738. if (ret) {
  739. SDE_ERROR_ENC(sde_enc,
  740. "RM failed to update topology, rc: %d\n", ret);
  741. return ret;
  742. }
  743. ret = sde_connector_set_blob_data(conn_state->connector,
  744. conn_state,
  745. CONNECTOR_PROP_SDE_INFO);
  746. if (ret) {
  747. SDE_ERROR_ENC(sde_enc,
  748. "connector failed to update info, rc: %d\n",
  749. ret);
  750. return ret;
  751. }
  752. }
  753. return ret;
  754. }
  755. static int sde_encoder_virt_atomic_check(
  756. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  757. struct drm_connector_state *conn_state)
  758. {
  759. struct sde_encoder_virt *sde_enc;
  760. struct sde_kms *sde_kms;
  761. const struct drm_display_mode *mode;
  762. struct drm_display_mode *adj_mode;
  763. struct sde_connector *sde_conn = NULL;
  764. struct sde_connector_state *sde_conn_state = NULL;
  765. struct sde_crtc_state *sde_crtc_state = NULL;
  766. enum sde_rm_topology_name old_top;
  767. int ret = 0;
  768. if (!drm_enc || !crtc_state || !conn_state) {
  769. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  770. !drm_enc, !crtc_state, !conn_state);
  771. return -EINVAL;
  772. }
  773. sde_enc = to_sde_encoder_virt(drm_enc);
  774. SDE_DEBUG_ENC(sde_enc, "\n");
  775. sde_kms = sde_encoder_get_kms(drm_enc);
  776. if (!sde_kms)
  777. return -EINVAL;
  778. mode = &crtc_state->mode;
  779. adj_mode = &crtc_state->adjusted_mode;
  780. sde_conn = to_sde_connector(conn_state->connector);
  781. sde_conn_state = to_sde_connector_state(conn_state);
  782. sde_crtc_state = to_sde_crtc_state(crtc_state);
  783. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  784. crtc_state->active_changed, crtc_state->connectors_changed);
  785. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  786. conn_state);
  787. if (ret)
  788. return ret;
  789. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  790. conn_state, sde_conn_state, sde_crtc_state);
  791. if (ret)
  792. return ret;
  793. /**
  794. * record topology in previous atomic state to be able to handle
  795. * topology transitions correctly.
  796. */
  797. old_top = sde_connector_get_property(conn_state,
  798. CONNECTOR_PROP_TOPOLOGY_NAME);
  799. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  800. if (ret)
  801. return ret;
  802. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  803. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  804. if (ret)
  805. return ret;
  806. ret = sde_connector_roi_v1_check_roi(conn_state);
  807. if (ret) {
  808. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  809. ret);
  810. return ret;
  811. }
  812. drm_mode_set_crtcinfo(adj_mode, 0);
  813. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  814. return ret;
  815. }
  816. static void _sde_encoder_get_connector_roi(
  817. struct sde_encoder_virt *sde_enc,
  818. struct sde_rect *merged_conn_roi)
  819. {
  820. struct drm_connector *drm_conn;
  821. struct sde_connector_state *c_state;
  822. if (!sde_enc || !merged_conn_roi)
  823. return;
  824. drm_conn = sde_enc->phys_encs[0]->connector;
  825. if (!drm_conn || !drm_conn->state)
  826. return;
  827. c_state = to_sde_connector_state(drm_conn->state);
  828. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  829. }
  830. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  831. {
  832. struct sde_encoder_virt *sde_enc;
  833. struct drm_connector *drm_conn;
  834. struct drm_display_mode *adj_mode;
  835. struct sde_rect roi;
  836. if (!drm_enc) {
  837. SDE_ERROR("invalid encoder parameter\n");
  838. return -EINVAL;
  839. }
  840. sde_enc = to_sde_encoder_virt(drm_enc);
  841. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  842. SDE_ERROR("invalid crtc parameter\n");
  843. return -EINVAL;
  844. }
  845. if (!sde_enc->cur_master) {
  846. SDE_ERROR("invalid cur_master parameter\n");
  847. return -EINVAL;
  848. }
  849. adj_mode = &sde_enc->cur_master->cached_mode;
  850. drm_conn = sde_enc->cur_master->connector;
  851. _sde_encoder_get_connector_roi(sde_enc, &roi);
  852. if (sde_kms_rect_is_null(&roi)) {
  853. roi.w = adj_mode->hdisplay;
  854. roi.h = adj_mode->vdisplay;
  855. }
  856. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  857. sizeof(sde_enc->prv_conn_roi));
  858. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  859. return 0;
  860. }
  861. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  862. u32 vsync_source, bool is_dummy)
  863. {
  864. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  865. struct sde_kms *sde_kms;
  866. struct sde_hw_mdp *hw_mdptop;
  867. struct sde_encoder_virt *sde_enc;
  868. int i;
  869. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  870. if (!sde_enc) {
  871. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  872. return;
  873. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  874. SDE_ERROR("invalid num phys enc %d/%d\n",
  875. sde_enc->num_phys_encs,
  876. (int) ARRAY_SIZE(sde_enc->hw_pp));
  877. return;
  878. }
  879. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  880. if (!sde_kms) {
  881. SDE_ERROR("invalid sde_kms\n");
  882. return;
  883. }
  884. hw_mdptop = sde_kms->hw_mdp;
  885. if (!hw_mdptop) {
  886. SDE_ERROR("invalid mdptop\n");
  887. return;
  888. }
  889. if (hw_mdptop->ops.setup_vsync_source) {
  890. for (i = 0; i < sde_enc->num_phys_encs; i++)
  891. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  892. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  893. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  894. vsync_cfg.vsync_source = vsync_source;
  895. vsync_cfg.is_dummy = is_dummy;
  896. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  897. }
  898. }
  899. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  900. struct msm_display_info *disp_info, bool is_dummy)
  901. {
  902. struct sde_encoder_phys *phys;
  903. int i;
  904. u32 vsync_source;
  905. if (!sde_enc || !disp_info) {
  906. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  907. sde_enc != NULL, disp_info != NULL);
  908. return;
  909. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  910. SDE_ERROR("invalid num phys enc %d/%d\n",
  911. sde_enc->num_phys_encs,
  912. (int) ARRAY_SIZE(sde_enc->hw_pp));
  913. return;
  914. }
  915. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  916. if (is_dummy)
  917. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  918. sde_enc->te_source;
  919. else if (disp_info->is_te_using_watchdog_timer)
  920. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  921. else
  922. vsync_source = sde_enc->te_source;
  923. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  924. disp_info->is_te_using_watchdog_timer);
  925. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  926. phys = sde_enc->phys_encs[i];
  927. if (phys && phys->ops.setup_vsync_source)
  928. phys->ops.setup_vsync_source(phys,
  929. vsync_source, is_dummy);
  930. }
  931. }
  932. }
  933. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  934. bool watchdog_te)
  935. {
  936. struct sde_encoder_virt *sde_enc;
  937. struct msm_display_info disp_info;
  938. if (!drm_enc) {
  939. pr_err("invalid drm encoder\n");
  940. return -EINVAL;
  941. }
  942. sde_enc = to_sde_encoder_virt(drm_enc);
  943. sde_encoder_control_te(drm_enc, false);
  944. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  945. disp_info.is_te_using_watchdog_timer = watchdog_te;
  946. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  947. sde_encoder_control_te(drm_enc, true);
  948. return 0;
  949. }
  950. static int _sde_encoder_rsc_client_update_vsync_wait(
  951. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  952. int wait_vblank_crtc_id)
  953. {
  954. int wait_refcount = 0, ret = 0;
  955. int pipe = -1;
  956. int wait_count = 0;
  957. struct drm_crtc *primary_crtc;
  958. struct drm_crtc *crtc;
  959. crtc = sde_enc->crtc;
  960. if (wait_vblank_crtc_id)
  961. wait_refcount =
  962. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  963. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  964. SDE_EVTLOG_FUNC_ENTRY);
  965. if (crtc->base.id != wait_vblank_crtc_id) {
  966. primary_crtc = drm_crtc_find(drm_enc->dev,
  967. NULL, wait_vblank_crtc_id);
  968. if (!primary_crtc) {
  969. SDE_ERROR_ENC(sde_enc,
  970. "failed to find primary crtc id %d\n",
  971. wait_vblank_crtc_id);
  972. return -EINVAL;
  973. }
  974. pipe = drm_crtc_index(primary_crtc);
  975. }
  976. /**
  977. * note: VBLANK is expected to be enabled at this point in
  978. * resource control state machine if on primary CRTC
  979. */
  980. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  981. if (sde_rsc_client_is_state_update_complete(
  982. sde_enc->rsc_client))
  983. break;
  984. if (crtc->base.id == wait_vblank_crtc_id)
  985. ret = sde_encoder_wait_for_event(drm_enc,
  986. MSM_ENC_VBLANK);
  987. else
  988. drm_wait_one_vblank(drm_enc->dev, pipe);
  989. if (ret) {
  990. SDE_ERROR_ENC(sde_enc,
  991. "wait for vblank failed ret:%d\n", ret);
  992. /**
  993. * rsc hardware may hang without vsync. avoid rsc hang
  994. * by generating the vsync from watchdog timer.
  995. */
  996. if (crtc->base.id == wait_vblank_crtc_id)
  997. sde_encoder_helper_switch_vsync(drm_enc, true);
  998. }
  999. }
  1000. if (wait_count >= MAX_RSC_WAIT)
  1001. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1002. SDE_EVTLOG_ERROR);
  1003. if (wait_refcount)
  1004. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1005. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1006. SDE_EVTLOG_FUNC_EXIT);
  1007. return ret;
  1008. }
  1009. static int _sde_encoder_update_rsc_client(
  1010. struct drm_encoder *drm_enc, bool enable)
  1011. {
  1012. struct sde_encoder_virt *sde_enc;
  1013. struct drm_crtc *crtc;
  1014. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1015. struct sde_rsc_cmd_config *rsc_config;
  1016. int ret;
  1017. struct msm_display_info *disp_info;
  1018. struct msm_mode_info *mode_info;
  1019. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1020. u32 qsync_mode = 0, v_front_porch;
  1021. struct drm_display_mode *mode;
  1022. bool is_vid_mode;
  1023. struct drm_encoder *enc;
  1024. if (!drm_enc || !drm_enc->dev) {
  1025. SDE_ERROR("invalid encoder arguments\n");
  1026. return -EINVAL;
  1027. }
  1028. sde_enc = to_sde_encoder_virt(drm_enc);
  1029. mode_info = &sde_enc->mode_info;
  1030. crtc = sde_enc->crtc;
  1031. if (!sde_enc->crtc) {
  1032. SDE_ERROR("invalid crtc parameter\n");
  1033. return -EINVAL;
  1034. }
  1035. disp_info = &sde_enc->disp_info;
  1036. rsc_config = &sde_enc->rsc_config;
  1037. if (!sde_enc->rsc_client) {
  1038. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1039. return 0;
  1040. }
  1041. /**
  1042. * only primary command mode panel without Qsync can request CMD state.
  1043. * all other panels/displays can request for VID state including
  1044. * secondary command mode panel.
  1045. * Clone mode encoder can request CLK STATE only.
  1046. */
  1047. if (sde_enc->cur_master)
  1048. qsync_mode = sde_connector_get_qsync_mode(
  1049. sde_enc->cur_master->connector);
  1050. if (sde_encoder_in_clone_mode(drm_enc) ||
  1051. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1052. (disp_info->display_type && qsync_mode))
  1053. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1054. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1055. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1056. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1057. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1058. drm_for_each_encoder(enc, drm_enc->dev) {
  1059. if (enc->base.id != drm_enc->base.id &&
  1060. sde_encoder_in_cont_splash(enc))
  1061. rsc_state = SDE_RSC_CLK_STATE;
  1062. }
  1063. SDE_EVT32(rsc_state, qsync_mode);
  1064. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1065. MSM_DISPLAY_VIDEO_MODE);
  1066. mode = &sde_enc->crtc->state->mode;
  1067. v_front_porch = mode->vsync_start - mode->vdisplay;
  1068. /* compare specific items and reconfigure the rsc */
  1069. if ((rsc_config->fps != mode_info->frame_rate) ||
  1070. (rsc_config->vtotal != mode_info->vtotal) ||
  1071. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1072. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1073. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1074. rsc_config->fps = mode_info->frame_rate;
  1075. rsc_config->vtotal = mode_info->vtotal;
  1076. /*
  1077. * for video mode, prefill lines should not go beyond vertical
  1078. * front porch for RSCC configuration. This will ensure bw
  1079. * downvotes are not sent within the active region. Additional
  1080. * -1 is to give one line time for rscc mode min_threshold.
  1081. */
  1082. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1083. rsc_config->prefill_lines = v_front_porch - 1;
  1084. else
  1085. rsc_config->prefill_lines = mode_info->prefill_lines;
  1086. rsc_config->jitter_numer = mode_info->jitter_numer;
  1087. rsc_config->jitter_denom = mode_info->jitter_denom;
  1088. sde_enc->rsc_state_init = false;
  1089. }
  1090. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1091. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1092. /* update it only once */
  1093. sde_enc->rsc_state_init = true;
  1094. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1095. rsc_state, rsc_config, crtc->base.id,
  1096. &wait_vblank_crtc_id);
  1097. } else {
  1098. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1099. rsc_state, NULL, crtc->base.id,
  1100. &wait_vblank_crtc_id);
  1101. }
  1102. /**
  1103. * if RSC performed a state change that requires a VBLANK wait, it will
  1104. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1105. *
  1106. * if we are the primary display, we will need to enable and wait
  1107. * locally since we hold the commit thread
  1108. *
  1109. * if we are an external display, we must send a signal to the primary
  1110. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1111. * by the primary panel's VBLANK signals
  1112. */
  1113. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1114. if (ret) {
  1115. SDE_ERROR_ENC(sde_enc,
  1116. "sde rsc client update failed ret:%d\n", ret);
  1117. return ret;
  1118. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1119. return ret;
  1120. }
  1121. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1122. sde_enc, wait_vblank_crtc_id);
  1123. return ret;
  1124. }
  1125. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1126. {
  1127. struct sde_encoder_virt *sde_enc;
  1128. int i;
  1129. if (!drm_enc) {
  1130. SDE_ERROR("invalid encoder\n");
  1131. return;
  1132. }
  1133. sde_enc = to_sde_encoder_virt(drm_enc);
  1134. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1135. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1136. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1137. if (phys && phys->ops.irq_control)
  1138. phys->ops.irq_control(phys, enable);
  1139. }
  1140. }
  1141. /* keep track of the userspace vblank during modeset */
  1142. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1143. u32 sw_event)
  1144. {
  1145. struct sde_encoder_virt *sde_enc;
  1146. bool enable;
  1147. int i;
  1148. if (!drm_enc) {
  1149. SDE_ERROR("invalid encoder\n");
  1150. return;
  1151. }
  1152. sde_enc = to_sde_encoder_virt(drm_enc);
  1153. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1154. sw_event, sde_enc->vblank_enabled);
  1155. /* nothing to do if vblank not enabled by userspace */
  1156. if (!sde_enc->vblank_enabled)
  1157. return;
  1158. /* disable vblank on pre_modeset */
  1159. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1160. enable = false;
  1161. /* enable vblank on post_modeset */
  1162. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1163. enable = true;
  1164. else
  1165. return;
  1166. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1167. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1168. if (phys && phys->ops.control_vblank_irq)
  1169. phys->ops.control_vblank_irq(phys, enable);
  1170. }
  1171. }
  1172. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1173. {
  1174. struct sde_encoder_virt *sde_enc;
  1175. if (!drm_enc)
  1176. return NULL;
  1177. sde_enc = to_sde_encoder_virt(drm_enc);
  1178. return sde_enc->rsc_client;
  1179. }
  1180. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1181. bool enable)
  1182. {
  1183. struct sde_kms *sde_kms;
  1184. struct sde_encoder_virt *sde_enc;
  1185. int rc;
  1186. sde_enc = to_sde_encoder_virt(drm_enc);
  1187. sde_kms = sde_encoder_get_kms(drm_enc);
  1188. if (!sde_kms)
  1189. return -EINVAL;
  1190. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1191. SDE_EVT32(DRMID(drm_enc), enable);
  1192. if (!sde_enc->cur_master) {
  1193. SDE_ERROR("encoder master not set\n");
  1194. return -EINVAL;
  1195. }
  1196. if (enable) {
  1197. /* enable SDE core clks */
  1198. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1199. if (rc < 0) {
  1200. SDE_ERROR("failed to enable power resource %d\n", rc);
  1201. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1202. return rc;
  1203. }
  1204. sde_enc->elevated_ahb_vote = true;
  1205. /* enable DSI clks */
  1206. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1207. true);
  1208. if (rc) {
  1209. SDE_ERROR("failed to enable clk control %d\n", rc);
  1210. pm_runtime_put_sync(drm_enc->dev->dev);
  1211. return rc;
  1212. }
  1213. /* enable all the irq */
  1214. _sde_encoder_irq_control(drm_enc, true);
  1215. _sde_encoder_pm_qos_add_request(drm_enc);
  1216. } else {
  1217. _sde_encoder_pm_qos_remove_request(drm_enc);
  1218. /* disable all the irq */
  1219. _sde_encoder_irq_control(drm_enc, false);
  1220. /* disable DSI clks */
  1221. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1222. /* disable SDE core clks */
  1223. pm_runtime_put_sync(drm_enc->dev->dev);
  1224. }
  1225. return 0;
  1226. }
  1227. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1228. bool enable, u32 frame_count)
  1229. {
  1230. struct sde_encoder_virt *sde_enc;
  1231. int i;
  1232. if (!drm_enc) {
  1233. SDE_ERROR("invalid encoder\n");
  1234. return;
  1235. }
  1236. sde_enc = to_sde_encoder_virt(drm_enc);
  1237. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1238. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1239. if (!phys || !phys->ops.setup_misr)
  1240. continue;
  1241. phys->ops.setup_misr(phys, enable, frame_count);
  1242. }
  1243. }
  1244. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1245. unsigned int type, unsigned int code, int value)
  1246. {
  1247. struct drm_encoder *drm_enc = NULL;
  1248. struct sde_encoder_virt *sde_enc = NULL;
  1249. struct msm_drm_thread *disp_thread = NULL;
  1250. struct msm_drm_private *priv = NULL;
  1251. if (!handle || !handle->handler || !handle->handler->private) {
  1252. SDE_ERROR("invalid encoder for the input event\n");
  1253. return;
  1254. }
  1255. drm_enc = (struct drm_encoder *)handle->handler->private;
  1256. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1257. SDE_ERROR("invalid parameters\n");
  1258. return;
  1259. }
  1260. priv = drm_enc->dev->dev_private;
  1261. sde_enc = to_sde_encoder_virt(drm_enc);
  1262. if (!sde_enc->crtc || (sde_enc->crtc->index
  1263. >= ARRAY_SIZE(priv->disp_thread))) {
  1264. SDE_DEBUG_ENC(sde_enc,
  1265. "invalid cached CRTC: %d or crtc index: %d\n",
  1266. sde_enc->crtc == NULL,
  1267. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1268. return;
  1269. }
  1270. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1271. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1272. kthread_queue_work(&disp_thread->worker,
  1273. &sde_enc->input_event_work);
  1274. }
  1275. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1276. {
  1277. struct sde_encoder_virt *sde_enc;
  1278. if (!drm_enc) {
  1279. SDE_ERROR("invalid encoder\n");
  1280. return;
  1281. }
  1282. sde_enc = to_sde_encoder_virt(drm_enc);
  1283. /* return early if there is no state change */
  1284. if (sde_enc->idle_pc_enabled == enable)
  1285. return;
  1286. sde_enc->idle_pc_enabled = enable;
  1287. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1288. SDE_EVT32(sde_enc->idle_pc_enabled);
  1289. }
  1290. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1291. u32 sw_event)
  1292. {
  1293. struct drm_encoder *drm_enc = &sde_enc->base;
  1294. struct msm_drm_private *priv;
  1295. unsigned int lp, idle_pc_duration;
  1296. struct msm_drm_thread *disp_thread;
  1297. /* set idle timeout based on master connector's lp value */
  1298. if (sde_enc->cur_master)
  1299. lp = sde_connector_get_lp(
  1300. sde_enc->cur_master->connector);
  1301. else
  1302. lp = SDE_MODE_DPMS_ON;
  1303. if (lp == SDE_MODE_DPMS_LP2)
  1304. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1305. else
  1306. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1307. priv = drm_enc->dev->dev_private;
  1308. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1309. kthread_mod_delayed_work(
  1310. &disp_thread->worker,
  1311. &sde_enc->delayed_off_work,
  1312. msecs_to_jiffies(idle_pc_duration));
  1313. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1314. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1315. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1316. sw_event);
  1317. }
  1318. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1319. u32 sw_event)
  1320. {
  1321. if (kthread_cancel_delayed_work_sync(
  1322. &sde_enc->delayed_off_work))
  1323. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1324. sw_event);
  1325. }
  1326. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1327. u32 sw_event)
  1328. {
  1329. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1330. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1331. else
  1332. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1333. }
  1334. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1335. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1336. {
  1337. int ret = 0;
  1338. mutex_lock(&sde_enc->rc_lock);
  1339. /* return if the resource control is already in ON state */
  1340. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1341. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1342. sw_event);
  1343. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1344. SDE_EVTLOG_FUNC_CASE1);
  1345. goto end;
  1346. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1347. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1348. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1349. sw_event, sde_enc->rc_state);
  1350. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1351. SDE_EVTLOG_ERROR);
  1352. goto end;
  1353. }
  1354. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1355. _sde_encoder_irq_control(drm_enc, true);
  1356. } else {
  1357. /* enable all the clks and resources */
  1358. ret = _sde_encoder_resource_control_helper(drm_enc,
  1359. true);
  1360. if (ret) {
  1361. SDE_ERROR_ENC(sde_enc,
  1362. "sw_event:%d, rc in state %d\n",
  1363. sw_event, sde_enc->rc_state);
  1364. SDE_EVT32(DRMID(drm_enc), sw_event,
  1365. sde_enc->rc_state,
  1366. SDE_EVTLOG_ERROR);
  1367. goto end;
  1368. }
  1369. _sde_encoder_update_rsc_client(drm_enc, true);
  1370. }
  1371. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1372. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1373. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1374. end:
  1375. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1376. mutex_unlock(&sde_enc->rc_lock);
  1377. return ret;
  1378. }
  1379. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1380. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1381. {
  1382. /* cancel delayed off work, if any */
  1383. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1384. mutex_lock(&sde_enc->rc_lock);
  1385. if (is_vid_mode &&
  1386. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1387. _sde_encoder_irq_control(drm_enc, true);
  1388. }
  1389. /* skip if is already OFF or IDLE, resources are off already */
  1390. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1391. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1392. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1393. sw_event, sde_enc->rc_state);
  1394. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1395. SDE_EVTLOG_FUNC_CASE3);
  1396. goto end;
  1397. }
  1398. /**
  1399. * IRQs are still enabled currently, which allows wait for
  1400. * VBLANK which RSC may require to correctly transition to OFF
  1401. */
  1402. _sde_encoder_update_rsc_client(drm_enc, false);
  1403. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1404. SDE_ENC_RC_STATE_PRE_OFF,
  1405. SDE_EVTLOG_FUNC_CASE3);
  1406. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1407. end:
  1408. mutex_unlock(&sde_enc->rc_lock);
  1409. return 0;
  1410. }
  1411. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1412. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1413. {
  1414. int ret = 0;
  1415. /* cancel vsync event work and timer */
  1416. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1417. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1418. del_timer_sync(&sde_enc->vsync_event_timer);
  1419. mutex_lock(&sde_enc->rc_lock);
  1420. /* return if the resource control is already in OFF state */
  1421. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1422. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1423. sw_event);
  1424. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1425. SDE_EVTLOG_FUNC_CASE4);
  1426. goto end;
  1427. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1428. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1429. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1430. sw_event, sde_enc->rc_state);
  1431. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1432. SDE_EVTLOG_ERROR);
  1433. ret = -EINVAL;
  1434. goto end;
  1435. }
  1436. /**
  1437. * expect to arrive here only if in either idle state or pre-off
  1438. * and in IDLE state the resources are already disabled
  1439. */
  1440. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1441. _sde_encoder_resource_control_helper(drm_enc, false);
  1442. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1443. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1444. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1445. end:
  1446. mutex_unlock(&sde_enc->rc_lock);
  1447. return ret;
  1448. }
  1449. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1450. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1451. {
  1452. int ret = 0;
  1453. /* cancel delayed off work, if any */
  1454. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1455. mutex_lock(&sde_enc->rc_lock);
  1456. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1457. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1458. sw_event);
  1459. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1460. SDE_EVTLOG_FUNC_CASE5);
  1461. goto end;
  1462. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1463. /* enable all the clks and resources */
  1464. ret = _sde_encoder_resource_control_helper(drm_enc,
  1465. true);
  1466. if (ret) {
  1467. SDE_ERROR_ENC(sde_enc,
  1468. "sw_event:%d, rc in state %d\n",
  1469. sw_event, sde_enc->rc_state);
  1470. SDE_EVT32(DRMID(drm_enc), sw_event,
  1471. sde_enc->rc_state,
  1472. SDE_EVTLOG_ERROR);
  1473. goto end;
  1474. }
  1475. _sde_encoder_update_rsc_client(drm_enc, true);
  1476. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1477. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1478. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1479. }
  1480. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1481. if (ret && ret != -EWOULDBLOCK) {
  1482. SDE_ERROR_ENC(sde_enc,
  1483. "wait for commit done returned %d\n",
  1484. ret);
  1485. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1486. ret, SDE_EVTLOG_ERROR);
  1487. ret = -EINVAL;
  1488. goto end;
  1489. }
  1490. _sde_encoder_irq_control(drm_enc, false);
  1491. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1492. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1493. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1494. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1495. _sde_encoder_pm_qos_remove_request(drm_enc);
  1496. end:
  1497. mutex_unlock(&sde_enc->rc_lock);
  1498. return ret;
  1499. }
  1500. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1501. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1502. {
  1503. int ret = 0;
  1504. mutex_lock(&sde_enc->rc_lock);
  1505. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1506. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1507. sw_event);
  1508. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1509. SDE_EVTLOG_FUNC_CASE5);
  1510. goto end;
  1511. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1512. SDE_ERROR_ENC(sde_enc,
  1513. "sw_event:%d, rc:%d !MODESET state\n",
  1514. sw_event, sde_enc->rc_state);
  1515. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1516. SDE_EVTLOG_ERROR);
  1517. ret = -EINVAL;
  1518. goto end;
  1519. }
  1520. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1521. _sde_encoder_irq_control(drm_enc, true);
  1522. _sde_encoder_update_rsc_client(drm_enc, true);
  1523. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1524. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1525. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1526. _sde_encoder_pm_qos_add_request(drm_enc);
  1527. end:
  1528. mutex_unlock(&sde_enc->rc_lock);
  1529. return ret;
  1530. }
  1531. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1532. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1533. {
  1534. struct msm_drm_private *priv;
  1535. struct sde_kms *sde_kms;
  1536. struct drm_crtc *crtc = drm_enc->crtc;
  1537. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1538. priv = drm_enc->dev->dev_private;
  1539. sde_kms = to_sde_kms(priv->kms);
  1540. mutex_lock(&sde_enc->rc_lock);
  1541. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1542. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1543. sw_event, sde_enc->rc_state);
  1544. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1545. SDE_EVTLOG_ERROR);
  1546. goto end;
  1547. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1548. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1549. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1550. sde_crtc_frame_pending(sde_enc->crtc),
  1551. SDE_EVTLOG_ERROR);
  1552. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1553. goto end;
  1554. }
  1555. if (is_vid_mode) {
  1556. _sde_encoder_irq_control(drm_enc, false);
  1557. } else {
  1558. /* disable all the clks and resources */
  1559. _sde_encoder_update_rsc_client(drm_enc, false);
  1560. _sde_encoder_resource_control_helper(drm_enc, false);
  1561. if (!sde_kms->perf.bw_vote_mode)
  1562. memset(&sde_crtc->cur_perf, 0,
  1563. sizeof(struct sde_core_perf_params));
  1564. }
  1565. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1566. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1567. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1568. end:
  1569. mutex_unlock(&sde_enc->rc_lock);
  1570. return 0;
  1571. }
  1572. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1573. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1574. struct msm_drm_private *priv, bool is_vid_mode)
  1575. {
  1576. bool autorefresh_enabled = false;
  1577. struct msm_drm_thread *disp_thread;
  1578. int ret = 0;
  1579. if (!sde_enc->crtc ||
  1580. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1581. SDE_DEBUG_ENC(sde_enc,
  1582. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1583. sde_enc->crtc == NULL,
  1584. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1585. sw_event);
  1586. return -EINVAL;
  1587. }
  1588. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1589. mutex_lock(&sde_enc->rc_lock);
  1590. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1591. if (sde_enc->cur_master &&
  1592. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1593. autorefresh_enabled =
  1594. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1595. sde_enc->cur_master);
  1596. if (autorefresh_enabled) {
  1597. SDE_DEBUG_ENC(sde_enc,
  1598. "not handling early wakeup since auto refresh is enabled\n");
  1599. goto end;
  1600. }
  1601. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1602. kthread_mod_delayed_work(&disp_thread->worker,
  1603. &sde_enc->delayed_off_work,
  1604. msecs_to_jiffies(
  1605. IDLE_POWERCOLLAPSE_DURATION));
  1606. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1607. /* enable all the clks and resources */
  1608. ret = _sde_encoder_resource_control_helper(drm_enc,
  1609. true);
  1610. if (ret) {
  1611. SDE_ERROR_ENC(sde_enc,
  1612. "sw_event:%d, rc in state %d\n",
  1613. sw_event, sde_enc->rc_state);
  1614. SDE_EVT32(DRMID(drm_enc), sw_event,
  1615. sde_enc->rc_state,
  1616. SDE_EVTLOG_ERROR);
  1617. goto end;
  1618. }
  1619. _sde_encoder_update_rsc_client(drm_enc, true);
  1620. /*
  1621. * In some cases, commit comes with slight delay
  1622. * (> 80 ms)after early wake up, prevent clock switch
  1623. * off to avoid jank in next update. So, increase the
  1624. * command mode idle timeout sufficiently to prevent
  1625. * such case.
  1626. */
  1627. kthread_mod_delayed_work(&disp_thread->worker,
  1628. &sde_enc->delayed_off_work,
  1629. msecs_to_jiffies(
  1630. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1631. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1632. }
  1633. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1634. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1635. end:
  1636. mutex_unlock(&sde_enc->rc_lock);
  1637. return ret;
  1638. }
  1639. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1640. u32 sw_event)
  1641. {
  1642. struct sde_encoder_virt *sde_enc;
  1643. struct msm_drm_private *priv;
  1644. int ret = 0;
  1645. bool is_vid_mode = false;
  1646. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1647. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1648. sw_event);
  1649. return -EINVAL;
  1650. }
  1651. sde_enc = to_sde_encoder_virt(drm_enc);
  1652. priv = drm_enc->dev->dev_private;
  1653. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1654. is_vid_mode = true;
  1655. /*
  1656. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1657. * events and return early for other events (ie wb display).
  1658. */
  1659. if (!sde_enc->idle_pc_enabled &&
  1660. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1661. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1662. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1663. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1664. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1665. return 0;
  1666. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1667. sw_event, sde_enc->idle_pc_enabled);
  1668. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1669. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1670. switch (sw_event) {
  1671. case SDE_ENC_RC_EVENT_KICKOFF:
  1672. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1673. is_vid_mode);
  1674. break;
  1675. case SDE_ENC_RC_EVENT_PRE_STOP:
  1676. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1677. is_vid_mode);
  1678. break;
  1679. case SDE_ENC_RC_EVENT_STOP:
  1680. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1681. break;
  1682. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1683. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1684. break;
  1685. case SDE_ENC_RC_EVENT_POST_MODESET:
  1686. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1687. break;
  1688. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1689. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1690. is_vid_mode);
  1691. break;
  1692. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1693. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1694. priv, is_vid_mode);
  1695. break;
  1696. default:
  1697. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1698. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1699. break;
  1700. }
  1701. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1702. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1703. return ret;
  1704. }
  1705. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1706. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1707. {
  1708. int i = 0;
  1709. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1710. if (intf_mode == INTF_MODE_CMD)
  1711. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1712. else if (intf_mode == INTF_MODE_VIDEO)
  1713. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1714. _sde_encoder_update_rsc_client(drm_enc, true);
  1715. if (intf_mode == INTF_MODE_CMD) {
  1716. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1717. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1718. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1719. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1720. msm_is_mode_seamless_poms(adj_mode),
  1721. SDE_EVTLOG_FUNC_CASE1);
  1722. } else if (intf_mode == INTF_MODE_VIDEO) {
  1723. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1724. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1725. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1726. msm_is_mode_seamless_poms(adj_mode),
  1727. SDE_EVTLOG_FUNC_CASE2);
  1728. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1729. }
  1730. }
  1731. static struct drm_connector *_sde_encoder_get_connector(
  1732. struct drm_device *dev, struct drm_encoder *drm_enc)
  1733. {
  1734. struct drm_connector_list_iter conn_iter;
  1735. struct drm_connector *conn = NULL, *conn_search;
  1736. drm_connector_list_iter_begin(dev, &conn_iter);
  1737. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1738. if (conn_search->encoder == drm_enc) {
  1739. conn = conn_search;
  1740. break;
  1741. }
  1742. }
  1743. drm_connector_list_iter_end(&conn_iter);
  1744. return conn;
  1745. }
  1746. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1747. {
  1748. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1749. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1750. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1751. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1752. struct sde_rm_hw_request request_hw;
  1753. int i;
  1754. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1755. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1756. sde_enc->hw_pp[i] = NULL;
  1757. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1758. break;
  1759. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1760. }
  1761. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1762. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1763. if (phys) {
  1764. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1765. SDE_HW_BLK_QDSS);
  1766. for (i = 0; i < QDSS_MAX; i++) {
  1767. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1768. phys->hw_qdss =
  1769. (struct sde_hw_qdss *)qdss_iter.hw;
  1770. break;
  1771. }
  1772. }
  1773. }
  1774. }
  1775. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1776. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1777. sde_enc->hw_dsc[i] = NULL;
  1778. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1779. break;
  1780. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1781. }
  1782. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1783. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1784. sde_enc->hw_vdc[i] = NULL;
  1785. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1786. break;
  1787. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1788. }
  1789. /* Get PP for DSC configuration */
  1790. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1791. struct sde_hw_pingpong *pp = NULL;
  1792. unsigned long features = 0;
  1793. if (!sde_enc->hw_dsc[i])
  1794. continue;
  1795. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1796. request_hw.type = SDE_HW_BLK_PINGPONG;
  1797. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1798. break;
  1799. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1800. features = pp->ops.get_hw_caps(pp);
  1801. if (test_bit(SDE_PINGPONG_DSC, &features))
  1802. sde_enc->hw_dsc_pp[i] = pp;
  1803. else
  1804. sde_enc->hw_dsc_pp[i] = NULL;
  1805. }
  1806. }
  1807. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1808. struct drm_display_mode *adj_mode, bool pre_modeset)
  1809. {
  1810. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1811. enum sde_intf_mode intf_mode;
  1812. int ret;
  1813. bool is_cmd_mode;
  1814. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1815. is_cmd_mode = true;
  1816. if (pre_modeset) {
  1817. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1818. if (msm_is_mode_seamless_dms(adj_mode) ||
  1819. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1820. is_cmd_mode)) {
  1821. /* restore resource state before releasing them */
  1822. ret = sde_encoder_resource_control(drm_enc,
  1823. SDE_ENC_RC_EVENT_PRE_MODESET);
  1824. if (ret) {
  1825. SDE_ERROR_ENC(sde_enc,
  1826. "sde resource control failed: %d\n",
  1827. ret);
  1828. return ret;
  1829. }
  1830. /*
  1831. * Disable dce before switching the mode and after pre-
  1832. * modeset to guarantee previous kickoff has finished.
  1833. */
  1834. sde_encoder_dce_disable(sde_enc);
  1835. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1836. _sde_encoder_modeset_helper_locked(drm_enc,
  1837. SDE_ENC_RC_EVENT_PRE_MODESET);
  1838. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1839. adj_mode);
  1840. }
  1841. } else {
  1842. if (msm_is_mode_seamless_dms(adj_mode) ||
  1843. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1844. is_cmd_mode))
  1845. sde_encoder_resource_control(&sde_enc->base,
  1846. SDE_ENC_RC_EVENT_POST_MODESET);
  1847. else if (msm_is_mode_seamless_poms(adj_mode))
  1848. _sde_encoder_modeset_helper_locked(drm_enc,
  1849. SDE_ENC_RC_EVENT_POST_MODESET);
  1850. }
  1851. return 0;
  1852. }
  1853. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1854. struct drm_display_mode *mode,
  1855. struct drm_display_mode *adj_mode)
  1856. {
  1857. struct sde_encoder_virt *sde_enc;
  1858. struct sde_kms *sde_kms;
  1859. struct drm_connector *conn;
  1860. int i = 0, ret;
  1861. if (!drm_enc) {
  1862. SDE_ERROR("invalid encoder\n");
  1863. return;
  1864. }
  1865. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1866. SDE_ERROR("power resource is not enabled\n");
  1867. return;
  1868. }
  1869. sde_kms = sde_encoder_get_kms(drm_enc);
  1870. if (!sde_kms)
  1871. return;
  1872. sde_enc = to_sde_encoder_virt(drm_enc);
  1873. SDE_DEBUG_ENC(sde_enc, "\n");
  1874. SDE_EVT32(DRMID(drm_enc));
  1875. /*
  1876. * cache the crtc in sde_enc on enable for duration of use case
  1877. * for correctly servicing asynchronous irq events and timers
  1878. */
  1879. if (!drm_enc->crtc) {
  1880. SDE_ERROR("invalid crtc\n");
  1881. return;
  1882. }
  1883. sde_enc->crtc = drm_enc->crtc;
  1884. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1885. /* get and store the mode_info */
  1886. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1887. if (!conn) {
  1888. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1889. return;
  1890. } else if (!conn->state) {
  1891. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1892. return;
  1893. }
  1894. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1895. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1896. /* release resources before seamless mode change */
  1897. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1898. if (ret)
  1899. return;
  1900. /* reserve dynamic resources now, indicating non test-only */
  1901. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1902. conn->state, false);
  1903. if (ret) {
  1904. SDE_ERROR_ENC(sde_enc,
  1905. "failed to reserve hw resources, %d\n", ret);
  1906. return;
  1907. }
  1908. /* assign the reserved HW blocks to this encoder */
  1909. _sde_encoder_virt_populate_hw_res(drm_enc);
  1910. /* perform mode_set on phys_encs */
  1911. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1912. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1913. if (phys) {
  1914. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  1915. SDE_ERROR_ENC(sde_enc,
  1916. "invalid pingpong block for the encoder\n");
  1917. return;
  1918. }
  1919. phys->hw_pp = sde_enc->hw_pp[i];
  1920. phys->connector = conn->state->connector;
  1921. if (phys->ops.mode_set)
  1922. phys->ops.mode_set(phys, mode, adj_mode);
  1923. }
  1924. }
  1925. /* update resources after seamless mode change */
  1926. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1927. }
  1928. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1929. {
  1930. struct sde_encoder_virt *sde_enc;
  1931. struct sde_encoder_phys *phys;
  1932. int i;
  1933. if (!drm_enc) {
  1934. SDE_ERROR("invalid parameters\n");
  1935. return;
  1936. }
  1937. sde_enc = to_sde_encoder_virt(drm_enc);
  1938. if (!sde_enc) {
  1939. SDE_ERROR("invalid sde encoder\n");
  1940. return;
  1941. }
  1942. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1943. phys = sde_enc->phys_encs[i];
  1944. if (phys && phys->ops.control_te)
  1945. phys->ops.control_te(phys, enable);
  1946. }
  1947. }
  1948. static int _sde_encoder_input_connect(struct input_handler *handler,
  1949. struct input_dev *dev, const struct input_device_id *id)
  1950. {
  1951. struct input_handle *handle;
  1952. int rc = 0;
  1953. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1954. if (!handle)
  1955. return -ENOMEM;
  1956. handle->dev = dev;
  1957. handle->handler = handler;
  1958. handle->name = handler->name;
  1959. rc = input_register_handle(handle);
  1960. if (rc) {
  1961. pr_err("failed to register input handle\n");
  1962. goto error;
  1963. }
  1964. rc = input_open_device(handle);
  1965. if (rc) {
  1966. pr_err("failed to open input device\n");
  1967. goto error_unregister;
  1968. }
  1969. return 0;
  1970. error_unregister:
  1971. input_unregister_handle(handle);
  1972. error:
  1973. kfree(handle);
  1974. return rc;
  1975. }
  1976. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1977. {
  1978. input_close_device(handle);
  1979. input_unregister_handle(handle);
  1980. kfree(handle);
  1981. }
  1982. /**
  1983. * Structure for specifying event parameters on which to receive callbacks.
  1984. * This structure will trigger a callback in case of a touch event (specified by
  1985. * EV_ABS) where there is a change in X and Y coordinates,
  1986. */
  1987. static const struct input_device_id sde_input_ids[] = {
  1988. {
  1989. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1990. .evbit = { BIT_MASK(EV_ABS) },
  1991. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1992. BIT_MASK(ABS_MT_POSITION_X) |
  1993. BIT_MASK(ABS_MT_POSITION_Y) },
  1994. },
  1995. { },
  1996. };
  1997. static void _sde_encoder_input_handler_register(
  1998. struct drm_encoder *drm_enc)
  1999. {
  2000. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2001. int rc;
  2002. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2003. return;
  2004. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2005. sde_enc->input_handler->private = sde_enc;
  2006. /* register input handler if not already registered */
  2007. rc = input_register_handler(sde_enc->input_handler);
  2008. if (rc) {
  2009. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2010. rc);
  2011. kfree(sde_enc->input_handler);
  2012. }
  2013. }
  2014. }
  2015. static void _sde_encoder_input_handler_unregister(
  2016. struct drm_encoder *drm_enc)
  2017. {
  2018. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2019. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2020. return;
  2021. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2022. input_unregister_handler(sde_enc->input_handler);
  2023. sde_enc->input_handler->private = NULL;
  2024. }
  2025. }
  2026. static int _sde_encoder_input_handler(
  2027. struct sde_encoder_virt *sde_enc)
  2028. {
  2029. struct input_handler *input_handler = NULL;
  2030. int rc = 0;
  2031. if (sde_enc->input_handler) {
  2032. SDE_ERROR_ENC(sde_enc,
  2033. "input_handle is active. unexpected\n");
  2034. return -EINVAL;
  2035. }
  2036. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2037. if (!input_handler)
  2038. return -ENOMEM;
  2039. input_handler->event = sde_encoder_input_event_handler;
  2040. input_handler->connect = _sde_encoder_input_connect;
  2041. input_handler->disconnect = _sde_encoder_input_disconnect;
  2042. input_handler->name = "sde";
  2043. input_handler->id_table = sde_input_ids;
  2044. sde_enc->input_handler = input_handler;
  2045. return rc;
  2046. }
  2047. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2048. {
  2049. struct sde_encoder_virt *sde_enc = NULL;
  2050. struct sde_kms *sde_kms;
  2051. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2052. SDE_ERROR("invalid parameters\n");
  2053. return;
  2054. }
  2055. sde_kms = sde_encoder_get_kms(drm_enc);
  2056. if (!sde_kms)
  2057. return;
  2058. sde_enc = to_sde_encoder_virt(drm_enc);
  2059. if (!sde_enc || !sde_enc->cur_master) {
  2060. SDE_DEBUG("invalid sde encoder/master\n");
  2061. return;
  2062. }
  2063. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2064. sde_enc->cur_master->hw_mdptop &&
  2065. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2066. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2067. sde_enc->cur_master->hw_mdptop);
  2068. if (sde_enc->cur_master->hw_mdptop &&
  2069. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2070. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2071. sde_enc->cur_master->hw_mdptop,
  2072. sde_kms->catalog);
  2073. if (sde_enc->cur_master->hw_ctl &&
  2074. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2075. !sde_enc->cur_master->cont_splash_enabled)
  2076. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2077. sde_enc->cur_master->hw_ctl,
  2078. &sde_enc->cur_master->intf_cfg_v1);
  2079. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2080. sde_encoder_control_te(drm_enc, true);
  2081. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2082. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2083. }
  2084. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2085. {
  2086. void *dither_cfg = NULL;
  2087. int ret = 0, i = 0;
  2088. size_t len = 0;
  2089. enum sde_rm_topology_name topology;
  2090. struct drm_encoder *drm_enc;
  2091. struct msm_display_dsc_info *dsc = NULL;
  2092. struct sde_encoder_virt *sde_enc;
  2093. struct sde_hw_pingpong *hw_pp;
  2094. u32 bpp, bpc;
  2095. if (!phys || !phys->connector || !phys->hw_pp ||
  2096. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2097. return;
  2098. topology = sde_connector_get_topology_name(phys->connector);
  2099. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2100. (phys->split_role == ENC_ROLE_SLAVE))
  2101. return;
  2102. drm_enc = phys->parent;
  2103. sde_enc = to_sde_encoder_virt(drm_enc);
  2104. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2105. bpc = dsc->config.bits_per_component;
  2106. bpp = dsc->config.bits_per_pixel;
  2107. /* disable dither for 10 bpp or 10bpc dsc config */
  2108. if (bpp == 10 || bpc == 10) {
  2109. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2110. return;
  2111. }
  2112. ret = sde_connector_get_dither_cfg(phys->connector,
  2113. phys->connector->state, &dither_cfg,
  2114. &len, sde_enc->idle_pc_restore);
  2115. /* skip reg writes when return values are invalid or no data */
  2116. if (ret && ret == -ENODATA)
  2117. return;
  2118. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  2119. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2120. hw_pp = sde_enc->hw_pp[i];
  2121. phys->hw_pp->ops.setup_dither(hw_pp,
  2122. dither_cfg, len);
  2123. }
  2124. } else {
  2125. phys->hw_pp->ops.setup_dither(phys->hw_pp,
  2126. dither_cfg, len);
  2127. }
  2128. }
  2129. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2130. {
  2131. struct sde_encoder_virt *sde_enc = NULL;
  2132. int i;
  2133. if (!drm_enc) {
  2134. SDE_ERROR("invalid encoder\n");
  2135. return;
  2136. }
  2137. sde_enc = to_sde_encoder_virt(drm_enc);
  2138. if (!sde_enc->cur_master) {
  2139. SDE_DEBUG("virt encoder has no master\n");
  2140. return;
  2141. }
  2142. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2143. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2144. sde_enc->idle_pc_restore = true;
  2145. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2146. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2147. if (!phys)
  2148. continue;
  2149. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2150. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2151. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2152. phys->ops.restore(phys);
  2153. _sde_encoder_setup_dither(phys);
  2154. }
  2155. if (sde_enc->cur_master->ops.restore)
  2156. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2157. _sde_encoder_virt_enable_helper(drm_enc);
  2158. }
  2159. static void sde_encoder_off_work(struct kthread_work *work)
  2160. {
  2161. struct sde_encoder_virt *sde_enc = container_of(work,
  2162. struct sde_encoder_virt, delayed_off_work.work);
  2163. struct drm_encoder *drm_enc;
  2164. if (!sde_enc) {
  2165. SDE_ERROR("invalid sde encoder\n");
  2166. return;
  2167. }
  2168. drm_enc = &sde_enc->base;
  2169. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2170. sde_encoder_idle_request(drm_enc);
  2171. SDE_ATRACE_END("sde_encoder_off_work");
  2172. }
  2173. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2174. {
  2175. struct sde_encoder_virt *sde_enc = NULL;
  2176. int i, ret = 0;
  2177. struct msm_compression_info *comp_info = NULL;
  2178. struct drm_display_mode *cur_mode = NULL;
  2179. struct msm_display_info *disp_info;
  2180. if (!drm_enc) {
  2181. SDE_ERROR("invalid encoder\n");
  2182. return;
  2183. }
  2184. sde_enc = to_sde_encoder_virt(drm_enc);
  2185. disp_info = &sde_enc->disp_info;
  2186. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2187. SDE_ERROR("power resource is not enabled\n");
  2188. return;
  2189. }
  2190. if (drm_enc->crtc && !sde_enc->crtc)
  2191. sde_enc->crtc = drm_enc->crtc;
  2192. comp_info = &sde_enc->mode_info.comp_info;
  2193. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2194. SDE_DEBUG_ENC(sde_enc, "\n");
  2195. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2196. sde_enc->cur_master = NULL;
  2197. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2198. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2199. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2200. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2201. sde_enc->cur_master = phys;
  2202. break;
  2203. }
  2204. }
  2205. if (!sde_enc->cur_master) {
  2206. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2207. return;
  2208. }
  2209. _sde_encoder_input_handler_register(drm_enc);
  2210. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2211. || msm_is_mode_seamless_dms(cur_mode)
  2212. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2213. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2214. sde_encoder_off_work);
  2215. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2216. if (ret) {
  2217. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2218. ret);
  2219. return;
  2220. }
  2221. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2222. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2223. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2224. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2225. if (!phys)
  2226. continue;
  2227. phys->comp_type = comp_info->comp_type;
  2228. phys->comp_ratio = comp_info->comp_ratio;
  2229. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2230. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2231. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2232. phys->dsc_extra_pclk_cycle_cnt =
  2233. comp_info->dsc_info.pclk_per_line;
  2234. phys->dsc_extra_disp_width =
  2235. comp_info->dsc_info.extra_width;
  2236. phys->dce_bytes_per_line =
  2237. comp_info->dsc_info.bytes_per_pkt *
  2238. comp_info->dsc_info.pkt_per_line;
  2239. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2240. phys->dce_bytes_per_line =
  2241. comp_info->vdc_info.bytes_per_pkt *
  2242. comp_info->vdc_info.pkt_per_line;
  2243. }
  2244. if (phys != sde_enc->cur_master) {
  2245. /**
  2246. * on DMS request, the encoder will be enabled
  2247. * already. Invoke restore to reconfigure the
  2248. * new mode.
  2249. */
  2250. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2251. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2252. phys->ops.restore)
  2253. phys->ops.restore(phys);
  2254. else if (phys->ops.enable)
  2255. phys->ops.enable(phys);
  2256. }
  2257. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2258. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2259. phys->ops.setup_misr(phys, true,
  2260. sde_enc->misr_frame_count);
  2261. }
  2262. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2263. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2264. sde_enc->cur_master->ops.restore)
  2265. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2266. else if (sde_enc->cur_master->ops.enable)
  2267. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2268. _sde_encoder_virt_enable_helper(drm_enc);
  2269. }
  2270. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2271. {
  2272. struct sde_encoder_virt *sde_enc = NULL;
  2273. struct sde_kms *sde_kms;
  2274. enum sde_intf_mode intf_mode;
  2275. int i = 0;
  2276. if (!drm_enc) {
  2277. SDE_ERROR("invalid encoder\n");
  2278. return;
  2279. } else if (!drm_enc->dev) {
  2280. SDE_ERROR("invalid dev\n");
  2281. return;
  2282. } else if (!drm_enc->dev->dev_private) {
  2283. SDE_ERROR("invalid dev_private\n");
  2284. return;
  2285. }
  2286. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2287. SDE_ERROR("power resource is not enabled\n");
  2288. return;
  2289. }
  2290. sde_enc = to_sde_encoder_virt(drm_enc);
  2291. SDE_DEBUG_ENC(sde_enc, "\n");
  2292. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2293. if (!sde_kms)
  2294. return;
  2295. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2296. SDE_EVT32(DRMID(drm_enc));
  2297. /* wait for idle */
  2298. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2299. _sde_encoder_input_handler_unregister(drm_enc);
  2300. /*
  2301. * For primary command mode and video mode encoders, execute the
  2302. * resource control pre-stop operations before the physical encoders
  2303. * are disabled, to allow the rsc to transition its states properly.
  2304. *
  2305. * For other encoder types, rsc should not be enabled until after
  2306. * they have been fully disabled, so delay the pre-stop operations
  2307. * until after the physical disable calls have returned.
  2308. */
  2309. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2310. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2311. sde_encoder_resource_control(drm_enc,
  2312. SDE_ENC_RC_EVENT_PRE_STOP);
  2313. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2314. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2315. if (phys && phys->ops.disable)
  2316. phys->ops.disable(phys);
  2317. }
  2318. } else {
  2319. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2320. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2321. if (phys && phys->ops.disable)
  2322. phys->ops.disable(phys);
  2323. }
  2324. sde_encoder_resource_control(drm_enc,
  2325. SDE_ENC_RC_EVENT_PRE_STOP);
  2326. }
  2327. /*
  2328. * disable dce after the transfer is complete (for command mode)
  2329. * and after physical encoder is disabled, to make sure timing
  2330. * engine is already disabled (for video mode).
  2331. */
  2332. sde_encoder_dce_disable(sde_enc);
  2333. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2334. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2335. if (sde_enc->phys_encs[i]) {
  2336. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2337. sde_enc->phys_encs[i]->connector = NULL;
  2338. }
  2339. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2340. }
  2341. sde_enc->cur_master = NULL;
  2342. /*
  2343. * clear the cached crtc in sde_enc on use case finish, after all the
  2344. * outstanding events and timers have been completed
  2345. */
  2346. sde_enc->crtc = NULL;
  2347. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2348. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2349. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2350. }
  2351. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2352. struct sde_encoder_phys_wb *wb_enc)
  2353. {
  2354. struct sde_encoder_virt *sde_enc;
  2355. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2356. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2357. if (wb_enc) {
  2358. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2359. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2360. false, phys_enc->hw_pp->idx);
  2361. if (phys_enc->hw_ctl->ops.update_bitmask)
  2362. phys_enc->hw_ctl->ops.update_bitmask(
  2363. phys_enc->hw_ctl,
  2364. SDE_HW_FLUSH_WB,
  2365. wb_enc->hw_wb->idx, true);
  2366. }
  2367. } else {
  2368. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2369. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2370. phys_enc->hw_intf, false,
  2371. phys_enc->hw_pp->idx);
  2372. if (phys_enc->hw_ctl->ops.update_bitmask)
  2373. phys_enc->hw_ctl->ops.update_bitmask(
  2374. phys_enc->hw_ctl,
  2375. SDE_HW_FLUSH_INTF,
  2376. phys_enc->hw_intf->idx, true);
  2377. }
  2378. }
  2379. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2380. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2381. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2382. phys_enc->hw_pp->merge_3d)
  2383. phys_enc->hw_ctl->ops.update_bitmask(
  2384. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2385. phys_enc->hw_pp->merge_3d->idx, true);
  2386. }
  2387. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2388. phys_enc->hw_pp) {
  2389. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2390. false, phys_enc->hw_pp->idx);
  2391. if (phys_enc->hw_ctl->ops.update_bitmask)
  2392. phys_enc->hw_ctl->ops.update_bitmask(
  2393. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2394. phys_enc->hw_cdm->idx, true);
  2395. }
  2396. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2397. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2398. phys_enc->hw_ctl->ops.reset_post_disable)
  2399. phys_enc->hw_ctl->ops.reset_post_disable(
  2400. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2401. phys_enc->hw_pp->merge_3d ?
  2402. phys_enc->hw_pp->merge_3d->idx : 0);
  2403. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2404. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2405. }
  2406. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2407. enum sde_intf_type type, u32 controller_id)
  2408. {
  2409. int i = 0;
  2410. for (i = 0; i < catalog->intf_count; i++) {
  2411. if (catalog->intf[i].type == type
  2412. && catalog->intf[i].controller_id == controller_id) {
  2413. return catalog->intf[i].id;
  2414. }
  2415. }
  2416. return INTF_MAX;
  2417. }
  2418. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2419. enum sde_intf_type type, u32 controller_id)
  2420. {
  2421. if (controller_id < catalog->wb_count)
  2422. return catalog->wb[controller_id].id;
  2423. return WB_MAX;
  2424. }
  2425. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2426. struct drm_crtc *crtc)
  2427. {
  2428. struct sde_hw_uidle *uidle;
  2429. struct sde_uidle_cntr cntr;
  2430. struct sde_uidle_status status;
  2431. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2432. pr_err("invalid params %d %d\n",
  2433. !sde_kms, !crtc);
  2434. return;
  2435. }
  2436. /* check if perf counters are enabled and setup */
  2437. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2438. return;
  2439. uidle = sde_kms->hw_uidle;
  2440. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2441. && uidle->ops.uidle_get_status) {
  2442. uidle->ops.uidle_get_status(uidle, &status);
  2443. trace_sde_perf_uidle_status(
  2444. crtc->base.id,
  2445. status.uidle_danger_status_0,
  2446. status.uidle_danger_status_1,
  2447. status.uidle_safe_status_0,
  2448. status.uidle_safe_status_1,
  2449. status.uidle_idle_status_0,
  2450. status.uidle_idle_status_1,
  2451. status.uidle_fal_status_0,
  2452. status.uidle_fal_status_1,
  2453. status.uidle_status,
  2454. status.uidle_en_fal10);
  2455. }
  2456. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2457. && uidle->ops.uidle_get_cntr) {
  2458. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2459. trace_sde_perf_uidle_cntr(
  2460. crtc->base.id,
  2461. cntr.fal1_gate_cntr,
  2462. cntr.fal10_gate_cntr,
  2463. cntr.fal_wait_gate_cntr,
  2464. cntr.fal1_num_transitions_cntr,
  2465. cntr.fal10_num_transitions_cntr,
  2466. cntr.min_gate_cntr,
  2467. cntr.max_gate_cntr);
  2468. }
  2469. }
  2470. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2471. struct sde_encoder_phys *phy_enc)
  2472. {
  2473. struct sde_encoder_virt *sde_enc = NULL;
  2474. unsigned long lock_flags;
  2475. if (!drm_enc || !phy_enc)
  2476. return;
  2477. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2478. sde_enc = to_sde_encoder_virt(drm_enc);
  2479. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2480. if (sde_enc->crtc_vblank_cb)
  2481. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2482. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2483. if (phy_enc->sde_kms &&
  2484. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2485. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2486. atomic_inc(&phy_enc->vsync_cnt);
  2487. SDE_ATRACE_END("encoder_vblank_callback");
  2488. }
  2489. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2490. struct sde_encoder_phys *phy_enc)
  2491. {
  2492. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2493. if (!phy_enc)
  2494. return;
  2495. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2496. atomic_inc(&phy_enc->underrun_cnt);
  2497. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2498. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2499. sde_enc->cur_master->ops.get_underrun_line_count(
  2500. sde_enc->cur_master);
  2501. trace_sde_encoder_underrun(DRMID(drm_enc),
  2502. atomic_read(&phy_enc->underrun_cnt));
  2503. SDE_DBG_CTRL("stop_ftrace");
  2504. SDE_DBG_CTRL("panic_underrun");
  2505. SDE_ATRACE_END("encoder_underrun_callback");
  2506. }
  2507. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2508. void (*vbl_cb)(void *), void *vbl_data)
  2509. {
  2510. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2511. unsigned long lock_flags;
  2512. bool enable;
  2513. int i;
  2514. enable = vbl_cb ? true : false;
  2515. if (!drm_enc) {
  2516. SDE_ERROR("invalid encoder\n");
  2517. return;
  2518. }
  2519. SDE_DEBUG_ENC(sde_enc, "\n");
  2520. SDE_EVT32(DRMID(drm_enc), enable);
  2521. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2522. sde_enc->crtc_vblank_cb = vbl_cb;
  2523. sde_enc->crtc_vblank_cb_data = vbl_data;
  2524. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2525. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2526. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2527. if (phys && phys->ops.control_vblank_irq)
  2528. phys->ops.control_vblank_irq(phys, enable);
  2529. }
  2530. sde_enc->vblank_enabled = enable;
  2531. }
  2532. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2533. void (*frame_event_cb)(void *, u32 event),
  2534. struct drm_crtc *crtc)
  2535. {
  2536. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2537. unsigned long lock_flags;
  2538. bool enable;
  2539. enable = frame_event_cb ? true : false;
  2540. if (!drm_enc) {
  2541. SDE_ERROR("invalid encoder\n");
  2542. return;
  2543. }
  2544. SDE_DEBUG_ENC(sde_enc, "\n");
  2545. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2546. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2547. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2548. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2549. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2550. }
  2551. static void sde_encoder_frame_done_callback(
  2552. struct drm_encoder *drm_enc,
  2553. struct sde_encoder_phys *ready_phys, u32 event)
  2554. {
  2555. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2556. unsigned int i;
  2557. bool trigger = true;
  2558. bool is_cmd_mode = false;
  2559. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2560. if (!drm_enc || !sde_enc->cur_master) {
  2561. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2562. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2563. return;
  2564. }
  2565. sde_enc->crtc_frame_event_cb_data.connector =
  2566. sde_enc->cur_master->connector;
  2567. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2568. is_cmd_mode = true;
  2569. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2570. | SDE_ENCODER_FRAME_EVENT_ERROR
  2571. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2572. if (ready_phys->connector)
  2573. topology = sde_connector_get_topology_name(
  2574. ready_phys->connector);
  2575. /* One of the physical encoders has become idle */
  2576. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2577. if (sde_enc->phys_encs[i] == ready_phys) {
  2578. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2579. atomic_read(&sde_enc->frame_done_cnt[i]));
  2580. if (!atomic_add_unless(
  2581. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2582. SDE_EVT32(DRMID(drm_enc), event,
  2583. ready_phys->intf_idx,
  2584. SDE_EVTLOG_ERROR);
  2585. SDE_ERROR_ENC(sde_enc,
  2586. "intf idx:%d, event:%d\n",
  2587. ready_phys->intf_idx, event);
  2588. return;
  2589. }
  2590. }
  2591. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2592. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2593. trigger = false;
  2594. }
  2595. if (trigger) {
  2596. if (sde_enc->crtc_frame_event_cb)
  2597. sde_enc->crtc_frame_event_cb(
  2598. &sde_enc->crtc_frame_event_cb_data,
  2599. event);
  2600. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2601. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2602. }
  2603. } else if (sde_enc->crtc_frame_event_cb) {
  2604. sde_enc->crtc_frame_event_cb(
  2605. &sde_enc->crtc_frame_event_cb_data, event);
  2606. }
  2607. }
  2608. static void sde_encoder_get_qsync_fps_callback(
  2609. struct drm_encoder *drm_enc,
  2610. u32 *qsync_fps)
  2611. {
  2612. struct msm_display_info *disp_info;
  2613. struct sde_encoder_virt *sde_enc;
  2614. if (!qsync_fps)
  2615. return;
  2616. *qsync_fps = 0;
  2617. if (!drm_enc) {
  2618. SDE_ERROR("invalid drm encoder\n");
  2619. return;
  2620. }
  2621. sde_enc = to_sde_encoder_virt(drm_enc);
  2622. disp_info = &sde_enc->disp_info;
  2623. *qsync_fps = disp_info->qsync_min_fps;
  2624. }
  2625. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2626. {
  2627. struct sde_encoder_virt *sde_enc;
  2628. if (!drm_enc) {
  2629. SDE_ERROR("invalid drm encoder\n");
  2630. return -EINVAL;
  2631. }
  2632. sde_enc = to_sde_encoder_virt(drm_enc);
  2633. sde_encoder_resource_control(&sde_enc->base,
  2634. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2635. return 0;
  2636. }
  2637. /**
  2638. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2639. * drm_enc: Pointer to drm encoder structure
  2640. * phys: Pointer to physical encoder structure
  2641. * extra_flush: Additional bit mask to include in flush trigger
  2642. */
  2643. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2644. struct sde_encoder_phys *phys,
  2645. struct sde_ctl_flush_cfg *extra_flush)
  2646. {
  2647. struct sde_hw_ctl *ctl;
  2648. unsigned long lock_flags;
  2649. struct sde_encoder_virt *sde_enc;
  2650. int pend_ret_fence_cnt;
  2651. struct sde_connector *c_conn;
  2652. if (!drm_enc || !phys) {
  2653. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2654. !drm_enc, !phys);
  2655. return;
  2656. }
  2657. sde_enc = to_sde_encoder_virt(drm_enc);
  2658. c_conn = to_sde_connector(phys->connector);
  2659. if (!phys->hw_pp) {
  2660. SDE_ERROR("invalid pingpong hw\n");
  2661. return;
  2662. }
  2663. ctl = phys->hw_ctl;
  2664. if (!ctl || !phys->ops.trigger_flush) {
  2665. SDE_ERROR("missing ctl/trigger cb\n");
  2666. return;
  2667. }
  2668. if (phys->split_role == ENC_ROLE_SKIP) {
  2669. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2670. "skip flush pp%d ctl%d\n",
  2671. phys->hw_pp->idx - PINGPONG_0,
  2672. ctl->idx - CTL_0);
  2673. return;
  2674. }
  2675. /* update pending counts and trigger kickoff ctl flush atomically */
  2676. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2677. if (phys->ops.is_master && phys->ops.is_master(phys))
  2678. atomic_inc(&phys->pending_retire_fence_cnt);
  2679. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2680. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2681. ctl->ops.update_bitmask) {
  2682. /* perform peripheral flush on every frame update for dp dsc */
  2683. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2684. phys->comp_ratio && c_conn->ops.update_pps) {
  2685. c_conn->ops.update_pps(phys->connector, NULL,
  2686. c_conn->display);
  2687. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2688. phys->hw_intf->idx, 1);
  2689. }
  2690. if (sde_enc->dynamic_hdr_updated)
  2691. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2692. phys->hw_intf->idx, 1);
  2693. }
  2694. if ((extra_flush && extra_flush->pending_flush_mask)
  2695. && ctl->ops.update_pending_flush)
  2696. ctl->ops.update_pending_flush(ctl, extra_flush);
  2697. phys->ops.trigger_flush(phys);
  2698. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2699. if (ctl->ops.get_pending_flush) {
  2700. struct sde_ctl_flush_cfg pending_flush = {0,};
  2701. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2702. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2703. ctl->idx - CTL_0,
  2704. pending_flush.pending_flush_mask,
  2705. pend_ret_fence_cnt);
  2706. } else {
  2707. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2708. ctl->idx - CTL_0,
  2709. pend_ret_fence_cnt);
  2710. }
  2711. }
  2712. /**
  2713. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2714. * phys: Pointer to physical encoder structure
  2715. */
  2716. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2717. {
  2718. struct sde_hw_ctl *ctl;
  2719. struct sde_encoder_virt *sde_enc;
  2720. if (!phys) {
  2721. SDE_ERROR("invalid argument(s)\n");
  2722. return;
  2723. }
  2724. if (!phys->hw_pp) {
  2725. SDE_ERROR("invalid pingpong hw\n");
  2726. return;
  2727. }
  2728. if (!phys->parent) {
  2729. SDE_ERROR("invalid parent\n");
  2730. return;
  2731. }
  2732. /* avoid ctrl start for encoder in clone mode */
  2733. if (phys->in_clone_mode)
  2734. return;
  2735. ctl = phys->hw_ctl;
  2736. sde_enc = to_sde_encoder_virt(phys->parent);
  2737. if (phys->split_role == ENC_ROLE_SKIP) {
  2738. SDE_DEBUG_ENC(sde_enc,
  2739. "skip start pp%d ctl%d\n",
  2740. phys->hw_pp->idx - PINGPONG_0,
  2741. ctl->idx - CTL_0);
  2742. return;
  2743. }
  2744. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2745. phys->ops.trigger_start(phys);
  2746. }
  2747. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2748. {
  2749. struct sde_hw_ctl *ctl;
  2750. if (!phys_enc) {
  2751. SDE_ERROR("invalid encoder\n");
  2752. return;
  2753. }
  2754. ctl = phys_enc->hw_ctl;
  2755. if (ctl && ctl->ops.trigger_flush)
  2756. ctl->ops.trigger_flush(ctl);
  2757. }
  2758. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2759. {
  2760. struct sde_hw_ctl *ctl;
  2761. if (!phys_enc) {
  2762. SDE_ERROR("invalid encoder\n");
  2763. return;
  2764. }
  2765. ctl = phys_enc->hw_ctl;
  2766. if (ctl && ctl->ops.trigger_start) {
  2767. ctl->ops.trigger_start(ctl);
  2768. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2769. }
  2770. }
  2771. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2772. {
  2773. struct sde_encoder_virt *sde_enc;
  2774. struct sde_connector *sde_con;
  2775. void *sde_con_disp;
  2776. struct sde_hw_ctl *ctl;
  2777. int rc;
  2778. if (!phys_enc) {
  2779. SDE_ERROR("invalid encoder\n");
  2780. return;
  2781. }
  2782. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2783. ctl = phys_enc->hw_ctl;
  2784. if (!ctl || !ctl->ops.reset)
  2785. return;
  2786. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2787. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2788. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2789. phys_enc->connector) {
  2790. sde_con = to_sde_connector(phys_enc->connector);
  2791. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2792. if (sde_con->ops.soft_reset) {
  2793. rc = sde_con->ops.soft_reset(sde_con_disp);
  2794. if (rc) {
  2795. SDE_ERROR_ENC(sde_enc,
  2796. "connector soft reset failure\n");
  2797. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2798. "panic");
  2799. }
  2800. }
  2801. }
  2802. phys_enc->enable_state = SDE_ENC_ENABLED;
  2803. }
  2804. /**
  2805. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2806. * Iterate through the physical encoders and perform consolidated flush
  2807. * and/or control start triggering as needed. This is done in the virtual
  2808. * encoder rather than the individual physical ones in order to handle
  2809. * use cases that require visibility into multiple physical encoders at
  2810. * a time.
  2811. * sde_enc: Pointer to virtual encoder structure
  2812. */
  2813. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2814. {
  2815. struct sde_hw_ctl *ctl;
  2816. uint32_t i;
  2817. struct sde_ctl_flush_cfg pending_flush = {0,};
  2818. u32 pending_kickoff_cnt;
  2819. struct msm_drm_private *priv = NULL;
  2820. struct sde_kms *sde_kms = NULL;
  2821. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2822. bool is_regdma_blocking = false, is_vid_mode = false;
  2823. if (!sde_enc) {
  2824. SDE_ERROR("invalid encoder\n");
  2825. return;
  2826. }
  2827. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2828. is_vid_mode = true;
  2829. is_regdma_blocking = (is_vid_mode ||
  2830. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2831. /* don't perform flush/start operations for slave encoders */
  2832. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2833. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2834. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2835. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2836. continue;
  2837. ctl = phys->hw_ctl;
  2838. if (!ctl)
  2839. continue;
  2840. if (phys->connector)
  2841. topology = sde_connector_get_topology_name(
  2842. phys->connector);
  2843. if (!phys->ops.needs_single_flush ||
  2844. !phys->ops.needs_single_flush(phys)) {
  2845. if (ctl->ops.reg_dma_flush)
  2846. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2847. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2848. } else if (ctl->ops.get_pending_flush) {
  2849. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2850. }
  2851. }
  2852. /* for split flush, combine pending flush masks and send to master */
  2853. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2854. ctl = sde_enc->cur_master->hw_ctl;
  2855. if (ctl->ops.reg_dma_flush)
  2856. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2857. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2858. &pending_flush);
  2859. }
  2860. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2861. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2862. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2863. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2864. continue;
  2865. if (!phys->ops.needs_single_flush ||
  2866. !phys->ops.needs_single_flush(phys)) {
  2867. pending_kickoff_cnt =
  2868. sde_encoder_phys_inc_pending(phys);
  2869. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2870. } else {
  2871. pending_kickoff_cnt =
  2872. sde_encoder_phys_inc_pending(phys);
  2873. SDE_EVT32(pending_kickoff_cnt,
  2874. pending_flush.pending_flush_mask,
  2875. SDE_EVTLOG_FUNC_CASE2);
  2876. }
  2877. }
  2878. if (sde_enc->misr_enable)
  2879. sde_encoder_misr_configure(&sde_enc->base, true,
  2880. sde_enc->misr_frame_count);
  2881. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2882. if (crtc_misr_info.misr_enable)
  2883. sde_crtc_misr_setup(sde_enc->crtc, true,
  2884. crtc_misr_info.misr_frame_count);
  2885. _sde_encoder_trigger_start(sde_enc->cur_master);
  2886. if (sde_enc->elevated_ahb_vote) {
  2887. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2888. priv = sde_enc->base.dev->dev_private;
  2889. if (sde_kms != NULL) {
  2890. sde_power_scale_reg_bus(&priv->phandle,
  2891. VOTE_INDEX_LOW,
  2892. false);
  2893. }
  2894. sde_enc->elevated_ahb_vote = false;
  2895. }
  2896. }
  2897. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2898. struct drm_encoder *drm_enc,
  2899. unsigned long *affected_displays,
  2900. int num_active_phys)
  2901. {
  2902. struct sde_encoder_virt *sde_enc;
  2903. struct sde_encoder_phys *master;
  2904. enum sde_rm_topology_name topology;
  2905. bool is_right_only;
  2906. if (!drm_enc || !affected_displays)
  2907. return;
  2908. sde_enc = to_sde_encoder_virt(drm_enc);
  2909. master = sde_enc->cur_master;
  2910. if (!master || !master->connector)
  2911. return;
  2912. topology = sde_connector_get_topology_name(master->connector);
  2913. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2914. return;
  2915. /*
  2916. * For pingpong split, the slave pingpong won't generate IRQs. For
  2917. * right-only updates, we can't swap pingpongs, or simply swap the
  2918. * master/slave assignment, we actually have to swap the interfaces
  2919. * so that the master physical encoder will use a pingpong/interface
  2920. * that generates irqs on which to wait.
  2921. */
  2922. is_right_only = !test_bit(0, affected_displays) &&
  2923. test_bit(1, affected_displays);
  2924. if (is_right_only && !sde_enc->intfs_swapped) {
  2925. /* right-only update swap interfaces */
  2926. swap(sde_enc->phys_encs[0]->intf_idx,
  2927. sde_enc->phys_encs[1]->intf_idx);
  2928. sde_enc->intfs_swapped = true;
  2929. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2930. /* left-only or full update, swap back */
  2931. swap(sde_enc->phys_encs[0]->intf_idx,
  2932. sde_enc->phys_encs[1]->intf_idx);
  2933. sde_enc->intfs_swapped = false;
  2934. }
  2935. SDE_DEBUG_ENC(sde_enc,
  2936. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2937. is_right_only, sde_enc->intfs_swapped,
  2938. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2939. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2940. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2941. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2942. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2943. *affected_displays);
  2944. /* ppsplit always uses master since ppslave invalid for irqs*/
  2945. if (num_active_phys == 1)
  2946. *affected_displays = BIT(0);
  2947. }
  2948. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2949. struct sde_encoder_kickoff_params *params)
  2950. {
  2951. struct sde_encoder_virt *sde_enc;
  2952. struct sde_encoder_phys *phys;
  2953. int i, num_active_phys;
  2954. bool master_assigned = false;
  2955. if (!drm_enc || !params)
  2956. return;
  2957. sde_enc = to_sde_encoder_virt(drm_enc);
  2958. if (sde_enc->num_phys_encs <= 1)
  2959. return;
  2960. /* count bits set */
  2961. num_active_phys = hweight_long(params->affected_displays);
  2962. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2963. params->affected_displays, num_active_phys);
  2964. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2965. num_active_phys);
  2966. /* for left/right only update, ppsplit master switches interface */
  2967. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2968. &params->affected_displays, num_active_phys);
  2969. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2970. enum sde_enc_split_role prv_role, new_role;
  2971. bool active = false;
  2972. phys = sde_enc->phys_encs[i];
  2973. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2974. continue;
  2975. active = test_bit(i, &params->affected_displays);
  2976. prv_role = phys->split_role;
  2977. if (active && num_active_phys == 1)
  2978. new_role = ENC_ROLE_SOLO;
  2979. else if (active && !master_assigned)
  2980. new_role = ENC_ROLE_MASTER;
  2981. else if (active)
  2982. new_role = ENC_ROLE_SLAVE;
  2983. else
  2984. new_role = ENC_ROLE_SKIP;
  2985. phys->ops.update_split_role(phys, new_role);
  2986. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2987. sde_enc->cur_master = phys;
  2988. master_assigned = true;
  2989. }
  2990. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2991. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2992. phys->split_role, active);
  2993. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2994. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2995. phys->split_role, active, num_active_phys);
  2996. }
  2997. }
  2998. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  2999. {
  3000. struct sde_encoder_virt *sde_enc;
  3001. struct msm_display_info *disp_info;
  3002. if (!drm_enc) {
  3003. SDE_ERROR("invalid encoder\n");
  3004. return false;
  3005. }
  3006. sde_enc = to_sde_encoder_virt(drm_enc);
  3007. disp_info = &sde_enc->disp_info;
  3008. return (disp_info->curr_panel_mode == mode);
  3009. }
  3010. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3011. {
  3012. struct sde_encoder_virt *sde_enc;
  3013. struct sde_encoder_phys *phys;
  3014. unsigned int i;
  3015. struct sde_hw_ctl *ctl;
  3016. if (!drm_enc) {
  3017. SDE_ERROR("invalid encoder\n");
  3018. return;
  3019. }
  3020. sde_enc = to_sde_encoder_virt(drm_enc);
  3021. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3022. phys = sde_enc->phys_encs[i];
  3023. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3024. sde_encoder_check_curr_mode(drm_enc,
  3025. MSM_DISPLAY_CMD_MODE)) {
  3026. ctl = phys->hw_ctl;
  3027. if (ctl->ops.trigger_pending)
  3028. /* update only for command mode primary ctl */
  3029. ctl->ops.trigger_pending(ctl);
  3030. }
  3031. }
  3032. sde_enc->idle_pc_restore = false;
  3033. }
  3034. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3035. ktime_t *wakeup_time)
  3036. {
  3037. struct drm_display_mode *mode;
  3038. struct sde_encoder_virt *sde_enc;
  3039. u32 cur_line, lines_left;
  3040. u32 line_time, mdp_transfer_time_us;
  3041. u32 vtotal, time_to_vsync_us, threshold_time_us = 0;
  3042. ktime_t cur_time;
  3043. sde_enc = to_sde_encoder_virt(drm_enc);
  3044. if (!sde_enc || !sde_enc->cur_master) {
  3045. SDE_ERROR("invalid sde encoder/master\n");
  3046. return -EINVAL;
  3047. }
  3048. mode = &sde_enc->cur_master->cached_mode;
  3049. mdp_transfer_time_us = sde_enc->mode_info.mdp_transfer_time_us;
  3050. vtotal = mode->vtotal;
  3051. if (!mdp_transfer_time_us) {
  3052. /* mdp_transfer_time set to 0 for video mode */
  3053. line_time = (1000000 / sde_enc->mode_info.frame_rate) / vtotal;
  3054. } else {
  3055. line_time = mdp_transfer_time_us / vtotal;
  3056. threshold_time_us = ((1000000 / sde_enc->mode_info.frame_rate)
  3057. - mdp_transfer_time_us);
  3058. }
  3059. if (!sde_enc->cur_master->ops.get_line_count) {
  3060. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3061. return -EINVAL;
  3062. }
  3063. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3064. lines_left = (cur_line >= vtotal) ? vtotal : (vtotal - cur_line);
  3065. time_to_vsync_us = line_time * lines_left;
  3066. if (!time_to_vsync_us) {
  3067. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3068. vtotal);
  3069. return -EINVAL;
  3070. }
  3071. cur_time = ktime_get();
  3072. *wakeup_time = ktime_add_us(cur_time, time_to_vsync_us);
  3073. if (threshold_time_us)
  3074. *wakeup_time = ktime_add_us(*wakeup_time, threshold_time_us);
  3075. SDE_DEBUG_ENC(sde_enc,
  3076. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3077. cur_line, vtotal, time_to_vsync_us,
  3078. ktime_to_ms(cur_time),
  3079. ktime_to_ms(*wakeup_time));
  3080. return 0;
  3081. }
  3082. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3083. {
  3084. struct drm_encoder *drm_enc;
  3085. struct sde_encoder_virt *sde_enc =
  3086. from_timer(sde_enc, t, vsync_event_timer);
  3087. struct msm_drm_private *priv;
  3088. struct msm_drm_thread *event_thread;
  3089. if (!sde_enc || !sde_enc->crtc) {
  3090. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3091. return;
  3092. }
  3093. drm_enc = &sde_enc->base;
  3094. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3095. SDE_ERROR("invalid encoder parameters\n");
  3096. return;
  3097. }
  3098. priv = drm_enc->dev->dev_private;
  3099. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3100. SDE_ERROR("invalid crtc index:%u\n",
  3101. sde_enc->crtc->index);
  3102. return;
  3103. }
  3104. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3105. if (!event_thread) {
  3106. SDE_ERROR("event_thread not found for crtc:%d\n",
  3107. sde_enc->crtc->index);
  3108. return;
  3109. }
  3110. kthread_queue_work(&event_thread->worker,
  3111. &sde_enc->vsync_event_work);
  3112. }
  3113. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3114. {
  3115. struct sde_encoder_virt *sde_enc = container_of(work,
  3116. struct sde_encoder_virt, esd_trigger_work);
  3117. if (!sde_enc) {
  3118. SDE_ERROR("invalid sde encoder\n");
  3119. return;
  3120. }
  3121. sde_encoder_resource_control(&sde_enc->base,
  3122. SDE_ENC_RC_EVENT_KICKOFF);
  3123. }
  3124. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3125. {
  3126. struct sde_encoder_virt *sde_enc = container_of(work,
  3127. struct sde_encoder_virt, input_event_work);
  3128. if (!sde_enc) {
  3129. SDE_ERROR("invalid sde encoder\n");
  3130. return;
  3131. }
  3132. sde_encoder_resource_control(&sde_enc->base,
  3133. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3134. }
  3135. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3136. {
  3137. struct sde_encoder_virt *sde_enc = container_of(work,
  3138. struct sde_encoder_virt, vsync_event_work);
  3139. bool autorefresh_enabled = false;
  3140. int rc = 0;
  3141. ktime_t wakeup_time;
  3142. struct drm_encoder *drm_enc;
  3143. if (!sde_enc) {
  3144. SDE_ERROR("invalid sde encoder\n");
  3145. return;
  3146. }
  3147. drm_enc = &sde_enc->base;
  3148. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3149. if (rc < 0) {
  3150. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3151. return;
  3152. }
  3153. if (sde_enc->cur_master &&
  3154. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3155. autorefresh_enabled =
  3156. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3157. sde_enc->cur_master);
  3158. /* Update timer if autorefresh is enabled else return */
  3159. if (!autorefresh_enabled)
  3160. goto exit;
  3161. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3162. if (rc)
  3163. goto exit;
  3164. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3165. mod_timer(&sde_enc->vsync_event_timer,
  3166. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3167. exit:
  3168. pm_runtime_put_sync(drm_enc->dev->dev);
  3169. }
  3170. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3171. {
  3172. static const uint64_t timeout_us = 50000;
  3173. static const uint64_t sleep_us = 20;
  3174. struct sde_encoder_virt *sde_enc;
  3175. ktime_t cur_ktime, exp_ktime;
  3176. uint32_t line_count, tmp, i;
  3177. if (!drm_enc) {
  3178. SDE_ERROR("invalid encoder\n");
  3179. return -EINVAL;
  3180. }
  3181. sde_enc = to_sde_encoder_virt(drm_enc);
  3182. if (!sde_enc->cur_master ||
  3183. !sde_enc->cur_master->ops.get_line_count) {
  3184. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3185. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3186. return -EINVAL;
  3187. }
  3188. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3189. line_count = sde_enc->cur_master->ops.get_line_count(
  3190. sde_enc->cur_master);
  3191. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3192. tmp = line_count;
  3193. line_count = sde_enc->cur_master->ops.get_line_count(
  3194. sde_enc->cur_master);
  3195. if (line_count < tmp) {
  3196. SDE_EVT32(DRMID(drm_enc), line_count);
  3197. return 0;
  3198. }
  3199. cur_ktime = ktime_get();
  3200. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3201. break;
  3202. usleep_range(sleep_us / 2, sleep_us);
  3203. }
  3204. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3205. return -ETIMEDOUT;
  3206. }
  3207. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3208. {
  3209. struct drm_encoder *drm_enc;
  3210. struct sde_rm_hw_iter rm_iter;
  3211. bool lm_valid = false;
  3212. bool intf_valid = false;
  3213. if (!phys_enc || !phys_enc->parent) {
  3214. SDE_ERROR("invalid encoder\n");
  3215. return -EINVAL;
  3216. }
  3217. drm_enc = phys_enc->parent;
  3218. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3219. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3220. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3221. phys_enc->has_intf_te)) {
  3222. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3223. SDE_HW_BLK_INTF);
  3224. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3225. struct sde_hw_intf *hw_intf =
  3226. (struct sde_hw_intf *)rm_iter.hw;
  3227. if (!hw_intf)
  3228. continue;
  3229. if (phys_enc->hw_ctl->ops.update_bitmask)
  3230. phys_enc->hw_ctl->ops.update_bitmask(
  3231. phys_enc->hw_ctl,
  3232. SDE_HW_FLUSH_INTF,
  3233. hw_intf->idx, 1);
  3234. intf_valid = true;
  3235. }
  3236. if (!intf_valid) {
  3237. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3238. "intf not found to flush\n");
  3239. return -EFAULT;
  3240. }
  3241. } else {
  3242. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3243. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3244. struct sde_hw_mixer *hw_lm =
  3245. (struct sde_hw_mixer *)rm_iter.hw;
  3246. if (!hw_lm)
  3247. continue;
  3248. /* update LM flush for HW without INTF TE */
  3249. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3250. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3251. phys_enc->hw_ctl,
  3252. hw_lm->idx, 1);
  3253. lm_valid = true;
  3254. }
  3255. if (!lm_valid) {
  3256. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3257. "lm not found to flush\n");
  3258. return -EFAULT;
  3259. }
  3260. }
  3261. return 0;
  3262. }
  3263. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3264. struct sde_encoder_virt *sde_enc)
  3265. {
  3266. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3267. struct sde_hw_mdp *mdptop = NULL;
  3268. sde_enc->dynamic_hdr_updated = false;
  3269. if (sde_enc->cur_master) {
  3270. mdptop = sde_enc->cur_master->hw_mdptop;
  3271. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3272. sde_enc->cur_master->connector);
  3273. }
  3274. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3275. return;
  3276. if (mdptop->ops.set_hdr_plus_metadata) {
  3277. sde_enc->dynamic_hdr_updated = true;
  3278. mdptop->ops.set_hdr_plus_metadata(
  3279. mdptop, dhdr_meta->dynamic_hdr_payload,
  3280. dhdr_meta->dynamic_hdr_payload_size,
  3281. sde_enc->cur_master->intf_idx == INTF_0 ?
  3282. 0 : 1);
  3283. }
  3284. }
  3285. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3286. {
  3287. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3288. struct sde_encoder_phys *phys;
  3289. int i;
  3290. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3291. phys = sde_enc->phys_encs[i];
  3292. if (phys && phys->ops.hw_reset)
  3293. phys->ops.hw_reset(phys);
  3294. }
  3295. }
  3296. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3297. struct sde_encoder_kickoff_params *params)
  3298. {
  3299. struct sde_encoder_virt *sde_enc;
  3300. struct sde_encoder_phys *phys;
  3301. struct sde_kms *sde_kms = NULL;
  3302. struct sde_crtc *sde_crtc;
  3303. bool needs_hw_reset = false, is_cmd_mode;
  3304. int i, rc, ret = 0;
  3305. struct msm_display_info *disp_info;
  3306. if (!drm_enc || !params || !drm_enc->dev ||
  3307. !drm_enc->dev->dev_private) {
  3308. SDE_ERROR("invalid args\n");
  3309. return -EINVAL;
  3310. }
  3311. sde_enc = to_sde_encoder_virt(drm_enc);
  3312. sde_kms = sde_encoder_get_kms(drm_enc);
  3313. if (!sde_kms)
  3314. return -EINVAL;
  3315. disp_info = &sde_enc->disp_info;
  3316. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3317. SDE_DEBUG_ENC(sde_enc, "\n");
  3318. SDE_EVT32(DRMID(drm_enc));
  3319. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3320. MSM_DISPLAY_CMD_MODE);
  3321. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3322. && is_cmd_mode)
  3323. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3324. sde_enc->cur_master->connector->state,
  3325. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3326. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3327. /* prepare for next kickoff, may include waiting on previous kickoff */
  3328. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3329. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3330. phys = sde_enc->phys_encs[i];
  3331. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3332. params->recovery_events_enabled =
  3333. sde_enc->recovery_events_enabled;
  3334. if (phys) {
  3335. if (phys->ops.prepare_for_kickoff) {
  3336. rc = phys->ops.prepare_for_kickoff(
  3337. phys, params);
  3338. if (rc)
  3339. ret = rc;
  3340. }
  3341. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3342. needs_hw_reset = true;
  3343. _sde_encoder_setup_dither(phys);
  3344. if (sde_enc->cur_master &&
  3345. sde_connector_is_qsync_updated(
  3346. sde_enc->cur_master->connector)) {
  3347. _helper_flush_qsync(phys);
  3348. }
  3349. }
  3350. }
  3351. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3352. if (rc) {
  3353. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3354. ret = rc;
  3355. goto end;
  3356. }
  3357. /* if any phys needs reset, reset all phys, in-order */
  3358. if (needs_hw_reset)
  3359. sde_encoder_needs_hw_reset(drm_enc);
  3360. _sde_encoder_update_master(drm_enc, params);
  3361. _sde_encoder_update_roi(drm_enc);
  3362. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3363. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3364. if (rc) {
  3365. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3366. sde_enc->cur_master->connector->base.id,
  3367. rc);
  3368. ret = rc;
  3369. }
  3370. }
  3371. if (sde_enc->cur_master &&
  3372. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3373. !sde_enc->cur_master->cont_splash_enabled)) {
  3374. rc = sde_encoder_dce_setup(sde_enc, params);
  3375. if (rc) {
  3376. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3377. ret = rc;
  3378. }
  3379. }
  3380. sde_encoder_dce_flush(sde_enc);
  3381. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3382. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3383. sde_enc->cur_master, sde_kms->qdss_enabled);
  3384. end:
  3385. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3386. return ret;
  3387. }
  3388. /**
  3389. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3390. * with the specified encoder, and unstage all pipes from it
  3391. * @encoder: encoder pointer
  3392. * Returns: 0 on success
  3393. */
  3394. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3395. {
  3396. struct sde_encoder_virt *sde_enc;
  3397. struct sde_encoder_phys *phys;
  3398. unsigned int i;
  3399. int rc = 0;
  3400. if (!drm_enc) {
  3401. SDE_ERROR("invalid encoder\n");
  3402. return -EINVAL;
  3403. }
  3404. sde_enc = to_sde_encoder_virt(drm_enc);
  3405. SDE_ATRACE_BEGIN("encoder_release_lm");
  3406. SDE_DEBUG_ENC(sde_enc, "\n");
  3407. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3408. phys = sde_enc->phys_encs[i];
  3409. if (!phys)
  3410. continue;
  3411. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3412. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3413. if (rc)
  3414. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3415. }
  3416. SDE_ATRACE_END("encoder_release_lm");
  3417. return rc;
  3418. }
  3419. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3420. {
  3421. struct sde_encoder_virt *sde_enc;
  3422. struct sde_encoder_phys *phys;
  3423. ktime_t wakeup_time;
  3424. unsigned int i;
  3425. if (!drm_enc) {
  3426. SDE_ERROR("invalid encoder\n");
  3427. return;
  3428. }
  3429. SDE_ATRACE_BEGIN("encoder_kickoff");
  3430. sde_enc = to_sde_encoder_virt(drm_enc);
  3431. SDE_DEBUG_ENC(sde_enc, "\n");
  3432. /* create a 'no pipes' commit to release buffers on errors */
  3433. if (is_error)
  3434. _sde_encoder_reset_ctl_hw(drm_enc);
  3435. /* All phys encs are ready to go, trigger the kickoff */
  3436. _sde_encoder_kickoff_phys(sde_enc);
  3437. /* allow phys encs to handle any post-kickoff business */
  3438. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3439. phys = sde_enc->phys_encs[i];
  3440. if (phys && phys->ops.handle_post_kickoff)
  3441. phys->ops.handle_post_kickoff(phys);
  3442. }
  3443. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3444. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3445. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3446. mod_timer(&sde_enc->vsync_event_timer,
  3447. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3448. }
  3449. SDE_ATRACE_END("encoder_kickoff");
  3450. }
  3451. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3452. struct sde_hw_pp_vsync_info *info)
  3453. {
  3454. struct sde_encoder_virt *sde_enc;
  3455. struct sde_encoder_phys *phys;
  3456. int i, ret;
  3457. if (!drm_enc || !info)
  3458. return;
  3459. sde_enc = to_sde_encoder_virt(drm_enc);
  3460. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3461. phys = sde_enc->phys_encs[i];
  3462. if (phys && phys->hw_intf && phys->hw_pp
  3463. && phys->hw_intf->ops.get_vsync_info) {
  3464. ret = phys->hw_intf->ops.get_vsync_info(
  3465. phys->hw_intf, &info[i]);
  3466. if (!ret) {
  3467. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3468. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3469. }
  3470. }
  3471. }
  3472. }
  3473. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3474. struct drm_framebuffer *fb)
  3475. {
  3476. struct drm_encoder *drm_enc;
  3477. struct sde_hw_mixer_cfg mixer;
  3478. struct sde_rm_hw_iter lm_iter;
  3479. bool lm_valid = false;
  3480. if (!phys_enc || !phys_enc->parent) {
  3481. SDE_ERROR("invalid encoder\n");
  3482. return -EINVAL;
  3483. }
  3484. drm_enc = phys_enc->parent;
  3485. memset(&mixer, 0, sizeof(mixer));
  3486. /* reset associated CTL/LMs */
  3487. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3488. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3489. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3490. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3491. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3492. if (!hw_lm)
  3493. continue;
  3494. /* need to flush LM to remove it */
  3495. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3496. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3497. phys_enc->hw_ctl,
  3498. hw_lm->idx, 1);
  3499. if (fb) {
  3500. /* assume a single LM if targeting a frame buffer */
  3501. if (lm_valid)
  3502. continue;
  3503. mixer.out_height = fb->height;
  3504. mixer.out_width = fb->width;
  3505. if (hw_lm->ops.setup_mixer_out)
  3506. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3507. }
  3508. lm_valid = true;
  3509. /* only enable border color on LM */
  3510. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3511. phys_enc->hw_ctl->ops.setup_blendstage(
  3512. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3513. }
  3514. if (!lm_valid) {
  3515. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3516. return -EFAULT;
  3517. }
  3518. return 0;
  3519. }
  3520. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3521. {
  3522. struct sde_encoder_virt *sde_enc;
  3523. struct sde_encoder_phys *phys;
  3524. int i, rc = 0, ret = 0;
  3525. struct sde_hw_ctl *ctl;
  3526. if (!drm_enc) {
  3527. SDE_ERROR("invalid encoder\n");
  3528. return -EINVAL;
  3529. }
  3530. sde_enc = to_sde_encoder_virt(drm_enc);
  3531. /* update the qsync parameters for the current frame */
  3532. if (sde_enc->cur_master)
  3533. sde_connector_set_qsync_params(
  3534. sde_enc->cur_master->connector);
  3535. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3536. phys = sde_enc->phys_encs[i];
  3537. if (phys && phys->ops.prepare_commit)
  3538. phys->ops.prepare_commit(phys);
  3539. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3540. ret = -ETIMEDOUT;
  3541. if (phys && phys->hw_ctl) {
  3542. ctl = phys->hw_ctl;
  3543. /*
  3544. * avoid clearing the pending flush during the first
  3545. * frame update after idle power collpase as the
  3546. * restore path would have updated the pending flush
  3547. */
  3548. if (!sde_enc->idle_pc_restore &&
  3549. ctl->ops.clear_pending_flush)
  3550. ctl->ops.clear_pending_flush(ctl);
  3551. }
  3552. }
  3553. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3554. rc = sde_connector_prepare_commit(
  3555. sde_enc->cur_master->connector);
  3556. if (rc)
  3557. SDE_ERROR_ENC(sde_enc,
  3558. "prepare commit failed conn %d rc %d\n",
  3559. sde_enc->cur_master->connector->base.id,
  3560. rc);
  3561. }
  3562. return ret;
  3563. }
  3564. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3565. bool enable, u32 frame_count)
  3566. {
  3567. if (!phys_enc)
  3568. return;
  3569. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3570. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3571. enable, frame_count);
  3572. }
  3573. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3574. bool nonblock, u32 *misr_value)
  3575. {
  3576. if (!phys_enc)
  3577. return -EINVAL;
  3578. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3579. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3580. nonblock, misr_value) : -ENOTSUPP;
  3581. }
  3582. #ifdef CONFIG_DEBUG_FS
  3583. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3584. {
  3585. struct sde_encoder_virt *sde_enc;
  3586. int i;
  3587. if (!s || !s->private)
  3588. return -EINVAL;
  3589. sde_enc = s->private;
  3590. mutex_lock(&sde_enc->enc_lock);
  3591. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3592. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3593. if (!phys)
  3594. continue;
  3595. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3596. phys->intf_idx - INTF_0,
  3597. atomic_read(&phys->vsync_cnt),
  3598. atomic_read(&phys->underrun_cnt));
  3599. switch (phys->intf_mode) {
  3600. case INTF_MODE_VIDEO:
  3601. seq_puts(s, "mode: video\n");
  3602. break;
  3603. case INTF_MODE_CMD:
  3604. seq_puts(s, "mode: command\n");
  3605. break;
  3606. case INTF_MODE_WB_BLOCK:
  3607. seq_puts(s, "mode: wb block\n");
  3608. break;
  3609. case INTF_MODE_WB_LINE:
  3610. seq_puts(s, "mode: wb line\n");
  3611. break;
  3612. default:
  3613. seq_puts(s, "mode: ???\n");
  3614. break;
  3615. }
  3616. }
  3617. mutex_unlock(&sde_enc->enc_lock);
  3618. return 0;
  3619. }
  3620. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3621. struct file *file)
  3622. {
  3623. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3624. }
  3625. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3626. const char __user *user_buf, size_t count, loff_t *ppos)
  3627. {
  3628. struct sde_encoder_virt *sde_enc;
  3629. int rc;
  3630. char buf[MISR_BUFF_SIZE + 1];
  3631. size_t buff_copy;
  3632. u32 frame_count, enable;
  3633. struct sde_kms *sde_kms = NULL;
  3634. struct drm_encoder *drm_enc;
  3635. if (!file || !file->private_data)
  3636. return -EINVAL;
  3637. sde_enc = file->private_data;
  3638. if (!sde_enc)
  3639. return -EINVAL;
  3640. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3641. if (!sde_kms)
  3642. return -EINVAL;
  3643. drm_enc = &sde_enc->base;
  3644. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3645. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3646. return -ENOTSUPP;
  3647. }
  3648. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3649. if (copy_from_user(buf, user_buf, buff_copy))
  3650. return -EINVAL;
  3651. buf[buff_copy] = 0; /* end of string */
  3652. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3653. return -EINVAL;
  3654. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3655. if (rc < 0)
  3656. return rc;
  3657. sde_enc->misr_enable = enable;
  3658. sde_enc->misr_frame_count = frame_count;
  3659. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3660. pm_runtime_put_sync(drm_enc->dev->dev);
  3661. return count;
  3662. }
  3663. static ssize_t _sde_encoder_misr_read(struct file *file,
  3664. char __user *user_buff, size_t count, loff_t *ppos)
  3665. {
  3666. struct sde_encoder_virt *sde_enc;
  3667. struct sde_kms *sde_kms = NULL;
  3668. struct drm_encoder *drm_enc;
  3669. int i = 0, len = 0;
  3670. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3671. int rc;
  3672. if (*ppos)
  3673. return 0;
  3674. if (!file || !file->private_data)
  3675. return -EINVAL;
  3676. sde_enc = file->private_data;
  3677. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3678. if (!sde_kms)
  3679. return -EINVAL;
  3680. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3681. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3682. return -ENOTSUPP;
  3683. }
  3684. drm_enc = &sde_enc->base;
  3685. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3686. if (rc < 0)
  3687. return rc;
  3688. if (!sde_enc->misr_enable) {
  3689. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3690. "disabled\n");
  3691. goto buff_check;
  3692. }
  3693. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3694. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3695. u32 misr_value = 0;
  3696. if (!phys || !phys->ops.collect_misr) {
  3697. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3698. "invalid\n");
  3699. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3700. continue;
  3701. }
  3702. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3703. if (rc) {
  3704. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3705. "invalid\n");
  3706. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3707. rc);
  3708. continue;
  3709. } else {
  3710. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3711. "Intf idx:%d\n",
  3712. phys->intf_idx - INTF_0);
  3713. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3714. "0x%x\n", misr_value);
  3715. }
  3716. }
  3717. buff_check:
  3718. if (count <= len) {
  3719. len = 0;
  3720. goto end;
  3721. }
  3722. if (copy_to_user(user_buff, buf, len)) {
  3723. len = -EFAULT;
  3724. goto end;
  3725. }
  3726. *ppos += len; /* increase offset */
  3727. end:
  3728. pm_runtime_put_sync(drm_enc->dev->dev);
  3729. return len;
  3730. }
  3731. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3732. {
  3733. struct sde_encoder_virt *sde_enc;
  3734. struct sde_kms *sde_kms;
  3735. int i;
  3736. static const struct file_operations debugfs_status_fops = {
  3737. .open = _sde_encoder_debugfs_status_open,
  3738. .read = seq_read,
  3739. .llseek = seq_lseek,
  3740. .release = single_release,
  3741. };
  3742. static const struct file_operations debugfs_misr_fops = {
  3743. .open = simple_open,
  3744. .read = _sde_encoder_misr_read,
  3745. .write = _sde_encoder_misr_setup,
  3746. };
  3747. char name[SDE_NAME_SIZE];
  3748. if (!drm_enc) {
  3749. SDE_ERROR("invalid encoder\n");
  3750. return -EINVAL;
  3751. }
  3752. sde_enc = to_sde_encoder_virt(drm_enc);
  3753. sde_kms = sde_encoder_get_kms(drm_enc);
  3754. if (!sde_kms) {
  3755. SDE_ERROR("invalid sde_kms\n");
  3756. return -EINVAL;
  3757. }
  3758. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3759. /* create overall sub-directory for the encoder */
  3760. sde_enc->debugfs_root = debugfs_create_dir(name,
  3761. drm_enc->dev->primary->debugfs_root);
  3762. if (!sde_enc->debugfs_root)
  3763. return -ENOMEM;
  3764. /* don't error check these */
  3765. debugfs_create_file("status", 0400,
  3766. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3767. debugfs_create_file("misr_data", 0600,
  3768. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3769. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3770. &sde_enc->idle_pc_enabled);
  3771. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3772. &sde_enc->frame_trigger_mode);
  3773. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3774. if (sde_enc->phys_encs[i] &&
  3775. sde_enc->phys_encs[i]->ops.late_register)
  3776. sde_enc->phys_encs[i]->ops.late_register(
  3777. sde_enc->phys_encs[i],
  3778. sde_enc->debugfs_root);
  3779. return 0;
  3780. }
  3781. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3782. {
  3783. struct sde_encoder_virt *sde_enc;
  3784. if (!drm_enc)
  3785. return;
  3786. sde_enc = to_sde_encoder_virt(drm_enc);
  3787. debugfs_remove_recursive(sde_enc->debugfs_root);
  3788. }
  3789. #else
  3790. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3791. {
  3792. return 0;
  3793. }
  3794. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3795. {
  3796. }
  3797. #endif
  3798. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3799. {
  3800. return _sde_encoder_init_debugfs(encoder);
  3801. }
  3802. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3803. {
  3804. _sde_encoder_destroy_debugfs(encoder);
  3805. }
  3806. static int sde_encoder_virt_add_phys_encs(
  3807. struct msm_display_info *disp_info,
  3808. struct sde_encoder_virt *sde_enc,
  3809. struct sde_enc_phys_init_params *params)
  3810. {
  3811. struct sde_encoder_phys *enc = NULL;
  3812. u32 display_caps = disp_info->capabilities;
  3813. SDE_DEBUG_ENC(sde_enc, "\n");
  3814. /*
  3815. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3816. * in this function, check up-front.
  3817. */
  3818. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3819. ARRAY_SIZE(sde_enc->phys_encs)) {
  3820. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3821. sde_enc->num_phys_encs);
  3822. return -EINVAL;
  3823. }
  3824. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3825. enc = sde_encoder_phys_vid_init(params);
  3826. if (IS_ERR_OR_NULL(enc)) {
  3827. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3828. PTR_ERR(enc));
  3829. return !enc ? -EINVAL : PTR_ERR(enc);
  3830. }
  3831. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3832. }
  3833. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3834. enc = sde_encoder_phys_cmd_init(params);
  3835. if (IS_ERR_OR_NULL(enc)) {
  3836. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3837. PTR_ERR(enc));
  3838. return !enc ? -EINVAL : PTR_ERR(enc);
  3839. }
  3840. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3841. }
  3842. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3843. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3844. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3845. else
  3846. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3847. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3848. ++sde_enc->num_phys_encs;
  3849. return 0;
  3850. }
  3851. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3852. struct sde_enc_phys_init_params *params)
  3853. {
  3854. struct sde_encoder_phys *enc = NULL;
  3855. if (!sde_enc) {
  3856. SDE_ERROR("invalid encoder\n");
  3857. return -EINVAL;
  3858. }
  3859. SDE_DEBUG_ENC(sde_enc, "\n");
  3860. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3861. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3862. sde_enc->num_phys_encs);
  3863. return -EINVAL;
  3864. }
  3865. enc = sde_encoder_phys_wb_init(params);
  3866. if (IS_ERR_OR_NULL(enc)) {
  3867. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3868. PTR_ERR(enc));
  3869. return !enc ? -EINVAL : PTR_ERR(enc);
  3870. }
  3871. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3872. ++sde_enc->num_phys_encs;
  3873. return 0;
  3874. }
  3875. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3876. struct sde_kms *sde_kms,
  3877. struct msm_display_info *disp_info,
  3878. int *drm_enc_mode)
  3879. {
  3880. int ret = 0;
  3881. int i = 0;
  3882. enum sde_intf_type intf_type;
  3883. struct sde_encoder_virt_ops parent_ops = {
  3884. sde_encoder_vblank_callback,
  3885. sde_encoder_underrun_callback,
  3886. sde_encoder_frame_done_callback,
  3887. sde_encoder_get_qsync_fps_callback,
  3888. };
  3889. struct sde_enc_phys_init_params phys_params;
  3890. if (!sde_enc || !sde_kms) {
  3891. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3892. !sde_enc, !sde_kms);
  3893. return -EINVAL;
  3894. }
  3895. memset(&phys_params, 0, sizeof(phys_params));
  3896. phys_params.sde_kms = sde_kms;
  3897. phys_params.parent = &sde_enc->base;
  3898. phys_params.parent_ops = parent_ops;
  3899. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3900. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3901. SDE_DEBUG("\n");
  3902. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3903. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3904. intf_type = INTF_DSI;
  3905. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3906. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3907. intf_type = INTF_HDMI;
  3908. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3909. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3910. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3911. else
  3912. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3913. intf_type = INTF_DP;
  3914. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3915. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3916. intf_type = INTF_WB;
  3917. } else {
  3918. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3919. return -EINVAL;
  3920. }
  3921. WARN_ON(disp_info->num_of_h_tiles < 1);
  3922. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3923. sde_enc->te_source = disp_info->te_source;
  3924. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3925. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3926. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3927. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3928. mutex_lock(&sde_enc->enc_lock);
  3929. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3930. /*
  3931. * Left-most tile is at index 0, content is controller id
  3932. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3933. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3934. */
  3935. u32 controller_id = disp_info->h_tile_instance[i];
  3936. if (disp_info->num_of_h_tiles > 1) {
  3937. if (i == 0)
  3938. phys_params.split_role = ENC_ROLE_MASTER;
  3939. else
  3940. phys_params.split_role = ENC_ROLE_SLAVE;
  3941. } else {
  3942. phys_params.split_role = ENC_ROLE_SOLO;
  3943. }
  3944. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3945. i, controller_id, phys_params.split_role);
  3946. if (sde_enc->ops.phys_init) {
  3947. struct sde_encoder_phys *enc;
  3948. enc = sde_enc->ops.phys_init(intf_type,
  3949. controller_id,
  3950. &phys_params);
  3951. if (enc) {
  3952. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3953. enc;
  3954. ++sde_enc->num_phys_encs;
  3955. } else
  3956. SDE_ERROR_ENC(sde_enc,
  3957. "failed to add phys encs\n");
  3958. continue;
  3959. }
  3960. if (intf_type == INTF_WB) {
  3961. phys_params.intf_idx = INTF_MAX;
  3962. phys_params.wb_idx = sde_encoder_get_wb(
  3963. sde_kms->catalog,
  3964. intf_type, controller_id);
  3965. if (phys_params.wb_idx == WB_MAX) {
  3966. SDE_ERROR_ENC(sde_enc,
  3967. "could not get wb: type %d, id %d\n",
  3968. intf_type, controller_id);
  3969. ret = -EINVAL;
  3970. }
  3971. } else {
  3972. phys_params.wb_idx = WB_MAX;
  3973. phys_params.intf_idx = sde_encoder_get_intf(
  3974. sde_kms->catalog, intf_type,
  3975. controller_id);
  3976. if (phys_params.intf_idx == INTF_MAX) {
  3977. SDE_ERROR_ENC(sde_enc,
  3978. "could not get wb: type %d, id %d\n",
  3979. intf_type, controller_id);
  3980. ret = -EINVAL;
  3981. }
  3982. }
  3983. if (!ret) {
  3984. if (intf_type == INTF_WB)
  3985. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3986. &phys_params);
  3987. else
  3988. ret = sde_encoder_virt_add_phys_encs(
  3989. disp_info,
  3990. sde_enc,
  3991. &phys_params);
  3992. if (ret)
  3993. SDE_ERROR_ENC(sde_enc,
  3994. "failed to add phys encs\n");
  3995. }
  3996. }
  3997. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3998. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3999. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4000. if (vid_phys) {
  4001. atomic_set(&vid_phys->vsync_cnt, 0);
  4002. atomic_set(&vid_phys->underrun_cnt, 0);
  4003. }
  4004. if (cmd_phys) {
  4005. atomic_set(&cmd_phys->vsync_cnt, 0);
  4006. atomic_set(&cmd_phys->underrun_cnt, 0);
  4007. }
  4008. }
  4009. mutex_unlock(&sde_enc->enc_lock);
  4010. return ret;
  4011. }
  4012. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4013. .mode_set = sde_encoder_virt_mode_set,
  4014. .disable = sde_encoder_virt_disable,
  4015. .enable = sde_encoder_virt_enable,
  4016. .atomic_check = sde_encoder_virt_atomic_check,
  4017. };
  4018. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4019. .destroy = sde_encoder_destroy,
  4020. .late_register = sde_encoder_late_register,
  4021. .early_unregister = sde_encoder_early_unregister,
  4022. };
  4023. struct drm_encoder *sde_encoder_init_with_ops(
  4024. struct drm_device *dev,
  4025. struct msm_display_info *disp_info,
  4026. const struct sde_encoder_ops *ops)
  4027. {
  4028. struct msm_drm_private *priv = dev->dev_private;
  4029. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4030. struct drm_encoder *drm_enc = NULL;
  4031. struct sde_encoder_virt *sde_enc = NULL;
  4032. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4033. char name[SDE_NAME_SIZE];
  4034. int ret = 0, i, intf_index = INTF_MAX;
  4035. struct sde_encoder_phys *phys = NULL;
  4036. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4037. if (!sde_enc) {
  4038. ret = -ENOMEM;
  4039. goto fail;
  4040. }
  4041. if (ops)
  4042. sde_enc->ops = *ops;
  4043. mutex_init(&sde_enc->enc_lock);
  4044. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4045. &drm_enc_mode);
  4046. if (ret)
  4047. goto fail;
  4048. sde_enc->cur_master = NULL;
  4049. spin_lock_init(&sde_enc->enc_spinlock);
  4050. mutex_init(&sde_enc->vblank_ctl_lock);
  4051. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4052. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4053. drm_enc = &sde_enc->base;
  4054. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4055. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4056. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4057. timer_setup(&sde_enc->vsync_event_timer,
  4058. sde_encoder_vsync_event_handler, 0);
  4059. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4060. phys = sde_enc->phys_encs[i];
  4061. if (!phys)
  4062. continue;
  4063. if (phys->ops.is_master && phys->ops.is_master(phys))
  4064. intf_index = phys->intf_idx - INTF_0;
  4065. }
  4066. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4067. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4068. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4069. SDE_RSC_PRIMARY_DISP_CLIENT :
  4070. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4071. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4072. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4073. PTR_ERR(sde_enc->rsc_client));
  4074. sde_enc->rsc_client = NULL;
  4075. }
  4076. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4077. ret = _sde_encoder_input_handler(sde_enc);
  4078. if (ret)
  4079. SDE_ERROR(
  4080. "input handler registration failed, rc = %d\n", ret);
  4081. }
  4082. mutex_init(&sde_enc->rc_lock);
  4083. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4084. sde_encoder_off_work);
  4085. sde_enc->vblank_enabled = false;
  4086. sde_enc->qdss_status = false;
  4087. kthread_init_work(&sde_enc->vsync_event_work,
  4088. sde_encoder_vsync_event_work_handler);
  4089. kthread_init_work(&sde_enc->input_event_work,
  4090. sde_encoder_input_event_work_handler);
  4091. kthread_init_work(&sde_enc->esd_trigger_work,
  4092. sde_encoder_esd_trigger_work_handler);
  4093. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4094. SDE_DEBUG_ENC(sde_enc, "created\n");
  4095. return drm_enc;
  4096. fail:
  4097. SDE_ERROR("failed to create encoder\n");
  4098. if (drm_enc)
  4099. sde_encoder_destroy(drm_enc);
  4100. return ERR_PTR(ret);
  4101. }
  4102. struct drm_encoder *sde_encoder_init(
  4103. struct drm_device *dev,
  4104. struct msm_display_info *disp_info)
  4105. {
  4106. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4107. }
  4108. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4109. enum msm_event_wait event)
  4110. {
  4111. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4112. struct sde_encoder_virt *sde_enc = NULL;
  4113. int i, ret = 0;
  4114. char atrace_buf[32];
  4115. if (!drm_enc) {
  4116. SDE_ERROR("invalid encoder\n");
  4117. return -EINVAL;
  4118. }
  4119. sde_enc = to_sde_encoder_virt(drm_enc);
  4120. SDE_DEBUG_ENC(sde_enc, "\n");
  4121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4123. switch (event) {
  4124. case MSM_ENC_COMMIT_DONE:
  4125. fn_wait = phys->ops.wait_for_commit_done;
  4126. break;
  4127. case MSM_ENC_TX_COMPLETE:
  4128. fn_wait = phys->ops.wait_for_tx_complete;
  4129. break;
  4130. case MSM_ENC_VBLANK:
  4131. fn_wait = phys->ops.wait_for_vblank;
  4132. break;
  4133. case MSM_ENC_ACTIVE_REGION:
  4134. fn_wait = phys->ops.wait_for_active;
  4135. break;
  4136. default:
  4137. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4138. event);
  4139. return -EINVAL;
  4140. }
  4141. if (phys && fn_wait) {
  4142. snprintf(atrace_buf, sizeof(atrace_buf),
  4143. "wait_completion_event_%d", event);
  4144. SDE_ATRACE_BEGIN(atrace_buf);
  4145. ret = fn_wait(phys);
  4146. SDE_ATRACE_END(atrace_buf);
  4147. if (ret)
  4148. return ret;
  4149. }
  4150. }
  4151. return ret;
  4152. }
  4153. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4154. u64 *l_bound, u64 *u_bound)
  4155. {
  4156. struct sde_encoder_virt *sde_enc;
  4157. u64 jitter_ns, frametime_ns;
  4158. struct msm_mode_info *info;
  4159. if (!drm_enc) {
  4160. SDE_ERROR("invalid encoder\n");
  4161. return;
  4162. }
  4163. sde_enc = to_sde_encoder_virt(drm_enc);
  4164. info = &sde_enc->mode_info;
  4165. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4166. jitter_ns = info->jitter_numer * frametime_ns;
  4167. do_div(jitter_ns, info->jitter_denom * 100);
  4168. *l_bound = frametime_ns - jitter_ns;
  4169. *u_bound = frametime_ns + jitter_ns;
  4170. }
  4171. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4172. {
  4173. struct sde_encoder_virt *sde_enc;
  4174. if (!drm_enc) {
  4175. SDE_ERROR("invalid encoder\n");
  4176. return 0;
  4177. }
  4178. sde_enc = to_sde_encoder_virt(drm_enc);
  4179. return sde_enc->mode_info.frame_rate;
  4180. }
  4181. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4182. {
  4183. struct sde_encoder_virt *sde_enc = NULL;
  4184. int i;
  4185. if (!encoder) {
  4186. SDE_ERROR("invalid encoder\n");
  4187. return INTF_MODE_NONE;
  4188. }
  4189. sde_enc = to_sde_encoder_virt(encoder);
  4190. if (sde_enc->cur_master)
  4191. return sde_enc->cur_master->intf_mode;
  4192. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4193. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4194. if (phys)
  4195. return phys->intf_mode;
  4196. }
  4197. return INTF_MODE_NONE;
  4198. }
  4199. static void _sde_encoder_cache_hw_res_cont_splash(
  4200. struct drm_encoder *encoder,
  4201. struct sde_kms *sde_kms)
  4202. {
  4203. int i, idx;
  4204. struct sde_encoder_virt *sde_enc;
  4205. struct sde_encoder_phys *phys_enc;
  4206. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4207. sde_enc = to_sde_encoder_virt(encoder);
  4208. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4209. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4210. sde_enc->hw_pp[i] = NULL;
  4211. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4212. break;
  4213. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4214. }
  4215. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4216. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4217. sde_enc->hw_dsc[i] = NULL;
  4218. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4219. break;
  4220. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4221. }
  4222. /*
  4223. * If we have multiple phys encoders with one controller, make
  4224. * sure to populate the controller pointer in both phys encoders.
  4225. */
  4226. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4227. phys_enc = sde_enc->phys_encs[idx];
  4228. phys_enc->hw_ctl = NULL;
  4229. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4230. SDE_HW_BLK_CTL);
  4231. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4232. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4233. phys_enc->hw_ctl =
  4234. (struct sde_hw_ctl *) ctl_iter.hw;
  4235. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4236. phys_enc->intf_idx, phys_enc->hw_ctl);
  4237. }
  4238. }
  4239. }
  4240. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4241. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4242. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4243. phys->hw_intf = NULL;
  4244. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4245. break;
  4246. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4247. }
  4248. }
  4249. /**
  4250. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4251. * device bootup when cont_splash is enabled
  4252. * @drm_enc: Pointer to drm encoder structure
  4253. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4254. * @enable: boolean indicates enable or displae state of splash
  4255. * @Return: true if successful in updating the encoder structure
  4256. */
  4257. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4258. struct sde_splash_display *splash_display, bool enable)
  4259. {
  4260. struct sde_encoder_virt *sde_enc;
  4261. struct msm_drm_private *priv;
  4262. struct sde_kms *sde_kms;
  4263. struct drm_connector *conn = NULL;
  4264. struct sde_connector *sde_conn = NULL;
  4265. struct sde_connector_state *sde_conn_state = NULL;
  4266. struct drm_display_mode *drm_mode = NULL;
  4267. struct sde_encoder_phys *phys_enc;
  4268. int ret = 0, i;
  4269. if (!encoder) {
  4270. SDE_ERROR("invalid drm enc\n");
  4271. return -EINVAL;
  4272. }
  4273. sde_enc = to_sde_encoder_virt(encoder);
  4274. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4275. if (!sde_kms) {
  4276. SDE_ERROR("invalid sde_kms\n");
  4277. return -EINVAL;
  4278. }
  4279. priv = encoder->dev->dev_private;
  4280. if (!priv->num_connectors) {
  4281. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4282. return -EINVAL;
  4283. }
  4284. SDE_DEBUG_ENC(sde_enc,
  4285. "num of connectors: %d\n", priv->num_connectors);
  4286. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4287. if (!enable) {
  4288. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4289. phys_enc = sde_enc->phys_encs[i];
  4290. if (phys_enc)
  4291. phys_enc->cont_splash_enabled = false;
  4292. }
  4293. return ret;
  4294. }
  4295. if (!splash_display) {
  4296. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4297. return -EINVAL;
  4298. }
  4299. for (i = 0; i < priv->num_connectors; i++) {
  4300. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4301. priv->connectors[i]->base.id);
  4302. sde_conn = to_sde_connector(priv->connectors[i]);
  4303. if (!sde_conn->encoder) {
  4304. SDE_DEBUG_ENC(sde_enc,
  4305. "encoder not attached to connector\n");
  4306. continue;
  4307. }
  4308. if (sde_conn->encoder->base.id
  4309. == encoder->base.id) {
  4310. conn = (priv->connectors[i]);
  4311. break;
  4312. }
  4313. }
  4314. if (!conn || !conn->state) {
  4315. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4316. return -EINVAL;
  4317. }
  4318. sde_conn_state = to_sde_connector_state(conn->state);
  4319. if (!sde_conn->ops.get_mode_info) {
  4320. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4321. return -EINVAL;
  4322. }
  4323. ret = sde_connector_get_mode_info(&sde_conn->base,
  4324. &encoder->crtc->state->adjusted_mode,
  4325. &sde_conn_state->mode_info);
  4326. if (ret) {
  4327. SDE_ERROR_ENC(sde_enc,
  4328. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4329. return ret;
  4330. }
  4331. if (sde_conn->encoder) {
  4332. conn->state->best_encoder = sde_conn->encoder;
  4333. SDE_DEBUG_ENC(sde_enc,
  4334. "configured cstate->best_encoder to ID = %d\n",
  4335. conn->state->best_encoder->base.id);
  4336. } else {
  4337. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4338. conn->base.id);
  4339. }
  4340. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4341. conn->state, false);
  4342. if (ret) {
  4343. SDE_ERROR_ENC(sde_enc,
  4344. "failed to reserve hw resources, %d\n", ret);
  4345. return ret;
  4346. }
  4347. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4348. sde_connector_get_topology_name(conn));
  4349. drm_mode = &encoder->crtc->state->adjusted_mode;
  4350. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4351. drm_mode->hdisplay, drm_mode->vdisplay);
  4352. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4353. if (encoder->bridge) {
  4354. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4355. /*
  4356. * For cont-splash use case, we update the mode
  4357. * configurations manually. This will skip the
  4358. * usually mode set call when actual frame is
  4359. * pushed from framework. The bridge needs to
  4360. * be updated with the current drm mode by
  4361. * calling the bridge mode set ops.
  4362. */
  4363. if (encoder->bridge->funcs) {
  4364. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4365. encoder->bridge->funcs->mode_set(encoder->bridge,
  4366. drm_mode, drm_mode);
  4367. }
  4368. } else {
  4369. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4370. }
  4371. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4372. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4373. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4374. if (!phys) {
  4375. SDE_ERROR_ENC(sde_enc,
  4376. "phys encoders not initialized\n");
  4377. return -EINVAL;
  4378. }
  4379. /* update connector for master and slave phys encoders */
  4380. phys->connector = conn;
  4381. phys->cont_splash_enabled = true;
  4382. phys->hw_pp = sde_enc->hw_pp[i];
  4383. if (phys->ops.cont_splash_mode_set)
  4384. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4385. if (phys->ops.is_master && phys->ops.is_master(phys))
  4386. sde_enc->cur_master = phys;
  4387. }
  4388. return ret;
  4389. }
  4390. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4391. bool skip_pre_kickoff)
  4392. {
  4393. struct msm_drm_thread *event_thread = NULL;
  4394. struct msm_drm_private *priv = NULL;
  4395. struct sde_encoder_virt *sde_enc = NULL;
  4396. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4397. SDE_ERROR("invalid parameters\n");
  4398. return -EINVAL;
  4399. }
  4400. priv = enc->dev->dev_private;
  4401. sde_enc = to_sde_encoder_virt(enc);
  4402. if (!sde_enc->crtc || (sde_enc->crtc->index
  4403. >= ARRAY_SIZE(priv->event_thread))) {
  4404. SDE_DEBUG_ENC(sde_enc,
  4405. "invalid cached CRTC: %d or crtc index: %d\n",
  4406. sde_enc->crtc == NULL,
  4407. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4408. return -EINVAL;
  4409. }
  4410. SDE_EVT32_VERBOSE(DRMID(enc));
  4411. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4412. if (!skip_pre_kickoff) {
  4413. kthread_queue_work(&event_thread->worker,
  4414. &sde_enc->esd_trigger_work);
  4415. kthread_flush_work(&sde_enc->esd_trigger_work);
  4416. }
  4417. /*
  4418. * panel may stop generating te signal (vsync) during esd failure. rsc
  4419. * hardware may hang without vsync. Avoid rsc hang by generating the
  4420. * vsync from watchdog timer instead of panel.
  4421. */
  4422. sde_encoder_helper_switch_vsync(enc, true);
  4423. if (!skip_pre_kickoff)
  4424. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4425. return 0;
  4426. }
  4427. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4428. {
  4429. struct sde_encoder_virt *sde_enc;
  4430. if (!encoder) {
  4431. SDE_ERROR("invalid drm enc\n");
  4432. return false;
  4433. }
  4434. sde_enc = to_sde_encoder_virt(encoder);
  4435. return sde_enc->recovery_events_enabled;
  4436. }
  4437. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4438. bool enabled)
  4439. {
  4440. struct sde_encoder_virt *sde_enc;
  4441. if (!encoder) {
  4442. SDE_ERROR("invalid drm enc\n");
  4443. return;
  4444. }
  4445. sde_enc = to_sde_encoder_virt(encoder);
  4446. sde_enc->recovery_events_enabled = enabled;
  4447. }