dp_catalog_v420.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include "dp_catalog.h"
  6. #include "dp_reg.h"
  7. #include "dp_debug.h"
  8. #define dp_catalog_get_priv_v420(x) ({ \
  9. struct dp_catalog *catalog; \
  10. catalog = container_of(x, struct dp_catalog, x); \
  11. container_of(catalog->sub, \
  12. struct dp_catalog_private_v420, sub); \
  13. })
  14. #define dp_read(x) ({ \
  15. catalog->sub.read(catalog->dpc, io_data, x); \
  16. })
  17. #define dp_write(x, y) ({ \
  18. catalog->sub.write(catalog->dpc, io_data, x, y); \
  19. })
  20. #define MAX_VOLTAGE_LEVELS 4
  21. #define MAX_PRE_EMP_LEVELS 4
  22. static u8 const vm_pre_emphasis[MAX_VOLTAGE_LEVELS][MAX_PRE_EMP_LEVELS] = {
  23. {0x00, 0x0E, 0x16, 0xFF}, /* pe0, 0 db */
  24. {0x00, 0x0E, 0x16, 0xFF}, /* pe1, 3.5 db */
  25. {0x00, 0x0E, 0xFF, 0xFF}, /* pe2, 6.0 db */
  26. {0xFF, 0xFF, 0xFF, 0xFF} /* pe3, 9.5 db */
  27. };
  28. /* voltage swing, 0.2v and 1.0v are not support */
  29. static u8 const vm_voltage_swing[MAX_VOLTAGE_LEVELS][MAX_PRE_EMP_LEVELS] = {
  30. {0x07, 0x0F, 0x16, 0xFF}, /* sw0, 0.4v */
  31. {0x11, 0x1E, 0x1F, 0xFF}, /* sw1, 0.6 v */
  32. {0x1A, 0x1F, 0xFF, 0xFF}, /* sw1, 0.8 v */
  33. {0xFF, 0xFF, 0xFF, 0xFF} /* sw1, 1.2 v, optional */
  34. };
  35. static u8 const dp_pre_emp_hbr2_hbr3[MAX_VOLTAGE_LEVELS][MAX_PRE_EMP_LEVELS] = {
  36. {0x00, 0x0C, 0x15, 0x1A}, /* pe0, 0 db */
  37. {0x02, 0x0E, 0x16, 0xFF}, /* pe1, 3.5 db */
  38. {0x02, 0x11, 0xFF, 0xFF}, /* pe2, 6.0 db */
  39. {0x04, 0xFF, 0xFF, 0xFF} /* pe3, 9.5 db */
  40. };
  41. static u8 const dp_swing_hbr2_hbr3[MAX_VOLTAGE_LEVELS][MAX_PRE_EMP_LEVELS] = {
  42. {0x02, 0x12, 0x16, 0x1A}, /* sw0, 0.4v */
  43. {0x09, 0x19, 0x1F, 0xFF}, /* sw1, 0.6v */
  44. {0x10, 0x1F, 0xFF, 0xFF}, /* sw1, 0.8v */
  45. {0x1F, 0xFF, 0xFF, 0xFF} /* sw1, 1.2v */
  46. };
  47. static u8 const dp_pre_emp_hbr_rbr[MAX_VOLTAGE_LEVELS][MAX_PRE_EMP_LEVELS] = {
  48. {0x00, 0x0E, 0x15, 0x1A}, /* pe0, 0 db */
  49. {0x00, 0x0E, 0x15, 0xFF}, /* pe1, 3.5 db */
  50. {0x00, 0x0E, 0xFF, 0xFF}, /* pe2, 6.0 db */
  51. {0x1A, 0xFF, 0xFF, 0xFF} /* pe3, 9.5 db */
  52. };
  53. static u8 const dp_swing_hbr_rbr[MAX_VOLTAGE_LEVELS][MAX_PRE_EMP_LEVELS] = {
  54. {0x08, 0x0F, 0x16, 0x1F}, /* sw0, 0.4v */
  55. {0x11, 0x1E, 0x1F, 0xFF}, /* sw1, 0.6v */
  56. {0x1A, 0x1F, 0xFF, 0xFF}, /* sw1, 0.8v */
  57. {0x1F, 0xFF, 0xFF, 0xFF} /* sw1, 1.2v */
  58. };
  59. struct dp_catalog_private_v420 {
  60. struct device *dev;
  61. struct dp_catalog_sub sub;
  62. struct dp_catalog_io *io;
  63. struct dp_catalog *dpc;
  64. };
  65. static void dp_catalog_aux_setup_v420(struct dp_catalog_aux *aux,
  66. struct dp_aux_cfg *cfg)
  67. {
  68. struct dp_catalog_private_v420 *catalog;
  69. struct dp_io_data *io_data;
  70. int i = 0;
  71. if (!aux || !cfg) {
  72. DP_ERR("invalid input\n");
  73. return;
  74. }
  75. catalog = dp_catalog_get_priv_v420(aux);
  76. io_data = catalog->io->dp_phy;
  77. dp_write(DP_PHY_PD_CTL, 0x67);
  78. wmb(); /* make sure PD programming happened */
  79. /* Turn on BIAS current for PHY/PLL */
  80. io_data = catalog->io->dp_pll;
  81. dp_write(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x17);
  82. wmb(); /* make sure BIAS programming happened */
  83. io_data = catalog->io->dp_phy;
  84. /* DP AUX CFG register programming */
  85. for (i = 0; i < PHY_AUX_CFG_MAX; i++) {
  86. DP_DEBUG("%s: offset=0x%08x, value=0x%08x\n",
  87. dp_phy_aux_config_type_to_string(i),
  88. cfg[i].offset, cfg[i].lut[cfg[i].current_index]);
  89. dp_write(cfg[i].offset, cfg[i].lut[cfg[i].current_index]);
  90. }
  91. wmb(); /* make sure DP AUX CFG programming happened */
  92. dp_write(DP_PHY_AUX_INTERRUPT_MASK_V420, 0x1F);
  93. }
  94. static void dp_catalog_aux_clear_hw_int_v420(struct dp_catalog_aux *aux)
  95. {
  96. struct dp_catalog_private_v420 *catalog;
  97. struct dp_io_data *io_data;
  98. u32 data = 0;
  99. if (!aux) {
  100. DP_ERR("invalid input\n");
  101. return;
  102. }
  103. catalog = dp_catalog_get_priv_v420(aux);
  104. io_data = catalog->io->dp_phy;
  105. data = dp_read(DP_PHY_AUX_INTERRUPT_STATUS_V420);
  106. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR_V420, 0x1f);
  107. wmb(); /* make sure 0x1f is written before next write */
  108. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR_V420, 0x9f);
  109. wmb(); /* make sure 0x9f is written before next write */
  110. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR_V420, 0);
  111. wmb(); /* make sure register is cleared */
  112. }
  113. static void dp_catalog_panel_config_msa_v420(struct dp_catalog_panel *panel,
  114. u32 rate, u32 stream_rate_khz)
  115. {
  116. u32 pixel_m, pixel_n;
  117. u32 mvid, nvid, reg_off = 0, mvid_off = 0, nvid_off = 0;
  118. u32 const nvid_fixed = 0x8000;
  119. u32 const link_rate_hbr2 = 540000;
  120. u32 const link_rate_hbr3 = 810000;
  121. struct dp_catalog_private_v420 *catalog;
  122. struct dp_io_data *io_data;
  123. if (!panel || !rate) {
  124. DP_ERR("invalid input\n");
  125. return;
  126. }
  127. if (panel->stream_id >= DP_STREAM_MAX) {
  128. DP_ERR("invalid stream id:%d\n", panel->stream_id);
  129. return;
  130. }
  131. catalog = dp_catalog_get_priv_v420(panel);
  132. io_data = catalog->io->dp_mmss_cc;
  133. if (panel->stream_id == DP_STREAM_1)
  134. reg_off = MMSS_DP_PIXEL1_M_V420 - MMSS_DP_PIXEL_M_V420;
  135. pixel_m = dp_read(MMSS_DP_PIXEL_M_V420 + reg_off);
  136. pixel_n = dp_read(MMSS_DP_PIXEL_N_V420 + reg_off);
  137. DP_DEBUG("pixel_m=0x%x, pixel_n=0x%x\n", pixel_m, pixel_n);
  138. mvid = (pixel_m & 0xFFFF) * 5;
  139. nvid = (0xFFFF & (~pixel_n)) + (pixel_m & 0xFFFF);
  140. if (nvid < nvid_fixed) {
  141. u32 temp;
  142. temp = (nvid_fixed / nvid) * nvid;
  143. mvid = (nvid_fixed / nvid) * mvid;
  144. nvid = temp;
  145. }
  146. DP_DEBUG("rate = %d\n", rate);
  147. if (panel->widebus_en)
  148. mvid <<= 1;
  149. if (link_rate_hbr2 == rate)
  150. nvid *= 2;
  151. if (link_rate_hbr3 == rate)
  152. nvid *= 3;
  153. io_data = catalog->io->dp_link;
  154. if (panel->stream_id == DP_STREAM_1) {
  155. mvid_off = DP1_SOFTWARE_MVID - DP_SOFTWARE_MVID;
  156. nvid_off = DP1_SOFTWARE_NVID - DP_SOFTWARE_NVID;
  157. }
  158. DP_DEBUG("mvid=0x%x, nvid=0x%x\n", mvid, nvid);
  159. dp_write(DP_SOFTWARE_MVID + mvid_off, mvid);
  160. dp_write(DP_SOFTWARE_NVID + nvid_off, nvid);
  161. }
  162. static void dp_catalog_ctrl_phy_lane_cfg_v420(struct dp_catalog_ctrl *ctrl,
  163. bool flipped, u8 ln_cnt)
  164. {
  165. u32 info = 0x0;
  166. struct dp_catalog_private_v420 *catalog;
  167. struct dp_io_data *io_data;
  168. u8 orientation = BIT(!!flipped);
  169. if (!ctrl) {
  170. DP_ERR("invalid input\n");
  171. return;
  172. }
  173. catalog = dp_catalog_get_priv_v420(ctrl);
  174. io_data = catalog->io->dp_phy;
  175. info |= (ln_cnt & 0x0F);
  176. info |= ((orientation & 0x0F) << 4);
  177. DP_DEBUG("Shared Info = 0x%x\n", info);
  178. dp_write(DP_PHY_SPARE0_V420, info);
  179. }
  180. static void dp_catalog_ctrl_update_vx_px_v420(struct dp_catalog_ctrl *ctrl,
  181. u8 v_level, u8 p_level, bool high)
  182. {
  183. struct dp_catalog_private_v420 *catalog;
  184. struct dp_io_data *io_data;
  185. u8 value0, value1;
  186. u32 version;
  187. if (!ctrl || !((v_level < MAX_VOLTAGE_LEVELS)
  188. && (p_level < MAX_PRE_EMP_LEVELS))) {
  189. DP_ERR("invalid input\n");
  190. return;
  191. }
  192. DP_DEBUG("hw: v=%d p=%d, high=%d\n", v_level, p_level, high);
  193. catalog = dp_catalog_get_priv_v420(ctrl);
  194. io_data = catalog->io->dp_ahb;
  195. version = dp_read(DP_HW_VERSION);
  196. /*
  197. * For DP controller versions 1.2.3 and 1.2.4
  198. */
  199. if ((version == 0x10020003) || (version == 0x10020004)) {
  200. if (high) {
  201. value0 = dp_swing_hbr2_hbr3[v_level][p_level];
  202. value1 = dp_pre_emp_hbr2_hbr3[v_level][p_level];
  203. } else {
  204. value0 = dp_swing_hbr_rbr[v_level][p_level];
  205. value1 = dp_pre_emp_hbr_rbr[v_level][p_level];
  206. }
  207. } else {
  208. value0 = vm_voltage_swing[v_level][p_level];
  209. value1 = vm_pre_emphasis[v_level][p_level];
  210. }
  211. /* program default setting first */
  212. io_data = catalog->io->dp_ln_tx0;
  213. dp_write(TXn_TX_DRV_LVL_V420, 0x2A);
  214. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  215. io_data = catalog->io->dp_ln_tx1;
  216. dp_write(TXn_TX_DRV_LVL_V420, 0x2A);
  217. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  218. /* Enable MUX to use Cursor values from these registers */
  219. value0 |= BIT(5);
  220. value1 |= BIT(5);
  221. /* Configure host and panel only if both values are allowed */
  222. if (value0 != 0xFF && value1 != 0xFF) {
  223. io_data = catalog->io->dp_ln_tx0;
  224. dp_write(TXn_TX_DRV_LVL_V420, value0);
  225. dp_write(TXn_TX_EMP_POST1_LVL, value1);
  226. io_data = catalog->io->dp_ln_tx1;
  227. dp_write(TXn_TX_DRV_LVL_V420, value0);
  228. dp_write(TXn_TX_EMP_POST1_LVL, value1);
  229. DP_DEBUG("hw: vx_value=0x%x px_value=0x%x\n",
  230. value0, value1);
  231. } else {
  232. DP_ERR("invalid vx (0x%x=0x%x), px (0x%x=0x%x\n",
  233. v_level, value0, p_level, value1);
  234. }
  235. }
  236. static void dp_catalog_ctrl_lane_pnswap_v420(struct dp_catalog_ctrl *ctrl,
  237. u8 ln_pnswap)
  238. {
  239. struct dp_catalog_private_v420 *catalog;
  240. struct dp_io_data *io_data;
  241. u32 cfg0, cfg1;
  242. catalog = dp_catalog_get_priv_v420(ctrl);
  243. cfg0 = 0x0a;
  244. cfg1 = 0x0a;
  245. cfg0 |= ((ln_pnswap >> 0) & 0x1) << 0;
  246. cfg0 |= ((ln_pnswap >> 1) & 0x1) << 2;
  247. cfg1 |= ((ln_pnswap >> 2) & 0x1) << 0;
  248. cfg1 |= ((ln_pnswap >> 3) & 0x1) << 2;
  249. io_data = catalog->io->dp_ln_tx0;
  250. dp_write(TXn_TX_POL_INV_V420, cfg0);
  251. io_data = catalog->io->dp_ln_tx1;
  252. dp_write(TXn_TX_POL_INV_V420, cfg1);
  253. }
  254. static void dp_catalog_put_v420(struct dp_catalog *catalog)
  255. {
  256. struct dp_catalog_private_v420 *catalog_priv;
  257. if (!catalog)
  258. return;
  259. catalog_priv = container_of(catalog->sub,
  260. struct dp_catalog_private_v420, sub);
  261. devm_kfree(catalog_priv->dev, catalog_priv);
  262. }
  263. struct dp_catalog_sub *dp_catalog_get_v420(struct device *dev,
  264. struct dp_catalog *catalog, struct dp_catalog_io *io)
  265. {
  266. struct dp_catalog_private_v420 *catalog_priv;
  267. if (!dev || !catalog) {
  268. DP_ERR("invalid input\n");
  269. return ERR_PTR(-EINVAL);
  270. }
  271. catalog_priv = devm_kzalloc(dev, sizeof(*catalog_priv), GFP_KERNEL);
  272. if (!catalog_priv)
  273. return ERR_PTR(-ENOMEM);
  274. catalog_priv->dev = dev;
  275. catalog_priv->io = io;
  276. catalog_priv->dpc = catalog;
  277. catalog_priv->sub.put = dp_catalog_put_v420;
  278. catalog->aux.setup = dp_catalog_aux_setup_v420;
  279. catalog->aux.clear_hw_interrupts = dp_catalog_aux_clear_hw_int_v420;
  280. catalog->panel.config_msa = dp_catalog_panel_config_msa_v420;
  281. catalog->ctrl.phy_lane_cfg = dp_catalog_ctrl_phy_lane_cfg_v420;
  282. catalog->ctrl.update_vx_px = dp_catalog_ctrl_update_vx_px_v420;
  283. catalog->ctrl.lane_pnswap = dp_catalog_ctrl_lane_pnswap_v420;
  284. return &catalog_priv->sub;
  285. }