reo_flush_cache.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /*
  2. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _REO_FLUSH_CACHE_H_
  19. #define _REO_FLUSH_CACHE_H_
  20. #if !defined(__ASSEMBLER__)
  21. #endif
  22. #include "uniform_reo_cmd_header.h"
  23. #define NUM_OF_DWORDS_REO_FLUSH_CACHE 10
  24. #define NUM_OF_QWORDS_REO_FLUSH_CACHE 5
  25. struct reo_flush_cache {
  26. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  27. struct uniform_reo_cmd_header cmd_header;
  28. uint32_t flush_addr_31_0 : 32;
  29. uint32_t flush_addr_39_32 : 8,
  30. forward_all_mpdus_in_queue : 1,
  31. release_cache_block_index : 1,
  32. cache_block_resource_index : 2,
  33. flush_without_invalidate : 1,
  34. block_cache_usage_after_flush : 1,
  35. flush_entire_cache : 1,
  36. flush_queue_1k_desc : 1,
  37. reserved_2b : 16;
  38. uint32_t reserved_3a : 32;
  39. uint32_t reserved_4a : 32;
  40. uint32_t reserved_5a : 32;
  41. uint32_t reserved_6a : 32;
  42. uint32_t reserved_7a : 32;
  43. uint32_t reserved_8a : 32;
  44. uint32_t tlv64_padding : 32;
  45. #else
  46. struct uniform_reo_cmd_header cmd_header;
  47. uint32_t flush_addr_31_0 : 32;
  48. uint32_t reserved_2b : 16,
  49. flush_queue_1k_desc : 1,
  50. flush_entire_cache : 1,
  51. block_cache_usage_after_flush : 1,
  52. flush_without_invalidate : 1,
  53. cache_block_resource_index : 2,
  54. release_cache_block_index : 1,
  55. forward_all_mpdus_in_queue : 1,
  56. flush_addr_39_32 : 8;
  57. uint32_t reserved_3a : 32;
  58. uint32_t reserved_4a : 32;
  59. uint32_t reserved_5a : 32;
  60. uint32_t reserved_6a : 32;
  61. uint32_t reserved_7a : 32;
  62. uint32_t reserved_8a : 32;
  63. uint32_t tlv64_padding : 32;
  64. #endif
  65. };
  66. #define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_OFFSET 0x0000000000000000
  67. #define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_LSB 0
  68. #define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_MSB 15
  69. #define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_MASK 0x000000000000ffff
  70. #define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_OFFSET 0x0000000000000000
  71. #define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_LSB 16
  72. #define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_MSB 16
  73. #define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_MASK 0x0000000000010000
  74. #define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_OFFSET 0x0000000000000000
  75. #define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_LSB 17
  76. #define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_MSB 31
  77. #define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_MASK 0x00000000fffe0000
  78. #define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_OFFSET 0x0000000000000000
  79. #define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_LSB 32
  80. #define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_MSB 63
  81. #define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_MASK 0xffffffff00000000
  82. #define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_OFFSET 0x0000000000000008
  83. #define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_LSB 0
  84. #define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_MSB 7
  85. #define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_MASK 0x00000000000000ff
  86. #define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_OFFSET 0x0000000000000008
  87. #define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_LSB 8
  88. #define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_MSB 8
  89. #define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_MASK 0x0000000000000100
  90. #define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_OFFSET 0x0000000000000008
  91. #define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_LSB 9
  92. #define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_MSB 9
  93. #define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_MASK 0x0000000000000200
  94. #define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_OFFSET 0x0000000000000008
  95. #define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_LSB 10
  96. #define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_MSB 11
  97. #define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_MASK 0x0000000000000c00
  98. #define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_OFFSET 0x0000000000000008
  99. #define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_LSB 12
  100. #define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_MSB 12
  101. #define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_MASK 0x0000000000001000
  102. #define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_OFFSET 0x0000000000000008
  103. #define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_LSB 13
  104. #define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_MSB 13
  105. #define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_MASK 0x0000000000002000
  106. #define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_OFFSET 0x0000000000000008
  107. #define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_LSB 14
  108. #define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_MSB 14
  109. #define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_MASK 0x0000000000004000
  110. #define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_OFFSET 0x0000000000000008
  111. #define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_LSB 15
  112. #define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_MSB 15
  113. #define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_MASK 0x0000000000008000
  114. #define REO_FLUSH_CACHE_RESERVED_2B_OFFSET 0x0000000000000008
  115. #define REO_FLUSH_CACHE_RESERVED_2B_LSB 16
  116. #define REO_FLUSH_CACHE_RESERVED_2B_MSB 31
  117. #define REO_FLUSH_CACHE_RESERVED_2B_MASK 0x00000000ffff0000
  118. #define REO_FLUSH_CACHE_RESERVED_3A_OFFSET 0x0000000000000008
  119. #define REO_FLUSH_CACHE_RESERVED_3A_LSB 32
  120. #define REO_FLUSH_CACHE_RESERVED_3A_MSB 63
  121. #define REO_FLUSH_CACHE_RESERVED_3A_MASK 0xffffffff00000000
  122. #define REO_FLUSH_CACHE_RESERVED_4A_OFFSET 0x0000000000000010
  123. #define REO_FLUSH_CACHE_RESERVED_4A_LSB 0
  124. #define REO_FLUSH_CACHE_RESERVED_4A_MSB 31
  125. #define REO_FLUSH_CACHE_RESERVED_4A_MASK 0x00000000ffffffff
  126. #define REO_FLUSH_CACHE_RESERVED_5A_OFFSET 0x0000000000000010
  127. #define REO_FLUSH_CACHE_RESERVED_5A_LSB 32
  128. #define REO_FLUSH_CACHE_RESERVED_5A_MSB 63
  129. #define REO_FLUSH_CACHE_RESERVED_5A_MASK 0xffffffff00000000
  130. #define REO_FLUSH_CACHE_RESERVED_6A_OFFSET 0x0000000000000018
  131. #define REO_FLUSH_CACHE_RESERVED_6A_LSB 0
  132. #define REO_FLUSH_CACHE_RESERVED_6A_MSB 31
  133. #define REO_FLUSH_CACHE_RESERVED_6A_MASK 0x00000000ffffffff
  134. #define REO_FLUSH_CACHE_RESERVED_7A_OFFSET 0x0000000000000018
  135. #define REO_FLUSH_CACHE_RESERVED_7A_LSB 32
  136. #define REO_FLUSH_CACHE_RESERVED_7A_MSB 63
  137. #define REO_FLUSH_CACHE_RESERVED_7A_MASK 0xffffffff00000000
  138. #define REO_FLUSH_CACHE_RESERVED_8A_OFFSET 0x0000000000000020
  139. #define REO_FLUSH_CACHE_RESERVED_8A_LSB 0
  140. #define REO_FLUSH_CACHE_RESERVED_8A_MSB 31
  141. #define REO_FLUSH_CACHE_RESERVED_8A_MASK 0x00000000ffffffff
  142. #define REO_FLUSH_CACHE_TLV64_PADDING_OFFSET 0x0000000000000020
  143. #define REO_FLUSH_CACHE_TLV64_PADDING_LSB 32
  144. #define REO_FLUSH_CACHE_TLV64_PADDING_MSB 63
  145. #define REO_FLUSH_CACHE_TLV64_PADDING_MASK 0xffffffff00000000
  146. #endif