hal_6750.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548
  1. /*
  2. * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  37. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  39. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  40. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET \
  41. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET
  42. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK \
  43. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK
  44. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB \
  45. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB
  46. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  47. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  48. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  49. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  50. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  51. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  52. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  53. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  58. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  59. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  60. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  61. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  62. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  63. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  64. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  65. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  66. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  67. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  68. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  69. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  70. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  71. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  72. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  73. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  74. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  77. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  78. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  79. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  80. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  81. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  82. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  83. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  85. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  86. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  87. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  88. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  89. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  90. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  91. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  93. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  95. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  97. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  99. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  101. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  102. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  103. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  104. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  105. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  106. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  107. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  108. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  109. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  111. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  112. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  113. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  114. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  115. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  116. #include "hal_6750_tx.h"
  117. #include "hal_6750_rx.h"
  118. #include <hal_generic_api.h>
  119. #include "hal_li_rx.h"
  120. #include "hal_li_api.h"
  121. #include "hal_li_generic_api.h"
  122. /**
  123. * hal_rx_msdu_start_nss_get_6750() - API to get the NSS Interval from
  124. * rx_msdu_start
  125. * @buf: pointer to the start of RX PKT TLV header
  126. *
  127. * Return: uint32_t(nss)
  128. */
  129. static uint32_t
  130. hal_rx_msdu_start_nss_get_6750(uint8_t *buf)
  131. {
  132. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  133. struct rx_msdu_start *msdu_start =
  134. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  135. uint8_t mimo_ss_bitmap;
  136. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  137. return qdf_get_hweight8(mimo_ss_bitmap);
  138. }
  139. /**
  140. * hal_rx_msdu_start_get_len_6750() - API to get the MSDU length from
  141. * rx_msdu_start TLV
  142. * @buf: pointer to the start of RX PKT TLV headers
  143. *
  144. * Return: (uint32_t)msdu length
  145. */
  146. static uint32_t hal_rx_msdu_start_get_len_6750(uint8_t *buf)
  147. {
  148. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  149. struct rx_msdu_start *msdu_start =
  150. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  151. uint32_t msdu_len;
  152. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  153. return msdu_len;
  154. }
  155. /**
  156. * hal_rx_mon_hw_desc_get_mpdu_status_6750() - Retrieve MPDU status
  157. * @hw_desc_addr: Start address of Rx HW TLVs
  158. * @rs: Status for monitor mode
  159. *
  160. * Return: void
  161. */
  162. static void hal_rx_mon_hw_desc_get_mpdu_status_6750(void *hw_desc_addr,
  163. struct mon_rx_status *rs)
  164. {
  165. struct rx_msdu_start *rx_msdu_start;
  166. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  167. uint32_t reg_value;
  168. const uint32_t sgi_hw_to_cdp[] = {
  169. CDP_SGI_0_8_US,
  170. CDP_SGI_0_4_US,
  171. CDP_SGI_1_6_US,
  172. CDP_SGI_3_2_US,
  173. };
  174. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  175. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  176. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  177. RX_MSDU_START_5, USER_RSSI);
  178. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  179. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  180. rs->sgi = sgi_hw_to_cdp[reg_value];
  181. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  182. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  183. /* TODO: rs->beamformed should be set for SU beamforming also */
  184. }
  185. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  186. static uint32_t hal_get_link_desc_size_6750(void)
  187. {
  188. return LINK_DESC_SIZE;
  189. }
  190. /**
  191. * hal_rx_get_tlv_6750() - API to get the tlv
  192. * @rx_tlv: TLV data extracted from the rx packet
  193. *
  194. * Return: uint8_t
  195. */
  196. static uint8_t hal_rx_get_tlv_6750(void *rx_tlv)
  197. {
  198. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  199. }
  200. /**
  201. * hal_rx_proc_phyrx_other_receive_info_tlv_6750()
  202. * - process other receive info TLV
  203. * @rx_tlv_hdr: pointer to TLV header
  204. * @ppdu_info_handle: pointer to ppdu_info
  205. *
  206. * Return: None
  207. */
  208. static
  209. void hal_rx_proc_phyrx_other_receive_info_tlv_6750(void *rx_tlv_hdr,
  210. void *ppdu_info_handle)
  211. {
  212. uint32_t tlv_tag, tlv_len;
  213. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  214. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  215. void *other_tlv_hdr = NULL;
  216. void *other_tlv = NULL;
  217. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  218. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  219. temp_len = 0;
  220. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  221. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  222. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  223. temp_len += other_tlv_len;
  224. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  225. switch (other_tlv_tag) {
  226. default:
  227. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  228. "%s unhandled TLV type: %d, TLV len:%d",
  229. __func__, other_tlv_tag, other_tlv_len);
  230. break;
  231. }
  232. }
  233. /**
  234. * hal_rx_dump_msdu_start_tlv_6750() - dump RX msdu_start TLV in structured
  235. * human readable format.
  236. * @pkttlvs: pointer to the pkttlvs.
  237. * @dbg_level: log level.
  238. *
  239. * Return: void
  240. */
  241. static void hal_rx_dump_msdu_start_tlv_6750(void *pkttlvs, uint8_t dbg_level)
  242. {
  243. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  244. struct rx_msdu_start *msdu_start =
  245. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  246. hal_verbose_debug(
  247. "rx_msdu_start tlv (1/2) - "
  248. "rxpcu_mpdu_filter_in_category: %x "
  249. "sw_frame_group_id: %x "
  250. "phy_ppdu_id: %x "
  251. "msdu_length: %x "
  252. "ipsec_esp: %x "
  253. "l3_offset: %x "
  254. "ipsec_ah: %x "
  255. "l4_offset: %x "
  256. "msdu_number: %x "
  257. "decap_format: %x "
  258. "ipv4_proto: %x "
  259. "ipv6_proto: %x "
  260. "tcp_proto: %x "
  261. "udp_proto: %x "
  262. "ip_frag: %x "
  263. "tcp_only_ack: %x "
  264. "da_is_bcast_mcast: %x "
  265. "ip4_protocol_ip6_next_header: %x "
  266. "toeplitz_hash_2_or_4: %x "
  267. "flow_id_toeplitz: %x "
  268. "user_rssi: %x "
  269. "pkt_type: %x "
  270. "stbc: %x "
  271. "sgi: %x "
  272. "rate_mcs: %x "
  273. "receive_bandwidth: %x "
  274. "reception_type: %x "
  275. "ppdu_start_timestamp: %u ",
  276. msdu_start->rxpcu_mpdu_filter_in_category,
  277. msdu_start->sw_frame_group_id,
  278. msdu_start->phy_ppdu_id,
  279. msdu_start->msdu_length,
  280. msdu_start->ipsec_esp,
  281. msdu_start->l3_offset,
  282. msdu_start->ipsec_ah,
  283. msdu_start->l4_offset,
  284. msdu_start->msdu_number,
  285. msdu_start->decap_format,
  286. msdu_start->ipv4_proto,
  287. msdu_start->ipv6_proto,
  288. msdu_start->tcp_proto,
  289. msdu_start->udp_proto,
  290. msdu_start->ip_frag,
  291. msdu_start->tcp_only_ack,
  292. msdu_start->da_is_bcast_mcast,
  293. msdu_start->ip4_protocol_ip6_next_header,
  294. msdu_start->toeplitz_hash_2_or_4,
  295. msdu_start->flow_id_toeplitz,
  296. msdu_start->user_rssi,
  297. msdu_start->pkt_type,
  298. msdu_start->stbc,
  299. msdu_start->sgi,
  300. msdu_start->rate_mcs,
  301. msdu_start->receive_bandwidth,
  302. msdu_start->reception_type,
  303. msdu_start->ppdu_start_timestamp);
  304. hal_verbose_debug(
  305. "rx_msdu_start tlv (2/2) - "
  306. "sw_phy_meta_data: %x ",
  307. msdu_start->sw_phy_meta_data);
  308. }
  309. /**
  310. * hal_rx_dump_msdu_end_tlv_6750() - dump RX msdu_end TLV in structured
  311. * human readable format.
  312. * @pkttlvs: pointer to the pkttlvs.
  313. * @dbg_level: log level.
  314. *
  315. * Return: void
  316. */
  317. static void hal_rx_dump_msdu_end_tlv_6750(void *pkttlvs,
  318. uint8_t dbg_level)
  319. {
  320. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  321. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  322. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  323. "rx_msdu_end tlv (1/3) - "
  324. "rxpcu_mpdu_filter_in_category: %x "
  325. "sw_frame_group_id: %x "
  326. "phy_ppdu_id: %x "
  327. "ip_hdr_chksum: %x "
  328. "tcp_udp_chksum: %x "
  329. "key_id_octet: %x "
  330. "cce_super_rule: %x "
  331. "cce_classify_not_done_truncat: %x "
  332. "cce_classify_not_done_cce_dis: %x "
  333. "reported_mpdu_length: %x "
  334. "first_msdu: %x "
  335. "last_msdu: %x "
  336. "sa_idx_timeout: %x "
  337. "da_idx_timeout: %x "
  338. "msdu_limit_error: %x "
  339. "flow_idx_timeout: %x "
  340. "flow_idx_invalid: %x "
  341. "wifi_parser_error: %x "
  342. "amsdu_parser_error: %x",
  343. msdu_end->rxpcu_mpdu_filter_in_category,
  344. msdu_end->sw_frame_group_id,
  345. msdu_end->phy_ppdu_id,
  346. msdu_end->ip_hdr_chksum,
  347. msdu_end->tcp_udp_chksum,
  348. msdu_end->key_id_octet,
  349. msdu_end->cce_super_rule,
  350. msdu_end->cce_classify_not_done_truncate,
  351. msdu_end->cce_classify_not_done_cce_dis,
  352. msdu_end->reported_mpdu_length,
  353. msdu_end->first_msdu,
  354. msdu_end->last_msdu,
  355. msdu_end->sa_idx_timeout,
  356. msdu_end->da_idx_timeout,
  357. msdu_end->msdu_limit_error,
  358. msdu_end->flow_idx_timeout,
  359. msdu_end->flow_idx_invalid,
  360. msdu_end->wifi_parser_error,
  361. msdu_end->amsdu_parser_error);
  362. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  363. "rx_msdu_end tlv (2/3)- "
  364. "sa_is_valid: %x "
  365. "da_is_valid: %x "
  366. "da_is_mcbc: %x "
  367. "l3_header_padding: %x "
  368. "ipv6_options_crc: %x "
  369. "tcp_seq_number: %x "
  370. "tcp_ack_number: %x "
  371. "tcp_flag: %x "
  372. "lro_eligible: %x "
  373. "window_size: %x "
  374. "da_offset: %x "
  375. "sa_offset: %x "
  376. "da_offset_valid: %x "
  377. "sa_offset_valid: %x "
  378. "rule_indication_31_0: %x "
  379. "rule_indication_63_32: %x "
  380. "sa_idx: %x "
  381. "da_idx: %x "
  382. "msdu_drop: %x "
  383. "reo_destination_indication: %x "
  384. "flow_idx: %x "
  385. "fse_metadata: %x "
  386. "cce_metadata: %x "
  387. "sa_sw_peer_id: %x ",
  388. msdu_end->sa_is_valid,
  389. msdu_end->da_is_valid,
  390. msdu_end->da_is_mcbc,
  391. msdu_end->l3_header_padding,
  392. msdu_end->ipv6_options_crc,
  393. msdu_end->tcp_seq_number,
  394. msdu_end->tcp_ack_number,
  395. msdu_end->tcp_flag,
  396. msdu_end->lro_eligible,
  397. msdu_end->window_size,
  398. msdu_end->da_offset,
  399. msdu_end->sa_offset,
  400. msdu_end->da_offset_valid,
  401. msdu_end->sa_offset_valid,
  402. msdu_end->rule_indication_31_0,
  403. msdu_end->rule_indication_63_32,
  404. msdu_end->sa_idx,
  405. msdu_end->da_idx_or_sw_peer_id,
  406. msdu_end->msdu_drop,
  407. msdu_end->reo_destination_indication,
  408. msdu_end->flow_idx,
  409. msdu_end->fse_metadata,
  410. msdu_end->cce_metadata,
  411. msdu_end->sa_sw_peer_id);
  412. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  413. "rx_msdu_end tlv (3/3)"
  414. "aggregation_count %x "
  415. "flow_aggregation_continuation %x "
  416. "fisa_timeout %x "
  417. "cumulative_l4_checksum %x "
  418. "cumulative_ip_length %x",
  419. msdu_end->aggregation_count,
  420. msdu_end->flow_aggregation_continuation,
  421. msdu_end->fisa_timeout,
  422. msdu_end->cumulative_l4_checksum,
  423. msdu_end->cumulative_ip_length);
  424. }
  425. /*
  426. * Get tid from RX_MPDU_START
  427. */
  428. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  429. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  430. RX_MPDU_INFO_7_TID_OFFSET)), \
  431. RX_MPDU_INFO_7_TID_MASK, \
  432. RX_MPDU_INFO_7_TID_LSB))
  433. static uint32_t hal_rx_mpdu_start_tid_get_6750(uint8_t *buf)
  434. {
  435. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  436. struct rx_mpdu_start *mpdu_start =
  437. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  438. uint32_t tid;
  439. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  440. return tid;
  441. }
  442. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  443. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  444. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  445. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  446. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  447. /**
  448. * hal_rx_msdu_start_reception_type_get_6750() - API to get the reception type
  449. * Interval from rx_msdu_start
  450. * @buf: pointer to the start of RX PKT TLV header
  451. *
  452. * Return: uint32_t(reception_type)
  453. */
  454. static
  455. uint32_t hal_rx_msdu_start_reception_type_get_6750(uint8_t *buf)
  456. {
  457. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  458. struct rx_msdu_start *msdu_start =
  459. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  460. uint32_t reception_type;
  461. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  462. return reception_type;
  463. }
  464. /**
  465. * hal_rx_msdu_end_da_idx_get_6750() - API to get da_idx from rx_msdu_end TLV
  466. * @buf: pointer to the start of RX PKT TLV headers
  467. *
  468. * Return: da index
  469. */
  470. static uint16_t hal_rx_msdu_end_da_idx_get_6750(uint8_t *buf)
  471. {
  472. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  473. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  474. uint16_t da_idx;
  475. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  476. return da_idx;
  477. }
  478. /**
  479. * hal_rx_get_rx_fragment_number_6750() - API to retrieve rx fragment number
  480. * @buf: Network buffer
  481. *
  482. * Return: rx fragment number
  483. */
  484. static
  485. uint8_t hal_rx_get_rx_fragment_number_6750(uint8_t *buf)
  486. {
  487. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  488. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  489. /* Return first 4 bits as fragment number */
  490. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  491. DOT11_SEQ_FRAG_MASK);
  492. }
  493. /**
  494. * hal_rx_msdu_end_da_is_mcbc_get_6750() - API to check if pkt is MCBC
  495. * from rx_msdu_end TLV
  496. * @buf: pointer to the start of RX PKT TLV headers
  497. *
  498. * Return: da_is_mcbc
  499. */
  500. static uint8_t
  501. hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t *buf)
  502. {
  503. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  504. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  505. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  506. }
  507. /**
  508. * hal_rx_msdu_end_sa_is_valid_get_6750() - API to get_6750 the sa_is_valid bit
  509. * from rx_msdu_end TLV
  510. * @buf: pointer to the start of RX PKT TLV headers
  511. *
  512. * Return: sa_is_valid bit
  513. */
  514. static uint8_t
  515. hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t *buf)
  516. {
  517. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  518. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  519. uint8_t sa_is_valid;
  520. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  521. return sa_is_valid;
  522. }
  523. /**
  524. * hal_rx_msdu_end_sa_idx_get_6750() - API to get_6750 the sa_idx from
  525. * rx_msdu_end TLV
  526. * @buf: pointer to the start of RX PKT TLV headers
  527. *
  528. * Return: sa_idx (SA AST index)
  529. */
  530. static
  531. uint16_t hal_rx_msdu_end_sa_idx_get_6750(uint8_t *buf)
  532. {
  533. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  534. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  535. uint16_t sa_idx;
  536. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  537. return sa_idx;
  538. }
  539. /**
  540. * hal_rx_desc_is_first_msdu_6750() - Check if first msdu
  541. * @hw_desc_addr: hardware descriptor address
  542. *
  543. * Return: 0 - success/ non-zero failure
  544. */
  545. static uint32_t hal_rx_desc_is_first_msdu_6750(void *hw_desc_addr)
  546. {
  547. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  548. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  549. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  550. }
  551. /**
  552. * hal_rx_msdu_end_l3_hdr_padding_get_6750() - API to get the l3_header padding
  553. * from rx_msdu_end TLV
  554. * @buf: pointer to the start of RX PKT TLV headers
  555. *
  556. * Return: number of l3 header padding bytes
  557. */
  558. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t *buf)
  559. {
  560. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  561. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  562. uint32_t l3_header_padding;
  563. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  564. return l3_header_padding;
  565. }
  566. /**
  567. * hal_rx_encryption_info_valid_6750() - Returns encryption type.
  568. * @buf: rx_tlv_hdr of the received packet
  569. *
  570. * Return: encryption type
  571. */
  572. static uint32_t hal_rx_encryption_info_valid_6750(uint8_t *buf)
  573. {
  574. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  575. struct rx_mpdu_start *mpdu_start =
  576. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  577. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  578. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  579. return encryption_info;
  580. }
  581. /**
  582. * hal_rx_print_pn_6750() - Prints the PN of rx packet.
  583. * @buf: rx_tlv_hdr of the received packet
  584. *
  585. * Return: void
  586. */
  587. static void hal_rx_print_pn_6750(uint8_t *buf)
  588. {
  589. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  590. struct rx_mpdu_start *mpdu_start =
  591. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  592. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  593. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  594. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  595. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  596. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  597. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
  598. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  599. }
  600. /**
  601. * hal_rx_msdu_end_first_msdu_get_6750() - API to get first msdu status
  602. * from rx_msdu_end TLV
  603. * @buf: pointer to the start of RX PKT TLV headers
  604. *
  605. * Return: first_msdu
  606. */
  607. static uint8_t hal_rx_msdu_end_first_msdu_get_6750(uint8_t *buf)
  608. {
  609. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  610. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  611. uint8_t first_msdu;
  612. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  613. return first_msdu;
  614. }
  615. /**
  616. * hal_rx_msdu_end_da_is_valid_get_6750() - API to check if da is valid
  617. * from rx_msdu_end TLV
  618. * @buf: pointer to the start of RX PKT TLV headers
  619. *
  620. * Return: da_is_valid
  621. */
  622. static uint8_t hal_rx_msdu_end_da_is_valid_get_6750(uint8_t *buf)
  623. {
  624. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  625. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  626. uint8_t da_is_valid;
  627. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  628. return da_is_valid;
  629. }
  630. /**
  631. * hal_rx_msdu_end_last_msdu_get_6750() - API to get last msdu status
  632. * from rx_msdu_end TLV
  633. * @buf: pointer to the start of RX PKT TLV headers
  634. *
  635. * Return: last_msdu
  636. */
  637. static uint8_t hal_rx_msdu_end_last_msdu_get_6750(uint8_t *buf)
  638. {
  639. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  640. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  641. uint8_t last_msdu;
  642. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  643. return last_msdu;
  644. }
  645. /**
  646. * hal_rx_get_mpdu_mac_ad4_valid_6750() - Retrieves if mpdu 4th addr is valid
  647. * @buf: Network buffer
  648. *
  649. * Return: value of mpdu 4th address valid field
  650. */
  651. static bool hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t *buf)
  652. {
  653. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  654. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  655. bool ad4_valid = 0;
  656. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  657. return ad4_valid;
  658. }
  659. /**
  660. * hal_rx_mpdu_start_sw_peer_id_get_6750() - Retrieve sw peer_id
  661. * @buf: network buffer
  662. *
  663. * Return: sw peer_id
  664. */
  665. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t *buf)
  666. {
  667. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  668. struct rx_mpdu_start *mpdu_start =
  669. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  670. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  671. &mpdu_start->rx_mpdu_info_details);
  672. }
  673. /**
  674. * hal_rx_mpdu_get_to_ds_6750() - API to get the tods info from rx_mpdu_start
  675. * @buf: pointer to the start of RX PKT TLV header
  676. *
  677. * Return: uint32_t(to_ds)
  678. */
  679. static uint32_t hal_rx_mpdu_get_to_ds_6750(uint8_t *buf)
  680. {
  681. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  682. struct rx_mpdu_start *mpdu_start =
  683. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  684. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  685. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  686. }
  687. /**
  688. * hal_rx_mpdu_get_fr_ds_6750() - API to get the from ds info from rx_mpdu_start
  689. * @buf: pointer to the start of RX PKT TLV header
  690. *
  691. * Return: uint32_t(fr_ds)
  692. */
  693. static uint32_t hal_rx_mpdu_get_fr_ds_6750(uint8_t *buf)
  694. {
  695. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  696. struct rx_mpdu_start *mpdu_start =
  697. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  698. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  699. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  700. }
  701. /**
  702. * hal_rx_get_mpdu_frame_control_valid_6750() - Retrieves mpdu
  703. * frame control valid
  704. * @buf: Network buffer
  705. *
  706. * Return: value of frame control valid field
  707. */
  708. static uint8_t hal_rx_get_mpdu_frame_control_valid_6750(uint8_t *buf)
  709. {
  710. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  711. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  712. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  713. }
  714. /**
  715. * hal_rx_mpdu_get_addr1_6750() - API to check get address1 of the mpdu
  716. * @buf: pointer to the start of RX PKT TLV headera
  717. * @mac_addr: pointer to mac address
  718. *
  719. * Return: success/failure
  720. */
  721. static QDF_STATUS hal_rx_mpdu_get_addr1_6750(uint8_t *buf, uint8_t *mac_addr)
  722. {
  723. struct __attribute__((__packed__)) hal_addr1 {
  724. uint32_t ad1_31_0;
  725. uint16_t ad1_47_32;
  726. };
  727. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  728. struct rx_mpdu_start *mpdu_start =
  729. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  730. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  731. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  732. uint32_t mac_addr_ad1_valid;
  733. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  734. if (mac_addr_ad1_valid) {
  735. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  736. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  737. return QDF_STATUS_SUCCESS;
  738. }
  739. return QDF_STATUS_E_FAILURE;
  740. }
  741. /**
  742. * hal_rx_mpdu_get_addr2_6750() - API to check get address2 of the mpdu
  743. * in the packet
  744. * @buf: pointer to the start of RX PKT TLV header
  745. * @mac_addr: pointer to mac address
  746. *
  747. * Return: success/failure
  748. */
  749. static QDF_STATUS hal_rx_mpdu_get_addr2_6750(uint8_t *buf,
  750. uint8_t *mac_addr)
  751. {
  752. struct __attribute__((__packed__)) hal_addr2 {
  753. uint16_t ad2_15_0;
  754. uint32_t ad2_47_16;
  755. };
  756. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  757. struct rx_mpdu_start *mpdu_start =
  758. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  759. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  760. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  761. uint32_t mac_addr_ad2_valid;
  762. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  763. if (mac_addr_ad2_valid) {
  764. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  765. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  766. return QDF_STATUS_SUCCESS;
  767. }
  768. return QDF_STATUS_E_FAILURE;
  769. }
  770. /**
  771. * hal_rx_mpdu_get_addr3_6750() - API to get address3 of the mpdu
  772. * in the packet
  773. * @buf: pointer to the start of RX PKT TLV header
  774. * @mac_addr: pointer to mac address
  775. *
  776. * Return: success/failure
  777. */
  778. static QDF_STATUS hal_rx_mpdu_get_addr3_6750(uint8_t *buf, uint8_t *mac_addr)
  779. {
  780. struct __attribute__((__packed__)) hal_addr3 {
  781. uint32_t ad3_31_0;
  782. uint16_t ad3_47_32;
  783. };
  784. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  785. struct rx_mpdu_start *mpdu_start =
  786. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  787. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  788. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  789. uint32_t mac_addr_ad3_valid;
  790. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  791. if (mac_addr_ad3_valid) {
  792. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  793. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  794. return QDF_STATUS_SUCCESS;
  795. }
  796. return QDF_STATUS_E_FAILURE;
  797. }
  798. /**
  799. * hal_rx_mpdu_get_addr4_6750() - API to get address4 of the mpdu
  800. * in the packet
  801. * @buf: pointer to the start of RX PKT TLV header
  802. * @mac_addr: pointer to mac address
  803. *
  804. * Return: success/failure
  805. */
  806. static QDF_STATUS hal_rx_mpdu_get_addr4_6750(uint8_t *buf, uint8_t *mac_addr)
  807. {
  808. struct __attribute__((__packed__)) hal_addr4 {
  809. uint32_t ad4_31_0;
  810. uint16_t ad4_47_32;
  811. };
  812. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  813. struct rx_mpdu_start *mpdu_start =
  814. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  815. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  816. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  817. uint32_t mac_addr_ad4_valid;
  818. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  819. if (mac_addr_ad4_valid) {
  820. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  821. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  822. return QDF_STATUS_SUCCESS;
  823. }
  824. return QDF_STATUS_E_FAILURE;
  825. }
  826. /**
  827. * hal_rx_get_mpdu_sequence_control_valid_6750() - Get mpdu sequence
  828. * control valid
  829. * @buf: Network buffer
  830. *
  831. * Return: value of sequence control valid field
  832. */
  833. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t *buf)
  834. {
  835. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  836. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  837. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  838. }
  839. /**
  840. * hal_rx_is_unicast_6750() - check packet is unicast frame or not.
  841. * @buf: pointer to rx pkt TLV.
  842. *
  843. * Return: true on unicast.
  844. */
  845. static bool hal_rx_is_unicast_6750(uint8_t *buf)
  846. {
  847. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  848. struct rx_mpdu_start *mpdu_start =
  849. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  850. uint32_t grp_id;
  851. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  852. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  853. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  854. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  855. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  856. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  857. }
  858. /**
  859. * hal_rx_tid_get_6750() - get tid based on qos control valid.
  860. * @hal_soc_hdl: hal_soc handle
  861. * @buf: pointer to rx pkt TLV.
  862. *
  863. * Return: tid
  864. */
  865. static uint32_t hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  866. {
  867. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  868. struct rx_mpdu_start *mpdu_start =
  869. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  870. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  871. uint8_t qos_control_valid =
  872. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  873. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  874. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  875. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  876. if (qos_control_valid)
  877. return hal_rx_mpdu_start_tid_get_6750(buf);
  878. return HAL_RX_NON_QOS_TID;
  879. }
  880. /**
  881. * hal_rx_hw_desc_get_ppduid_get_6750() - retrieve ppdu id
  882. * @rx_tlv_hdr: rx tlv header
  883. * @rxdma_dst_ring_desc: rxdma HW descriptor
  884. *
  885. * Return: ppdu id
  886. */
  887. static uint32_t hal_rx_hw_desc_get_ppduid_get_6750(void *rx_tlv_hdr,
  888. void *rxdma_dst_ring_desc)
  889. {
  890. struct rx_mpdu_info *rx_mpdu_info;
  891. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  892. rx_mpdu_info =
  893. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  894. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  895. }
  896. /**
  897. * hal_reo_status_get_header_6750() - Process reo desc info
  898. * @ring_desc: REO status ring descriptor
  899. * @b: tlv type info
  900. * @h1: Pointer to hal_reo_status_header where info to be stored
  901. *
  902. * Return - none.
  903. *
  904. */
  905. static void hal_reo_status_get_header_6750(hal_ring_desc_t ring_desc, int b,
  906. void *h1)
  907. {
  908. uint32_t *d = (uint32_t *)ring_desc;
  909. uint32_t val1 = 0;
  910. struct hal_reo_status_header *h =
  911. (struct hal_reo_status_header *)h1;
  912. /* Offsets of descriptor fields defined in HW headers start
  913. * from the field after TLV header
  914. */
  915. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  916. switch (b) {
  917. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  918. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  919. STATUS_HEADER_REO_STATUS_NUMBER)];
  920. break;
  921. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  922. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  923. STATUS_HEADER_REO_STATUS_NUMBER)];
  924. break;
  925. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  926. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  927. STATUS_HEADER_REO_STATUS_NUMBER)];
  928. break;
  929. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  930. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  931. STATUS_HEADER_REO_STATUS_NUMBER)];
  932. break;
  933. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  934. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  935. STATUS_HEADER_REO_STATUS_NUMBER)];
  936. break;
  937. case HAL_REO_DESC_THRES_STATUS_TLV:
  938. val1 =
  939. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  940. STATUS_HEADER_REO_STATUS_NUMBER)];
  941. break;
  942. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  943. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  944. STATUS_HEADER_REO_STATUS_NUMBER)];
  945. break;
  946. default:
  947. qdf_nofl_err("ERROR: Unknown tlv\n");
  948. break;
  949. }
  950. h->cmd_num =
  951. HAL_GET_FIELD(
  952. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  953. val1);
  954. h->exec_time =
  955. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  956. CMD_EXECUTION_TIME, val1);
  957. h->status =
  958. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  959. REO_CMD_EXECUTION_STATUS, val1);
  960. switch (b) {
  961. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  962. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  963. STATUS_HEADER_TIMESTAMP)];
  964. break;
  965. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  966. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  967. STATUS_HEADER_TIMESTAMP)];
  968. break;
  969. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  970. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  971. STATUS_HEADER_TIMESTAMP)];
  972. break;
  973. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  974. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  975. STATUS_HEADER_TIMESTAMP)];
  976. break;
  977. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  978. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  979. STATUS_HEADER_TIMESTAMP)];
  980. break;
  981. case HAL_REO_DESC_THRES_STATUS_TLV:
  982. val1 =
  983. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  984. STATUS_HEADER_TIMESTAMP)];
  985. break;
  986. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  987. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  988. STATUS_HEADER_TIMESTAMP)];
  989. break;
  990. default:
  991. qdf_nofl_err("ERROR: Unknown tlv\n");
  992. break;
  993. }
  994. h->tstamp =
  995. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  996. }
  997. /**
  998. * hal_tx_desc_set_mesh_en_6750() - Set mesh_enable flag in Tx descriptor
  999. * @desc: Handle to Tx Descriptor
  1000. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1001. * enabling the interpretation of the 'Mesh Control Present' bit
  1002. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1003. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1004. * is present between the header and the LLC.
  1005. *
  1006. * Return: void
  1007. */
  1008. static inline
  1009. void hal_tx_desc_set_mesh_en_6750(void *desc, uint8_t en)
  1010. {
  1011. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1012. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1013. }
  1014. static
  1015. void *hal_rx_msdu0_buffer_addr_lsb_6750(void *link_desc_va)
  1016. {
  1017. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1018. }
  1019. static
  1020. void *hal_rx_msdu_desc_info_ptr_get_6750(void *msdu0)
  1021. {
  1022. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1023. }
  1024. static
  1025. void *hal_ent_mpdu_desc_info_6750(void *ent_ring_desc)
  1026. {
  1027. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1028. }
  1029. static
  1030. void *hal_dst_mpdu_desc_info_6750(void *dst_ring_desc)
  1031. {
  1032. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1033. }
  1034. static
  1035. uint8_t hal_rx_get_fc_valid_6750(uint8_t *buf)
  1036. {
  1037. return HAL_RX_GET_FC_VALID(buf);
  1038. }
  1039. static uint8_t hal_rx_get_to_ds_flag_6750(uint8_t *buf)
  1040. {
  1041. return HAL_RX_GET_TO_DS_FLAG(buf);
  1042. }
  1043. static uint8_t hal_rx_get_mac_addr2_valid_6750(uint8_t *buf)
  1044. {
  1045. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1046. }
  1047. static uint8_t hal_rx_get_filter_category_6750(uint8_t *buf)
  1048. {
  1049. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1050. }
  1051. static uint32_t
  1052. hal_rx_get_ppdu_id_6750(uint8_t *buf)
  1053. {
  1054. return HAL_RX_GET_PPDU_ID(buf);
  1055. }
  1056. /**
  1057. * hal_reo_config_6750() - Set reo config parameters
  1058. * @soc: hal soc handle
  1059. * @reg_val: value to be set
  1060. * @reo_params: reo parameters
  1061. *
  1062. * Return: void
  1063. */
  1064. static
  1065. void hal_reo_config_6750(struct hal_soc *soc,
  1066. uint32_t reg_val,
  1067. struct hal_reo_params *reo_params)
  1068. {
  1069. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1070. }
  1071. /**
  1072. * hal_rx_msdu_desc_info_get_ptr_6750() - Get msdu desc info ptr
  1073. * @msdu_details_ptr: Pointer to msdu_details_ptr
  1074. *
  1075. * Return - Pointer to rx_msdu_desc_info structure.
  1076. *
  1077. */
  1078. static void *hal_rx_msdu_desc_info_get_ptr_6750(void *msdu_details_ptr)
  1079. {
  1080. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1081. }
  1082. /**
  1083. * hal_rx_link_desc_msdu0_ptr_6750() - Get pointer to rx_msdu details
  1084. * @link_desc: Pointer to link desc
  1085. *
  1086. * Return - Pointer to rx_msdu_details structure
  1087. *
  1088. */
  1089. static void *hal_rx_link_desc_msdu0_ptr_6750(void *link_desc)
  1090. {
  1091. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1092. }
  1093. /**
  1094. * hal_rx_msdu_flow_idx_get_6750() - API to get flow index
  1095. * from rx_msdu_end TLV
  1096. * @buf: pointer to the start of RX PKT TLV headers
  1097. *
  1098. * Return: flow index value from MSDU END TLV
  1099. */
  1100. static inline uint32_t hal_rx_msdu_flow_idx_get_6750(uint8_t *buf)
  1101. {
  1102. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1103. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1104. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1105. }
  1106. /**
  1107. * hal_rx_msdu_flow_idx_invalid_6750() - API to get flow index invalid
  1108. * from rx_msdu_end TLV
  1109. * @buf: pointer to the start of RX PKT TLV headers
  1110. *
  1111. * Return: flow index invalid value from MSDU END TLV
  1112. */
  1113. static bool hal_rx_msdu_flow_idx_invalid_6750(uint8_t *buf)
  1114. {
  1115. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1116. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1117. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1118. }
  1119. /**
  1120. * hal_rx_msdu_flow_idx_timeout_6750() - API to get flow index timeout
  1121. * from rx_msdu_end TLV
  1122. * @buf: pointer to the start of RX PKT TLV headers
  1123. *
  1124. * Return: flow index timeout value from MSDU END TLV
  1125. */
  1126. static bool hal_rx_msdu_flow_idx_timeout_6750(uint8_t *buf)
  1127. {
  1128. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1129. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1130. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1131. }
  1132. /**
  1133. * hal_rx_msdu_fse_metadata_get_6750() - API to get FSE metadata
  1134. * from rx_msdu_end TLV
  1135. * @buf: pointer to the start of RX PKT TLV headers
  1136. *
  1137. * Return: fse metadata value from MSDU END TLV
  1138. */
  1139. static uint32_t hal_rx_msdu_fse_metadata_get_6750(uint8_t *buf)
  1140. {
  1141. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1142. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1143. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1144. }
  1145. /**
  1146. * hal_rx_msdu_cce_metadata_get_6750() - API to get CCE metadata
  1147. * from rx_msdu_end TLV
  1148. * @buf: pointer to the start of RX PKT TLV headers
  1149. *
  1150. * Return: cce_metadata
  1151. */
  1152. static uint16_t
  1153. hal_rx_msdu_cce_metadata_get_6750(uint8_t *buf)
  1154. {
  1155. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1156. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1157. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1158. }
  1159. /**
  1160. * hal_rx_msdu_get_flow_params_6750() - API to get flow index, flow index
  1161. * invalid and flow index timeout from
  1162. * rx_msdu_end TLV
  1163. * @buf: pointer to the start of RX PKT TLV headers
  1164. * @flow_invalid: pointer to return value of flow_idx_valid
  1165. * @flow_timeout: pointer to return value of flow_idx_timeout
  1166. * @flow_index: pointer to return value of flow_idx
  1167. *
  1168. * Return: none
  1169. */
  1170. static inline void
  1171. hal_rx_msdu_get_flow_params_6750(uint8_t *buf,
  1172. bool *flow_invalid,
  1173. bool *flow_timeout,
  1174. uint32_t *flow_index)
  1175. {
  1176. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1177. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1178. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1179. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1180. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1181. }
  1182. /**
  1183. * hal_rx_tlv_get_tcp_chksum_6750() - API to get tcp checksum
  1184. * @buf: rx_tlv_hdr
  1185. *
  1186. * Return: tcp checksum
  1187. */
  1188. static uint16_t
  1189. hal_rx_tlv_get_tcp_chksum_6750(uint8_t *buf)
  1190. {
  1191. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1192. }
  1193. /**
  1194. * hal_rx_get_rx_sequence_6750() - Function to retrieve rx sequence number
  1195. * @buf: Network buffer
  1196. *
  1197. * Return: rx sequence number
  1198. */
  1199. static
  1200. uint16_t hal_rx_get_rx_sequence_6750(uint8_t *buf)
  1201. {
  1202. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1203. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1204. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1205. }
  1206. #define UMAC_WINDOW_REMAP_RANGE 0x14
  1207. #define CE_WINDOW_REMAP_RANGE 0x37
  1208. #define CMEM_WINDOW_REMAP_RANGE 0x2
  1209. /**
  1210. * hal_get_window_address_6750() - Function to get hp/tp address
  1211. * @hal_soc: Pointer to hal_soc
  1212. * @addr: address offset of register
  1213. *
  1214. * Return: modified address offset of register
  1215. */
  1216. static inline qdf_iomem_t hal_get_window_address_6750(struct hal_soc *hal_soc,
  1217. qdf_iomem_t addr)
  1218. {
  1219. uint32_t offset;
  1220. uint32_t window;
  1221. uint8_t scale;
  1222. offset = addr - hal_soc->dev_base_addr;
  1223. window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  1224. /* UMAC: 2nd window, CE: 3rd window, CMEM: 4th window */
  1225. switch (window) {
  1226. case UMAC_WINDOW_REMAP_RANGE:
  1227. scale = 1;
  1228. break;
  1229. case CE_WINDOW_REMAP_RANGE:
  1230. scale = 2;
  1231. break;
  1232. case CMEM_WINDOW_REMAP_RANGE:
  1233. scale = 3;
  1234. break;
  1235. default:
  1236. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1237. "%s: ERROR: Accessing Wrong register\n", __func__);
  1238. qdf_assert_always(0);
  1239. return 0;
  1240. }
  1241. return hal_soc->dev_base_addr + (scale * WINDOW_START) +
  1242. (offset & WINDOW_RANGE_MASK);
  1243. }
  1244. /**
  1245. * hal_rx_get_fisa_cumulative_l4_checksum_6750() - Retrieve cumulative
  1246. * checksum
  1247. * @buf: buffer pointer
  1248. *
  1249. * Return: cumulative checksum
  1250. */
  1251. static inline
  1252. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6750(uint8_t *buf)
  1253. {
  1254. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1255. }
  1256. /**
  1257. * hal_rx_get_fisa_cumulative_ip_length_6750() - Retrieve cumulative
  1258. * ip length
  1259. * @buf: buffer pointer
  1260. *
  1261. * Return: cumulative length
  1262. */
  1263. static inline
  1264. uint16_t hal_rx_get_fisa_cumulative_ip_length_6750(uint8_t *buf)
  1265. {
  1266. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1267. }
  1268. /**
  1269. * hal_rx_get_udp_proto_6750() - Retrieve udp proto value
  1270. * @buf: buffer
  1271. *
  1272. * Return: udp proto bit
  1273. */
  1274. static inline
  1275. bool hal_rx_get_udp_proto_6750(uint8_t *buf)
  1276. {
  1277. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1278. }
  1279. /**
  1280. * hal_rx_get_flow_agg_continuation_6750() - retrieve flow agg
  1281. * continuation
  1282. * @buf: buffer
  1283. *
  1284. * Return: flow agg
  1285. */
  1286. static inline
  1287. bool hal_rx_get_flow_agg_continuation_6750(uint8_t *buf)
  1288. {
  1289. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1290. }
  1291. /**
  1292. * hal_rx_get_flow_agg_count_6750()- Retrieve flow agg count
  1293. * @buf: buffer
  1294. *
  1295. * Return: flow agg count
  1296. */
  1297. static inline
  1298. uint8_t hal_rx_get_flow_agg_count_6750(uint8_t *buf)
  1299. {
  1300. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1301. }
  1302. /**
  1303. * hal_rx_get_fisa_timeout_6750() - Retrieve fisa timeout
  1304. * @buf: buffer
  1305. *
  1306. * Return: fisa timeout
  1307. */
  1308. static inline
  1309. bool hal_rx_get_fisa_timeout_6750(uint8_t *buf)
  1310. {
  1311. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1312. }
  1313. /**
  1314. * hal_rx_mpdu_start_tlv_tag_valid_6750() - API to check if RX_MPDU_START
  1315. * tlv tag is valid
  1316. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  1317. *
  1318. * Return: true if RX_MPDU_START is valid, else false.
  1319. */
  1320. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6750(void *rx_tlv_hdr)
  1321. {
  1322. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1323. uint32_t tlv_tag;
  1324. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1325. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1326. }
  1327. /**
  1328. * hal_reo_set_err_dst_remap_6750() - Function to set REO error destination
  1329. * ring remap register
  1330. * @hal_soc: Pointer to hal_soc
  1331. *
  1332. * Return: none.
  1333. */
  1334. static void
  1335. hal_reo_set_err_dst_remap_6750(void *hal_soc)
  1336. {
  1337. /*
  1338. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1339. * frame routed to REO2TCL ring.
  1340. */
  1341. uint32_t dst_remap_ix0 =
  1342. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1343. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1344. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1345. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1346. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1347. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1348. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1349. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1350. uint32_t dst_remap_ix1 =
  1351. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1352. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1353. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1354. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1355. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1356. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1357. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1358. HAL_REG_WRITE(hal_soc,
  1359. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1360. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1361. dst_remap_ix0);
  1362. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1363. HAL_REG_READ(
  1364. hal_soc,
  1365. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1366. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1367. HAL_REG_WRITE(hal_soc,
  1368. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1369. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1370. dst_remap_ix1);
  1371. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1372. HAL_REG_READ(
  1373. hal_soc,
  1374. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1375. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1376. }
  1377. /**
  1378. * hal_rx_flow_setup_fse_6750() - Setup a flow search entry in HW FST
  1379. * @rx_fst: Pointer to the Rx Flow Search Table
  1380. * @table_offset: offset into the table where the flow is to be setup
  1381. * @rx_flow: Flow Parameters
  1382. *
  1383. * Flow table entry fields are updated in host byte order, little endian order.
  1384. *
  1385. * Return: Success/Failure
  1386. */
  1387. static void *
  1388. hal_rx_flow_setup_fse_6750(uint8_t *rx_fst, uint32_t table_offset,
  1389. uint8_t *rx_flow)
  1390. {
  1391. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1392. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1393. uint8_t *fse;
  1394. bool fse_valid;
  1395. if (table_offset >= fst->max_entries) {
  1396. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1397. "HAL FSE table offset %u exceeds max entries %u",
  1398. table_offset, fst->max_entries);
  1399. return NULL;
  1400. }
  1401. fse = (uint8_t *)fst->base_vaddr +
  1402. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1403. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1404. if (fse_valid) {
  1405. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1406. "HAL FSE %pK already valid", fse);
  1407. return NULL;
  1408. }
  1409. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1410. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1411. (flow->tuple_info.src_ip_127_96));
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1414. (flow->tuple_info.src_ip_95_64));
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1417. (flow->tuple_info.src_ip_63_32));
  1418. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1419. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1420. (flow->tuple_info.src_ip_31_0));
  1421. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1422. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1423. (flow->tuple_info.dest_ip_127_96));
  1424. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1425. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1426. (flow->tuple_info.dest_ip_95_64));
  1427. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1428. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1429. (flow->tuple_info.dest_ip_63_32));
  1430. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1431. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1432. (flow->tuple_info.dest_ip_31_0));
  1433. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1434. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1435. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1436. (flow->tuple_info.dest_port));
  1437. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1438. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1439. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1440. (flow->tuple_info.src_port));
  1441. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1442. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1443. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1444. flow->tuple_info.l4_protocol);
  1445. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1446. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1447. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1448. flow->reo_destination_handler);
  1449. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1450. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1451. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1452. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1453. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1454. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1455. (flow->fse_metadata));
  1456. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1457. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1458. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1459. REO_DESTINATION_INDICATION,
  1460. flow->reo_destination_indication);
  1461. /* Reset all the other fields in FSE */
  1462. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1463. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1464. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1465. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1466. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1467. return fse;
  1468. }
  1469. /**
  1470. * hal_rx_flow_setup_cmem_fse_6750() - Setup a flow search entry in HW CMEM FST
  1471. * @hal_soc: hal_soc reference
  1472. * @cmem_ba: CMEM base address
  1473. * @table_offset: offset into the table where the flow is to be setup
  1474. * @rx_flow: Flow Parameters
  1475. *
  1476. * Return: Success/Failure
  1477. */
  1478. static uint32_t
  1479. hal_rx_flow_setup_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t cmem_ba,
  1480. uint32_t table_offset, uint8_t *rx_flow)
  1481. {
  1482. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1483. uint32_t fse_offset;
  1484. uint32_t value;
  1485. fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1486. /* Reset the Valid bit */
  1487. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1488. VALID), 0);
  1489. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1490. (flow->tuple_info.src_ip_127_96));
  1491. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_0,
  1492. SRC_IP_127_96), value);
  1493. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1494. (flow->tuple_info.src_ip_95_64));
  1495. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_1,
  1496. SRC_IP_95_64), value);
  1497. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1498. (flow->tuple_info.src_ip_63_32));
  1499. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_2,
  1500. SRC_IP_63_32), value);
  1501. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1502. (flow->tuple_info.src_ip_31_0));
  1503. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_3,
  1504. SRC_IP_31_0), value);
  1505. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1506. (flow->tuple_info.dest_ip_127_96));
  1507. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_4,
  1508. DEST_IP_127_96), value);
  1509. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1510. (flow->tuple_info.dest_ip_95_64));
  1511. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_5,
  1512. DEST_IP_95_64), value);
  1513. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1514. (flow->tuple_info.dest_ip_63_32));
  1515. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_6,
  1516. DEST_IP_63_32), value);
  1517. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1518. (flow->tuple_info.dest_ip_31_0));
  1519. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_7,
  1520. DEST_IP_31_0), value);
  1521. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1522. (flow->tuple_info.dest_port));
  1523. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1524. (flow->tuple_info.src_port));
  1525. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_8,
  1526. SRC_PORT), value);
  1527. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1528. (flow->fse_metadata));
  1529. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_10,
  1530. METADATA), value);
  1531. /* Reset all the other fields in FSE */
  1532. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_11,
  1533. MSDU_COUNT), 0);
  1534. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_12,
  1535. MSDU_BYTE_COUNT), 0);
  1536. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13,
  1537. TIMESTAMP), 0);
  1538. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1539. flow->tuple_info.l4_protocol);
  1540. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1541. flow->reo_destination_handler);
  1542. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1543. REO_DESTINATION_INDICATION,
  1544. flow->reo_destination_indication);
  1545. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1546. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1547. L4_PROTOCOL), value);
  1548. return fse_offset;
  1549. }
  1550. /**
  1551. * hal_rx_flow_get_cmem_fse_ts_6750() - Get timestamp field from CMEM FSE
  1552. * @hal_soc: hal_soc reference
  1553. * @fse_offset: CMEM FSE offset
  1554. *
  1555. * Return: Timestamp
  1556. */
  1557. static uint32_t hal_rx_flow_get_cmem_fse_ts_6750(struct hal_soc *hal_soc,
  1558. uint32_t fse_offset)
  1559. {
  1560. return HAL_CMEM_READ(hal_soc, fse_offset +
  1561. HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP));
  1562. }
  1563. /**
  1564. * hal_rx_flow_get_cmem_fse_6750() - Get FSE from CMEM
  1565. * @hal_soc: hal_soc reference
  1566. * @fse_offset: CMEM FSE offset
  1567. * @fse: reference where FSE will be copied
  1568. * @len: length of FSE
  1569. *
  1570. * Return: If read is successful or not
  1571. */
  1572. static void
  1573. hal_rx_flow_get_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t fse_offset,
  1574. uint32_t *fse, qdf_size_t len)
  1575. {
  1576. int i;
  1577. if (len != HAL_RX_FST_ENTRY_SIZE)
  1578. return;
  1579. for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
  1580. fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
  1581. }
  1582. /**
  1583. * hal_rx_msdu_get_reo_destination_indication_6750() - API to get
  1584. * reo_destination_indication from rx_msdu_end TLV
  1585. * @buf: pointer to the start of RX PKT TLV headers
  1586. * @reo_destination_indication: pointer to return value of reo_destination_indication
  1587. *
  1588. * Return: none
  1589. */
  1590. static void
  1591. hal_rx_msdu_get_reo_destination_indication_6750(uint8_t *buf,
  1592. uint32_t *reo_destination_indication)
  1593. {
  1594. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1595. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1596. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1597. }
  1598. static
  1599. void hal_compute_reo_remap_ix2_ix3_6750(uint32_t *ring, uint32_t num_rings,
  1600. uint32_t *remap1, uint32_t *remap2)
  1601. {
  1602. switch (num_rings) {
  1603. case 3:
  1604. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1605. HAL_REO_REMAP_IX2(ring[1], 17) |
  1606. HAL_REO_REMAP_IX2(ring[2], 18) |
  1607. HAL_REO_REMAP_IX2(ring[0], 19) |
  1608. HAL_REO_REMAP_IX2(ring[1], 20) |
  1609. HAL_REO_REMAP_IX2(ring[2], 21) |
  1610. HAL_REO_REMAP_IX2(ring[0], 22) |
  1611. HAL_REO_REMAP_IX2(ring[1], 23);
  1612. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1613. HAL_REO_REMAP_IX3(ring[0], 25) |
  1614. HAL_REO_REMAP_IX3(ring[1], 26) |
  1615. HAL_REO_REMAP_IX3(ring[2], 27) |
  1616. HAL_REO_REMAP_IX3(ring[0], 28) |
  1617. HAL_REO_REMAP_IX3(ring[1], 29) |
  1618. HAL_REO_REMAP_IX3(ring[2], 30) |
  1619. HAL_REO_REMAP_IX3(ring[0], 31);
  1620. break;
  1621. case 4:
  1622. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1623. HAL_REO_REMAP_IX2(ring[1], 17) |
  1624. HAL_REO_REMAP_IX2(ring[2], 18) |
  1625. HAL_REO_REMAP_IX2(ring[3], 19) |
  1626. HAL_REO_REMAP_IX2(ring[0], 20) |
  1627. HAL_REO_REMAP_IX2(ring[1], 21) |
  1628. HAL_REO_REMAP_IX2(ring[2], 22) |
  1629. HAL_REO_REMAP_IX2(ring[3], 23);
  1630. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1631. HAL_REO_REMAP_IX3(ring[1], 25) |
  1632. HAL_REO_REMAP_IX3(ring[2], 26) |
  1633. HAL_REO_REMAP_IX3(ring[3], 27) |
  1634. HAL_REO_REMAP_IX3(ring[0], 28) |
  1635. HAL_REO_REMAP_IX3(ring[1], 29) |
  1636. HAL_REO_REMAP_IX3(ring[2], 30) |
  1637. HAL_REO_REMAP_IX3(ring[3], 31);
  1638. break;
  1639. }
  1640. }
  1641. static
  1642. void hal_compute_reo_remap_ix0_6750(uint32_t *remap0)
  1643. {
  1644. *remap0 = HAL_REO_REMAP_IX0(REO_REMAP_SW1, 0) |
  1645. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  1646. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  1647. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  1648. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  1649. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  1650. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  1651. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  1652. }
  1653. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1654. /**
  1655. * hal_get_first_wow_wakeup_packet_6750() - Function to retrieve
  1656. * rx_msdu_end_1_reserved_1a
  1657. * @buf: Network buffer
  1658. *
  1659. * reserved_1a is used by target to tag the first packet that wakes up host from
  1660. * WoW
  1661. *
  1662. * Dummy function for QCA6750
  1663. *
  1664. * Return: 1 to indicate it is first packet received that wakes up host from
  1665. * WoW. Otherwise 0
  1666. */
  1667. static inline uint8_t hal_get_first_wow_wakeup_packet_6750(uint8_t *buf)
  1668. {
  1669. return 0;
  1670. }
  1671. #endif
  1672. static void hal_hw_txrx_ops_attach_qca6750(struct hal_soc *hal_soc)
  1673. {
  1674. /* init and setup */
  1675. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1676. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1677. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1678. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1679. hal_soc->ops->hal_get_window_address = hal_get_window_address_6750;
  1680. hal_soc->ops->hal_reo_set_err_dst_remap = hal_reo_set_err_dst_remap_6750;
  1681. /* tx */
  1682. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1683. hal_tx_desc_set_dscp_tid_table_id_6750;
  1684. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6750;
  1685. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6750;
  1686. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6750;
  1687. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1688. hal_tx_desc_set_buf_addr_generic_li;
  1689. hal_soc->ops->hal_tx_desc_set_search_type =
  1690. hal_tx_desc_set_search_type_generic_li;
  1691. hal_soc->ops->hal_tx_desc_set_search_index =
  1692. hal_tx_desc_set_search_index_generic_li;
  1693. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1694. hal_tx_desc_set_cache_set_num_generic_li;
  1695. hal_soc->ops->hal_tx_comp_get_status =
  1696. hal_tx_comp_get_status_generic_li;
  1697. hal_soc->ops->hal_tx_comp_get_release_reason =
  1698. hal_tx_comp_get_release_reason_generic_li;
  1699. hal_soc->ops->hal_get_wbm_internal_error =
  1700. hal_get_wbm_internal_error_generic_li;
  1701. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6750;
  1702. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1703. hal_tx_init_cmd_credit_ring_6750;
  1704. /* rx */
  1705. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1706. hal_rx_msdu_start_nss_get_6750;
  1707. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1708. hal_rx_mon_hw_desc_get_mpdu_status_6750;
  1709. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6750;
  1710. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1711. hal_rx_proc_phyrx_other_receive_info_tlv_6750;
  1712. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6750;
  1713. hal_soc->ops->hal_rx_dump_rx_attention_tlv =
  1714. hal_rx_dump_rx_attention_tlv_generic_li;
  1715. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1716. hal_rx_dump_msdu_start_tlv_6750;
  1717. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1718. hal_rx_dump_mpdu_start_tlv_generic_li;
  1719. hal_soc->ops->hal_rx_dump_mpdu_end_tlv =
  1720. hal_rx_dump_mpdu_end_tlv_generic_li;
  1721. hal_soc->ops->hal_rx_dump_pkt_hdr_tlv =
  1722. hal_rx_dump_pkt_hdr_tlv_generic_li;
  1723. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6750;
  1724. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1725. hal_rx_mpdu_start_tid_get_6750;
  1726. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1727. hal_rx_msdu_start_reception_type_get_6750;
  1728. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1729. hal_rx_msdu_end_da_idx_get_6750;
  1730. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1731. hal_rx_msdu_desc_info_get_ptr_6750;
  1732. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1733. hal_rx_link_desc_msdu0_ptr_6750;
  1734. hal_soc->ops->hal_reo_status_get_header =
  1735. hal_reo_status_get_header_6750;
  1736. hal_soc->ops->hal_rx_status_get_tlv_info =
  1737. hal_rx_status_get_tlv_info_generic_li;
  1738. hal_soc->ops->hal_rx_wbm_err_info_get =
  1739. hal_rx_wbm_err_info_get_generic_li;
  1740. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1741. hal_tx_set_pcp_tid_map_generic_li;
  1742. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1743. hal_tx_update_pcp_tid_generic_li;
  1744. hal_soc->ops->hal_tx_set_tidmap_prty =
  1745. hal_tx_update_tidmap_prty_generic_li;
  1746. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1747. hal_rx_get_rx_fragment_number_6750;
  1748. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1749. hal_rx_msdu_end_da_is_mcbc_get_6750;
  1750. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1751. hal_rx_msdu_end_sa_is_valid_get_6750;
  1752. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1753. hal_rx_msdu_end_sa_idx_get_6750;
  1754. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1755. hal_rx_desc_is_first_msdu_6750;
  1756. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1757. hal_rx_msdu_end_l3_hdr_padding_get_6750;
  1758. hal_soc->ops->hal_rx_encryption_info_valid =
  1759. hal_rx_encryption_info_valid_6750;
  1760. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6750;
  1761. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1762. hal_rx_msdu_end_first_msdu_get_6750;
  1763. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1764. hal_rx_msdu_end_da_is_valid_get_6750;
  1765. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1766. hal_rx_msdu_end_last_msdu_get_6750;
  1767. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1768. hal_rx_get_mpdu_mac_ad4_valid_6750;
  1769. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1770. hal_rx_mpdu_start_sw_peer_id_get_6750;
  1771. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1772. hal_rx_mpdu_peer_meta_data_get_li;
  1773. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6750;
  1774. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6750;
  1775. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1776. hal_rx_get_mpdu_frame_control_valid_6750;
  1777. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1778. hal_rx_get_frame_ctrl_field_li;
  1779. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6750;
  1780. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6750;
  1781. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6750;
  1782. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6750;
  1783. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1784. hal_rx_get_mpdu_sequence_control_valid_6750;
  1785. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6750;
  1786. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6750;
  1787. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1788. hal_rx_hw_desc_get_ppduid_get_6750;
  1789. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1790. hal_rx_msdu0_buffer_addr_lsb_6750;
  1791. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1792. hal_rx_msdu_desc_info_ptr_get_6750;
  1793. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6750;
  1794. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6750;
  1795. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6750;
  1796. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6750;
  1797. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1798. hal_rx_get_mac_addr2_valid_6750;
  1799. hal_soc->ops->hal_rx_get_filter_category =
  1800. hal_rx_get_filter_category_6750;
  1801. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6750;
  1802. hal_soc->ops->hal_reo_config = hal_reo_config_6750;
  1803. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6750;
  1804. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1805. hal_rx_msdu_flow_idx_invalid_6750;
  1806. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1807. hal_rx_msdu_flow_idx_timeout_6750;
  1808. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1809. hal_rx_msdu_fse_metadata_get_6750;
  1810. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1811. hal_rx_msdu_cce_match_get_li;
  1812. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1813. hal_rx_msdu_cce_metadata_get_6750;
  1814. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1815. hal_rx_msdu_get_flow_params_6750;
  1816. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1817. hal_rx_tlv_get_tcp_chksum_6750;
  1818. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6750;
  1819. #if defined(QCA_WIFI_QCA6750) && defined(WLAN_CFR_ENABLE) && \
  1820. defined(WLAN_ENH_CFR_ENABLE)
  1821. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6750;
  1822. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6750;
  1823. #endif
  1824. /* rx - msdu end fast path info fields */
  1825. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1826. hal_rx_msdu_packet_metadata_get_generic_li;
  1827. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1828. hal_rx_get_fisa_cumulative_l4_checksum_6750;
  1829. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1830. hal_rx_get_fisa_cumulative_ip_length_6750;
  1831. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6750;
  1832. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1833. hal_rx_get_flow_agg_continuation_6750;
  1834. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1835. hal_rx_get_flow_agg_count_6750;
  1836. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6750;
  1837. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1838. hal_rx_mpdu_start_tlv_tag_valid_6750;
  1839. /* rx - TLV struct offsets */
  1840. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1841. hal_rx_msdu_end_offset_get_generic;
  1842. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1843. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1844. hal_rx_msdu_start_offset_get_generic;
  1845. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1846. hal_rx_mpdu_start_offset_get_generic;
  1847. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1848. hal_rx_mpdu_end_offset_get_generic;
  1849. #ifndef NO_RX_PKT_HDR_TLV
  1850. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1851. hal_rx_pkt_tlv_offset_get_generic;
  1852. #endif
  1853. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6750;
  1854. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1855. hal_rx_flow_get_tuple_info_li;
  1856. hal_soc->ops->hal_rx_flow_delete_entry =
  1857. hal_rx_flow_delete_entry_li;
  1858. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1859. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1860. hal_compute_reo_remap_ix2_ix3_6750;
  1861. /* CMEM FSE */
  1862. hal_soc->ops->hal_rx_flow_setup_cmem_fse =
  1863. hal_rx_flow_setup_cmem_fse_6750;
  1864. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
  1865. hal_rx_flow_get_cmem_fse_ts_6750;
  1866. hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_6750;
  1867. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1868. hal_rx_msdu_get_reo_destination_indication_6750;
  1869. hal_soc->ops->hal_setup_link_idle_list =
  1870. hal_setup_link_idle_list_generic_li;
  1871. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1872. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1873. hal_get_first_wow_wakeup_packet_6750;
  1874. #endif
  1875. hal_soc->ops->hal_rx_tlv_get_pn_num = hal_rx_tlv_get_pn_num_li;
  1876. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_li;
  1877. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1878. hal_rx_tlv_decrypt_err_get_li;
  1879. hal_soc->ops->hal_rx_tlv_get_pkt_capture_flags =
  1880. hal_rx_tlv_get_pkt_capture_flags_li;
  1881. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1882. hal_rx_mpdu_info_ampdu_flag_get_li;
  1883. hal_soc->ops->hal_compute_reo_remap_ix0 =
  1884. hal_compute_reo_remap_ix0_6750;
  1885. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1886. hal_rx_msdu_start_get_len_6750;
  1887. };
  1888. struct hal_hw_srng_config hw_srng_table_6750[] = {
  1889. /* TODO: max_rings can populated by querying HW capabilities */
  1890. { /* REO_DST */
  1891. .start_ring_id = HAL_SRNG_REO2SW1,
  1892. .max_rings = 4,
  1893. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1894. .lmac_ring = FALSE,
  1895. .ring_dir = HAL_SRNG_DST_RING,
  1896. .reg_start = {
  1897. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1898. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1899. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1900. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1901. },
  1902. .reg_size = {
  1903. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1904. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1905. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1906. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1907. },
  1908. .max_size =
  1909. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1910. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1911. },
  1912. { /* REO_EXCEPTION */
  1913. /* Designating REO2TCL ring as exception ring. This ring is
  1914. * similar to other REO2SW rings though it is named as REO2TCL.
  1915. * Any of theREO2SW rings can be used as exception ring.
  1916. */
  1917. .start_ring_id = HAL_SRNG_REO2TCL,
  1918. .max_rings = 1,
  1919. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1920. .lmac_ring = FALSE,
  1921. .ring_dir = HAL_SRNG_DST_RING,
  1922. .reg_start = {
  1923. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1924. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1925. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1926. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1927. },
  1928. /* Single ring - provide ring size if multiple rings of this
  1929. * type are supported
  1930. */
  1931. .reg_size = {},
  1932. .max_size =
  1933. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1934. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1935. },
  1936. { /* REO_REINJECT */
  1937. .start_ring_id = HAL_SRNG_SW2REO,
  1938. .max_rings = 1,
  1939. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1940. .lmac_ring = FALSE,
  1941. .ring_dir = HAL_SRNG_SRC_RING,
  1942. .reg_start = {
  1943. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1944. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1945. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1946. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1947. },
  1948. /* Single ring - provide ring size if multiple rings of this
  1949. * type are supported
  1950. */
  1951. .reg_size = {},
  1952. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1953. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1954. },
  1955. { /* REO_CMD */
  1956. .start_ring_id = HAL_SRNG_REO_CMD,
  1957. .max_rings = 1,
  1958. .entry_size = (sizeof(struct tlv_32_hdr) +
  1959. sizeof(struct reo_get_queue_stats)) >> 2,
  1960. .lmac_ring = FALSE,
  1961. .ring_dir = HAL_SRNG_SRC_RING,
  1962. .reg_start = {
  1963. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1964. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1965. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1966. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1967. },
  1968. /* Single ring - provide ring size if multiple rings of this
  1969. * type are supported
  1970. */
  1971. .reg_size = {},
  1972. .max_size =
  1973. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1974. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1975. },
  1976. { /* REO_STATUS */
  1977. .start_ring_id = HAL_SRNG_REO_STATUS,
  1978. .max_rings = 1,
  1979. .entry_size = (sizeof(struct tlv_32_hdr) +
  1980. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1981. .lmac_ring = FALSE,
  1982. .ring_dir = HAL_SRNG_DST_RING,
  1983. .reg_start = {
  1984. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1985. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1986. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1987. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1988. },
  1989. /* Single ring - provide ring size if multiple rings of this
  1990. * type are supported
  1991. */
  1992. .reg_size = {},
  1993. .max_size =
  1994. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1995. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1996. },
  1997. { /* TCL_DATA */
  1998. .start_ring_id = HAL_SRNG_SW2TCL1,
  1999. .max_rings = 3,
  2000. .entry_size = (sizeof(struct tlv_32_hdr) +
  2001. sizeof(struct tcl_data_cmd)) >> 2,
  2002. .lmac_ring = FALSE,
  2003. .ring_dir = HAL_SRNG_SRC_RING,
  2004. .reg_start = {
  2005. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  2006. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2007. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  2008. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2009. },
  2010. .reg_size = {
  2011. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  2012. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  2013. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  2014. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  2015. },
  2016. .max_size =
  2017. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2018. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2019. },
  2020. { /* TCL_CMD */
  2021. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  2022. .max_rings = 1,
  2023. .entry_size = (sizeof(struct tlv_32_hdr) +
  2024. sizeof(struct tcl_gse_cmd)) >> 2,
  2025. .lmac_ring = FALSE,
  2026. .ring_dir = HAL_SRNG_SRC_RING,
  2027. .reg_start = {
  2028. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  2029. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2030. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  2031. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2032. },
  2033. /* Single ring - provide ring size if multiple rings of this
  2034. * type are supported
  2035. */
  2036. .reg_size = {},
  2037. .max_size =
  2038. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  2039. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  2040. },
  2041. { /* TCL_STATUS */
  2042. .start_ring_id = HAL_SRNG_TCL_STATUS,
  2043. .max_rings = 1,
  2044. .entry_size = (sizeof(struct tlv_32_hdr) +
  2045. sizeof(struct tcl_status_ring)) >> 2,
  2046. .lmac_ring = FALSE,
  2047. .ring_dir = HAL_SRNG_DST_RING,
  2048. .reg_start = {
  2049. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  2050. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2051. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  2052. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2053. },
  2054. /* Single ring - provide ring size if multiple rings of this
  2055. * type are supported
  2056. */
  2057. .reg_size = {},
  2058. .max_size =
  2059. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2060. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  2061. },
  2062. { /* CE_SRC */
  2063. .start_ring_id = HAL_SRNG_CE_0_SRC,
  2064. .max_rings = 12,
  2065. .entry_size = sizeof(struct ce_src_desc) >> 2,
  2066. .lmac_ring = FALSE,
  2067. .ring_dir = HAL_SRNG_SRC_RING,
  2068. .reg_start = {
  2069. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2070. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  2071. },
  2072. .reg_size = {
  2073. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  2074. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2075. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  2076. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2077. },
  2078. .max_size =
  2079. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2080. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  2081. },
  2082. { /* CE_DST */
  2083. .start_ring_id = HAL_SRNG_CE_0_DST,
  2084. .max_rings = 12,
  2085. .entry_size = 8 >> 2,
  2086. /*TODO: entry_size above should actually be
  2087. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  2088. * of struct ce_dst_desc in HW header files
  2089. */
  2090. .lmac_ring = FALSE,
  2091. .ring_dir = HAL_SRNG_SRC_RING,
  2092. .reg_start = {
  2093. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2094. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  2095. },
  2096. .reg_size = {
  2097. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2098. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2099. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2100. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  2101. },
  2102. .max_size =
  2103. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2104. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  2105. },
  2106. { /* CE_DST_STATUS */
  2107. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  2108. .max_rings = 12,
  2109. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  2110. .lmac_ring = FALSE,
  2111. .ring_dir = HAL_SRNG_DST_RING,
  2112. .reg_start = {
  2113. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  2114. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  2115. },
  2116. /* TODO: check destination status ring registers */
  2117. .reg_size = {
  2118. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2119. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2120. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2121. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  2122. },
  2123. .max_size =
  2124. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2125. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2126. },
  2127. { /* WBM_IDLE_LINK */
  2128. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2129. .max_rings = 1,
  2130. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2131. .lmac_ring = FALSE,
  2132. .ring_dir = HAL_SRNG_SRC_RING,
  2133. .reg_start = {
  2134. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2135. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2136. },
  2137. /* Single ring - provide ring size if multiple rings of this
  2138. * type are supported
  2139. */
  2140. .reg_size = {},
  2141. .max_size =
  2142. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2143. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2144. },
  2145. { /* SW2WBM_RELEASE */
  2146. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2147. .max_rings = 1,
  2148. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2149. .lmac_ring = FALSE,
  2150. .ring_dir = HAL_SRNG_SRC_RING,
  2151. .reg_start = {
  2152. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2153. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2154. },
  2155. /* Single ring - provide ring size if multiple rings of this
  2156. * type are supported
  2157. */
  2158. .reg_size = {},
  2159. .max_size =
  2160. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2161. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2162. },
  2163. { /* WBM2SW_RELEASE */
  2164. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2165. #if defined(TX_MULTI_TCL) || defined(CONFIG_PLD_IPCIE_FW_SIM)
  2166. .max_rings = 5,
  2167. #else
  2168. .max_rings = 4,
  2169. #endif
  2170. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2171. .lmac_ring = FALSE,
  2172. .ring_dir = HAL_SRNG_DST_RING,
  2173. .reg_start = {
  2174. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2175. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2176. },
  2177. .reg_size = {
  2178. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2179. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2180. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2181. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2182. },
  2183. .max_size =
  2184. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2185. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2186. },
  2187. { /* RXDMA_BUF */
  2188. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2189. #ifdef IPA_OFFLOAD
  2190. .max_rings = 3,
  2191. #else
  2192. .max_rings = 2,
  2193. #endif
  2194. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2195. .lmac_ring = TRUE,
  2196. .ring_dir = HAL_SRNG_SRC_RING,
  2197. /* reg_start is not set because LMAC rings are not accessed
  2198. * from host
  2199. */
  2200. .reg_start = {},
  2201. .reg_size = {},
  2202. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2203. },
  2204. { /* RXDMA_DST */
  2205. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2206. .max_rings = 1,
  2207. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2208. .lmac_ring = TRUE,
  2209. .ring_dir = HAL_SRNG_DST_RING,
  2210. /* reg_start is not set because LMAC rings are not accessed
  2211. * from host
  2212. */
  2213. .reg_start = {},
  2214. .reg_size = {},
  2215. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2216. },
  2217. { /* RXDMA_MONITOR_BUF */
  2218. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2219. .max_rings = 1,
  2220. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2221. .lmac_ring = TRUE,
  2222. .ring_dir = HAL_SRNG_SRC_RING,
  2223. /* reg_start is not set because LMAC rings are not accessed
  2224. * from host
  2225. */
  2226. .reg_start = {},
  2227. .reg_size = {},
  2228. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2229. },
  2230. { /* RXDMA_MONITOR_STATUS */
  2231. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2232. .max_rings = 1,
  2233. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2234. .lmac_ring = TRUE,
  2235. .ring_dir = HAL_SRNG_SRC_RING,
  2236. /* reg_start is not set because LMAC rings are not accessed
  2237. * from host
  2238. */
  2239. .reg_start = {},
  2240. .reg_size = {},
  2241. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2242. },
  2243. { /* RXDMA_MONITOR_DST */
  2244. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2245. .max_rings = 1,
  2246. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2247. .lmac_ring = TRUE,
  2248. .ring_dir = HAL_SRNG_DST_RING,
  2249. /* reg_start is not set because LMAC rings are not accessed
  2250. * from host
  2251. */
  2252. .reg_start = {},
  2253. .reg_size = {},
  2254. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2255. },
  2256. { /* RXDMA_MONITOR_DESC */
  2257. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2258. .max_rings = 1,
  2259. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2260. .lmac_ring = TRUE,
  2261. .ring_dir = HAL_SRNG_SRC_RING,
  2262. /* reg_start is not set because LMAC rings are not accessed
  2263. * from host
  2264. */
  2265. .reg_start = {},
  2266. .reg_size = {},
  2267. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2268. },
  2269. { /* DIR_BUF_RX_DMA_SRC */
  2270. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2271. /*
  2272. * one ring is for spectral scan
  2273. * the other is for cfr
  2274. */
  2275. .max_rings = 2,
  2276. .entry_size = 2,
  2277. .lmac_ring = TRUE,
  2278. .ring_dir = HAL_SRNG_SRC_RING,
  2279. /* reg_start is not set because LMAC rings are not accessed
  2280. * from host
  2281. */
  2282. .reg_start = {},
  2283. .reg_size = {},
  2284. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2285. },
  2286. #ifdef WLAN_FEATURE_CIF_CFR
  2287. { /* WIFI_POS_SRC */
  2288. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2289. .max_rings = 1,
  2290. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2291. .lmac_ring = TRUE,
  2292. .ring_dir = HAL_SRNG_SRC_RING,
  2293. /* reg_start is not set because LMAC rings are not accessed
  2294. * from host
  2295. */
  2296. .reg_start = {},
  2297. .reg_size = {},
  2298. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2299. },
  2300. #endif
  2301. { /* REO2PPE */ 0},
  2302. { /* PPE2TCL */ 0},
  2303. { /* PPE_RELEASE */ 0},
  2304. { /* TX_MONITOR_BUF */ 0},
  2305. { /* TX_MONITOR_DST */ 0},
  2306. { /* SW2RXDMA_NEW */ 0},
  2307. { /* SW2RXDMA_LINK_RELEASE */ 0},
  2308. };
  2309. /**
  2310. * hal_qca6750_attach() - Attach 6750 target specific hal_soc ops,
  2311. * offset and srng table
  2312. * @hal_soc: HAL SoC context
  2313. */
  2314. void hal_qca6750_attach(struct hal_soc *hal_soc)
  2315. {
  2316. hal_soc->hw_srng_table = hw_srng_table_6750;
  2317. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2318. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2319. hal_hw_txrx_ops_attach_qca6750(hal_soc);
  2320. }