sde_encoder.c 141 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  62. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  63. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  64. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_VDC) || \
  65. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event.
  74. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  75. * This event happens at INTERRUPT level.
  76. * Event signals the end of the data transfer after the PP FRAME_DONE
  77. * event. At the end of this event, a delayed work is scheduled to go to
  78. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  79. * @SDE_ENC_RC_EVENT_PRE_STOP:
  80. * This event happens at NORMAL priority.
  81. * This event, when received during the ON state, set RSC to IDLE, and
  82. * and leave the RC STATE in the PRE_OFF state.
  83. * It should be followed by the STOP event as part of encoder disable.
  84. * If received during IDLE or OFF states, it will do nothing.
  85. * @SDE_ENC_RC_EVENT_STOP:
  86. * This event happens at NORMAL priority.
  87. * When this event is received, disable all the MDP/DSI core clocks, and
  88. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  89. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  90. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  91. * Resource state should be in OFF at the end of the event.
  92. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  93. * This event happens at NORMAL priority from a work item.
  94. * Event signals that there is a seamless mode switch is in prgoress. A
  95. * client needs to turn of only irq - leave clocks ON to reduce the mode
  96. * switch latency.
  97. * @SDE_ENC_RC_EVENT_POST_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that seamless mode switch is complete and resources are
  100. * acquired. Clients wants to turn on the irq again and update the rsc
  101. * with new vtotal.
  102. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that there were no frame updates for
  105. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  106. * and request RSC with IDLE state and change the resource state to IDLE.
  107. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  108. * This event is triggered from the input event thread when touch event is
  109. * received from the input device. On receiving this event,
  110. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  111. clocks and enable RSC.
  112. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  113. * off work since a new commit is imminent.
  114. */
  115. enum sde_enc_rc_events {
  116. SDE_ENC_RC_EVENT_KICKOFF = 1,
  117. SDE_ENC_RC_EVENT_FRAME_DONE,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  133. SDE_EVT32(DRMID(drm_enc), enable);
  134. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  135. }
  136. }
  137. }
  138. static bool _sde_encoder_is_autorefresh_enabled(
  139. struct sde_encoder_virt *sde_enc)
  140. {
  141. struct drm_connector *drm_conn;
  142. if (!sde_enc->cur_master ||
  143. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  144. return false;
  145. drm_conn = sde_enc->cur_master->connector;
  146. if (!drm_conn || !drm_conn->state)
  147. return false;
  148. return sde_connector_get_property(drm_conn->state,
  149. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  150. }
  151. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  152. struct sde_hw_qdss *hw_qdss,
  153. struct sde_encoder_phys *phys, bool enable)
  154. {
  155. if (sde_enc->qdss_status == enable)
  156. return;
  157. sde_enc->qdss_status = enable;
  158. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  159. sde_enc->qdss_status);
  160. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  161. }
  162. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  163. s64 timeout_ms, struct sde_encoder_wait_info *info)
  164. {
  165. int rc = 0;
  166. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  167. ktime_t cur_ktime;
  168. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  169. do {
  170. rc = wait_event_timeout(*(info->wq),
  171. atomic_read(info->atomic_cnt) == info->count_check,
  172. wait_time_jiffies);
  173. cur_ktime = ktime_get();
  174. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  175. timeout_ms, atomic_read(info->atomic_cnt),
  176. info->count_check);
  177. /* If we timed out, counter is valid and time is less, wait again */
  178. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  179. (rc == 0) &&
  180. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  181. return rc;
  182. }
  183. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  184. {
  185. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  186. return sde_enc &&
  187. (sde_enc->disp_info.display_type ==
  188. SDE_CONNECTOR_PRIMARY);
  189. }
  190. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  191. {
  192. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  193. return sde_enc &&
  194. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  195. }
  196. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  197. {
  198. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  199. return sde_enc && sde_enc->cur_master &&
  200. sde_enc->cur_master->cont_splash_enabled;
  201. }
  202. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  203. enum sde_intr_idx intr_idx)
  204. {
  205. SDE_EVT32(DRMID(phys_enc->parent),
  206. phys_enc->intf_idx - INTF_0,
  207. phys_enc->hw_pp->idx - PINGPONG_0,
  208. intr_idx);
  209. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  210. if (phys_enc->parent_ops.handle_frame_done)
  211. phys_enc->parent_ops.handle_frame_done(
  212. phys_enc->parent, phys_enc,
  213. SDE_ENCODER_FRAME_EVENT_ERROR);
  214. }
  215. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  216. enum sde_intr_idx intr_idx,
  217. struct sde_encoder_wait_info *wait_info)
  218. {
  219. struct sde_encoder_irq *irq;
  220. u32 irq_status;
  221. int ret, i;
  222. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  223. SDE_ERROR("invalid params\n");
  224. return -EINVAL;
  225. }
  226. irq = &phys_enc->irq[intr_idx];
  227. /* note: do master / slave checking outside */
  228. /* return EWOULDBLOCK since we know the wait isn't necessary */
  229. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  230. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  231. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  232. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  233. return -EWOULDBLOCK;
  234. }
  235. if (irq->irq_idx < 0) {
  236. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  237. irq->name, irq->hw_idx);
  238. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  239. irq->irq_idx);
  240. return 0;
  241. }
  242. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  243. atomic_read(wait_info->atomic_cnt));
  244. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  245. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  246. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  247. /*
  248. * Some module X may disable interrupt for longer duration
  249. * and it may trigger all interrupts including timer interrupt
  250. * when module X again enable the interrupt.
  251. * That may cause interrupt wait timeout API in this API.
  252. * It is handled by split the wait timer in two halves.
  253. */
  254. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  255. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  256. irq->hw_idx,
  257. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  258. wait_info);
  259. if (ret)
  260. break;
  261. }
  262. if (ret <= 0) {
  263. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  264. irq->irq_idx, true);
  265. if (irq_status) {
  266. unsigned long flags;
  267. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  268. irq->hw_idx, irq->irq_idx,
  269. phys_enc->hw_pp->idx - PINGPONG_0,
  270. atomic_read(wait_info->atomic_cnt));
  271. SDE_DEBUG_PHYS(phys_enc,
  272. "done but irq %d not triggered\n",
  273. irq->irq_idx);
  274. local_irq_save(flags);
  275. irq->cb.func(phys_enc, irq->irq_idx);
  276. local_irq_restore(flags);
  277. ret = 0;
  278. } else {
  279. ret = -ETIMEDOUT;
  280. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  281. irq->hw_idx, irq->irq_idx,
  282. phys_enc->hw_pp->idx - PINGPONG_0,
  283. atomic_read(wait_info->atomic_cnt), irq_status,
  284. SDE_EVTLOG_ERROR);
  285. }
  286. } else {
  287. ret = 0;
  288. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  289. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  290. atomic_read(wait_info->atomic_cnt));
  291. }
  292. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  293. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  294. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  295. return ret;
  296. }
  297. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  298. enum sde_intr_idx intr_idx)
  299. {
  300. struct sde_encoder_irq *irq;
  301. int ret = 0;
  302. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  303. SDE_ERROR("invalid params\n");
  304. return -EINVAL;
  305. }
  306. irq = &phys_enc->irq[intr_idx];
  307. if (irq->irq_idx >= 0) {
  308. SDE_DEBUG_PHYS(phys_enc,
  309. "skipping already registered irq %s type %d\n",
  310. irq->name, irq->intr_type);
  311. return 0;
  312. }
  313. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  314. irq->intr_type, irq->hw_idx);
  315. if (irq->irq_idx < 0) {
  316. SDE_ERROR_PHYS(phys_enc,
  317. "failed to lookup IRQ index for %s type:%d\n",
  318. irq->name, irq->intr_type);
  319. return -EINVAL;
  320. }
  321. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  322. &irq->cb);
  323. if (ret) {
  324. SDE_ERROR_PHYS(phys_enc,
  325. "failed to register IRQ callback for %s\n",
  326. irq->name);
  327. irq->irq_idx = -EINVAL;
  328. return ret;
  329. }
  330. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  331. if (ret) {
  332. SDE_ERROR_PHYS(phys_enc,
  333. "enable IRQ for intr:%s failed, irq_idx %d\n",
  334. irq->name, irq->irq_idx);
  335. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  336. irq->irq_idx, &irq->cb);
  337. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  338. irq->irq_idx, SDE_EVTLOG_ERROR);
  339. irq->irq_idx = -EINVAL;
  340. return ret;
  341. }
  342. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  343. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  344. irq->name, irq->irq_idx);
  345. return ret;
  346. }
  347. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  348. enum sde_intr_idx intr_idx)
  349. {
  350. struct sde_encoder_irq *irq;
  351. int ret;
  352. if (!phys_enc) {
  353. SDE_ERROR("invalid encoder\n");
  354. return -EINVAL;
  355. }
  356. irq = &phys_enc->irq[intr_idx];
  357. /* silently skip irqs that weren't registered */
  358. if (irq->irq_idx < 0) {
  359. SDE_ERROR(
  360. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  361. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  362. irq->irq_idx);
  363. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  364. irq->irq_idx, SDE_EVTLOG_ERROR);
  365. return 0;
  366. }
  367. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  368. if (ret)
  369. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  370. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  371. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  372. &irq->cb);
  373. if (ret)
  374. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  375. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  376. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  377. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  378. irq->irq_idx = -EINVAL;
  379. return 0;
  380. }
  381. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  382. struct sde_encoder_hw_resources *hw_res,
  383. struct drm_connector_state *conn_state)
  384. {
  385. struct sde_encoder_virt *sde_enc = NULL;
  386. struct msm_mode_info mode_info;
  387. int i = 0;
  388. if (!hw_res || !drm_enc || !conn_state) {
  389. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  390. !drm_enc, !hw_res, !conn_state);
  391. return;
  392. }
  393. sde_enc = to_sde_encoder_virt(drm_enc);
  394. SDE_DEBUG_ENC(sde_enc, "\n");
  395. /* Query resources used by phys encs, expected to be without overlap */
  396. memset(hw_res, 0, sizeof(*hw_res));
  397. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  398. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  399. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  400. if (phys && phys->ops.get_hw_resources)
  401. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  402. }
  403. /*
  404. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  405. * called from atomic_check phase. Use the below API to get mode
  406. * information of the temporary conn_state passed
  407. */
  408. sde_connector_state_get_mode_info(conn_state, &mode_info);
  409. hw_res->topology = mode_info.topology;
  410. hw_res->comp_info = &sde_enc->mode_info.comp_info;
  411. hw_res->display_type = sde_enc->disp_info.display_type;
  412. }
  413. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  414. {
  415. struct sde_encoder_virt *sde_enc = NULL;
  416. int i = 0;
  417. if (!drm_enc) {
  418. SDE_ERROR("invalid encoder\n");
  419. return;
  420. }
  421. sde_enc = to_sde_encoder_virt(drm_enc);
  422. SDE_DEBUG_ENC(sde_enc, "\n");
  423. mutex_lock(&sde_enc->enc_lock);
  424. sde_rsc_client_destroy(sde_enc->rsc_client);
  425. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  426. struct sde_encoder_phys *phys;
  427. phys = sde_enc->phys_vid_encs[i];
  428. if (phys && phys->ops.destroy) {
  429. phys->ops.destroy(phys);
  430. --sde_enc->num_phys_encs;
  431. sde_enc->phys_encs[i] = NULL;
  432. }
  433. phys = sde_enc->phys_cmd_encs[i];
  434. if (phys && phys->ops.destroy) {
  435. phys->ops.destroy(phys);
  436. --sde_enc->num_phys_encs;
  437. sde_enc->phys_encs[i] = NULL;
  438. }
  439. }
  440. if (sde_enc->num_phys_encs)
  441. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  442. sde_enc->num_phys_encs);
  443. sde_enc->num_phys_encs = 0;
  444. mutex_unlock(&sde_enc->enc_lock);
  445. drm_encoder_cleanup(drm_enc);
  446. mutex_destroy(&sde_enc->enc_lock);
  447. kfree(sde_enc->input_handler);
  448. sde_enc->input_handler = NULL;
  449. kfree(sde_enc);
  450. }
  451. void sde_encoder_helper_update_intf_cfg(
  452. struct sde_encoder_phys *phys_enc)
  453. {
  454. struct sde_encoder_virt *sde_enc;
  455. struct sde_hw_intf_cfg_v1 *intf_cfg;
  456. enum sde_3d_blend_mode mode_3d;
  457. if (!phys_enc || !phys_enc->hw_pp) {
  458. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  459. return;
  460. }
  461. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  462. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  463. SDE_DEBUG_ENC(sde_enc,
  464. "intf_cfg updated for %d at idx %d\n",
  465. phys_enc->intf_idx,
  466. intf_cfg->intf_count);
  467. /* setup interface configuration */
  468. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  469. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  470. return;
  471. }
  472. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  473. if (phys_enc == sde_enc->cur_master) {
  474. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  475. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  476. else
  477. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  478. }
  479. /* configure this interface as master for split display */
  480. if (phys_enc->split_role == ENC_ROLE_MASTER)
  481. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  482. /* setup which pp blk will connect to this intf */
  483. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  484. phys_enc->hw_intf->ops.bind_pingpong_blk(
  485. phys_enc->hw_intf,
  486. true,
  487. phys_enc->hw_pp->idx);
  488. /*setup merge_3d configuration */
  489. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  490. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  491. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  492. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  493. phys_enc->hw_pp->merge_3d->idx;
  494. if (phys_enc->hw_pp->ops.setup_3d_mode)
  495. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  496. mode_3d);
  497. }
  498. void sde_encoder_helper_split_config(
  499. struct sde_encoder_phys *phys_enc,
  500. enum sde_intf interface)
  501. {
  502. struct sde_encoder_virt *sde_enc;
  503. struct split_pipe_cfg *cfg;
  504. struct sde_hw_mdp *hw_mdptop;
  505. enum sde_rm_topology_name topology;
  506. struct msm_display_info *disp_info;
  507. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  508. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  509. return;
  510. }
  511. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  512. hw_mdptop = phys_enc->hw_mdptop;
  513. disp_info = &sde_enc->disp_info;
  514. cfg = &phys_enc->hw_intf->cfg;
  515. memset(cfg, 0, sizeof(*cfg));
  516. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  517. return;
  518. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  519. cfg->split_link_en = true;
  520. /**
  521. * disable split modes since encoder will be operating in as the only
  522. * encoder, either for the entire use case in the case of, for example,
  523. * single DSI, or for this frame in the case of left/right only partial
  524. * update.
  525. */
  526. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  527. if (hw_mdptop->ops.setup_split_pipe)
  528. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  529. if (hw_mdptop->ops.setup_pp_split)
  530. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  531. return;
  532. }
  533. cfg->en = true;
  534. cfg->mode = phys_enc->intf_mode;
  535. cfg->intf = interface;
  536. if (cfg->en && phys_enc->ops.needs_single_flush &&
  537. phys_enc->ops.needs_single_flush(phys_enc))
  538. cfg->split_flush_en = true;
  539. topology = sde_connector_get_topology_name(phys_enc->connector);
  540. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  541. cfg->pp_split_slave = cfg->intf;
  542. else
  543. cfg->pp_split_slave = INTF_MAX;
  544. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  545. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  546. if (hw_mdptop->ops.setup_split_pipe)
  547. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  548. } else if (sde_enc->hw_pp[0]) {
  549. /*
  550. * slave encoder
  551. * - determine split index from master index,
  552. * assume master is first pp
  553. */
  554. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  555. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  556. cfg->pp_split_index);
  557. if (hw_mdptop->ops.setup_pp_split)
  558. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  559. }
  560. }
  561. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  562. {
  563. struct sde_encoder_virt *sde_enc;
  564. int i = 0;
  565. if (!drm_enc)
  566. return false;
  567. sde_enc = to_sde_encoder_virt(drm_enc);
  568. if (!sde_enc)
  569. return false;
  570. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  571. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  572. if (phys && phys->in_clone_mode)
  573. return true;
  574. }
  575. return false;
  576. }
  577. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  578. struct drm_crtc_state *crtc_state,
  579. struct drm_connector_state *conn_state)
  580. {
  581. const struct drm_display_mode *mode;
  582. struct drm_display_mode *adj_mode;
  583. int i = 0;
  584. int ret = 0;
  585. mode = &crtc_state->mode;
  586. adj_mode = &crtc_state->adjusted_mode;
  587. /* perform atomic check on the first physical encoder (master) */
  588. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  589. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  590. if (phys && phys->ops.atomic_check)
  591. ret = phys->ops.atomic_check(phys, crtc_state,
  592. conn_state);
  593. else if (phys && phys->ops.mode_fixup)
  594. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  595. ret = -EINVAL;
  596. if (ret) {
  597. SDE_ERROR_ENC(sde_enc,
  598. "mode unsupported, phys idx %d\n", i);
  599. break;
  600. }
  601. }
  602. return ret;
  603. }
  604. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  605. struct drm_crtc_state *crtc_state,
  606. struct drm_connector_state *conn_state,
  607. struct sde_connector_state *sde_conn_state,
  608. struct sde_crtc_state *sde_crtc_state)
  609. {
  610. int ret = 0;
  611. if (crtc_state->mode_changed || crtc_state->active_changed) {
  612. struct sde_rect mode_roi, roi;
  613. mode_roi.x = 0;
  614. mode_roi.y = 0;
  615. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  616. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  617. if (sde_conn_state->rois.num_rects) {
  618. sde_kms_rect_merge_rectangles(
  619. &sde_conn_state->rois, &roi);
  620. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  621. SDE_ERROR_ENC(sde_enc,
  622. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  623. roi.x, roi.y, roi.w, roi.h);
  624. ret = -EINVAL;
  625. }
  626. }
  627. if (sde_crtc_state->user_roi_list.num_rects) {
  628. sde_kms_rect_merge_rectangles(
  629. &sde_crtc_state->user_roi_list, &roi);
  630. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  631. SDE_ERROR_ENC(sde_enc,
  632. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  633. roi.x, roi.y, roi.w, roi.h);
  634. ret = -EINVAL;
  635. }
  636. }
  637. }
  638. return ret;
  639. }
  640. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  641. struct drm_crtc_state *crtc_state,
  642. struct drm_connector_state *conn_state,
  643. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  644. struct sde_connector *sde_conn,
  645. struct sde_connector_state *sde_conn_state)
  646. {
  647. int ret = 0;
  648. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  649. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  650. struct msm_display_topology *topology = NULL;
  651. ret = sde_connector_get_mode_info(&sde_conn->base,
  652. adj_mode, &sde_conn_state->mode_info);
  653. if (ret) {
  654. SDE_ERROR_ENC(sde_enc,
  655. "failed to get mode info, rc = %d\n", ret);
  656. return ret;
  657. }
  658. if (sde_conn_state->mode_info.comp_info.comp_type &&
  659. sde_conn_state->mode_info.comp_info.comp_ratio >=
  660. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  661. SDE_ERROR_ENC(sde_enc,
  662. "invalid compression ratio: %d\n",
  663. sde_conn_state->mode_info.comp_info.comp_ratio);
  664. ret = -EINVAL;
  665. return ret;
  666. }
  667. /* Reserve dynamic resources, indicating atomic_check phase */
  668. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  669. conn_state, true);
  670. if (ret) {
  671. SDE_ERROR_ENC(sde_enc,
  672. "RM failed to reserve resources, rc = %d\n",
  673. ret);
  674. return ret;
  675. }
  676. /**
  677. * Update connector state with the topology selected for the
  678. * resource set validated. Reset the topology if we are
  679. * de-activating crtc.
  680. */
  681. if (crtc_state->active)
  682. topology = &sde_conn_state->mode_info.topology;
  683. ret = sde_rm_update_topology(conn_state, topology);
  684. if (ret) {
  685. SDE_ERROR_ENC(sde_enc,
  686. "RM failed to update topology, rc: %d\n", ret);
  687. return ret;
  688. }
  689. ret = sde_connector_set_blob_data(conn_state->connector,
  690. conn_state,
  691. CONNECTOR_PROP_SDE_INFO);
  692. if (ret) {
  693. SDE_ERROR_ENC(sde_enc,
  694. "connector failed to update info, rc: %d\n",
  695. ret);
  696. return ret;
  697. }
  698. }
  699. return ret;
  700. }
  701. static int sde_encoder_virt_atomic_check(
  702. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  703. struct drm_connector_state *conn_state)
  704. {
  705. struct sde_encoder_virt *sde_enc;
  706. struct msm_drm_private *priv;
  707. struct sde_kms *sde_kms;
  708. const struct drm_display_mode *mode;
  709. struct drm_display_mode *adj_mode;
  710. struct sde_connector *sde_conn = NULL;
  711. struct sde_connector_state *sde_conn_state = NULL;
  712. struct sde_crtc_state *sde_crtc_state = NULL;
  713. enum sde_rm_topology_name old_top;
  714. int ret = 0;
  715. if (!drm_enc || !crtc_state || !conn_state) {
  716. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  717. !drm_enc, !crtc_state, !conn_state);
  718. return -EINVAL;
  719. }
  720. sde_enc = to_sde_encoder_virt(drm_enc);
  721. SDE_DEBUG_ENC(sde_enc, "\n");
  722. priv = drm_enc->dev->dev_private;
  723. sde_kms = to_sde_kms(priv->kms);
  724. mode = &crtc_state->mode;
  725. adj_mode = &crtc_state->adjusted_mode;
  726. sde_conn = to_sde_connector(conn_state->connector);
  727. sde_conn_state = to_sde_connector_state(conn_state);
  728. sde_crtc_state = to_sde_crtc_state(crtc_state);
  729. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  730. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  731. conn_state);
  732. if (ret)
  733. return ret;
  734. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  735. conn_state, sde_conn_state, sde_crtc_state);
  736. if (ret)
  737. return ret;
  738. /**
  739. * record topology in previous atomic state to be able to handle
  740. * topology transitions correctly.
  741. */
  742. old_top = sde_connector_get_property(conn_state,
  743. CONNECTOR_PROP_TOPOLOGY_NAME);
  744. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  745. if (ret)
  746. return ret;
  747. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  748. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  749. if (ret)
  750. return ret;
  751. ret = sde_connector_roi_v1_check_roi(conn_state);
  752. if (ret) {
  753. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  754. ret);
  755. return ret;
  756. }
  757. drm_mode_set_crtcinfo(adj_mode, 0);
  758. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  759. return ret;
  760. }
  761. static void _sde_encoder_get_connector_roi(
  762. struct sde_encoder_virt *sde_enc,
  763. struct sde_rect *merged_conn_roi)
  764. {
  765. struct drm_connector *drm_conn;
  766. struct sde_connector_state *c_state;
  767. if (!sde_enc || !merged_conn_roi)
  768. return;
  769. drm_conn = sde_enc->phys_encs[0]->connector;
  770. if (!drm_conn || !drm_conn->state)
  771. return;
  772. c_state = to_sde_connector_state(drm_conn->state);
  773. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  774. }
  775. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  776. {
  777. struct sde_encoder_virt *sde_enc;
  778. struct drm_connector *drm_conn;
  779. struct drm_display_mode *adj_mode;
  780. struct sde_rect roi;
  781. if (!drm_enc) {
  782. SDE_ERROR("invalid encoder parameter\n");
  783. return -EINVAL;
  784. }
  785. sde_enc = to_sde_encoder_virt(drm_enc);
  786. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  787. SDE_ERROR("invalid crtc parameter\n");
  788. return -EINVAL;
  789. }
  790. if (!sde_enc->cur_master) {
  791. SDE_ERROR("invalid cur_master parameter\n");
  792. return -EINVAL;
  793. }
  794. adj_mode = &sde_enc->cur_master->cached_mode;
  795. drm_conn = sde_enc->cur_master->connector;
  796. _sde_encoder_get_connector_roi(sde_enc, &roi);
  797. if (sde_kms_rect_is_null(&roi)) {
  798. roi.w = adj_mode->hdisplay;
  799. roi.h = adj_mode->vdisplay;
  800. }
  801. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  802. sizeof(sde_enc->prv_conn_roi));
  803. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  804. return 0;
  805. }
  806. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  807. u32 vsync_source, bool is_dummy)
  808. {
  809. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  810. struct msm_drm_private *priv;
  811. struct sde_kms *sde_kms;
  812. struct sde_hw_mdp *hw_mdptop;
  813. struct drm_encoder *drm_enc;
  814. struct sde_encoder_virt *sde_enc;
  815. int i;
  816. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  817. if (!sde_enc) {
  818. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  819. return;
  820. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  821. SDE_ERROR("invalid num phys enc %d/%d\n",
  822. sde_enc->num_phys_encs,
  823. (int) ARRAY_SIZE(sde_enc->hw_pp));
  824. return;
  825. }
  826. drm_enc = &sde_enc->base;
  827. /* this pointers are checked in virt_enable_helper */
  828. priv = drm_enc->dev->dev_private;
  829. sde_kms = to_sde_kms(priv->kms);
  830. if (!sde_kms) {
  831. SDE_ERROR("invalid sde_kms\n");
  832. return;
  833. }
  834. hw_mdptop = sde_kms->hw_mdp;
  835. if (!hw_mdptop) {
  836. SDE_ERROR("invalid mdptop\n");
  837. return;
  838. }
  839. if (hw_mdptop->ops.setup_vsync_source) {
  840. for (i = 0; i < sde_enc->num_phys_encs; i++)
  841. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  842. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  843. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  844. vsync_cfg.vsync_source = vsync_source;
  845. vsync_cfg.is_dummy = is_dummy;
  846. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  847. }
  848. }
  849. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  850. struct msm_display_info *disp_info, bool is_dummy)
  851. {
  852. struct sde_encoder_phys *phys;
  853. int i;
  854. u32 vsync_source;
  855. if (!sde_enc || !disp_info) {
  856. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  857. sde_enc != NULL, disp_info != NULL);
  858. return;
  859. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  860. SDE_ERROR("invalid num phys enc %d/%d\n",
  861. sde_enc->num_phys_encs,
  862. (int) ARRAY_SIZE(sde_enc->hw_pp));
  863. return;
  864. }
  865. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  866. if (is_dummy)
  867. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  868. sde_enc->te_source;
  869. else if (disp_info->is_te_using_watchdog_timer)
  870. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  871. else
  872. vsync_source = sde_enc->te_source;
  873. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  874. disp_info->is_te_using_watchdog_timer);
  875. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  876. phys = sde_enc->phys_encs[i];
  877. if (phys && phys->ops.setup_vsync_source)
  878. phys->ops.setup_vsync_source(phys,
  879. vsync_source, is_dummy);
  880. }
  881. }
  882. }
  883. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  884. bool watchdog_te)
  885. {
  886. struct sde_encoder_virt *sde_enc;
  887. struct msm_display_info disp_info;
  888. if (!drm_enc) {
  889. pr_err("invalid drm encoder\n");
  890. return -EINVAL;
  891. }
  892. sde_enc = to_sde_encoder_virt(drm_enc);
  893. sde_encoder_control_te(drm_enc, false);
  894. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  895. disp_info.is_te_using_watchdog_timer = watchdog_te;
  896. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  897. sde_encoder_control_te(drm_enc, true);
  898. return 0;
  899. }
  900. static int _sde_encoder_rsc_client_update_vsync_wait(
  901. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  902. int wait_vblank_crtc_id)
  903. {
  904. int wait_refcount = 0, ret = 0;
  905. int pipe = -1;
  906. int wait_count = 0;
  907. struct drm_crtc *primary_crtc;
  908. struct drm_crtc *crtc;
  909. crtc = sde_enc->crtc;
  910. if (wait_vblank_crtc_id)
  911. wait_refcount =
  912. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  913. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  914. SDE_EVTLOG_FUNC_ENTRY);
  915. if (crtc->base.id != wait_vblank_crtc_id) {
  916. primary_crtc = drm_crtc_find(drm_enc->dev,
  917. NULL, wait_vblank_crtc_id);
  918. if (!primary_crtc) {
  919. SDE_ERROR_ENC(sde_enc,
  920. "failed to find primary crtc id %d\n",
  921. wait_vblank_crtc_id);
  922. return -EINVAL;
  923. }
  924. pipe = drm_crtc_index(primary_crtc);
  925. }
  926. /**
  927. * note: VBLANK is expected to be enabled at this point in
  928. * resource control state machine if on primary CRTC
  929. */
  930. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  931. if (sde_rsc_client_is_state_update_complete(
  932. sde_enc->rsc_client))
  933. break;
  934. if (crtc->base.id == wait_vblank_crtc_id)
  935. ret = sde_encoder_wait_for_event(drm_enc,
  936. MSM_ENC_VBLANK);
  937. else
  938. drm_wait_one_vblank(drm_enc->dev, pipe);
  939. if (ret) {
  940. SDE_ERROR_ENC(sde_enc,
  941. "wait for vblank failed ret:%d\n", ret);
  942. /**
  943. * rsc hardware may hang without vsync. avoid rsc hang
  944. * by generating the vsync from watchdog timer.
  945. */
  946. if (crtc->base.id == wait_vblank_crtc_id)
  947. sde_encoder_helper_switch_vsync(drm_enc, true);
  948. }
  949. }
  950. if (wait_count >= MAX_RSC_WAIT)
  951. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  952. SDE_EVTLOG_ERROR);
  953. if (wait_refcount)
  954. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  955. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  956. SDE_EVTLOG_FUNC_EXIT);
  957. return ret;
  958. }
  959. static int _sde_encoder_update_rsc_client(
  960. struct drm_encoder *drm_enc, bool enable)
  961. {
  962. struct sde_encoder_virt *sde_enc;
  963. struct drm_crtc *crtc;
  964. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  965. struct sde_rsc_cmd_config *rsc_config;
  966. int ret;
  967. struct msm_display_info *disp_info;
  968. struct msm_mode_info *mode_info;
  969. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  970. u32 qsync_mode = 0, v_front_porch;
  971. struct drm_display_mode *mode;
  972. bool is_vid_mode;
  973. if (!drm_enc || !drm_enc->dev) {
  974. SDE_ERROR("invalid encoder arguments\n");
  975. return -EINVAL;
  976. }
  977. sde_enc = to_sde_encoder_virt(drm_enc);
  978. mode_info = &sde_enc->mode_info;
  979. crtc = sde_enc->crtc;
  980. if (!sde_enc->crtc) {
  981. SDE_ERROR("invalid crtc parameter\n");
  982. return -EINVAL;
  983. }
  984. disp_info = &sde_enc->disp_info;
  985. rsc_config = &sde_enc->rsc_config;
  986. if (!sde_enc->rsc_client) {
  987. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  988. return 0;
  989. }
  990. /**
  991. * only primary command mode panel without Qsync can request CMD state.
  992. * all other panels/displays can request for VID state including
  993. * secondary command mode panel.
  994. * Clone mode encoder can request CLK STATE only.
  995. */
  996. if (sde_enc->cur_master)
  997. qsync_mode = sde_connector_get_qsync_mode(
  998. sde_enc->cur_master->connector);
  999. if (sde_encoder_in_clone_mode(drm_enc) ||
  1000. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1001. (disp_info->display_type && qsync_mode))
  1002. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1003. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1004. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1005. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1006. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1007. SDE_EVT32(rsc_state, qsync_mode);
  1008. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1009. MSM_DISPLAY_VIDEO_MODE);
  1010. mode = &sde_enc->crtc->state->mode;
  1011. v_front_porch = mode->vsync_start - mode->vdisplay;
  1012. /* compare specific items and reconfigure the rsc */
  1013. if ((rsc_config->fps != mode_info->frame_rate) ||
  1014. (rsc_config->vtotal != mode_info->vtotal) ||
  1015. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1016. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1017. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1018. rsc_config->fps = mode_info->frame_rate;
  1019. rsc_config->vtotal = mode_info->vtotal;
  1020. /*
  1021. * for video mode, prefill lines should not go beyond vertical
  1022. * front porch for RSCC configuration. This will ensure bw
  1023. * downvotes are not sent within the active region. Additional
  1024. * -1 is to give one line time for rscc mode min_threshold.
  1025. */
  1026. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1027. rsc_config->prefill_lines = v_front_porch - 1;
  1028. else
  1029. rsc_config->prefill_lines = mode_info->prefill_lines;
  1030. rsc_config->jitter_numer = mode_info->jitter_numer;
  1031. rsc_config->jitter_denom = mode_info->jitter_denom;
  1032. sde_enc->rsc_state_init = false;
  1033. }
  1034. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1035. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1036. /* update it only once */
  1037. sde_enc->rsc_state_init = true;
  1038. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1039. rsc_state, rsc_config, crtc->base.id,
  1040. &wait_vblank_crtc_id);
  1041. } else {
  1042. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1043. rsc_state, NULL, crtc->base.id,
  1044. &wait_vblank_crtc_id);
  1045. }
  1046. /**
  1047. * if RSC performed a state change that requires a VBLANK wait, it will
  1048. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1049. *
  1050. * if we are the primary display, we will need to enable and wait
  1051. * locally since we hold the commit thread
  1052. *
  1053. * if we are an external display, we must send a signal to the primary
  1054. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1055. * by the primary panel's VBLANK signals
  1056. */
  1057. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1058. if (ret) {
  1059. SDE_ERROR_ENC(sde_enc,
  1060. "sde rsc client update failed ret:%d\n", ret);
  1061. return ret;
  1062. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1063. return ret;
  1064. }
  1065. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1066. sde_enc, wait_vblank_crtc_id);
  1067. return ret;
  1068. }
  1069. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1070. {
  1071. struct sde_encoder_virt *sde_enc;
  1072. int i;
  1073. if (!drm_enc) {
  1074. SDE_ERROR("invalid encoder\n");
  1075. return;
  1076. }
  1077. sde_enc = to_sde_encoder_virt(drm_enc);
  1078. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1079. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1080. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1081. if (phys && phys->ops.irq_control)
  1082. phys->ops.irq_control(phys, enable);
  1083. }
  1084. }
  1085. /* keep track of the userspace vblank during modeset */
  1086. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1087. u32 sw_event)
  1088. {
  1089. struct sde_encoder_virt *sde_enc;
  1090. bool enable;
  1091. int i;
  1092. if (!drm_enc) {
  1093. SDE_ERROR("invalid encoder\n");
  1094. return;
  1095. }
  1096. sde_enc = to_sde_encoder_virt(drm_enc);
  1097. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1098. sw_event, sde_enc->vblank_enabled);
  1099. /* nothing to do if vblank not enabled by userspace */
  1100. if (!sde_enc->vblank_enabled)
  1101. return;
  1102. /* disable vblank on pre_modeset */
  1103. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1104. enable = false;
  1105. /* enable vblank on post_modeset */
  1106. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1107. enable = true;
  1108. else
  1109. return;
  1110. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1111. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1112. if (phys && phys->ops.control_vblank_irq)
  1113. phys->ops.control_vblank_irq(phys, enable);
  1114. }
  1115. }
  1116. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1117. {
  1118. struct sde_encoder_virt *sde_enc;
  1119. if (!drm_enc)
  1120. return NULL;
  1121. sde_enc = to_sde_encoder_virt(drm_enc);
  1122. return sde_enc->rsc_client;
  1123. }
  1124. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1125. bool enable)
  1126. {
  1127. struct msm_drm_private *priv;
  1128. struct sde_kms *sde_kms;
  1129. struct sde_encoder_virt *sde_enc;
  1130. int rc;
  1131. bool is_cmd_mode = false;
  1132. sde_enc = to_sde_encoder_virt(drm_enc);
  1133. priv = drm_enc->dev->dev_private;
  1134. sde_kms = to_sde_kms(priv->kms);
  1135. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1136. is_cmd_mode = true;
  1137. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1138. SDE_EVT32(DRMID(drm_enc), enable);
  1139. if (!sde_enc->cur_master) {
  1140. SDE_ERROR("encoder master not set\n");
  1141. return -EINVAL;
  1142. }
  1143. if (enable) {
  1144. /* enable SDE core clks */
  1145. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1146. if (rc < 0) {
  1147. SDE_ERROR("failed to enable power resource %d\n", rc);
  1148. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1149. return rc;
  1150. }
  1151. sde_enc->elevated_ahb_vote = true;
  1152. /* enable DSI clks */
  1153. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1154. true);
  1155. if (rc) {
  1156. SDE_ERROR("failed to enable clk control %d\n", rc);
  1157. pm_runtime_put_sync(drm_enc->dev->dev);
  1158. return rc;
  1159. }
  1160. /* enable all the irq */
  1161. _sde_encoder_irq_control(drm_enc, true);
  1162. } else {
  1163. /* disable all the irq */
  1164. _sde_encoder_irq_control(drm_enc, false);
  1165. /* disable DSI clks */
  1166. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1167. /* disable SDE core clks */
  1168. pm_runtime_put_sync(drm_enc->dev->dev);
  1169. }
  1170. return 0;
  1171. }
  1172. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1173. bool enable, u32 frame_count)
  1174. {
  1175. struct sde_encoder_virt *sde_enc;
  1176. int i;
  1177. if (!drm_enc) {
  1178. SDE_ERROR("invalid encoder\n");
  1179. return;
  1180. }
  1181. sde_enc = to_sde_encoder_virt(drm_enc);
  1182. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1183. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1184. if (!phys || !phys->ops.setup_misr)
  1185. continue;
  1186. phys->ops.setup_misr(phys, enable, frame_count);
  1187. }
  1188. }
  1189. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1190. unsigned int type, unsigned int code, int value)
  1191. {
  1192. struct drm_encoder *drm_enc = NULL;
  1193. struct sde_encoder_virt *sde_enc = NULL;
  1194. struct msm_drm_thread *disp_thread = NULL;
  1195. struct msm_drm_private *priv = NULL;
  1196. if (!handle || !handle->handler || !handle->handler->private) {
  1197. SDE_ERROR("invalid encoder for the input event\n");
  1198. return;
  1199. }
  1200. drm_enc = (struct drm_encoder *)handle->handler->private;
  1201. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1202. SDE_ERROR("invalid parameters\n");
  1203. return;
  1204. }
  1205. priv = drm_enc->dev->dev_private;
  1206. sde_enc = to_sde_encoder_virt(drm_enc);
  1207. if (!sde_enc->crtc || (sde_enc->crtc->index
  1208. >= ARRAY_SIZE(priv->disp_thread))) {
  1209. SDE_DEBUG_ENC(sde_enc,
  1210. "invalid cached CRTC: %d or crtc index: %d\n",
  1211. sde_enc->crtc == NULL,
  1212. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1213. return;
  1214. }
  1215. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1216. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1217. kthread_queue_work(&disp_thread->worker,
  1218. &sde_enc->input_event_work);
  1219. }
  1220. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1221. {
  1222. struct sde_encoder_virt *sde_enc;
  1223. if (!drm_enc) {
  1224. SDE_ERROR("invalid encoder\n");
  1225. return;
  1226. }
  1227. sde_enc = to_sde_encoder_virt(drm_enc);
  1228. /* return early if there is no state change */
  1229. if (sde_enc->idle_pc_enabled == enable)
  1230. return;
  1231. sde_enc->idle_pc_enabled = enable;
  1232. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1233. SDE_EVT32(sde_enc->idle_pc_enabled);
  1234. }
  1235. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1236. u32 sw_event)
  1237. {
  1238. if (kthread_cancel_delayed_work_sync(
  1239. &sde_enc->delayed_off_work))
  1240. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1241. sw_event);
  1242. }
  1243. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1244. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1245. {
  1246. int ret = 0;
  1247. /* cancel delayed off work, if any */
  1248. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1249. mutex_lock(&sde_enc->rc_lock);
  1250. /* return if the resource control is already in ON state */
  1251. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1252. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1253. sw_event);
  1254. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1255. SDE_EVTLOG_FUNC_CASE1);
  1256. goto end;
  1257. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1258. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1259. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1260. sw_event, sde_enc->rc_state);
  1261. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1262. SDE_EVTLOG_ERROR);
  1263. goto end;
  1264. }
  1265. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1266. _sde_encoder_irq_control(drm_enc, true);
  1267. } else {
  1268. /* enable all the clks and resources */
  1269. ret = _sde_encoder_resource_control_helper(drm_enc,
  1270. true);
  1271. if (ret) {
  1272. SDE_ERROR_ENC(sde_enc,
  1273. "sw_event:%d, rc in state %d\n",
  1274. sw_event, sde_enc->rc_state);
  1275. SDE_EVT32(DRMID(drm_enc), sw_event,
  1276. sde_enc->rc_state,
  1277. SDE_EVTLOG_ERROR);
  1278. goto end;
  1279. }
  1280. _sde_encoder_update_rsc_client(drm_enc, true);
  1281. }
  1282. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1283. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1284. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1285. end:
  1286. mutex_unlock(&sde_enc->rc_lock);
  1287. return ret;
  1288. }
  1289. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1290. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1291. struct msm_drm_private *priv)
  1292. {
  1293. unsigned int lp, idle_pc_duration;
  1294. struct msm_drm_thread *disp_thread;
  1295. bool autorefresh_enabled = false;
  1296. if (!sde_enc->crtc) {
  1297. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1298. return -EINVAL;
  1299. }
  1300. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1301. SDE_ERROR("invalid crtc index :%u\n",
  1302. sde_enc->crtc->index);
  1303. return -EINVAL;
  1304. }
  1305. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1306. /*
  1307. * mutex lock is not used as this event happens at interrupt
  1308. * context. And locking is not required as, the other events
  1309. * like KICKOFF and STOP does a wait-for-idle before executing
  1310. * the resource_control
  1311. */
  1312. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1313. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1314. sw_event, sde_enc->rc_state);
  1315. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1316. SDE_EVTLOG_ERROR);
  1317. return -EINVAL;
  1318. }
  1319. /*
  1320. * schedule off work item only when there are no
  1321. * frames pending
  1322. */
  1323. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1324. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1325. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1326. SDE_EVTLOG_FUNC_CASE2);
  1327. return 0;
  1328. }
  1329. /* schedule delayed off work if autorefresh is disabled */
  1330. if (sde_enc->cur_master &&
  1331. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1332. autorefresh_enabled =
  1333. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1334. sde_enc->cur_master);
  1335. /* set idle timeout based on master connector's lp value */
  1336. if (sde_enc->cur_master)
  1337. lp = sde_connector_get_lp(
  1338. sde_enc->cur_master->connector);
  1339. else
  1340. lp = SDE_MODE_DPMS_ON;
  1341. if (lp == SDE_MODE_DPMS_LP2)
  1342. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1343. else
  1344. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1345. if (!autorefresh_enabled)
  1346. kthread_mod_delayed_work(
  1347. &disp_thread->worker,
  1348. &sde_enc->delayed_off_work,
  1349. msecs_to_jiffies(idle_pc_duration));
  1350. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1351. autorefresh_enabled,
  1352. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1353. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1354. sw_event);
  1355. return 0;
  1356. }
  1357. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1358. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1359. {
  1360. /* cancel delayed off work, if any */
  1361. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1362. mutex_lock(&sde_enc->rc_lock);
  1363. if (is_vid_mode &&
  1364. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1365. _sde_encoder_irq_control(drm_enc, true);
  1366. }
  1367. /* skip if is already OFF or IDLE, resources are off already */
  1368. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1369. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1370. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1371. sw_event, sde_enc->rc_state);
  1372. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1373. SDE_EVTLOG_FUNC_CASE3);
  1374. goto end;
  1375. }
  1376. /**
  1377. * IRQs are still enabled currently, which allows wait for
  1378. * VBLANK which RSC may require to correctly transition to OFF
  1379. */
  1380. _sde_encoder_update_rsc_client(drm_enc, false);
  1381. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1382. SDE_ENC_RC_STATE_PRE_OFF,
  1383. SDE_EVTLOG_FUNC_CASE3);
  1384. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1385. end:
  1386. mutex_unlock(&sde_enc->rc_lock);
  1387. return 0;
  1388. }
  1389. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1390. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1391. {
  1392. int ret = 0;
  1393. /* cancel vsync event work and timer */
  1394. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1395. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1396. del_timer_sync(&sde_enc->vsync_event_timer);
  1397. mutex_lock(&sde_enc->rc_lock);
  1398. /* return if the resource control is already in OFF state */
  1399. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1400. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1401. sw_event);
  1402. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1403. SDE_EVTLOG_FUNC_CASE4);
  1404. goto end;
  1405. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1406. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1407. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1408. sw_event, sde_enc->rc_state);
  1409. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1410. SDE_EVTLOG_ERROR);
  1411. ret = -EINVAL;
  1412. goto end;
  1413. }
  1414. /**
  1415. * expect to arrive here only if in either idle state or pre-off
  1416. * and in IDLE state the resources are already disabled
  1417. */
  1418. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1419. _sde_encoder_resource_control_helper(drm_enc, false);
  1420. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1421. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1422. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1423. end:
  1424. mutex_unlock(&sde_enc->rc_lock);
  1425. return ret;
  1426. }
  1427. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1428. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1429. {
  1430. int ret = 0;
  1431. /* cancel delayed off work, if any */
  1432. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1433. mutex_lock(&sde_enc->rc_lock);
  1434. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1435. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1436. sw_event);
  1437. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1438. SDE_EVTLOG_FUNC_CASE5);
  1439. goto end;
  1440. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1441. /* enable all the clks and resources */
  1442. ret = _sde_encoder_resource_control_helper(drm_enc,
  1443. true);
  1444. if (ret) {
  1445. SDE_ERROR_ENC(sde_enc,
  1446. "sw_event:%d, rc in state %d\n",
  1447. sw_event, sde_enc->rc_state);
  1448. SDE_EVT32(DRMID(drm_enc), sw_event,
  1449. sde_enc->rc_state,
  1450. SDE_EVTLOG_ERROR);
  1451. goto end;
  1452. }
  1453. _sde_encoder_update_rsc_client(drm_enc, true);
  1454. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1455. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1456. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1457. }
  1458. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1459. if (ret && ret != -EWOULDBLOCK) {
  1460. SDE_ERROR_ENC(sde_enc,
  1461. "wait for commit done returned %d\n",
  1462. ret);
  1463. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1464. ret, SDE_EVTLOG_ERROR);
  1465. ret = -EINVAL;
  1466. goto end;
  1467. }
  1468. _sde_encoder_irq_control(drm_enc, false);
  1469. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1470. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1471. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1472. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1473. end:
  1474. mutex_unlock(&sde_enc->rc_lock);
  1475. return ret;
  1476. }
  1477. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1478. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1479. {
  1480. int ret = 0;
  1481. mutex_lock(&sde_enc->rc_lock);
  1482. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1483. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1484. sw_event);
  1485. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1486. SDE_EVTLOG_FUNC_CASE5);
  1487. goto end;
  1488. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1489. SDE_ERROR_ENC(sde_enc,
  1490. "sw_event:%d, rc:%d !MODESET state\n",
  1491. sw_event, sde_enc->rc_state);
  1492. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1493. SDE_EVTLOG_ERROR);
  1494. ret = -EINVAL;
  1495. goto end;
  1496. }
  1497. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1498. _sde_encoder_irq_control(drm_enc, true);
  1499. _sde_encoder_update_rsc_client(drm_enc, true);
  1500. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1501. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1502. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1503. end:
  1504. mutex_unlock(&sde_enc->rc_lock);
  1505. return ret;
  1506. }
  1507. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1508. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1509. {
  1510. mutex_lock(&sde_enc->rc_lock);
  1511. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1512. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1513. sw_event, sde_enc->rc_state);
  1514. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1515. SDE_EVTLOG_ERROR);
  1516. goto end;
  1517. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1518. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1519. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1520. sde_crtc_frame_pending(sde_enc->crtc),
  1521. SDE_EVTLOG_ERROR);
  1522. goto end;
  1523. }
  1524. if (is_vid_mode) {
  1525. _sde_encoder_irq_control(drm_enc, false);
  1526. } else {
  1527. /* disable all the clks and resources */
  1528. _sde_encoder_update_rsc_client(drm_enc, false);
  1529. _sde_encoder_resource_control_helper(drm_enc, false);
  1530. }
  1531. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1532. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1533. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1534. end:
  1535. mutex_unlock(&sde_enc->rc_lock);
  1536. return 0;
  1537. }
  1538. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1539. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1540. struct msm_drm_private *priv, bool is_vid_mode)
  1541. {
  1542. bool autorefresh_enabled = false;
  1543. struct msm_drm_thread *disp_thread;
  1544. int ret = 0;
  1545. if (!sde_enc->crtc ||
  1546. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1547. SDE_DEBUG_ENC(sde_enc,
  1548. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1549. sde_enc->crtc == NULL,
  1550. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1551. sw_event);
  1552. return -EINVAL;
  1553. }
  1554. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1555. mutex_lock(&sde_enc->rc_lock);
  1556. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1557. if (sde_enc->cur_master &&
  1558. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1559. autorefresh_enabled =
  1560. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1561. sde_enc->cur_master);
  1562. if (autorefresh_enabled) {
  1563. SDE_DEBUG_ENC(sde_enc,
  1564. "not handling early wakeup since auto refresh is enabled\n");
  1565. goto end;
  1566. }
  1567. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1568. kthread_mod_delayed_work(&disp_thread->worker,
  1569. &sde_enc->delayed_off_work,
  1570. msecs_to_jiffies(
  1571. IDLE_POWERCOLLAPSE_DURATION));
  1572. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1573. /* enable all the clks and resources */
  1574. ret = _sde_encoder_resource_control_helper(drm_enc,
  1575. true);
  1576. if (ret) {
  1577. SDE_ERROR_ENC(sde_enc,
  1578. "sw_event:%d, rc in state %d\n",
  1579. sw_event, sde_enc->rc_state);
  1580. SDE_EVT32(DRMID(drm_enc), sw_event,
  1581. sde_enc->rc_state,
  1582. SDE_EVTLOG_ERROR);
  1583. goto end;
  1584. }
  1585. _sde_encoder_update_rsc_client(drm_enc, true);
  1586. /*
  1587. * In some cases, commit comes with slight delay
  1588. * (> 80 ms)after early wake up, prevent clock switch
  1589. * off to avoid jank in next update. So, increase the
  1590. * command mode idle timeout sufficiently to prevent
  1591. * such case.
  1592. */
  1593. kthread_mod_delayed_work(&disp_thread->worker,
  1594. &sde_enc->delayed_off_work,
  1595. msecs_to_jiffies(
  1596. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1597. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1598. }
  1599. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1600. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1601. end:
  1602. mutex_unlock(&sde_enc->rc_lock);
  1603. return ret;
  1604. }
  1605. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1606. u32 sw_event)
  1607. {
  1608. struct sde_encoder_virt *sde_enc;
  1609. struct msm_drm_private *priv;
  1610. int ret = 0;
  1611. bool is_vid_mode = false;
  1612. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1613. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1614. sw_event);
  1615. return -EINVAL;
  1616. }
  1617. sde_enc = to_sde_encoder_virt(drm_enc);
  1618. priv = drm_enc->dev->dev_private;
  1619. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1620. is_vid_mode = true;
  1621. /*
  1622. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1623. * events and return early for other events (ie wb display).
  1624. */
  1625. if (!sde_enc->idle_pc_enabled &&
  1626. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1627. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1628. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1629. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1630. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1631. return 0;
  1632. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1633. sw_event, sde_enc->idle_pc_enabled);
  1634. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1635. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1636. switch (sw_event) {
  1637. case SDE_ENC_RC_EVENT_KICKOFF:
  1638. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1639. is_vid_mode);
  1640. break;
  1641. case SDE_ENC_RC_EVENT_FRAME_DONE:
  1642. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  1643. priv);
  1644. break;
  1645. case SDE_ENC_RC_EVENT_PRE_STOP:
  1646. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1647. is_vid_mode);
  1648. break;
  1649. case SDE_ENC_RC_EVENT_STOP:
  1650. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1651. break;
  1652. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1653. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1654. break;
  1655. case SDE_ENC_RC_EVENT_POST_MODESET:
  1656. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1657. break;
  1658. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1659. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1660. is_vid_mode);
  1661. break;
  1662. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1663. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1664. priv, is_vid_mode);
  1665. break;
  1666. default:
  1667. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1668. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1669. break;
  1670. }
  1671. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1672. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1673. return ret;
  1674. }
  1675. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1676. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1677. {
  1678. int i = 0;
  1679. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1680. if (intf_mode == INTF_MODE_CMD)
  1681. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1682. else if (intf_mode == INTF_MODE_VIDEO)
  1683. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1684. _sde_encoder_update_rsc_client(drm_enc, true);
  1685. if (intf_mode == INTF_MODE_CMD) {
  1686. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1687. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1688. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1689. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1690. msm_is_mode_seamless_poms(adj_mode),
  1691. SDE_EVTLOG_FUNC_CASE1);
  1692. } else if (intf_mode == INTF_MODE_VIDEO) {
  1693. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1694. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1695. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1696. msm_is_mode_seamless_poms(adj_mode),
  1697. SDE_EVTLOG_FUNC_CASE2);
  1698. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1699. }
  1700. }
  1701. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1702. struct drm_display_mode *mode,
  1703. struct drm_display_mode *adj_mode)
  1704. {
  1705. struct sde_encoder_virt *sde_enc;
  1706. struct msm_drm_private *priv;
  1707. struct sde_kms *sde_kms;
  1708. struct drm_connector_list_iter conn_iter;
  1709. struct drm_connector *conn = NULL, *conn_search;
  1710. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  1711. struct sde_rm_hw_iter vdc_iter;
  1712. struct sde_rm_hw_request request_hw;
  1713. enum sde_intf_mode intf_mode;
  1714. bool is_cmd_mode = false;
  1715. int i = 0, ret;
  1716. if (!drm_enc) {
  1717. SDE_ERROR("invalid encoder\n");
  1718. return;
  1719. }
  1720. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1721. SDE_ERROR("power resource is not enabled\n");
  1722. return;
  1723. }
  1724. sde_enc = to_sde_encoder_virt(drm_enc);
  1725. SDE_DEBUG_ENC(sde_enc, "\n");
  1726. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1727. is_cmd_mode = true;
  1728. priv = drm_enc->dev->dev_private;
  1729. sde_kms = to_sde_kms(priv->kms);
  1730. SDE_EVT32(DRMID(drm_enc));
  1731. /*
  1732. * cache the crtc in sde_enc on enable for duration of use case
  1733. * for correctly servicing asynchronous irq events and timers
  1734. */
  1735. if (!drm_enc->crtc) {
  1736. SDE_ERROR("invalid crtc\n");
  1737. return;
  1738. }
  1739. sde_enc->crtc = drm_enc->crtc;
  1740. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  1741. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1742. if (conn_search->encoder == drm_enc) {
  1743. conn = conn_search;
  1744. break;
  1745. }
  1746. }
  1747. drm_connector_list_iter_end(&conn_iter);
  1748. if (!conn) {
  1749. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1750. return;
  1751. } else if (!conn->state) {
  1752. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1753. return;
  1754. }
  1755. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1756. /* store the mode_info */
  1757. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1758. /* release resources before seamless mode change */
  1759. if (msm_is_mode_seamless_dms(adj_mode) ||
  1760. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1761. is_cmd_mode)) {
  1762. /* restore resource state before releasing them */
  1763. ret = sde_encoder_resource_control(drm_enc,
  1764. SDE_ENC_RC_EVENT_PRE_MODESET);
  1765. if (ret) {
  1766. SDE_ERROR_ENC(sde_enc,
  1767. "sde resource control failed: %d\n",
  1768. ret);
  1769. return;
  1770. }
  1771. /*
  1772. * Disable dce before switch the mode and after pre_modeset,
  1773. * to guarantee that previous kickoff finished.
  1774. */
  1775. sde_encoder_dce_disable(sde_enc);
  1776. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1777. _sde_encoder_modeset_helper_locked(drm_enc,
  1778. SDE_ENC_RC_EVENT_PRE_MODESET);
  1779. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  1780. }
  1781. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  1782. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1783. conn->state, false);
  1784. if (ret) {
  1785. SDE_ERROR_ENC(sde_enc,
  1786. "failed to reserve hw resources, %d\n", ret);
  1787. return;
  1788. }
  1789. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1790. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1791. sde_enc->hw_pp[i] = NULL;
  1792. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1793. break;
  1794. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1795. }
  1796. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1797. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1798. if (phys) {
  1799. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1800. SDE_HW_BLK_QDSS);
  1801. for (i = 0; i < QDSS_MAX; i++) {
  1802. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1803. phys->hw_qdss =
  1804. (struct sde_hw_qdss *)qdss_iter.hw;
  1805. break;
  1806. }
  1807. }
  1808. }
  1809. }
  1810. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1811. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1812. sde_enc->hw_dsc[i] = NULL;
  1813. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1814. break;
  1815. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1816. }
  1817. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1818. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1819. sde_enc->hw_vdc[i] = NULL;
  1820. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1821. break;
  1822. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1823. }
  1824. /* Get PP for DSC configuration */
  1825. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1826. struct sde_hw_pingpong *pp = NULL;
  1827. unsigned long features = 0;
  1828. if (!sde_enc->hw_dsc[i])
  1829. continue;
  1830. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1831. request_hw.type = SDE_HW_BLK_PINGPONG;
  1832. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1833. break;
  1834. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1835. features = pp->ops.get_hw_caps(pp);
  1836. if (test_bit(SDE_PINGPONG_DSC, &features))
  1837. sde_enc->hw_dsc_pp[i] = pp;
  1838. else
  1839. sde_enc->hw_dsc_pp[i] = NULL;
  1840. }
  1841. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1842. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1843. if (phys) {
  1844. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  1845. SDE_ERROR_ENC(sde_enc,
  1846. "invalid pingpong block for the encoder\n");
  1847. return;
  1848. }
  1849. phys->hw_pp = sde_enc->hw_pp[i];
  1850. phys->connector = conn->state->connector;
  1851. if (phys->ops.mode_set)
  1852. phys->ops.mode_set(phys, mode, adj_mode);
  1853. }
  1854. }
  1855. /* update resources after seamless mode change */
  1856. if (msm_is_mode_seamless_dms(adj_mode) ||
  1857. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1858. is_cmd_mode))
  1859. sde_encoder_resource_control(&sde_enc->base,
  1860. SDE_ENC_RC_EVENT_POST_MODESET);
  1861. else if (msm_is_mode_seamless_poms(adj_mode))
  1862. _sde_encoder_modeset_helper_locked(drm_enc,
  1863. SDE_ENC_RC_EVENT_POST_MODESET);
  1864. }
  1865. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1866. {
  1867. struct sde_encoder_virt *sde_enc;
  1868. struct sde_encoder_phys *phys;
  1869. int i;
  1870. if (!drm_enc) {
  1871. SDE_ERROR("invalid parameters\n");
  1872. return;
  1873. }
  1874. sde_enc = to_sde_encoder_virt(drm_enc);
  1875. if (!sde_enc) {
  1876. SDE_ERROR("invalid sde encoder\n");
  1877. return;
  1878. }
  1879. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1880. phys = sde_enc->phys_encs[i];
  1881. if (phys && phys->ops.control_te)
  1882. phys->ops.control_te(phys, enable);
  1883. }
  1884. }
  1885. static int _sde_encoder_input_connect(struct input_handler *handler,
  1886. struct input_dev *dev, const struct input_device_id *id)
  1887. {
  1888. struct input_handle *handle;
  1889. int rc = 0;
  1890. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1891. if (!handle)
  1892. return -ENOMEM;
  1893. handle->dev = dev;
  1894. handle->handler = handler;
  1895. handle->name = handler->name;
  1896. rc = input_register_handle(handle);
  1897. if (rc) {
  1898. pr_err("failed to register input handle\n");
  1899. goto error;
  1900. }
  1901. rc = input_open_device(handle);
  1902. if (rc) {
  1903. pr_err("failed to open input device\n");
  1904. goto error_unregister;
  1905. }
  1906. return 0;
  1907. error_unregister:
  1908. input_unregister_handle(handle);
  1909. error:
  1910. kfree(handle);
  1911. return rc;
  1912. }
  1913. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1914. {
  1915. input_close_device(handle);
  1916. input_unregister_handle(handle);
  1917. kfree(handle);
  1918. }
  1919. /**
  1920. * Structure for specifying event parameters on which to receive callbacks.
  1921. * This structure will trigger a callback in case of a touch event (specified by
  1922. * EV_ABS) where there is a change in X and Y coordinates,
  1923. */
  1924. static const struct input_device_id sde_input_ids[] = {
  1925. {
  1926. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1927. .evbit = { BIT_MASK(EV_ABS) },
  1928. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1929. BIT_MASK(ABS_MT_POSITION_X) |
  1930. BIT_MASK(ABS_MT_POSITION_Y) },
  1931. },
  1932. { },
  1933. };
  1934. static int _sde_encoder_input_handler_register(
  1935. struct input_handler *input_handler)
  1936. {
  1937. int rc = 0;
  1938. rc = input_register_handler(input_handler);
  1939. if (rc) {
  1940. pr_err("input_register_handler failed, rc= %d\n", rc);
  1941. kfree(input_handler);
  1942. return rc;
  1943. }
  1944. return rc;
  1945. }
  1946. static int _sde_encoder_input_handler(
  1947. struct sde_encoder_virt *sde_enc)
  1948. {
  1949. struct input_handler *input_handler = NULL;
  1950. int rc = 0;
  1951. if (sde_enc->input_handler) {
  1952. SDE_ERROR_ENC(sde_enc,
  1953. "input_handle is active. unexpected\n");
  1954. return -EINVAL;
  1955. }
  1956. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  1957. if (!input_handler)
  1958. return -ENOMEM;
  1959. input_handler->event = sde_encoder_input_event_handler;
  1960. input_handler->connect = _sde_encoder_input_connect;
  1961. input_handler->disconnect = _sde_encoder_input_disconnect;
  1962. input_handler->name = "sde";
  1963. input_handler->id_table = sde_input_ids;
  1964. input_handler->private = sde_enc;
  1965. sde_enc->input_handler = input_handler;
  1966. return rc;
  1967. }
  1968. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  1969. {
  1970. struct sde_encoder_virt *sde_enc = NULL;
  1971. struct msm_drm_private *priv;
  1972. struct sde_kms *sde_kms;
  1973. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1974. SDE_ERROR("invalid parameters\n");
  1975. return;
  1976. }
  1977. priv = drm_enc->dev->dev_private;
  1978. sde_kms = to_sde_kms(priv->kms);
  1979. if (!sde_kms) {
  1980. SDE_ERROR("invalid sde_kms\n");
  1981. return;
  1982. }
  1983. sde_enc = to_sde_encoder_virt(drm_enc);
  1984. if (!sde_enc || !sde_enc->cur_master) {
  1985. SDE_DEBUG("invalid sde encoder/master\n");
  1986. return;
  1987. }
  1988. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  1989. sde_enc->cur_master->hw_mdptop &&
  1990. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  1991. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  1992. sde_enc->cur_master->hw_mdptop);
  1993. if (sde_enc->cur_master->hw_mdptop &&
  1994. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  1995. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  1996. sde_enc->cur_master->hw_mdptop,
  1997. sde_kms->catalog);
  1998. if (sde_enc->cur_master->hw_ctl &&
  1999. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2000. !sde_enc->cur_master->cont_splash_enabled)
  2001. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2002. sde_enc->cur_master->hw_ctl,
  2003. &sde_enc->cur_master->intf_cfg_v1);
  2004. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2005. sde_encoder_control_te(drm_enc, true);
  2006. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2007. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2008. }
  2009. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2010. {
  2011. struct sde_encoder_virt *sde_enc = NULL;
  2012. int i;
  2013. if (!drm_enc) {
  2014. SDE_ERROR("invalid encoder\n");
  2015. return;
  2016. }
  2017. sde_enc = to_sde_encoder_virt(drm_enc);
  2018. if (!sde_enc->cur_master) {
  2019. SDE_DEBUG("virt encoder has no master\n");
  2020. return;
  2021. }
  2022. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2023. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2024. sde_enc->idle_pc_restore = true;
  2025. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2026. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2027. if (!phys)
  2028. continue;
  2029. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2030. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2031. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2032. phys->ops.restore(phys);
  2033. }
  2034. if (sde_enc->cur_master->ops.restore)
  2035. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2036. _sde_encoder_virt_enable_helper(drm_enc);
  2037. }
  2038. static void sde_encoder_off_work(struct kthread_work *work)
  2039. {
  2040. struct sde_encoder_virt *sde_enc = container_of(work,
  2041. struct sde_encoder_virt, delayed_off_work.work);
  2042. struct drm_encoder *drm_enc;
  2043. if (!sde_enc) {
  2044. SDE_ERROR("invalid sde encoder\n");
  2045. return;
  2046. }
  2047. drm_enc = &sde_enc->base;
  2048. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2049. sde_encoder_idle_request(drm_enc);
  2050. SDE_ATRACE_END("sde_encoder_off_work");
  2051. }
  2052. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2053. {
  2054. struct sde_encoder_virt *sde_enc = NULL;
  2055. int i, ret = 0;
  2056. struct msm_compression_info *comp_info = NULL;
  2057. struct drm_display_mode *cur_mode = NULL;
  2058. struct msm_display_info *disp_info;
  2059. if (!drm_enc) {
  2060. SDE_ERROR("invalid encoder\n");
  2061. return;
  2062. }
  2063. sde_enc = to_sde_encoder_virt(drm_enc);
  2064. disp_info = &sde_enc->disp_info;
  2065. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2066. SDE_ERROR("power resource is not enabled\n");
  2067. return;
  2068. }
  2069. if (drm_enc->crtc && !sde_enc->crtc)
  2070. sde_enc->crtc = drm_enc->crtc;
  2071. comp_info = &sde_enc->mode_info.comp_info;
  2072. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2073. SDE_DEBUG_ENC(sde_enc, "\n");
  2074. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2075. sde_enc->cur_master = NULL;
  2076. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2077. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2078. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2079. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2080. sde_enc->cur_master = phys;
  2081. break;
  2082. }
  2083. }
  2084. if (!sde_enc->cur_master) {
  2085. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2086. return;
  2087. }
  2088. /* register input handler if not already registered */
  2089. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2090. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2091. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2092. ret = _sde_encoder_input_handler_register(
  2093. sde_enc->input_handler);
  2094. if (ret)
  2095. SDE_ERROR(
  2096. "input handler registration failed, rc = %d\n", ret);
  2097. }
  2098. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2099. || msm_is_mode_seamless_dms(cur_mode)
  2100. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2101. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2102. sde_encoder_off_work);
  2103. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2104. if (ret) {
  2105. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2106. ret);
  2107. return;
  2108. }
  2109. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2110. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2111. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2112. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2113. if (!phys)
  2114. continue;
  2115. phys->comp_type = comp_info->comp_type;
  2116. phys->comp_ratio = comp_info->comp_ratio;
  2117. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2118. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2119. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2120. phys->dsc_extra_pclk_cycle_cnt =
  2121. comp_info->dsc_info.pclk_per_line;
  2122. phys->dsc_extra_disp_width =
  2123. comp_info->dsc_info.extra_width;
  2124. }
  2125. if (phys != sde_enc->cur_master) {
  2126. /**
  2127. * on DMS request, the encoder will be enabled
  2128. * already. Invoke restore to reconfigure the
  2129. * new mode.
  2130. */
  2131. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2132. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2133. phys->ops.restore)
  2134. phys->ops.restore(phys);
  2135. else if (phys->ops.enable)
  2136. phys->ops.enable(phys);
  2137. }
  2138. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2139. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2140. phys->ops.setup_misr(phys, true,
  2141. sde_enc->misr_frame_count);
  2142. }
  2143. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2144. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2145. sde_enc->cur_master->ops.restore)
  2146. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2147. else if (sde_enc->cur_master->ops.enable)
  2148. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2149. _sde_encoder_virt_enable_helper(drm_enc);
  2150. }
  2151. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2152. {
  2153. struct sde_encoder_virt *sde_enc = NULL;
  2154. struct msm_drm_private *priv;
  2155. struct sde_kms *sde_kms;
  2156. enum sde_intf_mode intf_mode;
  2157. int i = 0;
  2158. if (!drm_enc) {
  2159. SDE_ERROR("invalid encoder\n");
  2160. return;
  2161. } else if (!drm_enc->dev) {
  2162. SDE_ERROR("invalid dev\n");
  2163. return;
  2164. } else if (!drm_enc->dev->dev_private) {
  2165. SDE_ERROR("invalid dev_private\n");
  2166. return;
  2167. }
  2168. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2169. SDE_ERROR("power resource is not enabled\n");
  2170. return;
  2171. }
  2172. sde_enc = to_sde_encoder_virt(drm_enc);
  2173. SDE_DEBUG_ENC(sde_enc, "\n");
  2174. priv = drm_enc->dev->dev_private;
  2175. sde_kms = to_sde_kms(priv->kms);
  2176. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2177. SDE_EVT32(DRMID(drm_enc));
  2178. /* wait for idle */
  2179. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2180. if (sde_enc->input_handler &&
  2181. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2182. input_unregister_handler(sde_enc->input_handler);
  2183. /*
  2184. * For primary command mode and video mode encoders, execute the
  2185. * resource control pre-stop operations before the physical encoders
  2186. * are disabled, to allow the rsc to transition its states properly.
  2187. *
  2188. * For other encoder types, rsc should not be enabled until after
  2189. * they have been fully disabled, so delay the pre-stop operations
  2190. * until after the physical disable calls have returned.
  2191. */
  2192. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2193. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2194. sde_encoder_resource_control(drm_enc,
  2195. SDE_ENC_RC_EVENT_PRE_STOP);
  2196. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2197. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2198. if (phys && phys->ops.disable)
  2199. phys->ops.disable(phys);
  2200. }
  2201. } else {
  2202. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2203. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2204. if (phys && phys->ops.disable)
  2205. phys->ops.disable(phys);
  2206. }
  2207. sde_encoder_resource_control(drm_enc,
  2208. SDE_ENC_RC_EVENT_PRE_STOP);
  2209. }
  2210. /*
  2211. * disable dce after the transfer is complete (for command mode)
  2212. * and after physical encoder is disabled, to make sure timing
  2213. * engine is already disabled (for video mode).
  2214. */
  2215. sde_encoder_dce_disable(sde_enc);
  2216. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2217. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2218. if (sde_enc->phys_encs[i]) {
  2219. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2220. sde_enc->phys_encs[i]->connector = NULL;
  2221. }
  2222. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2223. }
  2224. sde_enc->cur_master = NULL;
  2225. /*
  2226. * clear the cached crtc in sde_enc on use case finish, after all the
  2227. * outstanding events and timers have been completed
  2228. */
  2229. sde_enc->crtc = NULL;
  2230. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2231. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2232. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2233. }
  2234. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2235. struct sde_encoder_phys_wb *wb_enc)
  2236. {
  2237. struct sde_encoder_virt *sde_enc;
  2238. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2239. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2240. if (wb_enc) {
  2241. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2242. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2243. false, phys_enc->hw_pp->idx);
  2244. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2245. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2246. phys_enc->hw_ctl,
  2247. wb_enc->hw_wb->idx, true);
  2248. }
  2249. } else {
  2250. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2251. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2252. phys_enc->hw_intf, false,
  2253. phys_enc->hw_pp->idx);
  2254. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2255. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2256. phys_enc->hw_ctl,
  2257. phys_enc->hw_intf->idx, true);
  2258. }
  2259. }
  2260. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2261. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2262. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2263. phys_enc->hw_pp->merge_3d)
  2264. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2265. phys_enc->hw_ctl,
  2266. phys_enc->hw_pp->merge_3d->idx, true);
  2267. }
  2268. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2269. phys_enc->hw_pp) {
  2270. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2271. false, phys_enc->hw_pp->idx);
  2272. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2273. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2274. phys_enc->hw_ctl,
  2275. phys_enc->hw_cdm->idx, true);
  2276. }
  2277. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2278. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2279. phys_enc->hw_ctl->ops.reset_post_disable)
  2280. phys_enc->hw_ctl->ops.reset_post_disable(
  2281. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2282. phys_enc->hw_pp->merge_3d ?
  2283. phys_enc->hw_pp->merge_3d->idx : 0);
  2284. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2285. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2286. }
  2287. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2288. enum sde_intf_type type, u32 controller_id)
  2289. {
  2290. int i = 0;
  2291. for (i = 0; i < catalog->intf_count; i++) {
  2292. if (catalog->intf[i].type == type
  2293. && catalog->intf[i].controller_id == controller_id) {
  2294. return catalog->intf[i].id;
  2295. }
  2296. }
  2297. return INTF_MAX;
  2298. }
  2299. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2300. enum sde_intf_type type, u32 controller_id)
  2301. {
  2302. if (controller_id < catalog->wb_count)
  2303. return catalog->wb[controller_id].id;
  2304. return WB_MAX;
  2305. }
  2306. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2307. struct drm_crtc *crtc)
  2308. {
  2309. struct sde_hw_uidle *uidle;
  2310. struct sde_uidle_cntr cntr;
  2311. struct sde_uidle_status status;
  2312. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2313. pr_err("invalid params %d %d\n",
  2314. !sde_kms, !crtc);
  2315. return;
  2316. }
  2317. /* check if perf counters are enabled and setup */
  2318. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2319. return;
  2320. uidle = sde_kms->hw_uidle;
  2321. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2322. && uidle->ops.uidle_get_status) {
  2323. uidle->ops.uidle_get_status(uidle, &status);
  2324. trace_sde_perf_uidle_status(
  2325. crtc->base.id,
  2326. status.uidle_danger_status_0,
  2327. status.uidle_danger_status_1,
  2328. status.uidle_safe_status_0,
  2329. status.uidle_safe_status_1,
  2330. status.uidle_idle_status_0,
  2331. status.uidle_idle_status_1,
  2332. status.uidle_fal_status_0,
  2333. status.uidle_fal_status_1,
  2334. status.uidle_status,
  2335. status.uidle_en_fal10);
  2336. }
  2337. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2338. && uidle->ops.uidle_get_cntr) {
  2339. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2340. trace_sde_perf_uidle_cntr(
  2341. crtc->base.id,
  2342. cntr.fal1_gate_cntr,
  2343. cntr.fal10_gate_cntr,
  2344. cntr.fal_wait_gate_cntr,
  2345. cntr.fal1_num_transitions_cntr,
  2346. cntr.fal10_num_transitions_cntr,
  2347. cntr.min_gate_cntr,
  2348. cntr.max_gate_cntr);
  2349. }
  2350. }
  2351. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2352. struct sde_encoder_phys *phy_enc)
  2353. {
  2354. struct sde_encoder_virt *sde_enc = NULL;
  2355. unsigned long lock_flags;
  2356. if (!drm_enc || !phy_enc)
  2357. return;
  2358. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2359. sde_enc = to_sde_encoder_virt(drm_enc);
  2360. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2361. if (sde_enc->crtc_vblank_cb)
  2362. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2363. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2364. if (phy_enc->sde_kms &&
  2365. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2366. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2367. atomic_inc(&phy_enc->vsync_cnt);
  2368. SDE_ATRACE_END("encoder_vblank_callback");
  2369. }
  2370. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2371. struct sde_encoder_phys *phy_enc)
  2372. {
  2373. if (!phy_enc)
  2374. return;
  2375. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2376. atomic_inc(&phy_enc->underrun_cnt);
  2377. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2378. trace_sde_encoder_underrun(DRMID(drm_enc),
  2379. atomic_read(&phy_enc->underrun_cnt));
  2380. SDE_DBG_CTRL("stop_ftrace");
  2381. SDE_DBG_CTRL("panic_underrun");
  2382. SDE_ATRACE_END("encoder_underrun_callback");
  2383. }
  2384. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2385. void (*vbl_cb)(void *), void *vbl_data)
  2386. {
  2387. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2388. unsigned long lock_flags;
  2389. bool enable;
  2390. int i;
  2391. enable = vbl_cb ? true : false;
  2392. if (!drm_enc) {
  2393. SDE_ERROR("invalid encoder\n");
  2394. return;
  2395. }
  2396. SDE_DEBUG_ENC(sde_enc, "\n");
  2397. SDE_EVT32(DRMID(drm_enc), enable);
  2398. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2399. sde_enc->crtc_vblank_cb = vbl_cb;
  2400. sde_enc->crtc_vblank_cb_data = vbl_data;
  2401. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2402. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2403. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2404. if (phys && phys->ops.control_vblank_irq)
  2405. phys->ops.control_vblank_irq(phys, enable);
  2406. }
  2407. sde_enc->vblank_enabled = enable;
  2408. }
  2409. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2410. void (*frame_event_cb)(void *, u32 event),
  2411. struct drm_crtc *crtc)
  2412. {
  2413. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2414. unsigned long lock_flags;
  2415. bool enable;
  2416. enable = frame_event_cb ? true : false;
  2417. if (!drm_enc) {
  2418. SDE_ERROR("invalid encoder\n");
  2419. return;
  2420. }
  2421. SDE_DEBUG_ENC(sde_enc, "\n");
  2422. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2423. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2424. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2425. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2426. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2427. }
  2428. static void sde_encoder_frame_done_callback(
  2429. struct drm_encoder *drm_enc,
  2430. struct sde_encoder_phys *ready_phys, u32 event)
  2431. {
  2432. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2433. unsigned int i;
  2434. bool trigger = true;
  2435. bool is_cmd_mode = false;
  2436. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2437. if (!drm_enc || !sde_enc->cur_master) {
  2438. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2439. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2440. return;
  2441. }
  2442. sde_enc->crtc_frame_event_cb_data.connector =
  2443. sde_enc->cur_master->connector;
  2444. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2445. is_cmd_mode = true;
  2446. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2447. | SDE_ENCODER_FRAME_EVENT_ERROR
  2448. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2449. if (ready_phys->connector)
  2450. topology = sde_connector_get_topology_name(
  2451. ready_phys->connector);
  2452. /* One of the physical encoders has become idle */
  2453. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2454. if (sde_enc->phys_encs[i] == ready_phys) {
  2455. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2456. atomic_read(&sde_enc->frame_done_cnt[i]));
  2457. if (!atomic_add_unless(
  2458. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2459. SDE_EVT32(DRMID(drm_enc), event,
  2460. ready_phys->intf_idx,
  2461. SDE_EVTLOG_ERROR);
  2462. SDE_ERROR_ENC(sde_enc,
  2463. "intf idx:%d, event:%d\n",
  2464. ready_phys->intf_idx, event);
  2465. return;
  2466. }
  2467. }
  2468. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2469. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2470. trigger = false;
  2471. }
  2472. if (trigger) {
  2473. sde_encoder_resource_control(drm_enc,
  2474. SDE_ENC_RC_EVENT_FRAME_DONE);
  2475. if (sde_enc->crtc_frame_event_cb)
  2476. sde_enc->crtc_frame_event_cb(
  2477. &sde_enc->crtc_frame_event_cb_data,
  2478. event);
  2479. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2480. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2481. }
  2482. } else if (sde_enc->crtc_frame_event_cb) {
  2483. if (!is_cmd_mode)
  2484. sde_encoder_resource_control(drm_enc,
  2485. SDE_ENC_RC_EVENT_FRAME_DONE);
  2486. sde_enc->crtc_frame_event_cb(
  2487. &sde_enc->crtc_frame_event_cb_data, event);
  2488. }
  2489. }
  2490. static void sde_encoder_get_qsync_fps_callback(
  2491. struct drm_encoder *drm_enc,
  2492. u32 *qsync_fps)
  2493. {
  2494. struct msm_display_info *disp_info;
  2495. struct sde_encoder_virt *sde_enc;
  2496. if (!qsync_fps)
  2497. return;
  2498. *qsync_fps = 0;
  2499. if (!drm_enc) {
  2500. SDE_ERROR("invalid drm encoder\n");
  2501. return;
  2502. }
  2503. sde_enc = to_sde_encoder_virt(drm_enc);
  2504. disp_info = &sde_enc->disp_info;
  2505. *qsync_fps = disp_info->qsync_min_fps;
  2506. }
  2507. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2508. {
  2509. struct sde_encoder_virt *sde_enc;
  2510. if (!drm_enc) {
  2511. SDE_ERROR("invalid drm encoder\n");
  2512. return -EINVAL;
  2513. }
  2514. sde_enc = to_sde_encoder_virt(drm_enc);
  2515. sde_encoder_resource_control(&sde_enc->base,
  2516. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2517. return 0;
  2518. }
  2519. /**
  2520. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2521. * drm_enc: Pointer to drm encoder structure
  2522. * phys: Pointer to physical encoder structure
  2523. * extra_flush: Additional bit mask to include in flush trigger
  2524. */
  2525. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2526. struct sde_encoder_phys *phys,
  2527. struct sde_ctl_flush_cfg *extra_flush)
  2528. {
  2529. struct sde_hw_ctl *ctl;
  2530. unsigned long lock_flags;
  2531. struct sde_encoder_virt *sde_enc;
  2532. int pend_ret_fence_cnt;
  2533. struct sde_connector *c_conn;
  2534. if (!drm_enc || !phys) {
  2535. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2536. !drm_enc, !phys);
  2537. return;
  2538. }
  2539. sde_enc = to_sde_encoder_virt(drm_enc);
  2540. c_conn = to_sde_connector(phys->connector);
  2541. if (!phys->hw_pp) {
  2542. SDE_ERROR("invalid pingpong hw\n");
  2543. return;
  2544. }
  2545. ctl = phys->hw_ctl;
  2546. if (!ctl || !phys->ops.trigger_flush) {
  2547. SDE_ERROR("missing ctl/trigger cb\n");
  2548. return;
  2549. }
  2550. if (phys->split_role == ENC_ROLE_SKIP) {
  2551. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2552. "skip flush pp%d ctl%d\n",
  2553. phys->hw_pp->idx - PINGPONG_0,
  2554. ctl->idx - CTL_0);
  2555. return;
  2556. }
  2557. /* update pending counts and trigger kickoff ctl flush atomically */
  2558. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2559. if (phys->ops.is_master && phys->ops.is_master(phys))
  2560. atomic_inc(&phys->pending_retire_fence_cnt);
  2561. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2562. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2563. ctl->ops.update_bitmask_periph) {
  2564. /* perform peripheral flush on every frame update for dp dsc */
  2565. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2566. phys->comp_ratio && c_conn->ops.update_pps) {
  2567. c_conn->ops.update_pps(phys->connector, NULL,
  2568. c_conn->display);
  2569. ctl->ops.update_bitmask_periph(ctl,
  2570. phys->hw_intf->idx, 1);
  2571. }
  2572. if (sde_enc->dynamic_hdr_updated)
  2573. ctl->ops.update_bitmask_periph(ctl,
  2574. phys->hw_intf->idx, 1);
  2575. }
  2576. if ((extra_flush && extra_flush->pending_flush_mask)
  2577. && ctl->ops.update_pending_flush)
  2578. ctl->ops.update_pending_flush(ctl, extra_flush);
  2579. phys->ops.trigger_flush(phys);
  2580. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2581. if (ctl->ops.get_pending_flush) {
  2582. struct sde_ctl_flush_cfg pending_flush = {0,};
  2583. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2584. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2585. ctl->idx - CTL_0,
  2586. pending_flush.pending_flush_mask,
  2587. pend_ret_fence_cnt);
  2588. } else {
  2589. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2590. ctl->idx - CTL_0,
  2591. pend_ret_fence_cnt);
  2592. }
  2593. }
  2594. /**
  2595. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2596. * phys: Pointer to physical encoder structure
  2597. */
  2598. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2599. {
  2600. struct sde_hw_ctl *ctl;
  2601. struct sde_encoder_virt *sde_enc;
  2602. if (!phys) {
  2603. SDE_ERROR("invalid argument(s)\n");
  2604. return;
  2605. }
  2606. if (!phys->hw_pp) {
  2607. SDE_ERROR("invalid pingpong hw\n");
  2608. return;
  2609. }
  2610. if (!phys->parent) {
  2611. SDE_ERROR("invalid parent\n");
  2612. return;
  2613. }
  2614. /* avoid ctrl start for encoder in clone mode */
  2615. if (phys->in_clone_mode)
  2616. return;
  2617. ctl = phys->hw_ctl;
  2618. sde_enc = to_sde_encoder_virt(phys->parent);
  2619. if (phys->split_role == ENC_ROLE_SKIP) {
  2620. SDE_DEBUG_ENC(sde_enc,
  2621. "skip start pp%d ctl%d\n",
  2622. phys->hw_pp->idx - PINGPONG_0,
  2623. ctl->idx - CTL_0);
  2624. return;
  2625. }
  2626. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2627. phys->ops.trigger_start(phys);
  2628. }
  2629. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2630. {
  2631. struct sde_hw_ctl *ctl;
  2632. if (!phys_enc) {
  2633. SDE_ERROR("invalid encoder\n");
  2634. return;
  2635. }
  2636. ctl = phys_enc->hw_ctl;
  2637. if (ctl && ctl->ops.trigger_flush)
  2638. ctl->ops.trigger_flush(ctl);
  2639. }
  2640. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2641. {
  2642. struct sde_hw_ctl *ctl;
  2643. if (!phys_enc) {
  2644. SDE_ERROR("invalid encoder\n");
  2645. return;
  2646. }
  2647. ctl = phys_enc->hw_ctl;
  2648. if (ctl && ctl->ops.trigger_start) {
  2649. ctl->ops.trigger_start(ctl);
  2650. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2651. }
  2652. }
  2653. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2654. {
  2655. struct sde_encoder_virt *sde_enc;
  2656. struct sde_connector *sde_con;
  2657. void *sde_con_disp;
  2658. struct sde_hw_ctl *ctl;
  2659. int rc;
  2660. if (!phys_enc) {
  2661. SDE_ERROR("invalid encoder\n");
  2662. return;
  2663. }
  2664. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2665. ctl = phys_enc->hw_ctl;
  2666. if (!ctl || !ctl->ops.reset)
  2667. return;
  2668. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2669. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2670. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2671. phys_enc->connector) {
  2672. sde_con = to_sde_connector(phys_enc->connector);
  2673. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2674. if (sde_con->ops.soft_reset) {
  2675. rc = sde_con->ops.soft_reset(sde_con_disp);
  2676. if (rc) {
  2677. SDE_ERROR_ENC(sde_enc,
  2678. "connector soft reset failure\n");
  2679. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2680. "panic");
  2681. }
  2682. }
  2683. }
  2684. phys_enc->enable_state = SDE_ENC_ENABLED;
  2685. }
  2686. /**
  2687. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2688. * Iterate through the physical encoders and perform consolidated flush
  2689. * and/or control start triggering as needed. This is done in the virtual
  2690. * encoder rather than the individual physical ones in order to handle
  2691. * use cases that require visibility into multiple physical encoders at
  2692. * a time.
  2693. * sde_enc: Pointer to virtual encoder structure
  2694. */
  2695. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2696. {
  2697. struct sde_hw_ctl *ctl;
  2698. uint32_t i;
  2699. struct sde_ctl_flush_cfg pending_flush = {0,};
  2700. u32 pending_kickoff_cnt;
  2701. struct msm_drm_private *priv = NULL;
  2702. struct sde_kms *sde_kms = NULL;
  2703. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2704. bool is_regdma_blocking = false, is_vid_mode = false;
  2705. if (!sde_enc) {
  2706. SDE_ERROR("invalid encoder\n");
  2707. return;
  2708. }
  2709. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2710. is_vid_mode = true;
  2711. is_regdma_blocking = (is_vid_mode ||
  2712. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2713. /* don't perform flush/start operations for slave encoders */
  2714. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2715. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2716. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2717. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2718. continue;
  2719. ctl = phys->hw_ctl;
  2720. if (!ctl)
  2721. continue;
  2722. if (phys->connector)
  2723. topology = sde_connector_get_topology_name(
  2724. phys->connector);
  2725. if (!phys->ops.needs_single_flush ||
  2726. !phys->ops.needs_single_flush(phys)) {
  2727. if (ctl->ops.reg_dma_flush)
  2728. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2729. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2730. } else if (ctl->ops.get_pending_flush) {
  2731. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2732. }
  2733. }
  2734. /* for split flush, combine pending flush masks and send to master */
  2735. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2736. ctl = sde_enc->cur_master->hw_ctl;
  2737. if (ctl->ops.reg_dma_flush)
  2738. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2739. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2740. &pending_flush);
  2741. }
  2742. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2743. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2744. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2745. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2746. continue;
  2747. if (!phys->ops.needs_single_flush ||
  2748. !phys->ops.needs_single_flush(phys)) {
  2749. pending_kickoff_cnt =
  2750. sde_encoder_phys_inc_pending(phys);
  2751. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2752. } else {
  2753. pending_kickoff_cnt =
  2754. sde_encoder_phys_inc_pending(phys);
  2755. SDE_EVT32(pending_kickoff_cnt,
  2756. pending_flush.pending_flush_mask,
  2757. SDE_EVTLOG_FUNC_CASE2);
  2758. }
  2759. }
  2760. if (sde_enc->misr_enable)
  2761. sde_encoder_misr_configure(&sde_enc->base, true,
  2762. sde_enc->misr_frame_count);
  2763. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2764. if (crtc_misr_info.misr_enable)
  2765. sde_crtc_misr_setup(sde_enc->crtc, true,
  2766. crtc_misr_info.misr_frame_count);
  2767. _sde_encoder_trigger_start(sde_enc->cur_master);
  2768. if (sde_enc->elevated_ahb_vote) {
  2769. priv = sde_enc->base.dev->dev_private;
  2770. if (priv != NULL) {
  2771. sde_kms = to_sde_kms(priv->kms);
  2772. if (sde_kms != NULL) {
  2773. sde_power_scale_reg_bus(&priv->phandle,
  2774. VOTE_INDEX_LOW,
  2775. false);
  2776. }
  2777. }
  2778. sde_enc->elevated_ahb_vote = false;
  2779. }
  2780. }
  2781. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2782. struct drm_encoder *drm_enc,
  2783. unsigned long *affected_displays,
  2784. int num_active_phys)
  2785. {
  2786. struct sde_encoder_virt *sde_enc;
  2787. struct sde_encoder_phys *master;
  2788. enum sde_rm_topology_name topology;
  2789. bool is_right_only;
  2790. if (!drm_enc || !affected_displays)
  2791. return;
  2792. sde_enc = to_sde_encoder_virt(drm_enc);
  2793. master = sde_enc->cur_master;
  2794. if (!master || !master->connector)
  2795. return;
  2796. topology = sde_connector_get_topology_name(master->connector);
  2797. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2798. return;
  2799. /*
  2800. * For pingpong split, the slave pingpong won't generate IRQs. For
  2801. * right-only updates, we can't swap pingpongs, or simply swap the
  2802. * master/slave assignment, we actually have to swap the interfaces
  2803. * so that the master physical encoder will use a pingpong/interface
  2804. * that generates irqs on which to wait.
  2805. */
  2806. is_right_only = !test_bit(0, affected_displays) &&
  2807. test_bit(1, affected_displays);
  2808. if (is_right_only && !sde_enc->intfs_swapped) {
  2809. /* right-only update swap interfaces */
  2810. swap(sde_enc->phys_encs[0]->intf_idx,
  2811. sde_enc->phys_encs[1]->intf_idx);
  2812. sde_enc->intfs_swapped = true;
  2813. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2814. /* left-only or full update, swap back */
  2815. swap(sde_enc->phys_encs[0]->intf_idx,
  2816. sde_enc->phys_encs[1]->intf_idx);
  2817. sde_enc->intfs_swapped = false;
  2818. }
  2819. SDE_DEBUG_ENC(sde_enc,
  2820. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2821. is_right_only, sde_enc->intfs_swapped,
  2822. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2823. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2824. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2825. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2826. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2827. *affected_displays);
  2828. /* ppsplit always uses master since ppslave invalid for irqs*/
  2829. if (num_active_phys == 1)
  2830. *affected_displays = BIT(0);
  2831. }
  2832. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2833. struct sde_encoder_kickoff_params *params)
  2834. {
  2835. struct sde_encoder_virt *sde_enc;
  2836. struct sde_encoder_phys *phys;
  2837. int i, num_active_phys;
  2838. bool master_assigned = false;
  2839. if (!drm_enc || !params)
  2840. return;
  2841. sde_enc = to_sde_encoder_virt(drm_enc);
  2842. if (sde_enc->num_phys_encs <= 1)
  2843. return;
  2844. /* count bits set */
  2845. num_active_phys = hweight_long(params->affected_displays);
  2846. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2847. params->affected_displays, num_active_phys);
  2848. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2849. num_active_phys);
  2850. /* for left/right only update, ppsplit master switches interface */
  2851. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2852. &params->affected_displays, num_active_phys);
  2853. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2854. enum sde_enc_split_role prv_role, new_role;
  2855. bool active = false;
  2856. phys = sde_enc->phys_encs[i];
  2857. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2858. continue;
  2859. active = test_bit(i, &params->affected_displays);
  2860. prv_role = phys->split_role;
  2861. if (active && num_active_phys == 1)
  2862. new_role = ENC_ROLE_SOLO;
  2863. else if (active && !master_assigned)
  2864. new_role = ENC_ROLE_MASTER;
  2865. else if (active)
  2866. new_role = ENC_ROLE_SLAVE;
  2867. else
  2868. new_role = ENC_ROLE_SKIP;
  2869. phys->ops.update_split_role(phys, new_role);
  2870. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2871. sde_enc->cur_master = phys;
  2872. master_assigned = true;
  2873. }
  2874. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2875. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2876. phys->split_role, active);
  2877. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2878. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2879. phys->split_role, active, num_active_phys);
  2880. }
  2881. }
  2882. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  2883. {
  2884. struct sde_encoder_virt *sde_enc;
  2885. struct msm_display_info *disp_info;
  2886. if (!drm_enc) {
  2887. SDE_ERROR("invalid encoder\n");
  2888. return false;
  2889. }
  2890. sde_enc = to_sde_encoder_virt(drm_enc);
  2891. disp_info = &sde_enc->disp_info;
  2892. return (disp_info->curr_panel_mode == mode);
  2893. }
  2894. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  2895. {
  2896. struct sde_encoder_virt *sde_enc;
  2897. struct sde_encoder_phys *phys;
  2898. unsigned int i;
  2899. struct sde_hw_ctl *ctl;
  2900. if (!drm_enc) {
  2901. SDE_ERROR("invalid encoder\n");
  2902. return;
  2903. }
  2904. sde_enc = to_sde_encoder_virt(drm_enc);
  2905. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2906. phys = sde_enc->phys_encs[i];
  2907. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  2908. sde_encoder_check_curr_mode(drm_enc,
  2909. MSM_DISPLAY_CMD_MODE)) {
  2910. ctl = phys->hw_ctl;
  2911. if (ctl->ops.trigger_pending)
  2912. /* update only for command mode primary ctl */
  2913. ctl->ops.trigger_pending(ctl);
  2914. }
  2915. }
  2916. sde_enc->idle_pc_restore = false;
  2917. }
  2918. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2919. {
  2920. void *dither_cfg;
  2921. int ret = 0, i = 0;
  2922. size_t len = 0;
  2923. enum sde_rm_topology_name topology;
  2924. struct drm_encoder *drm_enc;
  2925. struct msm_display_dsc_info *dsc = NULL;
  2926. struct sde_encoder_virt *sde_enc;
  2927. struct sde_hw_pingpong *hw_pp;
  2928. u16 bpp;
  2929. if (!phys || !phys->connector || !phys->hw_pp ||
  2930. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2931. return;
  2932. topology = sde_connector_get_topology_name(phys->connector);
  2933. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2934. (phys->split_role == ENC_ROLE_SLAVE))
  2935. return;
  2936. drm_enc = phys->parent;
  2937. sde_enc = to_sde_encoder_virt(drm_enc);
  2938. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2939. /* disable dither for 10 bpp or 10bpc dsc config */
  2940. bpp = DSC_BPP(dsc->config);
  2941. if (bpp == 10 || dsc->config.bits_per_component == 10) {
  2942. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2943. return;
  2944. }
  2945. ret = sde_connector_get_dither_cfg(phys->connector,
  2946. phys->connector->state, &dither_cfg, &len);
  2947. if (ret)
  2948. return;
  2949. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  2950. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2951. hw_pp = sde_enc->hw_pp[i];
  2952. if (hw_pp) {
  2953. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  2954. len);
  2955. }
  2956. }
  2957. } else {
  2958. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  2959. }
  2960. }
  2961. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  2962. struct drm_display_mode *mode)
  2963. {
  2964. u64 pclk_rate;
  2965. u32 pclk_period;
  2966. u32 line_time;
  2967. /*
  2968. * For linetime calculation, only operate on master encoder.
  2969. */
  2970. if (!sde_enc->cur_master)
  2971. return 0;
  2972. if (!sde_enc->cur_master->ops.get_line_count) {
  2973. SDE_ERROR("get_line_count function not defined\n");
  2974. return 0;
  2975. }
  2976. pclk_rate = mode->clock; /* pixel clock in kHz */
  2977. if (pclk_rate == 0) {
  2978. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  2979. return 0;
  2980. }
  2981. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  2982. if (pclk_period == 0) {
  2983. SDE_ERROR("pclk period is 0\n");
  2984. return 0;
  2985. }
  2986. /*
  2987. * Line time calculation based on Pixel clock and HTOTAL.
  2988. * Final unit is in ns.
  2989. */
  2990. line_time = (pclk_period * mode->htotal) / 1000;
  2991. if (line_time == 0) {
  2992. SDE_ERROR("line time calculation is 0\n");
  2993. return 0;
  2994. }
  2995. SDE_DEBUG_ENC(sde_enc,
  2996. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  2997. pclk_rate, pclk_period, line_time);
  2998. return line_time;
  2999. }
  3000. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3001. ktime_t *wakeup_time)
  3002. {
  3003. struct drm_display_mode *mode;
  3004. struct sde_encoder_virt *sde_enc;
  3005. u32 cur_line;
  3006. u32 line_time;
  3007. u32 vtotal, time_to_vsync;
  3008. ktime_t cur_time;
  3009. sde_enc = to_sde_encoder_virt(drm_enc);
  3010. if (!sde_enc || !sde_enc->cur_master) {
  3011. SDE_ERROR("invalid sde encoder/master\n");
  3012. return -EINVAL;
  3013. }
  3014. mode = &sde_enc->cur_master->cached_mode;
  3015. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3016. if (!line_time)
  3017. return -EINVAL;
  3018. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3019. vtotal = mode->vtotal;
  3020. if (cur_line >= vtotal)
  3021. time_to_vsync = line_time * vtotal;
  3022. else
  3023. time_to_vsync = line_time * (vtotal - cur_line);
  3024. if (time_to_vsync == 0) {
  3025. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3026. vtotal);
  3027. return -EINVAL;
  3028. }
  3029. cur_time = ktime_get();
  3030. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3031. SDE_DEBUG_ENC(sde_enc,
  3032. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3033. cur_line, vtotal, time_to_vsync,
  3034. ktime_to_ms(cur_time),
  3035. ktime_to_ms(*wakeup_time));
  3036. return 0;
  3037. }
  3038. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3039. {
  3040. struct drm_encoder *drm_enc;
  3041. struct sde_encoder_virt *sde_enc =
  3042. from_timer(sde_enc, t, vsync_event_timer);
  3043. struct msm_drm_private *priv;
  3044. struct msm_drm_thread *event_thread;
  3045. if (!sde_enc || !sde_enc->crtc) {
  3046. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3047. return;
  3048. }
  3049. drm_enc = &sde_enc->base;
  3050. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3051. SDE_ERROR("invalid encoder parameters\n");
  3052. return;
  3053. }
  3054. priv = drm_enc->dev->dev_private;
  3055. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3056. SDE_ERROR("invalid crtc index:%u\n",
  3057. sde_enc->crtc->index);
  3058. return;
  3059. }
  3060. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3061. if (!event_thread) {
  3062. SDE_ERROR("event_thread not found for crtc:%d\n",
  3063. sde_enc->crtc->index);
  3064. return;
  3065. }
  3066. kthread_queue_work(&event_thread->worker,
  3067. &sde_enc->vsync_event_work);
  3068. }
  3069. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3070. {
  3071. struct sde_encoder_virt *sde_enc = container_of(work,
  3072. struct sde_encoder_virt, esd_trigger_work);
  3073. if (!sde_enc) {
  3074. SDE_ERROR("invalid sde encoder\n");
  3075. return;
  3076. }
  3077. sde_encoder_resource_control(&sde_enc->base,
  3078. SDE_ENC_RC_EVENT_KICKOFF);
  3079. }
  3080. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3081. {
  3082. struct sde_encoder_virt *sde_enc = container_of(work,
  3083. struct sde_encoder_virt, input_event_work);
  3084. if (!sde_enc) {
  3085. SDE_ERROR("invalid sde encoder\n");
  3086. return;
  3087. }
  3088. sde_encoder_resource_control(&sde_enc->base,
  3089. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3090. }
  3091. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3092. {
  3093. struct sde_encoder_virt *sde_enc = container_of(work,
  3094. struct sde_encoder_virt, vsync_event_work);
  3095. bool autorefresh_enabled = false;
  3096. int rc = 0;
  3097. ktime_t wakeup_time;
  3098. struct drm_encoder *drm_enc;
  3099. if (!sde_enc) {
  3100. SDE_ERROR("invalid sde encoder\n");
  3101. return;
  3102. }
  3103. drm_enc = &sde_enc->base;
  3104. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3105. if (rc < 0) {
  3106. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3107. return;
  3108. }
  3109. if (sde_enc->cur_master &&
  3110. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3111. autorefresh_enabled =
  3112. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3113. sde_enc->cur_master);
  3114. /* Update timer if autorefresh is enabled else return */
  3115. if (!autorefresh_enabled)
  3116. goto exit;
  3117. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3118. if (rc)
  3119. goto exit;
  3120. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3121. mod_timer(&sde_enc->vsync_event_timer,
  3122. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3123. exit:
  3124. pm_runtime_put_sync(drm_enc->dev->dev);
  3125. }
  3126. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3127. {
  3128. static const uint64_t timeout_us = 50000;
  3129. static const uint64_t sleep_us = 20;
  3130. struct sde_encoder_virt *sde_enc;
  3131. ktime_t cur_ktime, exp_ktime;
  3132. uint32_t line_count, tmp, i;
  3133. if (!drm_enc) {
  3134. SDE_ERROR("invalid encoder\n");
  3135. return -EINVAL;
  3136. }
  3137. sde_enc = to_sde_encoder_virt(drm_enc);
  3138. if (!sde_enc->cur_master ||
  3139. !sde_enc->cur_master->ops.get_line_count) {
  3140. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3141. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3142. return -EINVAL;
  3143. }
  3144. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3145. line_count = sde_enc->cur_master->ops.get_line_count(
  3146. sde_enc->cur_master);
  3147. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3148. tmp = line_count;
  3149. line_count = sde_enc->cur_master->ops.get_line_count(
  3150. sde_enc->cur_master);
  3151. if (line_count < tmp) {
  3152. SDE_EVT32(DRMID(drm_enc), line_count);
  3153. return 0;
  3154. }
  3155. cur_ktime = ktime_get();
  3156. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3157. break;
  3158. usleep_range(sleep_us / 2, sleep_us);
  3159. }
  3160. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3161. return -ETIMEDOUT;
  3162. }
  3163. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3164. {
  3165. struct drm_encoder *drm_enc;
  3166. struct sde_rm_hw_iter rm_iter;
  3167. bool lm_valid = false;
  3168. bool intf_valid = false;
  3169. if (!phys_enc || !phys_enc->parent) {
  3170. SDE_ERROR("invalid encoder\n");
  3171. return -EINVAL;
  3172. }
  3173. drm_enc = phys_enc->parent;
  3174. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3175. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3176. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3177. phys_enc->has_intf_te)) {
  3178. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3179. SDE_HW_BLK_INTF);
  3180. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3181. struct sde_hw_intf *hw_intf =
  3182. (struct sde_hw_intf *)rm_iter.hw;
  3183. if (!hw_intf)
  3184. continue;
  3185. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3186. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3187. phys_enc->hw_ctl,
  3188. hw_intf->idx, 1);
  3189. intf_valid = true;
  3190. }
  3191. if (!intf_valid) {
  3192. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3193. "intf not found to flush\n");
  3194. return -EFAULT;
  3195. }
  3196. } else {
  3197. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3198. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3199. struct sde_hw_mixer *hw_lm =
  3200. (struct sde_hw_mixer *)rm_iter.hw;
  3201. if (!hw_lm)
  3202. continue;
  3203. /* update LM flush for HW without INTF TE */
  3204. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3205. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3206. phys_enc->hw_ctl,
  3207. hw_lm->idx, 1);
  3208. lm_valid = true;
  3209. }
  3210. if (!lm_valid) {
  3211. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3212. "lm not found to flush\n");
  3213. return -EFAULT;
  3214. }
  3215. }
  3216. return 0;
  3217. }
  3218. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3219. struct sde_encoder_virt *sde_enc)
  3220. {
  3221. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3222. struct sde_hw_mdp *mdptop = NULL;
  3223. sde_enc->dynamic_hdr_updated = false;
  3224. if (sde_enc->cur_master) {
  3225. mdptop = sde_enc->cur_master->hw_mdptop;
  3226. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3227. sde_enc->cur_master->connector);
  3228. }
  3229. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3230. return;
  3231. if (mdptop->ops.set_hdr_plus_metadata) {
  3232. sde_enc->dynamic_hdr_updated = true;
  3233. mdptop->ops.set_hdr_plus_metadata(
  3234. mdptop, dhdr_meta->dynamic_hdr_payload,
  3235. dhdr_meta->dynamic_hdr_payload_size,
  3236. sde_enc->cur_master->intf_idx == INTF_0 ?
  3237. 0 : 1);
  3238. }
  3239. }
  3240. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3241. {
  3242. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3243. struct sde_encoder_phys *phys;
  3244. int i;
  3245. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3246. phys = sde_enc->phys_encs[i];
  3247. if (phys && phys->ops.hw_reset)
  3248. phys->ops.hw_reset(phys);
  3249. }
  3250. }
  3251. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3252. struct sde_encoder_kickoff_params *params)
  3253. {
  3254. struct sde_encoder_virt *sde_enc;
  3255. struct sde_encoder_phys *phys;
  3256. struct sde_kms *sde_kms = NULL;
  3257. struct sde_crtc *sde_crtc;
  3258. struct msm_drm_private *priv = NULL;
  3259. bool needs_hw_reset = false, is_cmd_mode;
  3260. int i, rc, ret = 0;
  3261. struct msm_display_info *disp_info;
  3262. if (!drm_enc || !params || !drm_enc->dev ||
  3263. !drm_enc->dev->dev_private) {
  3264. SDE_ERROR("invalid args\n");
  3265. return -EINVAL;
  3266. }
  3267. sde_enc = to_sde_encoder_virt(drm_enc);
  3268. priv = drm_enc->dev->dev_private;
  3269. sde_kms = to_sde_kms(priv->kms);
  3270. disp_info = &sde_enc->disp_info;
  3271. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3272. SDE_DEBUG_ENC(sde_enc, "\n");
  3273. SDE_EVT32(DRMID(drm_enc));
  3274. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3275. MSM_DISPLAY_CMD_MODE);
  3276. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3277. && is_cmd_mode)
  3278. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3279. sde_enc->cur_master->connector->state,
  3280. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3281. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3282. /* prepare for next kickoff, may include waiting on previous kickoff */
  3283. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3284. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3285. phys = sde_enc->phys_encs[i];
  3286. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3287. params->recovery_events_enabled =
  3288. sde_enc->recovery_events_enabled;
  3289. if (phys) {
  3290. if (phys->ops.prepare_for_kickoff) {
  3291. rc = phys->ops.prepare_for_kickoff(
  3292. phys, params);
  3293. if (rc)
  3294. ret = rc;
  3295. }
  3296. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3297. needs_hw_reset = true;
  3298. _sde_encoder_setup_dither(phys);
  3299. if (sde_enc->cur_master &&
  3300. sde_connector_is_qsync_updated(
  3301. sde_enc->cur_master->connector)) {
  3302. _helper_flush_qsync(phys);
  3303. }
  3304. }
  3305. }
  3306. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3307. if (rc) {
  3308. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3309. ret = rc;
  3310. goto end;
  3311. }
  3312. /* if any phys needs reset, reset all phys, in-order */
  3313. if (needs_hw_reset)
  3314. sde_encoder_helper_needs_hw_reset(drm_enc);
  3315. _sde_encoder_update_master(drm_enc, params);
  3316. _sde_encoder_update_roi(drm_enc);
  3317. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3318. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3319. if (rc) {
  3320. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3321. sde_enc->cur_master->connector->base.id,
  3322. rc);
  3323. ret = rc;
  3324. }
  3325. }
  3326. if (sde_enc->cur_master &&
  3327. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3328. !sde_enc->cur_master->cont_splash_enabled)) {
  3329. rc = sde_encoder_dce_setup(sde_enc, params);
  3330. if (rc) {
  3331. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3332. ret = rc;
  3333. }
  3334. }
  3335. sde_encoder_dce_flush(sde_enc);
  3336. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3337. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3338. sde_enc->cur_master, sde_kms->qdss_enabled);
  3339. end:
  3340. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3341. return ret;
  3342. }
  3343. /**
  3344. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3345. * with the specified encoder, and unstage all pipes from it
  3346. * @encoder: encoder pointer
  3347. * Returns: 0 on success
  3348. */
  3349. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3350. {
  3351. struct sde_encoder_virt *sde_enc;
  3352. struct sde_encoder_phys *phys;
  3353. unsigned int i;
  3354. int rc = 0;
  3355. if (!drm_enc) {
  3356. SDE_ERROR("invalid encoder\n");
  3357. return -EINVAL;
  3358. }
  3359. sde_enc = to_sde_encoder_virt(drm_enc);
  3360. SDE_ATRACE_BEGIN("encoder_release_lm");
  3361. SDE_DEBUG_ENC(sde_enc, "\n");
  3362. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3363. phys = sde_enc->phys_encs[i];
  3364. if (!phys)
  3365. continue;
  3366. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3367. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3368. if (rc)
  3369. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3370. }
  3371. SDE_ATRACE_END("encoder_release_lm");
  3372. return rc;
  3373. }
  3374. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3375. {
  3376. struct sde_encoder_virt *sde_enc;
  3377. struct sde_encoder_phys *phys;
  3378. ktime_t wakeup_time;
  3379. unsigned int i;
  3380. if (!drm_enc) {
  3381. SDE_ERROR("invalid encoder\n");
  3382. return;
  3383. }
  3384. SDE_ATRACE_BEGIN("encoder_kickoff");
  3385. sde_enc = to_sde_encoder_virt(drm_enc);
  3386. SDE_DEBUG_ENC(sde_enc, "\n");
  3387. /* create a 'no pipes' commit to release buffers on errors */
  3388. if (is_error)
  3389. _sde_encoder_reset_ctl_hw(drm_enc);
  3390. /* All phys encs are ready to go, trigger the kickoff */
  3391. _sde_encoder_kickoff_phys(sde_enc);
  3392. /* allow phys encs to handle any post-kickoff business */
  3393. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3394. phys = sde_enc->phys_encs[i];
  3395. if (phys && phys->ops.handle_post_kickoff)
  3396. phys->ops.handle_post_kickoff(phys);
  3397. }
  3398. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3399. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3400. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3401. mod_timer(&sde_enc->vsync_event_timer,
  3402. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3403. }
  3404. SDE_ATRACE_END("encoder_kickoff");
  3405. }
  3406. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3407. struct sde_hw_pp_vsync_info *info)
  3408. {
  3409. struct sde_encoder_virt *sde_enc;
  3410. struct sde_encoder_phys *phys;
  3411. int i, ret;
  3412. if (!drm_enc || !info)
  3413. return;
  3414. sde_enc = to_sde_encoder_virt(drm_enc);
  3415. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3416. phys = sde_enc->phys_encs[i];
  3417. if (phys && phys->hw_intf && phys->hw_pp
  3418. && phys->hw_intf->ops.get_vsync_info) {
  3419. ret = phys->hw_intf->ops.get_vsync_info(
  3420. phys->hw_intf, &info[i]);
  3421. if (!ret) {
  3422. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3423. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3424. }
  3425. }
  3426. }
  3427. }
  3428. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3429. struct drm_framebuffer *fb)
  3430. {
  3431. struct drm_encoder *drm_enc;
  3432. struct sde_hw_mixer_cfg mixer;
  3433. struct sde_rm_hw_iter lm_iter;
  3434. bool lm_valid = false;
  3435. if (!phys_enc || !phys_enc->parent) {
  3436. SDE_ERROR("invalid encoder\n");
  3437. return -EINVAL;
  3438. }
  3439. drm_enc = phys_enc->parent;
  3440. memset(&mixer, 0, sizeof(mixer));
  3441. /* reset associated CTL/LMs */
  3442. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3443. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3444. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3445. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3446. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3447. if (!hw_lm)
  3448. continue;
  3449. /* need to flush LM to remove it */
  3450. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3451. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3452. phys_enc->hw_ctl,
  3453. hw_lm->idx, 1);
  3454. if (fb) {
  3455. /* assume a single LM if targeting a frame buffer */
  3456. if (lm_valid)
  3457. continue;
  3458. mixer.out_height = fb->height;
  3459. mixer.out_width = fb->width;
  3460. if (hw_lm->ops.setup_mixer_out)
  3461. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3462. }
  3463. lm_valid = true;
  3464. /* only enable border color on LM */
  3465. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3466. phys_enc->hw_ctl->ops.setup_blendstage(
  3467. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3468. }
  3469. if (!lm_valid) {
  3470. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3471. return -EFAULT;
  3472. }
  3473. return 0;
  3474. }
  3475. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3476. {
  3477. struct sde_encoder_virt *sde_enc;
  3478. struct sde_encoder_phys *phys;
  3479. int i, rc = 0;
  3480. struct sde_hw_ctl *ctl;
  3481. if (!drm_enc) {
  3482. SDE_ERROR("invalid encoder\n");
  3483. return;
  3484. }
  3485. sde_enc = to_sde_encoder_virt(drm_enc);
  3486. /* update the qsync parameters for the current frame */
  3487. if (sde_enc->cur_master)
  3488. sde_connector_set_qsync_params(
  3489. sde_enc->cur_master->connector);
  3490. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3491. phys = sde_enc->phys_encs[i];
  3492. if (phys && phys->ops.prepare_commit)
  3493. phys->ops.prepare_commit(phys);
  3494. if (phys && phys->hw_ctl) {
  3495. ctl = phys->hw_ctl;
  3496. /*
  3497. * avoid clearing the pending flush during the first
  3498. * frame update after idle power collpase as the
  3499. * restore path would have updated the pending flush
  3500. */
  3501. if (!sde_enc->idle_pc_restore &&
  3502. ctl->ops.clear_pending_flush)
  3503. ctl->ops.clear_pending_flush(ctl);
  3504. }
  3505. }
  3506. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3507. rc = sde_connector_prepare_commit(
  3508. sde_enc->cur_master->connector);
  3509. if (rc)
  3510. SDE_ERROR_ENC(sde_enc,
  3511. "prepare commit failed conn %d rc %d\n",
  3512. sde_enc->cur_master->connector->base.id,
  3513. rc);
  3514. }
  3515. }
  3516. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3517. bool enable, u32 frame_count)
  3518. {
  3519. if (!phys_enc)
  3520. return;
  3521. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3522. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3523. enable, frame_count);
  3524. }
  3525. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3526. bool nonblock, u32 *misr_value)
  3527. {
  3528. if (!phys_enc)
  3529. return -EINVAL;
  3530. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3531. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3532. nonblock, misr_value) : -ENOTSUPP;
  3533. }
  3534. #ifdef CONFIG_DEBUG_FS
  3535. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3536. {
  3537. struct sde_encoder_virt *sde_enc;
  3538. int i;
  3539. if (!s || !s->private)
  3540. return -EINVAL;
  3541. sde_enc = s->private;
  3542. mutex_lock(&sde_enc->enc_lock);
  3543. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3544. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3545. if (!phys)
  3546. continue;
  3547. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3548. phys->intf_idx - INTF_0,
  3549. atomic_read(&phys->vsync_cnt),
  3550. atomic_read(&phys->underrun_cnt));
  3551. switch (phys->intf_mode) {
  3552. case INTF_MODE_VIDEO:
  3553. seq_puts(s, "mode: video\n");
  3554. break;
  3555. case INTF_MODE_CMD:
  3556. seq_puts(s, "mode: command\n");
  3557. break;
  3558. case INTF_MODE_WB_BLOCK:
  3559. seq_puts(s, "mode: wb block\n");
  3560. break;
  3561. case INTF_MODE_WB_LINE:
  3562. seq_puts(s, "mode: wb line\n");
  3563. break;
  3564. default:
  3565. seq_puts(s, "mode: ???\n");
  3566. break;
  3567. }
  3568. }
  3569. mutex_unlock(&sde_enc->enc_lock);
  3570. return 0;
  3571. }
  3572. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3573. struct file *file)
  3574. {
  3575. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3576. }
  3577. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3578. const char __user *user_buf, size_t count, loff_t *ppos)
  3579. {
  3580. struct sde_encoder_virt *sde_enc;
  3581. int rc;
  3582. char buf[MISR_BUFF_SIZE + 1];
  3583. size_t buff_copy;
  3584. u32 frame_count, enable;
  3585. struct msm_drm_private *priv = NULL;
  3586. struct sde_kms *sde_kms = NULL;
  3587. struct drm_encoder *drm_enc;
  3588. if (!file || !file->private_data)
  3589. return -EINVAL;
  3590. sde_enc = file->private_data;
  3591. priv = sde_enc->base.dev->dev_private;
  3592. if (!sde_enc || !priv || !priv->kms)
  3593. return -EINVAL;
  3594. sde_kms = to_sde_kms(priv->kms);
  3595. drm_enc = &sde_enc->base;
  3596. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3597. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3598. return -ENOTSUPP;
  3599. }
  3600. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3601. if (copy_from_user(buf, user_buf, buff_copy))
  3602. return -EINVAL;
  3603. buf[buff_copy] = 0; /* end of string */
  3604. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3605. return -EINVAL;
  3606. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3607. if (rc < 0)
  3608. return rc;
  3609. sde_enc->misr_enable = enable;
  3610. sde_enc->misr_frame_count = frame_count;
  3611. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3612. pm_runtime_put_sync(drm_enc->dev->dev);
  3613. return count;
  3614. }
  3615. static ssize_t _sde_encoder_misr_read(struct file *file,
  3616. char __user *user_buff, size_t count, loff_t *ppos)
  3617. {
  3618. struct sde_encoder_virt *sde_enc;
  3619. struct msm_drm_private *priv = NULL;
  3620. struct sde_kms *sde_kms = NULL;
  3621. struct drm_encoder *drm_enc;
  3622. int i = 0, len = 0;
  3623. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3624. int rc;
  3625. if (*ppos)
  3626. return 0;
  3627. if (!file || !file->private_data)
  3628. return -EINVAL;
  3629. sde_enc = file->private_data;
  3630. priv = sde_enc->base.dev->dev_private;
  3631. if (priv != NULL)
  3632. sde_kms = to_sde_kms(priv->kms);
  3633. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3634. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3635. return -ENOTSUPP;
  3636. }
  3637. drm_enc = &sde_enc->base;
  3638. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3639. if (rc < 0)
  3640. return rc;
  3641. if (!sde_enc->misr_enable) {
  3642. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3643. "disabled\n");
  3644. goto buff_check;
  3645. }
  3646. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3647. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3648. u32 misr_value = 0;
  3649. if (!phys || !phys->ops.collect_misr) {
  3650. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3651. "invalid\n");
  3652. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3653. continue;
  3654. }
  3655. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3656. if (rc) {
  3657. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3658. "invalid\n");
  3659. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3660. rc);
  3661. continue;
  3662. } else {
  3663. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3664. "Intf idx:%d\n",
  3665. phys->intf_idx - INTF_0);
  3666. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3667. "0x%x\n", misr_value);
  3668. }
  3669. }
  3670. buff_check:
  3671. if (count <= len) {
  3672. len = 0;
  3673. goto end;
  3674. }
  3675. if (copy_to_user(user_buff, buf, len)) {
  3676. len = -EFAULT;
  3677. goto end;
  3678. }
  3679. *ppos += len; /* increase offset */
  3680. end:
  3681. pm_runtime_put_sync(drm_enc->dev->dev);
  3682. return len;
  3683. }
  3684. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3685. {
  3686. struct sde_encoder_virt *sde_enc;
  3687. struct msm_drm_private *priv;
  3688. struct sde_kms *sde_kms;
  3689. int i;
  3690. static const struct file_operations debugfs_status_fops = {
  3691. .open = _sde_encoder_debugfs_status_open,
  3692. .read = seq_read,
  3693. .llseek = seq_lseek,
  3694. .release = single_release,
  3695. };
  3696. static const struct file_operations debugfs_misr_fops = {
  3697. .open = simple_open,
  3698. .read = _sde_encoder_misr_read,
  3699. .write = _sde_encoder_misr_setup,
  3700. };
  3701. char name[SDE_NAME_SIZE];
  3702. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3703. SDE_ERROR("invalid encoder or kms\n");
  3704. return -EINVAL;
  3705. }
  3706. sde_enc = to_sde_encoder_virt(drm_enc);
  3707. priv = drm_enc->dev->dev_private;
  3708. sde_kms = to_sde_kms(priv->kms);
  3709. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3710. /* create overall sub-directory for the encoder */
  3711. sde_enc->debugfs_root = debugfs_create_dir(name,
  3712. drm_enc->dev->primary->debugfs_root);
  3713. if (!sde_enc->debugfs_root)
  3714. return -ENOMEM;
  3715. /* don't error check these */
  3716. debugfs_create_file("status", 0400,
  3717. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3718. debugfs_create_file("misr_data", 0600,
  3719. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3720. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3721. &sde_enc->idle_pc_enabled);
  3722. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3723. &sde_enc->frame_trigger_mode);
  3724. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3725. if (sde_enc->phys_encs[i] &&
  3726. sde_enc->phys_encs[i]->ops.late_register)
  3727. sde_enc->phys_encs[i]->ops.late_register(
  3728. sde_enc->phys_encs[i],
  3729. sde_enc->debugfs_root);
  3730. return 0;
  3731. }
  3732. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3733. {
  3734. struct sde_encoder_virt *sde_enc;
  3735. if (!drm_enc)
  3736. return;
  3737. sde_enc = to_sde_encoder_virt(drm_enc);
  3738. debugfs_remove_recursive(sde_enc->debugfs_root);
  3739. }
  3740. #else
  3741. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3742. {
  3743. return 0;
  3744. }
  3745. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3746. {
  3747. }
  3748. #endif
  3749. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3750. {
  3751. return _sde_encoder_init_debugfs(encoder);
  3752. }
  3753. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3754. {
  3755. _sde_encoder_destroy_debugfs(encoder);
  3756. }
  3757. static int sde_encoder_virt_add_phys_encs(
  3758. struct msm_display_info *disp_info,
  3759. struct sde_encoder_virt *sde_enc,
  3760. struct sde_enc_phys_init_params *params)
  3761. {
  3762. struct sde_encoder_phys *enc = NULL;
  3763. u32 display_caps = disp_info->capabilities;
  3764. SDE_DEBUG_ENC(sde_enc, "\n");
  3765. /*
  3766. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3767. * in this function, check up-front.
  3768. */
  3769. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3770. ARRAY_SIZE(sde_enc->phys_encs)) {
  3771. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3772. sde_enc->num_phys_encs);
  3773. return -EINVAL;
  3774. }
  3775. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3776. enc = sde_encoder_phys_vid_init(params);
  3777. if (IS_ERR_OR_NULL(enc)) {
  3778. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3779. PTR_ERR(enc));
  3780. return !enc ? -EINVAL : PTR_ERR(enc);
  3781. }
  3782. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3783. }
  3784. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3785. enc = sde_encoder_phys_cmd_init(params);
  3786. if (IS_ERR_OR_NULL(enc)) {
  3787. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3788. PTR_ERR(enc));
  3789. return !enc ? -EINVAL : PTR_ERR(enc);
  3790. }
  3791. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3792. }
  3793. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3794. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3795. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3796. else
  3797. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3798. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3799. ++sde_enc->num_phys_encs;
  3800. return 0;
  3801. }
  3802. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3803. struct sde_enc_phys_init_params *params)
  3804. {
  3805. struct sde_encoder_phys *enc = NULL;
  3806. if (!sde_enc) {
  3807. SDE_ERROR("invalid encoder\n");
  3808. return -EINVAL;
  3809. }
  3810. SDE_DEBUG_ENC(sde_enc, "\n");
  3811. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3812. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3813. sde_enc->num_phys_encs);
  3814. return -EINVAL;
  3815. }
  3816. enc = sde_encoder_phys_wb_init(params);
  3817. if (IS_ERR_OR_NULL(enc)) {
  3818. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3819. PTR_ERR(enc));
  3820. return !enc ? -EINVAL : PTR_ERR(enc);
  3821. }
  3822. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3823. ++sde_enc->num_phys_encs;
  3824. return 0;
  3825. }
  3826. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3827. struct sde_kms *sde_kms,
  3828. struct msm_display_info *disp_info,
  3829. int *drm_enc_mode)
  3830. {
  3831. int ret = 0;
  3832. int i = 0;
  3833. enum sde_intf_type intf_type;
  3834. struct sde_encoder_virt_ops parent_ops = {
  3835. sde_encoder_vblank_callback,
  3836. sde_encoder_underrun_callback,
  3837. sde_encoder_frame_done_callback,
  3838. sde_encoder_get_qsync_fps_callback,
  3839. };
  3840. struct sde_enc_phys_init_params phys_params;
  3841. if (!sde_enc || !sde_kms) {
  3842. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3843. !sde_enc, !sde_kms);
  3844. return -EINVAL;
  3845. }
  3846. memset(&phys_params, 0, sizeof(phys_params));
  3847. phys_params.sde_kms = sde_kms;
  3848. phys_params.parent = &sde_enc->base;
  3849. phys_params.parent_ops = parent_ops;
  3850. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3851. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3852. SDE_DEBUG("\n");
  3853. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3854. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3855. intf_type = INTF_DSI;
  3856. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3857. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3858. intf_type = INTF_HDMI;
  3859. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3860. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3861. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3862. else
  3863. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3864. intf_type = INTF_DP;
  3865. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3866. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3867. intf_type = INTF_WB;
  3868. } else {
  3869. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3870. return -EINVAL;
  3871. }
  3872. WARN_ON(disp_info->num_of_h_tiles < 1);
  3873. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3874. sde_enc->te_source = disp_info->te_source;
  3875. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3876. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3877. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3878. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3879. mutex_lock(&sde_enc->enc_lock);
  3880. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3881. /*
  3882. * Left-most tile is at index 0, content is controller id
  3883. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3884. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3885. */
  3886. u32 controller_id = disp_info->h_tile_instance[i];
  3887. if (disp_info->num_of_h_tiles > 1) {
  3888. if (i == 0)
  3889. phys_params.split_role = ENC_ROLE_MASTER;
  3890. else
  3891. phys_params.split_role = ENC_ROLE_SLAVE;
  3892. } else {
  3893. phys_params.split_role = ENC_ROLE_SOLO;
  3894. }
  3895. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3896. i, controller_id, phys_params.split_role);
  3897. if (sde_enc->ops.phys_init) {
  3898. struct sde_encoder_phys *enc;
  3899. enc = sde_enc->ops.phys_init(intf_type,
  3900. controller_id,
  3901. &phys_params);
  3902. if (enc) {
  3903. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3904. enc;
  3905. ++sde_enc->num_phys_encs;
  3906. } else
  3907. SDE_ERROR_ENC(sde_enc,
  3908. "failed to add phys encs\n");
  3909. continue;
  3910. }
  3911. if (intf_type == INTF_WB) {
  3912. phys_params.intf_idx = INTF_MAX;
  3913. phys_params.wb_idx = sde_encoder_get_wb(
  3914. sde_kms->catalog,
  3915. intf_type, controller_id);
  3916. if (phys_params.wb_idx == WB_MAX) {
  3917. SDE_ERROR_ENC(sde_enc,
  3918. "could not get wb: type %d, id %d\n",
  3919. intf_type, controller_id);
  3920. ret = -EINVAL;
  3921. }
  3922. } else {
  3923. phys_params.wb_idx = WB_MAX;
  3924. phys_params.intf_idx = sde_encoder_get_intf(
  3925. sde_kms->catalog, intf_type,
  3926. controller_id);
  3927. if (phys_params.intf_idx == INTF_MAX) {
  3928. SDE_ERROR_ENC(sde_enc,
  3929. "could not get wb: type %d, id %d\n",
  3930. intf_type, controller_id);
  3931. ret = -EINVAL;
  3932. }
  3933. }
  3934. if (!ret) {
  3935. if (intf_type == INTF_WB)
  3936. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3937. &phys_params);
  3938. else
  3939. ret = sde_encoder_virt_add_phys_encs(
  3940. disp_info,
  3941. sde_enc,
  3942. &phys_params);
  3943. if (ret)
  3944. SDE_ERROR_ENC(sde_enc,
  3945. "failed to add phys encs\n");
  3946. }
  3947. }
  3948. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3949. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3950. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3951. if (vid_phys) {
  3952. atomic_set(&vid_phys->vsync_cnt, 0);
  3953. atomic_set(&vid_phys->underrun_cnt, 0);
  3954. }
  3955. if (cmd_phys) {
  3956. atomic_set(&cmd_phys->vsync_cnt, 0);
  3957. atomic_set(&cmd_phys->underrun_cnt, 0);
  3958. }
  3959. }
  3960. mutex_unlock(&sde_enc->enc_lock);
  3961. return ret;
  3962. }
  3963. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3964. .mode_set = sde_encoder_virt_mode_set,
  3965. .disable = sde_encoder_virt_disable,
  3966. .enable = sde_encoder_virt_enable,
  3967. .atomic_check = sde_encoder_virt_atomic_check,
  3968. };
  3969. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3970. .destroy = sde_encoder_destroy,
  3971. .late_register = sde_encoder_late_register,
  3972. .early_unregister = sde_encoder_early_unregister,
  3973. };
  3974. struct drm_encoder *sde_encoder_init_with_ops(
  3975. struct drm_device *dev,
  3976. struct msm_display_info *disp_info,
  3977. const struct sde_encoder_ops *ops)
  3978. {
  3979. struct msm_drm_private *priv = dev->dev_private;
  3980. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3981. struct drm_encoder *drm_enc = NULL;
  3982. struct sde_encoder_virt *sde_enc = NULL;
  3983. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3984. char name[SDE_NAME_SIZE];
  3985. int ret = 0, i, intf_index = INTF_MAX;
  3986. struct sde_encoder_phys *phys = NULL;
  3987. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3988. if (!sde_enc) {
  3989. ret = -ENOMEM;
  3990. goto fail;
  3991. }
  3992. if (ops)
  3993. sde_enc->ops = *ops;
  3994. mutex_init(&sde_enc->enc_lock);
  3995. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3996. &drm_enc_mode);
  3997. if (ret)
  3998. goto fail;
  3999. sde_enc->cur_master = NULL;
  4000. spin_lock_init(&sde_enc->enc_spinlock);
  4001. mutex_init(&sde_enc->vblank_ctl_lock);
  4002. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4003. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4004. drm_enc = &sde_enc->base;
  4005. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4006. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4007. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4008. timer_setup(&sde_enc->vsync_event_timer,
  4009. sde_encoder_vsync_event_handler, 0);
  4010. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4011. phys = sde_enc->phys_encs[i];
  4012. if (!phys)
  4013. continue;
  4014. if (phys->ops.is_master && phys->ops.is_master(phys))
  4015. intf_index = phys->intf_idx - INTF_0;
  4016. }
  4017. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4018. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4019. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4020. SDE_RSC_PRIMARY_DISP_CLIENT :
  4021. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4022. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4023. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4024. PTR_ERR(sde_enc->rsc_client));
  4025. sde_enc->rsc_client = NULL;
  4026. }
  4027. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4028. ret = _sde_encoder_input_handler(sde_enc);
  4029. if (ret)
  4030. SDE_ERROR(
  4031. "input handler registration failed, rc = %d\n", ret);
  4032. }
  4033. mutex_init(&sde_enc->rc_lock);
  4034. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4035. sde_encoder_off_work);
  4036. sde_enc->vblank_enabled = false;
  4037. sde_enc->qdss_status = false;
  4038. kthread_init_work(&sde_enc->vsync_event_work,
  4039. sde_encoder_vsync_event_work_handler);
  4040. kthread_init_work(&sde_enc->input_event_work,
  4041. sde_encoder_input_event_work_handler);
  4042. kthread_init_work(&sde_enc->esd_trigger_work,
  4043. sde_encoder_esd_trigger_work_handler);
  4044. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4045. SDE_DEBUG_ENC(sde_enc, "created\n");
  4046. return drm_enc;
  4047. fail:
  4048. SDE_ERROR("failed to create encoder\n");
  4049. if (drm_enc)
  4050. sde_encoder_destroy(drm_enc);
  4051. return ERR_PTR(ret);
  4052. }
  4053. struct drm_encoder *sde_encoder_init(
  4054. struct drm_device *dev,
  4055. struct msm_display_info *disp_info)
  4056. {
  4057. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4058. }
  4059. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4060. enum msm_event_wait event)
  4061. {
  4062. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4063. struct sde_encoder_virt *sde_enc = NULL;
  4064. int i, ret = 0;
  4065. char atrace_buf[32];
  4066. if (!drm_enc) {
  4067. SDE_ERROR("invalid encoder\n");
  4068. return -EINVAL;
  4069. }
  4070. sde_enc = to_sde_encoder_virt(drm_enc);
  4071. SDE_DEBUG_ENC(sde_enc, "\n");
  4072. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4073. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4074. switch (event) {
  4075. case MSM_ENC_COMMIT_DONE:
  4076. fn_wait = phys->ops.wait_for_commit_done;
  4077. break;
  4078. case MSM_ENC_TX_COMPLETE:
  4079. fn_wait = phys->ops.wait_for_tx_complete;
  4080. break;
  4081. case MSM_ENC_VBLANK:
  4082. fn_wait = phys->ops.wait_for_vblank;
  4083. break;
  4084. case MSM_ENC_ACTIVE_REGION:
  4085. fn_wait = phys->ops.wait_for_active;
  4086. break;
  4087. default:
  4088. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4089. event);
  4090. return -EINVAL;
  4091. }
  4092. if (phys && fn_wait) {
  4093. snprintf(atrace_buf, sizeof(atrace_buf),
  4094. "wait_completion_event_%d", event);
  4095. SDE_ATRACE_BEGIN(atrace_buf);
  4096. ret = fn_wait(phys);
  4097. SDE_ATRACE_END(atrace_buf);
  4098. if (ret)
  4099. return ret;
  4100. }
  4101. }
  4102. return ret;
  4103. }
  4104. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4105. u64 *l_bound, u64 *u_bound)
  4106. {
  4107. struct sde_encoder_virt *sde_enc;
  4108. u64 jitter_ns, frametime_ns;
  4109. struct msm_mode_info *info;
  4110. if (!drm_enc) {
  4111. SDE_ERROR("invalid encoder\n");
  4112. return;
  4113. }
  4114. sde_enc = to_sde_encoder_virt(drm_enc);
  4115. info = &sde_enc->mode_info;
  4116. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4117. jitter_ns = info->jitter_numer * frametime_ns;
  4118. do_div(jitter_ns, info->jitter_denom * 100);
  4119. *l_bound = frametime_ns - jitter_ns;
  4120. *u_bound = frametime_ns + jitter_ns;
  4121. }
  4122. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4123. {
  4124. struct sde_encoder_virt *sde_enc;
  4125. if (!drm_enc) {
  4126. SDE_ERROR("invalid encoder\n");
  4127. return 0;
  4128. }
  4129. sde_enc = to_sde_encoder_virt(drm_enc);
  4130. return sde_enc->mode_info.frame_rate;
  4131. }
  4132. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4133. {
  4134. struct sde_encoder_virt *sde_enc = NULL;
  4135. int i;
  4136. if (!encoder) {
  4137. SDE_ERROR("invalid encoder\n");
  4138. return INTF_MODE_NONE;
  4139. }
  4140. sde_enc = to_sde_encoder_virt(encoder);
  4141. if (sde_enc->cur_master)
  4142. return sde_enc->cur_master->intf_mode;
  4143. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4144. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4145. if (phys)
  4146. return phys->intf_mode;
  4147. }
  4148. return INTF_MODE_NONE;
  4149. }
  4150. static void _sde_encoder_cache_hw_res_cont_splash(
  4151. struct drm_encoder *encoder,
  4152. struct sde_kms *sde_kms)
  4153. {
  4154. int i, idx;
  4155. struct sde_encoder_virt *sde_enc;
  4156. struct sde_encoder_phys *phys_enc;
  4157. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4158. sde_enc = to_sde_encoder_virt(encoder);
  4159. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4160. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4161. sde_enc->hw_pp[i] = NULL;
  4162. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4163. break;
  4164. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4165. }
  4166. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4167. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4168. sde_enc->hw_dsc[i] = NULL;
  4169. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4170. break;
  4171. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4172. }
  4173. /*
  4174. * If we have multiple phys encoders with one controller, make
  4175. * sure to populate the controller pointer in both phys encoders.
  4176. */
  4177. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4178. phys_enc = sde_enc->phys_encs[idx];
  4179. phys_enc->hw_ctl = NULL;
  4180. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4181. SDE_HW_BLK_CTL);
  4182. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4183. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4184. phys_enc->hw_ctl =
  4185. (struct sde_hw_ctl *) ctl_iter.hw;
  4186. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4187. phys_enc->intf_idx, phys_enc->hw_ctl);
  4188. }
  4189. }
  4190. }
  4191. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4192. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4193. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4194. phys->hw_intf = NULL;
  4195. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4196. break;
  4197. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4198. }
  4199. }
  4200. /**
  4201. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4202. * device bootup when cont_splash is enabled
  4203. * @drm_enc: Pointer to drm encoder structure
  4204. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4205. * @enable: boolean indicates enable or displae state of splash
  4206. * @Return: true if successful in updating the encoder structure
  4207. */
  4208. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4209. struct sde_splash_display *splash_display, bool enable)
  4210. {
  4211. struct sde_encoder_virt *sde_enc;
  4212. struct msm_drm_private *priv;
  4213. struct sde_kms *sde_kms;
  4214. struct drm_connector *conn = NULL;
  4215. struct sde_connector *sde_conn = NULL;
  4216. struct sde_connector_state *sde_conn_state = NULL;
  4217. struct drm_display_mode *drm_mode = NULL;
  4218. struct sde_encoder_phys *phys_enc;
  4219. int ret = 0, i;
  4220. if (!encoder) {
  4221. SDE_ERROR("invalid drm enc\n");
  4222. return -EINVAL;
  4223. }
  4224. if (!encoder->dev || !encoder->dev->dev_private) {
  4225. SDE_ERROR("drm device invalid\n");
  4226. return -EINVAL;
  4227. }
  4228. priv = encoder->dev->dev_private;
  4229. if (!priv->kms) {
  4230. SDE_ERROR("invalid kms\n");
  4231. return -EINVAL;
  4232. }
  4233. sde_kms = to_sde_kms(priv->kms);
  4234. sde_enc = to_sde_encoder_virt(encoder);
  4235. if (!priv->num_connectors) {
  4236. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4237. return -EINVAL;
  4238. }
  4239. SDE_DEBUG_ENC(sde_enc,
  4240. "num of connectors: %d\n", priv->num_connectors);
  4241. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4242. if (!enable) {
  4243. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4244. phys_enc = sde_enc->phys_encs[i];
  4245. if (phys_enc)
  4246. phys_enc->cont_splash_enabled = false;
  4247. }
  4248. return ret;
  4249. }
  4250. if (!splash_display) {
  4251. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4252. return -EINVAL;
  4253. }
  4254. for (i = 0; i < priv->num_connectors; i++) {
  4255. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4256. priv->connectors[i]->base.id);
  4257. sde_conn = to_sde_connector(priv->connectors[i]);
  4258. if (!sde_conn->encoder) {
  4259. SDE_DEBUG_ENC(sde_enc,
  4260. "encoder not attached to connector\n");
  4261. continue;
  4262. }
  4263. if (sde_conn->encoder->base.id
  4264. == encoder->base.id) {
  4265. conn = (priv->connectors[i]);
  4266. break;
  4267. }
  4268. }
  4269. if (!conn || !conn->state) {
  4270. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4271. return -EINVAL;
  4272. }
  4273. sde_conn_state = to_sde_connector_state(conn->state);
  4274. if (!sde_conn->ops.get_mode_info) {
  4275. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4276. return -EINVAL;
  4277. }
  4278. ret = sde_connector_get_mode_info(&sde_conn->base,
  4279. &encoder->crtc->state->adjusted_mode,
  4280. &sde_conn_state->mode_info);
  4281. if (ret) {
  4282. SDE_ERROR_ENC(sde_enc,
  4283. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4284. return ret;
  4285. }
  4286. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4287. conn->state, false);
  4288. if (ret) {
  4289. SDE_ERROR_ENC(sde_enc,
  4290. "failed to reserve hw resources, %d\n", ret);
  4291. return ret;
  4292. }
  4293. if (sde_conn->encoder) {
  4294. conn->state->best_encoder = sde_conn->encoder;
  4295. SDE_DEBUG_ENC(sde_enc,
  4296. "configured cstate->best_encoder to ID = %d\n",
  4297. conn->state->best_encoder->base.id);
  4298. } else {
  4299. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4300. conn->base.id);
  4301. }
  4302. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4303. sde_connector_get_topology_name(conn));
  4304. drm_mode = &encoder->crtc->state->adjusted_mode;
  4305. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4306. drm_mode->hdisplay, drm_mode->vdisplay);
  4307. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4308. if (encoder->bridge) {
  4309. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4310. /*
  4311. * For cont-splash use case, we update the mode
  4312. * configurations manually. This will skip the
  4313. * usually mode set call when actual frame is
  4314. * pushed from framework. The bridge needs to
  4315. * be updated with the current drm mode by
  4316. * calling the bridge mode set ops.
  4317. */
  4318. if (encoder->bridge->funcs) {
  4319. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4320. encoder->bridge->funcs->mode_set(encoder->bridge,
  4321. drm_mode, drm_mode);
  4322. }
  4323. } else {
  4324. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4325. }
  4326. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4327. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4328. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4329. if (!phys) {
  4330. SDE_ERROR_ENC(sde_enc,
  4331. "phys encoders not initialized\n");
  4332. return -EINVAL;
  4333. }
  4334. /* update connector for master and slave phys encoders */
  4335. phys->connector = conn;
  4336. phys->cont_splash_enabled = true;
  4337. phys->hw_pp = sde_enc->hw_pp[i];
  4338. if (phys->ops.cont_splash_mode_set)
  4339. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4340. if (phys->ops.is_master && phys->ops.is_master(phys))
  4341. sde_enc->cur_master = phys;
  4342. }
  4343. return ret;
  4344. }
  4345. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4346. bool skip_pre_kickoff)
  4347. {
  4348. struct msm_drm_thread *event_thread = NULL;
  4349. struct msm_drm_private *priv = NULL;
  4350. struct sde_encoder_virt *sde_enc = NULL;
  4351. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4352. SDE_ERROR("invalid parameters\n");
  4353. return -EINVAL;
  4354. }
  4355. priv = enc->dev->dev_private;
  4356. sde_enc = to_sde_encoder_virt(enc);
  4357. if (!sde_enc->crtc || (sde_enc->crtc->index
  4358. >= ARRAY_SIZE(priv->event_thread))) {
  4359. SDE_DEBUG_ENC(sde_enc,
  4360. "invalid cached CRTC: %d or crtc index: %d\n",
  4361. sde_enc->crtc == NULL,
  4362. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4363. return -EINVAL;
  4364. }
  4365. SDE_EVT32_VERBOSE(DRMID(enc));
  4366. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4367. if (!skip_pre_kickoff) {
  4368. kthread_queue_work(&event_thread->worker,
  4369. &sde_enc->esd_trigger_work);
  4370. kthread_flush_work(&sde_enc->esd_trigger_work);
  4371. }
  4372. /*
  4373. * panel may stop generating te signal (vsync) during esd failure. rsc
  4374. * hardware may hang without vsync. Avoid rsc hang by generating the
  4375. * vsync from watchdog timer instead of panel.
  4376. */
  4377. sde_encoder_helper_switch_vsync(enc, true);
  4378. if (!skip_pre_kickoff)
  4379. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4380. return 0;
  4381. }
  4382. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4383. {
  4384. struct sde_encoder_virt *sde_enc;
  4385. if (!encoder) {
  4386. SDE_ERROR("invalid drm enc\n");
  4387. return false;
  4388. }
  4389. sde_enc = to_sde_encoder_virt(encoder);
  4390. return sde_enc->recovery_events_enabled;
  4391. }
  4392. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4393. bool enabled)
  4394. {
  4395. struct sde_encoder_virt *sde_enc;
  4396. if (!encoder) {
  4397. SDE_ERROR("invalid drm enc\n");
  4398. return;
  4399. }
  4400. sde_enc = to_sde_encoder_virt(encoder);
  4401. sde_enc->recovery_events_enabled = enabled;
  4402. }