sde_hw_catalog.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include <linux/slab.h>
  7. #include <linux/of_address.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/soc/qcom/llcc-qcom.h>
  10. #include <linux/pm_qos.h>
  11. #include "sde_hw_mdss.h"
  12. #include "sde_hw_catalog.h"
  13. #include "sde_hw_catalog_format.h"
  14. #include "sde_kms.h"
  15. #include "sde_hw_uidle.h"
  16. #include "sde_connector.h"
  17. /*************************************************************
  18. * MACRO DEFINITION
  19. *************************************************************/
  20. /**
  21. * Max hardware block in certain hardware. For ex: sspp pipes
  22. * can have QSEED, pcc, igc, pa, csc, qos entries, etc. This count is
  23. * 64 based on software design. It should be increased if any of the
  24. * hardware block has more subblocks.
  25. */
  26. #define MAX_SDE_HW_BLK 64
  27. /* each entry will have register address and bit offset in that register */
  28. #define MAX_BIT_OFFSET 2
  29. /* default line width for sspp, mixer, ds (input), wb */
  30. #define DEFAULT_SDE_LINE_WIDTH 2048
  31. /* default output line width for ds */
  32. #define DEFAULT_SDE_OUTPUT_LINE_WIDTH 2560
  33. /* max mixer blend stages */
  34. #define DEFAULT_SDE_MIXER_BLENDSTAGES 7
  35. /*
  36. * max bank bit for macro tile and ubwc format.
  37. * this value is left shifted and written to register
  38. */
  39. #define DEFAULT_SDE_HIGHEST_BANK_BIT 0x02
  40. /* default ubwc version */
  41. #define DEFAULT_SDE_UBWC_VERSION SDE_HW_UBWC_VER_10
  42. /* default ubwc static config register value */
  43. #define DEFAULT_SDE_UBWC_STATIC 0x0
  44. /* default ubwc swizzle register value */
  45. #define DEFAULT_SDE_UBWC_SWIZZLE 0x0
  46. /* default ubwc macrotile mode value */
  47. #define DEFAULT_SDE_UBWC_MACROTILE_MODE 0x0
  48. /* default hardware block size if dtsi entry is not present */
  49. #define DEFAULT_SDE_HW_BLOCK_LEN 0x100
  50. /* total number of intf - dp, dsi, hdmi */
  51. #define INTF_COUNT 3
  52. #define MAX_UPSCALE_RATIO 20
  53. #define MAX_DOWNSCALE_RATIO 4
  54. #define SSPP_UNITY_SCALE 1
  55. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR 11
  56. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR 5
  57. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR 4
  58. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR 1
  59. #define MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT 4
  60. #define MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT 1088
  61. #define MAX_HORZ_DECIMATION 4
  62. #define MAX_VERT_DECIMATION 4
  63. #define MAX_SPLIT_DISPLAY_CTL 2
  64. #define MAX_PP_SPLIT_DISPLAY_CTL 1
  65. #define MDSS_BASE_OFFSET 0x0
  66. #define ROT_LM_OFFSET 3
  67. #define LINE_LM_OFFSET 5
  68. #define LINE_MODE_WB_OFFSET 2
  69. /**
  70. * these configurations are decided based on max mdp clock. It accounts
  71. * for max and min display resolution based on virtual hardware resource
  72. * support.
  73. */
  74. #define MAX_DISPLAY_HEIGHT_WITH_DECIMATION 2160
  75. #define MAX_DISPLAY_HEIGHT 5760
  76. #define MIN_DISPLAY_HEIGHT 0
  77. #define MIN_DISPLAY_WIDTH 0
  78. #define MAX_LM_PER_DISPLAY 2
  79. /* maximum XIN halt timeout in usec */
  80. #define VBIF_XIN_HALT_TIMEOUT 0x4000
  81. #define DEFAULT_PIXEL_RAM_SIZE (50 * 1024)
  82. /* access property value based on prop_type and hardware index */
  83. #define PROP_VALUE_ACCESS(p, i, j) ((p + i)->value[j])
  84. /*
  85. * access element within PROP_TYPE_BIT_OFFSET_ARRAYs based on prop_type,
  86. * hardware index and offset array index
  87. */
  88. #define PROP_BITVALUE_ACCESS(p, i, j, k) ((p + i)->bit_value[j][k])
  89. #define DEFAULT_SBUF_HEADROOM (20)
  90. #define DEFAULT_SBUF_PREFILL (128)
  91. /*
  92. * Default parameter values
  93. */
  94. #define DEFAULT_MAX_BW_HIGH 7000000
  95. #define DEFAULT_MAX_BW_LOW 7000000
  96. #define DEFAULT_UNDERSIZED_PREFILL_LINES 2
  97. #define DEFAULT_XTRA_PREFILL_LINES 2
  98. #define DEFAULT_DEST_SCALE_PREFILL_LINES 3
  99. #define DEFAULT_MACROTILE_PREFILL_LINES 4
  100. #define DEFAULT_YUV_NV12_PREFILL_LINES 8
  101. #define DEFAULT_LINEAR_PREFILL_LINES 1
  102. #define DEFAULT_DOWNSCALING_PREFILL_LINES 1
  103. #define DEFAULT_CORE_IB_FF "6.0"
  104. #define DEFAULT_CORE_CLK_FF "1.0"
  105. #define DEFAULT_COMP_RATIO_RT \
  106. "NV12/5/1/1.23 AB24/5/1/1.23 XB24/5/1/1.23"
  107. #define DEFAULT_COMP_RATIO_NRT \
  108. "NV12/5/1/1.25 AB24/5/1/1.25 XB24/5/1/1.25"
  109. #define DEFAULT_MAX_PER_PIPE_BW 2400000
  110. #define DEFAULT_AMORTIZABLE_THRESHOLD 25
  111. #define DEFAULT_MNOC_PORTS 2
  112. #define DEFAULT_AXI_BUS_WIDTH 32
  113. #define DEFAULT_CPU_MASK 0
  114. #define DEFAULT_CPU_DMA_LATENCY PM_QOS_DEFAULT_VALUE
  115. /* Uidle values */
  116. #define SDE_UIDLE_FAL10_EXIT_CNT 128
  117. #define SDE_UIDLE_FAL10_EXIT_DANGER 4
  118. #define SDE_UIDLE_FAL10_DANGER 6
  119. #define SDE_UIDLE_FAL10_TARGET_IDLE 50
  120. #define SDE_UIDLE_FAL1_TARGET_IDLE 10
  121. #define SDE_UIDLE_FAL10_THRESHOLD 12
  122. #define SDE_UIDLE_MAX_DWNSCALE 1500
  123. #define SDE_UIDLE_MAX_FPS 60
  124. /*************************************************************
  125. * DTSI PROPERTY INDEX
  126. *************************************************************/
  127. enum {
  128. HW_OFF,
  129. HW_LEN,
  130. HW_DISP,
  131. HW_PROP_MAX,
  132. };
  133. enum sde_prop {
  134. SDE_OFF,
  135. SDE_LEN,
  136. SSPP_LINEWIDTH,
  137. VIG_SSPP_LINEWIDTH,
  138. MIXER_LINEWIDTH,
  139. MIXER_BLEND,
  140. WB_LINEWIDTH,
  141. BANK_BIT,
  142. UBWC_VERSION,
  143. UBWC_STATIC,
  144. UBWC_SWIZZLE,
  145. QSEED_TYPE,
  146. CSC_TYPE,
  147. PANIC_PER_PIPE,
  148. SRC_SPLIT,
  149. DIM_LAYER,
  150. SMART_DMA_REV,
  151. IDLE_PC,
  152. DEST_SCALER,
  153. SMART_PANEL_ALIGN_MODE,
  154. MACROTILE_MODE,
  155. UBWC_BW_CALC_VERSION,
  156. PIPE_ORDER_VERSION,
  157. SEC_SID_MASK,
  158. SDE_LIMITS,
  159. SDE_PROP_MAX,
  160. };
  161. enum {
  162. PERF_MAX_BW_LOW,
  163. PERF_MAX_BW_HIGH,
  164. PERF_MIN_CORE_IB,
  165. PERF_MIN_LLCC_IB,
  166. PERF_MIN_DRAM_IB,
  167. PERF_CORE_IB_FF,
  168. PERF_CORE_CLK_FF,
  169. PERF_COMP_RATIO_RT,
  170. PERF_COMP_RATIO_NRT,
  171. PERF_UNDERSIZED_PREFILL_LINES,
  172. PERF_DEST_SCALE_PREFILL_LINES,
  173. PERF_MACROTILE_PREFILL_LINES,
  174. PERF_YUV_NV12_PREFILL_LINES,
  175. PERF_LINEAR_PREFILL_LINES,
  176. PERF_DOWNSCALING_PREFILL_LINES,
  177. PERF_XTRA_PREFILL_LINES,
  178. PERF_AMORTIZABLE_THRESHOLD,
  179. PERF_DANGER_LUT,
  180. PERF_SAFE_LUT_LINEAR,
  181. PERF_SAFE_LUT_MACROTILE,
  182. PERF_SAFE_LUT_NRT,
  183. PERF_SAFE_LUT_CWB,
  184. PERF_QOS_LUT_LINEAR,
  185. PERF_QOS_LUT_MACROTILE,
  186. PERF_QOS_LUT_NRT,
  187. PERF_QOS_LUT_CWB,
  188. PERF_CDP_SETTING,
  189. PERF_CPU_MASK,
  190. PERF_CPU_DMA_LATENCY,
  191. PERF_QOS_LUT_MACROTILE_QSEED,
  192. PERF_SAFE_LUT_MACROTILE_QSEED,
  193. PERF_NUM_MNOC_PORTS,
  194. PERF_AXI_BUS_WIDTH,
  195. PERF_PROP_MAX,
  196. };
  197. enum {
  198. SSPP_OFF,
  199. SSPP_SIZE,
  200. SSPP_TYPE,
  201. SSPP_XIN,
  202. SSPP_CLK_CTRL,
  203. SSPP_CLK_STATUS,
  204. SSPP_SCALE_SIZE,
  205. SSPP_VIG_BLOCKS,
  206. SSPP_RGB_BLOCKS,
  207. SSPP_DMA_BLOCKS,
  208. SSPP_EXCL_RECT,
  209. SSPP_SMART_DMA,
  210. SSPP_MAX_PER_PIPE_BW,
  211. SSPP_MAX_PER_PIPE_BW_HIGH,
  212. SSPP_PROP_MAX,
  213. };
  214. enum {
  215. VIG_QSEED_OFF,
  216. VIG_QSEED_LEN,
  217. VIG_CSC_OFF,
  218. VIG_HSIC_PROP,
  219. VIG_MEMCOLOR_PROP,
  220. VIG_PCC_PROP,
  221. VIG_GAMUT_PROP,
  222. VIG_IGC_PROP,
  223. VIG_INVERSE_PMA,
  224. VIG_PROP_MAX,
  225. };
  226. enum {
  227. RGB_SCALER_OFF,
  228. RGB_SCALER_LEN,
  229. RGB_PCC_PROP,
  230. RGB_PROP_MAX,
  231. };
  232. enum {
  233. DMA_IGC_PROP,
  234. DMA_GC_PROP,
  235. DMA_DGM_INVERSE_PMA,
  236. DMA_CSC_OFF,
  237. DMA_PROP_MAX,
  238. };
  239. enum {
  240. INTF_OFF,
  241. INTF_LEN,
  242. INTF_PREFETCH,
  243. INTF_TYPE,
  244. INTF_TE_IRQ,
  245. INTF_PROP_MAX,
  246. };
  247. enum {
  248. LIMIT_NAME,
  249. LIMIT_USECASE,
  250. LIMIT_ID,
  251. LIMIT_VALUE,
  252. LIMIT_PROP_MAX,
  253. };
  254. enum {
  255. PP_OFF,
  256. PP_LEN,
  257. TE_OFF,
  258. TE_LEN,
  259. TE2_OFF,
  260. TE2_LEN,
  261. PP_SLAVE,
  262. DITHER_OFF,
  263. DITHER_LEN,
  264. DITHER_VER,
  265. PP_MERGE_3D_ID,
  266. PP_PROP_MAX,
  267. };
  268. enum {
  269. DSC_OFF,
  270. DSC_LEN,
  271. DSC_PAIR_MASK,
  272. DSC_REV,
  273. DSC_ENC,
  274. DSC_CTL,
  275. DSC_422,
  276. DSC_PROP_MAX,
  277. };
  278. enum {
  279. DS_TOP_OFF,
  280. DS_TOP_LEN,
  281. DS_TOP_INPUT_LINEWIDTH,
  282. DS_TOP_OUTPUT_LINEWIDTH,
  283. DS_TOP_PROP_MAX,
  284. };
  285. enum {
  286. DS_OFF,
  287. DS_LEN,
  288. DS_PROP_MAX,
  289. };
  290. enum {
  291. DSPP_TOP_OFF,
  292. DSPP_TOP_SIZE,
  293. DSPP_TOP_PROP_MAX,
  294. };
  295. enum {
  296. DSPP_OFF,
  297. DSPP_SIZE,
  298. DSPP_BLOCKS,
  299. DSPP_PROP_MAX,
  300. };
  301. enum {
  302. DSPP_IGC_PROP,
  303. DSPP_PCC_PROP,
  304. DSPP_GC_PROP,
  305. DSPP_HSIC_PROP,
  306. DSPP_MEMCOLOR_PROP,
  307. DSPP_SIXZONE_PROP,
  308. DSPP_GAMUT_PROP,
  309. DSPP_DITHER_PROP,
  310. DSPP_HIST_PROP,
  311. DSPP_VLUT_PROP,
  312. DSPP_BLOCKS_PROP_MAX,
  313. };
  314. enum {
  315. AD_OFF,
  316. AD_VERSION,
  317. AD_PROP_MAX,
  318. };
  319. enum {
  320. LTM_OFF,
  321. LTM_VERSION,
  322. LTM_PROP_MAX,
  323. };
  324. enum {
  325. MIXER_OFF,
  326. MIXER_LEN,
  327. MIXER_PAIR_MASK,
  328. MIXER_BLOCKS,
  329. MIXER_DISP,
  330. MIXER_CWB,
  331. MIXER_PROP_MAX,
  332. };
  333. enum {
  334. MIXER_GC_PROP,
  335. MIXER_BLOCKS_PROP_MAX,
  336. };
  337. enum {
  338. MIXER_BLEND_OP_OFF,
  339. MIXER_BLEND_PROP_MAX,
  340. };
  341. enum {
  342. WB_OFF,
  343. WB_LEN,
  344. WB_ID,
  345. WB_XIN_ID,
  346. WB_CLK_CTRL,
  347. WB_PROP_MAX,
  348. };
  349. enum {
  350. VBIF_OFF,
  351. VBIF_LEN,
  352. VBIF_ID,
  353. VBIF_DEFAULT_OT_RD_LIMIT,
  354. VBIF_DEFAULT_OT_WR_LIMIT,
  355. VBIF_DYNAMIC_OT_RD_LIMIT,
  356. VBIF_DYNAMIC_OT_WR_LIMIT,
  357. VBIF_MEMTYPE_0,
  358. VBIF_MEMTYPE_1,
  359. VBIF_QOS_RT_REMAP,
  360. VBIF_QOS_NRT_REMAP,
  361. VBIF_QOS_CWB_REMAP,
  362. VBIF_QOS_LUTDMA_REMAP,
  363. VBIF_PROP_MAX,
  364. };
  365. enum {
  366. UIDLE_OFF,
  367. UIDLE_LEN,
  368. UIDLE_PROP_MAX,
  369. };
  370. enum {
  371. REG_DMA_OFF,
  372. REG_DMA_VERSION,
  373. REG_DMA_TRIGGER_OFF,
  374. REG_DMA_BROADCAST_DISABLED,
  375. REG_DMA_XIN_ID,
  376. REG_DMA_CLK_CTRL,
  377. REG_DMA_PROP_MAX
  378. };
  379. /*************************************************************
  380. * dts property definition
  381. *************************************************************/
  382. enum prop_type {
  383. PROP_TYPE_BOOL,
  384. PROP_TYPE_U32,
  385. PROP_TYPE_U32_ARRAY,
  386. PROP_TYPE_STRING,
  387. PROP_TYPE_STRING_ARRAY,
  388. PROP_TYPE_BIT_OFFSET_ARRAY,
  389. PROP_TYPE_NODE,
  390. };
  391. struct sde_prop_type {
  392. /* use property index from enum property for readability purpose */
  393. u8 id;
  394. /* it should be property name based on dtsi documentation */
  395. char *prop_name;
  396. /**
  397. * if property is marked mandatory then it will fail parsing
  398. * when property is not present
  399. */
  400. u32 is_mandatory;
  401. /* property type based on "enum prop_type" */
  402. enum prop_type type;
  403. };
  404. struct sde_prop_value {
  405. u32 value[MAX_SDE_HW_BLK];
  406. u32 bit_value[MAX_SDE_HW_BLK][MAX_BIT_OFFSET];
  407. };
  408. /*************************************************************
  409. * dts property list
  410. *************************************************************/
  411. static struct sde_prop_type sde_prop[] = {
  412. {SDE_OFF, "qcom,sde-off", true, PROP_TYPE_U32},
  413. {SDE_LEN, "qcom,sde-len", false, PROP_TYPE_U32},
  414. {SSPP_LINEWIDTH, "qcom,sde-sspp-linewidth", false, PROP_TYPE_U32},
  415. {VIG_SSPP_LINEWIDTH, "qcom,sde-vig-sspp-linewidth", false, PROP_TYPE_U32},
  416. {MIXER_LINEWIDTH, "qcom,sde-mixer-linewidth", false, PROP_TYPE_U32},
  417. {MIXER_BLEND, "qcom,sde-mixer-blendstages", false, PROP_TYPE_U32},
  418. {WB_LINEWIDTH, "qcom,sde-wb-linewidth", false, PROP_TYPE_U32},
  419. {BANK_BIT, "qcom,sde-highest-bank-bit", false, PROP_TYPE_U32},
  420. {UBWC_VERSION, "qcom,sde-ubwc-version", false, PROP_TYPE_U32},
  421. {UBWC_STATIC, "qcom,sde-ubwc-static", false, PROP_TYPE_U32},
  422. {UBWC_SWIZZLE, "qcom,sde-ubwc-swizzle", false, PROP_TYPE_U32},
  423. {QSEED_TYPE, "qcom,sde-qseed-type", false, PROP_TYPE_STRING},
  424. {CSC_TYPE, "qcom,sde-csc-type", false, PROP_TYPE_STRING},
  425. {PANIC_PER_PIPE, "qcom,sde-panic-per-pipe", false, PROP_TYPE_BOOL},
  426. {SRC_SPLIT, "qcom,sde-has-src-split", false, PROP_TYPE_BOOL},
  427. {DIM_LAYER, "qcom,sde-has-dim-layer", false, PROP_TYPE_BOOL},
  428. {SMART_DMA_REV, "qcom,sde-smart-dma-rev", false, PROP_TYPE_STRING},
  429. {IDLE_PC, "qcom,sde-has-idle-pc", false, PROP_TYPE_BOOL},
  430. {DEST_SCALER, "qcom,sde-has-dest-scaler", false, PROP_TYPE_BOOL},
  431. {SMART_PANEL_ALIGN_MODE, "qcom,sde-smart-panel-align-mode",
  432. false, PROP_TYPE_U32},
  433. {MACROTILE_MODE, "qcom,sde-macrotile-mode", false, PROP_TYPE_U32},
  434. {UBWC_BW_CALC_VERSION, "qcom,sde-ubwc-bw-calc-version", false,
  435. PROP_TYPE_U32},
  436. {PIPE_ORDER_VERSION, "qcom,sde-pipe-order-version", false,
  437. PROP_TYPE_U32},
  438. {SEC_SID_MASK, "qcom,sde-secure-sid-mask", false, PROP_TYPE_U32_ARRAY},
  439. {SDE_LIMITS, "qcom,sde-limits", false, PROP_TYPE_NODE},
  440. };
  441. static struct sde_prop_type sde_perf_prop[] = {
  442. {PERF_MAX_BW_LOW, "qcom,sde-max-bw-low-kbps", false, PROP_TYPE_U32},
  443. {PERF_MAX_BW_HIGH, "qcom,sde-max-bw-high-kbps", false, PROP_TYPE_U32},
  444. {PERF_MIN_CORE_IB, "qcom,sde-min-core-ib-kbps", false, PROP_TYPE_U32},
  445. {PERF_MIN_LLCC_IB, "qcom,sde-min-llcc-ib-kbps", false, PROP_TYPE_U32},
  446. {PERF_MIN_DRAM_IB, "qcom,sde-min-dram-ib-kbps", false, PROP_TYPE_U32},
  447. {PERF_CORE_IB_FF, "qcom,sde-core-ib-ff", false, PROP_TYPE_STRING},
  448. {PERF_CORE_CLK_FF, "qcom,sde-core-clk-ff", false, PROP_TYPE_STRING},
  449. {PERF_COMP_RATIO_RT, "qcom,sde-comp-ratio-rt", false,
  450. PROP_TYPE_STRING},
  451. {PERF_COMP_RATIO_NRT, "qcom,sde-comp-ratio-nrt", false,
  452. PROP_TYPE_STRING},
  453. {PERF_UNDERSIZED_PREFILL_LINES, "qcom,sde-undersizedprefill-lines",
  454. false, PROP_TYPE_U32},
  455. {PERF_DEST_SCALE_PREFILL_LINES, "qcom,sde-dest-scaleprefill-lines",
  456. false, PROP_TYPE_U32},
  457. {PERF_MACROTILE_PREFILL_LINES, "qcom,sde-macrotileprefill-lines",
  458. false, PROP_TYPE_U32},
  459. {PERF_YUV_NV12_PREFILL_LINES, "qcom,sde-yuv-nv12prefill-lines",
  460. false, PROP_TYPE_U32},
  461. {PERF_LINEAR_PREFILL_LINES, "qcom,sde-linearprefill-lines",
  462. false, PROP_TYPE_U32},
  463. {PERF_DOWNSCALING_PREFILL_LINES, "qcom,sde-downscalingprefill-lines",
  464. false, PROP_TYPE_U32},
  465. {PERF_XTRA_PREFILL_LINES, "qcom,sde-xtra-prefill-lines",
  466. false, PROP_TYPE_U32},
  467. {PERF_AMORTIZABLE_THRESHOLD, "qcom,sde-amortizable-threshold",
  468. false, PROP_TYPE_U32},
  469. {PERF_DANGER_LUT, "qcom,sde-danger-lut", false, PROP_TYPE_U32_ARRAY},
  470. {PERF_SAFE_LUT_LINEAR, "qcom,sde-safe-lut-linear", false,
  471. PROP_TYPE_U32_ARRAY},
  472. {PERF_SAFE_LUT_MACROTILE, "qcom,sde-safe-lut-macrotile", false,
  473. PROP_TYPE_U32_ARRAY},
  474. {PERF_SAFE_LUT_NRT, "qcom,sde-safe-lut-nrt", false,
  475. PROP_TYPE_U32_ARRAY},
  476. {PERF_SAFE_LUT_CWB, "qcom,sde-safe-lut-cwb", false,
  477. PROP_TYPE_U32_ARRAY},
  478. {PERF_QOS_LUT_LINEAR, "qcom,sde-qos-lut-linear", false,
  479. PROP_TYPE_U32_ARRAY},
  480. {PERF_QOS_LUT_MACROTILE, "qcom,sde-qos-lut-macrotile", false,
  481. PROP_TYPE_U32_ARRAY},
  482. {PERF_QOS_LUT_NRT, "qcom,sde-qos-lut-nrt", false,
  483. PROP_TYPE_U32_ARRAY},
  484. {PERF_QOS_LUT_CWB, "qcom,sde-qos-lut-cwb", false,
  485. PROP_TYPE_U32_ARRAY},
  486. {PERF_CDP_SETTING, "qcom,sde-cdp-setting", false,
  487. PROP_TYPE_U32_ARRAY},
  488. {PERF_CPU_MASK, "qcom,sde-qos-cpu-mask", false, PROP_TYPE_U32},
  489. {PERF_CPU_DMA_LATENCY, "qcom,sde-qos-cpu-dma-latency", false,
  490. PROP_TYPE_U32},
  491. {PERF_QOS_LUT_MACROTILE_QSEED, "qcom,sde-qos-lut-macrotile-qseed",
  492. false, PROP_TYPE_U32_ARRAY},
  493. {PERF_SAFE_LUT_MACROTILE_QSEED, "qcom,sde-safe-lut-macrotile-qseed",
  494. false, PROP_TYPE_U32_ARRAY},
  495. {PERF_NUM_MNOC_PORTS, "qcom,sde-num-mnoc-ports",
  496. false, PROP_TYPE_U32},
  497. {PERF_AXI_BUS_WIDTH, "qcom,sde-axi-bus-width",
  498. false, PROP_TYPE_U32},
  499. };
  500. static struct sde_prop_type sspp_prop[] = {
  501. {SSPP_OFF, "qcom,sde-sspp-off", true, PROP_TYPE_U32_ARRAY},
  502. {SSPP_SIZE, "qcom,sde-sspp-src-size", false, PROP_TYPE_U32},
  503. {SSPP_TYPE, "qcom,sde-sspp-type", true, PROP_TYPE_STRING_ARRAY},
  504. {SSPP_XIN, "qcom,sde-sspp-xin-id", true, PROP_TYPE_U32_ARRAY},
  505. {SSPP_CLK_CTRL, "qcom,sde-sspp-clk-ctrl", false,
  506. PROP_TYPE_BIT_OFFSET_ARRAY},
  507. {SSPP_CLK_STATUS, "qcom,sde-sspp-clk-status", false,
  508. PROP_TYPE_BIT_OFFSET_ARRAY},
  509. {SSPP_SCALE_SIZE, "qcom,sde-sspp-scale-size", false, PROP_TYPE_U32},
  510. {SSPP_VIG_BLOCKS, "qcom,sde-sspp-vig-blocks", false, PROP_TYPE_NODE},
  511. {SSPP_RGB_BLOCKS, "qcom,sde-sspp-rgb-blocks", false, PROP_TYPE_NODE},
  512. {SSPP_DMA_BLOCKS, "qcom,sde-sspp-dma-blocks", false, PROP_TYPE_NODE},
  513. {SSPP_EXCL_RECT, "qcom,sde-sspp-excl-rect", false, PROP_TYPE_U32_ARRAY},
  514. {SSPP_SMART_DMA, "qcom,sde-sspp-smart-dma-priority", false,
  515. PROP_TYPE_U32_ARRAY},
  516. {SSPP_MAX_PER_PIPE_BW, "qcom,sde-max-per-pipe-bw-kbps", false,
  517. PROP_TYPE_U32_ARRAY},
  518. {SSPP_MAX_PER_PIPE_BW_HIGH, "qcom,sde-max-per-pipe-bw-high-kbps", false,
  519. PROP_TYPE_U32_ARRAY},
  520. };
  521. static struct sde_prop_type vig_prop[] = {
  522. {VIG_QSEED_OFF, "qcom,sde-vig-qseed-off", false, PROP_TYPE_U32},
  523. {VIG_QSEED_LEN, "qcom,sde-vig-qseed-size", false, PROP_TYPE_U32},
  524. {VIG_CSC_OFF, "qcom,sde-vig-csc-off", false, PROP_TYPE_U32},
  525. {VIG_HSIC_PROP, "qcom,sde-vig-hsic", false, PROP_TYPE_U32_ARRAY},
  526. {VIG_MEMCOLOR_PROP, "qcom,sde-vig-memcolor", false,
  527. PROP_TYPE_U32_ARRAY},
  528. {VIG_PCC_PROP, "qcom,sde-vig-pcc", false, PROP_TYPE_U32_ARRAY},
  529. {VIG_GAMUT_PROP, "qcom,sde-vig-gamut", false, PROP_TYPE_U32_ARRAY},
  530. {VIG_IGC_PROP, "qcom,sde-vig-igc", false, PROP_TYPE_U32_ARRAY},
  531. {VIG_INVERSE_PMA, "qcom,sde-vig-inverse-pma", false, PROP_TYPE_BOOL},
  532. };
  533. static struct sde_prop_type rgb_prop[] = {
  534. {RGB_SCALER_OFF, "qcom,sde-rgb-scaler-off", false, PROP_TYPE_U32},
  535. {RGB_SCALER_LEN, "qcom,sde-rgb-scaler-size", false, PROP_TYPE_U32},
  536. {RGB_PCC_PROP, "qcom,sde-rgb-pcc", false, PROP_TYPE_U32_ARRAY},
  537. };
  538. static struct sde_prop_type dma_prop[] = {
  539. {DMA_IGC_PROP, "qcom,sde-dma-igc", false, PROP_TYPE_U32_ARRAY},
  540. {DMA_GC_PROP, "qcom,sde-dma-gc", false, PROP_TYPE_U32_ARRAY},
  541. {DMA_DGM_INVERSE_PMA, "qcom,sde-dma-inverse-pma", false,
  542. PROP_TYPE_BOOL},
  543. {DMA_CSC_OFF, "qcom,sde-dma-csc-off", false, PROP_TYPE_U32},
  544. };
  545. static struct sde_prop_type ctl_prop[] = {
  546. {HW_OFF, "qcom,sde-ctl-off", true, PROP_TYPE_U32_ARRAY},
  547. {HW_LEN, "qcom,sde-ctl-size", false, PROP_TYPE_U32},
  548. {HW_DISP, "qcom,sde-ctl-display-pref", false, PROP_TYPE_STRING_ARRAY},
  549. };
  550. struct sde_prop_type mixer_blend_prop[] = {
  551. {MIXER_BLEND_OP_OFF, "qcom,sde-mixer-blend-op-off", true,
  552. PROP_TYPE_U32_ARRAY},
  553. };
  554. static struct sde_prop_type mixer_prop[] = {
  555. {MIXER_OFF, "qcom,sde-mixer-off", true, PROP_TYPE_U32_ARRAY},
  556. {MIXER_LEN, "qcom,sde-mixer-size", false, PROP_TYPE_U32},
  557. {MIXER_PAIR_MASK, "qcom,sde-mixer-pair-mask", true,
  558. PROP_TYPE_U32_ARRAY},
  559. {MIXER_BLOCKS, "qcom,sde-mixer-blocks", false, PROP_TYPE_NODE},
  560. {MIXER_DISP, "qcom,sde-mixer-display-pref", false,
  561. PROP_TYPE_STRING_ARRAY},
  562. {MIXER_CWB, "qcom,sde-mixer-cwb-pref", false,
  563. PROP_TYPE_STRING_ARRAY},
  564. };
  565. static struct sde_prop_type mixer_blocks_prop[] = {
  566. {MIXER_GC_PROP, "qcom,sde-mixer-gc", false, PROP_TYPE_U32_ARRAY},
  567. };
  568. static struct sde_prop_type dspp_top_prop[] = {
  569. {DSPP_TOP_OFF, "qcom,sde-dspp-top-off", true, PROP_TYPE_U32},
  570. {DSPP_TOP_SIZE, "qcom,sde-dspp-top-size", false, PROP_TYPE_U32},
  571. };
  572. static struct sde_prop_type dspp_prop[] = {
  573. {DSPP_OFF, "qcom,sde-dspp-off", true, PROP_TYPE_U32_ARRAY},
  574. {DSPP_SIZE, "qcom,sde-dspp-size", false, PROP_TYPE_U32},
  575. {DSPP_BLOCKS, "qcom,sde-dspp-blocks", false, PROP_TYPE_NODE},
  576. };
  577. static struct sde_prop_type dspp_blocks_prop[] = {
  578. {DSPP_IGC_PROP, "qcom,sde-dspp-igc", false, PROP_TYPE_U32_ARRAY},
  579. {DSPP_PCC_PROP, "qcom,sde-dspp-pcc", false, PROP_TYPE_U32_ARRAY},
  580. {DSPP_GC_PROP, "qcom,sde-dspp-gc", false, PROP_TYPE_U32_ARRAY},
  581. {DSPP_HSIC_PROP, "qcom,sde-dspp-hsic", false, PROP_TYPE_U32_ARRAY},
  582. {DSPP_MEMCOLOR_PROP, "qcom,sde-dspp-memcolor", false,
  583. PROP_TYPE_U32_ARRAY},
  584. {DSPP_SIXZONE_PROP, "qcom,sde-dspp-sixzone", false,
  585. PROP_TYPE_U32_ARRAY},
  586. {DSPP_GAMUT_PROP, "qcom,sde-dspp-gamut", false, PROP_TYPE_U32_ARRAY},
  587. {DSPP_DITHER_PROP, "qcom,sde-dspp-dither", false, PROP_TYPE_U32_ARRAY},
  588. {DSPP_HIST_PROP, "qcom,sde-dspp-hist", false, PROP_TYPE_U32_ARRAY},
  589. {DSPP_VLUT_PROP, "qcom,sde-dspp-vlut", false, PROP_TYPE_U32_ARRAY},
  590. };
  591. static struct sde_prop_type ad_prop[] = {
  592. {AD_OFF, "qcom,sde-dspp-ad-off", false, PROP_TYPE_U32_ARRAY},
  593. {AD_VERSION, "qcom,sde-dspp-ad-version", false, PROP_TYPE_U32},
  594. };
  595. static struct sde_prop_type ltm_prop[] = {
  596. {LTM_OFF, "qcom,sde-dspp-ltm-off", false, PROP_TYPE_U32_ARRAY},
  597. {LTM_VERSION, "qcom,sde-dspp-ltm-version", false, PROP_TYPE_U32},
  598. };
  599. static struct sde_prop_type ds_top_prop[] = {
  600. {DS_TOP_OFF, "qcom,sde-dest-scaler-top-off", false, PROP_TYPE_U32},
  601. {DS_TOP_LEN, "qcom,sde-dest-scaler-top-size", false, PROP_TYPE_U32},
  602. {DS_TOP_INPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-input-linewidth",
  603. false, PROP_TYPE_U32},
  604. {DS_TOP_OUTPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-output-linewidth",
  605. false, PROP_TYPE_U32},
  606. };
  607. static struct sde_prop_type ds_prop[] = {
  608. {DS_OFF, "qcom,sde-dest-scaler-off", false, PROP_TYPE_U32_ARRAY},
  609. {DS_LEN, "qcom,sde-dest-scaler-size", false, PROP_TYPE_U32},
  610. };
  611. static struct sde_prop_type pp_prop[] = {
  612. {PP_OFF, "qcom,sde-pp-off", true, PROP_TYPE_U32_ARRAY},
  613. {PP_LEN, "qcom,sde-pp-size", false, PROP_TYPE_U32},
  614. {TE_OFF, "qcom,sde-te-off", false, PROP_TYPE_U32_ARRAY},
  615. {TE_LEN, "qcom,sde-te-size", false, PROP_TYPE_U32},
  616. {TE2_OFF, "qcom,sde-te2-off", false, PROP_TYPE_U32_ARRAY},
  617. {TE2_LEN, "qcom,sde-te2-size", false, PROP_TYPE_U32},
  618. {PP_SLAVE, "qcom,sde-pp-slave", false, PROP_TYPE_U32_ARRAY},
  619. {DITHER_OFF, "qcom,sde-dither-off", false, PROP_TYPE_U32_ARRAY},
  620. {DITHER_LEN, "qcom,sde-dither-size", false, PROP_TYPE_U32},
  621. {DITHER_VER, "qcom,sde-dither-version", false, PROP_TYPE_U32},
  622. {PP_MERGE_3D_ID, "qcom,sde-pp-merge-3d-id", false, PROP_TYPE_U32_ARRAY},
  623. };
  624. static struct sde_prop_type dsc_prop[] = {
  625. {DSC_OFF, "qcom,sde-dsc-off", false, PROP_TYPE_U32_ARRAY},
  626. {DSC_LEN, "qcom,sde-dsc-size", false, PROP_TYPE_U32},
  627. {DSC_PAIR_MASK, "qcom,sde-dsc-pair-mask", false, PROP_TYPE_U32_ARRAY},
  628. {DSC_REV, "qcom,sde-dsc-hw-rev", false, PROP_TYPE_STRING},
  629. {DSC_ENC, "qcom,sde-dsc-enc", false, PROP_TYPE_U32_ARRAY},
  630. {DSC_CTL, "qcom,sde-dsc-ctl", false, PROP_TYPE_U32_ARRAY},
  631. {DSC_422, "qcom,sde-dsc-native422-supp", false, PROP_TYPE_U32_ARRAY}
  632. };
  633. static struct sde_prop_type cdm_prop[] = {
  634. {HW_OFF, "qcom,sde-cdm-off", false, PROP_TYPE_U32_ARRAY},
  635. {HW_LEN, "qcom,sde-cdm-size", false, PROP_TYPE_U32},
  636. };
  637. static struct sde_prop_type intf_prop[] = {
  638. {INTF_OFF, "qcom,sde-intf-off", true, PROP_TYPE_U32_ARRAY},
  639. {INTF_LEN, "qcom,sde-intf-size", false, PROP_TYPE_U32},
  640. {INTF_PREFETCH, "qcom,sde-intf-max-prefetch-lines", false,
  641. PROP_TYPE_U32_ARRAY},
  642. {INTF_TYPE, "qcom,sde-intf-type", false, PROP_TYPE_STRING_ARRAY},
  643. {INTF_TE_IRQ, "qcom,sde-intf-tear-irq-off", false, PROP_TYPE_U32_ARRAY},
  644. };
  645. static struct sde_prop_type wb_prop[] = {
  646. {WB_OFF, "qcom,sde-wb-off", true, PROP_TYPE_U32_ARRAY},
  647. {WB_LEN, "qcom,sde-wb-size", false, PROP_TYPE_U32},
  648. {WB_ID, "qcom,sde-wb-id", true, PROP_TYPE_U32_ARRAY},
  649. {WB_XIN_ID, "qcom,sde-wb-xin-id", false, PROP_TYPE_U32_ARRAY},
  650. {WB_CLK_CTRL, "qcom,sde-wb-clk-ctrl", false,
  651. PROP_TYPE_BIT_OFFSET_ARRAY},
  652. };
  653. static struct sde_prop_type vbif_prop[] = {
  654. {VBIF_OFF, "qcom,sde-vbif-off", true, PROP_TYPE_U32_ARRAY},
  655. {VBIF_LEN, "qcom,sde-vbif-size", false, PROP_TYPE_U32},
  656. {VBIF_ID, "qcom,sde-vbif-id", false, PROP_TYPE_U32_ARRAY},
  657. {VBIF_DEFAULT_OT_RD_LIMIT, "qcom,sde-vbif-default-ot-rd-limit", false,
  658. PROP_TYPE_U32},
  659. {VBIF_DEFAULT_OT_WR_LIMIT, "qcom,sde-vbif-default-ot-wr-limit", false,
  660. PROP_TYPE_U32},
  661. {VBIF_DYNAMIC_OT_RD_LIMIT, "qcom,sde-vbif-dynamic-ot-rd-limit", false,
  662. PROP_TYPE_U32_ARRAY},
  663. {VBIF_DYNAMIC_OT_WR_LIMIT, "qcom,sde-vbif-dynamic-ot-wr-limit", false,
  664. PROP_TYPE_U32_ARRAY},
  665. {VBIF_MEMTYPE_0, "qcom,sde-vbif-memtype-0", false, PROP_TYPE_U32_ARRAY},
  666. {VBIF_MEMTYPE_1, "qcom,sde-vbif-memtype-1", false, PROP_TYPE_U32_ARRAY},
  667. {VBIF_QOS_RT_REMAP, "qcom,sde-vbif-qos-rt-remap", false,
  668. PROP_TYPE_U32_ARRAY},
  669. {VBIF_QOS_NRT_REMAP, "qcom,sde-vbif-qos-nrt-remap", false,
  670. PROP_TYPE_U32_ARRAY},
  671. {VBIF_QOS_CWB_REMAP, "qcom,sde-vbif-qos-cwb-remap", false,
  672. PROP_TYPE_U32_ARRAY},
  673. {VBIF_QOS_LUTDMA_REMAP, "qcom,sde-vbif-qos-lutdma-remap", false,
  674. PROP_TYPE_U32_ARRAY},
  675. };
  676. static struct sde_prop_type uidle_prop[] = {
  677. {UIDLE_OFF, "qcom,sde-uidle-off", false, PROP_TYPE_U32},
  678. {UIDLE_LEN, "qcom,sde-uidle-size", false, PROP_TYPE_U32},
  679. };
  680. static struct sde_prop_type reg_dma_prop[REG_DMA_PROP_MAX] = {
  681. [REG_DMA_OFF] = {REG_DMA_OFF, "qcom,sde-reg-dma-off", false,
  682. PROP_TYPE_U32},
  683. [REG_DMA_VERSION] = {REG_DMA_VERSION, "qcom,sde-reg-dma-version",
  684. false, PROP_TYPE_U32},
  685. [REG_DMA_TRIGGER_OFF] = {REG_DMA_TRIGGER_OFF,
  686. "qcom,sde-reg-dma-trigger-off", false,
  687. PROP_TYPE_U32},
  688. [REG_DMA_BROADCAST_DISABLED] = {REG_DMA_BROADCAST_DISABLED,
  689. "qcom,sde-reg-dma-broadcast-disabled", false, PROP_TYPE_BOOL},
  690. [REG_DMA_XIN_ID] = {REG_DMA_XIN_ID,
  691. "qcom,sde-reg-dma-xin-id", false, PROP_TYPE_U32},
  692. [REG_DMA_CLK_CTRL] = {REG_DMA_XIN_ID,
  693. "qcom,sde-reg-dma-clk-ctrl", false, PROP_TYPE_BIT_OFFSET_ARRAY},
  694. };
  695. static struct sde_prop_type merge_3d_prop[] = {
  696. {HW_OFF, "qcom,sde-merge-3d-off", false, PROP_TYPE_U32_ARRAY},
  697. {HW_LEN, "qcom,sde-merge-3d-size", false, PROP_TYPE_U32},
  698. };
  699. static struct sde_prop_type qdss_prop[] = {
  700. {HW_OFF, "qcom,sde-qdss-off", false, PROP_TYPE_U32_ARRAY},
  701. {HW_LEN, "qcom,sde-qdss-size", false, PROP_TYPE_U32},
  702. };
  703. static struct sde_prop_type limit_usecase_prop[] = {
  704. {LIMIT_NAME, "qcom,sde-limit-name", false, PROP_TYPE_STRING},
  705. {LIMIT_USECASE, "qcom,sde-limit-cases", false, PROP_TYPE_STRING_ARRAY},
  706. {LIMIT_ID, "qcom,sde-limit-ids", false, PROP_TYPE_U32_ARRAY},
  707. {LIMIT_VALUE, "qcom,sde-limit-values", false,
  708. PROP_TYPE_BIT_OFFSET_ARRAY},
  709. };
  710. /*************************************************************
  711. * static API list
  712. *************************************************************/
  713. static int _parse_dt_u32_handler(struct device_node *np,
  714. char *prop_name, u32 *offsets, int len, bool mandatory)
  715. {
  716. int rc = -EINVAL;
  717. if (len > MAX_SDE_HW_BLK) {
  718. SDE_ERROR(
  719. "prop: %s tries out of bound access for u32 array read len: %d\n",
  720. prop_name, len);
  721. return -E2BIG;
  722. }
  723. rc = of_property_read_u32_array(np, prop_name, offsets, len);
  724. if (rc && mandatory)
  725. SDE_ERROR("mandatory prop: %s u32 array read len:%d\n",
  726. prop_name, len);
  727. else if (rc)
  728. SDE_DEBUG("optional prop: %s u32 array read len:%d\n",
  729. prop_name, len);
  730. return rc;
  731. }
  732. static int _parse_dt_bit_offset(struct device_node *np,
  733. char *prop_name, struct sde_prop_value *prop_value, u32 prop_index,
  734. u32 count, bool mandatory)
  735. {
  736. int rc = 0, len, i, j;
  737. const u32 *arr;
  738. arr = of_get_property(np, prop_name, &len);
  739. if (arr) {
  740. len /= sizeof(u32);
  741. len &= ~0x1;
  742. if (len > (MAX_SDE_HW_BLK * MAX_BIT_OFFSET)) {
  743. SDE_ERROR(
  744. "prop: %s len: %d will lead to out of bound access\n",
  745. prop_name, len / MAX_BIT_OFFSET);
  746. return -E2BIG;
  747. }
  748. for (i = 0, j = 0; i < len; j++) {
  749. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 0) =
  750. be32_to_cpu(arr[i]);
  751. i++;
  752. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 1) =
  753. be32_to_cpu(arr[i]);
  754. i++;
  755. }
  756. } else {
  757. if (mandatory) {
  758. SDE_ERROR("error mandatory property '%s' not found\n",
  759. prop_name);
  760. rc = -EINVAL;
  761. } else {
  762. SDE_DEBUG("error optional property '%s' not found\n",
  763. prop_name);
  764. }
  765. }
  766. return rc;
  767. }
  768. static int _validate_dt_entry(struct device_node *np,
  769. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  770. int *off_count)
  771. {
  772. int rc = 0, i, val;
  773. struct device_node *snp = NULL;
  774. if (off_count) {
  775. *off_count = of_property_count_u32_elems(np,
  776. sde_prop[0].prop_name);
  777. if ((*off_count > MAX_BLOCKS) || (*off_count < 0)) {
  778. if (sde_prop[0].is_mandatory) {
  779. SDE_ERROR(
  780. "invalid hw offset prop name:%s count: %d\n",
  781. sde_prop[0].prop_name, *off_count);
  782. rc = -EINVAL;
  783. }
  784. *off_count = 0;
  785. memset(prop_count, 0, sizeof(int) * prop_size);
  786. return rc;
  787. }
  788. }
  789. for (i = 0; i < prop_size; i++) {
  790. switch (sde_prop[i].type) {
  791. case PROP_TYPE_U32:
  792. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  793. &val);
  794. break;
  795. case PROP_TYPE_U32_ARRAY:
  796. prop_count[i] = of_property_count_u32_elems(np,
  797. sde_prop[i].prop_name);
  798. if (prop_count[i] < 0)
  799. rc = prop_count[i];
  800. break;
  801. case PROP_TYPE_STRING_ARRAY:
  802. prop_count[i] = of_property_count_strings(np,
  803. sde_prop[i].prop_name);
  804. if (prop_count[i] < 0)
  805. rc = prop_count[i];
  806. break;
  807. case PROP_TYPE_BIT_OFFSET_ARRAY:
  808. of_get_property(np, sde_prop[i].prop_name, &val);
  809. prop_count[i] = val / (MAX_BIT_OFFSET * sizeof(u32));
  810. break;
  811. case PROP_TYPE_NODE:
  812. snp = of_get_child_by_name(np,
  813. sde_prop[i].prop_name);
  814. if (!snp)
  815. rc = -EINVAL;
  816. break;
  817. default:
  818. SDE_DEBUG("invalid property type:%d\n",
  819. sde_prop[i].type);
  820. break;
  821. }
  822. SDE_DEBUG(
  823. "prop id:%d prop name:%s prop type:%d prop_count:%d\n",
  824. i, sde_prop[i].prop_name,
  825. sde_prop[i].type, prop_count[i]);
  826. if (rc && sde_prop[i].is_mandatory &&
  827. ((sde_prop[i].type == PROP_TYPE_U32) ||
  828. (sde_prop[i].type == PROP_TYPE_NODE))) {
  829. SDE_ERROR("prop:%s not present\n",
  830. sde_prop[i].prop_name);
  831. goto end;
  832. } else if (sde_prop[i].type == PROP_TYPE_U32 ||
  833. sde_prop[i].type == PROP_TYPE_BOOL ||
  834. sde_prop[i].type == PROP_TYPE_NODE) {
  835. rc = 0;
  836. continue;
  837. }
  838. if (off_count && (prop_count[i] != *off_count) &&
  839. sde_prop[i].is_mandatory) {
  840. SDE_ERROR(
  841. "prop:%s count:%d is different compared to offset array:%d\n",
  842. sde_prop[i].prop_name,
  843. prop_count[i], *off_count);
  844. rc = -EINVAL;
  845. goto end;
  846. } else if (off_count && prop_count[i] != *off_count) {
  847. SDE_DEBUG(
  848. "prop:%s count:%d is different compared to offset array:%d\n",
  849. sde_prop[i].prop_name,
  850. prop_count[i], *off_count);
  851. rc = 0;
  852. prop_count[i] = 0;
  853. }
  854. if (prop_count[i] < 0) {
  855. prop_count[i] = 0;
  856. if (sde_prop[i].is_mandatory) {
  857. SDE_ERROR("prop:%s count:%d is negative\n",
  858. sde_prop[i].prop_name, prop_count[i]);
  859. rc = -EINVAL;
  860. } else {
  861. rc = 0;
  862. SDE_DEBUG("prop:%s count:%d is negative\n",
  863. sde_prop[i].prop_name, prop_count[i]);
  864. }
  865. }
  866. }
  867. end:
  868. return rc;
  869. }
  870. static int _read_dt_entry(struct device_node *np,
  871. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  872. bool *prop_exists,
  873. struct sde_prop_value *prop_value)
  874. {
  875. int rc = 0, i, j;
  876. for (i = 0; i < prop_size; i++) {
  877. prop_exists[i] = true;
  878. switch (sde_prop[i].type) {
  879. case PROP_TYPE_U32:
  880. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  881. &PROP_VALUE_ACCESS(prop_value, i, 0));
  882. SDE_DEBUG(
  883. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  884. i, sde_prop[i].prop_name,
  885. sde_prop[i].type,
  886. PROP_VALUE_ACCESS(prop_value, i, 0));
  887. if (rc)
  888. prop_exists[i] = false;
  889. break;
  890. case PROP_TYPE_BOOL:
  891. PROP_VALUE_ACCESS(prop_value, i, 0) =
  892. of_property_read_bool(np,
  893. sde_prop[i].prop_name);
  894. SDE_DEBUG(
  895. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  896. i, sde_prop[i].prop_name,
  897. sde_prop[i].type,
  898. PROP_VALUE_ACCESS(prop_value, i, 0));
  899. break;
  900. case PROP_TYPE_U32_ARRAY:
  901. rc = _parse_dt_u32_handler(np, sde_prop[i].prop_name,
  902. &PROP_VALUE_ACCESS(prop_value, i, 0),
  903. prop_count[i], sde_prop[i].is_mandatory);
  904. if (rc && sde_prop[i].is_mandatory) {
  905. SDE_ERROR(
  906. "%s prop validation success but read failed\n",
  907. sde_prop[i].prop_name);
  908. prop_exists[i] = false;
  909. goto end;
  910. } else {
  911. if (rc)
  912. prop_exists[i] = false;
  913. /* only for debug purpose */
  914. SDE_DEBUG(
  915. "prop id:%d prop name:%s prop type:%d",
  916. i, sde_prop[i].prop_name,
  917. sde_prop[i].type);
  918. for (j = 0; j < prop_count[i]; j++)
  919. SDE_DEBUG(" value[%d]:0x%x ", j,
  920. PROP_VALUE_ACCESS(prop_value, i,
  921. j));
  922. SDE_DEBUG("\n");
  923. }
  924. break;
  925. case PROP_TYPE_BIT_OFFSET_ARRAY:
  926. rc = _parse_dt_bit_offset(np, sde_prop[i].prop_name,
  927. prop_value, i, prop_count[i],
  928. sde_prop[i].is_mandatory);
  929. if (rc && sde_prop[i].is_mandatory) {
  930. SDE_ERROR(
  931. "%s prop validation success but read failed\n",
  932. sde_prop[i].prop_name);
  933. prop_exists[i] = false;
  934. goto end;
  935. } else {
  936. if (rc)
  937. prop_exists[i] = false;
  938. SDE_DEBUG(
  939. "prop id:%d prop name:%s prop type:%d",
  940. i, sde_prop[i].prop_name,
  941. sde_prop[i].type);
  942. for (j = 0; j < prop_count[i]; j++)
  943. SDE_DEBUG(
  944. "count[%d]: bit:0x%x off:0x%x\n", j,
  945. PROP_BITVALUE_ACCESS(prop_value,
  946. i, j, 0),
  947. PROP_BITVALUE_ACCESS(prop_value,
  948. i, j, 1));
  949. SDE_DEBUG("\n");
  950. }
  951. break;
  952. case PROP_TYPE_NODE:
  953. /* Node will be parsed in calling function */
  954. rc = 0;
  955. break;
  956. default:
  957. SDE_DEBUG("invalid property type:%d\n",
  958. sde_prop[i].type);
  959. break;
  960. }
  961. rc = 0;
  962. }
  963. end:
  964. return rc;
  965. }
  966. static int _add_to_irq_offset_list(struct sde_mdss_cfg *sde_cfg,
  967. enum sde_intr_hwblk_type blk_type, u32 instance, u32 offset)
  968. {
  969. struct sde_intr_irq_offsets *item = NULL;
  970. bool err = false;
  971. switch (blk_type) {
  972. case SDE_INTR_HWBLK_TOP:
  973. if (instance >= SDE_INTR_TOP_MAX)
  974. err = true;
  975. break;
  976. case SDE_INTR_HWBLK_INTF:
  977. if (instance >= INTF_MAX)
  978. err = true;
  979. break;
  980. case SDE_INTR_HWBLK_AD4:
  981. if (instance >= AD_MAX)
  982. err = true;
  983. break;
  984. case SDE_INTR_HWBLK_INTF_TEAR:
  985. if (instance >= INTF_MAX)
  986. err = true;
  987. break;
  988. case SDE_INTR_HWBLK_LTM:
  989. if (instance >= LTM_MAX)
  990. err = true;
  991. break;
  992. default:
  993. SDE_ERROR("invalid hwblk_type: %d", blk_type);
  994. return -EINVAL;
  995. }
  996. if (err) {
  997. SDE_ERROR("unable to map instance %d for blk type %d",
  998. instance, blk_type);
  999. return -EINVAL;
  1000. }
  1001. /* Check for existing list entry */
  1002. item = sde_hw_intr_list_lookup(sde_cfg, blk_type, instance);
  1003. if (IS_ERR_OR_NULL(item)) {
  1004. SDE_DEBUG("adding intr type %d idx %d offset 0x%x\n",
  1005. blk_type, instance, offset);
  1006. } else if (item->base_offset == offset) {
  1007. SDE_INFO("duplicate intr %d/%d offset 0x%x, skipping\n",
  1008. blk_type, instance, offset);
  1009. return 0;
  1010. } else {
  1011. SDE_ERROR("type %d, idx %d in list with offset 0x%x != 0x%x\n",
  1012. blk_type, instance, item->base_offset, offset);
  1013. return -EINVAL;
  1014. }
  1015. item = kzalloc(sizeof(*item), GFP_KERNEL);
  1016. if (!item) {
  1017. SDE_ERROR("memory allocation failed!\n");
  1018. return -ENOMEM;
  1019. }
  1020. INIT_LIST_HEAD(&item->list);
  1021. item->type = blk_type;
  1022. item->instance_idx = instance;
  1023. item->base_offset = offset;
  1024. list_add_tail(&item->list, &sde_cfg->irq_offset_list);
  1025. return 0;
  1026. }
  1027. static void _sde_sspp_setup_vig(struct sde_mdss_cfg *sde_cfg,
  1028. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1029. bool *prop_exists, struct sde_prop_value *prop_value, u32 *vig_count)
  1030. {
  1031. sblk->maxlinewidth = sde_cfg->vig_sspp_linewidth;
  1032. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1033. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1034. sspp->id = SSPP_VIG0 + *vig_count;
  1035. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1036. sspp->id - SSPP_VIG0);
  1037. sspp->clk_ctrl = SDE_CLK_CTRL_VIG0 + *vig_count;
  1038. sspp->type = SSPP_TYPE_VIG;
  1039. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1040. if (sde_cfg->vbif_qos_nlvl == 8)
  1041. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1042. (*vig_count)++;
  1043. if (!prop_value)
  1044. return;
  1045. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) {
  1046. set_bit(SDE_SSPP_SCALER_QSEED2, &sspp->features);
  1047. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED2;
  1048. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1049. VIG_QSEED_OFF, 0);
  1050. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1051. VIG_QSEED_LEN, 0);
  1052. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1053. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1054. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3) {
  1055. set_bit(SDE_SSPP_SCALER_QSEED3, &sspp->features);
  1056. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3;
  1057. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1058. VIG_QSEED_OFF, 0);
  1059. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1060. VIG_QSEED_LEN, 0);
  1061. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1062. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1063. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE) {
  1064. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &sspp->features);
  1065. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3LITE;
  1066. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1067. VIG_QSEED_OFF, 0);
  1068. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1069. VIG_QSEED_LEN, 0);
  1070. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1071. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1072. }
  1073. sblk->csc_blk.id = SDE_SSPP_CSC;
  1074. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  1075. "sspp_csc%u", sspp->id - SSPP_VIG0);
  1076. if (sde_cfg->csc_type == SDE_SSPP_CSC) {
  1077. set_bit(SDE_SSPP_CSC, &sspp->features);
  1078. sblk->csc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1079. VIG_CSC_OFF, 0);
  1080. } else if (sde_cfg->csc_type == SDE_SSPP_CSC_10BIT) {
  1081. set_bit(SDE_SSPP_CSC_10BIT, &sspp->features);
  1082. sblk->csc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1083. VIG_CSC_OFF, 0);
  1084. }
  1085. sblk->hsic_blk.id = SDE_SSPP_HSIC;
  1086. snprintf(sblk->hsic_blk.name, SDE_HW_BLK_NAME_LEN,
  1087. "sspp_hsic%u", sspp->id - SSPP_VIG0);
  1088. if (prop_exists[VIG_HSIC_PROP]) {
  1089. sblk->hsic_blk.base = PROP_VALUE_ACCESS(prop_value,
  1090. VIG_HSIC_PROP, 0);
  1091. sblk->hsic_blk.version = PROP_VALUE_ACCESS(prop_value,
  1092. VIG_HSIC_PROP, 1);
  1093. sblk->hsic_blk.len = 0;
  1094. set_bit(SDE_SSPP_HSIC, &sspp->features);
  1095. }
  1096. sblk->memcolor_blk.id = SDE_SSPP_MEMCOLOR;
  1097. snprintf(sblk->memcolor_blk.name, SDE_HW_BLK_NAME_LEN,
  1098. "sspp_memcolor%u", sspp->id - SSPP_VIG0);
  1099. if (prop_exists[VIG_MEMCOLOR_PROP]) {
  1100. sblk->memcolor_blk.base = PROP_VALUE_ACCESS(prop_value,
  1101. VIG_MEMCOLOR_PROP, 0);
  1102. sblk->memcolor_blk.version = PROP_VALUE_ACCESS(prop_value,
  1103. VIG_MEMCOLOR_PROP, 1);
  1104. sblk->memcolor_blk.len = 0;
  1105. set_bit(SDE_SSPP_MEMCOLOR, &sspp->features);
  1106. }
  1107. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1108. snprintf(sblk->pcc_blk.name, SDE_HW_BLK_NAME_LEN,
  1109. "sspp_pcc%u", sspp->id - SSPP_VIG0);
  1110. if (prop_exists[VIG_PCC_PROP]) {
  1111. sblk->pcc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1112. VIG_PCC_PROP, 0);
  1113. sblk->pcc_blk.version = PROP_VALUE_ACCESS(prop_value,
  1114. VIG_PCC_PROP, 1);
  1115. sblk->pcc_blk.len = 0;
  1116. set_bit(SDE_SSPP_PCC, &sspp->features);
  1117. }
  1118. if (prop_exists[VIG_GAMUT_PROP]) {
  1119. sblk->gamut_blk.id = SDE_SSPP_VIG_GAMUT;
  1120. snprintf(sblk->gamut_blk.name, SDE_HW_BLK_NAME_LEN,
  1121. "sspp_vig_gamut%u", sspp->id - SSPP_VIG0);
  1122. sblk->gamut_blk.base = PROP_VALUE_ACCESS(prop_value,
  1123. VIG_GAMUT_PROP, 0);
  1124. sblk->gamut_blk.version = PROP_VALUE_ACCESS(prop_value,
  1125. VIG_GAMUT_PROP, 1);
  1126. sblk->gamut_blk.len = 0;
  1127. set_bit(SDE_SSPP_VIG_GAMUT, &sspp->features);
  1128. }
  1129. if (prop_exists[VIG_IGC_PROP]) {
  1130. sblk->igc_blk[0].id = SDE_SSPP_VIG_IGC;
  1131. snprintf(sblk->igc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1132. "sspp_vig_igc%u", sspp->id - SSPP_VIG0);
  1133. sblk->igc_blk[0].base = PROP_VALUE_ACCESS(prop_value,
  1134. VIG_IGC_PROP, 0);
  1135. sblk->igc_blk[0].version = PROP_VALUE_ACCESS(prop_value,
  1136. VIG_IGC_PROP, 1);
  1137. sblk->igc_blk[0].len = 0;
  1138. set_bit(SDE_SSPP_VIG_IGC, &sspp->features);
  1139. }
  1140. if (PROP_VALUE_ACCESS(prop_value, VIG_INVERSE_PMA, 0))
  1141. set_bit(SDE_SSPP_INVERSE_PMA, &sspp->features);
  1142. sblk->format_list = sde_cfg->vig_formats;
  1143. sblk->virt_format_list = sde_cfg->virt_vig_formats;
  1144. if (sde_cfg->true_inline_rot_rev > 0) {
  1145. set_bit(SDE_SSPP_TRUE_INLINE_ROT, &sspp->features);
  1146. sblk->in_rot_format_list = sde_cfg->inline_rot_formats;
  1147. sblk->in_rot_maxheight =
  1148. MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT;
  1149. }
  1150. if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  1151. set_bit(SDE_SSPP_PREDOWNSCALE, &sspp->features);
  1152. sblk->in_rot_maxdwnscale_rt_num =
  1153. MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR;
  1154. sblk->in_rot_maxdwnscale_rt_denom =
  1155. MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR;
  1156. sblk->in_rot_maxdwnscale_nrt =
  1157. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1158. sblk->in_rot_minpredwnscale_num =
  1159. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1160. sblk->in_rot_minpredwnscale_denom =
  1161. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1162. } else if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  1163. sblk->in_rot_maxdwnscale_rt_num =
  1164. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1165. sblk->in_rot_maxdwnscale_rt_denom =
  1166. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1167. sblk->in_rot_maxdwnscale_nrt =
  1168. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1169. }
  1170. if (sde_cfg->sc_cfg.has_sys_cache) {
  1171. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1172. sblk->llcc_scid = sde_cfg->sc_cfg.llcc_scid;
  1173. sblk->llcc_slice_size =
  1174. sde_cfg->sc_cfg.llcc_slice_size;
  1175. }
  1176. if (sde_cfg->inline_disable_const_clr)
  1177. set_bit(SDE_SSPP_INLINE_CONST_CLR, &sspp->features);
  1178. }
  1179. static void _sde_sspp_setup_rgb(struct sde_mdss_cfg *sde_cfg,
  1180. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1181. bool *prop_exists, struct sde_prop_value *prop_value, u32 *rgb_count)
  1182. {
  1183. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1184. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1185. sspp->id = SSPP_RGB0 + *rgb_count;
  1186. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1187. sspp->id - SSPP_VIG0);
  1188. sspp->clk_ctrl = SDE_CLK_CTRL_RGB0 + *rgb_count;
  1189. sspp->type = SSPP_TYPE_RGB;
  1190. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1191. if (sde_cfg->vbif_qos_nlvl == 8)
  1192. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1193. (*rgb_count)++;
  1194. if (!prop_value)
  1195. return;
  1196. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) {
  1197. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1198. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED2;
  1199. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1200. RGB_SCALER_OFF, 0);
  1201. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1202. RGB_SCALER_LEN, 0);
  1203. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1204. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1205. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3) {
  1206. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1207. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3;
  1208. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1209. RGB_SCALER_LEN, 0);
  1210. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1211. SSPP_SCALE_SIZE, 0);
  1212. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1213. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1214. }
  1215. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1216. if (prop_exists[RGB_PCC_PROP]) {
  1217. sblk->pcc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1218. RGB_PCC_PROP, 0);
  1219. sblk->pcc_blk.version = PROP_VALUE_ACCESS(prop_value,
  1220. RGB_PCC_PROP, 1);
  1221. sblk->pcc_blk.len = 0;
  1222. set_bit(SDE_SSPP_PCC, &sspp->features);
  1223. }
  1224. sblk->format_list = sde_cfg->dma_formats;
  1225. sblk->virt_format_list = NULL;
  1226. }
  1227. static void _sde_sspp_setup_cursor(struct sde_mdss_cfg *sde_cfg,
  1228. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1229. struct sde_prop_value *prop_value, u32 *cursor_count)
  1230. {
  1231. if (!IS_SDE_MAJOR_MINOR_SAME(sde_cfg->hwversion, SDE_HW_VER_300))
  1232. SDE_ERROR("invalid sspp type %d, xin id %d\n",
  1233. sspp->type, sspp->xin_id);
  1234. set_bit(SDE_SSPP_CURSOR, &sspp->features);
  1235. sblk->maxupscale = SSPP_UNITY_SCALE;
  1236. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1237. sblk->format_list = sde_cfg->cursor_formats;
  1238. sblk->virt_format_list = NULL;
  1239. sspp->id = SSPP_CURSOR0 + *cursor_count;
  1240. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1241. sspp->id - SSPP_VIG0);
  1242. sspp->clk_ctrl = SDE_CLK_CTRL_CURSOR0 + *cursor_count;
  1243. sspp->type = SSPP_TYPE_CURSOR;
  1244. (*cursor_count)++;
  1245. }
  1246. static void _sde_sspp_setup_dma(struct sde_mdss_cfg *sde_cfg,
  1247. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1248. bool prop_exists[][DMA_PROP_MAX], struct sde_prop_value *prop_value,
  1249. u32 *dma_count, u32 dgm_count)
  1250. {
  1251. u32 i = 0;
  1252. sblk->maxupscale = SSPP_UNITY_SCALE;
  1253. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1254. sblk->format_list = sde_cfg->dma_formats;
  1255. sblk->virt_format_list = sde_cfg->dma_formats;
  1256. sspp->id = SSPP_DMA0 + *dma_count;
  1257. sspp->clk_ctrl = SDE_CLK_CTRL_DMA0 + *dma_count;
  1258. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1259. sspp->id - SSPP_VIG0);
  1260. sspp->type = SSPP_TYPE_DMA;
  1261. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1262. if (sde_cfg->vbif_qos_nlvl == 8)
  1263. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1264. (*dma_count)++;
  1265. if (!prop_value)
  1266. return;
  1267. sblk->num_igc_blk = dgm_count;
  1268. sblk->num_gc_blk = dgm_count;
  1269. sblk->num_dgm_csc_blk = dgm_count;
  1270. for (i = 0; i < dgm_count; i++) {
  1271. if (prop_exists[i][DMA_IGC_PROP]) {
  1272. sblk->igc_blk[i].id = SDE_SSPP_DMA_IGC;
  1273. snprintf(sblk->igc_blk[i].name, SDE_HW_BLK_NAME_LEN,
  1274. "sspp_dma_igc%u", sspp->id - SSPP_DMA0);
  1275. sblk->igc_blk[i].base = PROP_VALUE_ACCESS(
  1276. &prop_value[i * DMA_PROP_MAX], DMA_IGC_PROP, 0);
  1277. sblk->igc_blk[i].version = PROP_VALUE_ACCESS(
  1278. &prop_value[i * DMA_PROP_MAX], DMA_IGC_PROP, 1);
  1279. sblk->igc_blk[i].len = 0;
  1280. set_bit(SDE_SSPP_DMA_IGC, &sspp->features);
  1281. }
  1282. if (prop_exists[i][DMA_GC_PROP]) {
  1283. sblk->gc_blk[i].id = SDE_SSPP_DMA_GC;
  1284. snprintf(sblk->gc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1285. "sspp_dma_gc%u", sspp->id - SSPP_DMA0);
  1286. sblk->gc_blk[i].base = PROP_VALUE_ACCESS(
  1287. &prop_value[i * DMA_PROP_MAX], DMA_GC_PROP, 0);
  1288. sblk->gc_blk[i].version = PROP_VALUE_ACCESS(
  1289. &prop_value[i * DMA_PROP_MAX], DMA_GC_PROP, 1);
  1290. sblk->gc_blk[i].len = 0;
  1291. set_bit(SDE_SSPP_DMA_GC, &sspp->features);
  1292. }
  1293. if (PROP_VALUE_ACCESS(&prop_value[i * DMA_PROP_MAX],
  1294. DMA_DGM_INVERSE_PMA, 0))
  1295. set_bit(SDE_SSPP_DGM_INVERSE_PMA, &sspp->features);
  1296. if (prop_exists[i][DMA_CSC_OFF]) {
  1297. sblk->dgm_csc_blk[i].id = SDE_SSPP_DGM_CSC;
  1298. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  1299. "sspp_dgm_csc%u", sspp->id - SSPP_DMA0);
  1300. set_bit(SDE_SSPP_DGM_CSC, &sspp->features);
  1301. sblk->dgm_csc_blk[i].base = PROP_VALUE_ACCESS(
  1302. &prop_value[i * DMA_PROP_MAX], DMA_CSC_OFF, 0);
  1303. }
  1304. }
  1305. }
  1306. static int sde_dgm_parse_dt(struct device_node *np, u32 index,
  1307. struct sde_prop_value *prop_value, bool *prop_exists)
  1308. {
  1309. int rc = 0;
  1310. u32 child_idx = 0;
  1311. int prop_count[DMA_PROP_MAX] = {0};
  1312. struct device_node *dgm_snp = NULL;
  1313. for_each_child_of_node(np, dgm_snp) {
  1314. if (index != child_idx++)
  1315. continue;
  1316. rc = _validate_dt_entry(dgm_snp, dma_prop, ARRAY_SIZE(dma_prop),
  1317. prop_count, NULL);
  1318. if (rc)
  1319. return rc;
  1320. rc = _read_dt_entry(dgm_snp, dma_prop, ARRAY_SIZE(dma_prop),
  1321. prop_count, prop_exists,
  1322. prop_value);
  1323. }
  1324. return rc;
  1325. }
  1326. static int sde_sspp_parse_dt(struct device_node *np,
  1327. struct sde_mdss_cfg *sde_cfg)
  1328. {
  1329. int rc, prop_count[SSPP_PROP_MAX], off_count, i, j;
  1330. int vig_prop_count[VIG_PROP_MAX], rgb_prop_count[RGB_PROP_MAX];
  1331. bool prop_exists[SSPP_PROP_MAX], vig_prop_exists[VIG_PROP_MAX];
  1332. bool rgb_prop_exists[RGB_PROP_MAX];
  1333. bool dgm_prop_exists[SSPP_SUBBLK_COUNT_MAX][DMA_PROP_MAX];
  1334. struct sde_prop_value *prop_value = NULL;
  1335. struct sde_prop_value *vig_prop_value = NULL, *rgb_prop_value = NULL;
  1336. struct sde_prop_value *dgm_prop_value = NULL;
  1337. const char *type;
  1338. struct sde_sspp_cfg *sspp;
  1339. struct sde_sspp_sub_blks *sblk;
  1340. u32 vig_count = 0, dma_count = 0, rgb_count = 0, cursor_count = 0;
  1341. u32 dgm_count = 0;
  1342. struct device_node *snp = NULL;
  1343. prop_value = kcalloc(SSPP_PROP_MAX,
  1344. sizeof(struct sde_prop_value), GFP_KERNEL);
  1345. if (!prop_value) {
  1346. rc = -ENOMEM;
  1347. goto end;
  1348. }
  1349. rc = _validate_dt_entry(np, sspp_prop, ARRAY_SIZE(sspp_prop),
  1350. prop_count, &off_count);
  1351. if (rc)
  1352. goto end;
  1353. rc = _read_dt_entry(np, sspp_prop, ARRAY_SIZE(sspp_prop), prop_count,
  1354. prop_exists, prop_value);
  1355. if (rc)
  1356. goto end;
  1357. sde_cfg->sspp_count = off_count;
  1358. /* get vig feature dt properties if they exist */
  1359. snp = of_get_child_by_name(np, sspp_prop[SSPP_VIG_BLOCKS].prop_name);
  1360. if (snp) {
  1361. vig_prop_value = kcalloc(VIG_PROP_MAX,
  1362. sizeof(struct sde_prop_value), GFP_KERNEL);
  1363. if (!vig_prop_value) {
  1364. rc = -ENOMEM;
  1365. goto end;
  1366. }
  1367. rc = _validate_dt_entry(snp, vig_prop, ARRAY_SIZE(vig_prop),
  1368. vig_prop_count, NULL);
  1369. if (rc)
  1370. goto end;
  1371. rc = _read_dt_entry(snp, vig_prop, ARRAY_SIZE(vig_prop),
  1372. vig_prop_count, vig_prop_exists,
  1373. vig_prop_value);
  1374. }
  1375. /* get rgb feature dt properties if they exist */
  1376. snp = of_get_child_by_name(np, sspp_prop[SSPP_RGB_BLOCKS].prop_name);
  1377. if (snp) {
  1378. rgb_prop_value = kcalloc(RGB_PROP_MAX,
  1379. sizeof(struct sde_prop_value),
  1380. GFP_KERNEL);
  1381. if (!rgb_prop_value) {
  1382. rc = -ENOMEM;
  1383. goto end;
  1384. }
  1385. rc = _validate_dt_entry(snp, rgb_prop, ARRAY_SIZE(rgb_prop),
  1386. rgb_prop_count, NULL);
  1387. if (rc)
  1388. goto end;
  1389. rc = _read_dt_entry(snp, rgb_prop, ARRAY_SIZE(rgb_prop),
  1390. rgb_prop_count, rgb_prop_exists,
  1391. rgb_prop_value);
  1392. }
  1393. /* get dma feature dt properties if they exist */
  1394. snp = of_get_child_by_name(np, sspp_prop[SSPP_DMA_BLOCKS].prop_name);
  1395. if (snp) {
  1396. dgm_count = of_get_child_count(snp);
  1397. if (dgm_count > 0 && dgm_count <= SSPP_SUBBLK_COUNT_MAX) {
  1398. dgm_prop_value = kzalloc(dgm_count * DMA_PROP_MAX *
  1399. sizeof(struct sde_prop_value),
  1400. GFP_KERNEL);
  1401. if (!dgm_prop_value) {
  1402. rc = -ENOMEM;
  1403. goto end;
  1404. }
  1405. for (i = 0; i < dgm_count; i++)
  1406. sde_dgm_parse_dt(snp, i,
  1407. &dgm_prop_value[i * DMA_PROP_MAX],
  1408. &dgm_prop_exists[i][0]);
  1409. }
  1410. }
  1411. for (i = 0; i < off_count; i++) {
  1412. sspp = sde_cfg->sspp + i;
  1413. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1414. if (!sblk) {
  1415. rc = -ENOMEM;
  1416. /* catalog deinit will release the allocated blocks */
  1417. goto end;
  1418. }
  1419. sspp->sblk = sblk;
  1420. sspp->base = PROP_VALUE_ACCESS(prop_value, SSPP_OFF, i);
  1421. sspp->len = PROP_VALUE_ACCESS(prop_value, SSPP_SIZE, 0);
  1422. sblk->maxlinewidth = sde_cfg->max_sspp_linewidth;
  1423. set_bit(SDE_SSPP_SRC, &sspp->features);
  1424. if (sde_cfg->has_cdp)
  1425. set_bit(SDE_PERF_SSPP_CDP, &sspp->perf_features);
  1426. if (sde_cfg->ts_prefill_rev == 1) {
  1427. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1428. } else if (sde_cfg->ts_prefill_rev == 2) {
  1429. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1430. set_bit(SDE_PERF_SSPP_TS_PREFILL_REC1,
  1431. &sspp->perf_features);
  1432. }
  1433. sblk->smart_dma_priority =
  1434. PROP_VALUE_ACCESS(prop_value, SSPP_SMART_DMA, i);
  1435. if (sblk->smart_dma_priority && sde_cfg->smart_dma_rev)
  1436. set_bit(sde_cfg->smart_dma_rev, &sspp->features);
  1437. sblk->src_blk.id = SDE_SSPP_SRC;
  1438. of_property_read_string_index(np,
  1439. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1440. if (!strcmp(type, "vig")) {
  1441. _sde_sspp_setup_vig(sde_cfg, sspp, sblk,
  1442. vig_prop_exists, vig_prop_value, &vig_count);
  1443. } else if (!strcmp(type, "rgb")) {
  1444. _sde_sspp_setup_rgb(sde_cfg, sspp, sblk,
  1445. rgb_prop_exists, rgb_prop_value, &rgb_count);
  1446. } else if (!strcmp(type, "cursor")) {
  1447. /* No prop values for cursor pipes */
  1448. _sde_sspp_setup_cursor(sde_cfg, sspp, sblk, NULL,
  1449. &cursor_count);
  1450. } else if (!strcmp(type, "dma")) {
  1451. _sde_sspp_setup_dma(sde_cfg, sspp, sblk,
  1452. dgm_prop_exists, dgm_prop_value, &dma_count,
  1453. dgm_count);
  1454. } else {
  1455. SDE_ERROR("invalid sspp type:%s\n", type);
  1456. rc = -EINVAL;
  1457. goto end;
  1458. }
  1459. if (sde_cfg->uidle_cfg.uidle_rev)
  1460. set_bit(SDE_PERF_SSPP_UIDLE, &sspp->perf_features);
  1461. snprintf(sblk->src_blk.name, SDE_HW_BLK_NAME_LEN, "sspp_src_%u",
  1462. sspp->id - SSPP_VIG0);
  1463. if (sspp->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1464. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1465. sblk->src_blk.name, sspp->clk_ctrl);
  1466. rc = -EINVAL;
  1467. goto end;
  1468. }
  1469. if (sde_cfg->has_decimation) {
  1470. sblk->maxhdeciexp = MAX_HORZ_DECIMATION;
  1471. sblk->maxvdeciexp = MAX_VERT_DECIMATION;
  1472. } else {
  1473. sblk->maxhdeciexp = 0;
  1474. sblk->maxvdeciexp = 0;
  1475. }
  1476. sspp->xin_id = PROP_VALUE_ACCESS(prop_value, SSPP_XIN, i);
  1477. sblk->pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE;
  1478. sblk->src_blk.len = PROP_VALUE_ACCESS(prop_value, SSPP_SIZE, 0);
  1479. if (PROP_VALUE_ACCESS(prop_value, SSPP_EXCL_RECT, i) == 1)
  1480. set_bit(SDE_SSPP_EXCL_RECT, &sspp->features);
  1481. if (prop_exists[SSPP_MAX_PER_PIPE_BW])
  1482. sblk->max_per_pipe_bw = PROP_VALUE_ACCESS(prop_value,
  1483. SSPP_MAX_PER_PIPE_BW, i);
  1484. else
  1485. sblk->max_per_pipe_bw = DEFAULT_MAX_PER_PIPE_BW;
  1486. if (prop_exists[SSPP_MAX_PER_PIPE_BW_HIGH])
  1487. sblk->max_per_pipe_bw_high =
  1488. PROP_VALUE_ACCESS(prop_value,
  1489. SSPP_MAX_PER_PIPE_BW_HIGH, i);
  1490. else
  1491. sblk->max_per_pipe_bw_high = sblk->max_per_pipe_bw;
  1492. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1493. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].reg_off =
  1494. PROP_BITVALUE_ACCESS(prop_value,
  1495. SSPP_CLK_CTRL, i, 0);
  1496. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].bit_off =
  1497. PROP_BITVALUE_ACCESS(prop_value,
  1498. SSPP_CLK_CTRL, i, 1);
  1499. }
  1500. SDE_DEBUG(
  1501. "xin:%d ram:%d clk%d:%x/%d\n",
  1502. sspp->xin_id,
  1503. sblk->pixel_ram_size,
  1504. sspp->clk_ctrl,
  1505. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].reg_off,
  1506. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].bit_off);
  1507. }
  1508. end:
  1509. kfree(prop_value);
  1510. kfree(vig_prop_value);
  1511. kfree(rgb_prop_value);
  1512. kfree(dgm_prop_value);
  1513. return rc;
  1514. }
  1515. static int sde_ctl_parse_dt(struct device_node *np,
  1516. struct sde_mdss_cfg *sde_cfg)
  1517. {
  1518. int rc, prop_count[HW_PROP_MAX], i;
  1519. bool prop_exists[HW_PROP_MAX];
  1520. struct sde_prop_value *prop_value = NULL;
  1521. struct sde_ctl_cfg *ctl;
  1522. u32 off_count;
  1523. if (!sde_cfg) {
  1524. SDE_ERROR("invalid argument input param\n");
  1525. rc = -EINVAL;
  1526. goto end;
  1527. }
  1528. prop_value = kzalloc(HW_PROP_MAX *
  1529. sizeof(struct sde_prop_value), GFP_KERNEL);
  1530. if (!prop_value) {
  1531. rc = -ENOMEM;
  1532. goto end;
  1533. }
  1534. rc = _validate_dt_entry(np, ctl_prop, ARRAY_SIZE(ctl_prop), prop_count,
  1535. &off_count);
  1536. if (rc)
  1537. goto end;
  1538. sde_cfg->ctl_count = off_count;
  1539. rc = _read_dt_entry(np, ctl_prop, ARRAY_SIZE(ctl_prop), prop_count,
  1540. prop_exists, prop_value);
  1541. if (rc)
  1542. goto end;
  1543. for (i = 0; i < off_count; i++) {
  1544. const char *disp_pref = NULL;
  1545. ctl = sde_cfg->ctl + i;
  1546. ctl->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  1547. ctl->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  1548. ctl->id = CTL_0 + i;
  1549. snprintf(ctl->name, SDE_HW_BLK_NAME_LEN, "ctl_%u",
  1550. ctl->id - CTL_0);
  1551. of_property_read_string_index(np,
  1552. ctl_prop[HW_DISP].prop_name, i, &disp_pref);
  1553. if (disp_pref && !strcmp(disp_pref, "primary"))
  1554. set_bit(SDE_CTL_PRIMARY_PREF, &ctl->features);
  1555. if (i < MAX_SPLIT_DISPLAY_CTL)
  1556. set_bit(SDE_CTL_SPLIT_DISPLAY, &ctl->features);
  1557. if (i < MAX_PP_SPLIT_DISPLAY_CTL)
  1558. set_bit(SDE_CTL_PINGPONG_SPLIT, &ctl->features);
  1559. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1560. set_bit(SDE_CTL_ACTIVE_CFG, &ctl->features);
  1561. if (SDE_UIDLE_MAJOR(sde_cfg->uidle_cfg.uidle_rev))
  1562. set_bit(SDE_CTL_UIDLE, &ctl->features);
  1563. if (SDE_HW_MAJOR(sde_cfg->hwversion) >=
  1564. SDE_HW_MAJOR(SDE_HW_VER_700))
  1565. set_bit(SDE_CTL_UNIFIED_DSPP_FLUSH, &ctl->features);
  1566. }
  1567. end:
  1568. kfree(prop_value);
  1569. return rc;
  1570. }
  1571. void sde_hw_mixer_set_preference(struct sde_mdss_cfg *sde_cfg, u32 num_lm,
  1572. uint32_t disp_type)
  1573. {
  1574. u32 i, cnt = 0, sec_cnt = 0;
  1575. if (disp_type == SDE_CONNECTOR_PRIMARY) {
  1576. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1577. /* Check if lm was previously set for secondary */
  1578. /* Clear pref, primary has higher priority */
  1579. if (sde_cfg->mixer[i].features &
  1580. BIT(SDE_DISP_SECONDARY_PREF)) {
  1581. clear_bit(SDE_DISP_SECONDARY_PREF,
  1582. &sde_cfg->mixer[i].features);
  1583. sec_cnt++;
  1584. }
  1585. clear_bit(SDE_DISP_PRIMARY_PREF,
  1586. &sde_cfg->mixer[i].features);
  1587. /* Set lm for primary pref */
  1588. if (cnt < num_lm) {
  1589. set_bit(SDE_DISP_PRIMARY_PREF,
  1590. &sde_cfg->mixer[i].features);
  1591. cnt++;
  1592. }
  1593. /*
  1594. * When all primary prefs have been set,
  1595. * and if 2 lms are required for secondary
  1596. * preference must be set with an lm pair
  1597. */
  1598. if (cnt == num_lm && sec_cnt > 1 &&
  1599. !test_bit(sde_cfg->mixer[i+1].id,
  1600. &sde_cfg->mixer[i].lm_pair_mask))
  1601. continue;
  1602. /* After primary pref is set, now re apply secondary */
  1603. if (cnt >= num_lm && cnt < (num_lm + sec_cnt)) {
  1604. set_bit(SDE_DISP_SECONDARY_PREF,
  1605. &sde_cfg->mixer[i].features);
  1606. cnt++;
  1607. }
  1608. }
  1609. } else if (disp_type == SDE_CONNECTOR_SECONDARY) {
  1610. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1611. clear_bit(SDE_DISP_SECONDARY_PREF,
  1612. &sde_cfg->mixer[i].features);
  1613. /*
  1614. * If 2 lms are required for secondary
  1615. * preference must be set with an lm pair
  1616. */
  1617. if (cnt == 0 && num_lm > 1 &&
  1618. !test_bit(sde_cfg->mixer[i+1].id,
  1619. &sde_cfg->mixer[i].lm_pair_mask))
  1620. continue;
  1621. if (cnt < num_lm && !(sde_cfg->mixer[i].features &
  1622. BIT(SDE_DISP_PRIMARY_PREF))) {
  1623. set_bit(SDE_DISP_SECONDARY_PREF,
  1624. &sde_cfg->mixer[i].features);
  1625. cnt++;
  1626. }
  1627. }
  1628. }
  1629. }
  1630. static int sde_mixer_parse_dt(struct device_node *np,
  1631. struct sde_mdss_cfg *sde_cfg)
  1632. {
  1633. int rc, prop_count[MIXER_PROP_MAX], i, j;
  1634. int blocks_prop_count[MIXER_BLOCKS_PROP_MAX];
  1635. int blend_prop_count[MIXER_BLEND_PROP_MAX];
  1636. bool prop_exists[MIXER_PROP_MAX];
  1637. bool blocks_prop_exists[MIXER_BLOCKS_PROP_MAX];
  1638. bool blend_prop_exists[MIXER_BLEND_PROP_MAX];
  1639. struct sde_prop_value *prop_value = NULL, *blocks_prop_value = NULL;
  1640. struct sde_prop_value *blend_prop_value = NULL;
  1641. u32 off_count, blend_off_count, max_blendstages, lm_pair_mask;
  1642. struct sde_lm_cfg *mixer;
  1643. struct sde_lm_sub_blks *sblk;
  1644. int pp_count, dspp_count, ds_count, mixer_count;
  1645. u32 pp_idx, dspp_idx, ds_idx;
  1646. u32 mixer_base;
  1647. struct device_node *snp = NULL;
  1648. if (!sde_cfg) {
  1649. SDE_ERROR("invalid argument input param\n");
  1650. rc = -EINVAL;
  1651. goto end;
  1652. }
  1653. max_blendstages = sde_cfg->max_mixer_blendstages;
  1654. prop_value = kcalloc(MIXER_PROP_MAX,
  1655. sizeof(struct sde_prop_value), GFP_KERNEL);
  1656. if (!prop_value) {
  1657. rc = -ENOMEM;
  1658. goto end;
  1659. }
  1660. rc = _validate_dt_entry(np, mixer_prop, ARRAY_SIZE(mixer_prop),
  1661. prop_count, &off_count);
  1662. if (rc)
  1663. goto end;
  1664. rc = _read_dt_entry(np, mixer_prop, ARRAY_SIZE(mixer_prop), prop_count,
  1665. prop_exists, prop_value);
  1666. if (rc)
  1667. goto end;
  1668. pp_count = sde_cfg->pingpong_count;
  1669. dspp_count = sde_cfg->dspp_count;
  1670. ds_count = sde_cfg->ds_count;
  1671. /* get mixer feature dt properties if they exist */
  1672. snp = of_get_child_by_name(np, mixer_prop[MIXER_BLOCKS].prop_name);
  1673. if (snp) {
  1674. blocks_prop_value = kzalloc(MIXER_BLOCKS_PROP_MAX *
  1675. MAX_SDE_HW_BLK * sizeof(struct sde_prop_value),
  1676. GFP_KERNEL);
  1677. if (!blocks_prop_value) {
  1678. rc = -ENOMEM;
  1679. goto end;
  1680. }
  1681. rc = _validate_dt_entry(snp, mixer_blocks_prop,
  1682. ARRAY_SIZE(mixer_blocks_prop), blocks_prop_count, NULL);
  1683. if (rc)
  1684. goto end;
  1685. rc = _read_dt_entry(snp, mixer_blocks_prop,
  1686. ARRAY_SIZE(mixer_blocks_prop),
  1687. blocks_prop_count, blocks_prop_exists,
  1688. blocks_prop_value);
  1689. }
  1690. /* get the blend_op register offsets */
  1691. blend_prop_value = kzalloc(MIXER_BLEND_PROP_MAX *
  1692. sizeof(struct sde_prop_value), GFP_KERNEL);
  1693. if (!blend_prop_value) {
  1694. rc = -ENOMEM;
  1695. goto end;
  1696. }
  1697. rc = _validate_dt_entry(np, mixer_blend_prop,
  1698. ARRAY_SIZE(mixer_blend_prop), blend_prop_count,
  1699. &blend_off_count);
  1700. if (rc)
  1701. goto end;
  1702. rc = _read_dt_entry(np, mixer_blend_prop, ARRAY_SIZE(mixer_blend_prop),
  1703. blend_prop_count, blend_prop_exists, blend_prop_value);
  1704. if (rc)
  1705. goto end;
  1706. for (i = 0, mixer_count = 0, pp_idx = 0, dspp_idx = 0,
  1707. ds_idx = 0; i < off_count; i++) {
  1708. const char *disp_pref = NULL;
  1709. const char *cwb_pref = NULL;
  1710. mixer_base = PROP_VALUE_ACCESS(prop_value, MIXER_OFF, i);
  1711. if (!mixer_base)
  1712. continue;
  1713. mixer = sde_cfg->mixer + mixer_count;
  1714. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1715. if (!sblk) {
  1716. rc = -ENOMEM;
  1717. /* catalog deinit will release the allocated blocks */
  1718. goto end;
  1719. }
  1720. mixer->sblk = sblk;
  1721. mixer->base = mixer_base;
  1722. mixer->len = PROP_VALUE_ACCESS(prop_value, MIXER_LEN, 0);
  1723. mixer->id = LM_0 + i;
  1724. snprintf(mixer->name, SDE_HW_BLK_NAME_LEN, "lm_%u",
  1725. mixer->id - LM_0);
  1726. if (!prop_exists[MIXER_LEN])
  1727. mixer->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1728. lm_pair_mask = PROP_VALUE_ACCESS(prop_value,
  1729. MIXER_PAIR_MASK, i);
  1730. if (lm_pair_mask)
  1731. mixer->lm_pair_mask = 1 << lm_pair_mask;
  1732. sblk->maxblendstages = max_blendstages;
  1733. sblk->maxwidth = sde_cfg->max_mixer_width;
  1734. for (j = 0; j < blend_off_count; j++)
  1735. sblk->blendstage_base[j] =
  1736. PROP_VALUE_ACCESS(blend_prop_value,
  1737. MIXER_BLEND_OP_OFF, j);
  1738. if (sde_cfg->has_src_split)
  1739. set_bit(SDE_MIXER_SOURCESPLIT, &mixer->features);
  1740. if (sde_cfg->has_dim_layer)
  1741. set_bit(SDE_DIM_LAYER, &mixer->features);
  1742. if (sde_cfg->has_mixer_combined_alpha)
  1743. set_bit(SDE_MIXER_COMBINED_ALPHA, &mixer->features);
  1744. of_property_read_string_index(np,
  1745. mixer_prop[MIXER_DISP].prop_name, i, &disp_pref);
  1746. if (disp_pref && !strcmp(disp_pref, "primary"))
  1747. set_bit(SDE_DISP_PRIMARY_PREF, &mixer->features);
  1748. of_property_read_string_index(np,
  1749. mixer_prop[MIXER_CWB].prop_name, i, &cwb_pref);
  1750. if (cwb_pref && !strcmp(cwb_pref, "cwb"))
  1751. set_bit(SDE_DISP_CWB_PREF, &mixer->features);
  1752. mixer->pingpong = pp_count > 0 ? pp_idx + PINGPONG_0
  1753. : PINGPONG_MAX;
  1754. mixer->dspp = dspp_count > 0 ? dspp_idx + DSPP_0
  1755. : DSPP_MAX;
  1756. mixer->ds = ds_count > 0 ? ds_idx + DS_0 : DS_MAX;
  1757. pp_count--;
  1758. dspp_count--;
  1759. ds_count--;
  1760. pp_idx++;
  1761. dspp_idx++;
  1762. ds_idx++;
  1763. mixer_count++;
  1764. sblk->gc.id = SDE_MIXER_GC;
  1765. if (blocks_prop_value && blocks_prop_exists[MIXER_GC_PROP]) {
  1766. sblk->gc.base = PROP_VALUE_ACCESS(blocks_prop_value,
  1767. MIXER_GC_PROP, 0);
  1768. sblk->gc.version = PROP_VALUE_ACCESS(blocks_prop_value,
  1769. MIXER_GC_PROP, 1);
  1770. sblk->gc.len = 0;
  1771. set_bit(SDE_MIXER_GC, &mixer->features);
  1772. }
  1773. }
  1774. sde_cfg->mixer_count = mixer_count;
  1775. end:
  1776. kfree(prop_value);
  1777. kfree(blocks_prop_value);
  1778. kfree(blend_prop_value);
  1779. return rc;
  1780. }
  1781. static int sde_intf_parse_dt(struct device_node *np,
  1782. struct sde_mdss_cfg *sde_cfg)
  1783. {
  1784. int rc, prop_count[INTF_PROP_MAX], i;
  1785. struct sde_prop_value *prop_value = NULL;
  1786. bool prop_exists[INTF_PROP_MAX];
  1787. u32 off_count;
  1788. u32 dsi_count = 0, none_count = 0, hdmi_count = 0, dp_count = 0;
  1789. const char *type;
  1790. struct sde_intf_cfg *intf;
  1791. if (!sde_cfg) {
  1792. SDE_ERROR("invalid argument\n");
  1793. rc = -EINVAL;
  1794. goto end;
  1795. }
  1796. prop_value = kzalloc(INTF_PROP_MAX *
  1797. sizeof(struct sde_prop_value), GFP_KERNEL);
  1798. if (!prop_value) {
  1799. rc = -ENOMEM;
  1800. goto end;
  1801. }
  1802. rc = _validate_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop),
  1803. prop_count, &off_count);
  1804. if (rc)
  1805. goto end;
  1806. sde_cfg->intf_count = off_count;
  1807. rc = _read_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop), prop_count,
  1808. prop_exists, prop_value);
  1809. if (rc)
  1810. goto end;
  1811. for (i = 0; i < off_count; i++) {
  1812. intf = sde_cfg->intf + i;
  1813. intf->base = PROP_VALUE_ACCESS(prop_value, INTF_OFF, i);
  1814. intf->len = PROP_VALUE_ACCESS(prop_value, INTF_LEN, 0);
  1815. intf->id = INTF_0 + i;
  1816. snprintf(intf->name, SDE_HW_BLK_NAME_LEN, "intf_%u",
  1817. intf->id - INTF_0);
  1818. if (!prop_exists[INTF_LEN])
  1819. intf->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1820. rc = _add_to_irq_offset_list(sde_cfg, SDE_INTR_HWBLK_INTF,
  1821. intf->id, intf->base);
  1822. if (rc)
  1823. goto end;
  1824. intf->prog_fetch_lines_worst_case =
  1825. !prop_exists[INTF_PREFETCH] ?
  1826. sde_cfg->perf.min_prefill_lines :
  1827. PROP_VALUE_ACCESS(prop_value, INTF_PREFETCH, i);
  1828. of_property_read_string_index(np,
  1829. intf_prop[INTF_TYPE].prop_name, i, &type);
  1830. if (!strcmp(type, "dsi")) {
  1831. intf->type = INTF_DSI;
  1832. intf->controller_id = dsi_count;
  1833. dsi_count++;
  1834. } else if (!strcmp(type, "hdmi")) {
  1835. intf->type = INTF_HDMI;
  1836. intf->controller_id = hdmi_count;
  1837. hdmi_count++;
  1838. } else if (!strcmp(type, "dp")) {
  1839. intf->type = INTF_DP;
  1840. intf->controller_id = dp_count;
  1841. dp_count++;
  1842. } else {
  1843. intf->type = INTF_NONE;
  1844. intf->controller_id = none_count;
  1845. none_count++;
  1846. }
  1847. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1848. set_bit(SDE_INTF_INPUT_CTRL, &intf->features);
  1849. if (prop_exists[INTF_TE_IRQ])
  1850. intf->te_irq_offset = PROP_VALUE_ACCESS(prop_value,
  1851. INTF_TE_IRQ, i);
  1852. if (intf->te_irq_offset) {
  1853. rc = _add_to_irq_offset_list(sde_cfg,
  1854. SDE_INTR_HWBLK_INTF_TEAR,
  1855. intf->id, intf->te_irq_offset);
  1856. if (rc)
  1857. goto end;
  1858. set_bit(SDE_INTF_TE, &intf->features);
  1859. }
  1860. }
  1861. end:
  1862. kfree(prop_value);
  1863. return rc;
  1864. }
  1865. static int sde_wb_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  1866. {
  1867. int rc, prop_count[WB_PROP_MAX], i, j;
  1868. struct sde_prop_value *prop_value = NULL;
  1869. bool prop_exists[WB_PROP_MAX];
  1870. u32 off_count;
  1871. struct sde_wb_cfg *wb;
  1872. struct sde_wb_sub_blocks *sblk;
  1873. if (!sde_cfg) {
  1874. SDE_ERROR("invalid argument\n");
  1875. rc = -EINVAL;
  1876. goto end;
  1877. }
  1878. prop_value = kzalloc(WB_PROP_MAX *
  1879. sizeof(struct sde_prop_value), GFP_KERNEL);
  1880. if (!prop_value) {
  1881. rc = -ENOMEM;
  1882. goto end;
  1883. }
  1884. rc = _validate_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1885. &off_count);
  1886. if (rc)
  1887. goto end;
  1888. sde_cfg->wb_count = off_count;
  1889. rc = _read_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1890. prop_exists, prop_value);
  1891. if (rc)
  1892. goto end;
  1893. for (i = 0; i < off_count; i++) {
  1894. wb = sde_cfg->wb + i;
  1895. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1896. if (!sblk) {
  1897. rc = -ENOMEM;
  1898. /* catalog deinit will release the allocated blocks */
  1899. goto end;
  1900. }
  1901. wb->sblk = sblk;
  1902. wb->base = PROP_VALUE_ACCESS(prop_value, WB_OFF, i);
  1903. wb->id = WB_0 + PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1904. snprintf(wb->name, SDE_HW_BLK_NAME_LEN, "wb_%u",
  1905. wb->id - WB_0);
  1906. wb->clk_ctrl = SDE_CLK_CTRL_WB0 +
  1907. PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1908. wb->xin_id = PROP_VALUE_ACCESS(prop_value, WB_XIN_ID, i);
  1909. if (wb->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1910. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1911. wb->name, wb->clk_ctrl);
  1912. rc = -EINVAL;
  1913. goto end;
  1914. }
  1915. if (IS_SDE_MAJOR_MINOR_SAME((sde_cfg->hwversion),
  1916. SDE_HW_VER_170))
  1917. wb->vbif_idx = VBIF_NRT;
  1918. else
  1919. wb->vbif_idx = VBIF_RT;
  1920. wb->len = PROP_VALUE_ACCESS(prop_value, WB_LEN, 0);
  1921. if (!prop_exists[WB_LEN])
  1922. wb->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1923. sblk->maxlinewidth = sde_cfg->max_wb_linewidth;
  1924. if (wb->id >= LINE_MODE_WB_OFFSET)
  1925. set_bit(SDE_WB_LINE_MODE, &wb->features);
  1926. else
  1927. set_bit(SDE_WB_BLOCK_MODE, &wb->features);
  1928. set_bit(SDE_WB_TRAFFIC_SHAPER, &wb->features);
  1929. set_bit(SDE_WB_YUV_CONFIG, &wb->features);
  1930. if (sde_cfg->has_cdp)
  1931. set_bit(SDE_WB_CDP, &wb->features);
  1932. set_bit(SDE_WB_QOS, &wb->features);
  1933. if (sde_cfg->vbif_qos_nlvl == 8)
  1934. set_bit(SDE_WB_QOS_8LVL, &wb->features);
  1935. if (sde_cfg->has_wb_ubwc)
  1936. set_bit(SDE_WB_UBWC, &wb->features);
  1937. set_bit(SDE_WB_XY_ROI_OFFSET, &wb->features);
  1938. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1939. set_bit(SDE_WB_INPUT_CTRL, &wb->features);
  1940. if (sde_cfg->has_cwb_support) {
  1941. set_bit(SDE_WB_HAS_CWB, &wb->features);
  1942. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1943. set_bit(SDE_WB_CWB_CTRL, &wb->features);
  1944. }
  1945. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1946. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].reg_off =
  1947. PROP_BITVALUE_ACCESS(prop_value,
  1948. WB_CLK_CTRL, i, 0);
  1949. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].bit_off =
  1950. PROP_BITVALUE_ACCESS(prop_value,
  1951. WB_CLK_CTRL, i, 1);
  1952. }
  1953. wb->format_list = sde_cfg->wb_formats;
  1954. SDE_DEBUG(
  1955. "wb:%d xin:%d vbif:%d clk%d:%x/%d\n",
  1956. wb->id - WB_0,
  1957. wb->xin_id,
  1958. wb->vbif_idx,
  1959. wb->clk_ctrl,
  1960. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].reg_off,
  1961. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].bit_off);
  1962. }
  1963. end:
  1964. kfree(prop_value);
  1965. return rc;
  1966. }
  1967. static void _sde_dspp_setup_blocks(struct sde_mdss_cfg *sde_cfg,
  1968. struct sde_dspp_cfg *dspp, struct sde_dspp_sub_blks *sblk,
  1969. bool *prop_exists, struct sde_prop_value *prop_value)
  1970. {
  1971. sblk->igc.id = SDE_DSPP_IGC;
  1972. if (prop_exists[DSPP_IGC_PROP]) {
  1973. sblk->igc.base = PROP_VALUE_ACCESS(prop_value,
  1974. DSPP_IGC_PROP, 0);
  1975. sblk->igc.version = PROP_VALUE_ACCESS(prop_value,
  1976. DSPP_IGC_PROP, 1);
  1977. sblk->igc.len = 0;
  1978. set_bit(SDE_DSPP_IGC, &dspp->features);
  1979. }
  1980. sblk->pcc.id = SDE_DSPP_PCC;
  1981. if (prop_exists[DSPP_PCC_PROP]) {
  1982. sblk->pcc.base = PROP_VALUE_ACCESS(prop_value,
  1983. DSPP_PCC_PROP, 0);
  1984. sblk->pcc.version = PROP_VALUE_ACCESS(prop_value,
  1985. DSPP_PCC_PROP, 1);
  1986. sblk->pcc.len = 0;
  1987. set_bit(SDE_DSPP_PCC, &dspp->features);
  1988. }
  1989. sblk->gc.id = SDE_DSPP_GC;
  1990. if (prop_exists[DSPP_GC_PROP]) {
  1991. sblk->gc.base = PROP_VALUE_ACCESS(prop_value, DSPP_GC_PROP, 0);
  1992. sblk->gc.version = PROP_VALUE_ACCESS(prop_value,
  1993. DSPP_GC_PROP, 1);
  1994. sblk->gc.len = 0;
  1995. set_bit(SDE_DSPP_GC, &dspp->features);
  1996. }
  1997. sblk->gamut.id = SDE_DSPP_GAMUT;
  1998. if (prop_exists[DSPP_GAMUT_PROP]) {
  1999. sblk->gamut.base = PROP_VALUE_ACCESS(prop_value,
  2000. DSPP_GAMUT_PROP, 0);
  2001. sblk->gamut.version = PROP_VALUE_ACCESS(prop_value,
  2002. DSPP_GAMUT_PROP, 1);
  2003. sblk->gamut.len = 0;
  2004. set_bit(SDE_DSPP_GAMUT, &dspp->features);
  2005. }
  2006. sblk->dither.id = SDE_DSPP_DITHER;
  2007. if (prop_exists[DSPP_DITHER_PROP]) {
  2008. sblk->dither.base = PROP_VALUE_ACCESS(prop_value,
  2009. DSPP_DITHER_PROP, 0);
  2010. sblk->dither.version = PROP_VALUE_ACCESS(prop_value,
  2011. DSPP_DITHER_PROP, 1);
  2012. sblk->dither.len = 0;
  2013. set_bit(SDE_DSPP_DITHER, &dspp->features);
  2014. }
  2015. sblk->hist.id = SDE_DSPP_HIST;
  2016. if (prop_exists[DSPP_HIST_PROP]) {
  2017. sblk->hist.base = PROP_VALUE_ACCESS(prop_value,
  2018. DSPP_HIST_PROP, 0);
  2019. sblk->hist.version = PROP_VALUE_ACCESS(prop_value,
  2020. DSPP_HIST_PROP, 1);
  2021. sblk->hist.len = 0;
  2022. set_bit(SDE_DSPP_HIST, &dspp->features);
  2023. }
  2024. sblk->hsic.id = SDE_DSPP_HSIC;
  2025. if (prop_exists[DSPP_HSIC_PROP]) {
  2026. sblk->hsic.base = PROP_VALUE_ACCESS(prop_value,
  2027. DSPP_HSIC_PROP, 0);
  2028. sblk->hsic.version = PROP_VALUE_ACCESS(prop_value,
  2029. DSPP_HSIC_PROP, 1);
  2030. sblk->hsic.len = 0;
  2031. set_bit(SDE_DSPP_HSIC, &dspp->features);
  2032. }
  2033. sblk->memcolor.id = SDE_DSPP_MEMCOLOR;
  2034. if (prop_exists[DSPP_MEMCOLOR_PROP]) {
  2035. sblk->memcolor.base = PROP_VALUE_ACCESS(prop_value,
  2036. DSPP_MEMCOLOR_PROP, 0);
  2037. sblk->memcolor.version = PROP_VALUE_ACCESS(prop_value,
  2038. DSPP_MEMCOLOR_PROP, 1);
  2039. sblk->memcolor.len = 0;
  2040. set_bit(SDE_DSPP_MEMCOLOR, &dspp->features);
  2041. }
  2042. sblk->sixzone.id = SDE_DSPP_SIXZONE;
  2043. if (prop_exists[DSPP_SIXZONE_PROP]) {
  2044. sblk->sixzone.base = PROP_VALUE_ACCESS(prop_value,
  2045. DSPP_SIXZONE_PROP, 0);
  2046. sblk->sixzone.version = PROP_VALUE_ACCESS(prop_value,
  2047. DSPP_SIXZONE_PROP, 1);
  2048. sblk->sixzone.len = 0;
  2049. set_bit(SDE_DSPP_SIXZONE, &dspp->features);
  2050. }
  2051. sblk->vlut.id = SDE_DSPP_VLUT;
  2052. if (prop_exists[DSPP_VLUT_PROP]) {
  2053. sblk->vlut.base = PROP_VALUE_ACCESS(prop_value,
  2054. DSPP_VLUT_PROP, 0);
  2055. sblk->vlut.version = PROP_VALUE_ACCESS(prop_value,
  2056. DSPP_VLUT_PROP, 1);
  2057. sblk->sixzone.len = 0;
  2058. set_bit(SDE_DSPP_VLUT, &dspp->features);
  2059. }
  2060. }
  2061. static int sde_rot_parse_dt(struct device_node *np,
  2062. struct sde_mdss_cfg *sde_cfg)
  2063. {
  2064. struct platform_device *pdev;
  2065. struct of_phandle_args phargs;
  2066. struct llcc_slice_desc *slice;
  2067. int rc = 0;
  2068. rc = of_parse_phandle_with_args(np,
  2069. "qcom,sde-inline-rotator", "#list-cells",
  2070. 0, &phargs);
  2071. if (rc) {
  2072. /*
  2073. * This is not a fatal error, system cache can be disabled
  2074. * in device tree
  2075. */
  2076. SDE_DEBUG("sys cache will be disabled rc:%d\n", rc);
  2077. rc = 0;
  2078. goto exit;
  2079. }
  2080. if (!phargs.np || !phargs.args_count) {
  2081. SDE_ERROR("wrong phandle args %d %d\n",
  2082. !phargs.np, !phargs.args_count);
  2083. rc = -EINVAL;
  2084. goto exit;
  2085. }
  2086. pdev = of_find_device_by_node(phargs.np);
  2087. if (!pdev) {
  2088. SDE_ERROR("invalid sde rotator node\n");
  2089. goto exit;
  2090. }
  2091. slice = llcc_slice_getd(LLCC_ROTATOR);
  2092. if (IS_ERR_OR_NULL(slice)) {
  2093. SDE_ERROR("failed to get rotator slice!\n");
  2094. rc = -EINVAL;
  2095. goto cleanup;
  2096. }
  2097. sde_cfg->sc_cfg.llcc_scid = llcc_get_slice_id(slice);
  2098. sde_cfg->sc_cfg.llcc_slice_size = llcc_get_slice_size(slice);
  2099. llcc_slice_putd(slice);
  2100. sde_cfg->sc_cfg.has_sys_cache = true;
  2101. SDE_DEBUG("rotator llcc scid:%d slice_size:%zukb\n",
  2102. sde_cfg->sc_cfg.llcc_scid, sde_cfg->sc_cfg.llcc_slice_size);
  2103. cleanup:
  2104. of_node_put(phargs.np);
  2105. exit:
  2106. return rc;
  2107. }
  2108. static int sde_dspp_top_parse_dt(struct device_node *np,
  2109. struct sde_mdss_cfg *sde_cfg)
  2110. {
  2111. int rc, prop_count[DSPP_TOP_PROP_MAX];
  2112. bool prop_exists[DSPP_TOP_PROP_MAX];
  2113. struct sde_prop_value *prop_value = NULL;
  2114. u32 off_count;
  2115. if (!sde_cfg) {
  2116. SDE_ERROR("invalid argument\n");
  2117. rc = -EINVAL;
  2118. goto end;
  2119. }
  2120. prop_value = kzalloc(DSPP_TOP_PROP_MAX *
  2121. sizeof(struct sde_prop_value), GFP_KERNEL);
  2122. if (!prop_value) {
  2123. rc = -ENOMEM;
  2124. goto end;
  2125. }
  2126. rc = _validate_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2127. prop_count, &off_count);
  2128. if (rc)
  2129. goto end;
  2130. rc = _read_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2131. prop_count, prop_exists, prop_value);
  2132. if (rc)
  2133. goto end;
  2134. if (off_count != 1) {
  2135. SDE_ERROR("invalid dspp_top off_count:%d\n", off_count);
  2136. rc = -EINVAL;
  2137. goto end;
  2138. }
  2139. sde_cfg->dspp_top.base =
  2140. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_OFF, 0);
  2141. sde_cfg->dspp_top.len =
  2142. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_SIZE, 0);
  2143. snprintf(sde_cfg->dspp_top.name, SDE_HW_BLK_NAME_LEN, "dspp_top");
  2144. end:
  2145. kfree(prop_value);
  2146. return rc;
  2147. }
  2148. static int sde_dspp_parse_dt(struct device_node *np,
  2149. struct sde_mdss_cfg *sde_cfg)
  2150. {
  2151. int rc, prop_count[DSPP_PROP_MAX], i;
  2152. int ad_prop_count[AD_PROP_MAX];
  2153. int ltm_prop_count[LTM_PROP_MAX];
  2154. bool prop_exists[DSPP_PROP_MAX], ad_prop_exists[AD_PROP_MAX];
  2155. bool ltm_prop_exists[LTM_PROP_MAX];
  2156. bool blocks_prop_exists[DSPP_BLOCKS_PROP_MAX];
  2157. struct sde_prop_value *ad_prop_value = NULL, *ltm_prop_value = NULL;
  2158. int blocks_prop_count[DSPP_BLOCKS_PROP_MAX];
  2159. struct sde_prop_value *prop_value = NULL, *blocks_prop_value = NULL;
  2160. u32 off_count, ad_off_count, ltm_off_count;
  2161. struct sde_dspp_cfg *dspp;
  2162. struct sde_dspp_sub_blks *sblk;
  2163. struct device_node *snp = NULL;
  2164. if (!sde_cfg) {
  2165. SDE_ERROR("invalid argument\n");
  2166. rc = -EINVAL;
  2167. goto end;
  2168. }
  2169. prop_value = kzalloc(DSPP_PROP_MAX *
  2170. sizeof(struct sde_prop_value), GFP_KERNEL);
  2171. if (!prop_value) {
  2172. rc = -ENOMEM;
  2173. goto end;
  2174. }
  2175. rc = _validate_dt_entry(np, dspp_prop, ARRAY_SIZE(dspp_prop),
  2176. prop_count, &off_count);
  2177. if (rc)
  2178. goto end;
  2179. sde_cfg->dspp_count = off_count;
  2180. rc = _read_dt_entry(np, dspp_prop, ARRAY_SIZE(dspp_prop), prop_count,
  2181. prop_exists, prop_value);
  2182. if (rc)
  2183. goto end;
  2184. /* Parse AD dtsi entries */
  2185. ad_prop_value = kcalloc(AD_PROP_MAX,
  2186. sizeof(struct sde_prop_value), GFP_KERNEL);
  2187. if (!ad_prop_value) {
  2188. rc = -ENOMEM;
  2189. goto end;
  2190. }
  2191. rc = _validate_dt_entry(np, ad_prop, ARRAY_SIZE(ad_prop),
  2192. ad_prop_count, &ad_off_count);
  2193. if (rc)
  2194. goto end;
  2195. rc = _read_dt_entry(np, ad_prop, ARRAY_SIZE(ad_prop), ad_prop_count,
  2196. ad_prop_exists, ad_prop_value);
  2197. if (rc)
  2198. goto end;
  2199. /* Parse LTM dtsi entries */
  2200. ltm_prop_value = kcalloc(LTM_PROP_MAX,
  2201. sizeof(struct sde_prop_value), GFP_KERNEL);
  2202. if (!ltm_prop_value) {
  2203. rc = -ENOMEM;
  2204. goto end;
  2205. }
  2206. rc = _validate_dt_entry(np, ltm_prop, ARRAY_SIZE(ltm_prop),
  2207. ltm_prop_count, &ltm_off_count);
  2208. if (rc)
  2209. goto end;
  2210. rc = _read_dt_entry(np, ltm_prop, ARRAY_SIZE(ltm_prop), ltm_prop_count,
  2211. ltm_prop_exists, ltm_prop_value);
  2212. if (rc)
  2213. goto end;
  2214. /* get DSPP feature dt properties if they exist */
  2215. snp = of_get_child_by_name(np, dspp_prop[DSPP_BLOCKS].prop_name);
  2216. if (snp) {
  2217. blocks_prop_value = kzalloc(DSPP_BLOCKS_PROP_MAX *
  2218. MAX_SDE_HW_BLK * sizeof(struct sde_prop_value),
  2219. GFP_KERNEL);
  2220. if (!blocks_prop_value) {
  2221. rc = -ENOMEM;
  2222. goto end;
  2223. }
  2224. rc = _validate_dt_entry(snp, dspp_blocks_prop,
  2225. ARRAY_SIZE(dspp_blocks_prop), blocks_prop_count, NULL);
  2226. if (rc)
  2227. goto end;
  2228. rc = _read_dt_entry(snp, dspp_blocks_prop,
  2229. ARRAY_SIZE(dspp_blocks_prop), blocks_prop_count,
  2230. blocks_prop_exists, blocks_prop_value);
  2231. if (rc)
  2232. goto end;
  2233. }
  2234. for (i = 0; i < off_count; i++) {
  2235. dspp = sde_cfg->dspp + i;
  2236. dspp->base = PROP_VALUE_ACCESS(prop_value, DSPP_OFF, i);
  2237. dspp->len = PROP_VALUE_ACCESS(prop_value, DSPP_SIZE, 0);
  2238. dspp->id = DSPP_0 + i;
  2239. snprintf(dspp->name, SDE_HW_BLK_NAME_LEN, "dspp_%u",
  2240. dspp->id - DSPP_0);
  2241. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2242. if (!sblk) {
  2243. rc = -ENOMEM;
  2244. /* catalog deinit will release the allocated blocks */
  2245. goto end;
  2246. }
  2247. dspp->sblk = sblk;
  2248. if (blocks_prop_value)
  2249. _sde_dspp_setup_blocks(sde_cfg, dspp, sblk,
  2250. blocks_prop_exists, blocks_prop_value);
  2251. sblk->ad.id = SDE_DSPP_AD;
  2252. sde_cfg->ad_count = ad_off_count;
  2253. if (ad_prop_value && (i < ad_off_count) &&
  2254. ad_prop_exists[AD_OFF]) {
  2255. sblk->ad.base = PROP_VALUE_ACCESS(ad_prop_value,
  2256. AD_OFF, i);
  2257. sblk->ad.version = PROP_VALUE_ACCESS(ad_prop_value,
  2258. AD_VERSION, 0);
  2259. set_bit(SDE_DSPP_AD, &dspp->features);
  2260. rc = _add_to_irq_offset_list(sde_cfg,
  2261. SDE_INTR_HWBLK_AD4, dspp->id,
  2262. dspp->base + sblk->ad.base);
  2263. if (rc)
  2264. goto end;
  2265. }
  2266. sblk->ltm.id = SDE_DSPP_LTM;
  2267. sde_cfg->ltm_count = ltm_off_count;
  2268. if (ltm_prop_value && (i < ltm_off_count) &&
  2269. ltm_prop_exists[LTM_OFF]) {
  2270. sblk->ltm.base = PROP_VALUE_ACCESS(ltm_prop_value,
  2271. LTM_OFF, i);
  2272. sblk->ltm.version = PROP_VALUE_ACCESS(ltm_prop_value,
  2273. LTM_VERSION, 0);
  2274. set_bit(SDE_DSPP_LTM, &dspp->features);
  2275. rc = _add_to_irq_offset_list(sde_cfg,
  2276. SDE_INTR_HWBLK_LTM, dspp->id,
  2277. dspp->base + sblk->ltm.base);
  2278. if (rc)
  2279. goto end;
  2280. }
  2281. }
  2282. end:
  2283. kfree(prop_value);
  2284. kfree(ad_prop_value);
  2285. kfree(ltm_prop_value);
  2286. kfree(blocks_prop_value);
  2287. return rc;
  2288. }
  2289. static int sde_ds_parse_dt(struct device_node *np,
  2290. struct sde_mdss_cfg *sde_cfg)
  2291. {
  2292. int rc, prop_count[DS_PROP_MAX], top_prop_count[DS_TOP_PROP_MAX], i;
  2293. struct sde_prop_value *prop_value = NULL, *top_prop_value = NULL;
  2294. bool prop_exists[DS_PROP_MAX], top_prop_exists[DS_TOP_PROP_MAX];
  2295. u32 off_count = 0, top_off_count = 0;
  2296. struct sde_ds_cfg *ds;
  2297. struct sde_ds_top_cfg *ds_top = NULL;
  2298. if (!sde_cfg) {
  2299. SDE_ERROR("invalid argument\n");
  2300. rc = -EINVAL;
  2301. goto end;
  2302. }
  2303. if (!sde_cfg->mdp[0].has_dest_scaler) {
  2304. SDE_DEBUG("dest scaler feature not supported\n");
  2305. rc = 0;
  2306. goto end;
  2307. }
  2308. /* Parse the dest scaler top register offset and capabilities */
  2309. top_prop_value = kzalloc(DS_TOP_PROP_MAX *
  2310. sizeof(struct sde_prop_value), GFP_KERNEL);
  2311. if (!top_prop_value) {
  2312. rc = -ENOMEM;
  2313. goto end;
  2314. }
  2315. rc = _validate_dt_entry(np, ds_top_prop,
  2316. ARRAY_SIZE(ds_top_prop),
  2317. top_prop_count, &top_off_count);
  2318. if (rc)
  2319. goto end;
  2320. rc = _read_dt_entry(np, ds_top_prop,
  2321. ARRAY_SIZE(ds_top_prop), top_prop_count,
  2322. top_prop_exists, top_prop_value);
  2323. if (rc)
  2324. goto end;
  2325. /* Parse the offset of each dest scaler block */
  2326. prop_value = kcalloc(DS_PROP_MAX,
  2327. sizeof(struct sde_prop_value), GFP_KERNEL);
  2328. if (!prop_value) {
  2329. rc = -ENOMEM;
  2330. goto end;
  2331. }
  2332. rc = _validate_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2333. &off_count);
  2334. if (rc)
  2335. goto end;
  2336. sde_cfg->ds_count = off_count;
  2337. rc = _read_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2338. prop_exists, prop_value);
  2339. if (rc)
  2340. goto end;
  2341. if (!off_count)
  2342. goto end;
  2343. ds_top = kzalloc(sizeof(struct sde_ds_top_cfg), GFP_KERNEL);
  2344. if (!ds_top) {
  2345. rc = -ENOMEM;
  2346. goto end;
  2347. }
  2348. ds_top->id = DS_TOP;
  2349. snprintf(ds_top->name, SDE_HW_BLK_NAME_LEN, "ds_top_%u",
  2350. ds_top->id - DS_TOP);
  2351. ds_top->base = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_OFF, 0);
  2352. ds_top->len = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_LEN, 0);
  2353. ds_top->maxupscale = MAX_UPSCALE_RATIO;
  2354. ds_top->maxinputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2355. DS_TOP_INPUT_LINEWIDTH, 0);
  2356. if (!top_prop_exists[DS_TOP_INPUT_LINEWIDTH])
  2357. ds_top->maxinputwidth = DEFAULT_SDE_LINE_WIDTH;
  2358. ds_top->maxoutputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2359. DS_TOP_OUTPUT_LINEWIDTH, 0);
  2360. if (!top_prop_exists[DS_TOP_OUTPUT_LINEWIDTH])
  2361. ds_top->maxoutputwidth = DEFAULT_SDE_OUTPUT_LINE_WIDTH;
  2362. for (i = 0; i < off_count; i++) {
  2363. ds = sde_cfg->ds + i;
  2364. ds->top = ds_top;
  2365. ds->base = PROP_VALUE_ACCESS(prop_value, DS_OFF, i);
  2366. ds->id = DS_0 + i;
  2367. ds->len = PROP_VALUE_ACCESS(prop_value, DS_LEN, 0);
  2368. snprintf(ds->name, SDE_HW_BLK_NAME_LEN, "ds_%u",
  2369. ds->id - DS_0);
  2370. if (!prop_exists[DS_LEN])
  2371. ds->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2372. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3)
  2373. set_bit(SDE_SSPP_SCALER_QSEED3, &ds->features);
  2374. else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  2375. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &ds->features);
  2376. }
  2377. end:
  2378. kfree(top_prop_value);
  2379. kfree(prop_value);
  2380. return rc;
  2381. };
  2382. static int sde_dsc_parse_dt(struct device_node *np,
  2383. struct sde_mdss_cfg *sde_cfg)
  2384. {
  2385. int rc, prop_count[MAX_BLOCKS], i;
  2386. struct sde_prop_value *prop_value;
  2387. bool prop_exists[DSC_PROP_MAX];
  2388. u32 off_count, dsc_pair_mask, dsc_rev;
  2389. const char *rev;
  2390. struct sde_dsc_cfg *dsc;
  2391. struct sde_dsc_sub_blks *sblk;
  2392. if (!sde_cfg) {
  2393. SDE_ERROR("invalid argument\n");
  2394. return -EINVAL;
  2395. }
  2396. prop_value = kzalloc(DSC_PROP_MAX *
  2397. sizeof(struct sde_prop_value), GFP_KERNEL);
  2398. if (!prop_value)
  2399. return -ENOMEM;
  2400. rc = _validate_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2401. &off_count);
  2402. if (rc)
  2403. goto end;
  2404. sde_cfg->dsc_count = off_count;
  2405. rc = of_property_read_string(np, dsc_prop[DSC_REV].prop_name, &rev);
  2406. if (!rc && !strcmp(rev, "dsc_1_2"))
  2407. dsc_rev = SDE_DSC_HW_REV_1_2;
  2408. else if (!rc && !strcmp(rev, "dsc_1_1"))
  2409. dsc_rev = SDE_DSC_HW_REV_1_1;
  2410. else
  2411. /* default configuration */
  2412. dsc_rev = SDE_DSC_HW_REV_1_1;
  2413. rc = _read_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2414. prop_exists, prop_value);
  2415. if (rc)
  2416. goto end;
  2417. for (i = 0; i < off_count; i++) {
  2418. dsc = sde_cfg->dsc + i;
  2419. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2420. if (!sblk) {
  2421. rc = -ENOMEM;
  2422. /* catalog deinit will release the allocated blocks */
  2423. goto end;
  2424. }
  2425. dsc->sblk = sblk;
  2426. dsc->base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2427. dsc->id = DSC_0 + i;
  2428. dsc->len = PROP_VALUE_ACCESS(prop_value, DSC_LEN, 0);
  2429. snprintf(dsc->name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2430. dsc->id - DSC_0);
  2431. if (!prop_exists[DSC_LEN])
  2432. dsc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2433. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2434. set_bit(SDE_DSC_OUTPUT_CTRL, &dsc->features);
  2435. dsc_pair_mask = PROP_VALUE_ACCESS(prop_value,
  2436. DSC_PAIR_MASK, i);
  2437. if (dsc_pair_mask)
  2438. set_bit(dsc_pair_mask, dsc->dsc_pair_mask);
  2439. if (dsc_rev == SDE_DSC_HW_REV_1_2) {
  2440. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2441. DSC_ENC, i);
  2442. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2443. DSC_CTL, i);
  2444. set_bit(SDE_DSC_HW_REV_1_2, &dsc->features);
  2445. if (PROP_VALUE_ACCESS(prop_value, DSC_422, i))
  2446. set_bit(SDE_DSC_NATIVE_422_EN,
  2447. &dsc->features);
  2448. } else {
  2449. set_bit(SDE_DSC_HW_REV_1_1, &dsc->features);
  2450. }
  2451. }
  2452. end:
  2453. kfree(prop_value);
  2454. return rc;
  2455. };
  2456. static int sde_cdm_parse_dt(struct device_node *np,
  2457. struct sde_mdss_cfg *sde_cfg)
  2458. {
  2459. int rc, prop_count[HW_PROP_MAX], i;
  2460. struct sde_prop_value *prop_value = NULL;
  2461. bool prop_exists[HW_PROP_MAX];
  2462. u32 off_count;
  2463. struct sde_cdm_cfg *cdm;
  2464. if (!sde_cfg) {
  2465. SDE_ERROR("invalid argument\n");
  2466. rc = -EINVAL;
  2467. goto end;
  2468. }
  2469. prop_value = kzalloc(HW_PROP_MAX *
  2470. sizeof(struct sde_prop_value), GFP_KERNEL);
  2471. if (!prop_value) {
  2472. rc = -ENOMEM;
  2473. goto end;
  2474. }
  2475. rc = _validate_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2476. &off_count);
  2477. if (rc)
  2478. goto end;
  2479. sde_cfg->cdm_count = off_count;
  2480. rc = _read_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2481. prop_exists, prop_value);
  2482. if (rc)
  2483. goto end;
  2484. for (i = 0; i < off_count; i++) {
  2485. cdm = sde_cfg->cdm + i;
  2486. cdm->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  2487. cdm->id = CDM_0 + i;
  2488. snprintf(cdm->name, SDE_HW_BLK_NAME_LEN, "cdm_%u",
  2489. cdm->id - CDM_0);
  2490. cdm->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  2491. /* intf3 and wb2 for cdm block */
  2492. cdm->wb_connect = sde_cfg->wb_count ? BIT(WB_2) : BIT(31);
  2493. cdm->intf_connect = sde_cfg->intf_count ? BIT(INTF_3) : BIT(31);
  2494. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2495. set_bit(SDE_CDM_INPUT_CTRL, &cdm->features);
  2496. }
  2497. end:
  2498. kfree(prop_value);
  2499. return rc;
  2500. }
  2501. static int sde_uidle_parse_dt(struct device_node *np,
  2502. struct sde_mdss_cfg *sde_cfg)
  2503. {
  2504. int rc = 0, prop_count[UIDLE_PROP_MAX];
  2505. bool prop_exists[UIDLE_PROP_MAX];
  2506. struct sde_prop_value *prop_value = NULL;
  2507. u32 off_count;
  2508. if (!sde_cfg) {
  2509. SDE_ERROR("invalid argument\n");
  2510. return -EINVAL;
  2511. }
  2512. if (!sde_cfg->uidle_cfg.uidle_rev)
  2513. return 0;
  2514. prop_value = kcalloc(UIDLE_PROP_MAX,
  2515. sizeof(struct sde_prop_value), GFP_KERNEL);
  2516. if (!prop_value)
  2517. return -ENOMEM;
  2518. rc = _validate_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop),
  2519. prop_count, &off_count);
  2520. if (rc)
  2521. goto end;
  2522. rc = _read_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop), prop_count,
  2523. prop_exists, prop_value);
  2524. if (rc)
  2525. goto end;
  2526. if (!prop_exists[UIDLE_LEN] || !prop_exists[UIDLE_OFF]) {
  2527. SDE_DEBUG("offset/len missing, will disable uidle:%d,%d\n",
  2528. prop_exists[UIDLE_LEN], prop_exists[UIDLE_OFF]);
  2529. rc = -EINVAL;
  2530. goto end;
  2531. }
  2532. sde_cfg->uidle_cfg.id = UIDLE;
  2533. sde_cfg->uidle_cfg.base =
  2534. PROP_VALUE_ACCESS(prop_value, UIDLE_OFF, 0);
  2535. sde_cfg->uidle_cfg.len =
  2536. PROP_VALUE_ACCESS(prop_value, UIDLE_LEN, 0);
  2537. /* validate */
  2538. if (!sde_cfg->uidle_cfg.base || !sde_cfg->uidle_cfg.len) {
  2539. SDE_ERROR("invalid reg/len [%d, %d], will disable uidle\n",
  2540. sde_cfg->uidle_cfg.base, sde_cfg->uidle_cfg.len);
  2541. rc = -EINVAL;
  2542. }
  2543. end:
  2544. if (rc && sde_cfg->uidle_cfg.uidle_rev) {
  2545. SDE_DEBUG("wrong dt entries, will disable uidle\n");
  2546. sde_cfg->uidle_cfg.uidle_rev = 0;
  2547. }
  2548. kfree(prop_value);
  2549. /* optional feature, so always return success */
  2550. return 0;
  2551. }
  2552. static int _sde_vbif_populate_ot_parsing(struct sde_vbif_cfg *vbif,
  2553. struct sde_prop_value *prop_value, int *prop_count)
  2554. {
  2555. int j, k;
  2556. vbif->default_ot_rd_limit = PROP_VALUE_ACCESS(prop_value,
  2557. VBIF_DEFAULT_OT_RD_LIMIT, 0);
  2558. SDE_DEBUG("default_ot_rd_limit=%u\n",
  2559. vbif->default_ot_rd_limit);
  2560. vbif->default_ot_wr_limit = PROP_VALUE_ACCESS(prop_value,
  2561. VBIF_DEFAULT_OT_WR_LIMIT, 0);
  2562. SDE_DEBUG("default_ot_wr_limit=%u\n",
  2563. vbif->default_ot_wr_limit);
  2564. vbif->dynamic_ot_rd_tbl.count =
  2565. prop_count[VBIF_DYNAMIC_OT_RD_LIMIT] / 2;
  2566. SDE_DEBUG("dynamic_ot_rd_tbl.count=%u\n",
  2567. vbif->dynamic_ot_rd_tbl.count);
  2568. if (vbif->dynamic_ot_rd_tbl.count) {
  2569. vbif->dynamic_ot_rd_tbl.cfg = kcalloc(
  2570. vbif->dynamic_ot_rd_tbl.count,
  2571. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2572. GFP_KERNEL);
  2573. if (!vbif->dynamic_ot_rd_tbl.cfg)
  2574. return -ENOMEM;
  2575. }
  2576. for (j = 0, k = 0; j < vbif->dynamic_ot_rd_tbl.count; j++) {
  2577. vbif->dynamic_ot_rd_tbl.cfg[j].pps = (u64)
  2578. PROP_VALUE_ACCESS(prop_value,
  2579. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2580. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit =
  2581. PROP_VALUE_ACCESS(prop_value,
  2582. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2583. SDE_DEBUG("dynamic_ot_rd_tbl[%d].cfg=<%llu %u>\n", j,
  2584. vbif->dynamic_ot_rd_tbl.cfg[j].pps,
  2585. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit);
  2586. }
  2587. vbif->dynamic_ot_wr_tbl.count =
  2588. prop_count[VBIF_DYNAMIC_OT_WR_LIMIT] / 2;
  2589. SDE_DEBUG("dynamic_ot_wr_tbl.count=%u\n",
  2590. vbif->dynamic_ot_wr_tbl.count);
  2591. if (vbif->dynamic_ot_wr_tbl.count) {
  2592. vbif->dynamic_ot_wr_tbl.cfg = kcalloc(
  2593. vbif->dynamic_ot_wr_tbl.count,
  2594. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2595. GFP_KERNEL);
  2596. if (!vbif->dynamic_ot_wr_tbl.cfg)
  2597. return -ENOMEM;
  2598. }
  2599. for (j = 0, k = 0; j < vbif->dynamic_ot_wr_tbl.count; j++) {
  2600. vbif->dynamic_ot_wr_tbl.cfg[j].pps = (u64)
  2601. PROP_VALUE_ACCESS(prop_value,
  2602. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2603. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit =
  2604. PROP_VALUE_ACCESS(prop_value,
  2605. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2606. SDE_DEBUG("dynamic_ot_wr_tbl[%d].cfg=<%llu %u>\n", j,
  2607. vbif->dynamic_ot_wr_tbl.cfg[j].pps,
  2608. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit);
  2609. }
  2610. if (vbif->default_ot_rd_limit || vbif->default_ot_wr_limit ||
  2611. vbif->dynamic_ot_rd_tbl.count ||
  2612. vbif->dynamic_ot_wr_tbl.count)
  2613. set_bit(SDE_VBIF_QOS_OTLIM, &vbif->features);
  2614. return 0;
  2615. }
  2616. static int _sde_vbif_populate_qos_parsing(struct sde_mdss_cfg *sde_cfg,
  2617. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2618. int *prop_count)
  2619. {
  2620. int i, j;
  2621. int prop_index = VBIF_QOS_RT_REMAP;
  2622. for (i = VBIF_RT_CLIENT;
  2623. ((i < VBIF_MAX_CLIENT) && (prop_index < VBIF_PROP_MAX));
  2624. i++, prop_index++) {
  2625. vbif->qos_tbl[i].npriority_lvl = prop_count[prop_index];
  2626. SDE_DEBUG("qos_tbl[%d].npriority_lvl=%u\n",
  2627. i, vbif->qos_tbl[i].npriority_lvl);
  2628. if (vbif->qos_tbl[i].npriority_lvl == sde_cfg->vbif_qos_nlvl) {
  2629. vbif->qos_tbl[i].priority_lvl = kcalloc(
  2630. vbif->qos_tbl[i].npriority_lvl,
  2631. sizeof(u32), GFP_KERNEL);
  2632. if (!vbif->qos_tbl[i].priority_lvl)
  2633. return -ENOMEM;
  2634. } else if (vbif->qos_tbl[i].npriority_lvl) {
  2635. vbif->qos_tbl[i].npriority_lvl = 0;
  2636. vbif->qos_tbl[i].priority_lvl = NULL;
  2637. SDE_ERROR("invalid qos table for client:%d, prop:%d\n",
  2638. i, prop_index);
  2639. }
  2640. for (j = 0; j < vbif->qos_tbl[i].npriority_lvl; j++) {
  2641. vbif->qos_tbl[i].priority_lvl[j] =
  2642. PROP_VALUE_ACCESS(prop_value, prop_index, j);
  2643. SDE_DEBUG("client:%d, prop:%d, lvl[%d]=%u\n",
  2644. i, prop_index, j,
  2645. vbif->qos_tbl[i].priority_lvl[j]);
  2646. }
  2647. if (vbif->qos_tbl[i].npriority_lvl)
  2648. set_bit(SDE_VBIF_QOS_REMAP, &vbif->features);
  2649. }
  2650. return 0;
  2651. }
  2652. static int _sde_vbif_populate(struct sde_mdss_cfg *sde_cfg,
  2653. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2654. int *prop_count, u32 vbif_len, int i)
  2655. {
  2656. int j, k, rc;
  2657. vbif = sde_cfg->vbif + i;
  2658. vbif->base = PROP_VALUE_ACCESS(prop_value, VBIF_OFF, i);
  2659. vbif->len = vbif_len;
  2660. vbif->id = VBIF_0 + PROP_VALUE_ACCESS(prop_value, VBIF_ID, i);
  2661. snprintf(vbif->name, SDE_HW_BLK_NAME_LEN, "vbif_%u",
  2662. vbif->id - VBIF_0);
  2663. SDE_DEBUG("vbif:%d\n", vbif->id - VBIF_0);
  2664. vbif->xin_halt_timeout = VBIF_XIN_HALT_TIMEOUT;
  2665. rc = _sde_vbif_populate_ot_parsing(vbif, prop_value, prop_count);
  2666. if (rc)
  2667. return rc;
  2668. rc = _sde_vbif_populate_qos_parsing(sde_cfg, vbif, prop_value,
  2669. prop_count);
  2670. if (rc)
  2671. return rc;
  2672. vbif->memtype_count = prop_count[VBIF_MEMTYPE_0] +
  2673. prop_count[VBIF_MEMTYPE_1];
  2674. if (vbif->memtype_count > MAX_XIN_COUNT) {
  2675. vbif->memtype_count = 0;
  2676. SDE_ERROR("too many memtype defs, ignoring entries\n");
  2677. }
  2678. for (j = 0, k = 0; j < prop_count[VBIF_MEMTYPE_0]; j++)
  2679. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2680. prop_value, VBIF_MEMTYPE_0, j);
  2681. for (j = 0; j < prop_count[VBIF_MEMTYPE_1]; j++)
  2682. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2683. prop_value, VBIF_MEMTYPE_1, j);
  2684. if (sde_cfg->vbif_disable_inner_outer_shareable)
  2685. set_bit(SDE_VBIF_DISABLE_SHAREABLE, &vbif->features);
  2686. return 0;
  2687. }
  2688. static int sde_vbif_parse_dt(struct device_node *np,
  2689. struct sde_mdss_cfg *sde_cfg)
  2690. {
  2691. int rc, prop_count[VBIF_PROP_MAX], i;
  2692. struct sde_prop_value *prop_value = NULL;
  2693. bool prop_exists[VBIF_PROP_MAX];
  2694. u32 off_count, vbif_len;
  2695. struct sde_vbif_cfg *vbif = NULL;
  2696. if (!sde_cfg) {
  2697. SDE_ERROR("invalid argument\n");
  2698. rc = -EINVAL;
  2699. goto end;
  2700. }
  2701. prop_value = kzalloc(VBIF_PROP_MAX *
  2702. sizeof(struct sde_prop_value), GFP_KERNEL);
  2703. if (!prop_value) {
  2704. rc = -ENOMEM;
  2705. goto end;
  2706. }
  2707. rc = _validate_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop),
  2708. prop_count, &off_count);
  2709. if (rc)
  2710. goto end;
  2711. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_RD_LIMIT], 1,
  2712. &prop_count[VBIF_DYNAMIC_OT_RD_LIMIT], NULL);
  2713. if (rc)
  2714. goto end;
  2715. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_WR_LIMIT], 1,
  2716. &prop_count[VBIF_DYNAMIC_OT_WR_LIMIT], NULL);
  2717. if (rc)
  2718. goto end;
  2719. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_0], 1,
  2720. &prop_count[VBIF_MEMTYPE_0], NULL);
  2721. if (rc)
  2722. goto end;
  2723. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_1], 1,
  2724. &prop_count[VBIF_MEMTYPE_1], NULL);
  2725. if (rc)
  2726. goto end;
  2727. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_RT_REMAP], 1,
  2728. &prop_count[VBIF_QOS_RT_REMAP], NULL);
  2729. if (rc)
  2730. goto end;
  2731. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_NRT_REMAP], 1,
  2732. &prop_count[VBIF_QOS_NRT_REMAP], NULL);
  2733. if (rc)
  2734. goto end;
  2735. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CWB_REMAP], 1,
  2736. &prop_count[VBIF_QOS_CWB_REMAP], NULL);
  2737. if (rc)
  2738. goto end;
  2739. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_LUTDMA_REMAP], 1,
  2740. &prop_count[VBIF_QOS_LUTDMA_REMAP], NULL);
  2741. if (rc)
  2742. goto end;
  2743. sde_cfg->vbif_count = off_count;
  2744. rc = _read_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop), prop_count,
  2745. prop_exists, prop_value);
  2746. if (rc)
  2747. goto end;
  2748. vbif_len = PROP_VALUE_ACCESS(prop_value, VBIF_LEN, 0);
  2749. if (!prop_exists[VBIF_LEN])
  2750. vbif_len = DEFAULT_SDE_HW_BLOCK_LEN;
  2751. for (i = 0; i < off_count; i++) {
  2752. rc = _sde_vbif_populate(sde_cfg, vbif, prop_value,
  2753. prop_count, vbif_len, i);
  2754. if (rc)
  2755. goto end;
  2756. }
  2757. end:
  2758. kfree(prop_value);
  2759. return rc;
  2760. }
  2761. static int sde_pp_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  2762. {
  2763. int rc, prop_count[PP_PROP_MAX], i;
  2764. struct sde_prop_value *prop_value = NULL;
  2765. bool prop_exists[PP_PROP_MAX];
  2766. u32 off_count, major_version;
  2767. struct sde_pingpong_cfg *pp;
  2768. struct sde_pingpong_sub_blks *sblk;
  2769. if (!sde_cfg) {
  2770. SDE_ERROR("invalid argument\n");
  2771. rc = -EINVAL;
  2772. goto end;
  2773. }
  2774. prop_value = kzalloc(PP_PROP_MAX *
  2775. sizeof(struct sde_prop_value), GFP_KERNEL);
  2776. if (!prop_value) {
  2777. rc = -ENOMEM;
  2778. goto end;
  2779. }
  2780. rc = _validate_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  2781. &off_count);
  2782. if (rc)
  2783. goto end;
  2784. sde_cfg->pingpong_count = off_count;
  2785. rc = _read_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  2786. prop_exists, prop_value);
  2787. if (rc)
  2788. goto end;
  2789. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  2790. for (i = 0; i < off_count; i++) {
  2791. pp = sde_cfg->pingpong + i;
  2792. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2793. if (!sblk) {
  2794. rc = -ENOMEM;
  2795. /* catalog deinit will release the allocated blocks */
  2796. goto end;
  2797. }
  2798. pp->sblk = sblk;
  2799. pp->base = PROP_VALUE_ACCESS(prop_value, PP_OFF, i);
  2800. pp->id = PINGPONG_0 + i;
  2801. snprintf(pp->name, SDE_HW_BLK_NAME_LEN, "pingpong_%u",
  2802. pp->id - PINGPONG_0);
  2803. pp->len = PROP_VALUE_ACCESS(prop_value, PP_LEN, 0);
  2804. sblk->te.base = PROP_VALUE_ACCESS(prop_value, TE_OFF, i);
  2805. sblk->te.id = SDE_PINGPONG_TE;
  2806. snprintf(sblk->te.name, SDE_HW_BLK_NAME_LEN, "te_%u",
  2807. pp->id - PINGPONG_0);
  2808. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  2809. set_bit(SDE_PINGPONG_TE, &pp->features);
  2810. sblk->te2.base = PROP_VALUE_ACCESS(prop_value, TE2_OFF, i);
  2811. if (sblk->te2.base) {
  2812. sblk->te2.id = SDE_PINGPONG_TE2;
  2813. snprintf(sblk->te2.name, SDE_HW_BLK_NAME_LEN, "te2_%u",
  2814. pp->id - PINGPONG_0);
  2815. set_bit(SDE_PINGPONG_TE2, &pp->features);
  2816. set_bit(SDE_PINGPONG_SPLIT, &pp->features);
  2817. }
  2818. if (PROP_VALUE_ACCESS(prop_value, PP_SLAVE, i))
  2819. set_bit(SDE_PINGPONG_SLAVE, &pp->features);
  2820. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_700)) {
  2821. sblk->dsc.base = PROP_VALUE_ACCESS(prop_value,
  2822. DSC_OFF, i);
  2823. if (sblk->dsc.base) {
  2824. sblk->dsc.id = SDE_PINGPONG_DSC;
  2825. snprintf(sblk->dsc.name, SDE_HW_BLK_NAME_LEN,
  2826. "dsc_%u",
  2827. pp->id - PINGPONG_0);
  2828. set_bit(SDE_PINGPONG_DSC, &pp->features);
  2829. }
  2830. }
  2831. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DITHER_OFF,
  2832. i);
  2833. if (sblk->dither.base) {
  2834. sblk->dither.id = SDE_PINGPONG_DITHER;
  2835. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN,
  2836. "dither_%u", pp->id);
  2837. set_bit(SDE_PINGPONG_DITHER, &pp->features);
  2838. }
  2839. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DITHER_LEN, 0);
  2840. sblk->dither.version = PROP_VALUE_ACCESS(prop_value, DITHER_VER,
  2841. 0);
  2842. if (prop_exists[PP_MERGE_3D_ID]) {
  2843. set_bit(SDE_PINGPONG_MERGE_3D, &pp->features);
  2844. pp->merge_3d_id = PROP_VALUE_ACCESS(prop_value,
  2845. PP_MERGE_3D_ID, i) + 1;
  2846. }
  2847. }
  2848. end:
  2849. kfree(prop_value);
  2850. return rc;
  2851. }
  2852. static int _sde_parse_prop_check(struct sde_mdss_cfg *cfg,
  2853. bool prop_exists[SDE_PROP_MAX], struct sde_prop_value *prop_value)
  2854. {
  2855. cfg->max_sspp_linewidth = PROP_VALUE_ACCESS(prop_value,
  2856. SSPP_LINEWIDTH, 0);
  2857. if (!prop_exists[SSPP_LINEWIDTH])
  2858. cfg->max_sspp_linewidth = DEFAULT_SDE_LINE_WIDTH;
  2859. cfg->vig_sspp_linewidth = PROP_VALUE_ACCESS(prop_value,
  2860. VIG_SSPP_LINEWIDTH, 0);
  2861. if (!prop_exists[VIG_SSPP_LINEWIDTH])
  2862. cfg->vig_sspp_linewidth = cfg->max_sspp_linewidth;
  2863. cfg->max_mixer_width = PROP_VALUE_ACCESS(prop_value,
  2864. MIXER_LINEWIDTH, 0);
  2865. if (!prop_exists[MIXER_LINEWIDTH])
  2866. cfg->max_mixer_width = DEFAULT_SDE_LINE_WIDTH;
  2867. cfg->max_mixer_blendstages = PROP_VALUE_ACCESS(prop_value,
  2868. MIXER_BLEND, 0);
  2869. if (!prop_exists[MIXER_BLEND])
  2870. cfg->max_mixer_blendstages = DEFAULT_SDE_MIXER_BLENDSTAGES;
  2871. cfg->max_wb_linewidth = PROP_VALUE_ACCESS(prop_value, WB_LINEWIDTH, 0);
  2872. if (!prop_exists[WB_LINEWIDTH])
  2873. cfg->max_wb_linewidth = DEFAULT_SDE_LINE_WIDTH;
  2874. cfg->ubwc_version = SDE_HW_UBWC_VER(PROP_VALUE_ACCESS(prop_value,
  2875. UBWC_VERSION, 0));
  2876. if (!prop_exists[UBWC_VERSION])
  2877. cfg->ubwc_version = DEFAULT_SDE_UBWC_VERSION;
  2878. cfg->mdp[0].highest_bank_bit = PROP_VALUE_ACCESS(prop_value,
  2879. BANK_BIT, 0);
  2880. if (!prop_exists[BANK_BIT])
  2881. cfg->mdp[0].highest_bank_bit = DEFAULT_SDE_HIGHEST_BANK_BIT;
  2882. if (cfg->ubwc_version == SDE_HW_UBWC_VER_40 &&
  2883. of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  2884. cfg->mdp[0].highest_bank_bit = 0x02;
  2885. cfg->macrotile_mode = PROP_VALUE_ACCESS(prop_value, MACROTILE_MODE, 0);
  2886. if (!prop_exists[MACROTILE_MODE])
  2887. cfg->macrotile_mode = DEFAULT_SDE_UBWC_MACROTILE_MODE;
  2888. cfg->ubwc_bw_calc_version =
  2889. PROP_VALUE_ACCESS(prop_value, UBWC_BW_CALC_VERSION, 0);
  2890. cfg->mdp[0].ubwc_static = PROP_VALUE_ACCESS(prop_value, UBWC_STATIC, 0);
  2891. if (!prop_exists[UBWC_STATIC])
  2892. cfg->mdp[0].ubwc_static = DEFAULT_SDE_UBWC_STATIC;
  2893. cfg->mdp[0].ubwc_swizzle = PROP_VALUE_ACCESS(prop_value,
  2894. UBWC_SWIZZLE, 0);
  2895. if (!prop_exists[UBWC_SWIZZLE])
  2896. cfg->mdp[0].ubwc_swizzle = DEFAULT_SDE_UBWC_SWIZZLE;
  2897. cfg->mdp[0].has_dest_scaler =
  2898. PROP_VALUE_ACCESS(prop_value, DEST_SCALER, 0);
  2899. cfg->mdp[0].smart_panel_align_mode =
  2900. PROP_VALUE_ACCESS(prop_value, SMART_PANEL_ALIGN_MODE, 0);
  2901. return 0;
  2902. }
  2903. static int sde_read_limit_node(struct device_node *snp,
  2904. struct sde_prop_value *lmt_val, struct sde_mdss_cfg *cfg)
  2905. {
  2906. int j, i = 0, rc = 0;
  2907. const char *type = NULL;
  2908. struct device_node *node = NULL;
  2909. for_each_child_of_node(snp, node) {
  2910. cfg->limit_cfg[i].vector_cfg =
  2911. kcalloc(cfg->limit_cfg[i].lmt_case_cnt,
  2912. sizeof(struct limit_vector_cfg), GFP_KERNEL);
  2913. if (!cfg->limit_cfg[i].vector_cfg) {
  2914. rc = -ENOMEM;
  2915. goto error;
  2916. }
  2917. for (j = 0; j < cfg->limit_cfg[i].lmt_case_cnt; j++) {
  2918. of_property_read_string_index(node,
  2919. limit_usecase_prop[LIMIT_USECASE].prop_name,
  2920. j, &type);
  2921. cfg->limit_cfg[i].vector_cfg[j].usecase = type;
  2922. cfg->limit_cfg[i].vector_cfg[j].value =
  2923. PROP_VALUE_ACCESS(&lmt_val[i * LIMIT_PROP_MAX],
  2924. LIMIT_ID, j);
  2925. }
  2926. cfg->limit_cfg[i].value_cfg =
  2927. kcalloc(cfg->limit_cfg[i].lmt_vec_cnt,
  2928. sizeof(struct limit_value_cfg), GFP_KERNEL);
  2929. if (!cfg->limit_cfg[i].value_cfg) {
  2930. rc = -ENOMEM;
  2931. goto error;
  2932. }
  2933. for (j = 0; j < cfg->limit_cfg[i].lmt_vec_cnt; j++) {
  2934. cfg->limit_cfg[i].value_cfg[j].use_concur =
  2935. PROP_BITVALUE_ACCESS(
  2936. &lmt_val[i * LIMIT_PROP_MAX],
  2937. LIMIT_VALUE, j, 0);
  2938. cfg->limit_cfg[i].value_cfg[j].value =
  2939. PROP_BITVALUE_ACCESS(
  2940. &lmt_val[i * LIMIT_PROP_MAX],
  2941. LIMIT_VALUE, j, 1);
  2942. }
  2943. i++;
  2944. }
  2945. return 0;
  2946. error:
  2947. for (j = 0; j < cfg->limit_count; j++) {
  2948. kfree(cfg->limit_cfg[j].vector_cfg);
  2949. kfree(cfg->limit_cfg[j].value_cfg);
  2950. }
  2951. cfg->limit_count = 0;
  2952. return rc;
  2953. }
  2954. static int sde_validate_limit_node(struct device_node *snp,
  2955. struct sde_prop_value *sde_limit_value, struct sde_mdss_cfg *cfg)
  2956. {
  2957. int i = 0, rc = 0;
  2958. struct device_node *node = NULL;
  2959. int limit_value_count[LIMIT_PROP_MAX];
  2960. bool limit_value_exists[LIMIT_SUBBLK_COUNT_MAX][LIMIT_PROP_MAX];
  2961. const char *type = NULL;
  2962. for_each_child_of_node(snp, node) {
  2963. rc = _validate_dt_entry(node, limit_usecase_prop,
  2964. ARRAY_SIZE(limit_usecase_prop),
  2965. limit_value_count, NULL);
  2966. if (rc)
  2967. goto end;
  2968. rc = _read_dt_entry(node, limit_usecase_prop,
  2969. ARRAY_SIZE(limit_usecase_prop), limit_value_count,
  2970. &limit_value_exists[i][0],
  2971. &sde_limit_value[i * LIMIT_PROP_MAX]);
  2972. if (rc)
  2973. goto end;
  2974. cfg->limit_cfg[i].lmt_case_cnt =
  2975. limit_value_count[LIMIT_ID];
  2976. cfg->limit_cfg[i].lmt_vec_cnt =
  2977. limit_value_count[LIMIT_VALUE];
  2978. of_property_read_string(node,
  2979. limit_usecase_prop[LIMIT_NAME].prop_name, &type);
  2980. cfg->limit_cfg[i].name = type;
  2981. if (!limit_value_count[LIMIT_ID] ||
  2982. !limit_value_count[LIMIT_VALUE]) {
  2983. rc = -EINVAL;
  2984. goto end;
  2985. }
  2986. i++;
  2987. }
  2988. return 0;
  2989. end:
  2990. cfg->limit_count = 0;
  2991. return rc;
  2992. }
  2993. static int sde_limit_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  2994. {
  2995. struct device_node *snp = NULL;
  2996. struct sde_prop_value *sde_limit_value = NULL;
  2997. int rc = 0;
  2998. snp = of_get_child_by_name(np, sde_prop[SDE_LIMITS].prop_name);
  2999. if (!snp)
  3000. goto end;
  3001. cfg->limit_count = of_get_child_count(snp);
  3002. if (cfg->limit_count < 0) {
  3003. rc = -EINVAL;
  3004. goto end;
  3005. }
  3006. sde_limit_value = kzalloc(cfg->limit_count * LIMIT_PROP_MAX *
  3007. sizeof(struct sde_prop_value), GFP_KERNEL);
  3008. if (!sde_limit_value) {
  3009. rc = -ENOMEM;
  3010. goto end;
  3011. }
  3012. rc = sde_validate_limit_node(snp, sde_limit_value, cfg);
  3013. if (rc) {
  3014. SDE_ERROR("validating limit node failed\n");
  3015. goto end;
  3016. }
  3017. rc = sde_read_limit_node(snp, sde_limit_value, cfg);
  3018. if (rc)
  3019. SDE_ERROR("reading limit node failed\n");
  3020. end:
  3021. kfree(sde_limit_value);
  3022. return rc;
  3023. }
  3024. static int sde_top_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3025. {
  3026. int rc, i, dma_rc, len, prop_count[SDE_PROP_MAX];
  3027. struct sde_prop_value *prop_value = NULL;
  3028. bool prop_exists[SDE_PROP_MAX];
  3029. const char *type;
  3030. u32 major_version;
  3031. if (!cfg) {
  3032. SDE_ERROR("invalid argument\n");
  3033. return -EINVAL;
  3034. }
  3035. prop_value = kzalloc(SDE_PROP_MAX *
  3036. sizeof(struct sde_prop_value), GFP_KERNEL);
  3037. if (!prop_value)
  3038. return -ENOMEM;
  3039. rc = _validate_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), prop_count,
  3040. &len);
  3041. if (rc)
  3042. goto end;
  3043. rc = _validate_dt_entry(np, &sde_prop[SEC_SID_MASK], 1,
  3044. &prop_count[SEC_SID_MASK], NULL);
  3045. if (rc)
  3046. goto end;
  3047. rc = _read_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), prop_count,
  3048. prop_exists, prop_value);
  3049. if (rc)
  3050. goto end;
  3051. cfg->mdss_count = 1;
  3052. cfg->mdss[0].base = MDSS_BASE_OFFSET;
  3053. cfg->mdss[0].id = MDP_TOP;
  3054. snprintf(cfg->mdss[0].name, SDE_HW_BLK_NAME_LEN, "mdss_%u",
  3055. cfg->mdss[0].id - MDP_TOP);
  3056. cfg->mdp_count = 1;
  3057. cfg->mdp[0].id = MDP_TOP;
  3058. snprintf(cfg->mdp[0].name, SDE_HW_BLK_NAME_LEN, "top_%u",
  3059. cfg->mdp[0].id - MDP_TOP);
  3060. cfg->mdp[0].base = PROP_VALUE_ACCESS(prop_value, SDE_OFF, 0);
  3061. cfg->mdp[0].len = PROP_VALUE_ACCESS(prop_value, SDE_LEN, 0);
  3062. if (!prop_exists[SDE_LEN])
  3063. cfg->mdp[0].len = DEFAULT_SDE_HW_BLOCK_LEN;
  3064. rc = _sde_parse_prop_check(cfg, prop_exists, prop_value);
  3065. if (rc)
  3066. SDE_ERROR("sde parse property check failed\n");
  3067. major_version = SDE_HW_MAJOR(cfg->hwversion);
  3068. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3069. set_bit(SDE_MDP_VSYNC_SEL, &cfg->mdp[0].features);
  3070. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3071. SDE_INTR_TOP_INTR, cfg->mdp[0].base);
  3072. if (rc)
  3073. goto end;
  3074. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3075. SDE_INTR_TOP_INTR2, cfg->mdp[0].base);
  3076. if (rc)
  3077. goto end;
  3078. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3079. SDE_INTR_TOP_HIST_INTR, cfg->mdp[0].base);
  3080. if (rc)
  3081. goto end;
  3082. if (prop_exists[SEC_SID_MASK]) {
  3083. cfg->sec_sid_mask_count = prop_count[SEC_SID_MASK];
  3084. for (i = 0; i < cfg->sec_sid_mask_count; i++)
  3085. cfg->sec_sid_mask[i] =
  3086. PROP_VALUE_ACCESS(prop_value, SEC_SID_MASK, i);
  3087. }
  3088. rc = of_property_read_string(np, sde_prop[QSEED_TYPE].prop_name, &type);
  3089. if (!rc && !strcmp(type, "qseedv3")) {
  3090. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3;
  3091. } else if (!rc && !strcmp(type, "qseedv3lite")) {
  3092. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3LITE;
  3093. } else if (!rc && !strcmp(type, "qseedv2")) {
  3094. cfg->qseed_type = SDE_SSPP_SCALER_QSEED2;
  3095. } else if (rc) {
  3096. SDE_DEBUG("invalid QSEED configuration\n");
  3097. rc = 0;
  3098. }
  3099. rc = of_property_read_string(np, sde_prop[CSC_TYPE].prop_name, &type);
  3100. if (!rc && !strcmp(type, "csc")) {
  3101. cfg->csc_type = SDE_SSPP_CSC;
  3102. } else if (!rc && !strcmp(type, "csc-10bit")) {
  3103. cfg->csc_type = SDE_SSPP_CSC_10BIT;
  3104. } else if (rc) {
  3105. SDE_DEBUG("invalid csc configuration\n");
  3106. rc = 0;
  3107. }
  3108. /*
  3109. * Current SDE support only Smart DMA 2.0-2.5.
  3110. * No support for Smart DMA 1.0 yet.
  3111. */
  3112. cfg->smart_dma_rev = 0;
  3113. dma_rc = of_property_read_string(np, sde_prop[SMART_DMA_REV].prop_name,
  3114. &type);
  3115. if (dma_rc) {
  3116. SDE_DEBUG("invalid SMART_DMA_REV node in device tree: %d\n",
  3117. dma_rc);
  3118. } else if (!strcmp(type, "smart_dma_v2p5")) {
  3119. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2p5;
  3120. } else if (!strcmp(type, "smart_dma_v2")) {
  3121. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2;
  3122. } else if (!strcmp(type, "smart_dma_v1")) {
  3123. SDE_ERROR("smart dma 1.0 is not supported in SDE\n");
  3124. } else {
  3125. SDE_DEBUG("unknown smart dma version\n");
  3126. }
  3127. cfg->has_src_split = PROP_VALUE_ACCESS(prop_value, SRC_SPLIT, 0);
  3128. cfg->has_dim_layer = PROP_VALUE_ACCESS(prop_value, DIM_LAYER, 0);
  3129. cfg->has_idle_pc = PROP_VALUE_ACCESS(prop_value, IDLE_PC, 0);
  3130. cfg->pipe_order_type = PROP_VALUE_ACCESS(prop_value,
  3131. PIPE_ORDER_VERSION, 0);
  3132. rc = sde_limit_parse_dt(np, cfg);
  3133. if (rc)
  3134. SDE_DEBUG("parsing of sde limit failed\n");
  3135. end:
  3136. kfree(prop_value);
  3137. return rc;
  3138. }
  3139. static int sde_parse_reg_dma_dt(struct device_node *np,
  3140. struct sde_mdss_cfg *sde_cfg)
  3141. {
  3142. int rc = 0, i, prop_count[REG_DMA_PROP_MAX];
  3143. struct sde_prop_value *prop_value = NULL;
  3144. u32 off_count;
  3145. bool prop_exists[REG_DMA_PROP_MAX];
  3146. prop_value = kcalloc(REG_DMA_PROP_MAX,
  3147. sizeof(struct sde_prop_value), GFP_KERNEL);
  3148. if (!prop_value) {
  3149. rc = -ENOMEM;
  3150. goto end;
  3151. }
  3152. rc = _validate_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3153. prop_count, &off_count);
  3154. if (rc || !off_count)
  3155. goto end;
  3156. rc = _read_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3157. prop_count, prop_exists, prop_value);
  3158. if (rc)
  3159. goto end;
  3160. sde_cfg->reg_dma_count = off_count;
  3161. sde_cfg->dma_cfg.base = PROP_VALUE_ACCESS(prop_value, REG_DMA_OFF, 0);
  3162. sde_cfg->dma_cfg.version = PROP_VALUE_ACCESS(prop_value,
  3163. REG_DMA_VERSION, 0);
  3164. sde_cfg->dma_cfg.trigger_sel_off = PROP_VALUE_ACCESS(prop_value,
  3165. REG_DMA_TRIGGER_OFF, 0);
  3166. sde_cfg->dma_cfg.broadcast_disabled = PROP_VALUE_ACCESS(prop_value,
  3167. REG_DMA_BROADCAST_DISABLED, 0);
  3168. sde_cfg->dma_cfg.xin_id = PROP_VALUE_ACCESS(prop_value,
  3169. REG_DMA_XIN_ID, 0);
  3170. sde_cfg->dma_cfg.clk_ctrl = SDE_CLK_CTRL_LUTDMA;
  3171. sde_cfg->dma_cfg.vbif_idx = VBIF_RT;
  3172. for (i = 0; i < sde_cfg->mdp_count; i++) {
  3173. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].reg_off =
  3174. PROP_BITVALUE_ACCESS(prop_value,
  3175. REG_DMA_CLK_CTRL, 0, 0);
  3176. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].bit_off =
  3177. PROP_BITVALUE_ACCESS(prop_value,
  3178. REG_DMA_CLK_CTRL, 0, 1);
  3179. }
  3180. end:
  3181. kfree(prop_value);
  3182. /* reg dma is optional feature hence return 0 */
  3183. return 0;
  3184. }
  3185. static int _sde_perf_parse_dt_validate(struct device_node *np, int *prop_count)
  3186. {
  3187. int rc, len;
  3188. rc = _validate_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3189. prop_count, &len);
  3190. if (rc)
  3191. return rc;
  3192. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_DANGER_LUT], 1,
  3193. &prop_count[PERF_DANGER_LUT], NULL);
  3194. if (rc)
  3195. return rc;
  3196. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_LINEAR], 1,
  3197. &prop_count[PERF_SAFE_LUT_LINEAR], NULL);
  3198. if (rc)
  3199. return rc;
  3200. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_MACROTILE], 1,
  3201. &prop_count[PERF_SAFE_LUT_MACROTILE], NULL);
  3202. if (rc)
  3203. return rc;
  3204. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_NRT], 1,
  3205. &prop_count[PERF_SAFE_LUT_NRT], NULL);
  3206. if (rc)
  3207. return rc;
  3208. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_CWB], 1,
  3209. &prop_count[PERF_SAFE_LUT_CWB], NULL);
  3210. if (rc)
  3211. return rc;
  3212. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_LINEAR], 1,
  3213. &prop_count[PERF_QOS_LUT_LINEAR], NULL);
  3214. if (rc)
  3215. return rc;
  3216. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_MACROTILE], 1,
  3217. &prop_count[PERF_QOS_LUT_MACROTILE], NULL);
  3218. if (rc)
  3219. return rc;
  3220. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_NRT], 1,
  3221. &prop_count[PERF_QOS_LUT_NRT], NULL);
  3222. if (rc)
  3223. return rc;
  3224. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_CWB], 1,
  3225. &prop_count[PERF_QOS_LUT_CWB], NULL);
  3226. if (rc)
  3227. return rc;
  3228. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_CDP_SETTING], 1,
  3229. &prop_count[PERF_CDP_SETTING], NULL);
  3230. if (rc)
  3231. return rc;
  3232. rc = _validate_dt_entry(np,
  3233. &sde_perf_prop[PERF_QOS_LUT_MACROTILE_QSEED], 1,
  3234. &prop_count[PERF_QOS_LUT_MACROTILE_QSEED], NULL);
  3235. if (rc)
  3236. return rc;
  3237. rc = _validate_dt_entry(np,
  3238. &sde_perf_prop[PERF_SAFE_LUT_MACROTILE_QSEED], 1,
  3239. &prop_count[PERF_SAFE_LUT_MACROTILE_QSEED], NULL);
  3240. return rc;
  3241. }
  3242. static int _sde_perf_parse_dt_cfg_qos(struct sde_mdss_cfg *cfg, int *prop_count,
  3243. struct sde_prop_value *prop_value, bool *prop_exists)
  3244. {
  3245. int j, k;
  3246. if (prop_exists[PERF_DANGER_LUT] && prop_count[PERF_DANGER_LUT] <=
  3247. SDE_QOS_LUT_USAGE_MAX) {
  3248. for (j = 0; j < prop_count[PERF_DANGER_LUT]; j++) {
  3249. cfg->perf.danger_lut_tbl[j] =
  3250. PROP_VALUE_ACCESS(prop_value,
  3251. PERF_DANGER_LUT, j);
  3252. SDE_DEBUG("danger usage:%d lut:0x%x\n",
  3253. j, cfg->perf.danger_lut_tbl[j]);
  3254. }
  3255. }
  3256. for (j = 0; j < SDE_QOS_LUT_USAGE_MAX; j++) {
  3257. static const u32 safe_key[SDE_QOS_LUT_USAGE_MAX] = {
  3258. [SDE_QOS_LUT_USAGE_LINEAR] =
  3259. PERF_SAFE_LUT_LINEAR,
  3260. [SDE_QOS_LUT_USAGE_MACROTILE] =
  3261. PERF_SAFE_LUT_MACROTILE,
  3262. [SDE_QOS_LUT_USAGE_NRT] =
  3263. PERF_SAFE_LUT_NRT,
  3264. [SDE_QOS_LUT_USAGE_CWB] =
  3265. PERF_SAFE_LUT_CWB,
  3266. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  3267. PERF_SAFE_LUT_MACROTILE_QSEED,
  3268. };
  3269. const u32 entry_size = 2;
  3270. int m, count;
  3271. int key = safe_key[j];
  3272. if (!prop_exists[key])
  3273. continue;
  3274. count = prop_count[key] / entry_size;
  3275. cfg->perf.sfe_lut_tbl[j].entries = kcalloc(count,
  3276. sizeof(struct sde_qos_lut_entry), GFP_KERNEL);
  3277. if (!cfg->perf.sfe_lut_tbl[j].entries)
  3278. return -ENOMEM;
  3279. for (k = 0, m = 0; k < count; k++, m += entry_size) {
  3280. u64 lut_lo;
  3281. cfg->perf.sfe_lut_tbl[j].entries[k].fl =
  3282. PROP_VALUE_ACCESS(prop_value, key, m);
  3283. lut_lo = PROP_VALUE_ACCESS(prop_value, key, m + 1);
  3284. cfg->perf.sfe_lut_tbl[j].entries[k].lut = lut_lo;
  3285. SDE_DEBUG("safe usage:%d.%d fl:%d lut:0x%llx\n",
  3286. j, k,
  3287. cfg->perf.sfe_lut_tbl[j].entries[k].fl,
  3288. cfg->perf.sfe_lut_tbl[j].entries[k].lut);
  3289. }
  3290. cfg->perf.sfe_lut_tbl[j].nentry = count;
  3291. }
  3292. for (j = 0; j < SDE_QOS_LUT_USAGE_MAX; j++) {
  3293. static const u32 prop_key[SDE_QOS_LUT_USAGE_MAX] = {
  3294. [SDE_QOS_LUT_USAGE_LINEAR] =
  3295. PERF_QOS_LUT_LINEAR,
  3296. [SDE_QOS_LUT_USAGE_MACROTILE] =
  3297. PERF_QOS_LUT_MACROTILE,
  3298. [SDE_QOS_LUT_USAGE_NRT] =
  3299. PERF_QOS_LUT_NRT,
  3300. [SDE_QOS_LUT_USAGE_CWB] =
  3301. PERF_QOS_LUT_CWB,
  3302. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  3303. PERF_QOS_LUT_MACROTILE_QSEED,
  3304. };
  3305. const u32 entry_size = 3;
  3306. int m, count;
  3307. int key = prop_key[j];
  3308. if (!prop_exists[key])
  3309. continue;
  3310. count = prop_count[key] / entry_size;
  3311. cfg->perf.qos_lut_tbl[j].entries = kcalloc(count,
  3312. sizeof(struct sde_qos_lut_entry), GFP_KERNEL);
  3313. if (!cfg->perf.qos_lut_tbl[j].entries)
  3314. return -ENOMEM;
  3315. for (k = 0, m = 0; k < count; k++, m += entry_size) {
  3316. u64 lut_hi, lut_lo;
  3317. cfg->perf.qos_lut_tbl[j].entries[k].fl =
  3318. PROP_VALUE_ACCESS(prop_value, key, m);
  3319. lut_hi = PROP_VALUE_ACCESS(prop_value, key, m + 1);
  3320. lut_lo = PROP_VALUE_ACCESS(prop_value, key, m + 2);
  3321. cfg->perf.qos_lut_tbl[j].entries[k].lut =
  3322. (lut_hi << 32) | lut_lo;
  3323. SDE_DEBUG("usage:%d.%d fl:%d lut:0x%llx\n",
  3324. j, k,
  3325. cfg->perf.qos_lut_tbl[j].entries[k].fl,
  3326. cfg->perf.qos_lut_tbl[j].entries[k].lut);
  3327. }
  3328. cfg->perf.qos_lut_tbl[j].nentry = count;
  3329. }
  3330. return 0;
  3331. }
  3332. static void _sde_perf_parse_dt_cfg_populate(struct sde_mdss_cfg *cfg,
  3333. int *prop_count,
  3334. struct sde_prop_value *prop_value,
  3335. bool *prop_exists)
  3336. {
  3337. cfg->perf.max_bw_low =
  3338. prop_exists[PERF_MAX_BW_LOW] ?
  3339. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_LOW, 0) :
  3340. DEFAULT_MAX_BW_LOW;
  3341. cfg->perf.max_bw_high =
  3342. prop_exists[PERF_MAX_BW_HIGH] ?
  3343. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_HIGH, 0) :
  3344. DEFAULT_MAX_BW_HIGH;
  3345. cfg->perf.min_core_ib =
  3346. prop_exists[PERF_MIN_CORE_IB] ?
  3347. PROP_VALUE_ACCESS(prop_value, PERF_MIN_CORE_IB, 0) :
  3348. DEFAULT_MAX_BW_LOW;
  3349. cfg->perf.min_llcc_ib =
  3350. prop_exists[PERF_MIN_LLCC_IB] ?
  3351. PROP_VALUE_ACCESS(prop_value, PERF_MIN_LLCC_IB, 0) :
  3352. DEFAULT_MAX_BW_LOW;
  3353. cfg->perf.min_dram_ib =
  3354. prop_exists[PERF_MIN_DRAM_IB] ?
  3355. PROP_VALUE_ACCESS(prop_value, PERF_MIN_DRAM_IB, 0) :
  3356. DEFAULT_MAX_BW_LOW;
  3357. cfg->perf.undersized_prefill_lines =
  3358. prop_exists[PERF_UNDERSIZED_PREFILL_LINES] ?
  3359. PROP_VALUE_ACCESS(prop_value,
  3360. PERF_UNDERSIZED_PREFILL_LINES, 0) :
  3361. DEFAULT_UNDERSIZED_PREFILL_LINES;
  3362. cfg->perf.xtra_prefill_lines =
  3363. prop_exists[PERF_XTRA_PREFILL_LINES] ?
  3364. PROP_VALUE_ACCESS(prop_value,
  3365. PERF_XTRA_PREFILL_LINES, 0) :
  3366. DEFAULT_XTRA_PREFILL_LINES;
  3367. cfg->perf.dest_scale_prefill_lines =
  3368. prop_exists[PERF_DEST_SCALE_PREFILL_LINES] ?
  3369. PROP_VALUE_ACCESS(prop_value,
  3370. PERF_DEST_SCALE_PREFILL_LINES, 0) :
  3371. DEFAULT_DEST_SCALE_PREFILL_LINES;
  3372. cfg->perf.macrotile_prefill_lines =
  3373. prop_exists[PERF_MACROTILE_PREFILL_LINES] ?
  3374. PROP_VALUE_ACCESS(prop_value,
  3375. PERF_MACROTILE_PREFILL_LINES, 0) :
  3376. DEFAULT_MACROTILE_PREFILL_LINES;
  3377. cfg->perf.yuv_nv12_prefill_lines =
  3378. prop_exists[PERF_YUV_NV12_PREFILL_LINES] ?
  3379. PROP_VALUE_ACCESS(prop_value,
  3380. PERF_YUV_NV12_PREFILL_LINES, 0) :
  3381. DEFAULT_YUV_NV12_PREFILL_LINES;
  3382. cfg->perf.linear_prefill_lines =
  3383. prop_exists[PERF_LINEAR_PREFILL_LINES] ?
  3384. PROP_VALUE_ACCESS(prop_value,
  3385. PERF_LINEAR_PREFILL_LINES, 0) :
  3386. DEFAULT_LINEAR_PREFILL_LINES;
  3387. cfg->perf.downscaling_prefill_lines =
  3388. prop_exists[PERF_DOWNSCALING_PREFILL_LINES] ?
  3389. PROP_VALUE_ACCESS(prop_value,
  3390. PERF_DOWNSCALING_PREFILL_LINES, 0) :
  3391. DEFAULT_DOWNSCALING_PREFILL_LINES;
  3392. cfg->perf.amortizable_threshold =
  3393. prop_exists[PERF_AMORTIZABLE_THRESHOLD] ?
  3394. PROP_VALUE_ACCESS(prop_value,
  3395. PERF_AMORTIZABLE_THRESHOLD, 0) :
  3396. DEFAULT_AMORTIZABLE_THRESHOLD;
  3397. cfg->perf.num_mnoc_ports =
  3398. prop_exists[PERF_NUM_MNOC_PORTS] ?
  3399. PROP_VALUE_ACCESS(prop_value,
  3400. PERF_NUM_MNOC_PORTS, 0) :
  3401. DEFAULT_MNOC_PORTS;
  3402. cfg->perf.axi_bus_width =
  3403. prop_exists[PERF_AXI_BUS_WIDTH] ?
  3404. PROP_VALUE_ACCESS(prop_value,
  3405. PERF_AXI_BUS_WIDTH, 0) :
  3406. DEFAULT_AXI_BUS_WIDTH;
  3407. }
  3408. static int _sde_perf_parse_dt_cfg(struct device_node *np,
  3409. struct sde_mdss_cfg *cfg, int *prop_count,
  3410. struct sde_prop_value *prop_value, bool *prop_exists)
  3411. {
  3412. int rc, j;
  3413. const char *str = NULL;
  3414. /*
  3415. * The following performance parameters (e.g. core_ib_ff) are
  3416. * mapped directly as device tree string constants.
  3417. */
  3418. rc = of_property_read_string(np,
  3419. sde_perf_prop[PERF_CORE_IB_FF].prop_name, &str);
  3420. cfg->perf.core_ib_ff = rc ? DEFAULT_CORE_IB_FF : str;
  3421. rc = of_property_read_string(np,
  3422. sde_perf_prop[PERF_CORE_CLK_FF].prop_name, &str);
  3423. cfg->perf.core_clk_ff = rc ? DEFAULT_CORE_CLK_FF : str;
  3424. rc = of_property_read_string(np,
  3425. sde_perf_prop[PERF_COMP_RATIO_RT].prop_name, &str);
  3426. cfg->perf.comp_ratio_rt = rc ? DEFAULT_COMP_RATIO_RT : str;
  3427. rc = of_property_read_string(np,
  3428. sde_perf_prop[PERF_COMP_RATIO_NRT].prop_name, &str);
  3429. cfg->perf.comp_ratio_nrt = rc ? DEFAULT_COMP_RATIO_NRT : str;
  3430. rc = 0;
  3431. _sde_perf_parse_dt_cfg_populate(cfg, prop_count, prop_value,
  3432. prop_exists);
  3433. rc = _sde_perf_parse_dt_cfg_qos(cfg, prop_count, prop_value,
  3434. prop_exists);
  3435. if (rc)
  3436. return rc;
  3437. if (prop_exists[PERF_CDP_SETTING]) {
  3438. const u32 prop_size = 2;
  3439. u32 count = prop_count[PERF_CDP_SETTING] / prop_size;
  3440. count = min_t(u32, count, SDE_PERF_CDP_USAGE_MAX);
  3441. for (j = 0; j < count; j++) {
  3442. cfg->perf.cdp_cfg[j].rd_enable =
  3443. PROP_VALUE_ACCESS(prop_value,
  3444. PERF_CDP_SETTING, j * prop_size);
  3445. cfg->perf.cdp_cfg[j].wr_enable =
  3446. PROP_VALUE_ACCESS(prop_value,
  3447. PERF_CDP_SETTING, j * prop_size + 1);
  3448. SDE_DEBUG("cdp usage:%d rd:%d wr:%d\n",
  3449. j, cfg->perf.cdp_cfg[j].rd_enable,
  3450. cfg->perf.cdp_cfg[j].wr_enable);
  3451. }
  3452. cfg->has_cdp = true;
  3453. }
  3454. cfg->perf.cpu_mask =
  3455. prop_exists[PERF_CPU_MASK] ?
  3456. PROP_VALUE_ACCESS(prop_value, PERF_CPU_MASK, 0) :
  3457. DEFAULT_CPU_MASK;
  3458. cfg->perf.cpu_dma_latency =
  3459. prop_exists[PERF_CPU_DMA_LATENCY] ?
  3460. PROP_VALUE_ACCESS(prop_value, PERF_CPU_DMA_LATENCY, 0) :
  3461. DEFAULT_CPU_DMA_LATENCY;
  3462. return 0;
  3463. }
  3464. static int sde_perf_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3465. {
  3466. int rc, prop_count[PERF_PROP_MAX];
  3467. struct sde_prop_value *prop_value = NULL;
  3468. bool prop_exists[PERF_PROP_MAX];
  3469. if (!cfg) {
  3470. SDE_ERROR("invalid argument\n");
  3471. rc = -EINVAL;
  3472. goto end;
  3473. }
  3474. prop_value = kzalloc(PERF_PROP_MAX *
  3475. sizeof(struct sde_prop_value), GFP_KERNEL);
  3476. if (!prop_value) {
  3477. rc = -ENOMEM;
  3478. goto end;
  3479. }
  3480. rc = _sde_perf_parse_dt_validate(np, prop_count);
  3481. if (rc)
  3482. goto freeprop;
  3483. rc = _read_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3484. prop_count, prop_exists, prop_value);
  3485. if (rc)
  3486. goto freeprop;
  3487. rc = _sde_perf_parse_dt_cfg(np, cfg, prop_count, prop_value,
  3488. prop_exists);
  3489. freeprop:
  3490. kfree(prop_value);
  3491. end:
  3492. return rc;
  3493. }
  3494. static int sde_parse_merge_3d_dt(struct device_node *np,
  3495. struct sde_mdss_cfg *sde_cfg)
  3496. {
  3497. int rc, prop_count[HW_PROP_MAX], off_count, i;
  3498. struct sde_prop_value *prop_value = NULL;
  3499. bool prop_exists[HW_PROP_MAX];
  3500. struct sde_merge_3d_cfg *merge_3d;
  3501. prop_value = kcalloc(HW_PROP_MAX, sizeof(struct sde_prop_value),
  3502. GFP_KERNEL);
  3503. if (!prop_value)
  3504. return -ENOMEM;
  3505. rc = _validate_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3506. prop_count, &off_count);
  3507. if (rc)
  3508. goto end;
  3509. sde_cfg->merge_3d_count = off_count;
  3510. rc = _read_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3511. prop_count,
  3512. prop_exists, prop_value);
  3513. if (rc) {
  3514. sde_cfg->merge_3d_count = 0;
  3515. goto end;
  3516. }
  3517. for (i = 0; i < off_count; i++) {
  3518. merge_3d = sde_cfg->merge_3d + i;
  3519. merge_3d->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3520. merge_3d->id = MERGE_3D_0 + i;
  3521. snprintf(merge_3d->name, SDE_HW_BLK_NAME_LEN, "merge_3d_%u",
  3522. merge_3d->id - MERGE_3D_0);
  3523. merge_3d->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3524. }
  3525. end:
  3526. kfree(prop_value);
  3527. return rc;
  3528. }
  3529. static int sde_qdss_parse_dt(struct device_node *np,
  3530. struct sde_mdss_cfg *sde_cfg)
  3531. {
  3532. int rc, prop_count[HW_PROP_MAX], i;
  3533. struct sde_prop_value *prop_value = NULL;
  3534. bool prop_exists[HW_PROP_MAX];
  3535. u32 off_count;
  3536. struct sde_qdss_cfg *qdss;
  3537. if (!sde_cfg) {
  3538. SDE_ERROR("invalid argument\n");
  3539. return -EINVAL;
  3540. }
  3541. prop_value = kzalloc(HW_PROP_MAX *
  3542. sizeof(struct sde_prop_value), GFP_KERNEL);
  3543. if (!prop_value)
  3544. return -ENOMEM;
  3545. rc = _validate_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop),
  3546. prop_count, &off_count);
  3547. if (rc) {
  3548. sde_cfg->qdss_count = 0;
  3549. goto end;
  3550. }
  3551. sde_cfg->qdss_count = off_count;
  3552. rc = _read_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop), prop_count,
  3553. prop_exists, prop_value);
  3554. if (rc)
  3555. goto end;
  3556. for (i = 0; i < off_count; i++) {
  3557. qdss = sde_cfg->qdss + i;
  3558. qdss->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3559. qdss->id = QDSS_0 + i;
  3560. snprintf(qdss->name, SDE_HW_BLK_NAME_LEN, "qdss_%u",
  3561. qdss->id - QDSS_0);
  3562. qdss->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3563. }
  3564. end:
  3565. kfree(prop_value);
  3566. return rc;
  3567. }
  3568. static int sde_hardware_format_caps(struct sde_mdss_cfg *sde_cfg,
  3569. uint32_t hw_rev)
  3570. {
  3571. int rc = 0;
  3572. uint32_t dma_list_size, vig_list_size, wb2_list_size;
  3573. uint32_t virt_vig_list_size, in_rot_list_size = 0;
  3574. uint32_t cursor_list_size = 0;
  3575. uint32_t index = 0;
  3576. const struct sde_format_extended *inline_fmt_tbl;
  3577. /* cursor input formats */
  3578. if (sde_cfg->has_cursor) {
  3579. cursor_list_size = ARRAY_SIZE(cursor_formats);
  3580. sde_cfg->cursor_formats = kcalloc(cursor_list_size,
  3581. sizeof(struct sde_format_extended), GFP_KERNEL);
  3582. if (!sde_cfg->cursor_formats) {
  3583. rc = -ENOMEM;
  3584. goto out;
  3585. }
  3586. index = sde_copy_formats(sde_cfg->cursor_formats,
  3587. cursor_list_size, 0, cursor_formats,
  3588. ARRAY_SIZE(cursor_formats));
  3589. }
  3590. /* DMA pipe input formats */
  3591. dma_list_size = ARRAY_SIZE(plane_formats);
  3592. sde_cfg->dma_formats = kcalloc(dma_list_size,
  3593. sizeof(struct sde_format_extended), GFP_KERNEL);
  3594. if (!sde_cfg->dma_formats) {
  3595. rc = -ENOMEM;
  3596. goto free_cursor;
  3597. }
  3598. index = sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  3599. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3600. /* ViG pipe input formats */
  3601. vig_list_size = ARRAY_SIZE(plane_formats_vig);
  3602. if (sde_cfg->has_vig_p010)
  3603. vig_list_size += ARRAY_SIZE(p010_ubwc_formats);
  3604. sde_cfg->vig_formats = kcalloc(vig_list_size,
  3605. sizeof(struct sde_format_extended), GFP_KERNEL);
  3606. if (!sde_cfg->vig_formats) {
  3607. rc = -ENOMEM;
  3608. goto free_dma;
  3609. }
  3610. index = sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  3611. 0, plane_formats_vig, ARRAY_SIZE(plane_formats_vig));
  3612. if (sde_cfg->has_vig_p010)
  3613. index += sde_copy_formats(sde_cfg->vig_formats,
  3614. vig_list_size, index, p010_ubwc_formats,
  3615. ARRAY_SIZE(p010_ubwc_formats));
  3616. /* Virtual ViG pipe input formats (all virt pipes use DMA formats) */
  3617. virt_vig_list_size = ARRAY_SIZE(plane_formats);
  3618. sde_cfg->virt_vig_formats = kcalloc(virt_vig_list_size,
  3619. sizeof(struct sde_format_extended), GFP_KERNEL);
  3620. if (!sde_cfg->virt_vig_formats) {
  3621. rc = -ENOMEM;
  3622. goto free_vig;
  3623. }
  3624. index = sde_copy_formats(sde_cfg->virt_vig_formats, virt_vig_list_size,
  3625. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3626. /* WB output formats */
  3627. wb2_list_size = ARRAY_SIZE(wb2_formats);
  3628. sde_cfg->wb_formats = kcalloc(wb2_list_size,
  3629. sizeof(struct sde_format_extended), GFP_KERNEL);
  3630. if (!sde_cfg->wb_formats) {
  3631. SDE_ERROR("failed to allocate wb format list\n");
  3632. rc = -ENOMEM;
  3633. goto free_virt;
  3634. }
  3635. index = sde_copy_formats(sde_cfg->wb_formats, wb2_list_size,
  3636. 0, wb2_formats, ARRAY_SIZE(wb2_formats));
  3637. /* Rotation enabled input formats */
  3638. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  3639. inline_fmt_tbl = true_inline_rot_v1_fmts;
  3640. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v1_fmts);
  3641. } else if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  3642. inline_fmt_tbl = true_inline_rot_v2_fmts;
  3643. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v2_fmts);
  3644. }
  3645. if (in_rot_list_size) {
  3646. sde_cfg->inline_rot_formats = kcalloc(in_rot_list_size,
  3647. sizeof(struct sde_format_extended), GFP_KERNEL);
  3648. if (!sde_cfg->inline_rot_formats) {
  3649. SDE_ERROR("failed to alloc inline rot format list\n");
  3650. rc = -ENOMEM;
  3651. goto free_wb;
  3652. }
  3653. index = sde_copy_formats(sde_cfg->inline_rot_formats,
  3654. in_rot_list_size, 0, inline_fmt_tbl, in_rot_list_size);
  3655. }
  3656. return 0;
  3657. free_wb:
  3658. kfree(sde_cfg->wb_formats);
  3659. free_virt:
  3660. kfree(sde_cfg->virt_vig_formats);
  3661. free_vig:
  3662. kfree(sde_cfg->vig_formats);
  3663. free_dma:
  3664. kfree(sde_cfg->dma_formats);
  3665. free_cursor:
  3666. if (sde_cfg->has_cursor)
  3667. kfree(sde_cfg->cursor_formats);
  3668. out:
  3669. return rc;
  3670. }
  3671. static void _sde_hw_setup_uidle(struct sde_uidle_cfg *uidle_cfg)
  3672. {
  3673. if (!uidle_cfg->uidle_rev)
  3674. return;
  3675. if ((IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev)) ||
  3676. (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev))) {
  3677. uidle_cfg->fal10_exit_cnt = SDE_UIDLE_FAL10_EXIT_CNT;
  3678. uidle_cfg->fal10_exit_danger = SDE_UIDLE_FAL10_EXIT_DANGER;
  3679. uidle_cfg->fal10_danger = SDE_UIDLE_FAL10_DANGER;
  3680. uidle_cfg->fal10_target_idle_time = SDE_UIDLE_FAL10_TARGET_IDLE;
  3681. uidle_cfg->fal1_target_idle_time = SDE_UIDLE_FAL1_TARGET_IDLE;
  3682. uidle_cfg->fal10_threshold = SDE_UIDLE_FAL10_THRESHOLD;
  3683. uidle_cfg->max_dwnscale = SDE_UIDLE_MAX_DWNSCALE;
  3684. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS;
  3685. uidle_cfg->debugfs_ctrl = true;
  3686. if (IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev))
  3687. set_bit(SDE_UIDLE_QACTIVE_OVERRIDE,
  3688. &uidle_cfg->features);
  3689. } else {
  3690. pr_err("invalid uidle rev:0x%x, disabling uidle\n",
  3691. uidle_cfg->uidle_rev);
  3692. uidle_cfg->uidle_rev = 0;
  3693. }
  3694. }
  3695. static int _sde_hardware_pre_caps(struct sde_mdss_cfg *sde_cfg, uint32_t hw_rev)
  3696. {
  3697. int rc = 0;
  3698. if (!sde_cfg)
  3699. return -EINVAL;
  3700. /* default settings for *MOST* targets */
  3701. sde_cfg->has_mixer_combined_alpha = true;
  3702. /* target specific settings */
  3703. if (IS_MSM8996_TARGET(hw_rev)) {
  3704. sde_cfg->perf.min_prefill_lines = 21;
  3705. sde_cfg->has_decimation = true;
  3706. sde_cfg->has_mixer_combined_alpha = false;
  3707. } else if (IS_MSM8998_TARGET(hw_rev)) {
  3708. sde_cfg->has_wb_ubwc = true;
  3709. sde_cfg->perf.min_prefill_lines = 25;
  3710. sde_cfg->vbif_qos_nlvl = 4;
  3711. sde_cfg->ts_prefill_rev = 1;
  3712. sde_cfg->has_decimation = true;
  3713. sde_cfg->has_cursor = true;
  3714. sde_cfg->has_hdr = true;
  3715. sde_cfg->has_mixer_combined_alpha = false;
  3716. } else if (IS_SDM845_TARGET(hw_rev)) {
  3717. sde_cfg->has_wb_ubwc = true;
  3718. sde_cfg->has_cwb_support = true;
  3719. sde_cfg->perf.min_prefill_lines = 24;
  3720. sde_cfg->vbif_qos_nlvl = 8;
  3721. sde_cfg->ts_prefill_rev = 2;
  3722. sde_cfg->sui_misr_supported = true;
  3723. sde_cfg->sui_block_xin_mask = 0x3F71;
  3724. sde_cfg->has_decimation = true;
  3725. sde_cfg->has_hdr = true;
  3726. sde_cfg->has_vig_p010 = true;
  3727. } else if (IS_SDM670_TARGET(hw_rev)) {
  3728. sde_cfg->has_wb_ubwc = true;
  3729. sde_cfg->perf.min_prefill_lines = 24;
  3730. sde_cfg->vbif_qos_nlvl = 8;
  3731. sde_cfg->ts_prefill_rev = 2;
  3732. sde_cfg->has_decimation = true;
  3733. sde_cfg->has_hdr = true;
  3734. sde_cfg->has_vig_p010 = true;
  3735. } else if (IS_SM8150_TARGET(hw_rev)) {
  3736. sde_cfg->has_cwb_support = true;
  3737. sde_cfg->has_wb_ubwc = true;
  3738. sde_cfg->has_qsync = true;
  3739. sde_cfg->has_hdr = true;
  3740. sde_cfg->has_hdr_plus = true;
  3741. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3742. sde_cfg->has_vig_p010 = true;
  3743. sde_cfg->perf.min_prefill_lines = 24;
  3744. sde_cfg->vbif_qos_nlvl = 8;
  3745. sde_cfg->ts_prefill_rev = 2;
  3746. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3747. sde_cfg->delay_prg_fetch_start = true;
  3748. sde_cfg->sui_ns_allowed = true;
  3749. sde_cfg->sui_misr_supported = true;
  3750. sde_cfg->sui_block_xin_mask = 0x3F71;
  3751. sde_cfg->has_sui_blendstage = true;
  3752. sde_cfg->has_qos_fl_nocalc = true;
  3753. sde_cfg->has_3d_merge_reset = true;
  3754. sde_cfg->has_decimation = true;
  3755. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3756. } else if (IS_SDMSHRIKE_TARGET(hw_rev)) {
  3757. sde_cfg->has_wb_ubwc = true;
  3758. sde_cfg->perf.min_prefill_lines = 24;
  3759. sde_cfg->vbif_qos_nlvl = 8;
  3760. sde_cfg->ts_prefill_rev = 2;
  3761. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3762. sde_cfg->delay_prg_fetch_start = true;
  3763. sde_cfg->has_decimation = true;
  3764. sde_cfg->has_hdr = true;
  3765. sde_cfg->has_vig_p010 = true;
  3766. } else if (IS_SM6150_TARGET(hw_rev)) {
  3767. sde_cfg->has_cwb_support = true;
  3768. sde_cfg->has_qsync = true;
  3769. sde_cfg->perf.min_prefill_lines = 24;
  3770. sde_cfg->vbif_qos_nlvl = 8;
  3771. sde_cfg->ts_prefill_rev = 2;
  3772. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3773. sde_cfg->delay_prg_fetch_start = true;
  3774. sde_cfg->sui_ns_allowed = true;
  3775. sde_cfg->sui_misr_supported = true;
  3776. sde_cfg->has_decimation = true;
  3777. sde_cfg->sui_block_xin_mask = 0x2EE1;
  3778. sde_cfg->has_sui_blendstage = true;
  3779. sde_cfg->has_qos_fl_nocalc = true;
  3780. sde_cfg->has_3d_merge_reset = true;
  3781. sde_cfg->has_hdr = true;
  3782. sde_cfg->has_vig_p010 = true;
  3783. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3784. } else if (IS_SDMMAGPIE_TARGET(hw_rev)) {
  3785. sde_cfg->has_cwb_support = true;
  3786. sde_cfg->has_wb_ubwc = true;
  3787. sde_cfg->has_qsync = true;
  3788. sde_cfg->perf.min_prefill_lines = 24;
  3789. sde_cfg->vbif_qos_nlvl = 8;
  3790. sde_cfg->ts_prefill_rev = 2;
  3791. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3792. sde_cfg->delay_prg_fetch_start = true;
  3793. sde_cfg->sui_ns_allowed = true;
  3794. sde_cfg->sui_misr_supported = true;
  3795. sde_cfg->sui_block_xin_mask = 0xE71;
  3796. sde_cfg->has_sui_blendstage = true;
  3797. sde_cfg->has_qos_fl_nocalc = true;
  3798. sde_cfg->has_3d_merge_reset = true;
  3799. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3800. } else if (IS_KONA_TARGET(hw_rev)) {
  3801. sde_cfg->has_cwb_support = true;
  3802. sde_cfg->has_wb_ubwc = true;
  3803. sde_cfg->has_qsync = true;
  3804. sde_cfg->perf.min_prefill_lines = 35;
  3805. sde_cfg->vbif_qos_nlvl = 8;
  3806. sde_cfg->ts_prefill_rev = 2;
  3807. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3808. sde_cfg->delay_prg_fetch_start = true;
  3809. sde_cfg->sui_ns_allowed = true;
  3810. sde_cfg->sui_misr_supported = true;
  3811. sde_cfg->sui_block_xin_mask = 0x3F71;
  3812. sde_cfg->has_sui_blendstage = true;
  3813. sde_cfg->has_qos_fl_nocalc = true;
  3814. sde_cfg->has_3d_merge_reset = true;
  3815. sde_cfg->has_hdr = true;
  3816. sde_cfg->has_hdr_plus = true;
  3817. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3818. sde_cfg->has_vig_p010 = true;
  3819. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3820. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_0;
  3821. sde_cfg->inline_disable_const_clr = true;
  3822. } else if (IS_SAIPAN_TARGET(hw_rev)) {
  3823. sde_cfg->has_cwb_support = true;
  3824. sde_cfg->has_wb_ubwc = true;
  3825. sde_cfg->has_qsync = true;
  3826. sde_cfg->perf.min_prefill_lines = 24;
  3827. sde_cfg->vbif_qos_nlvl = 8;
  3828. sde_cfg->ts_prefill_rev = 2;
  3829. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3830. sde_cfg->delay_prg_fetch_start = true;
  3831. sde_cfg->sui_ns_allowed = true;
  3832. sde_cfg->sui_misr_supported = true;
  3833. sde_cfg->sui_block_xin_mask = 0xE71;
  3834. sde_cfg->has_sui_blendstage = true;
  3835. sde_cfg->has_qos_fl_nocalc = true;
  3836. sde_cfg->has_3d_merge_reset = true;
  3837. sde_cfg->has_hdr = true;
  3838. sde_cfg->has_hdr_plus = true;
  3839. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3840. sde_cfg->has_vig_p010 = true;
  3841. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3842. sde_cfg->inline_disable_const_clr = true;
  3843. } else if (IS_SDMTRINKET_TARGET(hw_rev)) {
  3844. sde_cfg->has_cwb_support = true;
  3845. sde_cfg->has_qsync = true;
  3846. sde_cfg->perf.min_prefill_lines = 24;
  3847. sde_cfg->vbif_qos_nlvl = 8;
  3848. sde_cfg->ts_prefill_rev = 2;
  3849. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3850. sde_cfg->delay_prg_fetch_start = true;
  3851. sde_cfg->sui_ns_allowed = true;
  3852. sde_cfg->sui_misr_supported = true;
  3853. sde_cfg->sui_block_xin_mask = 0xC61;
  3854. sde_cfg->has_hdr = false;
  3855. sde_cfg->has_sui_blendstage = true;
  3856. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3857. } else if (IS_BENGAL_TARGET(hw_rev)) {
  3858. sde_cfg->has_cwb_support = false;
  3859. sde_cfg->has_qsync = true;
  3860. sde_cfg->perf.min_prefill_lines = 24;
  3861. sde_cfg->vbif_qos_nlvl = 8;
  3862. sde_cfg->ts_prefill_rev = 2;
  3863. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3864. sde_cfg->delay_prg_fetch_start = true;
  3865. sde_cfg->sui_ns_allowed = true;
  3866. sde_cfg->sui_misr_supported = true;
  3867. sde_cfg->sui_block_xin_mask = 0xC01;
  3868. sde_cfg->has_hdr = false;
  3869. sde_cfg->has_sui_blendstage = true;
  3870. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3871. } else if (IS_LAHAINA_TARGET(hw_rev)) {
  3872. sde_cfg->has_cwb_support = true;
  3873. sde_cfg->has_wb_ubwc = true;
  3874. sde_cfg->has_qsync = true;
  3875. sde_cfg->perf.min_prefill_lines = 24;
  3876. sde_cfg->vbif_qos_nlvl = 8;
  3877. sde_cfg->ts_prefill_rev = 2;
  3878. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3879. sde_cfg->delay_prg_fetch_start = true;
  3880. sde_cfg->sui_ns_allowed = true;
  3881. sde_cfg->sui_misr_supported = true;
  3882. sde_cfg->sui_block_xin_mask = 0x3F71;
  3883. sde_cfg->has_3d_merge_reset = true;
  3884. sde_cfg->has_hdr = true;
  3885. sde_cfg->has_hdr_plus = true;
  3886. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  3887. sde_cfg->has_vig_p010 = true;
  3888. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_0;
  3889. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_1;
  3890. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3891. } else {
  3892. SDE_ERROR("unsupported chipset id:%X\n", hw_rev);
  3893. sde_cfg->perf.min_prefill_lines = 0xffff;
  3894. rc = -ENODEV;
  3895. }
  3896. if (!rc)
  3897. rc = sde_hardware_format_caps(sde_cfg, hw_rev);
  3898. _sde_hw_setup_uidle(&sde_cfg->uidle_cfg);
  3899. return rc;
  3900. }
  3901. static int _sde_hardware_post_caps(struct sde_mdss_cfg *sde_cfg,
  3902. uint32_t hw_rev)
  3903. {
  3904. int rc = 0, i;
  3905. u32 max_horz_deci = 0, max_vert_deci = 0;
  3906. if (!sde_cfg)
  3907. return -EINVAL;
  3908. if (sde_cfg->has_sui_blendstage)
  3909. sde_cfg->sui_supported_blendstage =
  3910. sde_cfg->max_mixer_blendstages - SDE_STAGE_0;
  3911. for (i = 0; i < sde_cfg->sspp_count; i++) {
  3912. if (sde_cfg->sspp[i].sblk) {
  3913. max_horz_deci = max(max_horz_deci,
  3914. sde_cfg->sspp[i].sblk->maxhdeciexp);
  3915. max_vert_deci = max(max_vert_deci,
  3916. sde_cfg->sspp[i].sblk->maxvdeciexp);
  3917. }
  3918. if (sde_cfg->has_qos_fl_nocalc)
  3919. set_bit(SDE_PERF_SSPP_QOS_FL_NOCALC,
  3920. &sde_cfg->sspp[i].perf_features);
  3921. /*
  3922. * set sec-ui blocked SSPP feature flag based on blocked
  3923. * xin-mask if sec-ui-misr feature is enabled;
  3924. */
  3925. if (sde_cfg->sui_misr_supported
  3926. && (sde_cfg->sui_block_xin_mask
  3927. & BIT(sde_cfg->sspp[i].xin_id)))
  3928. set_bit(SDE_SSPP_BLOCK_SEC_UI,
  3929. &sde_cfg->sspp[i].features);
  3930. }
  3931. /* this should be updated based on HW rev in future */
  3932. sde_cfg->max_lm_per_display = MAX_LM_PER_DISPLAY;
  3933. if (max_horz_deci)
  3934. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  3935. max_horz_deci;
  3936. else
  3937. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  3938. MAX_DOWNSCALE_RATIO;
  3939. if (max_vert_deci)
  3940. sde_cfg->max_display_height =
  3941. MAX_DISPLAY_HEIGHT_WITH_DECIMATION * max_vert_deci;
  3942. else
  3943. sde_cfg->max_display_height = MAX_DISPLAY_HEIGHT_WITH_DECIMATION
  3944. * MAX_DOWNSCALE_RATIO;
  3945. sde_cfg->min_display_height = MIN_DISPLAY_HEIGHT;
  3946. sde_cfg->min_display_width = MIN_DISPLAY_WIDTH;
  3947. return rc;
  3948. }
  3949. void sde_hw_catalog_deinit(struct sde_mdss_cfg *sde_cfg)
  3950. {
  3951. int i, j;
  3952. if (!sde_cfg)
  3953. return;
  3954. sde_hw_catalog_irq_offset_list_delete(&sde_cfg->irq_offset_list);
  3955. for (i = 0; i < sde_cfg->sspp_count; i++)
  3956. kfree(sde_cfg->sspp[i].sblk);
  3957. for (i = 0; i < sde_cfg->mixer_count; i++)
  3958. kfree(sde_cfg->mixer[i].sblk);
  3959. for (i = 0; i < sde_cfg->wb_count; i++)
  3960. kfree(sde_cfg->wb[i].sblk);
  3961. for (i = 0; i < sde_cfg->dspp_count; i++)
  3962. kfree(sde_cfg->dspp[i].sblk);
  3963. if (sde_cfg->ds_count)
  3964. kfree(sde_cfg->ds[0].top);
  3965. for (i = 0; i < sde_cfg->pingpong_count; i++)
  3966. kfree(sde_cfg->pingpong[i].sblk);
  3967. for (i = 0; i < sde_cfg->vbif_count; i++) {
  3968. kfree(sde_cfg->vbif[i].dynamic_ot_rd_tbl.cfg);
  3969. kfree(sde_cfg->vbif[i].dynamic_ot_wr_tbl.cfg);
  3970. for (j = VBIF_RT_CLIENT; j < VBIF_MAX_CLIENT; j++)
  3971. kfree(sde_cfg->vbif[i].qos_tbl[j].priority_lvl);
  3972. }
  3973. for (i = 0; i < sde_cfg->limit_count; i++) {
  3974. kfree(sde_cfg->limit_cfg[i].vector_cfg);
  3975. kfree(sde_cfg->limit_cfg[i].value_cfg);
  3976. }
  3977. for (i = 0; i < SDE_QOS_LUT_USAGE_MAX; i++) {
  3978. kfree(sde_cfg->perf.sfe_lut_tbl[i].entries);
  3979. kfree(sde_cfg->perf.qos_lut_tbl[i].entries);
  3980. }
  3981. kfree(sde_cfg->dma_formats);
  3982. kfree(sde_cfg->cursor_formats);
  3983. kfree(sde_cfg->vig_formats);
  3984. kfree(sde_cfg->wb_formats);
  3985. kfree(sde_cfg->virt_vig_formats);
  3986. kfree(sde_cfg->inline_rot_formats);
  3987. kfree(sde_cfg);
  3988. }
  3989. /*************************************************************
  3990. * hardware catalog init
  3991. *************************************************************/
  3992. struct sde_mdss_cfg *sde_hw_catalog_init(struct drm_device *dev, u32 hw_rev)
  3993. {
  3994. int rc;
  3995. struct sde_mdss_cfg *sde_cfg;
  3996. struct device_node *np = dev->dev->of_node;
  3997. sde_cfg = kzalloc(sizeof(*sde_cfg), GFP_KERNEL);
  3998. if (!sde_cfg)
  3999. return ERR_PTR(-ENOMEM);
  4000. sde_cfg->hwversion = hw_rev;
  4001. INIT_LIST_HEAD(&sde_cfg->irq_offset_list);
  4002. rc = _sde_hardware_pre_caps(sde_cfg, hw_rev);
  4003. if (rc)
  4004. goto end;
  4005. rc = sde_top_parse_dt(np, sde_cfg);
  4006. if (rc)
  4007. goto end;
  4008. rc = sde_perf_parse_dt(np, sde_cfg);
  4009. if (rc)
  4010. goto end;
  4011. rc = sde_rot_parse_dt(np, sde_cfg);
  4012. if (rc)
  4013. goto end;
  4014. /* uidle must be done before sspp and ctl,
  4015. * so if something goes wrong, we won't
  4016. * enable it in ctl and sspp.
  4017. */
  4018. rc = sde_uidle_parse_dt(np, sde_cfg);
  4019. if (rc)
  4020. goto end;
  4021. rc = sde_ctl_parse_dt(np, sde_cfg);
  4022. if (rc)
  4023. goto end;
  4024. rc = sde_sspp_parse_dt(np, sde_cfg);
  4025. if (rc)
  4026. goto end;
  4027. rc = sde_dspp_top_parse_dt(np, sde_cfg);
  4028. if (rc)
  4029. goto end;
  4030. rc = sde_dspp_parse_dt(np, sde_cfg);
  4031. if (rc)
  4032. goto end;
  4033. rc = sde_ds_parse_dt(np, sde_cfg);
  4034. if (rc)
  4035. goto end;
  4036. rc = sde_dsc_parse_dt(np, sde_cfg);
  4037. if (rc)
  4038. goto end;
  4039. rc = sde_pp_parse_dt(np, sde_cfg);
  4040. if (rc)
  4041. goto end;
  4042. /* mixer parsing should be done after dspp,
  4043. * ds and pp for mapping setup
  4044. */
  4045. rc = sde_mixer_parse_dt(np, sde_cfg);
  4046. if (rc)
  4047. goto end;
  4048. rc = sde_intf_parse_dt(np, sde_cfg);
  4049. if (rc)
  4050. goto end;
  4051. rc = sde_wb_parse_dt(np, sde_cfg);
  4052. if (rc)
  4053. goto end;
  4054. /* cdm parsing should be done after intf and wb for mapping setup */
  4055. rc = sde_cdm_parse_dt(np, sde_cfg);
  4056. if (rc)
  4057. goto end;
  4058. rc = sde_vbif_parse_dt(np, sde_cfg);
  4059. if (rc)
  4060. goto end;
  4061. rc = sde_parse_reg_dma_dt(np, sde_cfg);
  4062. if (rc)
  4063. goto end;
  4064. rc = sde_parse_merge_3d_dt(np, sde_cfg);
  4065. if (rc)
  4066. goto end;
  4067. rc = sde_qdss_parse_dt(np, sde_cfg);
  4068. if (rc)
  4069. goto end;
  4070. rc = _sde_hardware_post_caps(sde_cfg, hw_rev);
  4071. if (rc)
  4072. goto end;
  4073. return sde_cfg;
  4074. end:
  4075. sde_hw_catalog_deinit(sde_cfg);
  4076. return NULL;
  4077. }