dp_tx.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  32. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  33. #else
  34. #ifdef TX_PER_VDEV_DESC_POOL
  35. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  39. #define DP_TX_GET_RING_ID(vdev) qdf_get_cpu()
  40. #endif /* TX_PER_VDEV_DESC_POOL */
  41. #endif /* TX_PER_PDEV_DESC_POOL */
  42. /* TODO Add support in TSO */
  43. #define DP_DESC_NUM_FRAG(x) 0
  44. /* disable TQM_BYPASS */
  45. #define TQM_BYPASS_WAR 0
  46. /**
  47. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  48. * @vdev: DP Virtual device handle
  49. * @nbuf: Buffer pointer
  50. * @queue: queue ids container for nbuf
  51. *
  52. * TX packet queue has 2 instances, software descriptors id and dma ring id
  53. * Based on tx feature and hardware configuration queue id combination could be
  54. * different.
  55. * For example -
  56. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  57. * With no XPS,lock based resource protection, Descriptor pool ids are different
  58. * for each vdev, dma ring id will be same as single pdev id
  59. *
  60. * Return: None
  61. */
  62. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  63. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  64. {
  65. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  66. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  67. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  68. "%s, pool_id:%d ring_id: %d\n",
  69. __func__, queue->desc_pool_id, queue->ring_id);
  70. return;
  71. }
  72. /**
  73. * dp_tx_desc_release() - Release Tx Descriptor
  74. * @tx_desc : Tx Descriptor
  75. * @desc_pool_id: Descriptor Pool ID
  76. *
  77. * Deallocate all resources attached to Tx descriptor and free the Tx
  78. * descriptor.
  79. *
  80. * Return:
  81. */
  82. static void
  83. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  84. {
  85. struct dp_pdev *pdev = tx_desc->pdev;
  86. struct dp_soc *soc;
  87. uint8_t comp_status = 0;
  88. qdf_assert(pdev);
  89. soc = pdev->soc;
  90. DP_STATS_INC(tx_desc->vdev, tx_i.freed.num, 1);
  91. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  92. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  93. qdf_atomic_dec(&pdev->num_tx_outstanding);
  94. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  95. qdf_atomic_dec(&pdev->num_tx_exception);
  96. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  97. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  98. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  99. else
  100. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  101. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  102. "Tx Completion Release desc %d status %d outstanding %d\n",
  103. tx_desc->id, comp_status,
  104. qdf_atomic_read(&pdev->num_tx_outstanding));
  105. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  106. return;
  107. }
  108. /**
  109. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  110. * @vdev: DP vdev Handle
  111. * @nbuf: skb
  112. *
  113. * Prepares and fills HTT metadata in the frame pre-header for special frames
  114. * that should be transmitted using varying transmit parameters.
  115. * There are 2 VDEV modes that currently needs this special metadata -
  116. * 1) Mesh Mode
  117. * 2) DSRC Mode
  118. *
  119. * Return: HTT metadata size
  120. *
  121. */
  122. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  123. uint32_t *meta_data)
  124. {
  125. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  126. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  127. uint8_t htt_desc_size;
  128. /* Size rounded of multiple of 8 bytes */
  129. uint8_t htt_desc_size_aligned;
  130. uint8_t *hdr = NULL;
  131. qdf_nbuf_unshare(nbuf);
  132. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  133. /*
  134. * Metadata - HTT MSDU Extension header
  135. */
  136. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  137. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  138. if (vdev->mesh_vdev) {
  139. /* Fill and add HTT metaheader */
  140. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  141. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  142. } else if (vdev->opmode == wlan_op_mode_ocb) {
  143. /* Todo - Add support for DSRC */
  144. }
  145. return htt_desc_size_aligned;
  146. }
  147. /**
  148. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  149. * @tso_seg: TSO segment to process
  150. * @ext_desc: Pointer to MSDU extension descriptor
  151. *
  152. * Return: void
  153. */
  154. #if defined(FEATURE_TSO)
  155. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  156. void *ext_desc)
  157. {
  158. uint8_t num_frag;
  159. uint32_t tso_flags;
  160. /*
  161. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  162. * tcp_flag_mask
  163. *
  164. * Checksum enable flags are set in TCL descriptor and not in Extension
  165. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  166. */
  167. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  168. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  169. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  170. tso_seg->tso_flags.ip_len);
  171. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  172. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  173. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  174. uint32_t lo = 0;
  175. uint32_t hi = 0;
  176. qdf_dmaaddr_to_32s(
  177. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  178. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  179. tso_seg->tso_frags[num_frag].length);
  180. }
  181. return;
  182. }
  183. #else
  184. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  185. void *ext_desc)
  186. {
  187. return;
  188. }
  189. #endif
  190. /**
  191. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  192. * @vdev: virtual device handle
  193. * @msdu: network buffer
  194. * @msdu_info: meta data associated with the msdu
  195. *
  196. * Return: QDF_STATUS_SUCCESS success
  197. */
  198. #if defined(FEATURE_TSO)
  199. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  200. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  201. {
  202. struct qdf_tso_seg_elem_t *tso_seg;
  203. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  204. struct dp_soc *soc = vdev->pdev->soc;
  205. struct qdf_tso_info_t *tso_info;
  206. tso_info = &msdu_info->u.tso_info;
  207. tso_info->curr_seg = NULL;
  208. tso_info->tso_seg_list = NULL;
  209. tso_info->num_segs = num_seg;
  210. msdu_info->frm_type = dp_tx_frm_tso;
  211. while (num_seg) {
  212. tso_seg = dp_tx_tso_desc_alloc(
  213. soc, msdu_info->tx_queue.desc_pool_id);
  214. if (tso_seg) {
  215. tso_seg->next = tso_info->tso_seg_list;
  216. tso_info->tso_seg_list = tso_seg;
  217. num_seg--;
  218. } else {
  219. struct qdf_tso_seg_elem_t *next_seg;
  220. struct qdf_tso_seg_elem_t *free_seg =
  221. tso_info->tso_seg_list;
  222. while (free_seg) {
  223. next_seg = free_seg->next;
  224. dp_tx_tso_desc_free(soc,
  225. msdu_info->tx_queue.desc_pool_id,
  226. free_seg);
  227. free_seg = next_seg;
  228. }
  229. return QDF_STATUS_E_NOMEM;
  230. }
  231. }
  232. msdu_info->num_seg =
  233. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  234. tso_info->curr_seg = tso_info->tso_seg_list;
  235. return QDF_STATUS_SUCCESS;
  236. }
  237. #else
  238. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  239. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  240. {
  241. return QDF_STATUS_E_NOMEM;
  242. }
  243. #endif
  244. /**
  245. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  246. * @vdev: DP Vdev handle
  247. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  248. * @desc_pool_id: Descriptor Pool ID
  249. *
  250. * Return:
  251. */
  252. static
  253. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  254. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  255. {
  256. uint8_t i;
  257. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  258. struct dp_tx_seg_info_s *seg_info;
  259. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  260. struct dp_soc *soc = vdev->pdev->soc;
  261. /* Allocate an extension descriptor */
  262. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  263. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  264. if (!msdu_ext_desc)
  265. return NULL;
  266. if (qdf_unlikely(vdev->mesh_vdev)) {
  267. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  268. &msdu_info->meta_data[0],
  269. sizeof(struct htt_tx_msdu_desc_ext2_t));
  270. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  271. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  272. }
  273. switch (msdu_info->frm_type) {
  274. case dp_tx_frm_sg:
  275. case dp_tx_frm_me:
  276. case dp_tx_frm_raw:
  277. seg_info = msdu_info->u.sg_info.curr_seg;
  278. /* Update the buffer pointers in MSDU Extension Descriptor */
  279. for (i = 0; i < seg_info->frag_cnt; i++) {
  280. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  281. seg_info->frags[i].paddr_lo,
  282. seg_info->frags[i].paddr_hi,
  283. seg_info->frags[i].len);
  284. }
  285. break;
  286. case dp_tx_frm_tso:
  287. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  288. &cached_ext_desc[0]);
  289. break;
  290. default:
  291. break;
  292. }
  293. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  294. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  295. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  296. msdu_ext_desc->vaddr);
  297. return msdu_ext_desc;
  298. }
  299. /**
  300. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  301. * @vdev: DP vdev handle
  302. * @nbuf: skb
  303. * @desc_pool_id: Descriptor pool ID
  304. * Allocate and prepare Tx descriptor with msdu information.
  305. *
  306. * Return: Pointer to Tx Descriptor on success,
  307. * NULL on failure
  308. */
  309. static
  310. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  311. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  312. uint32_t *meta_data)
  313. {
  314. QDF_STATUS status;
  315. uint8_t align_pad;
  316. uint8_t is_exception = 0;
  317. uint8_t htt_hdr_size;
  318. struct ether_header *eh;
  319. struct dp_tx_desc_s *tx_desc;
  320. struct dp_pdev *pdev = vdev->pdev;
  321. struct dp_soc *soc = pdev->soc;
  322. /* Flow control/Congestion Control processing */
  323. status = dp_tx_flow_control(vdev);
  324. if (QDF_STATUS_E_RESOURCES == status) {
  325. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  326. "%s Tx Resource Full\n", __func__);
  327. /* TODO Stop Tx Queues */
  328. }
  329. /* Allocate software Tx descriptor */
  330. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  331. if (qdf_unlikely(!tx_desc)) {
  332. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  333. "%s Tx Desc Alloc Failed\n", __func__);
  334. return NULL;
  335. }
  336. /* Flow control/Congestion Control counters */
  337. qdf_atomic_inc(&pdev->num_tx_outstanding);
  338. /* Initialize the SW tx descriptor */
  339. tx_desc->nbuf = nbuf;
  340. tx_desc->frm_type = dp_tx_frm_std;
  341. tx_desc->tx_encap_type = vdev->tx_encap_type;
  342. tx_desc->vdev = vdev;
  343. tx_desc->pdev = pdev;
  344. tx_desc->msdu_ext_desc = NULL;
  345. /**
  346. * For non-scatter regular frames, buffer pointer is directly
  347. * programmed in TCL input descriptor instead of using an MSDU
  348. * extension descriptor.For this cass, HW requirement is that
  349. * descriptor should always point to a 8-byte aligned address.
  350. *
  351. * So we add alignment pad to start of buffer, and specify the actual
  352. * start of data through pkt_offset
  353. */
  354. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  355. qdf_nbuf_push_head(nbuf, align_pad);
  356. tx_desc->pkt_offset = align_pad;
  357. /*
  358. * For special modes (vdev_type == ocb or mesh), data frames should be
  359. * transmitted using varying transmit parameters (tx spec) which include
  360. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  361. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  362. * These frames are sent as exception packets to firmware.
  363. *
  364. * HTT Metadata should be ensured to be multiple of 8-bytes,
  365. * to get 8-byte aligned start address along with align_pad added above
  366. *
  367. * |-----------------------------|
  368. * | |
  369. * |-----------------------------| <-----Buffer Pointer Address given
  370. * | | ^ in HW descriptor (aligned)
  371. * | HTT Metadata | |
  372. * | | |
  373. * | | | Packet Offset given in descriptor
  374. * | | |
  375. * |-----------------------------| |
  376. * | Alignment Pad | v
  377. * |-----------------------------| <----- Actual buffer start address
  378. * | SKB Data | (Unaligned)
  379. * | |
  380. * | |
  381. * | |
  382. * | |
  383. * | |
  384. * |-----------------------------|
  385. */
  386. if (qdf_unlikely(vdev->mesh_vdev ||
  387. (vdev->opmode == wlan_op_mode_ocb))) {
  388. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  389. meta_data);
  390. tx_desc->pkt_offset += htt_hdr_size;
  391. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  392. is_exception = 1;
  393. }
  394. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  395. qdf_nbuf_map(soc->osdev, nbuf,
  396. QDF_DMA_TO_DEVICE))) {
  397. /* Handle failure */
  398. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  399. "qdf_nbuf_map failed\n");
  400. goto failure;
  401. }
  402. if (qdf_unlikely(vdev->nawds_enabled)) {
  403. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  404. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  405. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  406. is_exception = 1;
  407. }
  408. }
  409. #if !TQM_BYPASS_WAR
  410. if (is_exception)
  411. #endif
  412. {
  413. /* Temporary WAR due to TQM VP issues */
  414. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  415. qdf_atomic_inc(&pdev->num_tx_exception);
  416. }
  417. return tx_desc;
  418. failure:
  419. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  420. qdf_nbuf_len(nbuf));
  421. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  422. dp_tx_desc_release(tx_desc, desc_pool_id);
  423. return NULL;
  424. }
  425. /**
  426. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  427. * @vdev: DP vdev handle
  428. * @nbuf: skb
  429. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  430. * @desc_pool_id : Descriptor Pool ID
  431. *
  432. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  433. * information. For frames wth fragments, allocate and prepare
  434. * an MSDU extension descriptor
  435. *
  436. * Return: Pointer to Tx Descriptor on success,
  437. * NULL on failure
  438. */
  439. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  440. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  441. uint8_t desc_pool_id)
  442. {
  443. struct dp_tx_desc_s *tx_desc;
  444. QDF_STATUS status;
  445. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  446. struct dp_pdev *pdev = vdev->pdev;
  447. struct dp_soc *soc = pdev->soc;
  448. /* Flow control/Congestion Control processing */
  449. status = dp_tx_flow_control(vdev);
  450. if (QDF_STATUS_E_RESOURCES == status) {
  451. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  452. "%s Tx Resource Full\n", __func__);
  453. /* TODO Stop Tx Queues */
  454. }
  455. /* Allocate software Tx descriptor */
  456. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  457. if (!tx_desc)
  458. return NULL;
  459. /* Flow control/Congestion Control counters */
  460. qdf_atomic_inc(&pdev->num_tx_outstanding);
  461. /* Initialize the SW tx descriptor */
  462. tx_desc->nbuf = nbuf;
  463. tx_desc->frm_type = msdu_info->frm_type;
  464. tx_desc->tx_encap_type = vdev->tx_encap_type;
  465. tx_desc->vdev = vdev;
  466. tx_desc->pdev = pdev;
  467. tx_desc->pkt_offset = 0;
  468. /* Handle scattered frames - TSO/SG/ME */
  469. /* Allocate and prepare an extension descriptor for scattered frames */
  470. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  471. if (!msdu_ext_desc) {
  472. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  473. "%s Tx Extension Descriptor Alloc Fail\n",
  474. __func__);
  475. goto failure;
  476. }
  477. #if TQM_BYPASS_WAR
  478. /* Temporary WAR due to TQM VP issues */
  479. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  480. qdf_atomic_inc(&pdev->num_tx_exception);
  481. #endif
  482. if (qdf_unlikely(vdev->mesh_vdev))
  483. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  484. tx_desc->msdu_ext_desc = msdu_ext_desc;
  485. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  486. return tx_desc;
  487. failure:
  488. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  489. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  490. qdf_nbuf_len(nbuf));
  491. if (qdf_unlikely(tx_desc->flags & DP_TX_DESC_FLAG_ME))
  492. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  493. dp_tx_desc_release(tx_desc, desc_pool_id);
  494. return NULL;
  495. }
  496. /**
  497. * dp_tx_prepare_raw() - Prepare RAW packet TX
  498. * @vdev: DP vdev handle
  499. * @nbuf: buffer pointer
  500. * @seg_info: Pointer to Segment info Descriptor to be prepared
  501. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  502. * descriptor
  503. *
  504. * Return:
  505. */
  506. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  507. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  508. {
  509. qdf_nbuf_t curr_nbuf = NULL;
  510. uint16_t total_len = 0;
  511. int32_t i;
  512. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  513. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  514. QDF_DMA_TO_DEVICE)) {
  515. qdf_print("dma map error\n");
  516. qdf_nbuf_free(nbuf);
  517. return NULL;
  518. }
  519. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  520. curr_nbuf = qdf_nbuf_next(nbuf), i++) {
  521. seg_info->frags[i].paddr_lo =
  522. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  523. seg_info->frags[i].paddr_hi = 0x0;
  524. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  525. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  526. total_len += qdf_nbuf_len(curr_nbuf);
  527. }
  528. seg_info->frag_cnt = i;
  529. seg_info->total_len = total_len;
  530. seg_info->next = NULL;
  531. sg_info->curr_seg = seg_info;
  532. msdu_info->frm_type = dp_tx_frm_raw;
  533. msdu_info->num_seg = 1;
  534. return nbuf;
  535. }
  536. /**
  537. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  538. * @soc: DP Soc Handle
  539. * @vdev: DP vdev handle
  540. * @tx_desc: Tx Descriptor Handle
  541. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  542. * @fw_metadata: Metadata to send to Target Firmware along with frame
  543. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  544. *
  545. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  546. * from software Tx descriptor
  547. *
  548. * Return:
  549. */
  550. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  551. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  552. uint16_t fw_metadata, uint8_t ring_id)
  553. {
  554. uint8_t type;
  555. uint16_t length;
  556. void *hal_tx_desc, *hal_tx_desc_cached;
  557. qdf_dma_addr_t dma_addr;
  558. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  559. /* Return Buffer Manager ID */
  560. uint8_t bm_id = ring_id;
  561. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  562. hal_tx_desc_cached = (void *) cached_desc;
  563. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  564. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  565. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  566. type = HAL_TX_BUF_TYPE_EXT_DESC;
  567. dma_addr = tx_desc->msdu_ext_desc->paddr;
  568. } else {
  569. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  570. type = HAL_TX_BUF_TYPE_BUFFER;
  571. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  572. }
  573. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  574. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  575. dma_addr , bm_id, tx_desc->id, type);
  576. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  577. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  578. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  579. hal_tx_desc_set_dscp_tid_table_id(hal_tx_desc_cached,
  580. vdev->dscp_tid_map_id);
  581. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  582. "%s length:%d , type = %d, dma_addr %llx, offset %d\n",
  583. __func__, length, type, (uint64_t)dma_addr,
  584. tx_desc->pkt_offset);
  585. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  586. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  587. /*
  588. * TODO
  589. * For AP mode, enable AddrX flag only
  590. * For all other modes, enable both AddrX and AddrY
  591. * flags for now
  592. */
  593. if (vdev->opmode == wlan_op_mode_ap)
  594. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  595. HAL_TX_DESC_ADDRX_EN);
  596. else
  597. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  598. HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  599. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  600. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  601. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  602. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  603. }
  604. if (tid != HTT_TX_EXT_TID_INVALID)
  605. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  606. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  607. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  608. /* Sync cached descriptor with HW */
  609. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  610. if (!hal_tx_desc) {
  611. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  612. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  613. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  614. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  615. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  616. length);
  617. hal_srng_access_end(soc->hal_soc,
  618. soc->tcl_data_ring[ring_id].hal_srng);
  619. return QDF_STATUS_E_RESOURCES;
  620. }
  621. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  622. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  623. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  624. return QDF_STATUS_SUCCESS;
  625. }
  626. /**
  627. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  628. * @vdev: DP vdev handle
  629. * @nbuf: skb
  630. *
  631. * Extract the DSCP or PCP information from frame and map into TID value.
  632. * Software based TID classification is required when more than 2 DSCP-TID
  633. * mapping tables are needed.
  634. * Hardware supports 2 DSCP-TID mapping tables
  635. *
  636. * Return: void
  637. */
  638. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  639. struct dp_tx_msdu_info_s *msdu_info)
  640. {
  641. uint8_t tos = 0, dscp_tid_override = 0;
  642. uint8_t *hdr_ptr, *L3datap;
  643. uint8_t is_mcast = 0;
  644. struct ether_header *eh = NULL;
  645. qdf_ethervlan_header_t *evh = NULL;
  646. uint16_t ether_type;
  647. qdf_llc_t *llcHdr;
  648. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  649. /* for mesh packets don't do any classification */
  650. if (qdf_unlikely(vdev->mesh_vdev))
  651. return;
  652. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  653. eh = (struct ether_header *) nbuf->data;
  654. hdr_ptr = eh->ether_dhost;
  655. L3datap = hdr_ptr + sizeof(struct ether_header);
  656. } else {
  657. qdf_dot3_qosframe_t *qos_wh =
  658. (qdf_dot3_qosframe_t *) nbuf->data;
  659. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  660. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  661. return;
  662. }
  663. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  664. ether_type = eh->ether_type;
  665. /*
  666. * Check if packet is dot3 or eth2 type.
  667. */
  668. if (IS_LLC_PRESENT(ether_type)) {
  669. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  670. sizeof(*llcHdr));
  671. if (ether_type == htons(ETHERTYPE_8021Q)) {
  672. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  673. sizeof(*llcHdr);
  674. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  675. + sizeof(*llcHdr) +
  676. sizeof(qdf_net_vlanhdr_t));
  677. } else {
  678. L3datap = hdr_ptr + sizeof(struct ether_header) +
  679. sizeof(*llcHdr);
  680. }
  681. } else {
  682. if (ether_type == htons(ETHERTYPE_8021Q)) {
  683. evh = (qdf_ethervlan_header_t *) eh;
  684. ether_type = evh->ether_type;
  685. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  686. }
  687. }
  688. /*
  689. * Find priority from IP TOS DSCP field
  690. */
  691. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  692. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  693. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  694. /* Only for unicast frames */
  695. if (!is_mcast) {
  696. /* send it on VO queue */
  697. msdu_info->tid = DP_VO_TID;
  698. }
  699. } else {
  700. /*
  701. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  702. * from TOS byte.
  703. */
  704. tos = ip->ip_tos;
  705. dscp_tid_override = 1;
  706. }
  707. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  708. /* TODO
  709. * use flowlabel
  710. *igmpmld cases to be handled in phase 2
  711. */
  712. unsigned long ver_pri_flowlabel;
  713. unsigned long pri;
  714. ver_pri_flowlabel = *(unsigned long *) L3datap;
  715. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  716. DP_IPV6_PRIORITY_SHIFT;
  717. tos = pri;
  718. dscp_tid_override = 1;
  719. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  720. msdu_info->tid = DP_VO_TID;
  721. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  722. /* Only for unicast frames */
  723. if (!is_mcast) {
  724. /* send ucast arp on VO queue */
  725. msdu_info->tid = DP_VO_TID;
  726. }
  727. }
  728. /*
  729. * Assign all MCAST packets to BE
  730. */
  731. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  732. if (is_mcast) {
  733. tos = 0;
  734. dscp_tid_override = 1;
  735. }
  736. }
  737. if (dscp_tid_override == 1) {
  738. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  739. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  740. }
  741. return;
  742. }
  743. /**
  744. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  745. * @vdev: DP vdev handle
  746. * @nbuf: skb
  747. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  748. * @tx_q: Tx queue to be used for this Tx frame
  749. * @peer_id: peer_id of the peer in case of NAWDS frames
  750. *
  751. * Return: NULL on success,
  752. * nbuf when it fails to send
  753. */
  754. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  755. uint8_t tid, struct dp_tx_queue *tx_q,
  756. uint32_t *meta_data, uint16_t peer_id)
  757. {
  758. struct dp_pdev *pdev = vdev->pdev;
  759. struct dp_soc *soc = pdev->soc;
  760. struct dp_tx_desc_s *tx_desc;
  761. QDF_STATUS status;
  762. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  763. uint16_t htt_tcl_metadata = 0;
  764. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 0);
  765. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  766. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  767. if (!tx_desc) {
  768. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  769. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  770. __func__, vdev, tx_q->desc_pool_id);
  771. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  772. goto fail_return;
  773. }
  774. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  775. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  776. "%s %d : HAL RING Access Failed -- %p\n",
  777. __func__, __LINE__, hal_srng);
  778. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  779. goto fail_return;
  780. }
  781. if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  782. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  783. HTT_TCL_METADATA_TYPE_PEER_BASED);
  784. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  785. peer_id);
  786. } else
  787. htt_tcl_metadata = vdev->htt_tcl_metadata;
  788. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  789. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  790. htt_tcl_metadata, tx_q->ring_id);
  791. if (status != QDF_STATUS_SUCCESS) {
  792. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  793. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  794. __func__, tx_desc, tx_q->ring_id);
  795. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  796. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  797. goto fail_return;
  798. }
  799. hal_srng_access_end(soc->hal_soc, hal_srng);
  800. return NULL;
  801. fail_return:
  802. DP_STATS_INC_PKT(pdev, tx_i.dropped.dropped_pkt, 1,
  803. qdf_nbuf_len(nbuf));
  804. return nbuf;
  805. }
  806. /**
  807. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  808. * @vdev: DP vdev handle
  809. * @nbuf: skb
  810. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  811. *
  812. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  813. *
  814. * Return: NULL on success,
  815. * nbuf when it fails to send
  816. */
  817. #if QDF_LOCK_STATS
  818. static noinline
  819. #else
  820. static
  821. #endif
  822. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  823. struct dp_tx_msdu_info_s *msdu_info)
  824. {
  825. uint8_t i;
  826. struct dp_pdev *pdev = vdev->pdev;
  827. struct dp_soc *soc = pdev->soc;
  828. struct dp_tx_desc_s *tx_desc;
  829. QDF_STATUS status;
  830. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  831. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  832. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  833. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  834. "%s %d : HAL RING Access Failed -- %p\n",
  835. __func__, __LINE__, hal_srng);
  836. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  837. DP_STATS_INC_PKT(vdev,
  838. tx_i.dropped.dropped_pkt, 1,
  839. qdf_nbuf_len(nbuf));
  840. return nbuf;
  841. }
  842. if (msdu_info->frm_type == dp_tx_frm_me)
  843. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  844. i = 0;
  845. /*
  846. * For each segment (maps to 1 MSDU) , prepare software and hardware
  847. * descriptors using information in msdu_info
  848. */
  849. while (i < msdu_info->num_seg) {
  850. /*
  851. * Setup Tx descriptor for an MSDU, and MSDU extension
  852. * descriptor
  853. */
  854. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  855. tx_q->desc_pool_id);
  856. if (msdu_info->frm_type == dp_tx_frm_me) {
  857. tx_desc->me_buffer =
  858. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  859. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  860. }
  861. if (!tx_desc) {
  862. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  863. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  864. __func__, vdev, tx_q->desc_pool_id);
  865. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  866. DP_STATS_INC_PKT(vdev,
  867. tx_i.dropped.dropped_pkt, 1,
  868. qdf_nbuf_len(nbuf));
  869. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  870. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  871. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  872. goto done;
  873. }
  874. /*
  875. * Enqueue the Tx MSDU descriptor to HW for transmit
  876. */
  877. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  878. vdev->htt_tcl_metadata, tx_q->ring_id);
  879. if (status != QDF_STATUS_SUCCESS) {
  880. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  881. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  882. __func__, tx_desc, tx_q->ring_id);
  883. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  884. DP_STATS_INC_PKT(pdev,
  885. tx_i.dropped.dropped_pkt, 1,
  886. qdf_nbuf_len(nbuf));
  887. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  888. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  889. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  890. goto done;
  891. }
  892. /*
  893. * TODO
  894. * if tso_info structure can be modified to have curr_seg
  895. * as first element, following 2 blocks of code (for TSO and SG)
  896. * can be combined into 1
  897. */
  898. /*
  899. * For frames with multiple segments (TSO, ME), jump to next
  900. * segment.
  901. */
  902. if (msdu_info->frm_type == dp_tx_frm_tso) {
  903. if (msdu_info->u.tso_info.curr_seg->next) {
  904. msdu_info->u.tso_info.curr_seg =
  905. msdu_info->u.tso_info.curr_seg->next;
  906. /*
  907. * If this is a jumbo nbuf, then increment the number of
  908. * nbuf users for each additional segment of the msdu.
  909. * This will ensure that the skb is freed only after
  910. * receiving tx completion for all segments of an nbuf
  911. */
  912. qdf_nbuf_inc_users(nbuf);
  913. /* Check with MCL if this is needed */
  914. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  915. }
  916. }
  917. /*
  918. * For Multicast-Unicast converted packets,
  919. * each converted frame (for a client) is represented as
  920. * 1 segment
  921. */
  922. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  923. (msdu_info->frm_type == dp_tx_frm_me)) {
  924. if (msdu_info->u.sg_info.curr_seg->next) {
  925. msdu_info->u.sg_info.curr_seg =
  926. msdu_info->u.sg_info.curr_seg->next;
  927. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  928. }
  929. }
  930. i++;
  931. }
  932. nbuf = NULL;
  933. done:
  934. hal_srng_access_end(soc->hal_soc, hal_srng);
  935. return nbuf;
  936. }
  937. /**
  938. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  939. * for SG frames
  940. * @vdev: DP vdev handle
  941. * @nbuf: skb
  942. * @seg_info: Pointer to Segment info Descriptor to be prepared
  943. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  944. *
  945. * Return: NULL on success,
  946. * nbuf when it fails to send
  947. */
  948. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  949. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  950. {
  951. uint32_t cur_frag, nr_frags;
  952. qdf_dma_addr_t paddr;
  953. struct dp_tx_sg_info_s *sg_info;
  954. sg_info = &msdu_info->u.sg_info;
  955. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  956. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  957. QDF_DMA_TO_DEVICE)) {
  958. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  959. "dma map error\n");
  960. qdf_nbuf_free(nbuf);
  961. return NULL;
  962. }
  963. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  964. seg_info->frags[0].paddr_hi = 0;
  965. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  966. seg_info->frags[0].vaddr = (void *) nbuf;
  967. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  968. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  969. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  970. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  971. "frag dma map error\n");
  972. qdf_nbuf_free(nbuf);
  973. return NULL;
  974. }
  975. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  976. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  977. seg_info->frags[cur_frag + 1].paddr_hi =
  978. ((uint64_t) paddr) >> 32;
  979. seg_info->frags[cur_frag + 1].len =
  980. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  981. }
  982. seg_info->frag_cnt = (cur_frag + 1);
  983. seg_info->total_len = qdf_nbuf_len(nbuf);
  984. seg_info->next = NULL;
  985. sg_info->curr_seg = seg_info;
  986. msdu_info->frm_type = dp_tx_frm_sg;
  987. msdu_info->num_seg = 1;
  988. return nbuf;
  989. }
  990. #ifdef MESH_MODE_SUPPORT
  991. /**
  992. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  993. and prepare msdu_info for mesh frames.
  994. * @vdev: DP vdev handle
  995. * @nbuf: skb
  996. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  997. *
  998. * Return: void
  999. */
  1000. static
  1001. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1002. struct dp_tx_msdu_info_s *msdu_info)
  1003. {
  1004. struct meta_hdr_s *mhdr;
  1005. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1006. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1007. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1008. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1009. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  1010. meta_data->power = mhdr->power;
  1011. meta_data->mcs_mask = mhdr->rates[0] & 0xF;
  1012. meta_data->nss_mask = (mhdr->rates[0] >> 4) & 0x3;
  1013. meta_data->pream_type = (mhdr->rates[0] >> 6) & 0x3;
  1014. meta_data->retry_limit = mhdr->max_tries[0];
  1015. meta_data->dyn_bw = 1;
  1016. meta_data->valid_pwr = 1;
  1017. meta_data->valid_mcs_mask = 1;
  1018. meta_data->valid_nss_mask = 1;
  1019. meta_data->valid_preamble_type = 1;
  1020. meta_data->valid_retries = 1;
  1021. meta_data->valid_bw_info = 1;
  1022. }
  1023. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1024. meta_data->encrypt_type = 0;
  1025. meta_data->valid_encrypt_type = 1;
  1026. }
  1027. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1028. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  1029. else
  1030. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1031. meta_data->valid_key_flags = 1;
  1032. meta_data->key_flags = (mhdr->keyix & 0x3);
  1033. qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s));
  1034. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1035. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  1036. __func__, msdu_info->meta_data[0],
  1037. msdu_info->meta_data[1],
  1038. msdu_info->meta_data[2],
  1039. msdu_info->meta_data[3],
  1040. msdu_info->meta_data[4]);
  1041. return;
  1042. }
  1043. #else
  1044. static
  1045. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1046. struct dp_tx_msdu_info_s *msdu_info)
  1047. {
  1048. }
  1049. #endif
  1050. /**
  1051. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1052. * @vdev: dp_vdev handle
  1053. * @nbuf: skb
  1054. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1055. * @tx_q: Tx queue to be used for this Tx frame
  1056. * @meta_data: Meta date for mesh
  1057. * @peer_id: peer_id of the peer in case of NAWDS frames
  1058. *
  1059. * return: NULL on success nbuf on failure
  1060. */
  1061. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1062. uint8_t tid, struct dp_tx_queue *tx_q, uint32_t *meta_data,
  1063. uint32_t peer_id)
  1064. {
  1065. struct dp_peer *peer = NULL;
  1066. qdf_nbuf_t nbuf_copy;
  1067. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1068. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1069. (peer->nawds_enabled || peer->bss_peer)) {
  1070. nbuf_copy = qdf_nbuf_copy(nbuf);
  1071. if (!nbuf_copy) {
  1072. QDF_TRACE(QDF_MODULE_ID_DP,
  1073. QDF_TRACE_LEVEL_ERROR,
  1074. "nbuf copy failed");
  1075. }
  1076. peer_id = peer->peer_ids[0];
  1077. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy, tid,
  1078. tx_q, meta_data, peer_id);
  1079. if (nbuf_copy != NULL) {
  1080. qdf_nbuf_free(nbuf);
  1081. return nbuf_copy;
  1082. }
  1083. }
  1084. }
  1085. if (peer_id == HTT_INVALID_PEER)
  1086. return nbuf;
  1087. qdf_nbuf_free(nbuf);
  1088. return NULL;
  1089. }
  1090. /**
  1091. * dp_tx_send() - Transmit a frame on a given VAP
  1092. * @vap_dev: DP vdev handle
  1093. * @nbuf: skb
  1094. *
  1095. * Entry point for Core Tx layer (DP_TX) invoked from
  1096. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1097. * cases
  1098. *
  1099. * Return: NULL on success,
  1100. * nbuf when it fails to send
  1101. */
  1102. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1103. {
  1104. struct ether_header *eh = NULL;
  1105. struct dp_tx_msdu_info_s msdu_info;
  1106. struct dp_tx_seg_info_s seg_info;
  1107. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1108. uint16_t peer_id = HTT_INVALID_PEER;
  1109. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1110. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1111. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1112. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1113. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1114. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1115. /*
  1116. * Set Default Host TID value to invalid TID
  1117. * (TID override disabled)
  1118. */
  1119. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1120. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1121. if (qdf_unlikely(vdev->mesh_vdev))
  1122. dp_tx_extract_mesh_meta_data(vdev, nbuf, &msdu_info);
  1123. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1124. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1125. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1126. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1127. /*
  1128. * Get HW Queue to use for this frame.
  1129. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1130. * dedicated for data and 1 for command.
  1131. * "queue_id" maps to one hardware ring.
  1132. * With each ring, we also associate a unique Tx descriptor pool
  1133. * to minimize lock contention for these resources.
  1134. */
  1135. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1136. /*
  1137. * TCL H/W supports 2 DSCP-TID mapping tables.
  1138. * Table 1 - Default DSCP-TID mapping table
  1139. * Table 2 - 1 DSCP-TID override table
  1140. *
  1141. * If we need a different DSCP-TID mapping for this vap,
  1142. * call tid_classify to extract DSCP/ToS from frame and
  1143. * map to a TID and store in msdu_info. This is later used
  1144. * to fill in TCL Input descriptor (per-packet TID override).
  1145. */
  1146. if (vdev->dscp_tid_map_id > 1)
  1147. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1148. /* Reset the control block */
  1149. qdf_nbuf_reset_ctxt(nbuf);
  1150. /*
  1151. * Classify the frame and call corresponding
  1152. * "prepare" function which extracts the segment (TSO)
  1153. * and fragmentation information (for TSO , SG, ME, or Raw)
  1154. * into MSDU_INFO structure which is later used to fill
  1155. * SW and HW descriptors.
  1156. */
  1157. if (qdf_nbuf_is_tso(nbuf)) {
  1158. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1159. "%s TSO frame %p\n", __func__, vdev);
  1160. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1161. qdf_nbuf_len(nbuf));
  1162. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1163. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1164. "%s tso_prepare fail vdev_id:%d\n",
  1165. __func__, vdev->vdev_id);
  1166. return nbuf;
  1167. }
  1168. goto send_multiple;
  1169. }
  1170. /* SG */
  1171. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1172. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1173. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1174. "%s non-TSO SG frame %p\n", __func__, vdev);
  1175. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1176. qdf_nbuf_len(nbuf));
  1177. goto send_multiple;
  1178. }
  1179. #ifdef ATH_SUPPORT_IQUE
  1180. /* Mcast to Ucast Conversion*/
  1181. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1182. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1183. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1184. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1185. "%s Mcast frm for ME %p\n", __func__, vdev);
  1186. DP_STATS_INC_PKT(vdev,
  1187. tx_i.mcast_en.mcast_pkt, 1,
  1188. qdf_nbuf_len(nbuf));
  1189. if (dp_tx_prepare_send_me(vdev, nbuf)) {
  1190. qdf_nbuf_free(nbuf);
  1191. return NULL;
  1192. }
  1193. return nbuf;
  1194. }
  1195. }
  1196. #endif
  1197. /* RAW */
  1198. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1199. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1200. if (nbuf == NULL)
  1201. return NULL;
  1202. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1203. "%s Raw frame %p\n", __func__, vdev);
  1204. DP_STATS_INC_PKT(vdev, tx_i.raw_pkt, 1,
  1205. qdf_nbuf_len(nbuf));
  1206. goto send_multiple;
  1207. }
  1208. if (vdev->nawds_enabled) {
  1209. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1210. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1211. nbuf = dp_tx_prepare_nawds(vdev, nbuf, msdu_info.tid,
  1212. &msdu_info.tx_queue,
  1213. msdu_info.meta_data, peer_id);
  1214. return nbuf;
  1215. }
  1216. }
  1217. /* Single linear frame */
  1218. /*
  1219. * If nbuf is a simple linear frame, use send_single function to
  1220. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1221. * SRNG. There is no need to setup a MSDU extension descriptor.
  1222. */
  1223. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1224. &msdu_info.tx_queue, msdu_info.meta_data, peer_id);
  1225. return nbuf;
  1226. send_multiple:
  1227. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1228. return nbuf;
  1229. }
  1230. /**
  1231. * dp_tx_reinject_handler() - Tx Reinject Handler
  1232. * @tx_desc: software descriptor head pointer
  1233. * @status : Tx completion status from HTT descriptor
  1234. *
  1235. * This function reinjects frames back to Target.
  1236. * Todo - Host queue needs to be added
  1237. *
  1238. * Return: none
  1239. */
  1240. static
  1241. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1242. {
  1243. struct dp_vdev *vdev;
  1244. vdev = tx_desc->vdev;
  1245. qdf_assert(vdev);
  1246. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1247. "%s Tx reinject path\n", __func__);
  1248. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1249. qdf_nbuf_len(tx_desc->nbuf));
  1250. if (qdf_unlikely(vdev->mesh_vdev)) {
  1251. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1252. } else
  1253. dp_tx_send(vdev, tx_desc->nbuf);
  1254. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1255. }
  1256. /**
  1257. * dp_tx_inspect_handler() - Tx Inspect Handler
  1258. * @tx_desc: software descriptor head pointer
  1259. * @status : Tx completion status from HTT descriptor
  1260. *
  1261. * Handles Tx frames sent back to Host for inspection
  1262. * (ProxyARP)
  1263. *
  1264. * Return: none
  1265. */
  1266. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1267. {
  1268. struct dp_soc *soc;
  1269. struct dp_pdev *pdev = tx_desc->pdev;
  1270. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1271. "%s Tx inspect path\n",
  1272. __func__);
  1273. qdf_assert(pdev);
  1274. soc = pdev->soc;
  1275. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1276. qdf_nbuf_len(tx_desc->nbuf));
  1277. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1278. }
  1279. /**
  1280. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1281. * @tx_desc: software descriptor head pointer
  1282. * @status : Tx completion status from HTT descriptor
  1283. *
  1284. * This function will process HTT Tx indication messages from Target
  1285. *
  1286. * Return: none
  1287. */
  1288. static
  1289. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1290. {
  1291. uint8_t tx_status;
  1292. struct dp_pdev *pdev;
  1293. struct dp_soc *soc;
  1294. uint32_t *htt_status_word = (uint32_t *) status;
  1295. qdf_assert(tx_desc->pdev);
  1296. pdev = tx_desc->pdev;
  1297. soc = pdev->soc;
  1298. tx_status = HTT_TX_WBM_COMPLETION_TX_STATUS_GET(htt_status_word[0]);
  1299. switch (tx_status) {
  1300. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1301. {
  1302. qdf_atomic_dec(&pdev->num_tx_exception);
  1303. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1304. break;
  1305. }
  1306. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1307. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1308. {
  1309. qdf_atomic_dec(&pdev->num_tx_exception);
  1310. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.dropped.dropped_pkt,
  1311. 1, qdf_nbuf_len(tx_desc->nbuf));
  1312. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1313. break;
  1314. }
  1315. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1316. {
  1317. dp_tx_reinject_handler(tx_desc, status);
  1318. break;
  1319. }
  1320. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1321. {
  1322. dp_tx_inspect_handler(tx_desc, status);
  1323. break;
  1324. }
  1325. default:
  1326. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1327. "%s Invalid HTT tx_status %d\n",
  1328. __func__, tx_status);
  1329. break;
  1330. }
  1331. }
  1332. #ifdef MESH_MODE_SUPPORT
  1333. /**
  1334. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1335. * in mesh meta header
  1336. * @tx_desc: software descriptor head pointer
  1337. * @ts: pointer to tx completion stats
  1338. * Return: none
  1339. */
  1340. static
  1341. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1342. struct hal_tx_completion_status *ts)
  1343. {
  1344. struct meta_hdr_s *mhdr;
  1345. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1346. if (!tx_desc->msdu_ext_desc) {
  1347. qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset);
  1348. }
  1349. qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s));
  1350. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1351. mhdr->rssi = ts->ack_frame_rssi;
  1352. }
  1353. #else
  1354. static
  1355. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1356. struct hal_tx_completion_status *ts)
  1357. {
  1358. }
  1359. #endif
  1360. /**
  1361. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1362. * @tx_desc: software descriptor head pointer
  1363. * @length: packet length
  1364. *
  1365. * Return: none
  1366. */
  1367. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1368. uint32_t length)
  1369. {
  1370. struct hal_tx_completion_status ts;
  1371. struct dp_soc *soc = NULL;
  1372. struct dp_vdev *vdev = tx_desc->vdev;
  1373. struct dp_peer *peer = NULL;
  1374. uint8_t comp_status = 0;
  1375. qdf_mem_zero(&ts, sizeof(struct hal_tx_completion_status));
  1376. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1377. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1378. "-------------------- \n"
  1379. "Tx Completion Stats: \n"
  1380. "-------------------- \n"
  1381. "ack_frame_rssi = %d \n"
  1382. "first_msdu = %d \n"
  1383. "last_msdu = %d \n"
  1384. "msdu_part_of_amsdu = %d \n"
  1385. "rate_stats valid = %d \n"
  1386. "bw = %d \n"
  1387. "pkt_type = %d \n"
  1388. "stbc = %d \n"
  1389. "ldpc = %d \n"
  1390. "sgi = %d \n"
  1391. "mcs = %d \n"
  1392. "ofdma = %d \n"
  1393. "tones_in_ru = %d \n"
  1394. "tsf = %d \n"
  1395. "ppdu_id = %d \n"
  1396. "transmit_cnt = %d \n"
  1397. "tid = %d \n"
  1398. "peer_id = %d \n",
  1399. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1400. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1401. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1402. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1403. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1404. ts.peer_id);
  1405. if (qdf_unlikely(tx_desc->vdev->mesh_vdev))
  1406. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1407. if (!vdev) {
  1408. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1409. "invalid peer");
  1410. goto fail;
  1411. }
  1412. soc = tx_desc->vdev->pdev->soc;
  1413. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1414. if (!peer) {
  1415. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1416. "invalid peer");
  1417. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  1418. goto out;
  1419. }
  1420. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1421. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  1422. hal_tx_comp_get_buffer_source(&tx_desc->comp)) {
  1423. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  1424. DP_STATS_INCC(peer, tx.dropped.mpdu_age_out, 1,
  1425. (comp_status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1426. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason1, 1,
  1427. (comp_status == HAL_TX_TQM_RR_FW_REASON1));
  1428. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason2, 1,
  1429. (comp_status == HAL_TX_TQM_RR_FW_REASON2));
  1430. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason3, 1,
  1431. (comp_status == HAL_TX_TQM_RR_FW_REASON3));
  1432. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1433. comp_status != HAL_TX_TQM_RR_FRAME_ACKED);
  1434. if (comp_status == HAL_TX_TQM_RR_FRAME_ACKED) {
  1435. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1436. mcs_count[MAX_MCS], 1,
  1437. ((ts.mcs >= MAX_MCS_11A) && (ts.pkt_type
  1438. == DOT11_A)));
  1439. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1440. mcs_count[ts.mcs], 1,
  1441. ((ts.mcs <= MAX_MCS_11A) && (ts.pkt_type
  1442. == DOT11_A)));
  1443. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1444. mcs_count[MAX_MCS], 1,
  1445. ((ts.mcs >= MAX_MCS_11B)
  1446. && (ts.pkt_type == DOT11_B)));
  1447. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1448. mcs_count[ts.mcs], 1,
  1449. ((ts.mcs <= MAX_MCS_11B)
  1450. && (ts.pkt_type == DOT11_B)));
  1451. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1452. mcs_count[MAX_MCS], 1,
  1453. ((ts.mcs >= MAX_MCS_11A)
  1454. && (ts.pkt_type == DOT11_N)));
  1455. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1456. mcs_count[ts.mcs], 1,
  1457. ((ts.mcs <= MAX_MCS_11A)
  1458. && (ts.pkt_type == DOT11_N)));
  1459. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1460. mcs_count[MAX_MCS], 1,
  1461. ((ts.mcs >= MAX_MCS_11AC)
  1462. && (ts.pkt_type == DOT11_AC)));
  1463. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1464. mcs_count[ts.mcs], 1,
  1465. ((ts.mcs <= MAX_MCS_11AC)
  1466. && (ts.pkt_type == DOT11_AC)));
  1467. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1468. mcs_count[MAX_MCS], 1,
  1469. ((ts.mcs >= MAX_MCS)
  1470. && (ts.pkt_type == DOT11_AX)));
  1471. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1472. mcs_count[ts.mcs], 1,
  1473. ((ts.mcs <= MAX_MCS)
  1474. && (ts.pkt_type == DOT11_AX)));
  1475. DP_STATS_INC(peer, tx.sgi_count[ts.sgi], 1);
  1476. DP_STATS_INC(peer, tx.bw[ts.bw], 1);
  1477. DP_STATS_UPD(peer, tx.last_ack_rssi, ts.ack_frame_rssi);
  1478. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts.tid)]
  1479. , 1);
  1480. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1481. DP_STATS_INCC(peer, tx.stbc, 1, ts.stbc);
  1482. DP_STATS_INCC(peer, tx.ofdma, 1, ts.ofdma);
  1483. DP_STATS_INCC(peer, tx.ldpc, 1, ts.ldpc);
  1484. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1,
  1485. (ts.first_msdu && ts.last_msdu));
  1486. DP_STATS_INCC(peer, tx.amsdu_cnt, 1,
  1487. !(ts.first_msdu && ts.last_msdu));
  1488. DP_STATS_INCC(peer, tx.retries, 1, ts.transmit_cnt > 1);
  1489. }
  1490. }
  1491. /* TODO: This call is temporary.
  1492. * Stats update has to be attached to the HTT PPDU message
  1493. */
  1494. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1495. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1496. &peer->stats, ts.peer_id, UPDATE_PEER_STATS);
  1497. out:
  1498. dp_aggregate_vdev_stats(tx_desc->vdev);
  1499. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1500. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1501. &vdev->stats, vdev->vdev_id, UPDATE_VDEV_STATS);
  1502. fail:
  1503. return;
  1504. }
  1505. /**
  1506. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1507. * @soc: core txrx main context
  1508. * @comp_head: software descriptor head pointer
  1509. *
  1510. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1511. * and release the software descriptors after processing is complete
  1512. *
  1513. * Return: none
  1514. */
  1515. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1516. struct dp_tx_desc_s *comp_head)
  1517. {
  1518. struct dp_tx_desc_s *desc;
  1519. struct dp_tx_desc_s *next;
  1520. struct hal_tx_completion_status ts = {0};
  1521. uint32_t length;
  1522. struct dp_peer *peer;
  1523. DP_HIST_INIT();
  1524. desc = comp_head;
  1525. while (desc) {
  1526. hal_tx_comp_get_status(&desc->comp, &ts);
  1527. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1528. length = qdf_nbuf_len(desc->nbuf);
  1529. /* Error Handling */
  1530. if (hal_tx_comp_get_buffer_source(&desc->comp) ==
  1531. HAL_TX_COMP_RELEASE_SOURCE_FW) {
  1532. dp_tx_comp_process_exception(desc);
  1533. desc = desc->next;
  1534. continue;
  1535. }
  1536. /* Process Tx status in descriptor */
  1537. if (soc->process_tx_status ||
  1538. (desc->vdev && desc->vdev->mesh_vdev))
  1539. dp_tx_comp_process_tx_status(desc, length);
  1540. /* 0 : MSDU buffer, 1 : MLE */
  1541. if (desc->msdu_ext_desc) {
  1542. /* TSO free */
  1543. if (hal_tx_ext_desc_get_tso_enable(
  1544. desc->msdu_ext_desc->vaddr)) {
  1545. /* If remaining number of segment is 0
  1546. * actual TSO may unmap and free */
  1547. if (!DP_DESC_NUM_FRAG(desc)) {
  1548. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  1549. QDF_DMA_TO_DEVICE);
  1550. qdf_nbuf_free(desc->nbuf);
  1551. }
  1552. } else {
  1553. /* SG free */
  1554. /* Free buffer */
  1555. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev,
  1556. desc->nbuf);
  1557. }
  1558. } else {
  1559. /* Free buffer */
  1560. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev, desc->nbuf);
  1561. }
  1562. DP_HIST_PACKET_COUNT_INC(desc->pdev->pdev_id);
  1563. DP_TRACE(NONE, "pdev_id: %u", desc->pdev->pdev_id);
  1564. next = desc->next;
  1565. if (desc->flags & DP_TX_DESC_FLAG_ME)
  1566. dp_tx_me_free_buf(desc->pdev, desc->me_buffer);
  1567. dp_tx_desc_release(desc, desc->pool_id);
  1568. desc = next;
  1569. }
  1570. DP_TX_HIST_STATS_PER_PDEV();
  1571. }
  1572. /**
  1573. * dp_tx_comp_handler() - Tx completion handler
  1574. * @soc: core txrx main context
  1575. * @ring_id: completion ring id
  1576. * @budget: No. of packets/descriptors that can be serviced in one loop
  1577. *
  1578. * This function will collect hardware release ring element contents and
  1579. * handle descriptor contents. Based on contents, free packet or handle error
  1580. * conditions
  1581. *
  1582. * Return: none
  1583. */
  1584. uint32_t dp_tx_comp_handler(struct dp_soc *soc, uint32_t ring_id,
  1585. uint32_t budget)
  1586. {
  1587. void *tx_comp_hal_desc;
  1588. uint8_t buffer_src;
  1589. uint8_t pool_id;
  1590. uint32_t tx_desc_id;
  1591. struct dp_tx_desc_s *tx_desc = NULL;
  1592. struct dp_tx_desc_s *head_desc = NULL;
  1593. struct dp_tx_desc_s *tail_desc = NULL;
  1594. uint32_t num_processed;
  1595. void *hal_srng = soc->tx_comp_ring[ring_id].hal_srng;
  1596. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1597. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1598. "%s %d : HAL RING Access Failed -- %p\n",
  1599. __func__, __LINE__, hal_srng);
  1600. return 0;
  1601. }
  1602. num_processed = 0;
  1603. /* Find head descriptor from completion ring */
  1604. while (qdf_likely(tx_comp_hal_desc =
  1605. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1606. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1607. /* If this buffer was not released by TQM or FW, then it is not
  1608. * Tx completion indication, skip to next descriptor */
  1609. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1610. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1611. QDF_TRACE(QDF_MODULE_ID_DP,
  1612. QDF_TRACE_LEVEL_ERROR,
  1613. "Tx comp release_src != TQM | FW");
  1614. /* TODO Handle Freeing of the buffer in descriptor */
  1615. continue;
  1616. }
  1617. /* Get descriptor id */
  1618. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1619. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1620. DP_TX_DESC_ID_POOL_OS;
  1621. /* Pool ID is out of limit. Error */
  1622. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1623. soc->wlan_cfg_ctx)) {
  1624. QDF_TRACE(QDF_MODULE_ID_DP,
  1625. QDF_TRACE_LEVEL_FATAL,
  1626. "TX COMP pool id %d not valid",
  1627. pool_id);
  1628. /* Check if assert aborts execution, if not handle
  1629. * return here */
  1630. QDF_ASSERT(0);
  1631. }
  1632. /* Find Tx descriptor */
  1633. tx_desc = dp_tx_desc_find(soc, pool_id,
  1634. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1635. DP_TX_DESC_ID_PAGE_OS,
  1636. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1637. DP_TX_DESC_ID_OFFSET_OS);
  1638. /* Pool id is not matching. Error */
  1639. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1640. QDF_TRACE(QDF_MODULE_ID_DP,
  1641. QDF_TRACE_LEVEL_FATAL,
  1642. "Tx Comp pool id %d not matched %d",
  1643. pool_id, tx_desc->pool_id);
  1644. /* Check if assert aborts execution, if not handle
  1645. * return here */
  1646. QDF_ASSERT(0);
  1647. }
  1648. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1649. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1650. QDF_TRACE(QDF_MODULE_ID_DP,
  1651. QDF_TRACE_LEVEL_FATAL,
  1652. "Txdesc invalid, flgs = %x,id = %d",
  1653. tx_desc->flags, tx_desc_id);
  1654. /* TODO Handle Freeing of the buffer in this invalid
  1655. * descriptor */
  1656. continue;
  1657. }
  1658. /*
  1659. * If the release source is FW, process the HTT
  1660. * status
  1661. */
  1662. if (qdf_unlikely(buffer_src ==
  1663. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1664. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1665. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1666. htt_tx_status);
  1667. dp_tx_process_htt_completion(tx_desc,
  1668. htt_tx_status);
  1669. } else {
  1670. tx_desc->next = NULL;
  1671. /* First ring descriptor on the cycle */
  1672. if (!head_desc) {
  1673. head_desc = tx_desc;
  1674. } else {
  1675. tail_desc->next = tx_desc;
  1676. }
  1677. tail_desc = tx_desc;
  1678. /* Collect hw completion contents */
  1679. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1680. &tx_desc->comp, soc->process_tx_status);
  1681. }
  1682. num_processed++;
  1683. /*
  1684. * Processed packet count is more than given quota
  1685. * stop to processing
  1686. */
  1687. if (num_processed >= budget)
  1688. break;
  1689. }
  1690. hal_srng_access_end(soc->hal_soc, hal_srng);
  1691. /* Process the reaped descriptors */
  1692. if (head_desc)
  1693. dp_tx_comp_process_desc(soc, head_desc);
  1694. return num_processed;
  1695. }
  1696. /**
  1697. * dp_tx_vdev_attach() - attach vdev to dp tx
  1698. * @vdev: virtual device instance
  1699. *
  1700. * Return: QDF_STATUS_SUCCESS: success
  1701. * QDF_STATUS_E_RESOURCES: Error return
  1702. */
  1703. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1704. {
  1705. /*
  1706. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1707. */
  1708. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1709. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1710. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1711. vdev->vdev_id);
  1712. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1713. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1714. /*
  1715. * Set HTT Extension Valid bit to 0 by default
  1716. */
  1717. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1718. return QDF_STATUS_SUCCESS;
  1719. }
  1720. /**
  1721. * dp_tx_vdev_detach() - detach vdev from dp tx
  1722. * @vdev: virtual device instance
  1723. *
  1724. * Return: QDF_STATUS_SUCCESS: success
  1725. * QDF_STATUS_E_RESOURCES: Error return
  1726. */
  1727. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  1728. {
  1729. return QDF_STATUS_SUCCESS;
  1730. }
  1731. /**
  1732. * dp_tx_pdev_attach() - attach pdev to dp tx
  1733. * @pdev: physical device instance
  1734. *
  1735. * Return: QDF_STATUS_SUCCESS: success
  1736. * QDF_STATUS_E_RESOURCES: Error return
  1737. */
  1738. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  1739. {
  1740. struct dp_soc *soc = pdev->soc;
  1741. /* Initialize Flow control counters */
  1742. qdf_atomic_init(&pdev->num_tx_exception);
  1743. qdf_atomic_init(&pdev->num_tx_outstanding);
  1744. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1745. /* Initialize descriptors in TCL Ring */
  1746. hal_tx_init_data_ring(soc->hal_soc,
  1747. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  1748. }
  1749. return QDF_STATUS_SUCCESS;
  1750. }
  1751. /**
  1752. * dp_tx_pdev_detach() - detach pdev from dp tx
  1753. * @pdev: physical device instance
  1754. *
  1755. * Return: QDF_STATUS_SUCCESS: success
  1756. * QDF_STATUS_E_RESOURCES: Error return
  1757. */
  1758. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  1759. {
  1760. /* What should do here? */
  1761. return QDF_STATUS_SUCCESS;
  1762. }
  1763. /**
  1764. * dp_tx_soc_detach() - detach soc from dp tx
  1765. * @soc: core txrx main context
  1766. *
  1767. * This function will detach dp tx into main device context
  1768. * will free dp tx resource and initialize resources
  1769. *
  1770. * Return: QDF_STATUS_SUCCESS: success
  1771. * QDF_STATUS_E_RESOURCES: Error return
  1772. */
  1773. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  1774. {
  1775. uint8_t num_pool;
  1776. uint16_t num_desc;
  1777. uint16_t num_ext_desc;
  1778. uint8_t i;
  1779. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1780. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1781. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1782. for (i = 0; i < num_pool; i++) {
  1783. if (dp_tx_desc_pool_free(soc, i)) {
  1784. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1785. "%s Tx Desc Pool Free failed\n",
  1786. __func__);
  1787. return QDF_STATUS_E_RESOURCES;
  1788. }
  1789. }
  1790. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1791. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  1792. __func__, num_pool, num_desc);
  1793. for (i = 0; i < num_pool; i++) {
  1794. if (dp_tx_ext_desc_pool_free(soc, i)) {
  1795. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1796. "%s Tx Ext Desc Pool Free failed\n",
  1797. __func__);
  1798. return QDF_STATUS_E_RESOURCES;
  1799. }
  1800. }
  1801. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1802. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  1803. __func__, num_pool, num_ext_desc);
  1804. for (i = 0; i < num_pool; i++) {
  1805. dp_tx_tso_desc_pool_free(soc, i);
  1806. }
  1807. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1808. "%s TSO Desc Pool %d Free descs = %d\n",
  1809. __func__, num_pool, num_desc);
  1810. return QDF_STATUS_SUCCESS;
  1811. }
  1812. /**
  1813. * dp_tx_soc_attach() - attach soc to dp tx
  1814. * @soc: core txrx main context
  1815. *
  1816. * This function will attach dp tx into main device context
  1817. * will allocate dp tx resource and initialize resources
  1818. *
  1819. * Return: QDF_STATUS_SUCCESS: success
  1820. * QDF_STATUS_E_RESOURCES: Error return
  1821. */
  1822. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  1823. {
  1824. uint8_t num_pool;
  1825. uint32_t num_desc;
  1826. uint32_t num_ext_desc;
  1827. uint8_t i;
  1828. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1829. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1830. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1831. /* Allocate software Tx descriptor pools */
  1832. for (i = 0; i < num_pool; i++) {
  1833. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  1834. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1835. "%s Tx Desc Pool alloc %d failed %p\n",
  1836. __func__, i, soc);
  1837. goto fail;
  1838. }
  1839. }
  1840. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1841. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  1842. __func__, num_pool, num_desc);
  1843. /* Allocate extension tx descriptor pools */
  1844. for (i = 0; i < num_pool; i++) {
  1845. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  1846. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1847. "MSDU Ext Desc Pool alloc %d failed %p\n",
  1848. i, soc);
  1849. goto fail;
  1850. }
  1851. }
  1852. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1853. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  1854. __func__, num_pool, num_ext_desc);
  1855. for (i = 0; i < num_pool; i++) {
  1856. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  1857. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1858. "TSO Desc Pool alloc %d failed %p\n",
  1859. i, soc);
  1860. goto fail;
  1861. }
  1862. }
  1863. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1864. "%s TSO Desc Alloc %d, descs = %d\n",
  1865. __func__, num_pool, num_desc);
  1866. /* Initialize descriptors in TCL Rings */
  1867. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1868. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  1869. hal_tx_init_data_ring(soc->hal_soc,
  1870. soc->tcl_data_ring[i].hal_srng);
  1871. }
  1872. }
  1873. /*
  1874. * todo - Add a runtime config option to enable this.
  1875. */
  1876. /*
  1877. * Due to multiple issues on NPR EMU, enable it selectively
  1878. * only for NPR EMU, should be removed, once NPR platforms
  1879. * are stable.
  1880. */
  1881. soc->process_tx_status = 1;
  1882. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1883. "%s HAL Tx init Success\n", __func__);
  1884. return QDF_STATUS_SUCCESS;
  1885. fail:
  1886. /* Detach will take care of freeing only allocated resources */
  1887. dp_tx_soc_detach(soc);
  1888. return QDF_STATUS_E_RESOURCES;
  1889. }
  1890. /*
  1891. * dp_tx_me_mem_free(): Function to free allocated memory in mcast enahncement
  1892. * pdev: pointer to DP PDEV structure
  1893. * seg_info_head: Pointer to the head of list
  1894. *
  1895. * return: void
  1896. */
  1897. static inline void dp_tx_me_mem_free(struct dp_pdev *pdev,
  1898. struct dp_tx_seg_info_s *seg_info_head)
  1899. {
  1900. struct dp_tx_me_buf_t *mc_uc_buf;
  1901. struct dp_tx_seg_info_s *seg_info_new = NULL;
  1902. qdf_nbuf_t nbuf = NULL;
  1903. uint64_t phy_addr;
  1904. while (seg_info_head) {
  1905. nbuf = seg_info_head->nbuf;
  1906. mc_uc_buf = (struct dp_tx_me_buf_t *)
  1907. seg_info_new->frags[0].vaddr;
  1908. phy_addr = seg_info_head->frags[0].paddr_hi;
  1909. phy_addr = (phy_addr << 32) | seg_info_head->frags[0].paddr_lo;
  1910. qdf_mem_unmap_nbytes_single(pdev->soc->osdev,
  1911. phy_addr,
  1912. QDF_DMA_TO_DEVICE , DP_MAC_ADDR_LEN);
  1913. dp_tx_me_free_buf(pdev, mc_uc_buf);
  1914. qdf_nbuf_free(nbuf);
  1915. seg_info_new = seg_info_head;
  1916. seg_info_head = seg_info_head->next;
  1917. qdf_mem_free(seg_info_new);
  1918. }
  1919. }
  1920. /**
  1921. * dp_tx_me_send_convert_ucast(): fuction to convert multicast to unicast
  1922. * @vdev: DP VDEV handle
  1923. * @nbuf: Multicast nbuf
  1924. * @newmac: Table of the clients to which packets have to be sent
  1925. * @new_mac_cnt: No of clients
  1926. *
  1927. * return: no of converted packets
  1928. */
  1929. uint16_t
  1930. dp_tx_me_send_convert_ucast(struct cdp_vdev *vdev_handle, qdf_nbuf_t nbuf,
  1931. uint8_t newmac[][DP_MAC_ADDR_LEN], uint8_t new_mac_cnt)
  1932. {
  1933. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  1934. struct dp_pdev *pdev = vdev->pdev;
  1935. struct ether_header *eh;
  1936. uint8_t *data;
  1937. uint16_t len;
  1938. /* reference to frame dst addr */
  1939. uint8_t *dstmac;
  1940. /* copy of original frame src addr */
  1941. uint8_t srcmac[DP_MAC_ADDR_LEN];
  1942. /* local index into newmac */
  1943. uint8_t new_mac_idx = 0;
  1944. struct dp_tx_me_buf_t *mc_uc_buf;
  1945. qdf_nbuf_t nbuf_clone;
  1946. struct dp_tx_msdu_info_s msdu_info;
  1947. struct dp_tx_seg_info_s *seg_info_head = NULL;
  1948. struct dp_tx_seg_info_s *seg_info_tail = NULL;
  1949. struct dp_tx_seg_info_s *seg_info_new;
  1950. struct dp_tx_frag_info_s data_frag;
  1951. qdf_dma_addr_t paddr_data;
  1952. qdf_dma_addr_t paddr_mcbuf = 0;
  1953. uint8_t empty_entry_mac[DP_MAC_ADDR_LEN] = {0};
  1954. QDF_STATUS status;
  1955. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1956. eh = (struct ether_header *) nbuf;
  1957. qdf_mem_copy(srcmac, eh->ether_shost, DP_MAC_ADDR_LEN);
  1958. len = qdf_nbuf_len(nbuf);
  1959. data = qdf_nbuf_data(nbuf);
  1960. status = qdf_nbuf_map(vdev->osdev, nbuf,
  1961. QDF_DMA_TO_DEVICE);
  1962. if (status) {
  1963. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1964. "Mapping failure Error:%d", status);
  1965. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  1966. return 0;
  1967. }
  1968. paddr_data = qdf_nbuf_get_frag_paddr(nbuf, 0) + IEEE80211_ADDR_LEN;
  1969. /*preparing data fragment*/
  1970. data_frag.vaddr = qdf_nbuf_data(nbuf) + IEEE80211_ADDR_LEN;
  1971. data_frag.paddr_lo = (uint32_t)paddr_data;
  1972. data_frag.paddr_hi = ((uint64_t)paddr_data & 0xffffffff00000000) >> 32;
  1973. data_frag.len = len - DP_MAC_ADDR_LEN;
  1974. for (new_mac_idx = 0; new_mac_idx < new_mac_cnt; new_mac_idx++) {
  1975. dstmac = newmac[new_mac_idx];
  1976. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1977. "added mac addr (%pM)", dstmac);
  1978. /* Check for NULL Mac Address */
  1979. if (!qdf_mem_cmp(dstmac, empty_entry_mac, DP_MAC_ADDR_LEN))
  1980. continue;
  1981. /* frame to self mac. skip */
  1982. if (!qdf_mem_cmp(dstmac, srcmac, DP_MAC_ADDR_LEN))
  1983. continue;
  1984. /*
  1985. * TODO: optimize to avoid malloc in per-packet path
  1986. * For eg. seg_pool can be made part of vdev structure
  1987. */
  1988. seg_info_new = qdf_mem_malloc(sizeof(*seg_info_new));
  1989. if (!seg_info_new) {
  1990. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1991. "alloc failed");
  1992. DP_STATS_INC(vdev, tx_i.mcast_en.fail_seg_alloc, 1);
  1993. goto fail_seg_alloc;
  1994. }
  1995. mc_uc_buf = dp_tx_me_alloc_buf(pdev);
  1996. if (mc_uc_buf == NULL)
  1997. goto fail_buf_alloc;
  1998. /*
  1999. * TODO: Check if we need to clone the nbuf
  2000. * Or can we just use the reference for all cases
  2001. */
  2002. if (new_mac_idx < (new_mac_cnt - 1)) {
  2003. nbuf_clone = qdf_nbuf_clone((qdf_nbuf_t)nbuf);
  2004. if (nbuf_clone == NULL) {
  2005. DP_STATS_INC(vdev, tx_i.mcast_en.clone_fail, 1);
  2006. goto fail_clone;
  2007. }
  2008. } else {
  2009. /*
  2010. * Update the ref
  2011. * to account for frame sent without cloning
  2012. */
  2013. qdf_nbuf_ref(nbuf);
  2014. nbuf_clone = nbuf;
  2015. }
  2016. qdf_mem_copy(mc_uc_buf->data, dstmac, DP_MAC_ADDR_LEN);
  2017. status = qdf_mem_map_nbytes_single(vdev->osdev, mc_uc_buf->data,
  2018. QDF_DMA_TO_DEVICE, DP_MAC_ADDR_LEN,
  2019. &paddr_mcbuf);
  2020. if (status) {
  2021. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2022. "Mapping failure Error:%d", status);
  2023. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2024. goto fail_map;
  2025. }
  2026. seg_info_new->frags[0].vaddr = (uint8_t *)mc_uc_buf;
  2027. seg_info_new->frags[0].paddr_lo = (uint32_t) paddr_mcbuf;
  2028. seg_info_new->frags[0].paddr_hi =
  2029. ((u64)paddr_mcbuf & 0xffffffff00000000) >> 32;
  2030. seg_info_new->frags[0].len = DP_MAC_ADDR_LEN;
  2031. seg_info_new->frags[1] = data_frag;
  2032. seg_info_new->nbuf = nbuf_clone;
  2033. seg_info_new->frag_cnt = 2;
  2034. seg_info_new->total_len = len;
  2035. seg_info_new->next = NULL;
  2036. if (seg_info_head == NULL)
  2037. seg_info_head = seg_info_new;
  2038. else
  2039. seg_info_tail->next = seg_info_new;
  2040. seg_info_tail = seg_info_new;
  2041. }
  2042. if (!seg_info_head)
  2043. return 0;
  2044. msdu_info.u.sg_info.curr_seg = seg_info_head;
  2045. msdu_info.num_seg = new_mac_cnt;
  2046. msdu_info.frm_type = dp_tx_frm_me;
  2047. DP_STATS_INC(vdev, tx_i.mcast_en.ucast, new_mac_cnt);
  2048. dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2049. while (seg_info_head->next) {
  2050. seg_info_new = seg_info_head;
  2051. seg_info_head = seg_info_head->next;
  2052. qdf_mem_free(seg_info_new);
  2053. }
  2054. qdf_mem_free(seg_info_head);
  2055. return new_mac_cnt;
  2056. fail_map:
  2057. qdf_nbuf_free(nbuf_clone);
  2058. fail_clone:
  2059. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2060. fail_buf_alloc:
  2061. qdf_mem_free(seg_info_new);
  2062. fail_seg_alloc:
  2063. dp_tx_me_mem_free(pdev, seg_info_head);
  2064. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2065. return 0;
  2066. }