sde_hw_catalog.c 133 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include <linux/slab.h>
  7. #include <linux/of_address.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/soc/qcom/llcc-qcom.h>
  10. #include <linux/pm_qos.h>
  11. #include "sde_hw_mdss.h"
  12. #include "sde_hw_catalog.h"
  13. #include "sde_hw_catalog_format.h"
  14. #include "sde_kms.h"
  15. #include "sde_hw_uidle.h"
  16. #include "sde_connector.h"
  17. /*************************************************************
  18. * MACRO DEFINITION
  19. *************************************************************/
  20. /**
  21. * Max hardware block in certain hardware. For ex: sspp pipes
  22. * can have QSEED, pcc, igc, pa, csc, qos entries, etc. This count is
  23. * 64 based on software design. It should be increased if any of the
  24. * hardware block has more subblocks.
  25. */
  26. #define MAX_SDE_HW_BLK 64
  27. /* each entry will have register address and bit offset in that register */
  28. #define MAX_BIT_OFFSET 2
  29. /* max table size for dts property lists, increase if tables grow larger */
  30. #define MAX_SDE_DT_TABLE_SIZE 64
  31. /* default line width for sspp, mixer, ds (input), wb */
  32. #define DEFAULT_SDE_LINE_WIDTH 2048
  33. /* default output line width for ds */
  34. #define DEFAULT_SDE_OUTPUT_LINE_WIDTH 2560
  35. /* max mixer blend stages */
  36. #define DEFAULT_SDE_MIXER_BLENDSTAGES 7
  37. /*
  38. * max bank bit for macro tile and ubwc format.
  39. * this value is left shifted and written to register
  40. */
  41. #define DEFAULT_SDE_HIGHEST_BANK_BIT 0x02
  42. /* default ubwc version */
  43. #define DEFAULT_SDE_UBWC_VERSION SDE_HW_UBWC_VER_10
  44. /* default ubwc static config register value */
  45. #define DEFAULT_SDE_UBWC_STATIC 0x0
  46. /* default ubwc swizzle register value */
  47. #define DEFAULT_SDE_UBWC_SWIZZLE 0x0
  48. /* default ubwc macrotile mode value */
  49. #define DEFAULT_SDE_UBWC_MACROTILE_MODE 0x0
  50. /* default hardware block size if dtsi entry is not present */
  51. #define DEFAULT_SDE_HW_BLOCK_LEN 0x100
  52. /* total number of intf - dp, dsi, hdmi */
  53. #define INTF_COUNT 3
  54. #define MAX_UPSCALE_RATIO 20
  55. #define MAX_DOWNSCALE_RATIO 4
  56. #define SSPP_UNITY_SCALE 1
  57. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR 11
  58. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR 5
  59. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR 4
  60. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR 1
  61. #define MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT 4
  62. #define MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT 1088
  63. #define MAX_HORZ_DECIMATION 4
  64. #define MAX_VERT_DECIMATION 4
  65. #define MAX_SPLIT_DISPLAY_CTL 2
  66. #define MAX_PP_SPLIT_DISPLAY_CTL 1
  67. #define MDSS_BASE_OFFSET 0x0
  68. #define ROT_LM_OFFSET 3
  69. #define LINE_LM_OFFSET 5
  70. #define LINE_MODE_WB_OFFSET 2
  71. /**
  72. * these configurations are decided based on max mdp clock. It accounts
  73. * for max and min display resolution based on virtual hardware resource
  74. * support.
  75. */
  76. #define MAX_DISPLAY_HEIGHT_WITH_DECIMATION 2160
  77. #define MAX_DISPLAY_HEIGHT 5760
  78. #define MIN_DISPLAY_HEIGHT 0
  79. #define MIN_DISPLAY_WIDTH 0
  80. #define MAX_LM_PER_DISPLAY 2
  81. /* maximum XIN halt timeout in usec */
  82. #define VBIF_XIN_HALT_TIMEOUT 0x4000
  83. #define DEFAULT_PIXEL_RAM_SIZE (50 * 1024)
  84. /* access property value based on prop_type and hardware index */
  85. #define PROP_VALUE_ACCESS(p, i, j) ((p + i)->value[j])
  86. /*
  87. * access element within PROP_TYPE_BIT_OFFSET_ARRAYs based on prop_type,
  88. * hardware index and offset array index
  89. */
  90. #define PROP_BITVALUE_ACCESS(p, i, j, k) ((p + i)->bit_value[j][k])
  91. #define DEFAULT_SBUF_HEADROOM (20)
  92. #define DEFAULT_SBUF_PREFILL (128)
  93. /*
  94. * Default parameter values
  95. */
  96. #define DEFAULT_MAX_BW_HIGH 7000000
  97. #define DEFAULT_MAX_BW_LOW 7000000
  98. #define DEFAULT_UNDERSIZED_PREFILL_LINES 2
  99. #define DEFAULT_XTRA_PREFILL_LINES 2
  100. #define DEFAULT_DEST_SCALE_PREFILL_LINES 3
  101. #define DEFAULT_MACROTILE_PREFILL_LINES 4
  102. #define DEFAULT_YUV_NV12_PREFILL_LINES 8
  103. #define DEFAULT_LINEAR_PREFILL_LINES 1
  104. #define DEFAULT_DOWNSCALING_PREFILL_LINES 1
  105. #define DEFAULT_CORE_IB_FF "6.0"
  106. #define DEFAULT_CORE_CLK_FF "1.0"
  107. #define DEFAULT_COMP_RATIO_RT \
  108. "NV12/5/1/1.23 AB24/5/1/1.23 XB24/5/1/1.23"
  109. #define DEFAULT_COMP_RATIO_NRT \
  110. "NV12/5/1/1.25 AB24/5/1/1.25 XB24/5/1/1.25"
  111. #define DEFAULT_MAX_PER_PIPE_BW 2400000
  112. #define DEFAULT_AMORTIZABLE_THRESHOLD 25
  113. #define DEFAULT_MNOC_PORTS 2
  114. #define DEFAULT_AXI_BUS_WIDTH 32
  115. #define DEFAULT_CPU_MASK 0
  116. #define DEFAULT_CPU_DMA_LATENCY PM_QOS_DEFAULT_VALUE
  117. /* Uidle values */
  118. #define SDE_UIDLE_FAL10_EXIT_CNT 128
  119. #define SDE_UIDLE_FAL10_EXIT_DANGER 4
  120. #define SDE_UIDLE_FAL10_DANGER 6
  121. #define SDE_UIDLE_FAL10_TARGET_IDLE 50
  122. #define SDE_UIDLE_FAL1_TARGET_IDLE 10
  123. #define SDE_UIDLE_FAL10_THRESHOLD 12
  124. #define SDE_UIDLE_MAX_DWNSCALE 1500
  125. #define SDE_UIDLE_MAX_FPS 60
  126. /*************************************************************
  127. * DTSI PROPERTY INDEX
  128. *************************************************************/
  129. enum {
  130. HW_OFF,
  131. HW_LEN,
  132. HW_DISP,
  133. HW_PROP_MAX,
  134. };
  135. enum sde_prop {
  136. SDE_OFF,
  137. SDE_LEN,
  138. SSPP_LINEWIDTH,
  139. VIG_SSPP_LINEWIDTH,
  140. MIXER_LINEWIDTH,
  141. MIXER_BLEND,
  142. WB_LINEWIDTH,
  143. BANK_BIT,
  144. UBWC_VERSION,
  145. UBWC_STATIC,
  146. UBWC_SWIZZLE,
  147. QSEED_TYPE,
  148. CSC_TYPE,
  149. PANIC_PER_PIPE,
  150. SRC_SPLIT,
  151. DIM_LAYER,
  152. SMART_DMA_REV,
  153. IDLE_PC,
  154. DEST_SCALER,
  155. SMART_PANEL_ALIGN_MODE,
  156. MACROTILE_MODE,
  157. UBWC_BW_CALC_VERSION,
  158. PIPE_ORDER_VERSION,
  159. SEC_SID_MASK,
  160. SDE_LIMITS,
  161. SDE_PROP_MAX,
  162. };
  163. enum {
  164. PERF_MAX_BW_LOW,
  165. PERF_MAX_BW_HIGH,
  166. PERF_MIN_CORE_IB,
  167. PERF_MIN_LLCC_IB,
  168. PERF_MIN_DRAM_IB,
  169. PERF_CORE_IB_FF,
  170. PERF_CORE_CLK_FF,
  171. PERF_COMP_RATIO_RT,
  172. PERF_COMP_RATIO_NRT,
  173. PERF_UNDERSIZED_PREFILL_LINES,
  174. PERF_DEST_SCALE_PREFILL_LINES,
  175. PERF_MACROTILE_PREFILL_LINES,
  176. PERF_YUV_NV12_PREFILL_LINES,
  177. PERF_LINEAR_PREFILL_LINES,
  178. PERF_DOWNSCALING_PREFILL_LINES,
  179. PERF_XTRA_PREFILL_LINES,
  180. PERF_AMORTIZABLE_THRESHOLD,
  181. PERF_NUM_MNOC_PORTS,
  182. PERF_AXI_BUS_WIDTH,
  183. PERF_CDP_SETTING,
  184. PERF_CPU_MASK,
  185. PERF_CPU_DMA_LATENCY,
  186. PERF_PROP_MAX,
  187. };
  188. enum {
  189. QOS_REFRESH_RATES,
  190. QOS_DANGER_LUT,
  191. QOS_SAFE_LUT,
  192. QOS_CREQ_LUT_LINEAR,
  193. QOS_CREQ_LUT_MACROTILE,
  194. QOS_CREQ_LUT_NRT,
  195. QOS_CREQ_LUT_CWB,
  196. QOS_CREQ_LUT_MACROTILE_QSEED,
  197. QOS_CREQ_LUT_LINEAR_QSEED,
  198. QOS_PROP_MAX,
  199. };
  200. enum {
  201. SSPP_OFF,
  202. SSPP_SIZE,
  203. SSPP_TYPE,
  204. SSPP_XIN,
  205. SSPP_CLK_CTRL,
  206. SSPP_CLK_STATUS,
  207. SSPP_SCALE_SIZE,
  208. SSPP_VIG_BLOCKS,
  209. SSPP_RGB_BLOCKS,
  210. SSPP_DMA_BLOCKS,
  211. SSPP_EXCL_RECT,
  212. SSPP_SMART_DMA,
  213. SSPP_MAX_PER_PIPE_BW,
  214. SSPP_MAX_PER_PIPE_BW_HIGH,
  215. SSPP_PROP_MAX,
  216. };
  217. enum {
  218. VIG_QSEED_OFF,
  219. VIG_QSEED_LEN,
  220. VIG_CSC_OFF,
  221. VIG_HSIC_PROP,
  222. VIG_MEMCOLOR_PROP,
  223. VIG_PCC_PROP,
  224. VIG_GAMUT_PROP,
  225. VIG_IGC_PROP,
  226. VIG_INVERSE_PMA,
  227. VIG_PROP_MAX,
  228. };
  229. enum {
  230. RGB_SCALER_OFF,
  231. RGB_SCALER_LEN,
  232. RGB_PCC_PROP,
  233. RGB_PROP_MAX,
  234. };
  235. enum {
  236. DMA_IGC_PROP,
  237. DMA_GC_PROP,
  238. DMA_DGM_INVERSE_PMA,
  239. DMA_CSC_OFF,
  240. DMA_PROP_MAX,
  241. };
  242. enum {
  243. INTF_OFF,
  244. INTF_LEN,
  245. INTF_PREFETCH,
  246. INTF_TYPE,
  247. INTF_TE_IRQ,
  248. INTF_PROP_MAX,
  249. };
  250. enum {
  251. LIMIT_NAME,
  252. LIMIT_USECASE,
  253. LIMIT_ID,
  254. LIMIT_VALUE,
  255. LIMIT_PROP_MAX,
  256. };
  257. enum {
  258. PP_OFF,
  259. PP_LEN,
  260. TE_OFF,
  261. TE_LEN,
  262. TE2_OFF,
  263. TE2_LEN,
  264. PP_SLAVE,
  265. DITHER_OFF,
  266. DITHER_LEN,
  267. DITHER_VER,
  268. PP_MERGE_3D_ID,
  269. PP_PROP_MAX,
  270. };
  271. enum {
  272. DSC_OFF,
  273. DSC_LEN,
  274. DSC_PAIR_MASK,
  275. DSC_REV,
  276. DSC_ENC,
  277. DSC_ENC_LEN,
  278. DSC_CTL,
  279. DSC_CTL_LEN,
  280. DSC_422,
  281. DSC_PROP_MAX,
  282. };
  283. enum {
  284. VDC_OFF,
  285. VDC_LEN,
  286. VDC_REV,
  287. VDC_ENC,
  288. VDC_ENC_LEN,
  289. VDC_CTL,
  290. VDC_CTL_LEN,
  291. VDC_PROP_MAX,
  292. };
  293. enum {
  294. DS_TOP_OFF,
  295. DS_TOP_LEN,
  296. DS_TOP_INPUT_LINEWIDTH,
  297. DS_TOP_OUTPUT_LINEWIDTH,
  298. DS_TOP_PROP_MAX,
  299. };
  300. enum {
  301. DS_OFF,
  302. DS_LEN,
  303. DS_PROP_MAX,
  304. };
  305. enum {
  306. DSPP_TOP_OFF,
  307. DSPP_TOP_SIZE,
  308. DSPP_TOP_PROP_MAX,
  309. };
  310. enum {
  311. DSPP_OFF,
  312. DSPP_SIZE,
  313. DSPP_BLOCKS,
  314. DSPP_PROP_MAX,
  315. };
  316. enum {
  317. DSPP_IGC_PROP,
  318. DSPP_PCC_PROP,
  319. DSPP_GC_PROP,
  320. DSPP_HSIC_PROP,
  321. DSPP_MEMCOLOR_PROP,
  322. DSPP_SIXZONE_PROP,
  323. DSPP_GAMUT_PROP,
  324. DSPP_DITHER_PROP,
  325. DSPP_HIST_PROP,
  326. DSPP_VLUT_PROP,
  327. DSPP_BLOCKS_PROP_MAX,
  328. };
  329. enum {
  330. AD_OFF,
  331. AD_VERSION,
  332. AD_PROP_MAX,
  333. };
  334. enum {
  335. LTM_OFF,
  336. LTM_VERSION,
  337. LTM_PROP_MAX,
  338. };
  339. enum {
  340. RC_OFF,
  341. RC_LEN,
  342. RC_VERSION,
  343. RC_MEM_TOTAL_SIZE,
  344. RC_PROP_MAX,
  345. };
  346. enum {
  347. MIXER_OFF,
  348. MIXER_LEN,
  349. MIXER_PAIR_MASK,
  350. MIXER_BLOCKS,
  351. MIXER_DISP,
  352. MIXER_CWB,
  353. MIXER_PROP_MAX,
  354. };
  355. enum {
  356. MIXER_GC_PROP,
  357. MIXER_BLOCKS_PROP_MAX,
  358. };
  359. enum {
  360. MIXER_BLEND_OP_OFF,
  361. MIXER_BLEND_PROP_MAX,
  362. };
  363. enum {
  364. WB_OFF,
  365. WB_LEN,
  366. WB_ID,
  367. WB_XIN_ID,
  368. WB_CLK_CTRL,
  369. WB_PROP_MAX,
  370. };
  371. enum {
  372. VBIF_OFF,
  373. VBIF_LEN,
  374. VBIF_ID,
  375. VBIF_DEFAULT_OT_RD_LIMIT,
  376. VBIF_DEFAULT_OT_WR_LIMIT,
  377. VBIF_DYNAMIC_OT_RD_LIMIT,
  378. VBIF_DYNAMIC_OT_WR_LIMIT,
  379. VBIF_MEMTYPE_0,
  380. VBIF_MEMTYPE_1,
  381. VBIF_QOS_RT_REMAP,
  382. VBIF_QOS_NRT_REMAP,
  383. VBIF_QOS_CWB_REMAP,
  384. VBIF_QOS_LUTDMA_REMAP,
  385. VBIF_PROP_MAX,
  386. };
  387. enum {
  388. UIDLE_OFF,
  389. UIDLE_LEN,
  390. UIDLE_PROP_MAX,
  391. };
  392. enum {
  393. REG_DMA_OFF,
  394. REG_DMA_ID,
  395. REG_DMA_VERSION,
  396. REG_DMA_TRIGGER_OFF,
  397. REG_DMA_BROADCAST_DISABLED,
  398. REG_DMA_XIN_ID,
  399. REG_DMA_CLK_CTRL,
  400. REG_DMA_PROP_MAX
  401. };
  402. /*************************************************************
  403. * dts property definition
  404. *************************************************************/
  405. enum prop_type {
  406. PROP_TYPE_BOOL,
  407. PROP_TYPE_U32,
  408. PROP_TYPE_U32_ARRAY,
  409. PROP_TYPE_STRING,
  410. PROP_TYPE_STRING_ARRAY,
  411. PROP_TYPE_BIT_OFFSET_ARRAY,
  412. PROP_TYPE_NODE,
  413. };
  414. struct sde_prop_type {
  415. /* use property index from enum property for readability purpose */
  416. u8 id;
  417. /* it should be property name based on dtsi documentation */
  418. char *prop_name;
  419. /**
  420. * if property is marked mandatory then it will fail parsing
  421. * when property is not present
  422. */
  423. u32 is_mandatory;
  424. /* property type based on "enum prop_type" */
  425. enum prop_type type;
  426. };
  427. struct sde_prop_value {
  428. u32 value[MAX_SDE_HW_BLK];
  429. u32 bit_value[MAX_SDE_HW_BLK][MAX_BIT_OFFSET];
  430. };
  431. /**
  432. * struct sde_dt_props - stores dts properties read from a sde_prop_type table
  433. * @exists: Array of bools indicating if the given prop name was present
  434. * @counts: Count of the number of valid values for the property
  435. * @values: Array storing the count[i] property values
  436. *
  437. * Must use the sde_[get|put]_dt_props APIs to allocate/free this object.
  438. */
  439. struct sde_dt_props {
  440. bool exists[MAX_SDE_DT_TABLE_SIZE];
  441. int counts[MAX_SDE_DT_TABLE_SIZE];
  442. struct sde_prop_value *values;
  443. };
  444. /*************************************************************
  445. * dts property list
  446. *************************************************************/
  447. static struct sde_prop_type sde_prop[] = {
  448. {SDE_OFF, "qcom,sde-off", true, PROP_TYPE_U32},
  449. {SDE_LEN, "qcom,sde-len", false, PROP_TYPE_U32},
  450. {SSPP_LINEWIDTH, "qcom,sde-sspp-linewidth", false, PROP_TYPE_U32},
  451. {VIG_SSPP_LINEWIDTH, "qcom,sde-vig-sspp-linewidth", false, PROP_TYPE_U32},
  452. {MIXER_LINEWIDTH, "qcom,sde-mixer-linewidth", false, PROP_TYPE_U32},
  453. {MIXER_BLEND, "qcom,sde-mixer-blendstages", false, PROP_TYPE_U32},
  454. {WB_LINEWIDTH, "qcom,sde-wb-linewidth", false, PROP_TYPE_U32},
  455. {BANK_BIT, "qcom,sde-highest-bank-bit", false, PROP_TYPE_U32},
  456. {UBWC_VERSION, "qcom,sde-ubwc-version", false, PROP_TYPE_U32},
  457. {UBWC_STATIC, "qcom,sde-ubwc-static", false, PROP_TYPE_U32},
  458. {UBWC_SWIZZLE, "qcom,sde-ubwc-swizzle", false, PROP_TYPE_U32},
  459. {QSEED_TYPE, "qcom,sde-qseed-type", false, PROP_TYPE_STRING},
  460. {CSC_TYPE, "qcom,sde-csc-type", false, PROP_TYPE_STRING},
  461. {PANIC_PER_PIPE, "qcom,sde-panic-per-pipe", false, PROP_TYPE_BOOL},
  462. {SRC_SPLIT, "qcom,sde-has-src-split", false, PROP_TYPE_BOOL},
  463. {DIM_LAYER, "qcom,sde-has-dim-layer", false, PROP_TYPE_BOOL},
  464. {SMART_DMA_REV, "qcom,sde-smart-dma-rev", false, PROP_TYPE_STRING},
  465. {IDLE_PC, "qcom,sde-has-idle-pc", false, PROP_TYPE_BOOL},
  466. {DEST_SCALER, "qcom,sde-has-dest-scaler", false, PROP_TYPE_BOOL},
  467. {SMART_PANEL_ALIGN_MODE, "qcom,sde-smart-panel-align-mode",
  468. false, PROP_TYPE_U32},
  469. {MACROTILE_MODE, "qcom,sde-macrotile-mode", false, PROP_TYPE_U32},
  470. {UBWC_BW_CALC_VERSION, "qcom,sde-ubwc-bw-calc-version", false,
  471. PROP_TYPE_U32},
  472. {PIPE_ORDER_VERSION, "qcom,sde-pipe-order-version", false,
  473. PROP_TYPE_U32},
  474. {SEC_SID_MASK, "qcom,sde-secure-sid-mask", false, PROP_TYPE_U32_ARRAY},
  475. {SDE_LIMITS, "qcom,sde-limits", false, PROP_TYPE_NODE},
  476. };
  477. static struct sde_prop_type sde_perf_prop[] = {
  478. {PERF_MAX_BW_LOW, "qcom,sde-max-bw-low-kbps", false, PROP_TYPE_U32},
  479. {PERF_MAX_BW_HIGH, "qcom,sde-max-bw-high-kbps", false, PROP_TYPE_U32},
  480. {PERF_MIN_CORE_IB, "qcom,sde-min-core-ib-kbps", false, PROP_TYPE_U32},
  481. {PERF_MIN_LLCC_IB, "qcom,sde-min-llcc-ib-kbps", false, PROP_TYPE_U32},
  482. {PERF_MIN_DRAM_IB, "qcom,sde-min-dram-ib-kbps", false, PROP_TYPE_U32},
  483. {PERF_CORE_IB_FF, "qcom,sde-core-ib-ff", false, PROP_TYPE_STRING},
  484. {PERF_CORE_CLK_FF, "qcom,sde-core-clk-ff", false, PROP_TYPE_STRING},
  485. {PERF_COMP_RATIO_RT, "qcom,sde-comp-ratio-rt", false,
  486. PROP_TYPE_STRING},
  487. {PERF_COMP_RATIO_NRT, "qcom,sde-comp-ratio-nrt", false,
  488. PROP_TYPE_STRING},
  489. {PERF_UNDERSIZED_PREFILL_LINES, "qcom,sde-undersizedprefill-lines",
  490. false, PROP_TYPE_U32},
  491. {PERF_DEST_SCALE_PREFILL_LINES, "qcom,sde-dest-scaleprefill-lines",
  492. false, PROP_TYPE_U32},
  493. {PERF_MACROTILE_PREFILL_LINES, "qcom,sde-macrotileprefill-lines",
  494. false, PROP_TYPE_U32},
  495. {PERF_YUV_NV12_PREFILL_LINES, "qcom,sde-yuv-nv12prefill-lines",
  496. false, PROP_TYPE_U32},
  497. {PERF_LINEAR_PREFILL_LINES, "qcom,sde-linearprefill-lines",
  498. false, PROP_TYPE_U32},
  499. {PERF_DOWNSCALING_PREFILL_LINES, "qcom,sde-downscalingprefill-lines",
  500. false, PROP_TYPE_U32},
  501. {PERF_XTRA_PREFILL_LINES, "qcom,sde-xtra-prefill-lines",
  502. false, PROP_TYPE_U32},
  503. {PERF_AMORTIZABLE_THRESHOLD, "qcom,sde-amortizable-threshold",
  504. false, PROP_TYPE_U32},
  505. {PERF_NUM_MNOC_PORTS, "qcom,sde-num-mnoc-ports",
  506. false, PROP_TYPE_U32},
  507. {PERF_AXI_BUS_WIDTH, "qcom,sde-axi-bus-width",
  508. false, PROP_TYPE_U32},
  509. {PERF_CDP_SETTING, "qcom,sde-cdp-setting", false,
  510. PROP_TYPE_U32_ARRAY},
  511. {PERF_CPU_MASK, "qcom,sde-qos-cpu-mask", false, PROP_TYPE_U32},
  512. {PERF_CPU_DMA_LATENCY, "qcom,sde-qos-cpu-dma-latency", false,
  513. PROP_TYPE_U32},
  514. };
  515. static struct sde_prop_type sde_qos_prop[] = {
  516. {QOS_REFRESH_RATES, "qcom,sde-qos-refresh-rates", false,
  517. PROP_TYPE_U32_ARRAY},
  518. {QOS_DANGER_LUT, "qcom,sde-danger-lut", false, PROP_TYPE_U32_ARRAY},
  519. {QOS_SAFE_LUT, "qcom,sde-safe-lut", false, PROP_TYPE_U32_ARRAY},
  520. {QOS_CREQ_LUT_LINEAR, "qcom,sde-qos-lut-linear", false,
  521. PROP_TYPE_U32_ARRAY},
  522. {QOS_CREQ_LUT_MACROTILE, "qcom,sde-qos-lut-macrotile", false,
  523. PROP_TYPE_U32_ARRAY},
  524. {QOS_CREQ_LUT_NRT, "qcom,sde-qos-lut-nrt", false,
  525. PROP_TYPE_U32_ARRAY},
  526. {QOS_CREQ_LUT_CWB, "qcom,sde-qos-lut-cwb", false,
  527. PROP_TYPE_U32_ARRAY},
  528. {QOS_CREQ_LUT_MACROTILE_QSEED, "qcom,sde-qos-lut-macrotile-qseed",
  529. false, PROP_TYPE_U32_ARRAY},
  530. {QOS_CREQ_LUT_LINEAR_QSEED, "qcom,sde-qos-lut-linear-qseed",
  531. false, PROP_TYPE_U32_ARRAY},
  532. };
  533. static struct sde_prop_type sspp_prop[] = {
  534. {SSPP_OFF, "qcom,sde-sspp-off", true, PROP_TYPE_U32_ARRAY},
  535. {SSPP_SIZE, "qcom,sde-sspp-src-size", false, PROP_TYPE_U32},
  536. {SSPP_TYPE, "qcom,sde-sspp-type", true, PROP_TYPE_STRING_ARRAY},
  537. {SSPP_XIN, "qcom,sde-sspp-xin-id", true, PROP_TYPE_U32_ARRAY},
  538. {SSPP_CLK_CTRL, "qcom,sde-sspp-clk-ctrl", false,
  539. PROP_TYPE_BIT_OFFSET_ARRAY},
  540. {SSPP_CLK_STATUS, "qcom,sde-sspp-clk-status", false,
  541. PROP_TYPE_BIT_OFFSET_ARRAY},
  542. {SSPP_SCALE_SIZE, "qcom,sde-sspp-scale-size", false, PROP_TYPE_U32},
  543. {SSPP_VIG_BLOCKS, "qcom,sde-sspp-vig-blocks", false, PROP_TYPE_NODE},
  544. {SSPP_RGB_BLOCKS, "qcom,sde-sspp-rgb-blocks", false, PROP_TYPE_NODE},
  545. {SSPP_DMA_BLOCKS, "qcom,sde-sspp-dma-blocks", false, PROP_TYPE_NODE},
  546. {SSPP_EXCL_RECT, "qcom,sde-sspp-excl-rect", false, PROP_TYPE_U32_ARRAY},
  547. {SSPP_SMART_DMA, "qcom,sde-sspp-smart-dma-priority", false,
  548. PROP_TYPE_U32_ARRAY},
  549. {SSPP_MAX_PER_PIPE_BW, "qcom,sde-max-per-pipe-bw-kbps", false,
  550. PROP_TYPE_U32_ARRAY},
  551. {SSPP_MAX_PER_PIPE_BW_HIGH, "qcom,sde-max-per-pipe-bw-high-kbps", false,
  552. PROP_TYPE_U32_ARRAY},
  553. };
  554. static struct sde_prop_type vig_prop[] = {
  555. {VIG_QSEED_OFF, "qcom,sde-vig-qseed-off", false, PROP_TYPE_U32},
  556. {VIG_QSEED_LEN, "qcom,sde-vig-qseed-size", false, PROP_TYPE_U32},
  557. {VIG_CSC_OFF, "qcom,sde-vig-csc-off", false, PROP_TYPE_U32},
  558. {VIG_HSIC_PROP, "qcom,sde-vig-hsic", false, PROP_TYPE_U32_ARRAY},
  559. {VIG_MEMCOLOR_PROP, "qcom,sde-vig-memcolor", false,
  560. PROP_TYPE_U32_ARRAY},
  561. {VIG_PCC_PROP, "qcom,sde-vig-pcc", false, PROP_TYPE_U32_ARRAY},
  562. {VIG_GAMUT_PROP, "qcom,sde-vig-gamut", false, PROP_TYPE_U32_ARRAY},
  563. {VIG_IGC_PROP, "qcom,sde-vig-igc", false, PROP_TYPE_U32_ARRAY},
  564. {VIG_INVERSE_PMA, "qcom,sde-vig-inverse-pma", false, PROP_TYPE_BOOL},
  565. };
  566. static struct sde_prop_type rgb_prop[] = {
  567. {RGB_SCALER_OFF, "qcom,sde-rgb-scaler-off", false, PROP_TYPE_U32},
  568. {RGB_SCALER_LEN, "qcom,sde-rgb-scaler-size", false, PROP_TYPE_U32},
  569. {RGB_PCC_PROP, "qcom,sde-rgb-pcc", false, PROP_TYPE_U32_ARRAY},
  570. };
  571. static struct sde_prop_type dma_prop[] = {
  572. {DMA_IGC_PROP, "qcom,sde-dma-igc", false, PROP_TYPE_U32_ARRAY},
  573. {DMA_GC_PROP, "qcom,sde-dma-gc", false, PROP_TYPE_U32_ARRAY},
  574. {DMA_DGM_INVERSE_PMA, "qcom,sde-dma-inverse-pma", false,
  575. PROP_TYPE_BOOL},
  576. {DMA_CSC_OFF, "qcom,sde-dma-csc-off", false, PROP_TYPE_U32},
  577. };
  578. static struct sde_prop_type ctl_prop[] = {
  579. {HW_OFF, "qcom,sde-ctl-off", true, PROP_TYPE_U32_ARRAY},
  580. {HW_LEN, "qcom,sde-ctl-size", false, PROP_TYPE_U32},
  581. {HW_DISP, "qcom,sde-ctl-display-pref", false, PROP_TYPE_STRING_ARRAY},
  582. };
  583. struct sde_prop_type mixer_blend_prop[] = {
  584. {MIXER_BLEND_OP_OFF, "qcom,sde-mixer-blend-op-off", true,
  585. PROP_TYPE_U32_ARRAY},
  586. };
  587. static struct sde_prop_type mixer_prop[] = {
  588. {MIXER_OFF, "qcom,sde-mixer-off", true, PROP_TYPE_U32_ARRAY},
  589. {MIXER_LEN, "qcom,sde-mixer-size", false, PROP_TYPE_U32},
  590. {MIXER_PAIR_MASK, "qcom,sde-mixer-pair-mask", true,
  591. PROP_TYPE_U32_ARRAY},
  592. {MIXER_BLOCKS, "qcom,sde-mixer-blocks", false, PROP_TYPE_NODE},
  593. {MIXER_DISP, "qcom,sde-mixer-display-pref", false,
  594. PROP_TYPE_STRING_ARRAY},
  595. {MIXER_CWB, "qcom,sde-mixer-cwb-pref", false,
  596. PROP_TYPE_STRING_ARRAY},
  597. };
  598. static struct sde_prop_type mixer_blocks_prop[] = {
  599. {MIXER_GC_PROP, "qcom,sde-mixer-gc", false, PROP_TYPE_U32_ARRAY},
  600. };
  601. static struct sde_prop_type dspp_top_prop[] = {
  602. {DSPP_TOP_OFF, "qcom,sde-dspp-top-off", true, PROP_TYPE_U32},
  603. {DSPP_TOP_SIZE, "qcom,sde-dspp-top-size", false, PROP_TYPE_U32},
  604. };
  605. static struct sde_prop_type dspp_prop[] = {
  606. {DSPP_OFF, "qcom,sde-dspp-off", true, PROP_TYPE_U32_ARRAY},
  607. {DSPP_SIZE, "qcom,sde-dspp-size", false, PROP_TYPE_U32},
  608. {DSPP_BLOCKS, "qcom,sde-dspp-blocks", false, PROP_TYPE_NODE},
  609. };
  610. static struct sde_prop_type dspp_blocks_prop[] = {
  611. {DSPP_IGC_PROP, "qcom,sde-dspp-igc", false, PROP_TYPE_U32_ARRAY},
  612. {DSPP_PCC_PROP, "qcom,sde-dspp-pcc", false, PROP_TYPE_U32_ARRAY},
  613. {DSPP_GC_PROP, "qcom,sde-dspp-gc", false, PROP_TYPE_U32_ARRAY},
  614. {DSPP_HSIC_PROP, "qcom,sde-dspp-hsic", false, PROP_TYPE_U32_ARRAY},
  615. {DSPP_MEMCOLOR_PROP, "qcom,sde-dspp-memcolor", false,
  616. PROP_TYPE_U32_ARRAY},
  617. {DSPP_SIXZONE_PROP, "qcom,sde-dspp-sixzone", false,
  618. PROP_TYPE_U32_ARRAY},
  619. {DSPP_GAMUT_PROP, "qcom,sde-dspp-gamut", false, PROP_TYPE_U32_ARRAY},
  620. {DSPP_DITHER_PROP, "qcom,sde-dspp-dither", false, PROP_TYPE_U32_ARRAY},
  621. {DSPP_HIST_PROP, "qcom,sde-dspp-hist", false, PROP_TYPE_U32_ARRAY},
  622. {DSPP_VLUT_PROP, "qcom,sde-dspp-vlut", false, PROP_TYPE_U32_ARRAY},
  623. };
  624. static struct sde_prop_type ad_prop[] = {
  625. {AD_OFF, "qcom,sde-dspp-ad-off", false, PROP_TYPE_U32_ARRAY},
  626. {AD_VERSION, "qcom,sde-dspp-ad-version", false, PROP_TYPE_U32},
  627. };
  628. static struct sde_prop_type ltm_prop[] = {
  629. {LTM_OFF, "qcom,sde-dspp-ltm-off", false, PROP_TYPE_U32_ARRAY},
  630. {LTM_VERSION, "qcom,sde-dspp-ltm-version", false, PROP_TYPE_U32},
  631. };
  632. static struct sde_prop_type rc_prop[] = {
  633. {RC_OFF, "qcom,sde-dspp-rc-off", false, PROP_TYPE_U32_ARRAY},
  634. {RC_LEN, "qcom,sde-dspp-rc-size", false, PROP_TYPE_U32},
  635. {RC_VERSION, "qcom,sde-dspp-rc-version", false, PROP_TYPE_U32},
  636. {RC_MEM_TOTAL_SIZE, "qcom,sde-dspp-rc-mem-size", false, PROP_TYPE_U32},
  637. };
  638. static struct sde_prop_type ds_top_prop[] = {
  639. {DS_TOP_OFF, "qcom,sde-dest-scaler-top-off", false, PROP_TYPE_U32},
  640. {DS_TOP_LEN, "qcom,sde-dest-scaler-top-size", false, PROP_TYPE_U32},
  641. {DS_TOP_INPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-input-linewidth",
  642. false, PROP_TYPE_U32},
  643. {DS_TOP_OUTPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-output-linewidth",
  644. false, PROP_TYPE_U32},
  645. };
  646. static struct sde_prop_type ds_prop[] = {
  647. {DS_OFF, "qcom,sde-dest-scaler-off", false, PROP_TYPE_U32_ARRAY},
  648. {DS_LEN, "qcom,sde-dest-scaler-size", false, PROP_TYPE_U32},
  649. };
  650. static struct sde_prop_type pp_prop[] = {
  651. {PP_OFF, "qcom,sde-pp-off", true, PROP_TYPE_U32_ARRAY},
  652. {PP_LEN, "qcom,sde-pp-size", false, PROP_TYPE_U32},
  653. {TE_OFF, "qcom,sde-te-off", false, PROP_TYPE_U32_ARRAY},
  654. {TE_LEN, "qcom,sde-te-size", false, PROP_TYPE_U32},
  655. {TE2_OFF, "qcom,sde-te2-off", false, PROP_TYPE_U32_ARRAY},
  656. {TE2_LEN, "qcom,sde-te2-size", false, PROP_TYPE_U32},
  657. {PP_SLAVE, "qcom,sde-pp-slave", false, PROP_TYPE_U32_ARRAY},
  658. {DITHER_OFF, "qcom,sde-dither-off", false, PROP_TYPE_U32_ARRAY},
  659. {DITHER_LEN, "qcom,sde-dither-size", false, PROP_TYPE_U32},
  660. {DITHER_VER, "qcom,sde-dither-version", false, PROP_TYPE_U32},
  661. {PP_MERGE_3D_ID, "qcom,sde-pp-merge-3d-id", false, PROP_TYPE_U32_ARRAY},
  662. };
  663. static struct sde_prop_type dsc_prop[] = {
  664. {DSC_OFF, "qcom,sde-dsc-off", false, PROP_TYPE_U32_ARRAY},
  665. {DSC_LEN, "qcom,sde-dsc-size", false, PROP_TYPE_U32},
  666. {DSC_PAIR_MASK, "qcom,sde-dsc-pair-mask", false, PROP_TYPE_U32_ARRAY},
  667. {DSC_REV, "qcom,sde-dsc-hw-rev", false, PROP_TYPE_STRING},
  668. {DSC_ENC, "qcom,sde-dsc-enc", false, PROP_TYPE_U32_ARRAY},
  669. {DSC_ENC_LEN, "qcom,sde-dsc-enc-size", false, PROP_TYPE_U32},
  670. {DSC_CTL, "qcom,sde-dsc-ctl", false, PROP_TYPE_U32_ARRAY},
  671. {DSC_CTL_LEN, "qcom,sde-dsc-ctl-size", false, PROP_TYPE_U32},
  672. {DSC_422, "qcom,sde-dsc-native422-supp", false, PROP_TYPE_U32_ARRAY}
  673. };
  674. static struct sde_prop_type vdc_prop[] = {
  675. {VDC_OFF, "qcom,sde-vdc-off", false, PROP_TYPE_U32_ARRAY},
  676. {VDC_LEN, "qcom,sde-vdc-size", false, PROP_TYPE_U32},
  677. {VDC_REV, "qcom,sde-vdc-hw-rev", false, PROP_TYPE_STRING},
  678. {VDC_ENC, "qcom,sde-vdc-enc", false, PROP_TYPE_U32_ARRAY},
  679. {VDC_ENC_LEN, "qcom,sde-vdc-enc-size", false, PROP_TYPE_U32},
  680. {VDC_CTL, "qcom,sde-vdc-ctl", false, PROP_TYPE_U32_ARRAY},
  681. {VDC_CTL_LEN, "qcom,sde-vdc-ctl-size", false, PROP_TYPE_U32},
  682. };
  683. static struct sde_prop_type cdm_prop[] = {
  684. {HW_OFF, "qcom,sde-cdm-off", false, PROP_TYPE_U32_ARRAY},
  685. {HW_LEN, "qcom,sde-cdm-size", false, PROP_TYPE_U32},
  686. };
  687. static struct sde_prop_type intf_prop[] = {
  688. {INTF_OFF, "qcom,sde-intf-off", true, PROP_TYPE_U32_ARRAY},
  689. {INTF_LEN, "qcom,sde-intf-size", false, PROP_TYPE_U32},
  690. {INTF_PREFETCH, "qcom,sde-intf-max-prefetch-lines", false,
  691. PROP_TYPE_U32_ARRAY},
  692. {INTF_TYPE, "qcom,sde-intf-type", false, PROP_TYPE_STRING_ARRAY},
  693. {INTF_TE_IRQ, "qcom,sde-intf-tear-irq-off", false, PROP_TYPE_U32_ARRAY},
  694. };
  695. static struct sde_prop_type wb_prop[] = {
  696. {WB_OFF, "qcom,sde-wb-off", true, PROP_TYPE_U32_ARRAY},
  697. {WB_LEN, "qcom,sde-wb-size", false, PROP_TYPE_U32},
  698. {WB_ID, "qcom,sde-wb-id", true, PROP_TYPE_U32_ARRAY},
  699. {WB_XIN_ID, "qcom,sde-wb-xin-id", false, PROP_TYPE_U32_ARRAY},
  700. {WB_CLK_CTRL, "qcom,sde-wb-clk-ctrl", false,
  701. PROP_TYPE_BIT_OFFSET_ARRAY},
  702. };
  703. static struct sde_prop_type vbif_prop[] = {
  704. {VBIF_OFF, "qcom,sde-vbif-off", true, PROP_TYPE_U32_ARRAY},
  705. {VBIF_LEN, "qcom,sde-vbif-size", false, PROP_TYPE_U32},
  706. {VBIF_ID, "qcom,sde-vbif-id", false, PROP_TYPE_U32_ARRAY},
  707. {VBIF_DEFAULT_OT_RD_LIMIT, "qcom,sde-vbif-default-ot-rd-limit", false,
  708. PROP_TYPE_U32},
  709. {VBIF_DEFAULT_OT_WR_LIMIT, "qcom,sde-vbif-default-ot-wr-limit", false,
  710. PROP_TYPE_U32},
  711. {VBIF_DYNAMIC_OT_RD_LIMIT, "qcom,sde-vbif-dynamic-ot-rd-limit", false,
  712. PROP_TYPE_U32_ARRAY},
  713. {VBIF_DYNAMIC_OT_WR_LIMIT, "qcom,sde-vbif-dynamic-ot-wr-limit", false,
  714. PROP_TYPE_U32_ARRAY},
  715. {VBIF_MEMTYPE_0, "qcom,sde-vbif-memtype-0", false, PROP_TYPE_U32_ARRAY},
  716. {VBIF_MEMTYPE_1, "qcom,sde-vbif-memtype-1", false, PROP_TYPE_U32_ARRAY},
  717. {VBIF_QOS_RT_REMAP, "qcom,sde-vbif-qos-rt-remap", false,
  718. PROP_TYPE_U32_ARRAY},
  719. {VBIF_QOS_NRT_REMAP, "qcom,sde-vbif-qos-nrt-remap", false,
  720. PROP_TYPE_U32_ARRAY},
  721. {VBIF_QOS_CWB_REMAP, "qcom,sde-vbif-qos-cwb-remap", false,
  722. PROP_TYPE_U32_ARRAY},
  723. {VBIF_QOS_LUTDMA_REMAP, "qcom,sde-vbif-qos-lutdma-remap", false,
  724. PROP_TYPE_U32_ARRAY},
  725. };
  726. static struct sde_prop_type uidle_prop[] = {
  727. {UIDLE_OFF, "qcom,sde-uidle-off", false, PROP_TYPE_U32},
  728. {UIDLE_LEN, "qcom,sde-uidle-size", false, PROP_TYPE_U32},
  729. };
  730. static struct sde_prop_type reg_dma_prop[REG_DMA_PROP_MAX] = {
  731. [REG_DMA_OFF] = {REG_DMA_OFF, "qcom,sde-reg-dma-off", false,
  732. PROP_TYPE_U32_ARRAY},
  733. [REG_DMA_ID] = {REG_DMA_ID, "qcom,sde-reg-dma-id", false,
  734. PROP_TYPE_U32_ARRAY},
  735. [REG_DMA_VERSION] = {REG_DMA_VERSION, "qcom,sde-reg-dma-version",
  736. false, PROP_TYPE_U32},
  737. [REG_DMA_TRIGGER_OFF] = {REG_DMA_TRIGGER_OFF,
  738. "qcom,sde-reg-dma-trigger-off", false,
  739. PROP_TYPE_U32},
  740. [REG_DMA_BROADCAST_DISABLED] = {REG_DMA_BROADCAST_DISABLED,
  741. "qcom,sde-reg-dma-broadcast-disabled", false, PROP_TYPE_BOOL},
  742. [REG_DMA_XIN_ID] = {REG_DMA_XIN_ID,
  743. "qcom,sde-reg-dma-xin-id", false, PROP_TYPE_U32},
  744. [REG_DMA_CLK_CTRL] = {REG_DMA_XIN_ID,
  745. "qcom,sde-reg-dma-clk-ctrl", false, PROP_TYPE_BIT_OFFSET_ARRAY},
  746. };
  747. static struct sde_prop_type merge_3d_prop[] = {
  748. {HW_OFF, "qcom,sde-merge-3d-off", false, PROP_TYPE_U32_ARRAY},
  749. {HW_LEN, "qcom,sde-merge-3d-size", false, PROP_TYPE_U32},
  750. };
  751. static struct sde_prop_type qdss_prop[] = {
  752. {HW_OFF, "qcom,sde-qdss-off", false, PROP_TYPE_U32_ARRAY},
  753. {HW_LEN, "qcom,sde-qdss-size", false, PROP_TYPE_U32},
  754. };
  755. static struct sde_prop_type limit_usecase_prop[] = {
  756. {LIMIT_NAME, "qcom,sde-limit-name", false, PROP_TYPE_STRING},
  757. {LIMIT_USECASE, "qcom,sde-limit-cases", false, PROP_TYPE_STRING_ARRAY},
  758. {LIMIT_ID, "qcom,sde-limit-ids", false, PROP_TYPE_U32_ARRAY},
  759. {LIMIT_VALUE, "qcom,sde-limit-values", false,
  760. PROP_TYPE_BIT_OFFSET_ARRAY},
  761. };
  762. /*************************************************************
  763. * static API list
  764. *************************************************************/
  765. static int _parse_dt_u32_handler(struct device_node *np,
  766. char *prop_name, u32 *offsets, int len, bool mandatory)
  767. {
  768. int rc = -EINVAL;
  769. if (len > MAX_SDE_HW_BLK) {
  770. SDE_ERROR(
  771. "prop: %s tries out of bound access for u32 array read len: %d\n",
  772. prop_name, len);
  773. return -E2BIG;
  774. }
  775. rc = of_property_read_u32_array(np, prop_name, offsets, len);
  776. if (rc && mandatory)
  777. SDE_ERROR("mandatory prop: %s u32 array read len:%d\n",
  778. prop_name, len);
  779. else if (rc)
  780. SDE_DEBUG("optional prop: %s u32 array read len:%d\n",
  781. prop_name, len);
  782. return rc;
  783. }
  784. static int _parse_dt_bit_offset(struct device_node *np,
  785. char *prop_name, struct sde_prop_value *prop_value, u32 prop_index,
  786. u32 count, bool mandatory)
  787. {
  788. int rc = 0, len, i, j;
  789. const u32 *arr;
  790. arr = of_get_property(np, prop_name, &len);
  791. if (arr) {
  792. len /= sizeof(u32);
  793. len &= ~0x1;
  794. if (len > (MAX_SDE_HW_BLK * MAX_BIT_OFFSET)) {
  795. SDE_ERROR(
  796. "prop: %s len: %d will lead to out of bound access\n",
  797. prop_name, len / MAX_BIT_OFFSET);
  798. return -E2BIG;
  799. }
  800. for (i = 0, j = 0; i < len; j++) {
  801. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 0) =
  802. be32_to_cpu(arr[i]);
  803. i++;
  804. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 1) =
  805. be32_to_cpu(arr[i]);
  806. i++;
  807. }
  808. } else {
  809. if (mandatory) {
  810. SDE_ERROR("error mandatory property '%s' not found\n",
  811. prop_name);
  812. rc = -EINVAL;
  813. } else {
  814. SDE_DEBUG("error optional property '%s' not found\n",
  815. prop_name);
  816. }
  817. }
  818. return rc;
  819. }
  820. static int _validate_dt_entry(struct device_node *np,
  821. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  822. int *off_count)
  823. {
  824. int rc = 0, i, val;
  825. struct device_node *snp = NULL;
  826. if (off_count) {
  827. *off_count = of_property_count_u32_elems(np,
  828. sde_prop[0].prop_name);
  829. if ((*off_count > MAX_BLOCKS) || (*off_count < 0)) {
  830. if (sde_prop[0].is_mandatory) {
  831. SDE_ERROR(
  832. "invalid hw offset prop name:%s count: %d\n",
  833. sde_prop[0].prop_name, *off_count);
  834. rc = -EINVAL;
  835. }
  836. *off_count = 0;
  837. memset(prop_count, 0, sizeof(int) * prop_size);
  838. return rc;
  839. }
  840. }
  841. for (i = 0; i < prop_size; i++) {
  842. switch (sde_prop[i].type) {
  843. case PROP_TYPE_U32:
  844. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  845. &val);
  846. if (!rc)
  847. prop_count[i] = 1;
  848. break;
  849. case PROP_TYPE_U32_ARRAY:
  850. prop_count[i] = of_property_count_u32_elems(np,
  851. sde_prop[i].prop_name);
  852. if (prop_count[i] < 0)
  853. rc = prop_count[i];
  854. break;
  855. case PROP_TYPE_STRING_ARRAY:
  856. prop_count[i] = of_property_count_strings(np,
  857. sde_prop[i].prop_name);
  858. if (prop_count[i] < 0)
  859. rc = prop_count[i];
  860. break;
  861. case PROP_TYPE_BIT_OFFSET_ARRAY:
  862. of_get_property(np, sde_prop[i].prop_name, &val);
  863. prop_count[i] = val / (MAX_BIT_OFFSET * sizeof(u32));
  864. break;
  865. case PROP_TYPE_NODE:
  866. snp = of_get_child_by_name(np,
  867. sde_prop[i].prop_name);
  868. if (!snp)
  869. rc = -EINVAL;
  870. break;
  871. case PROP_TYPE_BOOL:
  872. /**
  873. * No special handling for bool properties here.
  874. * They will always exist, with value indicating
  875. * if the given key is present or not.
  876. */
  877. prop_count[i] = 1;
  878. break;
  879. default:
  880. SDE_DEBUG("invalid property type:%d\n",
  881. sde_prop[i].type);
  882. break;
  883. }
  884. SDE_DEBUG(
  885. "prop id:%d prop name:%s prop type:%d prop_count:%d\n",
  886. i, sde_prop[i].prop_name,
  887. sde_prop[i].type, prop_count[i]);
  888. if (rc && sde_prop[i].is_mandatory &&
  889. ((sde_prop[i].type == PROP_TYPE_U32) ||
  890. (sde_prop[i].type == PROP_TYPE_NODE))) {
  891. SDE_ERROR("prop:%s not present\n",
  892. sde_prop[i].prop_name);
  893. goto end;
  894. } else if (sde_prop[i].type == PROP_TYPE_U32 ||
  895. sde_prop[i].type == PROP_TYPE_BOOL ||
  896. sde_prop[i].type == PROP_TYPE_NODE) {
  897. rc = 0;
  898. continue;
  899. }
  900. if (off_count && (prop_count[i] != *off_count) &&
  901. sde_prop[i].is_mandatory) {
  902. SDE_ERROR(
  903. "prop:%s count:%d is different compared to offset array:%d\n",
  904. sde_prop[i].prop_name,
  905. prop_count[i], *off_count);
  906. rc = -EINVAL;
  907. goto end;
  908. } else if (off_count && prop_count[i] != *off_count) {
  909. SDE_DEBUG(
  910. "prop:%s count:%d is different compared to offset array:%d\n",
  911. sde_prop[i].prop_name,
  912. prop_count[i], *off_count);
  913. rc = 0;
  914. prop_count[i] = 0;
  915. }
  916. if (prop_count[i] < 0) {
  917. prop_count[i] = 0;
  918. if (sde_prop[i].is_mandatory) {
  919. SDE_ERROR("prop:%s count:%d is negative\n",
  920. sde_prop[i].prop_name, prop_count[i]);
  921. rc = -EINVAL;
  922. } else {
  923. rc = 0;
  924. SDE_DEBUG("prop:%s count:%d is negative\n",
  925. sde_prop[i].prop_name, prop_count[i]);
  926. }
  927. }
  928. }
  929. end:
  930. return rc;
  931. }
  932. static int _read_dt_entry(struct device_node *np,
  933. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  934. bool *prop_exists,
  935. struct sde_prop_value *prop_value)
  936. {
  937. int rc = 0, i, j;
  938. for (i = 0; i < prop_size; i++) {
  939. prop_exists[i] = true;
  940. switch (sde_prop[i].type) {
  941. case PROP_TYPE_U32:
  942. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  943. &PROP_VALUE_ACCESS(prop_value, i, 0));
  944. SDE_DEBUG(
  945. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  946. i, sde_prop[i].prop_name,
  947. sde_prop[i].type,
  948. PROP_VALUE_ACCESS(prop_value, i, 0));
  949. if (rc)
  950. prop_exists[i] = false;
  951. break;
  952. case PROP_TYPE_BOOL:
  953. PROP_VALUE_ACCESS(prop_value, i, 0) =
  954. of_property_read_bool(np,
  955. sde_prop[i].prop_name);
  956. SDE_DEBUG(
  957. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  958. i, sde_prop[i].prop_name,
  959. sde_prop[i].type,
  960. PROP_VALUE_ACCESS(prop_value, i, 0));
  961. break;
  962. case PROP_TYPE_U32_ARRAY:
  963. rc = _parse_dt_u32_handler(np, sde_prop[i].prop_name,
  964. &PROP_VALUE_ACCESS(prop_value, i, 0),
  965. prop_count[i], sde_prop[i].is_mandatory);
  966. if (rc && sde_prop[i].is_mandatory) {
  967. SDE_ERROR(
  968. "%s prop validation success but read failed\n",
  969. sde_prop[i].prop_name);
  970. prop_exists[i] = false;
  971. goto end;
  972. } else {
  973. if (rc)
  974. prop_exists[i] = false;
  975. /* only for debug purpose */
  976. SDE_DEBUG(
  977. "prop id:%d prop name:%s prop type:%d",
  978. i, sde_prop[i].prop_name,
  979. sde_prop[i].type);
  980. for (j = 0; j < prop_count[i]; j++)
  981. SDE_DEBUG(" value[%d]:0x%x ", j,
  982. PROP_VALUE_ACCESS(prop_value, i,
  983. j));
  984. SDE_DEBUG("\n");
  985. }
  986. break;
  987. case PROP_TYPE_BIT_OFFSET_ARRAY:
  988. rc = _parse_dt_bit_offset(np, sde_prop[i].prop_name,
  989. prop_value, i, prop_count[i],
  990. sde_prop[i].is_mandatory);
  991. if (rc && sde_prop[i].is_mandatory) {
  992. SDE_ERROR(
  993. "%s prop validation success but read failed\n",
  994. sde_prop[i].prop_name);
  995. prop_exists[i] = false;
  996. goto end;
  997. } else {
  998. if (rc)
  999. prop_exists[i] = false;
  1000. SDE_DEBUG(
  1001. "prop id:%d prop name:%s prop type:%d",
  1002. i, sde_prop[i].prop_name,
  1003. sde_prop[i].type);
  1004. for (j = 0; j < prop_count[i]; j++)
  1005. SDE_DEBUG(
  1006. "count[%d]: bit:0x%x off:0x%x\n", j,
  1007. PROP_BITVALUE_ACCESS(prop_value,
  1008. i, j, 0),
  1009. PROP_BITVALUE_ACCESS(prop_value,
  1010. i, j, 1));
  1011. SDE_DEBUG("\n");
  1012. }
  1013. break;
  1014. case PROP_TYPE_NODE:
  1015. /* Node will be parsed in calling function */
  1016. rc = 0;
  1017. break;
  1018. default:
  1019. SDE_DEBUG("invalid property type:%d\n",
  1020. sde_prop[i].type);
  1021. break;
  1022. }
  1023. rc = 0;
  1024. }
  1025. end:
  1026. return rc;
  1027. }
  1028. static struct sde_dt_props *sde_get_dt_props(struct device_node *np,
  1029. size_t prop_max, struct sde_prop_type *sde_prop,
  1030. u32 prop_size, u32 *off_count)
  1031. {
  1032. struct sde_dt_props *props;
  1033. int rc = -ENOMEM;
  1034. props = kzalloc(sizeof(*props), GFP_KERNEL);
  1035. if (!props)
  1036. return ERR_PTR(rc);
  1037. props->values = kcalloc(prop_max, sizeof(*props->values),
  1038. GFP_KERNEL);
  1039. if (!props->values)
  1040. goto free_props;
  1041. rc = _validate_dt_entry(np, sde_prop, prop_size, props->counts,
  1042. off_count);
  1043. if (rc)
  1044. goto free_vals;
  1045. rc = _read_dt_entry(np, sde_prop, prop_size, props->counts,
  1046. props->exists, props->values);
  1047. if (rc)
  1048. goto free_vals;
  1049. return props;
  1050. free_vals:
  1051. kfree(props->values);
  1052. free_props:
  1053. kfree(props);
  1054. return ERR_PTR(rc);
  1055. }
  1056. static void sde_put_dt_props(struct sde_dt_props *props)
  1057. {
  1058. if (!props)
  1059. return;
  1060. kfree(props->values);
  1061. kfree(props);
  1062. }
  1063. static int _add_to_irq_offset_list(struct sde_mdss_cfg *sde_cfg,
  1064. enum sde_intr_hwblk_type blk_type, u32 instance, u32 offset)
  1065. {
  1066. struct sde_intr_irq_offsets *item = NULL;
  1067. bool err = false;
  1068. switch (blk_type) {
  1069. case SDE_INTR_HWBLK_TOP:
  1070. if (instance >= SDE_INTR_TOP_MAX)
  1071. err = true;
  1072. break;
  1073. case SDE_INTR_HWBLK_INTF:
  1074. if (instance >= INTF_MAX)
  1075. err = true;
  1076. break;
  1077. case SDE_INTR_HWBLK_AD4:
  1078. if (instance >= AD_MAX)
  1079. err = true;
  1080. break;
  1081. case SDE_INTR_HWBLK_INTF_TEAR:
  1082. if (instance >= INTF_MAX)
  1083. err = true;
  1084. break;
  1085. case SDE_INTR_HWBLK_LTM:
  1086. if (instance >= LTM_MAX)
  1087. err = true;
  1088. break;
  1089. default:
  1090. SDE_ERROR("invalid hwblk_type: %d", blk_type);
  1091. return -EINVAL;
  1092. }
  1093. if (err) {
  1094. SDE_ERROR("unable to map instance %d for blk type %d",
  1095. instance, blk_type);
  1096. return -EINVAL;
  1097. }
  1098. /* Check for existing list entry */
  1099. item = sde_hw_intr_list_lookup(sde_cfg, blk_type, instance);
  1100. if (IS_ERR_OR_NULL(item)) {
  1101. SDE_DEBUG("adding intr type %d idx %d offset 0x%x\n",
  1102. blk_type, instance, offset);
  1103. } else if (item->base_offset == offset) {
  1104. SDE_INFO("duplicate intr %d/%d offset 0x%x, skipping\n",
  1105. blk_type, instance, offset);
  1106. return 0;
  1107. } else {
  1108. SDE_ERROR("type %d, idx %d in list with offset 0x%x != 0x%x\n",
  1109. blk_type, instance, item->base_offset, offset);
  1110. return -EINVAL;
  1111. }
  1112. item = kzalloc(sizeof(*item), GFP_KERNEL);
  1113. if (!item) {
  1114. SDE_ERROR("memory allocation failed!\n");
  1115. return -ENOMEM;
  1116. }
  1117. INIT_LIST_HEAD(&item->list);
  1118. item->type = blk_type;
  1119. item->instance_idx = instance;
  1120. item->base_offset = offset;
  1121. list_add_tail(&item->list, &sde_cfg->irq_offset_list);
  1122. return 0;
  1123. }
  1124. static void _sde_sspp_setup_vig(struct sde_mdss_cfg *sde_cfg,
  1125. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1126. bool *prop_exists, struct sde_prop_value *prop_value, u32 *vig_count)
  1127. {
  1128. sblk->maxlinewidth = sde_cfg->vig_sspp_linewidth;
  1129. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1130. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1131. sspp->id = SSPP_VIG0 + *vig_count;
  1132. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1133. sspp->id - SSPP_VIG0);
  1134. sspp->clk_ctrl = SDE_CLK_CTRL_VIG0 + *vig_count;
  1135. sspp->type = SSPP_TYPE_VIG;
  1136. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1137. if (sde_cfg->vbif_qos_nlvl == 8)
  1138. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1139. (*vig_count)++;
  1140. if (!prop_value)
  1141. return;
  1142. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) {
  1143. set_bit(SDE_SSPP_SCALER_QSEED2, &sspp->features);
  1144. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED2;
  1145. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1146. VIG_QSEED_OFF, 0);
  1147. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1148. VIG_QSEED_LEN, 0);
  1149. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1150. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1151. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3) {
  1152. set_bit(SDE_SSPP_SCALER_QSEED3, &sspp->features);
  1153. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3;
  1154. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1155. VIG_QSEED_OFF, 0);
  1156. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1157. VIG_QSEED_LEN, 0);
  1158. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1159. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1160. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE) {
  1161. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &sspp->features);
  1162. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3LITE;
  1163. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1164. VIG_QSEED_OFF, 0);
  1165. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1166. VIG_QSEED_LEN, 0);
  1167. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1168. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1169. }
  1170. sblk->csc_blk.id = SDE_SSPP_CSC;
  1171. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  1172. "sspp_csc%u", sspp->id - SSPP_VIG0);
  1173. if (sde_cfg->csc_type == SDE_SSPP_CSC) {
  1174. set_bit(SDE_SSPP_CSC, &sspp->features);
  1175. sblk->csc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1176. VIG_CSC_OFF, 0);
  1177. } else if (sde_cfg->csc_type == SDE_SSPP_CSC_10BIT) {
  1178. set_bit(SDE_SSPP_CSC_10BIT, &sspp->features);
  1179. sblk->csc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1180. VIG_CSC_OFF, 0);
  1181. }
  1182. sblk->hsic_blk.id = SDE_SSPP_HSIC;
  1183. snprintf(sblk->hsic_blk.name, SDE_HW_BLK_NAME_LEN,
  1184. "sspp_hsic%u", sspp->id - SSPP_VIG0);
  1185. if (prop_exists[VIG_HSIC_PROP]) {
  1186. sblk->hsic_blk.base = PROP_VALUE_ACCESS(prop_value,
  1187. VIG_HSIC_PROP, 0);
  1188. sblk->hsic_blk.version = PROP_VALUE_ACCESS(prop_value,
  1189. VIG_HSIC_PROP, 1);
  1190. sblk->hsic_blk.len = 0;
  1191. set_bit(SDE_SSPP_HSIC, &sspp->features);
  1192. }
  1193. sblk->memcolor_blk.id = SDE_SSPP_MEMCOLOR;
  1194. snprintf(sblk->memcolor_blk.name, SDE_HW_BLK_NAME_LEN,
  1195. "sspp_memcolor%u", sspp->id - SSPP_VIG0);
  1196. if (prop_exists[VIG_MEMCOLOR_PROP]) {
  1197. sblk->memcolor_blk.base = PROP_VALUE_ACCESS(prop_value,
  1198. VIG_MEMCOLOR_PROP, 0);
  1199. sblk->memcolor_blk.version = PROP_VALUE_ACCESS(prop_value,
  1200. VIG_MEMCOLOR_PROP, 1);
  1201. sblk->memcolor_blk.len = 0;
  1202. set_bit(SDE_SSPP_MEMCOLOR, &sspp->features);
  1203. }
  1204. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1205. snprintf(sblk->pcc_blk.name, SDE_HW_BLK_NAME_LEN,
  1206. "sspp_pcc%u", sspp->id - SSPP_VIG0);
  1207. if (prop_exists[VIG_PCC_PROP]) {
  1208. sblk->pcc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1209. VIG_PCC_PROP, 0);
  1210. sblk->pcc_blk.version = PROP_VALUE_ACCESS(prop_value,
  1211. VIG_PCC_PROP, 1);
  1212. sblk->pcc_blk.len = 0;
  1213. set_bit(SDE_SSPP_PCC, &sspp->features);
  1214. }
  1215. if (prop_exists[VIG_GAMUT_PROP]) {
  1216. sblk->gamut_blk.id = SDE_SSPP_VIG_GAMUT;
  1217. snprintf(sblk->gamut_blk.name, SDE_HW_BLK_NAME_LEN,
  1218. "sspp_vig_gamut%u", sspp->id - SSPP_VIG0);
  1219. sblk->gamut_blk.base = PROP_VALUE_ACCESS(prop_value,
  1220. VIG_GAMUT_PROP, 0);
  1221. sblk->gamut_blk.version = PROP_VALUE_ACCESS(prop_value,
  1222. VIG_GAMUT_PROP, 1);
  1223. sblk->gamut_blk.len = 0;
  1224. set_bit(SDE_SSPP_VIG_GAMUT, &sspp->features);
  1225. }
  1226. if (prop_exists[VIG_IGC_PROP]) {
  1227. sblk->igc_blk[0].id = SDE_SSPP_VIG_IGC;
  1228. snprintf(sblk->igc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1229. "sspp_vig_igc%u", sspp->id - SSPP_VIG0);
  1230. sblk->igc_blk[0].base = PROP_VALUE_ACCESS(prop_value,
  1231. VIG_IGC_PROP, 0);
  1232. sblk->igc_blk[0].version = PROP_VALUE_ACCESS(prop_value,
  1233. VIG_IGC_PROP, 1);
  1234. sblk->igc_blk[0].len = 0;
  1235. set_bit(SDE_SSPP_VIG_IGC, &sspp->features);
  1236. }
  1237. if (PROP_VALUE_ACCESS(prop_value, VIG_INVERSE_PMA, 0))
  1238. set_bit(SDE_SSPP_INVERSE_PMA, &sspp->features);
  1239. sblk->format_list = sde_cfg->vig_formats;
  1240. sblk->virt_format_list = sde_cfg->virt_vig_formats;
  1241. if (sde_cfg->true_inline_rot_rev > 0) {
  1242. set_bit(SDE_SSPP_TRUE_INLINE_ROT, &sspp->features);
  1243. sblk->in_rot_format_list = sde_cfg->inline_rot_formats;
  1244. sblk->in_rot_maxheight =
  1245. MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT;
  1246. }
  1247. if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  1248. set_bit(SDE_SSPP_PREDOWNSCALE, &sspp->features);
  1249. sblk->in_rot_maxdwnscale_rt_num =
  1250. MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR;
  1251. sblk->in_rot_maxdwnscale_rt_denom =
  1252. MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR;
  1253. sblk->in_rot_maxdwnscale_nrt =
  1254. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1255. sblk->in_rot_minpredwnscale_num =
  1256. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1257. sblk->in_rot_minpredwnscale_denom =
  1258. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1259. } else if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  1260. sblk->in_rot_maxdwnscale_rt_num =
  1261. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1262. sblk->in_rot_maxdwnscale_rt_denom =
  1263. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1264. sblk->in_rot_maxdwnscale_nrt =
  1265. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1266. }
  1267. if (sde_cfg->sc_cfg.has_sys_cache) {
  1268. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1269. sblk->llcc_scid = sde_cfg->sc_cfg.llcc_scid;
  1270. sblk->llcc_slice_size =
  1271. sde_cfg->sc_cfg.llcc_slice_size;
  1272. }
  1273. if (sde_cfg->inline_disable_const_clr)
  1274. set_bit(SDE_SSPP_INLINE_CONST_CLR, &sspp->features);
  1275. }
  1276. static void _sde_sspp_setup_rgb(struct sde_mdss_cfg *sde_cfg,
  1277. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1278. bool *prop_exists, struct sde_prop_value *prop_value, u32 *rgb_count)
  1279. {
  1280. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1281. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1282. sspp->id = SSPP_RGB0 + *rgb_count;
  1283. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1284. sspp->id - SSPP_VIG0);
  1285. sspp->clk_ctrl = SDE_CLK_CTRL_RGB0 + *rgb_count;
  1286. sspp->type = SSPP_TYPE_RGB;
  1287. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1288. if (sde_cfg->vbif_qos_nlvl == 8)
  1289. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1290. (*rgb_count)++;
  1291. if (!prop_value)
  1292. return;
  1293. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) {
  1294. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1295. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED2;
  1296. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1297. RGB_SCALER_OFF, 0);
  1298. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1299. RGB_SCALER_LEN, 0);
  1300. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1301. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1302. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3) {
  1303. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1304. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3;
  1305. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1306. RGB_SCALER_LEN, 0);
  1307. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1308. SSPP_SCALE_SIZE, 0);
  1309. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1310. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1311. }
  1312. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1313. if (prop_exists[RGB_PCC_PROP]) {
  1314. sblk->pcc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1315. RGB_PCC_PROP, 0);
  1316. sblk->pcc_blk.version = PROP_VALUE_ACCESS(prop_value,
  1317. RGB_PCC_PROP, 1);
  1318. sblk->pcc_blk.len = 0;
  1319. set_bit(SDE_SSPP_PCC, &sspp->features);
  1320. }
  1321. sblk->format_list = sde_cfg->dma_formats;
  1322. sblk->virt_format_list = NULL;
  1323. }
  1324. static void _sde_sspp_setup_cursor(struct sde_mdss_cfg *sde_cfg,
  1325. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1326. struct sde_prop_value *prop_value, u32 *cursor_count)
  1327. {
  1328. if (!IS_SDE_MAJOR_MINOR_SAME(sde_cfg->hwversion, SDE_HW_VER_300))
  1329. SDE_ERROR("invalid sspp type %d, xin id %d\n",
  1330. sspp->type, sspp->xin_id);
  1331. set_bit(SDE_SSPP_CURSOR, &sspp->features);
  1332. sblk->maxupscale = SSPP_UNITY_SCALE;
  1333. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1334. sblk->format_list = sde_cfg->cursor_formats;
  1335. sblk->virt_format_list = NULL;
  1336. sspp->id = SSPP_CURSOR0 + *cursor_count;
  1337. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1338. sspp->id - SSPP_VIG0);
  1339. sspp->clk_ctrl = SDE_CLK_CTRL_CURSOR0 + *cursor_count;
  1340. sspp->type = SSPP_TYPE_CURSOR;
  1341. (*cursor_count)++;
  1342. }
  1343. static void _sde_sspp_setup_dma(struct sde_mdss_cfg *sde_cfg,
  1344. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1345. bool prop_exists[][DMA_PROP_MAX], struct sde_prop_value *prop_value,
  1346. u32 *dma_count, u32 dgm_count)
  1347. {
  1348. u32 i = 0;
  1349. sblk->maxupscale = SSPP_UNITY_SCALE;
  1350. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1351. sblk->format_list = sde_cfg->dma_formats;
  1352. sblk->virt_format_list = sde_cfg->dma_formats;
  1353. sspp->id = SSPP_DMA0 + *dma_count;
  1354. sspp->clk_ctrl = SDE_CLK_CTRL_DMA0 + *dma_count;
  1355. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1356. sspp->id - SSPP_VIG0);
  1357. sspp->type = SSPP_TYPE_DMA;
  1358. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1359. if (sde_cfg->vbif_qos_nlvl == 8)
  1360. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1361. (*dma_count)++;
  1362. if (!prop_value)
  1363. return;
  1364. sblk->num_igc_blk = dgm_count;
  1365. sblk->num_gc_blk = dgm_count;
  1366. sblk->num_dgm_csc_blk = dgm_count;
  1367. for (i = 0; i < dgm_count; i++) {
  1368. if (prop_exists[i][DMA_IGC_PROP]) {
  1369. sblk->igc_blk[i].id = SDE_SSPP_DMA_IGC;
  1370. snprintf(sblk->igc_blk[i].name, SDE_HW_BLK_NAME_LEN,
  1371. "sspp_dma_igc%u", sspp->id - SSPP_DMA0);
  1372. sblk->igc_blk[i].base = PROP_VALUE_ACCESS(
  1373. &prop_value[i * DMA_PROP_MAX], DMA_IGC_PROP, 0);
  1374. sblk->igc_blk[i].version = PROP_VALUE_ACCESS(
  1375. &prop_value[i * DMA_PROP_MAX], DMA_IGC_PROP, 1);
  1376. sblk->igc_blk[i].len = 0;
  1377. set_bit(SDE_SSPP_DMA_IGC, &sspp->features);
  1378. }
  1379. if (prop_exists[i][DMA_GC_PROP]) {
  1380. sblk->gc_blk[i].id = SDE_SSPP_DMA_GC;
  1381. snprintf(sblk->gc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1382. "sspp_dma_gc%u", sspp->id - SSPP_DMA0);
  1383. sblk->gc_blk[i].base = PROP_VALUE_ACCESS(
  1384. &prop_value[i * DMA_PROP_MAX], DMA_GC_PROP, 0);
  1385. sblk->gc_blk[i].version = PROP_VALUE_ACCESS(
  1386. &prop_value[i * DMA_PROP_MAX], DMA_GC_PROP, 1);
  1387. sblk->gc_blk[i].len = 0;
  1388. set_bit(SDE_SSPP_DMA_GC, &sspp->features);
  1389. }
  1390. if (PROP_VALUE_ACCESS(&prop_value[i * DMA_PROP_MAX],
  1391. DMA_DGM_INVERSE_PMA, 0))
  1392. set_bit(SDE_SSPP_DGM_INVERSE_PMA, &sspp->features);
  1393. if (prop_exists[i][DMA_CSC_OFF]) {
  1394. sblk->dgm_csc_blk[i].id = SDE_SSPP_DGM_CSC;
  1395. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  1396. "sspp_dgm_csc%u", sspp->id - SSPP_DMA0);
  1397. set_bit(SDE_SSPP_DGM_CSC, &sspp->features);
  1398. sblk->dgm_csc_blk[i].base = PROP_VALUE_ACCESS(
  1399. &prop_value[i * DMA_PROP_MAX], DMA_CSC_OFF, 0);
  1400. }
  1401. }
  1402. }
  1403. static int sde_dgm_parse_dt(struct device_node *np, u32 index,
  1404. struct sde_prop_value *prop_value, bool *prop_exists)
  1405. {
  1406. int rc = 0;
  1407. u32 child_idx = 0;
  1408. int prop_count[DMA_PROP_MAX] = {0};
  1409. struct device_node *dgm_snp = NULL;
  1410. for_each_child_of_node(np, dgm_snp) {
  1411. if (index != child_idx++)
  1412. continue;
  1413. rc = _validate_dt_entry(dgm_snp, dma_prop, ARRAY_SIZE(dma_prop),
  1414. prop_count, NULL);
  1415. if (rc)
  1416. return rc;
  1417. rc = _read_dt_entry(dgm_snp, dma_prop, ARRAY_SIZE(dma_prop),
  1418. prop_count, prop_exists,
  1419. prop_value);
  1420. }
  1421. return rc;
  1422. }
  1423. static int sde_sspp_parse_dt(struct device_node *np,
  1424. struct sde_mdss_cfg *sde_cfg)
  1425. {
  1426. int rc, prop_count[SSPP_PROP_MAX], off_count, i, j;
  1427. int vig_prop_count[VIG_PROP_MAX], rgb_prop_count[RGB_PROP_MAX];
  1428. bool prop_exists[SSPP_PROP_MAX], vig_prop_exists[VIG_PROP_MAX];
  1429. bool rgb_prop_exists[RGB_PROP_MAX];
  1430. bool dgm_prop_exists[SSPP_SUBBLK_COUNT_MAX][DMA_PROP_MAX];
  1431. struct sde_prop_value *prop_value = NULL;
  1432. struct sde_prop_value *vig_prop_value = NULL, *rgb_prop_value = NULL;
  1433. struct sde_prop_value *dgm_prop_value = NULL;
  1434. const char *type;
  1435. struct sde_sspp_cfg *sspp;
  1436. struct sde_sspp_sub_blks *sblk;
  1437. u32 vig_count = 0, dma_count = 0, rgb_count = 0, cursor_count = 0;
  1438. u32 dgm_count = 0;
  1439. struct device_node *snp = NULL;
  1440. prop_value = kcalloc(SSPP_PROP_MAX,
  1441. sizeof(struct sde_prop_value), GFP_KERNEL);
  1442. if (!prop_value) {
  1443. rc = -ENOMEM;
  1444. goto end;
  1445. }
  1446. rc = _validate_dt_entry(np, sspp_prop, ARRAY_SIZE(sspp_prop),
  1447. prop_count, &off_count);
  1448. if (rc)
  1449. goto end;
  1450. rc = _read_dt_entry(np, sspp_prop, ARRAY_SIZE(sspp_prop), prop_count,
  1451. prop_exists, prop_value);
  1452. if (rc)
  1453. goto end;
  1454. sde_cfg->sspp_count = off_count;
  1455. /* get vig feature dt properties if they exist */
  1456. snp = of_get_child_by_name(np, sspp_prop[SSPP_VIG_BLOCKS].prop_name);
  1457. if (snp) {
  1458. vig_prop_value = kcalloc(VIG_PROP_MAX,
  1459. sizeof(struct sde_prop_value), GFP_KERNEL);
  1460. if (!vig_prop_value) {
  1461. rc = -ENOMEM;
  1462. goto end;
  1463. }
  1464. rc = _validate_dt_entry(snp, vig_prop, ARRAY_SIZE(vig_prop),
  1465. vig_prop_count, NULL);
  1466. if (rc)
  1467. goto end;
  1468. rc = _read_dt_entry(snp, vig_prop, ARRAY_SIZE(vig_prop),
  1469. vig_prop_count, vig_prop_exists,
  1470. vig_prop_value);
  1471. }
  1472. /* get rgb feature dt properties if they exist */
  1473. snp = of_get_child_by_name(np, sspp_prop[SSPP_RGB_BLOCKS].prop_name);
  1474. if (snp) {
  1475. rgb_prop_value = kcalloc(RGB_PROP_MAX,
  1476. sizeof(struct sde_prop_value),
  1477. GFP_KERNEL);
  1478. if (!rgb_prop_value) {
  1479. rc = -ENOMEM;
  1480. goto end;
  1481. }
  1482. rc = _validate_dt_entry(snp, rgb_prop, ARRAY_SIZE(rgb_prop),
  1483. rgb_prop_count, NULL);
  1484. if (rc)
  1485. goto end;
  1486. rc = _read_dt_entry(snp, rgb_prop, ARRAY_SIZE(rgb_prop),
  1487. rgb_prop_count, rgb_prop_exists,
  1488. rgb_prop_value);
  1489. }
  1490. /* get dma feature dt properties if they exist */
  1491. snp = of_get_child_by_name(np, sspp_prop[SSPP_DMA_BLOCKS].prop_name);
  1492. if (snp) {
  1493. dgm_count = of_get_child_count(snp);
  1494. if (dgm_count > 0 && dgm_count <= SSPP_SUBBLK_COUNT_MAX) {
  1495. dgm_prop_value = kzalloc(dgm_count * DMA_PROP_MAX *
  1496. sizeof(struct sde_prop_value),
  1497. GFP_KERNEL);
  1498. if (!dgm_prop_value) {
  1499. rc = -ENOMEM;
  1500. goto end;
  1501. }
  1502. for (i = 0; i < dgm_count; i++)
  1503. sde_dgm_parse_dt(snp, i,
  1504. &dgm_prop_value[i * DMA_PROP_MAX],
  1505. &dgm_prop_exists[i][0]);
  1506. }
  1507. }
  1508. for (i = 0; i < off_count; i++) {
  1509. sspp = sde_cfg->sspp + i;
  1510. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1511. if (!sblk) {
  1512. rc = -ENOMEM;
  1513. /* catalog deinit will release the allocated blocks */
  1514. goto end;
  1515. }
  1516. sspp->sblk = sblk;
  1517. sspp->base = PROP_VALUE_ACCESS(prop_value, SSPP_OFF, i);
  1518. sspp->len = PROP_VALUE_ACCESS(prop_value, SSPP_SIZE, 0);
  1519. sblk->maxlinewidth = sde_cfg->max_sspp_linewidth;
  1520. set_bit(SDE_SSPP_SRC, &sspp->features);
  1521. if (sde_cfg->has_cdp)
  1522. set_bit(SDE_PERF_SSPP_CDP, &sspp->perf_features);
  1523. if (sde_cfg->ts_prefill_rev == 1) {
  1524. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1525. } else if (sde_cfg->ts_prefill_rev == 2) {
  1526. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1527. set_bit(SDE_PERF_SSPP_TS_PREFILL_REC1,
  1528. &sspp->perf_features);
  1529. }
  1530. sblk->smart_dma_priority =
  1531. PROP_VALUE_ACCESS(prop_value, SSPP_SMART_DMA, i);
  1532. if (sblk->smart_dma_priority && sde_cfg->smart_dma_rev)
  1533. set_bit(sde_cfg->smart_dma_rev, &sspp->features);
  1534. sblk->src_blk.id = SDE_SSPP_SRC;
  1535. of_property_read_string_index(np,
  1536. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1537. if (!strcmp(type, "vig")) {
  1538. _sde_sspp_setup_vig(sde_cfg, sspp, sblk,
  1539. vig_prop_exists, vig_prop_value, &vig_count);
  1540. } else if (!strcmp(type, "rgb")) {
  1541. _sde_sspp_setup_rgb(sde_cfg, sspp, sblk,
  1542. rgb_prop_exists, rgb_prop_value, &rgb_count);
  1543. } else if (!strcmp(type, "cursor")) {
  1544. /* No prop values for cursor pipes */
  1545. _sde_sspp_setup_cursor(sde_cfg, sspp, sblk, NULL,
  1546. &cursor_count);
  1547. } else if (!strcmp(type, "dma")) {
  1548. _sde_sspp_setup_dma(sde_cfg, sspp, sblk,
  1549. dgm_prop_exists, dgm_prop_value, &dma_count,
  1550. dgm_count);
  1551. } else {
  1552. SDE_ERROR("invalid sspp type:%s\n", type);
  1553. rc = -EINVAL;
  1554. goto end;
  1555. }
  1556. if (sde_cfg->uidle_cfg.uidle_rev)
  1557. set_bit(SDE_PERF_SSPP_UIDLE, &sspp->perf_features);
  1558. snprintf(sblk->src_blk.name, SDE_HW_BLK_NAME_LEN, "sspp_src_%u",
  1559. sspp->id - SSPP_VIG0);
  1560. if (sspp->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1561. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1562. sblk->src_blk.name, sspp->clk_ctrl);
  1563. rc = -EINVAL;
  1564. goto end;
  1565. }
  1566. if (sde_cfg->has_decimation) {
  1567. sblk->maxhdeciexp = MAX_HORZ_DECIMATION;
  1568. sblk->maxvdeciexp = MAX_VERT_DECIMATION;
  1569. } else {
  1570. sblk->maxhdeciexp = 0;
  1571. sblk->maxvdeciexp = 0;
  1572. }
  1573. sspp->xin_id = PROP_VALUE_ACCESS(prop_value, SSPP_XIN, i);
  1574. sblk->pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE;
  1575. sblk->src_blk.len = PROP_VALUE_ACCESS(prop_value, SSPP_SIZE, 0);
  1576. if (PROP_VALUE_ACCESS(prop_value, SSPP_EXCL_RECT, i) == 1)
  1577. set_bit(SDE_SSPP_EXCL_RECT, &sspp->features);
  1578. if (prop_exists[SSPP_MAX_PER_PIPE_BW])
  1579. sblk->max_per_pipe_bw = PROP_VALUE_ACCESS(prop_value,
  1580. SSPP_MAX_PER_PIPE_BW, i);
  1581. else
  1582. sblk->max_per_pipe_bw = DEFAULT_MAX_PER_PIPE_BW;
  1583. if (prop_exists[SSPP_MAX_PER_PIPE_BW_HIGH])
  1584. sblk->max_per_pipe_bw_high =
  1585. PROP_VALUE_ACCESS(prop_value,
  1586. SSPP_MAX_PER_PIPE_BW_HIGH, i);
  1587. else
  1588. sblk->max_per_pipe_bw_high = sblk->max_per_pipe_bw;
  1589. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1590. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].reg_off =
  1591. PROP_BITVALUE_ACCESS(prop_value,
  1592. SSPP_CLK_CTRL, i, 0);
  1593. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].bit_off =
  1594. PROP_BITVALUE_ACCESS(prop_value,
  1595. SSPP_CLK_CTRL, i, 1);
  1596. }
  1597. SDE_DEBUG(
  1598. "xin:%d ram:%d clk%d:%x/%d\n",
  1599. sspp->xin_id,
  1600. sblk->pixel_ram_size,
  1601. sspp->clk_ctrl,
  1602. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].reg_off,
  1603. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].bit_off);
  1604. }
  1605. end:
  1606. kfree(prop_value);
  1607. kfree(vig_prop_value);
  1608. kfree(rgb_prop_value);
  1609. kfree(dgm_prop_value);
  1610. return rc;
  1611. }
  1612. static int sde_ctl_parse_dt(struct device_node *np,
  1613. struct sde_mdss_cfg *sde_cfg)
  1614. {
  1615. int i;
  1616. struct sde_dt_props *props;
  1617. struct sde_ctl_cfg *ctl;
  1618. u32 off_count;
  1619. if (!sde_cfg) {
  1620. SDE_ERROR("invalid argument input param\n");
  1621. return -EINVAL;
  1622. }
  1623. props = sde_get_dt_props(np, HW_PROP_MAX, ctl_prop,
  1624. ARRAY_SIZE(ctl_prop), &off_count);
  1625. if (IS_ERR_OR_NULL(props))
  1626. return PTR_ERR(props);
  1627. sde_cfg->ctl_count = off_count;
  1628. for (i = 0; i < off_count; i++) {
  1629. const char *disp_pref = NULL;
  1630. ctl = sde_cfg->ctl + i;
  1631. ctl->base = PROP_VALUE_ACCESS(props->values, HW_OFF, i);
  1632. ctl->len = PROP_VALUE_ACCESS(props->values, HW_LEN, 0);
  1633. ctl->id = CTL_0 + i;
  1634. snprintf(ctl->name, SDE_HW_BLK_NAME_LEN, "ctl_%u",
  1635. ctl->id - CTL_0);
  1636. of_property_read_string_index(np,
  1637. ctl_prop[HW_DISP].prop_name, i, &disp_pref);
  1638. if (disp_pref && !strcmp(disp_pref, "primary"))
  1639. set_bit(SDE_CTL_PRIMARY_PREF, &ctl->features);
  1640. if (i < MAX_SPLIT_DISPLAY_CTL)
  1641. set_bit(SDE_CTL_SPLIT_DISPLAY, &ctl->features);
  1642. if (i < MAX_PP_SPLIT_DISPLAY_CTL)
  1643. set_bit(SDE_CTL_PINGPONG_SPLIT, &ctl->features);
  1644. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1645. set_bit(SDE_CTL_ACTIVE_CFG, &ctl->features);
  1646. if (SDE_UIDLE_MAJOR(sde_cfg->uidle_cfg.uidle_rev))
  1647. set_bit(SDE_CTL_UIDLE, &ctl->features);
  1648. if (SDE_HW_MAJOR(sde_cfg->hwversion) >=
  1649. SDE_HW_MAJOR(SDE_HW_VER_700))
  1650. set_bit(SDE_CTL_UNIFIED_DSPP_FLUSH, &ctl->features);
  1651. }
  1652. sde_put_dt_props(props);
  1653. return 0;
  1654. }
  1655. void sde_hw_mixer_set_preference(struct sde_mdss_cfg *sde_cfg, u32 num_lm,
  1656. uint32_t disp_type)
  1657. {
  1658. u32 i, cnt = 0, sec_cnt = 0;
  1659. if (disp_type == SDE_CONNECTOR_PRIMARY) {
  1660. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1661. /* Check if lm was previously set for secondary */
  1662. /* Clear pref, primary has higher priority */
  1663. if (sde_cfg->mixer[i].features &
  1664. BIT(SDE_DISP_SECONDARY_PREF)) {
  1665. clear_bit(SDE_DISP_SECONDARY_PREF,
  1666. &sde_cfg->mixer[i].features);
  1667. sec_cnt++;
  1668. }
  1669. clear_bit(SDE_DISP_PRIMARY_PREF,
  1670. &sde_cfg->mixer[i].features);
  1671. /* Set lm for primary pref */
  1672. if (cnt < num_lm) {
  1673. set_bit(SDE_DISP_PRIMARY_PREF,
  1674. &sde_cfg->mixer[i].features);
  1675. cnt++;
  1676. }
  1677. /*
  1678. * When all primary prefs have been set,
  1679. * and if 2 lms are required for secondary
  1680. * preference must be set with an lm pair
  1681. */
  1682. if (cnt == num_lm && sec_cnt > 1 &&
  1683. !test_bit(sde_cfg->mixer[i+1].id,
  1684. &sde_cfg->mixer[i].lm_pair_mask))
  1685. continue;
  1686. /* After primary pref is set, now re apply secondary */
  1687. if (cnt >= num_lm && cnt < (num_lm + sec_cnt)) {
  1688. set_bit(SDE_DISP_SECONDARY_PREF,
  1689. &sde_cfg->mixer[i].features);
  1690. cnt++;
  1691. }
  1692. }
  1693. } else if (disp_type == SDE_CONNECTOR_SECONDARY) {
  1694. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1695. clear_bit(SDE_DISP_SECONDARY_PREF,
  1696. &sde_cfg->mixer[i].features);
  1697. /*
  1698. * If 2 lms are required for secondary
  1699. * preference must be set with an lm pair
  1700. */
  1701. if (cnt == 0 && num_lm > 1 &&
  1702. !test_bit(sde_cfg->mixer[i+1].id,
  1703. &sde_cfg->mixer[i].lm_pair_mask))
  1704. continue;
  1705. if (cnt < num_lm && !(sde_cfg->mixer[i].features &
  1706. BIT(SDE_DISP_PRIMARY_PREF))) {
  1707. set_bit(SDE_DISP_SECONDARY_PREF,
  1708. &sde_cfg->mixer[i].features);
  1709. cnt++;
  1710. }
  1711. }
  1712. }
  1713. }
  1714. static int sde_mixer_parse_dt(struct device_node *np,
  1715. struct sde_mdss_cfg *sde_cfg)
  1716. {
  1717. int rc = 0, i, j;
  1718. u32 off_count, blend_off_count, max_blendstages, lm_pair_mask;
  1719. struct sde_lm_cfg *mixer;
  1720. struct sde_lm_sub_blks *sblk;
  1721. int pp_count, dspp_count, ds_count, mixer_count;
  1722. u32 pp_idx, dspp_idx, ds_idx;
  1723. u32 mixer_base;
  1724. struct device_node *snp = NULL;
  1725. struct sde_dt_props *props, *blend_props, *blocks_props = NULL;
  1726. if (!sde_cfg) {
  1727. SDE_ERROR("invalid argument input param\n");
  1728. return -EINVAL;
  1729. }
  1730. max_blendstages = sde_cfg->max_mixer_blendstages;
  1731. props = sde_get_dt_props(np, MIXER_PROP_MAX, mixer_prop,
  1732. ARRAY_SIZE(mixer_prop), &off_count);
  1733. if (IS_ERR_OR_NULL(props))
  1734. return PTR_ERR(props);
  1735. pp_count = sde_cfg->pingpong_count;
  1736. dspp_count = sde_cfg->dspp_count;
  1737. ds_count = sde_cfg->ds_count;
  1738. /* get mixer feature dt properties if they exist */
  1739. snp = of_get_child_by_name(np, mixer_prop[MIXER_BLOCKS].prop_name);
  1740. if (snp) {
  1741. blocks_props = sde_get_dt_props(snp, MIXER_PROP_MAX,
  1742. mixer_blocks_prop,
  1743. ARRAY_SIZE(mixer_blocks_prop), NULL);
  1744. if (IS_ERR_OR_NULL(blocks_props)) {
  1745. rc = PTR_ERR(blocks_props);
  1746. goto put_props;
  1747. }
  1748. }
  1749. /* get the blend_op register offsets */
  1750. blend_props = sde_get_dt_props(np, MIXER_BLEND_PROP_MAX,
  1751. mixer_blend_prop, ARRAY_SIZE(mixer_blend_prop),
  1752. &blend_off_count);
  1753. if (IS_ERR_OR_NULL(blend_props)) {
  1754. rc = PTR_ERR(blend_props);
  1755. goto put_blocks;
  1756. }
  1757. for (i = 0, mixer_count = 0, pp_idx = 0, dspp_idx = 0,
  1758. ds_idx = 0; i < off_count; i++) {
  1759. const char *disp_pref = NULL;
  1760. const char *cwb_pref = NULL;
  1761. mixer_base = PROP_VALUE_ACCESS(props->values, MIXER_OFF, i);
  1762. if (!mixer_base)
  1763. continue;
  1764. mixer = sde_cfg->mixer + mixer_count;
  1765. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1766. if (!sblk) {
  1767. rc = -ENOMEM;
  1768. /* catalog deinit will release the allocated blocks */
  1769. goto end;
  1770. }
  1771. mixer->sblk = sblk;
  1772. mixer->base = mixer_base;
  1773. mixer->len = PROP_VALUE_ACCESS(props->values, MIXER_LEN, 0);
  1774. mixer->id = LM_0 + i;
  1775. snprintf(mixer->name, SDE_HW_BLK_NAME_LEN, "lm_%u",
  1776. mixer->id - LM_0);
  1777. if (!props->exists[MIXER_LEN])
  1778. mixer->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1779. lm_pair_mask = PROP_VALUE_ACCESS(props->values,
  1780. MIXER_PAIR_MASK, i);
  1781. if (lm_pair_mask)
  1782. mixer->lm_pair_mask = 1 << lm_pair_mask;
  1783. sblk->maxblendstages = max_blendstages;
  1784. sblk->maxwidth = sde_cfg->max_mixer_width;
  1785. for (j = 0; j < blend_off_count; j++)
  1786. sblk->blendstage_base[j] =
  1787. PROP_VALUE_ACCESS(blend_props->values,
  1788. MIXER_BLEND_OP_OFF, j);
  1789. if (sde_cfg->has_src_split)
  1790. set_bit(SDE_MIXER_SOURCESPLIT, &mixer->features);
  1791. if (sde_cfg->has_dim_layer)
  1792. set_bit(SDE_DIM_LAYER, &mixer->features);
  1793. if (sde_cfg->has_mixer_combined_alpha)
  1794. set_bit(SDE_MIXER_COMBINED_ALPHA, &mixer->features);
  1795. of_property_read_string_index(np,
  1796. mixer_prop[MIXER_DISP].prop_name, i, &disp_pref);
  1797. if (disp_pref && !strcmp(disp_pref, "primary"))
  1798. set_bit(SDE_DISP_PRIMARY_PREF, &mixer->features);
  1799. of_property_read_string_index(np,
  1800. mixer_prop[MIXER_CWB].prop_name, i, &cwb_pref);
  1801. if (cwb_pref && !strcmp(cwb_pref, "cwb"))
  1802. set_bit(SDE_DISP_CWB_PREF, &mixer->features);
  1803. mixer->pingpong = pp_count > 0 ? pp_idx + PINGPONG_0
  1804. : PINGPONG_MAX;
  1805. mixer->dspp = dspp_count > 0 ? dspp_idx + DSPP_0
  1806. : DSPP_MAX;
  1807. mixer->ds = ds_count > 0 ? ds_idx + DS_0 : DS_MAX;
  1808. pp_count--;
  1809. dspp_count--;
  1810. ds_count--;
  1811. pp_idx++;
  1812. dspp_idx++;
  1813. ds_idx++;
  1814. mixer_count++;
  1815. sblk->gc.id = SDE_MIXER_GC;
  1816. if (blocks_props && blocks_props->exists[MIXER_GC_PROP]) {
  1817. sblk->gc.base = PROP_VALUE_ACCESS(blocks_props->values,
  1818. MIXER_GC_PROP, 0);
  1819. sblk->gc.version = PROP_VALUE_ACCESS(
  1820. blocks_props->values, MIXER_GC_PROP, 1);
  1821. sblk->gc.len = 0;
  1822. set_bit(SDE_MIXER_GC, &mixer->features);
  1823. }
  1824. }
  1825. sde_cfg->mixer_count = mixer_count;
  1826. end:
  1827. sde_put_dt_props(blend_props);
  1828. put_blocks:
  1829. sde_put_dt_props(blocks_props);
  1830. put_props:
  1831. sde_put_dt_props(props);
  1832. return rc;
  1833. }
  1834. static int sde_intf_parse_dt(struct device_node *np,
  1835. struct sde_mdss_cfg *sde_cfg)
  1836. {
  1837. int rc, prop_count[INTF_PROP_MAX], i;
  1838. struct sde_prop_value *prop_value = NULL;
  1839. bool prop_exists[INTF_PROP_MAX];
  1840. u32 off_count;
  1841. u32 dsi_count = 0, none_count = 0, hdmi_count = 0, dp_count = 0;
  1842. const char *type;
  1843. struct sde_intf_cfg *intf;
  1844. if (!sde_cfg) {
  1845. SDE_ERROR("invalid argument\n");
  1846. rc = -EINVAL;
  1847. goto end;
  1848. }
  1849. prop_value = kzalloc(INTF_PROP_MAX *
  1850. sizeof(struct sde_prop_value), GFP_KERNEL);
  1851. if (!prop_value) {
  1852. rc = -ENOMEM;
  1853. goto end;
  1854. }
  1855. rc = _validate_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop),
  1856. prop_count, &off_count);
  1857. if (rc)
  1858. goto end;
  1859. sde_cfg->intf_count = off_count;
  1860. rc = _read_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop), prop_count,
  1861. prop_exists, prop_value);
  1862. if (rc)
  1863. goto end;
  1864. for (i = 0; i < off_count; i++) {
  1865. intf = sde_cfg->intf + i;
  1866. intf->base = PROP_VALUE_ACCESS(prop_value, INTF_OFF, i);
  1867. intf->len = PROP_VALUE_ACCESS(prop_value, INTF_LEN, 0);
  1868. intf->id = INTF_0 + i;
  1869. snprintf(intf->name, SDE_HW_BLK_NAME_LEN, "intf_%u",
  1870. intf->id - INTF_0);
  1871. if (!prop_exists[INTF_LEN])
  1872. intf->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1873. rc = _add_to_irq_offset_list(sde_cfg, SDE_INTR_HWBLK_INTF,
  1874. intf->id, intf->base);
  1875. if (rc)
  1876. goto end;
  1877. intf->prog_fetch_lines_worst_case =
  1878. !prop_exists[INTF_PREFETCH] ?
  1879. sde_cfg->perf.min_prefill_lines :
  1880. PROP_VALUE_ACCESS(prop_value, INTF_PREFETCH, i);
  1881. of_property_read_string_index(np,
  1882. intf_prop[INTF_TYPE].prop_name, i, &type);
  1883. if (!strcmp(type, "dsi")) {
  1884. intf->type = INTF_DSI;
  1885. intf->controller_id = dsi_count;
  1886. dsi_count++;
  1887. } else if (!strcmp(type, "hdmi")) {
  1888. intf->type = INTF_HDMI;
  1889. intf->controller_id = hdmi_count;
  1890. hdmi_count++;
  1891. } else if (!strcmp(type, "dp")) {
  1892. intf->type = INTF_DP;
  1893. intf->controller_id = dp_count;
  1894. dp_count++;
  1895. } else {
  1896. intf->type = INTF_NONE;
  1897. intf->controller_id = none_count;
  1898. none_count++;
  1899. }
  1900. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1901. set_bit(SDE_INTF_INPUT_CTRL, &intf->features);
  1902. if (prop_exists[INTF_TE_IRQ])
  1903. intf->te_irq_offset = PROP_VALUE_ACCESS(prop_value,
  1904. INTF_TE_IRQ, i);
  1905. if (intf->te_irq_offset) {
  1906. rc = _add_to_irq_offset_list(sde_cfg,
  1907. SDE_INTR_HWBLK_INTF_TEAR,
  1908. intf->id, intf->te_irq_offset);
  1909. if (rc)
  1910. goto end;
  1911. set_bit(SDE_INTF_TE, &intf->features);
  1912. }
  1913. }
  1914. end:
  1915. kfree(prop_value);
  1916. return rc;
  1917. }
  1918. static int sde_wb_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  1919. {
  1920. int rc, prop_count[WB_PROP_MAX], i, j;
  1921. struct sde_prop_value *prop_value = NULL;
  1922. bool prop_exists[WB_PROP_MAX];
  1923. u32 off_count, major_version;
  1924. struct sde_wb_cfg *wb;
  1925. struct sde_wb_sub_blocks *sblk;
  1926. if (!sde_cfg) {
  1927. SDE_ERROR("invalid argument\n");
  1928. rc = -EINVAL;
  1929. goto end;
  1930. }
  1931. prop_value = kzalloc(WB_PROP_MAX *
  1932. sizeof(struct sde_prop_value), GFP_KERNEL);
  1933. if (!prop_value) {
  1934. rc = -ENOMEM;
  1935. goto end;
  1936. }
  1937. rc = _validate_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1938. &off_count);
  1939. if (rc)
  1940. goto end;
  1941. sde_cfg->wb_count = off_count;
  1942. rc = _read_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1943. prop_exists, prop_value);
  1944. if (rc)
  1945. goto end;
  1946. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  1947. for (i = 0; i < off_count; i++) {
  1948. wb = sde_cfg->wb + i;
  1949. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1950. if (!sblk) {
  1951. rc = -ENOMEM;
  1952. /* catalog deinit will release the allocated blocks */
  1953. goto end;
  1954. }
  1955. wb->sblk = sblk;
  1956. wb->base = PROP_VALUE_ACCESS(prop_value, WB_OFF, i);
  1957. wb->id = WB_0 + PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1958. snprintf(wb->name, SDE_HW_BLK_NAME_LEN, "wb_%u",
  1959. wb->id - WB_0);
  1960. wb->clk_ctrl = SDE_CLK_CTRL_WB0 +
  1961. PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1962. wb->xin_id = PROP_VALUE_ACCESS(prop_value, WB_XIN_ID, i);
  1963. if (wb->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1964. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1965. wb->name, wb->clk_ctrl);
  1966. rc = -EINVAL;
  1967. goto end;
  1968. }
  1969. if (IS_SDE_MAJOR_MINOR_SAME((sde_cfg->hwversion),
  1970. SDE_HW_VER_170))
  1971. wb->vbif_idx = VBIF_NRT;
  1972. else
  1973. wb->vbif_idx = VBIF_RT;
  1974. wb->len = PROP_VALUE_ACCESS(prop_value, WB_LEN, 0);
  1975. if (!prop_exists[WB_LEN])
  1976. wb->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1977. sblk->maxlinewidth = sde_cfg->max_wb_linewidth;
  1978. if (wb->id >= LINE_MODE_WB_OFFSET)
  1979. set_bit(SDE_WB_LINE_MODE, &wb->features);
  1980. else
  1981. set_bit(SDE_WB_BLOCK_MODE, &wb->features);
  1982. set_bit(SDE_WB_TRAFFIC_SHAPER, &wb->features);
  1983. set_bit(SDE_WB_YUV_CONFIG, &wb->features);
  1984. if (sde_cfg->has_cdp)
  1985. set_bit(SDE_WB_CDP, &wb->features);
  1986. set_bit(SDE_WB_QOS, &wb->features);
  1987. if (sde_cfg->vbif_qos_nlvl == 8)
  1988. set_bit(SDE_WB_QOS_8LVL, &wb->features);
  1989. if (sde_cfg->has_wb_ubwc)
  1990. set_bit(SDE_WB_UBWC, &wb->features);
  1991. set_bit(SDE_WB_XY_ROI_OFFSET, &wb->features);
  1992. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1993. set_bit(SDE_WB_INPUT_CTRL, &wb->features);
  1994. if (sde_cfg->has_cwb_support) {
  1995. set_bit(SDE_WB_HAS_CWB, &wb->features);
  1996. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1997. set_bit(SDE_WB_CWB_CTRL, &wb->features);
  1998. if (major_version >= SDE_HW_MAJOR(SDE_HW_VER_700)) {
  1999. sde_cfg->cwb_blk_off = 0x6A200;
  2000. sde_cfg->cwb_blk_stride = 0x1000;
  2001. } else {
  2002. sde_cfg->cwb_blk_off = 0x83000;
  2003. sde_cfg->cwb_blk_stride = 0x100;
  2004. }
  2005. }
  2006. for (j = 0; j < sde_cfg->mdp_count; j++) {
  2007. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].reg_off =
  2008. PROP_BITVALUE_ACCESS(prop_value,
  2009. WB_CLK_CTRL, i, 0);
  2010. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].bit_off =
  2011. PROP_BITVALUE_ACCESS(prop_value,
  2012. WB_CLK_CTRL, i, 1);
  2013. }
  2014. wb->format_list = sde_cfg->wb_formats;
  2015. SDE_DEBUG(
  2016. "wb:%d xin:%d vbif:%d clk%d:%x/%d\n",
  2017. wb->id - WB_0,
  2018. wb->xin_id,
  2019. wb->vbif_idx,
  2020. wb->clk_ctrl,
  2021. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].reg_off,
  2022. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].bit_off);
  2023. }
  2024. end:
  2025. kfree(prop_value);
  2026. return rc;
  2027. }
  2028. static void _sde_dspp_setup_blocks(struct sde_mdss_cfg *sde_cfg,
  2029. struct sde_dspp_cfg *dspp, struct sde_dspp_sub_blks *sblk,
  2030. bool *prop_exists, struct sde_prop_value *prop_value)
  2031. {
  2032. sblk->igc.id = SDE_DSPP_IGC;
  2033. if (prop_exists[DSPP_IGC_PROP]) {
  2034. sblk->igc.base = PROP_VALUE_ACCESS(prop_value,
  2035. DSPP_IGC_PROP, 0);
  2036. sblk->igc.version = PROP_VALUE_ACCESS(prop_value,
  2037. DSPP_IGC_PROP, 1);
  2038. sblk->igc.len = 0;
  2039. set_bit(SDE_DSPP_IGC, &dspp->features);
  2040. }
  2041. sblk->pcc.id = SDE_DSPP_PCC;
  2042. if (prop_exists[DSPP_PCC_PROP]) {
  2043. sblk->pcc.base = PROP_VALUE_ACCESS(prop_value,
  2044. DSPP_PCC_PROP, 0);
  2045. sblk->pcc.version = PROP_VALUE_ACCESS(prop_value,
  2046. DSPP_PCC_PROP, 1);
  2047. sblk->pcc.len = 0;
  2048. set_bit(SDE_DSPP_PCC, &dspp->features);
  2049. }
  2050. sblk->gc.id = SDE_DSPP_GC;
  2051. if (prop_exists[DSPP_GC_PROP]) {
  2052. sblk->gc.base = PROP_VALUE_ACCESS(prop_value, DSPP_GC_PROP, 0);
  2053. sblk->gc.version = PROP_VALUE_ACCESS(prop_value,
  2054. DSPP_GC_PROP, 1);
  2055. sblk->gc.len = 0;
  2056. set_bit(SDE_DSPP_GC, &dspp->features);
  2057. }
  2058. sblk->gamut.id = SDE_DSPP_GAMUT;
  2059. if (prop_exists[DSPP_GAMUT_PROP]) {
  2060. sblk->gamut.base = PROP_VALUE_ACCESS(prop_value,
  2061. DSPP_GAMUT_PROP, 0);
  2062. sblk->gamut.version = PROP_VALUE_ACCESS(prop_value,
  2063. DSPP_GAMUT_PROP, 1);
  2064. sblk->gamut.len = 0;
  2065. set_bit(SDE_DSPP_GAMUT, &dspp->features);
  2066. }
  2067. sblk->dither.id = SDE_DSPP_DITHER;
  2068. if (prop_exists[DSPP_DITHER_PROP]) {
  2069. sblk->dither.base = PROP_VALUE_ACCESS(prop_value,
  2070. DSPP_DITHER_PROP, 0);
  2071. sblk->dither.version = PROP_VALUE_ACCESS(prop_value,
  2072. DSPP_DITHER_PROP, 1);
  2073. sblk->dither.len = 0;
  2074. set_bit(SDE_DSPP_DITHER, &dspp->features);
  2075. }
  2076. sblk->hist.id = SDE_DSPP_HIST;
  2077. if (prop_exists[DSPP_HIST_PROP]) {
  2078. sblk->hist.base = PROP_VALUE_ACCESS(prop_value,
  2079. DSPP_HIST_PROP, 0);
  2080. sblk->hist.version = PROP_VALUE_ACCESS(prop_value,
  2081. DSPP_HIST_PROP, 1);
  2082. sblk->hist.len = 0;
  2083. set_bit(SDE_DSPP_HIST, &dspp->features);
  2084. }
  2085. sblk->hsic.id = SDE_DSPP_HSIC;
  2086. if (prop_exists[DSPP_HSIC_PROP]) {
  2087. sblk->hsic.base = PROP_VALUE_ACCESS(prop_value,
  2088. DSPP_HSIC_PROP, 0);
  2089. sblk->hsic.version = PROP_VALUE_ACCESS(prop_value,
  2090. DSPP_HSIC_PROP, 1);
  2091. sblk->hsic.len = 0;
  2092. set_bit(SDE_DSPP_HSIC, &dspp->features);
  2093. }
  2094. sblk->memcolor.id = SDE_DSPP_MEMCOLOR;
  2095. if (prop_exists[DSPP_MEMCOLOR_PROP]) {
  2096. sblk->memcolor.base = PROP_VALUE_ACCESS(prop_value,
  2097. DSPP_MEMCOLOR_PROP, 0);
  2098. sblk->memcolor.version = PROP_VALUE_ACCESS(prop_value,
  2099. DSPP_MEMCOLOR_PROP, 1);
  2100. sblk->memcolor.len = 0;
  2101. set_bit(SDE_DSPP_MEMCOLOR, &dspp->features);
  2102. }
  2103. sblk->sixzone.id = SDE_DSPP_SIXZONE;
  2104. if (prop_exists[DSPP_SIXZONE_PROP]) {
  2105. sblk->sixzone.base = PROP_VALUE_ACCESS(prop_value,
  2106. DSPP_SIXZONE_PROP, 0);
  2107. sblk->sixzone.version = PROP_VALUE_ACCESS(prop_value,
  2108. DSPP_SIXZONE_PROP, 1);
  2109. sblk->sixzone.len = 0;
  2110. set_bit(SDE_DSPP_SIXZONE, &dspp->features);
  2111. }
  2112. sblk->vlut.id = SDE_DSPP_VLUT;
  2113. if (prop_exists[DSPP_VLUT_PROP]) {
  2114. sblk->vlut.base = PROP_VALUE_ACCESS(prop_value,
  2115. DSPP_VLUT_PROP, 0);
  2116. sblk->vlut.version = PROP_VALUE_ACCESS(prop_value,
  2117. DSPP_VLUT_PROP, 1);
  2118. sblk->sixzone.len = 0;
  2119. set_bit(SDE_DSPP_VLUT, &dspp->features);
  2120. }
  2121. }
  2122. static int sde_rot_parse_dt(struct device_node *np,
  2123. struct sde_mdss_cfg *sde_cfg)
  2124. {
  2125. struct platform_device *pdev;
  2126. struct of_phandle_args phargs;
  2127. struct llcc_slice_desc *slice;
  2128. int rc = 0;
  2129. rc = of_parse_phandle_with_args(np,
  2130. "qcom,sde-inline-rotator", "#list-cells",
  2131. 0, &phargs);
  2132. if (rc) {
  2133. /*
  2134. * This is not a fatal error, system cache can be disabled
  2135. * in device tree
  2136. */
  2137. SDE_DEBUG("sys cache will be disabled rc:%d\n", rc);
  2138. rc = 0;
  2139. goto exit;
  2140. }
  2141. if (!phargs.np || !phargs.args_count) {
  2142. SDE_ERROR("wrong phandle args %d %d\n",
  2143. !phargs.np, !phargs.args_count);
  2144. rc = -EINVAL;
  2145. goto exit;
  2146. }
  2147. pdev = of_find_device_by_node(phargs.np);
  2148. if (!pdev) {
  2149. SDE_ERROR("invalid sde rotator node\n");
  2150. goto exit;
  2151. }
  2152. slice = llcc_slice_getd(LLCC_ROTATOR);
  2153. if (IS_ERR_OR_NULL(slice)) {
  2154. SDE_ERROR("failed to get rotator slice!\n");
  2155. rc = -EINVAL;
  2156. goto cleanup;
  2157. }
  2158. sde_cfg->sc_cfg.llcc_scid = llcc_get_slice_id(slice);
  2159. sde_cfg->sc_cfg.llcc_slice_size = llcc_get_slice_size(slice);
  2160. llcc_slice_putd(slice);
  2161. sde_cfg->sc_cfg.has_sys_cache = true;
  2162. SDE_DEBUG("rotator llcc scid:%d slice_size:%zukb\n",
  2163. sde_cfg->sc_cfg.llcc_scid, sde_cfg->sc_cfg.llcc_slice_size);
  2164. cleanup:
  2165. of_node_put(phargs.np);
  2166. exit:
  2167. return rc;
  2168. }
  2169. static int sde_dspp_top_parse_dt(struct device_node *np,
  2170. struct sde_mdss_cfg *sde_cfg)
  2171. {
  2172. int rc, prop_count[DSPP_TOP_PROP_MAX];
  2173. bool prop_exists[DSPP_TOP_PROP_MAX];
  2174. struct sde_prop_value *prop_value = NULL;
  2175. u32 off_count;
  2176. if (!sde_cfg) {
  2177. SDE_ERROR("invalid argument\n");
  2178. rc = -EINVAL;
  2179. goto end;
  2180. }
  2181. prop_value = kzalloc(DSPP_TOP_PROP_MAX *
  2182. sizeof(struct sde_prop_value), GFP_KERNEL);
  2183. if (!prop_value) {
  2184. rc = -ENOMEM;
  2185. goto end;
  2186. }
  2187. rc = _validate_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2188. prop_count, &off_count);
  2189. if (rc)
  2190. goto end;
  2191. rc = _read_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2192. prop_count, prop_exists, prop_value);
  2193. if (rc)
  2194. goto end;
  2195. if (off_count != 1) {
  2196. SDE_ERROR("invalid dspp_top off_count:%d\n", off_count);
  2197. rc = -EINVAL;
  2198. goto end;
  2199. }
  2200. sde_cfg->dspp_top.base =
  2201. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_OFF, 0);
  2202. sde_cfg->dspp_top.len =
  2203. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_SIZE, 0);
  2204. snprintf(sde_cfg->dspp_top.name, SDE_HW_BLK_NAME_LEN, "dspp_top");
  2205. end:
  2206. kfree(prop_value);
  2207. return rc;
  2208. }
  2209. static int sde_dspp_parse_dt(struct device_node *np,
  2210. struct sde_mdss_cfg *sde_cfg)
  2211. {
  2212. int rc = 0, i;
  2213. u32 off_count, ad_off_count, ltm_off_count, rc_off_count;
  2214. struct sde_dt_props *props, *ad_props, *ltm_props, *rc_props;
  2215. struct sde_dt_props *blocks_props = NULL;
  2216. struct sde_dspp_cfg *dspp;
  2217. struct sde_dspp_sub_blks *sblk;
  2218. struct device_node *snp = NULL;
  2219. if (!sde_cfg) {
  2220. SDE_ERROR("invalid argument\n");
  2221. return -EINVAL;
  2222. }
  2223. props = sde_get_dt_props(np, DSPP_PROP_MAX, dspp_prop,
  2224. ARRAY_SIZE(dspp_prop), &off_count);
  2225. if (IS_ERR_OR_NULL(props))
  2226. return PTR_ERR(props);
  2227. sde_cfg->dspp_count = off_count;
  2228. /* Parse AD dtsi entries */
  2229. ad_props = sde_get_dt_props(np, AD_PROP_MAX, ad_prop,
  2230. ARRAY_SIZE(ad_prop), &ad_off_count);
  2231. if (IS_ERR_OR_NULL(ad_props)) {
  2232. rc = PTR_ERR(ad_props);
  2233. goto put_props;
  2234. }
  2235. /* Parse LTM dtsi entries */
  2236. ltm_props = sde_get_dt_props(np, LTM_PROP_MAX, ltm_prop,
  2237. ARRAY_SIZE(ltm_prop), &ltm_off_count);
  2238. if (IS_ERR_OR_NULL(ltm_props)) {
  2239. rc = PTR_ERR(ltm_props);
  2240. goto put_ad_props;
  2241. }
  2242. /* Parse RC dtsi entries */
  2243. rc_props = sde_get_dt_props(np, RC_PROP_MAX, rc_prop,
  2244. ARRAY_SIZE(rc_prop), &rc_off_count);
  2245. if (IS_ERR_OR_NULL(rc_props)) {
  2246. rc = PTR_ERR(rc_props);
  2247. goto put_ltm_props;
  2248. }
  2249. /* get DSPP feature dt properties if they exist */
  2250. snp = of_get_child_by_name(np, dspp_prop[DSPP_BLOCKS].prop_name);
  2251. if (snp) {
  2252. blocks_props = sde_get_dt_props(snp, DSPP_BLOCKS_PROP_MAX,
  2253. dspp_blocks_prop, ARRAY_SIZE(dspp_blocks_prop),
  2254. NULL);
  2255. if (IS_ERR_OR_NULL(blocks_props)) {
  2256. rc = PTR_ERR(blocks_props);
  2257. goto put_rc_props;
  2258. }
  2259. }
  2260. for (i = 0; i < off_count; i++) {
  2261. dspp = sde_cfg->dspp + i;
  2262. dspp->base = PROP_VALUE_ACCESS(props->values, DSPP_OFF, i);
  2263. dspp->len = PROP_VALUE_ACCESS(props->values, DSPP_SIZE, 0);
  2264. dspp->id = DSPP_0 + i;
  2265. snprintf(dspp->name, SDE_HW_BLK_NAME_LEN, "dspp_%u",
  2266. dspp->id - DSPP_0);
  2267. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2268. if (!sblk) {
  2269. rc = -ENOMEM;
  2270. /* catalog deinit will release the allocated blocks */
  2271. goto end;
  2272. }
  2273. dspp->sblk = sblk;
  2274. if (blocks_props)
  2275. _sde_dspp_setup_blocks(sde_cfg, dspp, sblk,
  2276. blocks_props->exists,
  2277. blocks_props->values);
  2278. sblk->ad.id = SDE_DSPP_AD;
  2279. sde_cfg->ad_count = ad_off_count;
  2280. if (ad_props && (i < ad_off_count) &&
  2281. ad_props->exists[AD_OFF]) {
  2282. sblk->ad.base = PROP_VALUE_ACCESS(ad_props->values,
  2283. AD_OFF, i);
  2284. sblk->ad.version = PROP_VALUE_ACCESS(ad_props->values,
  2285. AD_VERSION, 0);
  2286. set_bit(SDE_DSPP_AD, &dspp->features);
  2287. rc = _add_to_irq_offset_list(sde_cfg,
  2288. SDE_INTR_HWBLK_AD4, dspp->id,
  2289. dspp->base + sblk->ad.base);
  2290. if (rc)
  2291. goto end;
  2292. }
  2293. sblk->ltm.id = SDE_DSPP_LTM;
  2294. sde_cfg->ltm_count = ltm_off_count;
  2295. if (ltm_props && (i < ltm_off_count) &&
  2296. ltm_props->exists[LTM_OFF]) {
  2297. sblk->ltm.base = PROP_VALUE_ACCESS(ltm_props->values,
  2298. LTM_OFF, i);
  2299. sblk->ltm.version = PROP_VALUE_ACCESS(ltm_props->values,
  2300. LTM_VERSION, 0);
  2301. set_bit(SDE_DSPP_LTM, &dspp->features);
  2302. rc = _add_to_irq_offset_list(sde_cfg,
  2303. SDE_INTR_HWBLK_LTM, dspp->id,
  2304. dspp->base + sblk->ltm.base);
  2305. if (rc)
  2306. goto end;
  2307. }
  2308. sblk->rc.id = SDE_DSPP_RC;
  2309. sde_cfg->rc_count = rc_off_count;
  2310. if (rc_props && (i < rc_off_count) &&
  2311. rc_props->exists[RC_OFF]) {
  2312. sblk->rc.base = PROP_VALUE_ACCESS(rc_props->values,
  2313. RC_OFF, i);
  2314. sblk->rc.len = PROP_VALUE_ACCESS(rc_props->values,
  2315. RC_LEN, 0);
  2316. sblk->rc.version = PROP_VALUE_ACCESS(rc_props->values,
  2317. RC_VERSION, 0);
  2318. sblk->rc.mem_total_size = PROP_VALUE_ACCESS(
  2319. rc_props->values, RC_MEM_TOTAL_SIZE,
  2320. 0);
  2321. sblk->rc.idx = i;
  2322. set_bit(SDE_DSPP_RC, &dspp->features);
  2323. }
  2324. }
  2325. end:
  2326. sde_put_dt_props(blocks_props);
  2327. put_rc_props:
  2328. sde_put_dt_props(rc_props);
  2329. put_ltm_props:
  2330. sde_put_dt_props(ltm_props);
  2331. put_ad_props:
  2332. sde_put_dt_props(ad_props);
  2333. put_props:
  2334. sde_put_dt_props(props);
  2335. return rc;
  2336. }
  2337. static int sde_ds_parse_dt(struct device_node *np,
  2338. struct sde_mdss_cfg *sde_cfg)
  2339. {
  2340. int rc, prop_count[DS_PROP_MAX], top_prop_count[DS_TOP_PROP_MAX], i;
  2341. struct sde_prop_value *prop_value = NULL, *top_prop_value = NULL;
  2342. bool prop_exists[DS_PROP_MAX], top_prop_exists[DS_TOP_PROP_MAX];
  2343. u32 off_count = 0, top_off_count = 0;
  2344. struct sde_ds_cfg *ds;
  2345. struct sde_ds_top_cfg *ds_top = NULL;
  2346. if (!sde_cfg) {
  2347. SDE_ERROR("invalid argument\n");
  2348. rc = -EINVAL;
  2349. goto end;
  2350. }
  2351. if (!sde_cfg->mdp[0].has_dest_scaler) {
  2352. SDE_DEBUG("dest scaler feature not supported\n");
  2353. rc = 0;
  2354. goto end;
  2355. }
  2356. /* Parse the dest scaler top register offset and capabilities */
  2357. top_prop_value = kzalloc(DS_TOP_PROP_MAX *
  2358. sizeof(struct sde_prop_value), GFP_KERNEL);
  2359. if (!top_prop_value) {
  2360. rc = -ENOMEM;
  2361. goto end;
  2362. }
  2363. rc = _validate_dt_entry(np, ds_top_prop,
  2364. ARRAY_SIZE(ds_top_prop),
  2365. top_prop_count, &top_off_count);
  2366. if (rc)
  2367. goto end;
  2368. rc = _read_dt_entry(np, ds_top_prop,
  2369. ARRAY_SIZE(ds_top_prop), top_prop_count,
  2370. top_prop_exists, top_prop_value);
  2371. if (rc)
  2372. goto end;
  2373. /* Parse the offset of each dest scaler block */
  2374. prop_value = kcalloc(DS_PROP_MAX,
  2375. sizeof(struct sde_prop_value), GFP_KERNEL);
  2376. if (!prop_value) {
  2377. rc = -ENOMEM;
  2378. goto end;
  2379. }
  2380. rc = _validate_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2381. &off_count);
  2382. if (rc)
  2383. goto end;
  2384. sde_cfg->ds_count = off_count;
  2385. rc = _read_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2386. prop_exists, prop_value);
  2387. if (rc)
  2388. goto end;
  2389. if (!off_count)
  2390. goto end;
  2391. ds_top = kzalloc(sizeof(struct sde_ds_top_cfg), GFP_KERNEL);
  2392. if (!ds_top) {
  2393. rc = -ENOMEM;
  2394. goto end;
  2395. }
  2396. ds_top->id = DS_TOP;
  2397. snprintf(ds_top->name, SDE_HW_BLK_NAME_LEN, "ds_top_%u",
  2398. ds_top->id - DS_TOP);
  2399. ds_top->base = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_OFF, 0);
  2400. ds_top->len = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_LEN, 0);
  2401. ds_top->maxupscale = MAX_UPSCALE_RATIO;
  2402. ds_top->maxinputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2403. DS_TOP_INPUT_LINEWIDTH, 0);
  2404. if (!top_prop_exists[DS_TOP_INPUT_LINEWIDTH])
  2405. ds_top->maxinputwidth = DEFAULT_SDE_LINE_WIDTH;
  2406. ds_top->maxoutputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2407. DS_TOP_OUTPUT_LINEWIDTH, 0);
  2408. if (!top_prop_exists[DS_TOP_OUTPUT_LINEWIDTH])
  2409. ds_top->maxoutputwidth = DEFAULT_SDE_OUTPUT_LINE_WIDTH;
  2410. for (i = 0; i < off_count; i++) {
  2411. ds = sde_cfg->ds + i;
  2412. ds->top = ds_top;
  2413. ds->base = PROP_VALUE_ACCESS(prop_value, DS_OFF, i);
  2414. ds->id = DS_0 + i;
  2415. ds->len = PROP_VALUE_ACCESS(prop_value, DS_LEN, 0);
  2416. snprintf(ds->name, SDE_HW_BLK_NAME_LEN, "ds_%u",
  2417. ds->id - DS_0);
  2418. if (!prop_exists[DS_LEN])
  2419. ds->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2420. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3)
  2421. set_bit(SDE_SSPP_SCALER_QSEED3, &ds->features);
  2422. else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  2423. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &ds->features);
  2424. }
  2425. end:
  2426. kfree(top_prop_value);
  2427. kfree(prop_value);
  2428. return rc;
  2429. };
  2430. static int sde_dsc_parse_dt(struct device_node *np,
  2431. struct sde_mdss_cfg *sde_cfg)
  2432. {
  2433. int rc, prop_count[MAX_BLOCKS], i;
  2434. struct sde_prop_value *prop_value;
  2435. bool prop_exists[DSC_PROP_MAX];
  2436. u32 off_count, dsc_pair_mask, dsc_rev;
  2437. const char *rev;
  2438. struct sde_dsc_cfg *dsc;
  2439. struct sde_dsc_sub_blks *sblk;
  2440. if (!sde_cfg) {
  2441. SDE_ERROR("invalid argument\n");
  2442. return -EINVAL;
  2443. }
  2444. prop_value = kzalloc(DSC_PROP_MAX *
  2445. sizeof(struct sde_prop_value), GFP_KERNEL);
  2446. if (!prop_value)
  2447. return -ENOMEM;
  2448. rc = _validate_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2449. &off_count);
  2450. if (rc)
  2451. goto end;
  2452. sde_cfg->dsc_count = off_count;
  2453. rc = of_property_read_string(np, dsc_prop[DSC_REV].prop_name, &rev);
  2454. if (!rc && !strcmp(rev, "dsc_1_2"))
  2455. dsc_rev = SDE_DSC_HW_REV_1_2;
  2456. else if (!rc && !strcmp(rev, "dsc_1_1"))
  2457. dsc_rev = SDE_DSC_HW_REV_1_1;
  2458. else
  2459. /* default configuration */
  2460. dsc_rev = SDE_DSC_HW_REV_1_1;
  2461. rc = _read_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2462. prop_exists, prop_value);
  2463. if (rc)
  2464. goto end;
  2465. for (i = 0; i < off_count; i++) {
  2466. dsc = sde_cfg->dsc + i;
  2467. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2468. if (!sblk) {
  2469. rc = -ENOMEM;
  2470. /* catalog deinit will release the allocated blocks */
  2471. goto end;
  2472. }
  2473. dsc->sblk = sblk;
  2474. dsc->base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2475. dsc->id = DSC_0 + i;
  2476. dsc->len = PROP_VALUE_ACCESS(prop_value, DSC_LEN, 0);
  2477. snprintf(dsc->name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2478. dsc->id - DSC_0);
  2479. if (!prop_exists[DSC_LEN])
  2480. dsc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2481. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2482. set_bit(SDE_DSC_OUTPUT_CTRL, &dsc->features);
  2483. dsc_pair_mask = PROP_VALUE_ACCESS(prop_value,
  2484. DSC_PAIR_MASK, i);
  2485. if (dsc_pair_mask)
  2486. set_bit(dsc_pair_mask, dsc->dsc_pair_mask);
  2487. if (dsc_rev == SDE_DSC_HW_REV_1_2) {
  2488. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2489. DSC_ENC, i);
  2490. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2491. DSC_ENC_LEN, 0);
  2492. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2493. DSC_CTL, i);
  2494. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2495. DSC_CTL_LEN, 0);
  2496. set_bit(SDE_DSC_HW_REV_1_2, &dsc->features);
  2497. if (PROP_VALUE_ACCESS(prop_value, DSC_422, i))
  2498. set_bit(SDE_DSC_NATIVE_422_EN,
  2499. &dsc->features);
  2500. } else {
  2501. set_bit(SDE_DSC_HW_REV_1_1, &dsc->features);
  2502. }
  2503. }
  2504. end:
  2505. kfree(prop_value);
  2506. return rc;
  2507. };
  2508. static int sde_vdc_parse_dt(struct device_node *np,
  2509. struct sde_mdss_cfg *sde_cfg)
  2510. {
  2511. int rc, prop_count[MAX_BLOCKS], i;
  2512. struct sde_prop_value *prop_value = NULL;
  2513. bool prop_exists[VDC_PROP_MAX];
  2514. u32 off_count, vdc_rev;
  2515. const char *rev;
  2516. struct sde_vdc_cfg *vdc;
  2517. struct sde_vdc_sub_blks *sblk;
  2518. if (!sde_cfg) {
  2519. SDE_ERROR("invalid argument\n");
  2520. rc = -EINVAL;
  2521. goto end;
  2522. }
  2523. prop_value = kzalloc(VDC_PROP_MAX *
  2524. sizeof(struct sde_prop_value), GFP_KERNEL);
  2525. if (!prop_value) {
  2526. rc = -ENOMEM;
  2527. goto end;
  2528. }
  2529. rc = _validate_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2530. &off_count);
  2531. if (rc)
  2532. goto end;
  2533. sde_cfg->vdc_count = off_count;
  2534. rc = of_property_read_string(np, vdc_prop[VDC_REV].prop_name, &rev);
  2535. if ((rc == -EINVAL) || (rc == -ENODATA)) {
  2536. vdc_rev = SDE_VDC_HW_REV_1_1;
  2537. rc = 0;
  2538. } else if (!rc && !strcmp(rev, "vdc_1_1")) {
  2539. vdc_rev = SDE_VDC_HW_REV_1_1;
  2540. rc = 0;
  2541. } else {
  2542. SDE_ERROR("invalid vdc configuration\n");
  2543. }
  2544. rc = _read_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2545. prop_exists, prop_value);
  2546. if (rc)
  2547. goto end;
  2548. for (i = 0; i < off_count; i++) {
  2549. vdc = sde_cfg->vdc + i;
  2550. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2551. if (!sblk) {
  2552. rc = -ENOMEM;
  2553. /* catalog deinit will release the allocated blocks */
  2554. goto end;
  2555. }
  2556. vdc->sblk = sblk;
  2557. vdc->base = PROP_VALUE_ACCESS(prop_value, VDC_OFF, i);
  2558. vdc->id = VDC_0 + i;
  2559. vdc->len = PROP_VALUE_ACCESS(prop_value, VDC_LEN, 0);
  2560. snprintf(vdc->name, SDE_HW_BLK_NAME_LEN, "vdc_%u",
  2561. vdc->id - VDC_0);
  2562. if (!prop_exists[VDC_LEN])
  2563. vdc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2564. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2565. VDC_ENC, i);
  2566. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2567. VDC_ENC_LEN, 0);
  2568. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2569. VDC_CTL, i);
  2570. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2571. VDC_CTL_LEN, 0);
  2572. set_bit(SDE_VDC_HW_REV_1_1, &vdc->features);
  2573. }
  2574. end:
  2575. kfree(prop_value);
  2576. return rc;
  2577. };
  2578. static int sde_cdm_parse_dt(struct device_node *np,
  2579. struct sde_mdss_cfg *sde_cfg)
  2580. {
  2581. int rc, prop_count[HW_PROP_MAX], i;
  2582. struct sde_prop_value *prop_value = NULL;
  2583. bool prop_exists[HW_PROP_MAX];
  2584. u32 off_count;
  2585. struct sde_cdm_cfg *cdm;
  2586. if (!sde_cfg) {
  2587. SDE_ERROR("invalid argument\n");
  2588. rc = -EINVAL;
  2589. goto end;
  2590. }
  2591. prop_value = kzalloc(HW_PROP_MAX *
  2592. sizeof(struct sde_prop_value), GFP_KERNEL);
  2593. if (!prop_value) {
  2594. rc = -ENOMEM;
  2595. goto end;
  2596. }
  2597. rc = _validate_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2598. &off_count);
  2599. if (rc)
  2600. goto end;
  2601. sde_cfg->cdm_count = off_count;
  2602. rc = _read_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2603. prop_exists, prop_value);
  2604. if (rc)
  2605. goto end;
  2606. for (i = 0; i < off_count; i++) {
  2607. cdm = sde_cfg->cdm + i;
  2608. cdm->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  2609. cdm->id = CDM_0 + i;
  2610. snprintf(cdm->name, SDE_HW_BLK_NAME_LEN, "cdm_%u",
  2611. cdm->id - CDM_0);
  2612. cdm->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  2613. /* intf3 and wb2 for cdm block */
  2614. cdm->wb_connect = sde_cfg->wb_count ? BIT(WB_2) : BIT(31);
  2615. cdm->intf_connect = sde_cfg->intf_count ? BIT(INTF_3) : BIT(31);
  2616. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2617. set_bit(SDE_CDM_INPUT_CTRL, &cdm->features);
  2618. }
  2619. end:
  2620. kfree(prop_value);
  2621. return rc;
  2622. }
  2623. static int sde_uidle_parse_dt(struct device_node *np,
  2624. struct sde_mdss_cfg *sde_cfg)
  2625. {
  2626. int rc = 0, prop_count[UIDLE_PROP_MAX];
  2627. bool prop_exists[UIDLE_PROP_MAX];
  2628. struct sde_prop_value *prop_value = NULL;
  2629. u32 off_count;
  2630. if (!sde_cfg) {
  2631. SDE_ERROR("invalid argument\n");
  2632. return -EINVAL;
  2633. }
  2634. if (!sde_cfg->uidle_cfg.uidle_rev)
  2635. return 0;
  2636. prop_value = kcalloc(UIDLE_PROP_MAX,
  2637. sizeof(struct sde_prop_value), GFP_KERNEL);
  2638. if (!prop_value)
  2639. return -ENOMEM;
  2640. rc = _validate_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop),
  2641. prop_count, &off_count);
  2642. if (rc)
  2643. goto end;
  2644. rc = _read_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop), prop_count,
  2645. prop_exists, prop_value);
  2646. if (rc)
  2647. goto end;
  2648. if (!prop_exists[UIDLE_LEN] || !prop_exists[UIDLE_OFF]) {
  2649. SDE_DEBUG("offset/len missing, will disable uidle:%d,%d\n",
  2650. prop_exists[UIDLE_LEN], prop_exists[UIDLE_OFF]);
  2651. rc = -EINVAL;
  2652. goto end;
  2653. }
  2654. sde_cfg->uidle_cfg.id = UIDLE;
  2655. sde_cfg->uidle_cfg.base =
  2656. PROP_VALUE_ACCESS(prop_value, UIDLE_OFF, 0);
  2657. sde_cfg->uidle_cfg.len =
  2658. PROP_VALUE_ACCESS(prop_value, UIDLE_LEN, 0);
  2659. /* validate */
  2660. if (!sde_cfg->uidle_cfg.base || !sde_cfg->uidle_cfg.len) {
  2661. SDE_ERROR("invalid reg/len [%d, %d], will disable uidle\n",
  2662. sde_cfg->uidle_cfg.base, sde_cfg->uidle_cfg.len);
  2663. rc = -EINVAL;
  2664. }
  2665. end:
  2666. if (rc && sde_cfg->uidle_cfg.uidle_rev) {
  2667. SDE_DEBUG("wrong dt entries, will disable uidle\n");
  2668. sde_cfg->uidle_cfg.uidle_rev = 0;
  2669. }
  2670. kfree(prop_value);
  2671. /* optional feature, so always return success */
  2672. return 0;
  2673. }
  2674. static int _sde_vbif_populate_ot_parsing(struct sde_vbif_cfg *vbif,
  2675. struct sde_prop_value *prop_value, int *prop_count)
  2676. {
  2677. int j, k;
  2678. vbif->default_ot_rd_limit = PROP_VALUE_ACCESS(prop_value,
  2679. VBIF_DEFAULT_OT_RD_LIMIT, 0);
  2680. SDE_DEBUG("default_ot_rd_limit=%u\n",
  2681. vbif->default_ot_rd_limit);
  2682. vbif->default_ot_wr_limit = PROP_VALUE_ACCESS(prop_value,
  2683. VBIF_DEFAULT_OT_WR_LIMIT, 0);
  2684. SDE_DEBUG("default_ot_wr_limit=%u\n",
  2685. vbif->default_ot_wr_limit);
  2686. vbif->dynamic_ot_rd_tbl.count =
  2687. prop_count[VBIF_DYNAMIC_OT_RD_LIMIT] / 2;
  2688. SDE_DEBUG("dynamic_ot_rd_tbl.count=%u\n",
  2689. vbif->dynamic_ot_rd_tbl.count);
  2690. if (vbif->dynamic_ot_rd_tbl.count) {
  2691. vbif->dynamic_ot_rd_tbl.cfg = kcalloc(
  2692. vbif->dynamic_ot_rd_tbl.count,
  2693. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2694. GFP_KERNEL);
  2695. if (!vbif->dynamic_ot_rd_tbl.cfg)
  2696. return -ENOMEM;
  2697. }
  2698. for (j = 0, k = 0; j < vbif->dynamic_ot_rd_tbl.count; j++) {
  2699. vbif->dynamic_ot_rd_tbl.cfg[j].pps = (u64)
  2700. PROP_VALUE_ACCESS(prop_value,
  2701. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2702. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit =
  2703. PROP_VALUE_ACCESS(prop_value,
  2704. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2705. SDE_DEBUG("dynamic_ot_rd_tbl[%d].cfg=<%llu %u>\n", j,
  2706. vbif->dynamic_ot_rd_tbl.cfg[j].pps,
  2707. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit);
  2708. }
  2709. vbif->dynamic_ot_wr_tbl.count =
  2710. prop_count[VBIF_DYNAMIC_OT_WR_LIMIT] / 2;
  2711. SDE_DEBUG("dynamic_ot_wr_tbl.count=%u\n",
  2712. vbif->dynamic_ot_wr_tbl.count);
  2713. if (vbif->dynamic_ot_wr_tbl.count) {
  2714. vbif->dynamic_ot_wr_tbl.cfg = kcalloc(
  2715. vbif->dynamic_ot_wr_tbl.count,
  2716. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2717. GFP_KERNEL);
  2718. if (!vbif->dynamic_ot_wr_tbl.cfg)
  2719. return -ENOMEM;
  2720. }
  2721. for (j = 0, k = 0; j < vbif->dynamic_ot_wr_tbl.count; j++) {
  2722. vbif->dynamic_ot_wr_tbl.cfg[j].pps = (u64)
  2723. PROP_VALUE_ACCESS(prop_value,
  2724. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2725. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit =
  2726. PROP_VALUE_ACCESS(prop_value,
  2727. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2728. SDE_DEBUG("dynamic_ot_wr_tbl[%d].cfg=<%llu %u>\n", j,
  2729. vbif->dynamic_ot_wr_tbl.cfg[j].pps,
  2730. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit);
  2731. }
  2732. if (vbif->default_ot_rd_limit || vbif->default_ot_wr_limit ||
  2733. vbif->dynamic_ot_rd_tbl.count ||
  2734. vbif->dynamic_ot_wr_tbl.count)
  2735. set_bit(SDE_VBIF_QOS_OTLIM, &vbif->features);
  2736. return 0;
  2737. }
  2738. static int _sde_vbif_populate_qos_parsing(struct sde_mdss_cfg *sde_cfg,
  2739. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2740. int *prop_count)
  2741. {
  2742. int i, j;
  2743. int prop_index = VBIF_QOS_RT_REMAP;
  2744. for (i = VBIF_RT_CLIENT;
  2745. ((i < VBIF_MAX_CLIENT) && (prop_index < VBIF_PROP_MAX));
  2746. i++, prop_index++) {
  2747. vbif->qos_tbl[i].npriority_lvl = prop_count[prop_index];
  2748. SDE_DEBUG("qos_tbl[%d].npriority_lvl=%u\n",
  2749. i, vbif->qos_tbl[i].npriority_lvl);
  2750. if (vbif->qos_tbl[i].npriority_lvl == sde_cfg->vbif_qos_nlvl) {
  2751. vbif->qos_tbl[i].priority_lvl = kcalloc(
  2752. vbif->qos_tbl[i].npriority_lvl,
  2753. sizeof(u32), GFP_KERNEL);
  2754. if (!vbif->qos_tbl[i].priority_lvl)
  2755. return -ENOMEM;
  2756. } else if (vbif->qos_tbl[i].npriority_lvl) {
  2757. vbif->qos_tbl[i].npriority_lvl = 0;
  2758. vbif->qos_tbl[i].priority_lvl = NULL;
  2759. SDE_ERROR("invalid qos table for client:%d, prop:%d\n",
  2760. i, prop_index);
  2761. }
  2762. for (j = 0; j < vbif->qos_tbl[i].npriority_lvl; j++) {
  2763. vbif->qos_tbl[i].priority_lvl[j] =
  2764. PROP_VALUE_ACCESS(prop_value, prop_index, j);
  2765. SDE_DEBUG("client:%d, prop:%d, lvl[%d]=%u\n",
  2766. i, prop_index, j,
  2767. vbif->qos_tbl[i].priority_lvl[j]);
  2768. }
  2769. if (vbif->qos_tbl[i].npriority_lvl)
  2770. set_bit(SDE_VBIF_QOS_REMAP, &vbif->features);
  2771. }
  2772. return 0;
  2773. }
  2774. static int _sde_vbif_populate(struct sde_mdss_cfg *sde_cfg,
  2775. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2776. int *prop_count, u32 vbif_len, int i)
  2777. {
  2778. int j, k, rc;
  2779. vbif = sde_cfg->vbif + i;
  2780. vbif->base = PROP_VALUE_ACCESS(prop_value, VBIF_OFF, i);
  2781. vbif->len = vbif_len;
  2782. vbif->id = VBIF_0 + PROP_VALUE_ACCESS(prop_value, VBIF_ID, i);
  2783. snprintf(vbif->name, SDE_HW_BLK_NAME_LEN, "vbif_%u",
  2784. vbif->id - VBIF_0);
  2785. SDE_DEBUG("vbif:%d\n", vbif->id - VBIF_0);
  2786. vbif->xin_halt_timeout = VBIF_XIN_HALT_TIMEOUT;
  2787. rc = _sde_vbif_populate_ot_parsing(vbif, prop_value, prop_count);
  2788. if (rc)
  2789. return rc;
  2790. rc = _sde_vbif_populate_qos_parsing(sde_cfg, vbif, prop_value,
  2791. prop_count);
  2792. if (rc)
  2793. return rc;
  2794. vbif->memtype_count = prop_count[VBIF_MEMTYPE_0] +
  2795. prop_count[VBIF_MEMTYPE_1];
  2796. if (vbif->memtype_count > MAX_XIN_COUNT) {
  2797. vbif->memtype_count = 0;
  2798. SDE_ERROR("too many memtype defs, ignoring entries\n");
  2799. }
  2800. for (j = 0, k = 0; j < prop_count[VBIF_MEMTYPE_0]; j++)
  2801. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2802. prop_value, VBIF_MEMTYPE_0, j);
  2803. for (j = 0; j < prop_count[VBIF_MEMTYPE_1]; j++)
  2804. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2805. prop_value, VBIF_MEMTYPE_1, j);
  2806. if (sde_cfg->vbif_disable_inner_outer_shareable)
  2807. set_bit(SDE_VBIF_DISABLE_SHAREABLE, &vbif->features);
  2808. return 0;
  2809. }
  2810. static int sde_vbif_parse_dt(struct device_node *np,
  2811. struct sde_mdss_cfg *sde_cfg)
  2812. {
  2813. int rc, prop_count[VBIF_PROP_MAX], i;
  2814. struct sde_prop_value *prop_value = NULL;
  2815. bool prop_exists[VBIF_PROP_MAX];
  2816. u32 off_count, vbif_len;
  2817. struct sde_vbif_cfg *vbif = NULL;
  2818. if (!sde_cfg) {
  2819. SDE_ERROR("invalid argument\n");
  2820. rc = -EINVAL;
  2821. goto end;
  2822. }
  2823. prop_value = kzalloc(VBIF_PROP_MAX *
  2824. sizeof(struct sde_prop_value), GFP_KERNEL);
  2825. if (!prop_value) {
  2826. rc = -ENOMEM;
  2827. goto end;
  2828. }
  2829. rc = _validate_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop),
  2830. prop_count, &off_count);
  2831. if (rc)
  2832. goto end;
  2833. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_RD_LIMIT], 1,
  2834. &prop_count[VBIF_DYNAMIC_OT_RD_LIMIT], NULL);
  2835. if (rc)
  2836. goto end;
  2837. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_WR_LIMIT], 1,
  2838. &prop_count[VBIF_DYNAMIC_OT_WR_LIMIT], NULL);
  2839. if (rc)
  2840. goto end;
  2841. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_0], 1,
  2842. &prop_count[VBIF_MEMTYPE_0], NULL);
  2843. if (rc)
  2844. goto end;
  2845. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_1], 1,
  2846. &prop_count[VBIF_MEMTYPE_1], NULL);
  2847. if (rc)
  2848. goto end;
  2849. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_RT_REMAP], 1,
  2850. &prop_count[VBIF_QOS_RT_REMAP], NULL);
  2851. if (rc)
  2852. goto end;
  2853. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_NRT_REMAP], 1,
  2854. &prop_count[VBIF_QOS_NRT_REMAP], NULL);
  2855. if (rc)
  2856. goto end;
  2857. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CWB_REMAP], 1,
  2858. &prop_count[VBIF_QOS_CWB_REMAP], NULL);
  2859. if (rc)
  2860. goto end;
  2861. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_LUTDMA_REMAP], 1,
  2862. &prop_count[VBIF_QOS_LUTDMA_REMAP], NULL);
  2863. if (rc)
  2864. goto end;
  2865. sde_cfg->vbif_count = off_count;
  2866. rc = _read_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop), prop_count,
  2867. prop_exists, prop_value);
  2868. if (rc)
  2869. goto end;
  2870. vbif_len = PROP_VALUE_ACCESS(prop_value, VBIF_LEN, 0);
  2871. if (!prop_exists[VBIF_LEN])
  2872. vbif_len = DEFAULT_SDE_HW_BLOCK_LEN;
  2873. for (i = 0; i < off_count; i++) {
  2874. rc = _sde_vbif_populate(sde_cfg, vbif, prop_value,
  2875. prop_count, vbif_len, i);
  2876. if (rc)
  2877. goto end;
  2878. }
  2879. end:
  2880. kfree(prop_value);
  2881. return rc;
  2882. }
  2883. static int sde_pp_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  2884. {
  2885. int rc, prop_count[PP_PROP_MAX], i;
  2886. struct sde_prop_value *prop_value = NULL;
  2887. bool prop_exists[PP_PROP_MAX];
  2888. u32 off_count, major_version;
  2889. struct sde_pingpong_cfg *pp;
  2890. struct sde_pingpong_sub_blks *sblk;
  2891. if (!sde_cfg) {
  2892. SDE_ERROR("invalid argument\n");
  2893. rc = -EINVAL;
  2894. goto end;
  2895. }
  2896. prop_value = kzalloc(PP_PROP_MAX *
  2897. sizeof(struct sde_prop_value), GFP_KERNEL);
  2898. if (!prop_value) {
  2899. rc = -ENOMEM;
  2900. goto end;
  2901. }
  2902. rc = _validate_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  2903. &off_count);
  2904. if (rc)
  2905. goto end;
  2906. sde_cfg->pingpong_count = off_count;
  2907. rc = _read_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  2908. prop_exists, prop_value);
  2909. if (rc)
  2910. goto end;
  2911. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  2912. for (i = 0; i < off_count; i++) {
  2913. pp = sde_cfg->pingpong + i;
  2914. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2915. if (!sblk) {
  2916. rc = -ENOMEM;
  2917. /* catalog deinit will release the allocated blocks */
  2918. goto end;
  2919. }
  2920. pp->sblk = sblk;
  2921. pp->base = PROP_VALUE_ACCESS(prop_value, PP_OFF, i);
  2922. pp->id = PINGPONG_0 + i;
  2923. snprintf(pp->name, SDE_HW_BLK_NAME_LEN, "pingpong_%u",
  2924. pp->id - PINGPONG_0);
  2925. pp->len = PROP_VALUE_ACCESS(prop_value, PP_LEN, 0);
  2926. sblk->te.base = PROP_VALUE_ACCESS(prop_value, TE_OFF, i);
  2927. sblk->te.id = SDE_PINGPONG_TE;
  2928. snprintf(sblk->te.name, SDE_HW_BLK_NAME_LEN, "te_%u",
  2929. pp->id - PINGPONG_0);
  2930. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  2931. set_bit(SDE_PINGPONG_TE, &pp->features);
  2932. sblk->te2.base = PROP_VALUE_ACCESS(prop_value, TE2_OFF, i);
  2933. if (sblk->te2.base) {
  2934. sblk->te2.id = SDE_PINGPONG_TE2;
  2935. snprintf(sblk->te2.name, SDE_HW_BLK_NAME_LEN, "te2_%u",
  2936. pp->id - PINGPONG_0);
  2937. set_bit(SDE_PINGPONG_TE2, &pp->features);
  2938. set_bit(SDE_PINGPONG_SPLIT, &pp->features);
  2939. }
  2940. if (PROP_VALUE_ACCESS(prop_value, PP_SLAVE, i))
  2941. set_bit(SDE_PINGPONG_SLAVE, &pp->features);
  2942. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_700)) {
  2943. sblk->dsc.base = PROP_VALUE_ACCESS(prop_value,
  2944. DSC_OFF, i);
  2945. if (sblk->dsc.base) {
  2946. sblk->dsc.id = SDE_PINGPONG_DSC;
  2947. snprintf(sblk->dsc.name, SDE_HW_BLK_NAME_LEN,
  2948. "dsc_%u",
  2949. pp->id - PINGPONG_0);
  2950. set_bit(SDE_PINGPONG_DSC, &pp->features);
  2951. }
  2952. }
  2953. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DITHER_OFF,
  2954. i);
  2955. if (sblk->dither.base) {
  2956. sblk->dither.id = SDE_PINGPONG_DITHER;
  2957. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN,
  2958. "dither_%u", pp->id);
  2959. set_bit(SDE_PINGPONG_DITHER, &pp->features);
  2960. }
  2961. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DITHER_LEN, 0);
  2962. sblk->dither.version = PROP_VALUE_ACCESS(prop_value, DITHER_VER,
  2963. 0);
  2964. if (sde_cfg->dither_luma_mode_support)
  2965. set_bit(SDE_PINGPONG_DITHER_LUMA, &pp->features);
  2966. if (prop_exists[PP_MERGE_3D_ID]) {
  2967. set_bit(SDE_PINGPONG_MERGE_3D, &pp->features);
  2968. pp->merge_3d_id = PROP_VALUE_ACCESS(prop_value,
  2969. PP_MERGE_3D_ID, i) + 1;
  2970. }
  2971. }
  2972. end:
  2973. kfree(prop_value);
  2974. return rc;
  2975. }
  2976. static int _sde_parse_prop_check(struct sde_mdss_cfg *cfg,
  2977. bool prop_exists[SDE_PROP_MAX], struct sde_prop_value *prop_value)
  2978. {
  2979. cfg->max_sspp_linewidth = PROP_VALUE_ACCESS(prop_value,
  2980. SSPP_LINEWIDTH, 0);
  2981. if (!prop_exists[SSPP_LINEWIDTH])
  2982. cfg->max_sspp_linewidth = DEFAULT_SDE_LINE_WIDTH;
  2983. cfg->vig_sspp_linewidth = PROP_VALUE_ACCESS(prop_value,
  2984. VIG_SSPP_LINEWIDTH, 0);
  2985. if (!prop_exists[VIG_SSPP_LINEWIDTH])
  2986. cfg->vig_sspp_linewidth = cfg->max_sspp_linewidth;
  2987. cfg->max_mixer_width = PROP_VALUE_ACCESS(prop_value,
  2988. MIXER_LINEWIDTH, 0);
  2989. if (!prop_exists[MIXER_LINEWIDTH])
  2990. cfg->max_mixer_width = DEFAULT_SDE_LINE_WIDTH;
  2991. cfg->max_mixer_blendstages = PROP_VALUE_ACCESS(prop_value,
  2992. MIXER_BLEND, 0);
  2993. if (!prop_exists[MIXER_BLEND])
  2994. cfg->max_mixer_blendstages = DEFAULT_SDE_MIXER_BLENDSTAGES;
  2995. cfg->max_wb_linewidth = PROP_VALUE_ACCESS(prop_value, WB_LINEWIDTH, 0);
  2996. if (!prop_exists[WB_LINEWIDTH])
  2997. cfg->max_wb_linewidth = DEFAULT_SDE_LINE_WIDTH;
  2998. cfg->ubwc_version = SDE_HW_UBWC_VER(PROP_VALUE_ACCESS(prop_value,
  2999. UBWC_VERSION, 0));
  3000. if (!prop_exists[UBWC_VERSION])
  3001. cfg->ubwc_version = DEFAULT_SDE_UBWC_VERSION;
  3002. cfg->mdp[0].highest_bank_bit = PROP_VALUE_ACCESS(prop_value,
  3003. BANK_BIT, 0);
  3004. if (!prop_exists[BANK_BIT])
  3005. cfg->mdp[0].highest_bank_bit = DEFAULT_SDE_HIGHEST_BANK_BIT;
  3006. if (cfg->ubwc_version == SDE_HW_UBWC_VER_40 &&
  3007. of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  3008. cfg->mdp[0].highest_bank_bit = 0x02;
  3009. cfg->macrotile_mode = PROP_VALUE_ACCESS(prop_value, MACROTILE_MODE, 0);
  3010. if (!prop_exists[MACROTILE_MODE])
  3011. cfg->macrotile_mode = DEFAULT_SDE_UBWC_MACROTILE_MODE;
  3012. cfg->ubwc_bw_calc_version =
  3013. PROP_VALUE_ACCESS(prop_value, UBWC_BW_CALC_VERSION, 0);
  3014. cfg->mdp[0].ubwc_static = PROP_VALUE_ACCESS(prop_value, UBWC_STATIC, 0);
  3015. if (!prop_exists[UBWC_STATIC])
  3016. cfg->mdp[0].ubwc_static = DEFAULT_SDE_UBWC_STATIC;
  3017. cfg->mdp[0].ubwc_swizzle = PROP_VALUE_ACCESS(prop_value,
  3018. UBWC_SWIZZLE, 0);
  3019. if (!prop_exists[UBWC_SWIZZLE])
  3020. cfg->mdp[0].ubwc_swizzle = DEFAULT_SDE_UBWC_SWIZZLE;
  3021. cfg->mdp[0].has_dest_scaler =
  3022. PROP_VALUE_ACCESS(prop_value, DEST_SCALER, 0);
  3023. cfg->mdp[0].smart_panel_align_mode =
  3024. PROP_VALUE_ACCESS(prop_value, SMART_PANEL_ALIGN_MODE, 0);
  3025. return 0;
  3026. }
  3027. static int sde_read_limit_node(struct device_node *snp,
  3028. struct sde_prop_value *lmt_val, struct sde_mdss_cfg *cfg)
  3029. {
  3030. int j, i = 0, rc = 0;
  3031. const char *type = NULL;
  3032. struct device_node *node = NULL;
  3033. for_each_child_of_node(snp, node) {
  3034. cfg->limit_cfg[i].vector_cfg =
  3035. kcalloc(cfg->limit_cfg[i].lmt_case_cnt,
  3036. sizeof(struct limit_vector_cfg), GFP_KERNEL);
  3037. if (!cfg->limit_cfg[i].vector_cfg) {
  3038. rc = -ENOMEM;
  3039. goto error;
  3040. }
  3041. for (j = 0; j < cfg->limit_cfg[i].lmt_case_cnt; j++) {
  3042. of_property_read_string_index(node,
  3043. limit_usecase_prop[LIMIT_USECASE].prop_name,
  3044. j, &type);
  3045. cfg->limit_cfg[i].vector_cfg[j].usecase = type;
  3046. cfg->limit_cfg[i].vector_cfg[j].value =
  3047. PROP_VALUE_ACCESS(&lmt_val[i * LIMIT_PROP_MAX],
  3048. LIMIT_ID, j);
  3049. }
  3050. cfg->limit_cfg[i].value_cfg =
  3051. kcalloc(cfg->limit_cfg[i].lmt_vec_cnt,
  3052. sizeof(struct limit_value_cfg), GFP_KERNEL);
  3053. if (!cfg->limit_cfg[i].value_cfg) {
  3054. rc = -ENOMEM;
  3055. goto error;
  3056. }
  3057. for (j = 0; j < cfg->limit_cfg[i].lmt_vec_cnt; j++) {
  3058. cfg->limit_cfg[i].value_cfg[j].use_concur =
  3059. PROP_BITVALUE_ACCESS(
  3060. &lmt_val[i * LIMIT_PROP_MAX],
  3061. LIMIT_VALUE, j, 0);
  3062. cfg->limit_cfg[i].value_cfg[j].value =
  3063. PROP_BITVALUE_ACCESS(
  3064. &lmt_val[i * LIMIT_PROP_MAX],
  3065. LIMIT_VALUE, j, 1);
  3066. }
  3067. i++;
  3068. }
  3069. return 0;
  3070. error:
  3071. for (j = 0; j < cfg->limit_count; j++) {
  3072. kfree(cfg->limit_cfg[j].vector_cfg);
  3073. kfree(cfg->limit_cfg[j].value_cfg);
  3074. }
  3075. cfg->limit_count = 0;
  3076. return rc;
  3077. }
  3078. static int sde_validate_limit_node(struct device_node *snp,
  3079. struct sde_prop_value *sde_limit_value, struct sde_mdss_cfg *cfg)
  3080. {
  3081. int i = 0, rc = 0;
  3082. struct device_node *node = NULL;
  3083. int limit_value_count[LIMIT_PROP_MAX];
  3084. bool limit_value_exists[LIMIT_SUBBLK_COUNT_MAX][LIMIT_PROP_MAX];
  3085. const char *type = NULL;
  3086. for_each_child_of_node(snp, node) {
  3087. rc = _validate_dt_entry(node, limit_usecase_prop,
  3088. ARRAY_SIZE(limit_usecase_prop),
  3089. limit_value_count, NULL);
  3090. if (rc)
  3091. goto end;
  3092. rc = _read_dt_entry(node, limit_usecase_prop,
  3093. ARRAY_SIZE(limit_usecase_prop), limit_value_count,
  3094. &limit_value_exists[i][0],
  3095. &sde_limit_value[i * LIMIT_PROP_MAX]);
  3096. if (rc)
  3097. goto end;
  3098. cfg->limit_cfg[i].lmt_case_cnt =
  3099. limit_value_count[LIMIT_ID];
  3100. cfg->limit_cfg[i].lmt_vec_cnt =
  3101. limit_value_count[LIMIT_VALUE];
  3102. of_property_read_string(node,
  3103. limit_usecase_prop[LIMIT_NAME].prop_name, &type);
  3104. cfg->limit_cfg[i].name = type;
  3105. if (!limit_value_count[LIMIT_ID] ||
  3106. !limit_value_count[LIMIT_VALUE]) {
  3107. rc = -EINVAL;
  3108. goto end;
  3109. }
  3110. i++;
  3111. }
  3112. return 0;
  3113. end:
  3114. cfg->limit_count = 0;
  3115. return rc;
  3116. }
  3117. static int sde_limit_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3118. {
  3119. struct device_node *snp = NULL;
  3120. struct sde_prop_value *sde_limit_value = NULL;
  3121. int rc = 0;
  3122. snp = of_get_child_by_name(np, sde_prop[SDE_LIMITS].prop_name);
  3123. if (!snp)
  3124. goto end;
  3125. cfg->limit_count = of_get_child_count(snp);
  3126. if (cfg->limit_count < 0) {
  3127. rc = -EINVAL;
  3128. goto end;
  3129. }
  3130. sde_limit_value = kzalloc(cfg->limit_count * LIMIT_PROP_MAX *
  3131. sizeof(struct sde_prop_value), GFP_KERNEL);
  3132. if (!sde_limit_value) {
  3133. rc = -ENOMEM;
  3134. goto end;
  3135. }
  3136. rc = sde_validate_limit_node(snp, sde_limit_value, cfg);
  3137. if (rc) {
  3138. SDE_ERROR("validating limit node failed\n");
  3139. goto end;
  3140. }
  3141. rc = sde_read_limit_node(snp, sde_limit_value, cfg);
  3142. if (rc)
  3143. SDE_ERROR("reading limit node failed\n");
  3144. end:
  3145. kfree(sde_limit_value);
  3146. return rc;
  3147. }
  3148. static int sde_top_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3149. {
  3150. int rc, i, dma_rc, len, prop_count[SDE_PROP_MAX];
  3151. struct sde_prop_value *prop_value = NULL;
  3152. bool prop_exists[SDE_PROP_MAX];
  3153. const char *type;
  3154. u32 major_version;
  3155. if (!cfg) {
  3156. SDE_ERROR("invalid argument\n");
  3157. return -EINVAL;
  3158. }
  3159. prop_value = kzalloc(SDE_PROP_MAX *
  3160. sizeof(struct sde_prop_value), GFP_KERNEL);
  3161. if (!prop_value)
  3162. return -ENOMEM;
  3163. rc = _validate_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), prop_count,
  3164. &len);
  3165. if (rc)
  3166. goto end;
  3167. rc = _validate_dt_entry(np, &sde_prop[SEC_SID_MASK], 1,
  3168. &prop_count[SEC_SID_MASK], NULL);
  3169. if (rc)
  3170. goto end;
  3171. rc = _read_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), prop_count,
  3172. prop_exists, prop_value);
  3173. if (rc)
  3174. goto end;
  3175. cfg->mdss_count = 1;
  3176. cfg->mdss[0].base = MDSS_BASE_OFFSET;
  3177. cfg->mdss[0].id = MDP_TOP;
  3178. snprintf(cfg->mdss[0].name, SDE_HW_BLK_NAME_LEN, "mdss_%u",
  3179. cfg->mdss[0].id - MDP_TOP);
  3180. cfg->mdp_count = 1;
  3181. cfg->mdp[0].id = MDP_TOP;
  3182. snprintf(cfg->mdp[0].name, SDE_HW_BLK_NAME_LEN, "top_%u",
  3183. cfg->mdp[0].id - MDP_TOP);
  3184. cfg->mdp[0].base = PROP_VALUE_ACCESS(prop_value, SDE_OFF, 0);
  3185. cfg->mdp[0].len = PROP_VALUE_ACCESS(prop_value, SDE_LEN, 0);
  3186. if (!prop_exists[SDE_LEN])
  3187. cfg->mdp[0].len = DEFAULT_SDE_HW_BLOCK_LEN;
  3188. rc = _sde_parse_prop_check(cfg, prop_exists, prop_value);
  3189. if (rc)
  3190. SDE_ERROR("sde parse property check failed\n");
  3191. major_version = SDE_HW_MAJOR(cfg->hwversion);
  3192. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3193. set_bit(SDE_MDP_VSYNC_SEL, &cfg->mdp[0].features);
  3194. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3195. SDE_INTR_TOP_INTR, cfg->mdp[0].base);
  3196. if (rc)
  3197. goto end;
  3198. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3199. SDE_INTR_TOP_INTR2, cfg->mdp[0].base);
  3200. if (rc)
  3201. goto end;
  3202. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3203. SDE_INTR_TOP_HIST_INTR, cfg->mdp[0].base);
  3204. if (rc)
  3205. goto end;
  3206. if (prop_exists[SEC_SID_MASK]) {
  3207. cfg->sec_sid_mask_count = prop_count[SEC_SID_MASK];
  3208. for (i = 0; i < cfg->sec_sid_mask_count; i++)
  3209. cfg->sec_sid_mask[i] =
  3210. PROP_VALUE_ACCESS(prop_value, SEC_SID_MASK, i);
  3211. }
  3212. rc = of_property_read_string(np, sde_prop[QSEED_TYPE].prop_name, &type);
  3213. if (!rc && !strcmp(type, "qseedv3")) {
  3214. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3;
  3215. } else if (!rc && !strcmp(type, "qseedv3lite")) {
  3216. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3LITE;
  3217. } else if (!rc && !strcmp(type, "qseedv2")) {
  3218. cfg->qseed_type = SDE_SSPP_SCALER_QSEED2;
  3219. } else if (rc) {
  3220. SDE_DEBUG("invalid QSEED configuration\n");
  3221. rc = 0;
  3222. }
  3223. rc = of_property_read_string(np, sde_prop[CSC_TYPE].prop_name, &type);
  3224. if (!rc && !strcmp(type, "csc")) {
  3225. cfg->csc_type = SDE_SSPP_CSC;
  3226. } else if (!rc && !strcmp(type, "csc-10bit")) {
  3227. cfg->csc_type = SDE_SSPP_CSC_10BIT;
  3228. } else if (rc) {
  3229. SDE_DEBUG("invalid csc configuration\n");
  3230. rc = 0;
  3231. }
  3232. /*
  3233. * Current SDE support only Smart DMA 2.0-2.5.
  3234. * No support for Smart DMA 1.0 yet.
  3235. */
  3236. cfg->smart_dma_rev = 0;
  3237. dma_rc = of_property_read_string(np, sde_prop[SMART_DMA_REV].prop_name,
  3238. &type);
  3239. if (dma_rc) {
  3240. SDE_DEBUG("invalid SMART_DMA_REV node in device tree: %d\n",
  3241. dma_rc);
  3242. } else if (!strcmp(type, "smart_dma_v2p5")) {
  3243. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2p5;
  3244. } else if (!strcmp(type, "smart_dma_v2")) {
  3245. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2;
  3246. } else if (!strcmp(type, "smart_dma_v1")) {
  3247. SDE_ERROR("smart dma 1.0 is not supported in SDE\n");
  3248. } else {
  3249. SDE_DEBUG("unknown smart dma version\n");
  3250. }
  3251. cfg->has_src_split = PROP_VALUE_ACCESS(prop_value, SRC_SPLIT, 0);
  3252. cfg->has_dim_layer = PROP_VALUE_ACCESS(prop_value, DIM_LAYER, 0);
  3253. cfg->has_idle_pc = PROP_VALUE_ACCESS(prop_value, IDLE_PC, 0);
  3254. cfg->pipe_order_type = PROP_VALUE_ACCESS(prop_value,
  3255. PIPE_ORDER_VERSION, 0);
  3256. rc = sde_limit_parse_dt(np, cfg);
  3257. if (rc)
  3258. SDE_DEBUG("parsing of sde limit failed\n");
  3259. end:
  3260. kfree(prop_value);
  3261. return rc;
  3262. }
  3263. static int sde_parse_reg_dma_dt(struct device_node *np,
  3264. struct sde_mdss_cfg *sde_cfg)
  3265. {
  3266. int rc = 0, i, prop_count[REG_DMA_PROP_MAX];
  3267. struct sde_prop_value *prop_value = NULL;
  3268. u32 off_count;
  3269. bool prop_exists[REG_DMA_PROP_MAX];
  3270. bool dma_type_exists[REG_DMA_TYPE_MAX];
  3271. enum sde_reg_dma_type dma_type;
  3272. prop_value = kcalloc(REG_DMA_PROP_MAX,
  3273. sizeof(struct sde_prop_value), GFP_KERNEL);
  3274. if (!prop_value) {
  3275. rc = -ENOMEM;
  3276. goto end;
  3277. }
  3278. rc = _validate_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3279. prop_count, &off_count);
  3280. if (rc || !off_count)
  3281. goto end;
  3282. rc = _read_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3283. prop_count, prop_exists, prop_value);
  3284. if (rc)
  3285. goto end;
  3286. sde_cfg->reg_dma_count = 0;
  3287. memset(&dma_type_exists, 0, sizeof(dma_type_exists));
  3288. for (i = 0; i < off_count; i++) {
  3289. dma_type = PROP_VALUE_ACCESS(prop_value, REG_DMA_ID, i);
  3290. if (dma_type >= REG_DMA_TYPE_MAX) {
  3291. SDE_ERROR("Invalid DMA type %d\n", dma_type);
  3292. goto end;
  3293. } else if (dma_type_exists[dma_type]) {
  3294. SDE_ERROR("DMA type ID %d exists more than once\n",
  3295. dma_type);
  3296. goto end;
  3297. }
  3298. dma_type_exists[dma_type] = true;
  3299. sde_cfg->dma_cfg.reg_dma_blks[dma_type].base =
  3300. PROP_VALUE_ACCESS(prop_value, REG_DMA_OFF, i);
  3301. sde_cfg->dma_cfg.reg_dma_blks[dma_type].valid = true;
  3302. sde_cfg->reg_dma_count++;
  3303. }
  3304. sde_cfg->dma_cfg.version = PROP_VALUE_ACCESS(prop_value,
  3305. REG_DMA_VERSION, 0);
  3306. sde_cfg->dma_cfg.trigger_sel_off = PROP_VALUE_ACCESS(prop_value,
  3307. REG_DMA_TRIGGER_OFF, 0);
  3308. sde_cfg->dma_cfg.broadcast_disabled = PROP_VALUE_ACCESS(prop_value,
  3309. REG_DMA_BROADCAST_DISABLED, 0);
  3310. sde_cfg->dma_cfg.xin_id = PROP_VALUE_ACCESS(prop_value,
  3311. REG_DMA_XIN_ID, 0);
  3312. sde_cfg->dma_cfg.clk_ctrl = SDE_CLK_CTRL_LUTDMA;
  3313. sde_cfg->dma_cfg.vbif_idx = VBIF_RT;
  3314. for (i = 0; i < sde_cfg->mdp_count; i++) {
  3315. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].reg_off =
  3316. PROP_BITVALUE_ACCESS(prop_value,
  3317. REG_DMA_CLK_CTRL, 0, 0);
  3318. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].bit_off =
  3319. PROP_BITVALUE_ACCESS(prop_value,
  3320. REG_DMA_CLK_CTRL, 0, 1);
  3321. }
  3322. end:
  3323. kfree(prop_value);
  3324. /* reg dma is optional feature hence return 0 */
  3325. return 0;
  3326. }
  3327. static int _sde_perf_parse_dt_validate(struct device_node *np, int *prop_count)
  3328. {
  3329. int rc, len;
  3330. rc = _validate_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3331. prop_count, &len);
  3332. if (rc)
  3333. return rc;
  3334. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_CDP_SETTING], 1,
  3335. &prop_count[PERF_CDP_SETTING], NULL);
  3336. if (rc)
  3337. return rc;
  3338. return rc;
  3339. }
  3340. static int _sde_qos_parse_dt_cfg(struct sde_mdss_cfg *cfg, int *prop_count,
  3341. struct sde_prop_value *prop_value, bool *prop_exists)
  3342. {
  3343. int i, j;
  3344. u32 qos_count = 1, index;
  3345. if (prop_exists[QOS_REFRESH_RATES]) {
  3346. qos_count = prop_count[QOS_REFRESH_RATES];
  3347. cfg->perf.qos_refresh_rate = kcalloc(qos_count,
  3348. sizeof(u32), GFP_KERNEL);
  3349. if (!cfg->perf.qos_refresh_rate)
  3350. goto end;
  3351. for (j = 0; j < qos_count; j++) {
  3352. cfg->perf.qos_refresh_rate[j] =
  3353. PROP_VALUE_ACCESS(prop_value,
  3354. QOS_REFRESH_RATES, j);
  3355. SDE_DEBUG("qos usage:%d refresh rate:0x%x\n",
  3356. j, cfg->perf.qos_refresh_rate[j]);
  3357. }
  3358. }
  3359. cfg->perf.qos_refresh_count = qos_count;
  3360. cfg->perf.danger_lut = kcalloc(qos_count,
  3361. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3362. cfg->perf.safe_lut = kcalloc(qos_count,
  3363. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3364. cfg->perf.creq_lut = kcalloc(qos_count,
  3365. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3366. if (!cfg->perf.creq_lut || !cfg->perf.safe_lut || !cfg->perf.danger_lut)
  3367. goto end;
  3368. if (prop_exists[QOS_DANGER_LUT] &&
  3369. prop_count[QOS_DANGER_LUT] >= (SDE_QOS_LUT_USAGE_MAX * qos_count)) {
  3370. for (i = 0; i < prop_count[QOS_DANGER_LUT]; i++) {
  3371. cfg->perf.danger_lut[i] =
  3372. PROP_VALUE_ACCESS(prop_value,
  3373. QOS_DANGER_LUT, i);
  3374. SDE_DEBUG("danger usage:%i lut:0x%x\n",
  3375. i, cfg->perf.danger_lut[i]);
  3376. }
  3377. }
  3378. if (prop_exists[QOS_SAFE_LUT] &&
  3379. prop_count[QOS_SAFE_LUT] >= (SDE_QOS_LUT_USAGE_MAX * qos_count)) {
  3380. for (i = 0; i < prop_count[QOS_SAFE_LUT]; i++) {
  3381. cfg->perf.safe_lut[i] =
  3382. PROP_VALUE_ACCESS(prop_value,
  3383. QOS_SAFE_LUT, i);
  3384. SDE_DEBUG("safe usage:%d lut:0x%x\n",
  3385. i, cfg->perf.safe_lut[i]);
  3386. }
  3387. }
  3388. for (i = 0; i < SDE_QOS_LUT_USAGE_MAX; i++) {
  3389. static const u32 prop_key[SDE_QOS_LUT_USAGE_MAX] = {
  3390. [SDE_QOS_LUT_USAGE_LINEAR] =
  3391. QOS_CREQ_LUT_LINEAR,
  3392. [SDE_QOS_LUT_USAGE_MACROTILE] =
  3393. QOS_CREQ_LUT_MACROTILE,
  3394. [SDE_QOS_LUT_USAGE_NRT] =
  3395. QOS_CREQ_LUT_NRT,
  3396. [SDE_QOS_LUT_USAGE_CWB] =
  3397. QOS_CREQ_LUT_CWB,
  3398. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  3399. QOS_CREQ_LUT_MACROTILE_QSEED,
  3400. [SDE_QOS_LUT_USAGE_LINEAR_QSEED] =
  3401. QOS_CREQ_LUT_LINEAR_QSEED,
  3402. };
  3403. int key = prop_key[i];
  3404. u64 lut_hi, lut_lo;
  3405. if (!prop_exists[key])
  3406. continue;
  3407. for (j = 0; j < qos_count; j++) {
  3408. lut_hi = PROP_VALUE_ACCESS(prop_value, key,
  3409. (j * 2) + 0);
  3410. lut_lo = PROP_VALUE_ACCESS(prop_value, key,
  3411. (j * 2) + 1);
  3412. index = (j * SDE_QOS_LUT_USAGE_MAX) + i;
  3413. cfg->perf.creq_lut[index] =
  3414. (lut_hi << 32) | lut_lo;
  3415. SDE_DEBUG("creq usage:%d lut:0x%llx\n",
  3416. index, cfg->perf.creq_lut[index]);
  3417. }
  3418. }
  3419. return 0;
  3420. end:
  3421. kfree(cfg->perf.qos_refresh_rate);
  3422. kfree(cfg->perf.creq_lut);
  3423. kfree(cfg->perf.danger_lut);
  3424. kfree(cfg->perf.safe_lut);
  3425. return -ENOMEM;
  3426. }
  3427. static void _sde_perf_parse_dt_cfg_populate(struct sde_mdss_cfg *cfg,
  3428. int *prop_count,
  3429. struct sde_prop_value *prop_value,
  3430. bool *prop_exists)
  3431. {
  3432. cfg->perf.max_bw_low =
  3433. prop_exists[PERF_MAX_BW_LOW] ?
  3434. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_LOW, 0) :
  3435. DEFAULT_MAX_BW_LOW;
  3436. cfg->perf.max_bw_high =
  3437. prop_exists[PERF_MAX_BW_HIGH] ?
  3438. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_HIGH, 0) :
  3439. DEFAULT_MAX_BW_HIGH;
  3440. cfg->perf.min_core_ib =
  3441. prop_exists[PERF_MIN_CORE_IB] ?
  3442. PROP_VALUE_ACCESS(prop_value, PERF_MIN_CORE_IB, 0) :
  3443. DEFAULT_MAX_BW_LOW;
  3444. cfg->perf.min_llcc_ib =
  3445. prop_exists[PERF_MIN_LLCC_IB] ?
  3446. PROP_VALUE_ACCESS(prop_value, PERF_MIN_LLCC_IB, 0) :
  3447. DEFAULT_MAX_BW_LOW;
  3448. cfg->perf.min_dram_ib =
  3449. prop_exists[PERF_MIN_DRAM_IB] ?
  3450. PROP_VALUE_ACCESS(prop_value, PERF_MIN_DRAM_IB, 0) :
  3451. DEFAULT_MAX_BW_LOW;
  3452. cfg->perf.undersized_prefill_lines =
  3453. prop_exists[PERF_UNDERSIZED_PREFILL_LINES] ?
  3454. PROP_VALUE_ACCESS(prop_value,
  3455. PERF_UNDERSIZED_PREFILL_LINES, 0) :
  3456. DEFAULT_UNDERSIZED_PREFILL_LINES;
  3457. cfg->perf.xtra_prefill_lines =
  3458. prop_exists[PERF_XTRA_PREFILL_LINES] ?
  3459. PROP_VALUE_ACCESS(prop_value,
  3460. PERF_XTRA_PREFILL_LINES, 0) :
  3461. DEFAULT_XTRA_PREFILL_LINES;
  3462. cfg->perf.dest_scale_prefill_lines =
  3463. prop_exists[PERF_DEST_SCALE_PREFILL_LINES] ?
  3464. PROP_VALUE_ACCESS(prop_value,
  3465. PERF_DEST_SCALE_PREFILL_LINES, 0) :
  3466. DEFAULT_DEST_SCALE_PREFILL_LINES;
  3467. cfg->perf.macrotile_prefill_lines =
  3468. prop_exists[PERF_MACROTILE_PREFILL_LINES] ?
  3469. PROP_VALUE_ACCESS(prop_value,
  3470. PERF_MACROTILE_PREFILL_LINES, 0) :
  3471. DEFAULT_MACROTILE_PREFILL_LINES;
  3472. cfg->perf.yuv_nv12_prefill_lines =
  3473. prop_exists[PERF_YUV_NV12_PREFILL_LINES] ?
  3474. PROP_VALUE_ACCESS(prop_value,
  3475. PERF_YUV_NV12_PREFILL_LINES, 0) :
  3476. DEFAULT_YUV_NV12_PREFILL_LINES;
  3477. cfg->perf.linear_prefill_lines =
  3478. prop_exists[PERF_LINEAR_PREFILL_LINES] ?
  3479. PROP_VALUE_ACCESS(prop_value,
  3480. PERF_LINEAR_PREFILL_LINES, 0) :
  3481. DEFAULT_LINEAR_PREFILL_LINES;
  3482. cfg->perf.downscaling_prefill_lines =
  3483. prop_exists[PERF_DOWNSCALING_PREFILL_LINES] ?
  3484. PROP_VALUE_ACCESS(prop_value,
  3485. PERF_DOWNSCALING_PREFILL_LINES, 0) :
  3486. DEFAULT_DOWNSCALING_PREFILL_LINES;
  3487. cfg->perf.amortizable_threshold =
  3488. prop_exists[PERF_AMORTIZABLE_THRESHOLD] ?
  3489. PROP_VALUE_ACCESS(prop_value,
  3490. PERF_AMORTIZABLE_THRESHOLD, 0) :
  3491. DEFAULT_AMORTIZABLE_THRESHOLD;
  3492. cfg->perf.num_mnoc_ports =
  3493. prop_exists[PERF_NUM_MNOC_PORTS] ?
  3494. PROP_VALUE_ACCESS(prop_value,
  3495. PERF_NUM_MNOC_PORTS, 0) :
  3496. DEFAULT_MNOC_PORTS;
  3497. cfg->perf.axi_bus_width =
  3498. prop_exists[PERF_AXI_BUS_WIDTH] ?
  3499. PROP_VALUE_ACCESS(prop_value,
  3500. PERF_AXI_BUS_WIDTH, 0) :
  3501. DEFAULT_AXI_BUS_WIDTH;
  3502. }
  3503. static int _sde_perf_parse_dt_cfg(struct device_node *np,
  3504. struct sde_mdss_cfg *cfg, int *prop_count,
  3505. struct sde_prop_value *prop_value, bool *prop_exists)
  3506. {
  3507. int rc, j;
  3508. const char *str = NULL;
  3509. /*
  3510. * The following performance parameters (e.g. core_ib_ff) are
  3511. * mapped directly as device tree string constants.
  3512. */
  3513. rc = of_property_read_string(np,
  3514. sde_perf_prop[PERF_CORE_IB_FF].prop_name, &str);
  3515. cfg->perf.core_ib_ff = rc ? DEFAULT_CORE_IB_FF : str;
  3516. rc = of_property_read_string(np,
  3517. sde_perf_prop[PERF_CORE_CLK_FF].prop_name, &str);
  3518. cfg->perf.core_clk_ff = rc ? DEFAULT_CORE_CLK_FF : str;
  3519. rc = of_property_read_string(np,
  3520. sde_perf_prop[PERF_COMP_RATIO_RT].prop_name, &str);
  3521. cfg->perf.comp_ratio_rt = rc ? DEFAULT_COMP_RATIO_RT : str;
  3522. rc = of_property_read_string(np,
  3523. sde_perf_prop[PERF_COMP_RATIO_NRT].prop_name, &str);
  3524. cfg->perf.comp_ratio_nrt = rc ? DEFAULT_COMP_RATIO_NRT : str;
  3525. rc = 0;
  3526. _sde_perf_parse_dt_cfg_populate(cfg, prop_count, prop_value,
  3527. prop_exists);
  3528. if (prop_exists[PERF_CDP_SETTING]) {
  3529. const u32 prop_size = 2;
  3530. u32 count = prop_count[PERF_CDP_SETTING] / prop_size;
  3531. count = min_t(u32, count, SDE_PERF_CDP_USAGE_MAX);
  3532. for (j = 0; j < count; j++) {
  3533. cfg->perf.cdp_cfg[j].rd_enable =
  3534. PROP_VALUE_ACCESS(prop_value,
  3535. PERF_CDP_SETTING, j * prop_size);
  3536. cfg->perf.cdp_cfg[j].wr_enable =
  3537. PROP_VALUE_ACCESS(prop_value,
  3538. PERF_CDP_SETTING, j * prop_size + 1);
  3539. SDE_DEBUG("cdp usage:%d rd:%d wr:%d\n",
  3540. j, cfg->perf.cdp_cfg[j].rd_enable,
  3541. cfg->perf.cdp_cfg[j].wr_enable);
  3542. }
  3543. cfg->has_cdp = true;
  3544. }
  3545. cfg->perf.cpu_mask =
  3546. prop_exists[PERF_CPU_MASK] ?
  3547. PROP_VALUE_ACCESS(prop_value, PERF_CPU_MASK, 0) :
  3548. DEFAULT_CPU_MASK;
  3549. cfg->perf.cpu_dma_latency =
  3550. prop_exists[PERF_CPU_DMA_LATENCY] ?
  3551. PROP_VALUE_ACCESS(prop_value, PERF_CPU_DMA_LATENCY, 0) :
  3552. DEFAULT_CPU_DMA_LATENCY;
  3553. return 0;
  3554. }
  3555. static int sde_perf_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3556. {
  3557. int rc, prop_count[PERF_PROP_MAX];
  3558. struct sde_prop_value *prop_value = NULL;
  3559. bool prop_exists[PERF_PROP_MAX];
  3560. if (!cfg) {
  3561. SDE_ERROR("invalid argument\n");
  3562. rc = -EINVAL;
  3563. goto end;
  3564. }
  3565. prop_value = kzalloc(PERF_PROP_MAX *
  3566. sizeof(struct sde_prop_value), GFP_KERNEL);
  3567. if (!prop_value) {
  3568. rc = -ENOMEM;
  3569. goto end;
  3570. }
  3571. rc = _sde_perf_parse_dt_validate(np, prop_count);
  3572. if (rc)
  3573. goto freeprop;
  3574. rc = _read_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3575. prop_count, prop_exists, prop_value);
  3576. if (rc)
  3577. goto freeprop;
  3578. rc = _sde_perf_parse_dt_cfg(np, cfg, prop_count, prop_value,
  3579. prop_exists);
  3580. freeprop:
  3581. kfree(prop_value);
  3582. end:
  3583. return rc;
  3584. }
  3585. static int sde_qos_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3586. {
  3587. int rc, prop_count[QOS_PROP_MAX];
  3588. struct sde_prop_value *prop_value = NULL;
  3589. bool prop_exists[QOS_PROP_MAX];
  3590. if (!cfg) {
  3591. SDE_ERROR("invalid argument\n");
  3592. rc = -EINVAL;
  3593. goto end;
  3594. }
  3595. prop_value = kzalloc(QOS_PROP_MAX *
  3596. sizeof(struct sde_prop_value), GFP_KERNEL);
  3597. if (!prop_value) {
  3598. rc = -ENOMEM;
  3599. goto end;
  3600. }
  3601. rc = _validate_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3602. prop_count, NULL);
  3603. if (rc)
  3604. goto freeprop;
  3605. rc = _read_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3606. prop_count, prop_exists, prop_value);
  3607. if (rc)
  3608. goto freeprop;
  3609. rc = _sde_qos_parse_dt_cfg(cfg, prop_count, prop_value, prop_exists);
  3610. freeprop:
  3611. kfree(prop_value);
  3612. end:
  3613. return rc;
  3614. }
  3615. static int sde_parse_merge_3d_dt(struct device_node *np,
  3616. struct sde_mdss_cfg *sde_cfg)
  3617. {
  3618. int rc, prop_count[HW_PROP_MAX], off_count, i;
  3619. struct sde_prop_value *prop_value = NULL;
  3620. bool prop_exists[HW_PROP_MAX];
  3621. struct sde_merge_3d_cfg *merge_3d;
  3622. prop_value = kcalloc(HW_PROP_MAX, sizeof(struct sde_prop_value),
  3623. GFP_KERNEL);
  3624. if (!prop_value)
  3625. return -ENOMEM;
  3626. rc = _validate_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3627. prop_count, &off_count);
  3628. if (rc)
  3629. goto end;
  3630. sde_cfg->merge_3d_count = off_count;
  3631. rc = _read_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3632. prop_count,
  3633. prop_exists, prop_value);
  3634. if (rc) {
  3635. sde_cfg->merge_3d_count = 0;
  3636. goto end;
  3637. }
  3638. for (i = 0; i < off_count; i++) {
  3639. merge_3d = sde_cfg->merge_3d + i;
  3640. merge_3d->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3641. merge_3d->id = MERGE_3D_0 + i;
  3642. snprintf(merge_3d->name, SDE_HW_BLK_NAME_LEN, "merge_3d_%u",
  3643. merge_3d->id - MERGE_3D_0);
  3644. merge_3d->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3645. }
  3646. end:
  3647. kfree(prop_value);
  3648. return rc;
  3649. }
  3650. static int sde_qdss_parse_dt(struct device_node *np,
  3651. struct sde_mdss_cfg *sde_cfg)
  3652. {
  3653. int rc, prop_count[HW_PROP_MAX], i;
  3654. struct sde_prop_value *prop_value = NULL;
  3655. bool prop_exists[HW_PROP_MAX];
  3656. u32 off_count;
  3657. struct sde_qdss_cfg *qdss;
  3658. if (!sde_cfg) {
  3659. SDE_ERROR("invalid argument\n");
  3660. return -EINVAL;
  3661. }
  3662. prop_value = kzalloc(HW_PROP_MAX *
  3663. sizeof(struct sde_prop_value), GFP_KERNEL);
  3664. if (!prop_value)
  3665. return -ENOMEM;
  3666. rc = _validate_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop),
  3667. prop_count, &off_count);
  3668. if (rc) {
  3669. sde_cfg->qdss_count = 0;
  3670. goto end;
  3671. }
  3672. sde_cfg->qdss_count = off_count;
  3673. rc = _read_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop), prop_count,
  3674. prop_exists, prop_value);
  3675. if (rc)
  3676. goto end;
  3677. for (i = 0; i < off_count; i++) {
  3678. qdss = sde_cfg->qdss + i;
  3679. qdss->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3680. qdss->id = QDSS_0 + i;
  3681. snprintf(qdss->name, SDE_HW_BLK_NAME_LEN, "qdss_%u",
  3682. qdss->id - QDSS_0);
  3683. qdss->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3684. }
  3685. end:
  3686. kfree(prop_value);
  3687. return rc;
  3688. }
  3689. static int sde_hardware_format_caps(struct sde_mdss_cfg *sde_cfg,
  3690. uint32_t hw_rev)
  3691. {
  3692. int rc = 0;
  3693. uint32_t dma_list_size, vig_list_size, wb2_list_size;
  3694. uint32_t virt_vig_list_size, in_rot_list_size = 0;
  3695. uint32_t cursor_list_size = 0;
  3696. uint32_t index = 0;
  3697. const struct sde_format_extended *inline_fmt_tbl;
  3698. /* cursor input formats */
  3699. if (sde_cfg->has_cursor) {
  3700. cursor_list_size = ARRAY_SIZE(cursor_formats);
  3701. sde_cfg->cursor_formats = kcalloc(cursor_list_size,
  3702. sizeof(struct sde_format_extended), GFP_KERNEL);
  3703. if (!sde_cfg->cursor_formats) {
  3704. rc = -ENOMEM;
  3705. goto out;
  3706. }
  3707. index = sde_copy_formats(sde_cfg->cursor_formats,
  3708. cursor_list_size, 0, cursor_formats,
  3709. ARRAY_SIZE(cursor_formats));
  3710. }
  3711. /* DMA pipe input formats */
  3712. dma_list_size = ARRAY_SIZE(plane_formats);
  3713. sde_cfg->dma_formats = kcalloc(dma_list_size,
  3714. sizeof(struct sde_format_extended), GFP_KERNEL);
  3715. if (!sde_cfg->dma_formats) {
  3716. rc = -ENOMEM;
  3717. goto free_cursor;
  3718. }
  3719. index = sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  3720. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3721. /* ViG pipe input formats */
  3722. vig_list_size = ARRAY_SIZE(plane_formats_vig);
  3723. if (sde_cfg->has_vig_p010)
  3724. vig_list_size += ARRAY_SIZE(p010_ubwc_formats);
  3725. sde_cfg->vig_formats = kcalloc(vig_list_size,
  3726. sizeof(struct sde_format_extended), GFP_KERNEL);
  3727. if (!sde_cfg->vig_formats) {
  3728. rc = -ENOMEM;
  3729. goto free_dma;
  3730. }
  3731. index = sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  3732. 0, plane_formats_vig, ARRAY_SIZE(plane_formats_vig));
  3733. if (sde_cfg->has_vig_p010)
  3734. index += sde_copy_formats(sde_cfg->vig_formats,
  3735. vig_list_size, index, p010_ubwc_formats,
  3736. ARRAY_SIZE(p010_ubwc_formats));
  3737. /* Virtual ViG pipe input formats (all virt pipes use DMA formats) */
  3738. virt_vig_list_size = ARRAY_SIZE(plane_formats);
  3739. sde_cfg->virt_vig_formats = kcalloc(virt_vig_list_size,
  3740. sizeof(struct sde_format_extended), GFP_KERNEL);
  3741. if (!sde_cfg->virt_vig_formats) {
  3742. rc = -ENOMEM;
  3743. goto free_vig;
  3744. }
  3745. index = sde_copy_formats(sde_cfg->virt_vig_formats, virt_vig_list_size,
  3746. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3747. /* WB output formats */
  3748. wb2_list_size = ARRAY_SIZE(wb2_formats);
  3749. sde_cfg->wb_formats = kcalloc(wb2_list_size,
  3750. sizeof(struct sde_format_extended), GFP_KERNEL);
  3751. if (!sde_cfg->wb_formats) {
  3752. SDE_ERROR("failed to allocate wb format list\n");
  3753. rc = -ENOMEM;
  3754. goto free_virt;
  3755. }
  3756. index = sde_copy_formats(sde_cfg->wb_formats, wb2_list_size,
  3757. 0, wb2_formats, ARRAY_SIZE(wb2_formats));
  3758. /* Rotation enabled input formats */
  3759. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  3760. inline_fmt_tbl = true_inline_rot_v1_fmts;
  3761. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v1_fmts);
  3762. } else if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  3763. inline_fmt_tbl = true_inline_rot_v2_fmts;
  3764. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v2_fmts);
  3765. }
  3766. if (in_rot_list_size) {
  3767. sde_cfg->inline_rot_formats = kcalloc(in_rot_list_size,
  3768. sizeof(struct sde_format_extended), GFP_KERNEL);
  3769. if (!sde_cfg->inline_rot_formats) {
  3770. SDE_ERROR("failed to alloc inline rot format list\n");
  3771. rc = -ENOMEM;
  3772. goto free_wb;
  3773. }
  3774. index = sde_copy_formats(sde_cfg->inline_rot_formats,
  3775. in_rot_list_size, 0, inline_fmt_tbl, in_rot_list_size);
  3776. }
  3777. return 0;
  3778. free_wb:
  3779. kfree(sde_cfg->wb_formats);
  3780. free_virt:
  3781. kfree(sde_cfg->virt_vig_formats);
  3782. free_vig:
  3783. kfree(sde_cfg->vig_formats);
  3784. free_dma:
  3785. kfree(sde_cfg->dma_formats);
  3786. free_cursor:
  3787. if (sde_cfg->has_cursor)
  3788. kfree(sde_cfg->cursor_formats);
  3789. out:
  3790. return rc;
  3791. }
  3792. static void _sde_hw_setup_uidle(struct sde_uidle_cfg *uidle_cfg)
  3793. {
  3794. if (!uidle_cfg->uidle_rev)
  3795. return;
  3796. if ((IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev)) ||
  3797. (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev))) {
  3798. uidle_cfg->fal10_exit_cnt = SDE_UIDLE_FAL10_EXIT_CNT;
  3799. uidle_cfg->fal10_exit_danger = SDE_UIDLE_FAL10_EXIT_DANGER;
  3800. uidle_cfg->fal10_danger = SDE_UIDLE_FAL10_DANGER;
  3801. uidle_cfg->fal10_target_idle_time = SDE_UIDLE_FAL10_TARGET_IDLE;
  3802. uidle_cfg->fal1_target_idle_time = SDE_UIDLE_FAL1_TARGET_IDLE;
  3803. uidle_cfg->fal10_threshold = SDE_UIDLE_FAL10_THRESHOLD;
  3804. uidle_cfg->max_dwnscale = SDE_UIDLE_MAX_DWNSCALE;
  3805. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS;
  3806. uidle_cfg->debugfs_ctrl = true;
  3807. if (IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev))
  3808. set_bit(SDE_UIDLE_QACTIVE_OVERRIDE,
  3809. &uidle_cfg->features);
  3810. } else {
  3811. pr_err("invalid uidle rev:0x%x, disabling uidle\n",
  3812. uidle_cfg->uidle_rev);
  3813. uidle_cfg->uidle_rev = 0;
  3814. }
  3815. }
  3816. static int _sde_hardware_pre_caps(struct sde_mdss_cfg *sde_cfg, uint32_t hw_rev)
  3817. {
  3818. int rc = 0;
  3819. if (!sde_cfg)
  3820. return -EINVAL;
  3821. /* default settings for *MOST* targets */
  3822. sde_cfg->has_mixer_combined_alpha = true;
  3823. /* target specific settings */
  3824. if (IS_MSM8996_TARGET(hw_rev)) {
  3825. sde_cfg->perf.min_prefill_lines = 21;
  3826. sde_cfg->has_decimation = true;
  3827. sde_cfg->has_mixer_combined_alpha = false;
  3828. } else if (IS_MSM8998_TARGET(hw_rev)) {
  3829. sde_cfg->has_wb_ubwc = true;
  3830. sde_cfg->perf.min_prefill_lines = 25;
  3831. sde_cfg->vbif_qos_nlvl = 4;
  3832. sde_cfg->ts_prefill_rev = 1;
  3833. sde_cfg->has_decimation = true;
  3834. sde_cfg->has_cursor = true;
  3835. sde_cfg->has_hdr = true;
  3836. sde_cfg->has_mixer_combined_alpha = false;
  3837. } else if (IS_SDM845_TARGET(hw_rev)) {
  3838. sde_cfg->has_wb_ubwc = true;
  3839. sde_cfg->has_cwb_support = true;
  3840. sde_cfg->perf.min_prefill_lines = 24;
  3841. sde_cfg->vbif_qos_nlvl = 8;
  3842. sde_cfg->ts_prefill_rev = 2;
  3843. sde_cfg->sui_misr_supported = true;
  3844. sde_cfg->sui_block_xin_mask = 0x3F71;
  3845. sde_cfg->has_decimation = true;
  3846. sde_cfg->has_hdr = true;
  3847. sde_cfg->has_vig_p010 = true;
  3848. } else if (IS_SDM670_TARGET(hw_rev)) {
  3849. sde_cfg->has_wb_ubwc = true;
  3850. sde_cfg->perf.min_prefill_lines = 24;
  3851. sde_cfg->vbif_qos_nlvl = 8;
  3852. sde_cfg->ts_prefill_rev = 2;
  3853. sde_cfg->has_decimation = true;
  3854. sde_cfg->has_hdr = true;
  3855. sde_cfg->has_vig_p010 = true;
  3856. } else if (IS_SM8150_TARGET(hw_rev)) {
  3857. sde_cfg->has_cwb_support = true;
  3858. sde_cfg->has_wb_ubwc = true;
  3859. sde_cfg->has_qsync = true;
  3860. sde_cfg->has_hdr = true;
  3861. sde_cfg->has_hdr_plus = true;
  3862. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3863. sde_cfg->has_vig_p010 = true;
  3864. sde_cfg->perf.min_prefill_lines = 24;
  3865. sde_cfg->vbif_qos_nlvl = 8;
  3866. sde_cfg->ts_prefill_rev = 2;
  3867. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3868. sde_cfg->delay_prg_fetch_start = true;
  3869. sde_cfg->sui_ns_allowed = true;
  3870. sde_cfg->sui_misr_supported = true;
  3871. sde_cfg->sui_block_xin_mask = 0x3F71;
  3872. sde_cfg->has_sui_blendstage = true;
  3873. sde_cfg->has_3d_merge_reset = true;
  3874. sde_cfg->has_decimation = true;
  3875. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3876. } else if (IS_SDMSHRIKE_TARGET(hw_rev)) {
  3877. sde_cfg->has_wb_ubwc = true;
  3878. sde_cfg->perf.min_prefill_lines = 24;
  3879. sde_cfg->vbif_qos_nlvl = 8;
  3880. sde_cfg->ts_prefill_rev = 2;
  3881. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3882. sde_cfg->delay_prg_fetch_start = true;
  3883. sde_cfg->has_decimation = true;
  3884. sde_cfg->has_hdr = true;
  3885. sde_cfg->has_vig_p010 = true;
  3886. } else if (IS_SM6150_TARGET(hw_rev)) {
  3887. sde_cfg->has_cwb_support = true;
  3888. sde_cfg->has_qsync = true;
  3889. sde_cfg->perf.min_prefill_lines = 24;
  3890. sde_cfg->vbif_qos_nlvl = 8;
  3891. sde_cfg->ts_prefill_rev = 2;
  3892. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3893. sde_cfg->delay_prg_fetch_start = true;
  3894. sde_cfg->sui_ns_allowed = true;
  3895. sde_cfg->sui_misr_supported = true;
  3896. sde_cfg->has_decimation = true;
  3897. sde_cfg->sui_block_xin_mask = 0x2EE1;
  3898. sde_cfg->has_sui_blendstage = true;
  3899. sde_cfg->has_3d_merge_reset = true;
  3900. sde_cfg->has_hdr = true;
  3901. sde_cfg->has_vig_p010 = true;
  3902. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3903. } else if (IS_SDMMAGPIE_TARGET(hw_rev)) {
  3904. sde_cfg->has_cwb_support = true;
  3905. sde_cfg->has_wb_ubwc = true;
  3906. sde_cfg->has_qsync = true;
  3907. sde_cfg->perf.min_prefill_lines = 24;
  3908. sde_cfg->vbif_qos_nlvl = 8;
  3909. sde_cfg->ts_prefill_rev = 2;
  3910. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3911. sde_cfg->delay_prg_fetch_start = true;
  3912. sde_cfg->sui_ns_allowed = true;
  3913. sde_cfg->sui_misr_supported = true;
  3914. sde_cfg->sui_block_xin_mask = 0xE71;
  3915. sde_cfg->has_sui_blendstage = true;
  3916. sde_cfg->has_3d_merge_reset = true;
  3917. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3918. } else if (IS_KONA_TARGET(hw_rev)) {
  3919. sde_cfg->has_cwb_support = true;
  3920. sde_cfg->has_wb_ubwc = true;
  3921. sde_cfg->has_qsync = true;
  3922. sde_cfg->perf.min_prefill_lines = 35;
  3923. sde_cfg->vbif_qos_nlvl = 8;
  3924. sde_cfg->ts_prefill_rev = 2;
  3925. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3926. sde_cfg->delay_prg_fetch_start = true;
  3927. sde_cfg->sui_ns_allowed = true;
  3928. sde_cfg->sui_misr_supported = true;
  3929. sde_cfg->sui_block_xin_mask = 0x3F71;
  3930. sde_cfg->has_sui_blendstage = true;
  3931. sde_cfg->has_3d_merge_reset = true;
  3932. sde_cfg->has_hdr = true;
  3933. sde_cfg->has_hdr_plus = true;
  3934. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3935. sde_cfg->has_vig_p010 = true;
  3936. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3937. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_0;
  3938. sde_cfg->inline_disable_const_clr = true;
  3939. } else if (IS_SAIPAN_TARGET(hw_rev)) {
  3940. sde_cfg->has_cwb_support = true;
  3941. sde_cfg->has_wb_ubwc = true;
  3942. sde_cfg->has_qsync = true;
  3943. sde_cfg->perf.min_prefill_lines = 24;
  3944. sde_cfg->vbif_qos_nlvl = 8;
  3945. sde_cfg->ts_prefill_rev = 2;
  3946. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3947. sde_cfg->delay_prg_fetch_start = true;
  3948. sde_cfg->sui_ns_allowed = true;
  3949. sde_cfg->sui_misr_supported = true;
  3950. sde_cfg->sui_block_xin_mask = 0xE71;
  3951. sde_cfg->has_sui_blendstage = true;
  3952. sde_cfg->has_3d_merge_reset = true;
  3953. sde_cfg->has_hdr = true;
  3954. sde_cfg->has_hdr_plus = true;
  3955. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3956. sde_cfg->has_vig_p010 = true;
  3957. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3958. sde_cfg->inline_disable_const_clr = true;
  3959. } else if (IS_SDMTRINKET_TARGET(hw_rev)) {
  3960. sde_cfg->has_cwb_support = true;
  3961. sde_cfg->has_qsync = true;
  3962. sde_cfg->perf.min_prefill_lines = 24;
  3963. sde_cfg->vbif_qos_nlvl = 8;
  3964. sde_cfg->ts_prefill_rev = 2;
  3965. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3966. sde_cfg->delay_prg_fetch_start = true;
  3967. sde_cfg->sui_ns_allowed = true;
  3968. sde_cfg->sui_misr_supported = true;
  3969. sde_cfg->sui_block_xin_mask = 0xC61;
  3970. sde_cfg->has_hdr = false;
  3971. sde_cfg->has_sui_blendstage = true;
  3972. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3973. } else if (IS_BENGAL_TARGET(hw_rev)) {
  3974. sde_cfg->has_cwb_support = false;
  3975. sde_cfg->has_qsync = true;
  3976. sde_cfg->perf.min_prefill_lines = 24;
  3977. sde_cfg->vbif_qos_nlvl = 8;
  3978. sde_cfg->ts_prefill_rev = 2;
  3979. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3980. sde_cfg->delay_prg_fetch_start = true;
  3981. sde_cfg->sui_ns_allowed = true;
  3982. sde_cfg->sui_misr_supported = true;
  3983. sde_cfg->sui_block_xin_mask = 0xC01;
  3984. sde_cfg->has_hdr = false;
  3985. sde_cfg->has_sui_blendstage = true;
  3986. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3987. } else if (IS_LAHAINA_TARGET(hw_rev)) {
  3988. sde_cfg->has_cwb_support = true;
  3989. sde_cfg->has_wb_ubwc = true;
  3990. sde_cfg->has_qsync = true;
  3991. sde_cfg->perf.min_prefill_lines = 24;
  3992. sde_cfg->vbif_qos_nlvl = 8;
  3993. sde_cfg->ts_prefill_rev = 2;
  3994. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3995. sde_cfg->delay_prg_fetch_start = true;
  3996. sde_cfg->sui_ns_allowed = true;
  3997. sde_cfg->sui_misr_supported = true;
  3998. sde_cfg->sui_block_xin_mask = 0x3F71;
  3999. sde_cfg->has_3d_merge_reset = true;
  4000. sde_cfg->has_hdr = true;
  4001. sde_cfg->has_hdr_plus = true;
  4002. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4003. sde_cfg->has_vig_p010 = true;
  4004. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_0;
  4005. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_1;
  4006. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4007. sde_cfg->dither_luma_mode_support = true;
  4008. } else {
  4009. SDE_ERROR("unsupported chipset id:%X\n", hw_rev);
  4010. sde_cfg->perf.min_prefill_lines = 0xffff;
  4011. rc = -ENODEV;
  4012. }
  4013. if (!rc)
  4014. rc = sde_hardware_format_caps(sde_cfg, hw_rev);
  4015. _sde_hw_setup_uidle(&sde_cfg->uidle_cfg);
  4016. return rc;
  4017. }
  4018. static int _sde_hardware_post_caps(struct sde_mdss_cfg *sde_cfg,
  4019. uint32_t hw_rev)
  4020. {
  4021. int rc = 0, i;
  4022. u32 max_horz_deci = 0, max_vert_deci = 0;
  4023. if (!sde_cfg)
  4024. return -EINVAL;
  4025. if (sde_cfg->has_sui_blendstage)
  4026. sde_cfg->sui_supported_blendstage =
  4027. sde_cfg->max_mixer_blendstages - SDE_STAGE_0;
  4028. for (i = 0; i < sde_cfg->sspp_count; i++) {
  4029. if (sde_cfg->sspp[i].sblk) {
  4030. max_horz_deci = max(max_horz_deci,
  4031. sde_cfg->sspp[i].sblk->maxhdeciexp);
  4032. max_vert_deci = max(max_vert_deci,
  4033. sde_cfg->sspp[i].sblk->maxvdeciexp);
  4034. }
  4035. /*
  4036. * set sec-ui blocked SSPP feature flag based on blocked
  4037. * xin-mask if sec-ui-misr feature is enabled;
  4038. */
  4039. if (sde_cfg->sui_misr_supported
  4040. && (sde_cfg->sui_block_xin_mask
  4041. & BIT(sde_cfg->sspp[i].xin_id)))
  4042. set_bit(SDE_SSPP_BLOCK_SEC_UI,
  4043. &sde_cfg->sspp[i].features);
  4044. }
  4045. /* this should be updated based on HW rev in future */
  4046. sde_cfg->max_lm_per_display = MAX_LM_PER_DISPLAY;
  4047. if (max_horz_deci)
  4048. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4049. max_horz_deci;
  4050. else
  4051. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4052. MAX_DOWNSCALE_RATIO;
  4053. if (max_vert_deci)
  4054. sde_cfg->max_display_height =
  4055. MAX_DISPLAY_HEIGHT_WITH_DECIMATION * max_vert_deci;
  4056. else
  4057. sde_cfg->max_display_height = MAX_DISPLAY_HEIGHT_WITH_DECIMATION
  4058. * MAX_DOWNSCALE_RATIO;
  4059. sde_cfg->min_display_height = MIN_DISPLAY_HEIGHT;
  4060. sde_cfg->min_display_width = MIN_DISPLAY_WIDTH;
  4061. return rc;
  4062. }
  4063. void sde_hw_catalog_deinit(struct sde_mdss_cfg *sde_cfg)
  4064. {
  4065. int i, j;
  4066. if (!sde_cfg)
  4067. return;
  4068. sde_hw_catalog_irq_offset_list_delete(&sde_cfg->irq_offset_list);
  4069. for (i = 0; i < sde_cfg->sspp_count; i++)
  4070. kfree(sde_cfg->sspp[i].sblk);
  4071. for (i = 0; i < sde_cfg->mixer_count; i++)
  4072. kfree(sde_cfg->mixer[i].sblk);
  4073. for (i = 0; i < sde_cfg->wb_count; i++)
  4074. kfree(sde_cfg->wb[i].sblk);
  4075. for (i = 0; i < sde_cfg->dspp_count; i++)
  4076. kfree(sde_cfg->dspp[i].sblk);
  4077. if (sde_cfg->ds_count)
  4078. kfree(sde_cfg->ds[0].top);
  4079. for (i = 0; i < sde_cfg->pingpong_count; i++)
  4080. kfree(sde_cfg->pingpong[i].sblk);
  4081. for (i = 0; i < sde_cfg->vdc_count; i++)
  4082. kfree(sde_cfg->vdc[i].sblk);
  4083. for (i = 0; i < sde_cfg->vbif_count; i++) {
  4084. kfree(sde_cfg->vbif[i].dynamic_ot_rd_tbl.cfg);
  4085. kfree(sde_cfg->vbif[i].dynamic_ot_wr_tbl.cfg);
  4086. for (j = VBIF_RT_CLIENT; j < VBIF_MAX_CLIENT; j++)
  4087. kfree(sde_cfg->vbif[i].qos_tbl[j].priority_lvl);
  4088. }
  4089. for (i = 0; i < sde_cfg->limit_count; i++) {
  4090. kfree(sde_cfg->limit_cfg[i].vector_cfg);
  4091. kfree(sde_cfg->limit_cfg[i].value_cfg);
  4092. }
  4093. kfree(sde_cfg->perf.qos_refresh_rate);
  4094. kfree(sde_cfg->perf.danger_lut);
  4095. kfree(sde_cfg->perf.safe_lut);
  4096. kfree(sde_cfg->perf.creq_lut);
  4097. kfree(sde_cfg->dma_formats);
  4098. kfree(sde_cfg->cursor_formats);
  4099. kfree(sde_cfg->vig_formats);
  4100. kfree(sde_cfg->wb_formats);
  4101. kfree(sde_cfg->virt_vig_formats);
  4102. kfree(sde_cfg->inline_rot_formats);
  4103. kfree(sde_cfg);
  4104. }
  4105. /*************************************************************
  4106. * hardware catalog init
  4107. *************************************************************/
  4108. struct sde_mdss_cfg *sde_hw_catalog_init(struct drm_device *dev, u32 hw_rev)
  4109. {
  4110. int rc;
  4111. struct sde_mdss_cfg *sde_cfg;
  4112. struct device_node *np = dev->dev->of_node;
  4113. sde_cfg = kzalloc(sizeof(*sde_cfg), GFP_KERNEL);
  4114. if (!sde_cfg)
  4115. return ERR_PTR(-ENOMEM);
  4116. sde_cfg->hwversion = hw_rev;
  4117. INIT_LIST_HEAD(&sde_cfg->irq_offset_list);
  4118. rc = _sde_hardware_pre_caps(sde_cfg, hw_rev);
  4119. if (rc)
  4120. goto end;
  4121. rc = sde_top_parse_dt(np, sde_cfg);
  4122. if (rc)
  4123. goto end;
  4124. rc = sde_perf_parse_dt(np, sde_cfg);
  4125. if (rc)
  4126. goto end;
  4127. rc = sde_qos_parse_dt(np, sde_cfg);
  4128. if (rc)
  4129. goto end;
  4130. rc = sde_rot_parse_dt(np, sde_cfg);
  4131. if (rc)
  4132. goto end;
  4133. /* uidle must be done before sspp and ctl,
  4134. * so if something goes wrong, we won't
  4135. * enable it in ctl and sspp.
  4136. */
  4137. rc = sde_uidle_parse_dt(np, sde_cfg);
  4138. if (rc)
  4139. goto end;
  4140. rc = sde_ctl_parse_dt(np, sde_cfg);
  4141. if (rc)
  4142. goto end;
  4143. rc = sde_sspp_parse_dt(np, sde_cfg);
  4144. if (rc)
  4145. goto end;
  4146. rc = sde_dspp_top_parse_dt(np, sde_cfg);
  4147. if (rc)
  4148. goto end;
  4149. rc = sde_dspp_parse_dt(np, sde_cfg);
  4150. if (rc)
  4151. goto end;
  4152. rc = sde_ds_parse_dt(np, sde_cfg);
  4153. if (rc)
  4154. goto end;
  4155. rc = sde_dsc_parse_dt(np, sde_cfg);
  4156. if (rc)
  4157. goto end;
  4158. rc = sde_vdc_parse_dt(np, sde_cfg);
  4159. if (rc)
  4160. goto end;
  4161. rc = sde_pp_parse_dt(np, sde_cfg);
  4162. if (rc)
  4163. goto end;
  4164. /* mixer parsing should be done after dspp,
  4165. * ds and pp for mapping setup
  4166. */
  4167. rc = sde_mixer_parse_dt(np, sde_cfg);
  4168. if (rc)
  4169. goto end;
  4170. rc = sde_intf_parse_dt(np, sde_cfg);
  4171. if (rc)
  4172. goto end;
  4173. rc = sde_wb_parse_dt(np, sde_cfg);
  4174. if (rc)
  4175. goto end;
  4176. /* cdm parsing should be done after intf and wb for mapping setup */
  4177. rc = sde_cdm_parse_dt(np, sde_cfg);
  4178. if (rc)
  4179. goto end;
  4180. rc = sde_vbif_parse_dt(np, sde_cfg);
  4181. if (rc)
  4182. goto end;
  4183. rc = sde_parse_reg_dma_dt(np, sde_cfg);
  4184. if (rc)
  4185. goto end;
  4186. rc = sde_parse_merge_3d_dt(np, sde_cfg);
  4187. if (rc)
  4188. goto end;
  4189. rc = sde_qdss_parse_dt(np, sde_cfg);
  4190. if (rc)
  4191. goto end;
  4192. rc = _sde_hardware_post_caps(sde_cfg, hw_rev);
  4193. if (rc)
  4194. goto end;
  4195. return sde_cfg;
  4196. end:
  4197. sde_hw_catalog_deinit(sde_cfg);
  4198. return NULL;
  4199. }