msm_drv.h 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224
  1. /*
  2. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef __MSM_DRV_H__
  19. #define __MSM_DRV_H__
  20. #include <linux/kernel.h>
  21. #include <linux/clk.h>
  22. #include <linux/cpufreq.h>
  23. #include <linux/module.h>
  24. #include <linux/component.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pm.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/slab.h>
  29. #include <linux/list.h>
  30. #include <linux/iommu.h>
  31. #include <linux/types.h>
  32. #include <linux/of_graph.h>
  33. #include <linux/of_device.h>
  34. #include <linux/sde_io_util.h>
  35. #include <linux/sizes.h>
  36. #include <linux/kthread.h>
  37. #include <drm/drmP.h>
  38. #include <drm/drm_atomic.h>
  39. #include <drm/drm_atomic_helper.h>
  40. #include <drm/drm_plane_helper.h>
  41. #include <drm/drm_fb_helper.h>
  42. #include <drm/msm_drm.h>
  43. #include <drm/sde_drm.h>
  44. #include <drm/drm_gem.h>
  45. #include <drm/drm_dsc.h>
  46. #include "sde_power_handle.h"
  47. #define GET_MAJOR_REV(rev) ((rev) >> 28)
  48. #define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
  49. #define GET_STEP_REV(rev) ((rev) & 0xFFFF)
  50. struct msm_kms;
  51. struct msm_gpu;
  52. struct msm_mmu;
  53. struct msm_mdss;
  54. struct msm_rd_state;
  55. struct msm_perf_state;
  56. struct msm_gem_submit;
  57. struct msm_fence_context;
  58. struct msm_fence_cb;
  59. struct msm_gem_address_space;
  60. struct msm_gem_vma;
  61. #define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
  62. #define MAX_CRTCS 16
  63. #define MAX_PLANES 20
  64. #define MAX_ENCODERS 16
  65. #define MAX_BRIDGES 16
  66. #define MAX_CONNECTORS 16
  67. #define MSM_RGB 0x0
  68. #define MSM_YUV 0x1
  69. #define MSM_CHROMA_444 0x0
  70. #define MSM_CHROMA_422 0x1
  71. #define MSM_CHROMA_420 0x2
  72. #define TEARDOWN_DEADLOCK_RETRY_MAX 5
  73. struct msm_file_private {
  74. rwlock_t queuelock;
  75. struct list_head submitqueues;
  76. int queueid;
  77. /* update the refcount when user driver calls power_ctrl IOCTL */
  78. unsigned short enable_refcnt;
  79. /* protects enable_refcnt */
  80. struct mutex power_lock;
  81. };
  82. enum msm_mdp_plane_property {
  83. /* blob properties, always put these first */
  84. PLANE_PROP_CSC_V1,
  85. PLANE_PROP_CSC_DMA_V1,
  86. PLANE_PROP_INFO,
  87. PLANE_PROP_SCALER_LUT_ED,
  88. PLANE_PROP_SCALER_LUT_CIR,
  89. PLANE_PROP_SCALER_LUT_SEP,
  90. PLANE_PROP_SKIN_COLOR,
  91. PLANE_PROP_SKY_COLOR,
  92. PLANE_PROP_FOLIAGE_COLOR,
  93. PLANE_PROP_VIG_GAMUT,
  94. PLANE_PROP_VIG_IGC,
  95. PLANE_PROP_DMA_IGC,
  96. PLANE_PROP_DMA_GC,
  97. /* # of blob properties */
  98. PLANE_PROP_BLOBCOUNT,
  99. /* range properties */
  100. PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
  101. PLANE_PROP_ALPHA,
  102. PLANE_PROP_COLOR_FILL,
  103. PLANE_PROP_H_DECIMATE,
  104. PLANE_PROP_V_DECIMATE,
  105. PLANE_PROP_INPUT_FENCE,
  106. PLANE_PROP_HUE_ADJUST,
  107. PLANE_PROP_SATURATION_ADJUST,
  108. PLANE_PROP_VALUE_ADJUST,
  109. PLANE_PROP_CONTRAST_ADJUST,
  110. PLANE_PROP_EXCL_RECT_V1,
  111. PLANE_PROP_PREFILL_SIZE,
  112. PLANE_PROP_PREFILL_TIME,
  113. PLANE_PROP_SCALER_V1,
  114. PLANE_PROP_SCALER_V2,
  115. PLANE_PROP_INVERSE_PMA,
  116. /* enum/bitmask properties */
  117. PLANE_PROP_BLEND_OP,
  118. PLANE_PROP_SRC_CONFIG,
  119. PLANE_PROP_FB_TRANSLATION_MODE,
  120. PLANE_PROP_MULTIRECT_MODE,
  121. /* total # of properties */
  122. PLANE_PROP_COUNT
  123. };
  124. enum msm_mdp_crtc_property {
  125. CRTC_PROP_INFO,
  126. CRTC_PROP_DEST_SCALER_LUT_ED,
  127. CRTC_PROP_DEST_SCALER_LUT_CIR,
  128. CRTC_PROP_DEST_SCALER_LUT_SEP,
  129. /* # of blob properties */
  130. CRTC_PROP_BLOBCOUNT,
  131. /* range properties */
  132. CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
  133. CRTC_PROP_OUTPUT_FENCE,
  134. CRTC_PROP_OUTPUT_FENCE_OFFSET,
  135. CRTC_PROP_DIM_LAYER_V1,
  136. CRTC_PROP_CORE_CLK,
  137. CRTC_PROP_CORE_AB,
  138. CRTC_PROP_CORE_IB,
  139. CRTC_PROP_LLCC_AB,
  140. CRTC_PROP_LLCC_IB,
  141. CRTC_PROP_DRAM_AB,
  142. CRTC_PROP_DRAM_IB,
  143. CRTC_PROP_ROT_PREFILL_BW,
  144. CRTC_PROP_ROT_CLK,
  145. CRTC_PROP_ROI_V1,
  146. CRTC_PROP_SECURITY_LEVEL,
  147. CRTC_PROP_IDLE_TIMEOUT,
  148. CRTC_PROP_DEST_SCALER,
  149. CRTC_PROP_CAPTURE_OUTPUT,
  150. CRTC_PROP_IDLE_PC_STATE,
  151. /* total # of properties */
  152. CRTC_PROP_COUNT
  153. };
  154. enum msm_mdp_conn_property {
  155. /* blob properties, always put these first */
  156. CONNECTOR_PROP_SDE_INFO,
  157. CONNECTOR_PROP_MODE_INFO,
  158. CONNECTOR_PROP_HDR_INFO,
  159. CONNECTOR_PROP_EXT_HDR_INFO,
  160. CONNECTOR_PROP_PP_DITHER,
  161. CONNECTOR_PROP_HDR_METADATA,
  162. /* # of blob properties */
  163. CONNECTOR_PROP_BLOBCOUNT,
  164. /* range properties */
  165. CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
  166. CONNECTOR_PROP_RETIRE_FENCE,
  167. CONNECTOR_PROP_DST_X,
  168. CONNECTOR_PROP_DST_Y,
  169. CONNECTOR_PROP_DST_W,
  170. CONNECTOR_PROP_DST_H,
  171. CONNECTOR_PROP_ROI_V1,
  172. CONNECTOR_PROP_BL_SCALE,
  173. CONNECTOR_PROP_SV_BL_SCALE,
  174. CONNECTOR_PROP_SUPPORTED_COLORSPACES,
  175. /* enum/bitmask properties */
  176. CONNECTOR_PROP_TOPOLOGY_NAME,
  177. CONNECTOR_PROP_TOPOLOGY_CONTROL,
  178. CONNECTOR_PROP_AUTOREFRESH,
  179. CONNECTOR_PROP_LP,
  180. CONNECTOR_PROP_FB_TRANSLATION_MODE,
  181. CONNECTOR_PROP_QSYNC_MODE,
  182. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE,
  183. /* total # of properties */
  184. CONNECTOR_PROP_COUNT
  185. };
  186. #define MSM_GPU_MAX_RINGS 4
  187. #define MAX_H_TILES_PER_DISPLAY 2
  188. /**
  189. * enum msm_display_compression_type - compression method used for pixel stream
  190. * @MSM_DISPLAY_COMPRESSION_NONE: Pixel data is not compressed
  191. * @MSM_DISPLAY_COMPRESSION_DSC: DSC compresison is used
  192. * @MSM_DISPLAY_COMPRESSION_VDC: VDC compresison is used
  193. */
  194. enum msm_display_compression_type {
  195. MSM_DISPLAY_COMPRESSION_NONE,
  196. MSM_DISPLAY_COMPRESSION_DSC,
  197. MSM_DISPLAY_COMPRESSION_VDC
  198. };
  199. #define MSM_DISPLAY_COMPRESSION_RATIO_NONE 1
  200. #define MSM_DISPLAY_COMPRESSION_RATIO_MAX 5
  201. /**
  202. * enum msm_display_caps - features/capabilities supported by displays
  203. * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
  204. * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
  205. * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
  206. * @MSM_DISPLAY_CAP_EDID: EDID supported
  207. * @MSM_DISPLAY_ESD_ENABLED: ESD feature enabled
  208. * @MSM_DISPLAY_CAP_MST_MODE: Display with MST support
  209. * @MSM_DISPLAY_SPLIT_LINK: Split Link enabled
  210. */
  211. enum msm_display_caps {
  212. MSM_DISPLAY_CAP_VID_MODE = BIT(0),
  213. MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
  214. MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
  215. MSM_DISPLAY_CAP_EDID = BIT(3),
  216. MSM_DISPLAY_ESD_ENABLED = BIT(4),
  217. MSM_DISPLAY_CAP_MST_MODE = BIT(5),
  218. MSM_DISPLAY_SPLIT_LINK = BIT(6),
  219. };
  220. /**
  221. * enum panel_mode - panel operation mode
  222. * @MSM_DISPLAY_VIDEO_MODE: video mode panel
  223. * @MSM_DISPLAY_CMD_MODE: Command mode panel
  224. * @MODE_MAX:
  225. */
  226. enum panel_op_mode {
  227. MSM_DISPLAY_VIDEO_MODE = 0,
  228. MSM_DISPLAY_CMD_MODE,
  229. MSM_DISPLAY_MODE_MAX,
  230. };
  231. /**
  232. * enum msm_event_wait - type of HW events to wait for
  233. * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW
  234. * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel
  235. * @MSM_ENC_VBLANK - wait for the HW VBLANK event (for driver-internal waiters)
  236. * @MSM_ENC_ACTIVE_REGION - wait for the TG to be in active pixel region
  237. */
  238. enum msm_event_wait {
  239. MSM_ENC_COMMIT_DONE = 0,
  240. MSM_ENC_TX_COMPLETE,
  241. MSM_ENC_VBLANK,
  242. MSM_ENC_ACTIVE_REGION,
  243. };
  244. /**
  245. * struct msm_roi_alignment - region of interest alignment restrictions
  246. * @xstart_pix_align: left x offset alignment restriction
  247. * @width_pix_align: width alignment restriction
  248. * @ystart_pix_align: top y offset alignment restriction
  249. * @height_pix_align: height alignment restriction
  250. * @min_width: minimum width restriction
  251. * @min_height: minimum height restriction
  252. */
  253. struct msm_roi_alignment {
  254. uint32_t xstart_pix_align;
  255. uint32_t width_pix_align;
  256. uint32_t ystart_pix_align;
  257. uint32_t height_pix_align;
  258. uint32_t min_width;
  259. uint32_t min_height;
  260. };
  261. /**
  262. * struct msm_roi_caps - display's region of interest capabilities
  263. * @enabled: true if some region of interest is supported
  264. * @merge_rois: merge rois before sending to display
  265. * @num_roi: maximum number of rois supported
  266. * @align: roi alignment restrictions
  267. */
  268. struct msm_roi_caps {
  269. bool enabled;
  270. bool merge_rois;
  271. uint32_t num_roi;
  272. struct msm_roi_alignment align;
  273. };
  274. /**
  275. * struct msm_display_dsc_info - defines dsc configuration
  276. * @config DSC encoder configuration
  277. * @scr_rev: DSC revision.
  278. * @initial_lines: Number of initial lines stored in encoder.
  279. * @pkt_per_line: Number of packets per line.
  280. * @bytes_in_slice: Number of bytes in slice.
  281. * @eol_byte_num: Valid bytes at the end of line.
  282. * @bytes_per_pkt Number of bytes in DSI packet
  283. * @pclk_per_line: Compressed width.
  284. * @slice_last_group_size: Size of last group in pixels.
  285. * @slice_per_pkt: Number of slices per packet.
  286. * @source_color_space: Source color space of DSC encoder
  287. * @chroma_format: Chroma_format of DSC encoder.
  288. * @det_thresh_flatness: Flatness threshold.
  289. * @extra_width: Extra width required in timing calculations.
  290. * @pps_delay_ms: Post PPS command delay in milliseconds.
  291. */
  292. struct msm_display_dsc_info {
  293. struct drm_dsc_config config;
  294. u8 scr_rev;
  295. int initial_lines;
  296. int pkt_per_line;
  297. int bytes_in_slice;
  298. int bytes_per_pkt;
  299. int eol_byte_num;
  300. int pclk_per_line;
  301. int slice_last_group_size;
  302. int slice_per_pkt;
  303. int source_color_space;
  304. int chroma_format;
  305. int det_thresh_flatness;
  306. u32 extra_width;
  307. u32 pps_delay_ms;
  308. };
  309. /**
  310. * struct msm_display_vdc_info - defines vdc configuration
  311. * @version_major: major version number of VDC encoder.
  312. * @version_minor: minor version number of VDC encoder.
  313. * @source_color_space: source color space of VDC encoder
  314. * @chroma_format: chroma_format of VDC encoder.
  315. * @mppf_bpc_r_y: MPPF bpc for R/Y color component
  316. * @mppf_bpc_g_cb: MPPF bpc for G/Cb color component
  317. * @mppf_bpc_b_cr: MPPF bpc for B/Cr color component
  318. * @mppf_bpc_y: MPPF bpc for Y color component
  319. * @mppf_bpc_co: MPPF bpc for Co color component
  320. * @mppf_bpc_cg: MPPF bpc for Cg color component
  321. * @flatqp_vf_fbls: flatness qp very flat FBLs
  322. * @flatqp_vf_nbls: flatness qp very flat NBLs
  323. * @flatqp_sw_fbls: flatness qp somewhat flat FBLs
  324. * @flatqp_sw_nbls: flatness qp somewhat flat NBLs
  325. * @chroma_samples: number of chroma samples
  326. * @split_panel_enable: indicates whether split panel is enabled
  327. * @panel_mode: indicates panel is in video or cmd mode
  328. * @traffic_mode: indicates burst/non-burst mode
  329. * @flatness_qp_lut: LUT used to determine flatness QP
  330. * @max_qp_lut: LUT used to determine maximum QP
  331. * @tar_del_lut: LUT used to calculate RC target rate
  332. * @lbda_brate_lut: lambda bitrate LUT for encoder
  333. * @lbda_bf_lut: lambda buffer fullness lut for encoder
  334. * @lbda_brate_lut_interp: interpolated lambda bitrate LUT
  335. * @lbda_bf_lut_interp: interpolated lambda buffer fullness lut
  336. * @num_of_active_ss: number of active soft slices
  337. * @bits_per_component: number of bits per component.
  338. * @max_pixels_per_line: maximum pixels per line
  339. * @max_pixels_per_hs_line: maximum pixels per hs line
  340. * @max_lines_per_frame: maximum lines per frame
  341. * @max_lines_per_slice: maximum lines per slice
  342. * @chunk_size: chunk size for encoder
  343. * @chunk_size_bits: number of bits in the chunk
  344. * @avg_block_bits: average block bits
  345. * @per_chunk_pad_bits: number of bits per chunk pad
  346. * @tot_pad_bits: total padding bits
  347. * @rc_stuffing_bits: rate control stuffing bits
  348. * @chunk_adj_bits: number of adjacent bits in the chunk
  349. * @rc_buf_init_size_temp: temporary rate control buffer init size
  350. * @init_tx_delay_temp: initial tx delay
  351. * @rc_buffer_init_size: rate control buffer init size
  352. * @rc_init_tx_delay: rate control buffer init tx delay
  353. * @rc_init_tx_delay_px_times: rate control buffer init tx
  354. * delay times pixels
  355. * @rc_buffer_max_size: max size of rate control buffer
  356. * @rc_tar_rate_scale_temp_a: rate control target rate scale parameter
  357. * @rc_tar_rate_scale_temp_b: rate control target rate scale parameter
  358. * @rc_tar_rate_scale: rate control target rate scale
  359. * @block_max_bits: max bits in the block
  360. * @rc_lambda_bitrate_scale: rate control lambda bitrate scale
  361. * @rc_buffer_fullness_scale: rate control lambda fullness scale
  362. * @rc_fullness_offset_thresh: rate control lambda fullness threshold
  363. * @ramp_blocks: number of ramp blocks
  364. * @bits_per_pixel: number of bits per pixel.
  365. * @num_extra_mux_bits_init: initial value of number of extra mux bits
  366. * @extra_crop_bits: number of extra crop bits
  367. * @num_extra_mux_bits: value of number of extra mux bits
  368. * @mppf_bits_comp_0: mppf bits in color component 0
  369. * @mppf_bits_comp_1: mppf bits in color component 1
  370. * @mppf_bits_comp_2: mppf bits in color component 2
  371. * @min_block_bits: min number of block bits
  372. * @slice_height: slice height configuration of encoder.
  373. * @slice_width: slice width configuration of encoder.
  374. * @frame_width: frame width configuration of encoder
  375. * @frame_height: frame height configuration of encoder
  376. * @bytes_in_slice: Number of bytes in slice.
  377. * @bytes_per_pkt: Number of bytes in packet.
  378. * @eol_byte_num: Valid bytes at the end of line.
  379. * @pclk_per_line: Compressed width.
  380. * @slice_per_pkt: Number of slices per packet.
  381. * @pkt_per_line: Number of packets per line.
  382. * @min_ssm_delay: Min Sub-stream multiplexing delay
  383. * @max_ssm_delay: Max Sub-stream multiplexing delay
  384. * @input_ssm_out_latency: input Sub-stream multiplexing output latency
  385. * @input_ssm_out_latency_min: min input Sub-stream multiplexing output latency
  386. * @obuf_latency: Output buffer latency
  387. * @base_hs_latency: base hard-slice latency
  388. * @base_hs_latency_min: base hard-slice min latency
  389. * @base_hs_latency_pixels: base hard-slice latency pixels
  390. * @base_hs_latency_pixels_min: base hard-slice latency pixels(min)
  391. * @base_initial_lines: base initial lines
  392. * @base_top_up: base top up
  393. * @output_rate: output rate
  394. * @output_rate_ratio_100: output rate times 100
  395. * @burst_accum_pixels: burst accumulated pixels
  396. * @ss_initial_lines: soft-slice initial lines
  397. * @burst_initial_lines: burst mode initial lines
  398. * @initial_lines: initial lines
  399. * @obuf_base: output buffer base
  400. * @obuf_extra_ss0: output buffer extra ss0
  401. * @obuf_extra_ss1: output buffer extra ss1
  402. * @obuf_extra_burst: output buffer extra burst
  403. * @obuf_ss0: output buffer ss0
  404. * @obuf_ss1: output buffer ss1
  405. * @obuf_margin_words: output buffer margin words
  406. * @ob0_max_addr: output buffer 0 max address
  407. * @ob1_max_addr: output buffer 1 max address
  408. * @slice_width_orig: original slice width
  409. * @r2b0_max_addr: r2b0 max addr
  410. * @r2b1_max_addr: r1b1 max addr
  411. * @slice_num_px: number of pixels per slice
  412. * @rc_target_rate_threshold: rate control target rate threshold
  413. * @rc_fullness_offset_slope: rate control fullness offset slop
  414. * @pps_delay_ms: Post PPS command delay in milliseconds.
  415. * @version_release: release version of VDC encoder.
  416. * @slice_num_bits: number of bits per slice
  417. * @ramp_bits: number of ramp bits
  418. */
  419. struct msm_display_vdc_info {
  420. u8 version_major;
  421. u8 version_minor;
  422. u8 source_color_space;
  423. u8 chroma_format;
  424. u8 mppf_bpc_r_y;
  425. u8 mppf_bpc_g_cb;
  426. u8 mppf_bpc_b_cr;
  427. u8 mppf_bpc_y;
  428. u8 mppf_bpc_co;
  429. u8 mppf_bpc_cg;
  430. u8 flatqp_vf_fbls;
  431. u8 flatqp_vf_nbls;
  432. u8 flatqp_sw_fbls;
  433. u8 flatqp_sw_nbls;
  434. u8 chroma_samples;
  435. u8 split_panel_enable;
  436. u8 panel_mode;
  437. u8 traffic_mode;
  438. u16 flatness_qp_lut[8];
  439. u16 max_qp_lut[8];
  440. u16 tar_del_lut[16];
  441. u16 lbda_brate_lut[16];
  442. u16 lbda_bf_lut[16];
  443. u16 lbda_brate_lut_interp[64];
  444. u16 lbda_bf_lut_interp[64];
  445. u8 num_of_active_ss;
  446. u8 bits_per_component;
  447. u16 max_pixels_per_line;
  448. u16 max_pixels_per_hs_line;
  449. u16 max_lines_per_frame;
  450. u16 max_lines_per_slice;
  451. u16 chunk_size;
  452. u16 chunk_size_bits;
  453. u16 avg_block_bits;
  454. u16 per_chunk_pad_bits;
  455. u16 tot_pad_bits;
  456. u16 rc_stuffing_bits;
  457. u16 chunk_adj_bits;
  458. u16 rc_buf_init_size_temp;
  459. u16 init_tx_delay_temp;
  460. u16 rc_buffer_init_size;
  461. u16 rc_init_tx_delay;
  462. u16 rc_init_tx_delay_px_times;
  463. u16 rc_buffer_max_size;
  464. u16 rc_tar_rate_scale_temp_a;
  465. u16 rc_tar_rate_scale_temp_b;
  466. u16 rc_tar_rate_scale;
  467. u16 block_max_bits;
  468. u16 rc_lambda_bitrate_scale;
  469. u16 rc_buffer_fullness_scale;
  470. u16 rc_fullness_offset_thresh;
  471. u16 ramp_blocks;
  472. u16 bits_per_pixel;
  473. u16 num_extra_mux_bits_init;
  474. u16 extra_crop_bits;
  475. u16 num_extra_mux_bits;
  476. u16 mppf_bits_comp_0;
  477. u16 mppf_bits_comp_1;
  478. u16 mppf_bits_comp_2;
  479. u16 min_block_bits;
  480. int slice_height;
  481. int slice_width;
  482. int frame_width;
  483. int frame_height;
  484. int bytes_in_slice;
  485. int bytes_per_pkt;
  486. int eol_byte_num;
  487. int pclk_per_line;
  488. int slice_per_pkt;
  489. int pkt_per_line;
  490. int min_ssm_delay;
  491. int max_ssm_delay;
  492. int input_ssm_out_latency;
  493. int input_ssm_out_latency_min;
  494. int obuf_latency;
  495. int base_hs_latency;
  496. int base_hs_latency_min;
  497. int base_hs_latency_pixels;
  498. int base_hs_latency_pixels_min;
  499. int base_initial_lines;
  500. int base_top_up;
  501. int output_rate;
  502. int output_rate_ratio_100;
  503. int burst_accum_pixels;
  504. int ss_initial_lines;
  505. int burst_initial_lines;
  506. int initial_lines;
  507. int obuf_base;
  508. int obuf_extra_ss0;
  509. int obuf_extra_ss1;
  510. int obuf_extra_burst;
  511. int obuf_ss0;
  512. int obuf_ss1;
  513. int obuf_margin_words;
  514. int ob0_max_addr;
  515. int ob1_max_addr;
  516. int slice_width_orig;
  517. int r2b0_max_addr;
  518. int r2b1_max_addr;
  519. u32 slice_num_px;
  520. u32 rc_target_rate_threshold;
  521. u32 rc_fullness_offset_slope;
  522. u32 pps_delay_ms;
  523. u32 version_release;
  524. u64 slice_num_bits;
  525. u64 ramp_bits;
  526. };
  527. /**
  528. * Bits/pixel target >> 4 (removing the fractional bits)
  529. * returns the integer bpp value from the drm_dsc_config struct
  530. */
  531. #define DSC_BPP(config) ((config).bits_per_pixel >> 4)
  532. /**
  533. * struct msm_compression_info - defined panel compression
  534. * @comp_type: type of compression supported
  535. * @comp_ratio: compression ratio
  536. * @dsc_info: dsc configuration if the compression
  537. * supported is DSC
  538. * @vdc_info: vdc configuration if the compression
  539. * supported is VDC
  540. */
  541. struct msm_compression_info {
  542. enum msm_display_compression_type comp_type;
  543. u32 comp_ratio;
  544. union{
  545. struct msm_display_dsc_info dsc_info;
  546. struct msm_display_vdc_info vdc_info;
  547. };
  548. };
  549. /**
  550. * struct msm_display_topology - defines a display topology pipeline
  551. * @num_lm: number of layer mixers used
  552. * @num_enc: number of compression encoder blocks used
  553. * @num_intf: number of interfaces the panel is mounted on
  554. */
  555. struct msm_display_topology {
  556. u32 num_lm;
  557. u32 num_enc;
  558. u32 num_intf;
  559. };
  560. /**
  561. * struct msm_mode_info - defines all msm custom mode info
  562. * @frame_rate: frame_rate of the mode
  563. * @vtotal: vtotal calculated for the mode
  564. * @prefill_lines: prefill lines based on porches.
  565. * @jitter_numer: display panel jitter numerator configuration
  566. * @jitter_denom: display panel jitter denominator configuration
  567. * @clk_rate: DSI bit clock per lane in HZ.
  568. * @topology: supported topology for the mode
  569. * @comp_info: compression info supported
  570. * @roi_caps: panel roi capabilities
  571. * @wide_bus_en: wide-bus mode cfg for interface module
  572. * @mdp_transfer_time_us Specifies the mdp transfer time for command mode
  573. * panels in microseconds.
  574. */
  575. struct msm_mode_info {
  576. uint32_t frame_rate;
  577. uint32_t vtotal;
  578. uint32_t prefill_lines;
  579. uint32_t jitter_numer;
  580. uint32_t jitter_denom;
  581. uint64_t clk_rate;
  582. struct msm_display_topology topology;
  583. struct msm_compression_info comp_info;
  584. struct msm_roi_caps roi_caps;
  585. bool wide_bus_en;
  586. u32 mdp_transfer_time_us;
  587. };
  588. /**
  589. * struct msm_resource_caps_info - defines hw resources
  590. * @num_lm number of layer mixers available
  591. * @num_dsc number of dsc available
  592. * @num_vdc number of vdc available
  593. * @num_ctl number of ctl available
  594. * @num_3dmux number of 3d mux available
  595. * @max_mixer_width: max width supported by layer mixer
  596. */
  597. struct msm_resource_caps_info {
  598. uint32_t num_lm;
  599. uint32_t num_dsc;
  600. uint32_t num_vdc;
  601. uint32_t num_ctl;
  602. uint32_t num_3dmux;
  603. uint32_t max_mixer_width;
  604. };
  605. /**
  606. * struct msm_display_info - defines display properties
  607. * @intf_type: DRM_MODE_CONNECTOR_ display type
  608. * @capabilities: Bitmask of display flags
  609. * @num_of_h_tiles: Number of horizontal tiles in case of split interface
  610. * @h_tile_instance: Controller instance used per tile. Number of elements is
  611. * based on num_of_h_tiles
  612. * @is_connected: Set to true if display is connected
  613. * @width_mm: Physical width
  614. * @height_mm: Physical height
  615. * @max_width: Max width of display. In case of hot pluggable display
  616. * this is max width supported by controller
  617. * @max_height: Max height of display. In case of hot pluggable display
  618. * this is max height supported by controller
  619. * @clk_rate: DSI bit clock per lane in HZ.
  620. * @display_type: Enum for type of display
  621. * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is
  622. * used instead of panel TE in cmd mode panels
  623. * @roi_caps: Region of interest capability info
  624. * @qsync_min_fps Minimum fps supported by Qsync feature
  625. * @te_source vsync source pin information
  626. */
  627. struct msm_display_info {
  628. int intf_type;
  629. uint32_t capabilities;
  630. enum panel_op_mode curr_panel_mode;
  631. uint32_t num_of_h_tiles;
  632. uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
  633. bool is_connected;
  634. unsigned int width_mm;
  635. unsigned int height_mm;
  636. uint32_t max_width;
  637. uint32_t max_height;
  638. uint64_t clk_rate;
  639. uint32_t display_type;
  640. bool is_te_using_watchdog_timer;
  641. struct msm_roi_caps roi_caps;
  642. uint32_t qsync_min_fps;
  643. uint32_t te_source;
  644. };
  645. #define MSM_MAX_ROI 4
  646. /**
  647. * struct msm_roi_list - list of regions of interest for a drm object
  648. * @num_rects: number of valid rectangles in the roi array
  649. * @roi: list of roi rectangles
  650. */
  651. struct msm_roi_list {
  652. uint32_t num_rects;
  653. struct drm_clip_rect roi[MSM_MAX_ROI];
  654. };
  655. /**
  656. * struct - msm_display_kickoff_params - info for display features at kickoff
  657. * @rois: Regions of interest structure for mapping CRTC to Connector output
  658. */
  659. struct msm_display_kickoff_params {
  660. struct msm_roi_list *rois;
  661. struct drm_msm_ext_hdr_metadata *hdr_meta;
  662. };
  663. /**
  664. * struct - msm_display_conn_params - info of dpu display features
  665. * @qsync_mode: Qsync mode, where 0: disabled 1: continuous mode 2: oneshot
  666. * @qsync_update: Qsync settings were changed/updated
  667. */
  668. struct msm_display_conn_params {
  669. uint32_t qsync_mode;
  670. bool qsync_update;
  671. };
  672. /**
  673. * struct msm_drm_event - defines custom event notification struct
  674. * @base: base object required for event notification by DRM framework.
  675. * @event: event object required for event notification by DRM framework.
  676. * @info: contains information of DRM object for which events has been
  677. * requested.
  678. * @data: memory location which contains response payload for event.
  679. */
  680. struct msm_drm_event {
  681. struct drm_pending_event base;
  682. struct drm_event event;
  683. struct drm_msm_event_req info;
  684. u8 data[];
  685. };
  686. /* Commit/Event thread specific structure */
  687. struct msm_drm_thread {
  688. struct drm_device *dev;
  689. struct task_struct *thread;
  690. unsigned int crtc_id;
  691. struct kthread_worker worker;
  692. };
  693. struct msm_drm_private {
  694. struct drm_device *dev;
  695. struct msm_kms *kms;
  696. struct sde_power_handle phandle;
  697. /* subordinate devices, if present: */
  698. struct platform_device *gpu_pdev;
  699. /* top level MDSS wrapper device (for MDP5 only) */
  700. struct msm_mdss *mdss;
  701. /* possibly this should be in the kms component, but it is
  702. * shared by both mdp4 and mdp5..
  703. */
  704. struct hdmi *hdmi;
  705. /* eDP is for mdp5 only, but kms has not been created
  706. * when edp_bind() and edp_init() are called. Here is the only
  707. * place to keep the edp instance.
  708. */
  709. struct msm_edp *edp;
  710. /* DSI is shared by mdp4 and mdp5 */
  711. struct msm_dsi *dsi[2];
  712. /* when we have more than one 'msm_gpu' these need to be an array: */
  713. struct msm_gpu *gpu;
  714. struct msm_file_private *lastctx;
  715. struct drm_fb_helper *fbdev;
  716. struct msm_rd_state *rd; /* debugfs to dump all submits */
  717. struct msm_rd_state *hangrd; /* debugfs to dump hanging submits */
  718. struct msm_perf_state *perf;
  719. /* list of GEM objects: */
  720. struct list_head inactive_list;
  721. struct workqueue_struct *wq;
  722. /* crtcs pending async atomic updates: */
  723. uint32_t pending_crtcs;
  724. uint32_t pending_planes;
  725. wait_queue_head_t pending_crtcs_event;
  726. unsigned int num_planes;
  727. struct drm_plane *planes[MAX_PLANES];
  728. unsigned int num_crtcs;
  729. struct drm_crtc *crtcs[MAX_CRTCS];
  730. struct msm_drm_thread disp_thread[MAX_CRTCS];
  731. struct msm_drm_thread event_thread[MAX_CRTCS];
  732. struct task_struct *pp_event_thread;
  733. struct kthread_worker pp_event_worker;
  734. unsigned int num_encoders;
  735. struct drm_encoder *encoders[MAX_ENCODERS];
  736. unsigned int num_bridges;
  737. struct drm_bridge *bridges[MAX_BRIDGES];
  738. unsigned int num_connectors;
  739. struct drm_connector *connectors[MAX_CONNECTORS];
  740. /* Properties */
  741. struct drm_property *plane_property[PLANE_PROP_COUNT];
  742. struct drm_property *crtc_property[CRTC_PROP_COUNT];
  743. struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
  744. /* Color processing properties for the crtc */
  745. struct drm_property **cp_property;
  746. /* VRAM carveout, used when no IOMMU: */
  747. struct {
  748. unsigned long size;
  749. dma_addr_t paddr;
  750. /* NOTE: mm managed at the page level, size is in # of pages
  751. * and position mm_node->start is in # of pages:
  752. */
  753. struct drm_mm mm;
  754. spinlock_t lock; /* Protects drm_mm node allocation/removal */
  755. } vram;
  756. struct notifier_block vmap_notifier;
  757. struct shrinker shrinker;
  758. struct drm_atomic_state *pm_state;
  759. /* task holding struct_mutex.. currently only used in submit path
  760. * to detect and reject faults from copy_from_user() for submit
  761. * ioctl.
  762. */
  763. struct task_struct *struct_mutex_task;
  764. /* list of clients waiting for events */
  765. struct list_head client_event_list;
  766. /* whether registered and drm_dev_unregister should be called */
  767. bool registered;
  768. /* msm drv debug root node */
  769. struct dentry *debug_root;
  770. /* update the flag when msm driver receives shutdown notification */
  771. bool shutdown_in_progress;
  772. };
  773. /* get struct msm_kms * from drm_device * */
  774. #define ddev_to_msm_kms(D) ((D) && (D)->dev_private ? \
  775. ((struct msm_drm_private *)((D)->dev_private))->kms : NULL)
  776. struct msm_format {
  777. uint32_t pixel_format;
  778. };
  779. int msm_atomic_prepare_fb(struct drm_plane *plane,
  780. struct drm_plane_state *new_state);
  781. void msm_atomic_commit_tail(struct drm_atomic_state *state);
  782. int msm_atomic_commit(struct drm_device *dev,
  783. struct drm_atomic_state *state, bool nonblock);
  784. /* callback from wq once fence has passed: */
  785. struct msm_fence_cb {
  786. struct work_struct work;
  787. uint32_t fence;
  788. void (*func)(struct msm_fence_cb *cb);
  789. };
  790. void __msm_fence_worker(struct work_struct *work);
  791. #define INIT_FENCE_CB(_cb, _func) do { \
  792. INIT_WORK(&(_cb)->work, __msm_fence_worker); \
  793. (_cb)->func = _func; \
  794. } while (0)
  795. struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev);
  796. void msm_atomic_state_clear(struct drm_atomic_state *state);
  797. void msm_atomic_state_free(struct drm_atomic_state *state);
  798. int msm_gem_init_vma(struct msm_gem_address_space *aspace,
  799. struct msm_gem_vma *vma, int npages);
  800. void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
  801. struct msm_gem_vma *vma, struct sg_table *sgt,
  802. unsigned int flags);
  803. int msm_gem_map_vma(struct msm_gem_address_space *aspace,
  804. struct msm_gem_vma *vma, struct sg_table *sgt, int npages,
  805. unsigned int flags);
  806. struct device *msm_gem_get_aspace_device(struct msm_gem_address_space *aspace);
  807. void msm_gem_address_space_put(struct msm_gem_address_space *aspace);
  808. struct msm_gem_address_space *
  809. msm_gem_address_space_create(struct device *dev, struct iommu_domain *domain,
  810. const char *name);
  811. /* For SDE display */
  812. struct msm_gem_address_space *
  813. msm_gem_smmu_address_space_create(struct drm_device *dev, struct msm_mmu *mmu,
  814. const char *name);
  815. /**
  816. * msm_gem_add_obj_to_aspace_active_list: adds obj to active obj list in aspace
  817. */
  818. void msm_gem_add_obj_to_aspace_active_list(
  819. struct msm_gem_address_space *aspace,
  820. struct drm_gem_object *obj);
  821. /**
  822. * msm_gem_remove_obj_from_aspace_active_list: removes obj from active obj
  823. * list in aspace
  824. */
  825. void msm_gem_remove_obj_from_aspace_active_list(
  826. struct msm_gem_address_space *aspace,
  827. struct drm_gem_object *obj);
  828. /**
  829. * msm_gem_smmu_address_space_get: returns the aspace pointer for the requested
  830. * domain
  831. */
  832. struct msm_gem_address_space *
  833. msm_gem_smmu_address_space_get(struct drm_device *dev,
  834. unsigned int domain);
  835. int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
  836. void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
  837. /**
  838. * msm_gem_aspace_domain_attach_detach: function to inform the attach/detach
  839. * of the domain for this aspace
  840. */
  841. void msm_gem_aspace_domain_attach_detach_update(
  842. struct msm_gem_address_space *aspace,
  843. bool is_detach);
  844. /**
  845. * msm_gem_address_space_register_cb: function to register callback for attach
  846. * and detach of the domain
  847. */
  848. int msm_gem_address_space_register_cb(
  849. struct msm_gem_address_space *aspace,
  850. void (*cb)(void *, bool),
  851. void *cb_data);
  852. /**
  853. * msm_gem_address_space_register_cb: function to unregister callback
  854. */
  855. int msm_gem_address_space_unregister_cb(
  856. struct msm_gem_address_space *aspace,
  857. void (*cb)(void *, bool),
  858. void *cb_data);
  859. void msm_gem_submit_free(struct msm_gem_submit *submit);
  860. int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
  861. struct drm_file *file);
  862. void msm_gem_shrinker_init(struct drm_device *dev);
  863. void msm_gem_shrinker_cleanup(struct drm_device *dev);
  864. void msm_gem_sync(struct drm_gem_object *obj);
  865. int msm_gem_mmap_obj(struct drm_gem_object *obj,
  866. struct vm_area_struct *vma);
  867. int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
  868. vm_fault_t msm_gem_fault(struct vm_fault *vmf);
  869. uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
  870. int msm_gem_get_iova(struct drm_gem_object *obj,
  871. struct msm_gem_address_space *aspace, uint64_t *iova);
  872. int msm_gem_get_and_pin_iova(struct drm_gem_object *obj,
  873. struct msm_gem_address_space *aspace, uint64_t *iova);
  874. uint64_t msm_gem_iova(struct drm_gem_object *obj,
  875. struct msm_gem_address_space *aspace);
  876. void msm_gem_unpin_iova(struct drm_gem_object *obj,
  877. struct msm_gem_address_space *aspace);
  878. struct page **msm_gem_get_pages(struct drm_gem_object *obj);
  879. void msm_gem_put_pages(struct drm_gem_object *obj);
  880. void msm_gem_put_iova(struct drm_gem_object *obj,
  881. struct msm_gem_address_space *aspace);
  882. dma_addr_t msm_gem_get_dma_addr(struct drm_gem_object *obj);
  883. int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  884. struct drm_mode_create_dumb *args);
  885. int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
  886. uint32_t handle, uint64_t *offset);
  887. struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
  888. void *msm_gem_prime_vmap(struct drm_gem_object *obj);
  889. void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  890. int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  891. struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
  892. struct dma_buf_attachment *attach, struct sg_table *sg);
  893. int msm_gem_prime_pin(struct drm_gem_object *obj);
  894. void msm_gem_prime_unpin(struct drm_gem_object *obj);
  895. struct drm_gem_object *msm_gem_prime_import(struct drm_device *dev,
  896. struct dma_buf *dma_buf);
  897. void *msm_gem_get_vaddr(struct drm_gem_object *obj);
  898. void *msm_gem_get_vaddr_active(struct drm_gem_object *obj);
  899. void msm_gem_put_vaddr(struct drm_gem_object *obj);
  900. int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
  901. int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
  902. int msm_gem_cpu_fini(struct drm_gem_object *obj);
  903. void msm_gem_free_object(struct drm_gem_object *obj);
  904. int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
  905. uint32_t size, uint32_t flags, uint32_t *handle, char *name);
  906. struct drm_gem_object *msm_gem_new(struct drm_device *dev,
  907. uint32_t size, uint32_t flags);
  908. struct drm_gem_object *msm_gem_new_locked(struct drm_device *dev,
  909. uint32_t size, uint32_t flags);
  910. void *msm_gem_kernel_new(struct drm_device *dev, uint32_t size,
  911. uint32_t flags, struct msm_gem_address_space *aspace,
  912. struct drm_gem_object **bo, uint64_t *iova);
  913. void *msm_gem_kernel_new_locked(struct drm_device *dev, uint32_t size,
  914. uint32_t flags, struct msm_gem_address_space *aspace,
  915. struct drm_gem_object **bo, uint64_t *iova);
  916. struct drm_gem_object *msm_gem_import(struct drm_device *dev,
  917. struct dma_buf *dmabuf, struct sg_table *sgt);
  918. __printf(2, 3)
  919. void msm_gem_object_set_name(struct drm_gem_object *bo, const char *fmt, ...);
  920. int msm_gem_delayed_import(struct drm_gem_object *obj);
  921. void msm_framebuffer_set_kmap(struct drm_framebuffer *fb, bool enable);
  922. void msm_framebuffer_set_keepattrs(struct drm_framebuffer *fb, bool enable);
  923. int msm_framebuffer_prepare(struct drm_framebuffer *fb,
  924. struct msm_gem_address_space *aspace);
  925. void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
  926. struct msm_gem_address_space *aspace);
  927. uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
  928. struct msm_gem_address_space *aspace, int plane);
  929. uint32_t msm_framebuffer_phys(struct drm_framebuffer *fb, int plane);
  930. struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
  931. const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
  932. struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
  933. const struct drm_mode_fb_cmd2 *mode_cmd,
  934. struct drm_gem_object **bos);
  935. struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
  936. struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
  937. struct drm_framebuffer * msm_alloc_stolen_fb(struct drm_device *dev,
  938. int w, int h, int p, uint32_t format);
  939. struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
  940. void msm_fbdev_free(struct drm_device *dev);
  941. struct hdmi;
  942. #ifdef CONFIG_DRM_MSM_HDMI
  943. int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
  944. struct drm_encoder *encoder);
  945. void __init msm_hdmi_register(void);
  946. void __exit msm_hdmi_unregister(void);
  947. #else
  948. static inline void __init msm_hdmi_register(void)
  949. {
  950. }
  951. static inline void __exit msm_hdmi_unregister(void)
  952. {
  953. }
  954. #endif
  955. struct msm_edp;
  956. #ifdef CONFIG_DRM_MSM_EDP
  957. void __init msm_edp_register(void);
  958. void __exit msm_edp_unregister(void);
  959. int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
  960. struct drm_encoder *encoder);
  961. #else
  962. static inline void __init msm_edp_register(void)
  963. {
  964. }
  965. static inline void __exit msm_edp_unregister(void)
  966. {
  967. }
  968. static inline int msm_edp_modeset_init(struct msm_edp *edp,
  969. struct drm_device *dev, struct drm_encoder *encoder)
  970. {
  971. return -EINVAL;
  972. }
  973. #endif
  974. struct msm_dsi;
  975. /* *
  976. * msm_mode_object_event_notify - notify user-space clients of drm object
  977. * events.
  978. * @obj: mode object (crtc/connector) that is generating the event.
  979. * @event: event that needs to be notified.
  980. * @payload: payload for the event.
  981. */
  982. void msm_mode_object_event_notify(struct drm_mode_object *obj,
  983. struct drm_device *dev, struct drm_event *event, u8 *payload);
  984. #ifndef CONFIG_DRM_MSM_DSI
  985. void __init msm_dsi_register(void);
  986. void __exit msm_dsi_unregister(void);
  987. int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
  988. struct drm_encoder *encoder);
  989. #else
  990. static inline void __init msm_dsi_register(void)
  991. {
  992. }
  993. static inline void __exit msm_dsi_unregister(void)
  994. {
  995. }
  996. static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
  997. struct drm_device *dev,
  998. struct drm_encoder *encoder)
  999. {
  1000. return -EINVAL;
  1001. }
  1002. #endif
  1003. #ifdef CONFIG_DRM_MSM_MDP5
  1004. void __init msm_mdp_register(void);
  1005. void __exit msm_mdp_unregister(void);
  1006. #else
  1007. static inline void __init msm_mdp_register(void)
  1008. {
  1009. }
  1010. static inline void __exit msm_mdp_unregister(void)
  1011. {
  1012. }
  1013. #endif
  1014. #ifdef CONFIG_DEBUG_FS
  1015. void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
  1016. void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
  1017. void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
  1018. int msm_debugfs_late_init(struct drm_device *dev);
  1019. int msm_rd_debugfs_init(struct drm_minor *minor);
  1020. void msm_rd_debugfs_cleanup(struct msm_drm_private *priv);
  1021. __printf(3, 4)
  1022. void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
  1023. const char *fmt, ...);
  1024. int msm_perf_debugfs_init(struct drm_minor *minor);
  1025. void msm_perf_debugfs_cleanup(struct msm_drm_private *priv);
  1026. #else
  1027. static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
  1028. __printf(3, 4)
  1029. static inline void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
  1030. const char *fmt, ...) {}
  1031. static inline void msm_rd_debugfs_cleanup(struct msm_drm_private *priv) {}
  1032. static inline void msm_perf_debugfs_cleanup(struct msm_drm_private *priv) {}
  1033. #endif
  1034. struct clk *msm_clk_get(struct platform_device *pdev, const char *name);
  1035. int msm_clk_bulk_get(struct device *dev, struct clk_bulk_data **bulk);
  1036. struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
  1037. const char *name);
  1038. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  1039. const char *dbgname);
  1040. unsigned long msm_iomap_size(struct platform_device *pdev, const char *name);
  1041. void msm_iounmap(struct platform_device *dev, void __iomem *addr);
  1042. void msm_writel(u32 data, void __iomem *addr);
  1043. u32 msm_readl(const void __iomem *addr);
  1044. #define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  1045. #define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  1046. static inline int align_pitch(int width, int bpp)
  1047. {
  1048. int bytespp = (bpp + 7) / 8;
  1049. /* adreno needs pitch aligned to 32 pixels: */
  1050. return bytespp * ALIGN(width, 32);
  1051. }
  1052. /* for the generated headers: */
  1053. #define INVALID_IDX(idx) ({BUG(); 0;})
  1054. #define fui(x) ({BUG(); 0;})
  1055. #define util_float_to_half(x) ({BUG(); 0;})
  1056. #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
  1057. /* for conditionally setting boolean flag(s): */
  1058. #define COND(bool, val) ((bool) ? (val) : 0)
  1059. static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
  1060. {
  1061. ktime_t now = ktime_get();
  1062. unsigned long remaining_jiffies;
  1063. if (ktime_compare(*timeout, now) < 0) {
  1064. remaining_jiffies = 0;
  1065. } else {
  1066. ktime_t rem = ktime_sub(*timeout, now);
  1067. struct timespec ts = ktime_to_timespec(rem);
  1068. remaining_jiffies = timespec_to_jiffies(&ts);
  1069. }
  1070. return remaining_jiffies;
  1071. }
  1072. int msm_get_mixer_count(struct msm_drm_private *priv,
  1073. const struct drm_display_mode *mode,
  1074. const struct msm_resource_caps_info *res, u32 *num_lm);
  1075. int msm_get_src_bpc(int chroma_format, int bpc);
  1076. #endif /* __MSM_DRV_H__ */