dp_ipa.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041
  1. /*
  2. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifdef IPA_OFFLOAD
  18. #include <wlan_ipa_ucfg_api.h>
  19. #include <qdf_ipa_wdi3.h>
  20. #include <qdf_types.h>
  21. #include <qdf_lock.h>
  22. #include <hal_hw_headers.h>
  23. #include <hal_api.h>
  24. #include <hal_reo.h>
  25. #include <hif.h>
  26. #include <htt.h>
  27. #include <wdi_event.h>
  28. #include <queue.h>
  29. #include "dp_types.h"
  30. #include "dp_htt.h"
  31. #include "dp_tx.h"
  32. #include "dp_rx.h"
  33. #include "dp_ipa.h"
  34. #include "dp_internal.h"
  35. #ifdef WIFI_MONITOR_SUPPORT
  36. #include "dp_mon.h"
  37. #endif
  38. #ifdef FEATURE_WDS
  39. #include "dp_txrx_wds.h"
  40. #endif
  41. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  42. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  43. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  44. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  45. * This causes back pressure, resulting in a FW crash.
  46. * By leaving some entries with no buffer attached, WBM will be able to write
  47. * to the ring, and from dumps we can figure out the buffer which is causing
  48. * this issue.
  49. */
  50. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  51. /**
  52. *struct dp_ipa_reo_remap_record - history for dp ipa reo remaps
  53. * @ix0_reg: reo destination ring IX0 value
  54. * @ix2_reg: reo destination ring IX2 value
  55. * @ix3_reg: reo destination ring IX3 value
  56. */
  57. struct dp_ipa_reo_remap_record {
  58. uint64_t timestamp;
  59. uint32_t ix0_reg;
  60. uint32_t ix2_reg;
  61. uint32_t ix3_reg;
  62. };
  63. #ifdef IPA_WDS_EASYMESH_FEATURE
  64. #define WLAN_IPA_META_DATA_MASK htonl(0x000000FF)
  65. #define WLAN_IPA_HDR_L2_ETHERNET IPA_HDR_L2_ETHERNET_II_AST
  66. #else
  67. #define WLAN_IPA_META_DATA_MASK htonl(0x00FF0000)
  68. #define WLAN_IPA_HDR_L2_ETHERNET IPA_HDR_L2_ETHERNET_II
  69. #endif
  70. #define REO_REMAP_HISTORY_SIZE 32
  71. struct dp_ipa_reo_remap_record dp_ipa_reo_remap_history[REO_REMAP_HISTORY_SIZE];
  72. static qdf_atomic_t dp_ipa_reo_remap_history_index;
  73. static int dp_ipa_reo_remap_record_index_next(qdf_atomic_t *index)
  74. {
  75. int next = qdf_atomic_inc_return(index);
  76. if (next == REO_REMAP_HISTORY_SIZE)
  77. qdf_atomic_sub(REO_REMAP_HISTORY_SIZE, index);
  78. return next % REO_REMAP_HISTORY_SIZE;
  79. }
  80. /**
  81. * dp_ipa_reo_remap_history_add() - Record dp ipa reo remap values
  82. * @ix0_val: reo destination ring IX0 value
  83. * @ix2_val: reo destination ring IX2 value
  84. * @ix3_val: reo destination ring IX3 value
  85. *
  86. * Return: None
  87. */
  88. static void dp_ipa_reo_remap_history_add(uint32_t ix0_val, uint32_t ix2_val,
  89. uint32_t ix3_val)
  90. {
  91. int idx = dp_ipa_reo_remap_record_index_next(
  92. &dp_ipa_reo_remap_history_index);
  93. struct dp_ipa_reo_remap_record *record = &dp_ipa_reo_remap_history[idx];
  94. record->timestamp = qdf_get_log_timestamp();
  95. record->ix0_reg = ix0_val;
  96. record->ix2_reg = ix2_val;
  97. record->ix3_reg = ix3_val;
  98. }
  99. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  100. qdf_nbuf_t nbuf,
  101. uint32_t size,
  102. bool create)
  103. {
  104. qdf_mem_info_t mem_map_table = {0};
  105. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  106. qdf_ipa_wdi_hdl_t hdl;
  107. /* Need to handle the case when one soc will
  108. * have multiple pdev(radio's), Currently passing
  109. * pdev_id as 0 assuming 1 soc has only 1 radio.
  110. */
  111. hdl = wlan_ipa_get_hdl(soc->ctrl_psoc, 0);
  112. if (hdl == DP_IPA_HDL_INVALID) {
  113. dp_err("IPA handle is invalid");
  114. return QDF_STATUS_E_INVAL;
  115. }
  116. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  117. qdf_nbuf_get_frag_paddr(nbuf, 0),
  118. size);
  119. if (create) {
  120. /* Assert if PA is zero */
  121. qdf_assert_always(mem_map_table.pa);
  122. ret = qdf_ipa_wdi_create_smmu_mapping(hdl, 1,
  123. &mem_map_table);
  124. } else {
  125. ret = qdf_ipa_wdi_release_smmu_mapping(hdl, 1,
  126. &mem_map_table);
  127. }
  128. qdf_assert_always(!ret);
  129. /* Return status of mapping/unmapping is stored in
  130. * mem_map_table.result field, assert if the result
  131. * is failure
  132. */
  133. if (create)
  134. qdf_assert_always(!mem_map_table.result);
  135. else
  136. qdf_assert_always(mem_map_table.result >= mem_map_table.size);
  137. return ret;
  138. }
  139. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  140. qdf_nbuf_t nbuf,
  141. uint32_t size,
  142. bool create)
  143. {
  144. struct dp_pdev *pdev;
  145. int i;
  146. for (i = 0; i < soc->pdev_count; i++) {
  147. pdev = soc->pdev_list[i];
  148. if (pdev && dp_monitor_is_configured(pdev))
  149. return QDF_STATUS_SUCCESS;
  150. }
  151. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  152. !qdf_mem_smmu_s1_enabled(soc->osdev))
  153. return QDF_STATUS_SUCCESS;
  154. /**
  155. * Even if ipa pipes is disabled, but if it's unmap
  156. * operation and nbuf has done ipa smmu map before,
  157. * do ipa smmu unmap as well.
  158. */
  159. if (!qdf_atomic_read(&soc->ipa_pipes_enabled)) {
  160. if (!create && qdf_nbuf_is_rx_ipa_smmu_map(nbuf)) {
  161. DP_STATS_INC(soc, rx.err.ipa_unmap_no_pipe, 1);
  162. } else {
  163. return QDF_STATUS_SUCCESS;
  164. }
  165. }
  166. if (qdf_unlikely(create == qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  167. if (create) {
  168. DP_STATS_INC(soc, rx.err.ipa_smmu_map_dup, 1);
  169. } else {
  170. DP_STATS_INC(soc, rx.err.ipa_smmu_unmap_dup, 1);
  171. }
  172. return QDF_STATUS_E_INVAL;
  173. }
  174. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  175. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, size, create);
  176. }
  177. static QDF_STATUS __dp_ipa_tx_buf_smmu_mapping(
  178. struct dp_soc *soc,
  179. struct dp_pdev *pdev,
  180. bool create)
  181. {
  182. uint32_t index;
  183. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  184. uint32_t tx_buffer_cnt = soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  185. qdf_nbuf_t nbuf;
  186. uint32_t buf_len;
  187. if (!ipa_is_ready()) {
  188. dp_info("IPA is not READY");
  189. return 0;
  190. }
  191. for (index = 0; index < tx_buffer_cnt; index++) {
  192. nbuf = (qdf_nbuf_t)
  193. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[index];
  194. if (!nbuf)
  195. continue;
  196. buf_len = qdf_nbuf_get_data_len(nbuf);
  197. ret = __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, buf_len,
  198. create);
  199. }
  200. return ret;
  201. }
  202. #ifndef QCA_OL_DP_SRNG_LOCK_LESS_ACCESS
  203. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  204. bool lock_required)
  205. {
  206. hal_ring_handle_t hal_ring_hdl;
  207. int ring;
  208. for (ring = 0; ring < soc->num_reo_dest_rings; ring++) {
  209. hal_ring_hdl = soc->reo_dest_ring[ring].hal_srng;
  210. hal_srng_lock(hal_ring_hdl);
  211. soc->ipa_reo_ctx_lock_required[ring] = lock_required;
  212. hal_srng_unlock(hal_ring_hdl);
  213. }
  214. }
  215. #else
  216. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  217. bool lock_required)
  218. {
  219. }
  220. #endif
  221. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  222. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  223. struct dp_pdev *pdev,
  224. bool create)
  225. {
  226. struct rx_desc_pool *rx_pool;
  227. uint8_t pdev_id;
  228. uint32_t num_desc, page_id, offset, i;
  229. uint16_t num_desc_per_page;
  230. union dp_rx_desc_list_elem_t *rx_desc_elem;
  231. struct dp_rx_desc *rx_desc;
  232. qdf_nbuf_t nbuf;
  233. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  234. if (!qdf_ipa_is_ready())
  235. return ret;
  236. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  237. return ret;
  238. pdev_id = pdev->pdev_id;
  239. rx_pool = &soc->rx_desc_buf[pdev_id];
  240. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  241. qdf_spin_lock_bh(&rx_pool->lock);
  242. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  243. num_desc = rx_pool->pool_size;
  244. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  245. for (i = 0; i < num_desc; i++) {
  246. page_id = i / num_desc_per_page;
  247. offset = i % num_desc_per_page;
  248. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  249. break;
  250. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  251. rx_desc = &rx_desc_elem->rx_desc;
  252. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  253. continue;
  254. nbuf = rx_desc->nbuf;
  255. if (qdf_unlikely(create ==
  256. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  257. if (create) {
  258. DP_STATS_INC(soc,
  259. rx.err.ipa_smmu_map_dup, 1);
  260. } else {
  261. DP_STATS_INC(soc,
  262. rx.err.ipa_smmu_unmap_dup, 1);
  263. }
  264. continue;
  265. }
  266. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  267. ret = __dp_ipa_handle_buf_smmu_mapping(
  268. soc, nbuf, rx_pool->buf_size, create);
  269. }
  270. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  271. qdf_spin_unlock_bh(&rx_pool->lock);
  272. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  273. return ret;
  274. }
  275. #else
  276. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  277. struct dp_pdev *pdev,
  278. bool create)
  279. {
  280. struct rx_desc_pool *rx_pool;
  281. uint8_t pdev_id;
  282. qdf_nbuf_t nbuf;
  283. int i;
  284. if (!qdf_ipa_is_ready())
  285. return QDF_STATUS_SUCCESS;
  286. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  287. return QDF_STATUS_SUCCESS;
  288. pdev_id = pdev->pdev_id;
  289. rx_pool = &soc->rx_desc_buf[pdev_id];
  290. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  291. qdf_spin_lock_bh(&rx_pool->lock);
  292. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  293. for (i = 0; i < rx_pool->pool_size; i++) {
  294. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  295. rx_pool->array[i].rx_desc.unmapped)
  296. continue;
  297. nbuf = rx_pool->array[i].rx_desc.nbuf;
  298. if (qdf_unlikely(create ==
  299. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  300. if (create) {
  301. DP_STATS_INC(soc,
  302. rx.err.ipa_smmu_map_dup, 1);
  303. } else {
  304. DP_STATS_INC(soc,
  305. rx.err.ipa_smmu_unmap_dup, 1);
  306. }
  307. continue;
  308. }
  309. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  310. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  311. rx_pool->buf_size, create);
  312. }
  313. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  314. qdf_spin_unlock_bh(&rx_pool->lock);
  315. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  316. return QDF_STATUS_SUCCESS;
  317. }
  318. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  319. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  320. qdf_shared_mem_t *shared_mem,
  321. void *cpu_addr,
  322. qdf_dma_addr_t dma_addr,
  323. uint32_t size)
  324. {
  325. qdf_dma_addr_t paddr;
  326. int ret;
  327. shared_mem->vaddr = cpu_addr;
  328. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  329. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  330. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  331. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  332. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  333. shared_mem->vaddr, dma_addr, size);
  334. if (ret) {
  335. dp_err("Unable to get DMA sgtable");
  336. return QDF_STATUS_E_NOMEM;
  337. }
  338. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  339. return QDF_STATUS_SUCCESS;
  340. }
  341. #ifdef IPA_WDI3_TX_TWO_PIPES
  342. static void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  343. {
  344. struct dp_ipa_resources *ipa_res;
  345. qdf_nbuf_t nbuf;
  346. int idx;
  347. for (idx = 0; idx < soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt; idx++) {
  348. nbuf = (qdf_nbuf_t)
  349. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx];
  350. if (!nbuf)
  351. continue;
  352. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  353. qdf_mem_dp_tx_skb_cnt_dec();
  354. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  355. qdf_nbuf_free(nbuf);
  356. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx] =
  357. (void *)NULL;
  358. }
  359. qdf_mem_free(soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  360. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  361. ipa_res = &pdev->ipa_resource;
  362. if (!ipa_res->is_db_ddr_mapped)
  363. iounmap(ipa_res->tx_alt_comp_doorbell_vaddr);
  364. qdf_mem_free_sgtable(&ipa_res->tx_alt_ring.sgtable);
  365. qdf_mem_free_sgtable(&ipa_res->tx_alt_comp_ring.sgtable);
  366. }
  367. static int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  368. {
  369. uint32_t tx_buffer_count;
  370. uint32_t ring_base_align = 8;
  371. qdf_dma_addr_t buffer_paddr;
  372. struct hal_srng *wbm_srng = (struct hal_srng *)
  373. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  374. struct hal_srng_params srng_params;
  375. uint32_t wbm_bm_id;
  376. void *ring_entry;
  377. int num_entries;
  378. qdf_nbuf_t nbuf;
  379. int retval = QDF_STATUS_SUCCESS;
  380. int max_alloc_count = 0;
  381. /*
  382. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  383. * unsigned int uc_tx_buf_sz =
  384. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  385. */
  386. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  387. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  388. wbm_bm_id = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx,
  389. IPA_TX_ALT_RING_IDX);
  390. hal_get_srng_params(soc->hal_soc,
  391. hal_srng_to_hal_ring_handle(wbm_srng),
  392. &srng_params);
  393. num_entries = srng_params.num_entries;
  394. max_alloc_count =
  395. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  396. if (max_alloc_count <= 0) {
  397. dp_err("incorrect value for buffer count %u", max_alloc_count);
  398. return -EINVAL;
  399. }
  400. dp_info("requested %d buffers to be posted to wbm ring",
  401. max_alloc_count);
  402. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned =
  403. qdf_mem_malloc(num_entries *
  404. sizeof(*soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned));
  405. if (!soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned) {
  406. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  407. return -ENOMEM;
  408. }
  409. hal_srng_access_start_unlocked(soc->hal_soc,
  410. hal_srng_to_hal_ring_handle(wbm_srng));
  411. /*
  412. * Allocate Tx buffers as many as possible.
  413. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  414. * Populate Tx buffers into WBM2IPA ring
  415. * This initial buffer population will simulate H/W as source ring,
  416. * and update HP
  417. */
  418. for (tx_buffer_count = 0;
  419. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  420. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  421. if (!nbuf)
  422. break;
  423. ring_entry = hal_srng_dst_get_next_hp(
  424. soc->hal_soc,
  425. hal_srng_to_hal_ring_handle(wbm_srng));
  426. if (!ring_entry) {
  427. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  428. "%s: Failed to get WBM ring entry",
  429. __func__);
  430. qdf_nbuf_free(nbuf);
  431. break;
  432. }
  433. qdf_nbuf_map_single(soc->osdev, nbuf,
  434. QDF_DMA_BIDIRECTIONAL);
  435. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  436. qdf_mem_dp_tx_skb_cnt_inc();
  437. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  438. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  439. buffer_paddr, 0, wbm_bm_id);
  440. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[
  441. tx_buffer_count] = (void *)nbuf;
  442. }
  443. hal_srng_access_end_unlocked(soc->hal_soc,
  444. hal_srng_to_hal_ring_handle(wbm_srng));
  445. soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt = tx_buffer_count;
  446. if (tx_buffer_count) {
  447. dp_info("IPA TX buffer pool2: %d allocated", tx_buffer_count);
  448. } else {
  449. dp_err("Failed to allocate IPA TX buffer pool2");
  450. qdf_mem_free(
  451. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  452. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  453. retval = -ENOMEM;
  454. }
  455. return retval;
  456. }
  457. static QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  458. {
  459. struct dp_soc *soc = pdev->soc;
  460. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  461. ipa_res->tx_alt_ring_num_alloc_buffer =
  462. (uint32_t)soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt;
  463. dp_ipa_get_shared_mem_info(
  464. soc->osdev, &ipa_res->tx_alt_ring,
  465. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  466. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  467. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  468. dp_ipa_get_shared_mem_info(
  469. soc->osdev, &ipa_res->tx_alt_comp_ring,
  470. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  471. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  472. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  473. if (!qdf_mem_get_dma_addr(soc->osdev,
  474. &ipa_res->tx_alt_comp_ring.mem_info))
  475. return QDF_STATUS_E_FAILURE;
  476. return QDF_STATUS_SUCCESS;
  477. }
  478. static void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  479. {
  480. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  481. struct hal_srng *hal_srng;
  482. struct hal_srng_params srng_params;
  483. unsigned long addr_offset, dev_base_paddr;
  484. /* IPA TCL_DATA Alternative Ring - HAL_SRNG_SW2TCL2 */
  485. hal_srng = (struct hal_srng *)
  486. soc->tcl_data_ring[IPA_TX_ALT_RING_IDX].hal_srng;
  487. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  488. hal_srng_to_hal_ring_handle(hal_srng),
  489. &srng_params);
  490. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr =
  491. srng_params.ring_base_paddr;
  492. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr =
  493. srng_params.ring_base_vaddr;
  494. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size =
  495. (srng_params.num_entries * srng_params.entry_size) << 2;
  496. /*
  497. * For the register backed memory addresses, use the scn->mem_pa to
  498. * calculate the physical address of the shadow registers
  499. */
  500. dev_base_paddr =
  501. (unsigned long)
  502. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  503. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  504. (unsigned long)(hal_soc->dev_base_addr);
  505. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr =
  506. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  507. dp_info("IPA TCL_DATA Alt Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  508. (unsigned int)addr_offset,
  509. (unsigned int)dev_base_paddr,
  510. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr),
  511. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  512. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  513. srng_params.num_entries,
  514. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  515. /* IPA TX Alternative COMP Ring - HAL_SRNG_WBM2SW4_RELEASE */
  516. hal_srng = (struct hal_srng *)
  517. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  518. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  519. hal_srng_to_hal_ring_handle(hal_srng),
  520. &srng_params);
  521. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr =
  522. srng_params.ring_base_paddr;
  523. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr =
  524. srng_params.ring_base_vaddr;
  525. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size =
  526. (srng_params.num_entries * srng_params.entry_size) << 2;
  527. soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr =
  528. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  529. hal_srng_to_hal_ring_handle(hal_srng));
  530. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  531. (unsigned long)(hal_soc->dev_base_addr);
  532. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr =
  533. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  534. dp_info("IPA TX Alt COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  535. (unsigned int)addr_offset,
  536. (unsigned int)dev_base_paddr,
  537. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr),
  538. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  539. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  540. srng_params.num_entries,
  541. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  542. }
  543. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  544. {
  545. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  546. uint32_t rx_ready_doorbell_dmaaddr;
  547. uint32_t tx_comp_doorbell_dmaaddr;
  548. struct dp_soc *soc = pdev->soc;
  549. int ret = 0;
  550. if (ipa_res->is_db_ddr_mapped)
  551. ipa_res->tx_comp_doorbell_vaddr =
  552. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  553. else
  554. ipa_res->tx_comp_doorbell_vaddr =
  555. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  556. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  557. ret = pld_smmu_map(soc->osdev->dev,
  558. ipa_res->tx_comp_doorbell_paddr,
  559. &tx_comp_doorbell_dmaaddr,
  560. sizeof(uint32_t));
  561. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  562. qdf_assert_always(!ret);
  563. ret = pld_smmu_map(soc->osdev->dev,
  564. ipa_res->rx_ready_doorbell_paddr,
  565. &rx_ready_doorbell_dmaaddr,
  566. sizeof(uint32_t));
  567. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  568. qdf_assert_always(!ret);
  569. }
  570. /* Setup for alternative TX pipe */
  571. if (!ipa_res->tx_alt_comp_doorbell_paddr)
  572. return;
  573. if (ipa_res->is_db_ddr_mapped)
  574. ipa_res->tx_alt_comp_doorbell_vaddr =
  575. phys_to_virt(ipa_res->tx_alt_comp_doorbell_paddr);
  576. else
  577. ipa_res->tx_alt_comp_doorbell_vaddr =
  578. ioremap(ipa_res->tx_alt_comp_doorbell_paddr, 4);
  579. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  580. ret = pld_smmu_map(soc->osdev->dev,
  581. ipa_res->tx_alt_comp_doorbell_paddr,
  582. &tx_comp_doorbell_dmaaddr,
  583. sizeof(uint32_t));
  584. ipa_res->tx_alt_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  585. qdf_assert_always(!ret);
  586. }
  587. }
  588. static void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  589. {
  590. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  591. struct dp_soc *soc = pdev->soc;
  592. int ret = 0;
  593. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  594. return;
  595. /* Unmap must be in reverse order of map */
  596. if (ipa_res->tx_alt_comp_doorbell_paddr) {
  597. ret = pld_smmu_unmap(soc->osdev->dev,
  598. ipa_res->tx_alt_comp_doorbell_paddr,
  599. sizeof(uint32_t));
  600. qdf_assert_always(!ret);
  601. }
  602. ret = pld_smmu_unmap(soc->osdev->dev,
  603. ipa_res->rx_ready_doorbell_paddr,
  604. sizeof(uint32_t));
  605. qdf_assert_always(!ret);
  606. ret = pld_smmu_unmap(soc->osdev->dev,
  607. ipa_res->tx_comp_doorbell_paddr,
  608. sizeof(uint32_t));
  609. qdf_assert_always(!ret);
  610. }
  611. static QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  612. struct dp_pdev *pdev,
  613. bool create)
  614. {
  615. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  616. struct ipa_dp_tx_rsc *rsc;
  617. uint32_t tx_buffer_cnt;
  618. uint32_t buf_len;
  619. qdf_nbuf_t nbuf;
  620. uint32_t index;
  621. if (!ipa_is_ready()) {
  622. dp_info("IPA is not READY");
  623. return QDF_STATUS_SUCCESS;
  624. }
  625. rsc = &soc->ipa_uc_tx_rsc_alt;
  626. tx_buffer_cnt = rsc->alloc_tx_buf_cnt;
  627. for (index = 0; index < tx_buffer_cnt; index++) {
  628. nbuf = (qdf_nbuf_t)rsc->tx_buf_pool_vaddr_unaligned[index];
  629. if (!nbuf)
  630. continue;
  631. buf_len = qdf_nbuf_get_data_len(nbuf);
  632. ret = __dp_ipa_handle_buf_smmu_mapping(
  633. soc, nbuf, buf_len, create);
  634. }
  635. return ret;
  636. }
  637. static void dp_ipa_wdi_tx_alt_pipe_params(struct dp_soc *soc,
  638. struct dp_ipa_resources *ipa_res,
  639. qdf_ipa_wdi_pipe_setup_info_t *tx)
  640. {
  641. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS1;
  642. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  643. qdf_mem_get_dma_addr(soc->osdev,
  644. &ipa_res->tx_alt_comp_ring.mem_info);
  645. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  646. qdf_mem_get_dma_size(soc->osdev,
  647. &ipa_res->tx_alt_comp_ring.mem_info);
  648. /* WBM Tail Pointer Address */
  649. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  650. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  651. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  652. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  653. qdf_mem_get_dma_addr(soc->osdev,
  654. &ipa_res->tx_alt_ring.mem_info);
  655. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  656. qdf_mem_get_dma_size(soc->osdev,
  657. &ipa_res->tx_alt_ring.mem_info);
  658. /* TCL Head Pointer Address */
  659. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  660. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  661. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  662. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  663. ipa_res->tx_alt_ring_num_alloc_buffer;
  664. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  665. }
  666. static void
  667. dp_ipa_wdi_tx_alt_pipe_smmu_params(struct dp_soc *soc,
  668. struct dp_ipa_resources *ipa_res,
  669. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  670. {
  671. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) = IPA_CLIENT_WLAN2_CONS1;
  672. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  673. &ipa_res->tx_alt_comp_ring.sgtable,
  674. sizeof(sgtable_t));
  675. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  676. qdf_mem_get_dma_size(soc->osdev,
  677. &ipa_res->tx_alt_comp_ring.mem_info);
  678. /* WBM Tail Pointer Address */
  679. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  680. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  681. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  682. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  683. &ipa_res->tx_alt_ring.sgtable,
  684. sizeof(sgtable_t));
  685. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  686. qdf_mem_get_dma_size(soc->osdev,
  687. &ipa_res->tx_alt_ring.mem_info);
  688. /* TCL Head Pointer Address */
  689. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  690. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  691. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  692. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  693. ipa_res->tx_alt_ring_num_alloc_buffer;
  694. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  695. }
  696. static void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc,
  697. struct dp_ipa_resources *res,
  698. qdf_ipa_wdi_conn_in_params_t *in)
  699. {
  700. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu = NULL;
  701. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  702. qdf_ipa_ep_cfg_t *tx_cfg;
  703. QDF_IPA_WDI_CONN_IN_PARAMS_IS_TX1_USED(in) = true;
  704. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  705. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE_SMMU(in);
  706. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  707. dp_ipa_wdi_tx_alt_pipe_smmu_params(soc, res, tx_smmu);
  708. } else {
  709. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE(in);
  710. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx);
  711. dp_ipa_wdi_tx_alt_pipe_params(soc, res, tx);
  712. }
  713. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  714. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  715. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  716. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  717. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  718. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  719. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  720. }
  721. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  722. qdf_ipa_wdi_conn_out_params_t *out)
  723. {
  724. res->tx_comp_doorbell_paddr =
  725. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  726. res->rx_ready_doorbell_paddr =
  727. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  728. res->tx_alt_comp_doorbell_paddr =
  729. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_ALT_DB_PA(out);
  730. }
  731. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  732. uint8_t session_id)
  733. {
  734. bool is_2g_iface = session_id & IPA_SESSION_ID_SHIFT;
  735. session_id = session_id >> IPA_SESSION_ID_SHIFT;
  736. dp_debug("session_id %u is_2g_iface %d", session_id, is_2g_iface);
  737. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  738. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_TX1_USED(in) = is_2g_iface;
  739. }
  740. static void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  741. struct dp_ipa_resources *res)
  742. {
  743. struct hal_srng *wbm_srng;
  744. /* Init first TX comp ring */
  745. wbm_srng = (struct hal_srng *)
  746. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  747. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  748. res->tx_comp_doorbell_vaddr);
  749. /* Init the alternate TX comp ring */
  750. wbm_srng = (struct hal_srng *)
  751. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  752. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  753. res->tx_alt_comp_doorbell_vaddr);
  754. }
  755. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  756. struct dp_ipa_resources *ipa_res)
  757. {
  758. struct hal_srng *wbm_srng;
  759. wbm_srng = (struct hal_srng *)
  760. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  761. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  762. ipa_res->tx_comp_doorbell_paddr);
  763. dp_info("paddr %pK vaddr %pK",
  764. (void *)ipa_res->tx_comp_doorbell_paddr,
  765. (void *)ipa_res->tx_comp_doorbell_vaddr);
  766. /* Setup for alternative TX comp ring */
  767. wbm_srng = (struct hal_srng *)
  768. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  769. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  770. ipa_res->tx_alt_comp_doorbell_paddr);
  771. dp_info("paddr %pK vaddr %pK",
  772. (void *)ipa_res->tx_alt_comp_doorbell_paddr,
  773. (void *)ipa_res->tx_alt_comp_doorbell_vaddr);
  774. }
  775. #ifdef IPA_SET_RESET_TX_DB_PA
  776. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  777. struct dp_ipa_resources *ipa_res)
  778. {
  779. hal_ring_handle_t wbm_srng;
  780. qdf_dma_addr_t hp_addr;
  781. wbm_srng = soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  782. if (!wbm_srng)
  783. return QDF_STATUS_E_FAILURE;
  784. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  785. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  786. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  787. /* Reset alternative TX comp ring */
  788. wbm_srng = soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  789. if (!wbm_srng)
  790. return QDF_STATUS_E_FAILURE;
  791. hp_addr = soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr;
  792. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  793. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  794. return QDF_STATUS_SUCCESS;
  795. }
  796. #endif /* IPA_SET_RESET_TX_DB_PA */
  797. #else /* !IPA_WDI3_TX_TWO_PIPES */
  798. static inline
  799. void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  800. {
  801. }
  802. static inline void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  803. {
  804. }
  805. static inline int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  806. {
  807. return 0;
  808. }
  809. static inline QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  810. {
  811. return QDF_STATUS_SUCCESS;
  812. }
  813. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  814. {
  815. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  816. uint32_t rx_ready_doorbell_dmaaddr;
  817. uint32_t tx_comp_doorbell_dmaaddr;
  818. struct dp_soc *soc = pdev->soc;
  819. int ret = 0;
  820. if (ipa_res->is_db_ddr_mapped)
  821. ipa_res->tx_comp_doorbell_vaddr =
  822. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  823. else
  824. ipa_res->tx_comp_doorbell_vaddr =
  825. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  826. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  827. ret = pld_smmu_map(soc->osdev->dev,
  828. ipa_res->tx_comp_doorbell_paddr,
  829. &tx_comp_doorbell_dmaaddr,
  830. sizeof(uint32_t));
  831. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  832. qdf_assert_always(!ret);
  833. ret = pld_smmu_map(soc->osdev->dev,
  834. ipa_res->rx_ready_doorbell_paddr,
  835. &rx_ready_doorbell_dmaaddr,
  836. sizeof(uint32_t));
  837. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  838. qdf_assert_always(!ret);
  839. }
  840. }
  841. static inline void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  842. {
  843. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  844. struct dp_soc *soc = pdev->soc;
  845. int ret = 0;
  846. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  847. return;
  848. ret = pld_smmu_unmap(soc->osdev->dev,
  849. ipa_res->rx_ready_doorbell_paddr,
  850. sizeof(uint32_t));
  851. qdf_assert_always(!ret);
  852. ret = pld_smmu_unmap(soc->osdev->dev,
  853. ipa_res->tx_comp_doorbell_paddr,
  854. sizeof(uint32_t));
  855. qdf_assert_always(!ret);
  856. }
  857. static inline QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  858. struct dp_pdev *pdev,
  859. bool create)
  860. {
  861. return QDF_STATUS_SUCCESS;
  862. }
  863. static inline
  864. void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc, struct dp_ipa_resources *res,
  865. qdf_ipa_wdi_conn_in_params_t *in)
  866. {
  867. }
  868. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  869. qdf_ipa_wdi_conn_out_params_t *out)
  870. {
  871. res->tx_comp_doorbell_paddr =
  872. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  873. res->rx_ready_doorbell_paddr =
  874. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  875. }
  876. #ifdef IPA_WDS_EASYMESH_FEATURE
  877. /**
  878. * dp_ipa_setup_iface_session_id - Pass vdev id to IPA
  879. * @in: ipa in params
  880. * @session_id: vdev id
  881. *
  882. * Pass Vdev id to IPA, IPA metadata order is changed and vdev id
  883. * is stored at higher nibble so, no shift is required.
  884. *
  885. * Return: none
  886. */
  887. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  888. uint8_t session_id)
  889. {
  890. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id);
  891. }
  892. #else
  893. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  894. uint8_t session_id)
  895. {
  896. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  897. }
  898. #endif
  899. static inline void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  900. struct dp_ipa_resources *res)
  901. {
  902. struct hal_srng *wbm_srng = (struct hal_srng *)
  903. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  904. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  905. res->tx_comp_doorbell_vaddr);
  906. }
  907. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  908. struct dp_ipa_resources *ipa_res)
  909. {
  910. struct hal_srng *wbm_srng = (struct hal_srng *)
  911. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  912. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  913. ipa_res->tx_comp_doorbell_paddr);
  914. dp_info("paddr %pK vaddr %pK",
  915. (void *)ipa_res->tx_comp_doorbell_paddr,
  916. (void *)ipa_res->tx_comp_doorbell_vaddr);
  917. }
  918. #ifdef IPA_SET_RESET_TX_DB_PA
  919. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  920. struct dp_ipa_resources *ipa_res)
  921. {
  922. hal_ring_handle_t wbm_srng =
  923. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  924. qdf_dma_addr_t hp_addr;
  925. if (!wbm_srng)
  926. return QDF_STATUS_E_FAILURE;
  927. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  928. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  929. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  930. return QDF_STATUS_SUCCESS;
  931. }
  932. #endif /* IPA_SET_RESET_TX_DB_PA */
  933. #endif /* IPA_WDI3_TX_TWO_PIPES */
  934. /**
  935. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  936. * @soc: data path instance
  937. * @pdev: core txrx pdev context
  938. *
  939. * Free allocated TX buffers with WBM SRNG
  940. *
  941. * Return: none
  942. */
  943. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  944. {
  945. int idx;
  946. qdf_nbuf_t nbuf;
  947. struct dp_ipa_resources *ipa_res;
  948. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  949. nbuf = (qdf_nbuf_t)
  950. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  951. if (!nbuf)
  952. continue;
  953. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  954. qdf_mem_dp_tx_skb_cnt_dec();
  955. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  956. qdf_nbuf_free(nbuf);
  957. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  958. (void *)NULL;
  959. }
  960. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  961. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  962. ipa_res = &pdev->ipa_resource;
  963. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  964. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  965. }
  966. /**
  967. * dp_rx_ipa_uc_detach - free autonomy RX resources
  968. * @soc: data path instance
  969. * @pdev: core txrx pdev context
  970. *
  971. * This function will detach DP RX into main device context
  972. * will free DP Rx resources.
  973. *
  974. * Return: none
  975. */
  976. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  977. {
  978. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  979. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  980. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  981. }
  982. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  983. {
  984. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  985. return QDF_STATUS_SUCCESS;
  986. /* TX resource detach */
  987. dp_tx_ipa_uc_detach(soc, pdev);
  988. /* Cleanup 2nd TX pipe resources */
  989. dp_ipa_tx_alt_pool_detach(soc, pdev);
  990. /* RX resource detach */
  991. dp_rx_ipa_uc_detach(soc, pdev);
  992. return QDF_STATUS_SUCCESS; /* success */
  993. }
  994. /**
  995. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  996. * @soc: data path instance
  997. * @pdev: Physical device handle
  998. *
  999. * Allocate TX buffer from non-cacheable memory
  1000. * Attache allocated TX buffers with WBM SRNG
  1001. *
  1002. * Return: int
  1003. */
  1004. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1005. {
  1006. uint32_t tx_buffer_count;
  1007. uint32_t ring_base_align = 8;
  1008. qdf_dma_addr_t buffer_paddr;
  1009. struct hal_srng *wbm_srng = (struct hal_srng *)
  1010. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1011. struct hal_srng_params srng_params;
  1012. void *ring_entry;
  1013. int num_entries;
  1014. qdf_nbuf_t nbuf;
  1015. int retval = QDF_STATUS_SUCCESS;
  1016. int max_alloc_count = 0;
  1017. uint32_t wbm_bm_id;
  1018. /*
  1019. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  1020. * unsigned int uc_tx_buf_sz =
  1021. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  1022. */
  1023. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  1024. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  1025. wbm_bm_id = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx,
  1026. IPA_TCL_DATA_RING_IDX);
  1027. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  1028. &srng_params);
  1029. num_entries = srng_params.num_entries;
  1030. max_alloc_count =
  1031. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  1032. if (max_alloc_count <= 0) {
  1033. dp_err("incorrect value for buffer count %u", max_alloc_count);
  1034. return -EINVAL;
  1035. }
  1036. dp_info("requested %d buffers to be posted to wbm ring",
  1037. max_alloc_count);
  1038. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  1039. qdf_mem_malloc(num_entries *
  1040. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  1041. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  1042. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  1043. return -ENOMEM;
  1044. }
  1045. hal_srng_access_start_unlocked(soc->hal_soc,
  1046. hal_srng_to_hal_ring_handle(wbm_srng));
  1047. /*
  1048. * Allocate Tx buffers as many as possible.
  1049. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  1050. * Populate Tx buffers into WBM2IPA ring
  1051. * This initial buffer population will simulate H/W as source ring,
  1052. * and update HP
  1053. */
  1054. for (tx_buffer_count = 0;
  1055. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  1056. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  1057. if (!nbuf)
  1058. break;
  1059. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  1060. hal_srng_to_hal_ring_handle(wbm_srng));
  1061. if (!ring_entry) {
  1062. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1063. "%s: Failed to get WBM ring entry",
  1064. __func__);
  1065. qdf_nbuf_free(nbuf);
  1066. break;
  1067. }
  1068. qdf_nbuf_map_single(soc->osdev, nbuf,
  1069. QDF_DMA_BIDIRECTIONAL);
  1070. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1071. qdf_mem_dp_tx_skb_cnt_inc();
  1072. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  1073. /*
  1074. * TODO - KIWI code can directly call the be handler
  1075. * instead of hal soc ops.
  1076. */
  1077. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  1078. buffer_paddr, 0, wbm_bm_id);
  1079. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  1080. = (void *)nbuf;
  1081. }
  1082. hal_srng_access_end_unlocked(soc->hal_soc,
  1083. hal_srng_to_hal_ring_handle(wbm_srng));
  1084. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  1085. if (tx_buffer_count) {
  1086. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  1087. } else {
  1088. dp_err("No IPA WDI TX buffer allocated!");
  1089. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  1090. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  1091. retval = -ENOMEM;
  1092. }
  1093. return retval;
  1094. }
  1095. /**
  1096. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  1097. * @soc: data path instance
  1098. * @pdev: core txrx pdev context
  1099. *
  1100. * This function will attach a DP RX instance into the main
  1101. * device (SOC) context.
  1102. *
  1103. * Return: QDF_STATUS_SUCCESS: success
  1104. * QDF_STATUS_E_RESOURCES: Error return
  1105. */
  1106. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1107. {
  1108. return QDF_STATUS_SUCCESS;
  1109. }
  1110. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1111. {
  1112. int error;
  1113. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1114. return QDF_STATUS_SUCCESS;
  1115. /* TX resource attach */
  1116. error = dp_tx_ipa_uc_attach(soc, pdev);
  1117. if (error) {
  1118. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1119. "%s: DP IPA UC TX attach fail code %d",
  1120. __func__, error);
  1121. return error;
  1122. }
  1123. /* Setup 2nd TX pipe */
  1124. error = dp_ipa_tx_alt_pool_attach(soc);
  1125. if (error) {
  1126. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1127. "%s: DP IPA TX pool2 attach fail code %d",
  1128. __func__, error);
  1129. dp_tx_ipa_uc_detach(soc, pdev);
  1130. return error;
  1131. }
  1132. /* RX resource attach */
  1133. error = dp_rx_ipa_uc_attach(soc, pdev);
  1134. if (error) {
  1135. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1136. "%s: DP IPA UC RX attach fail code %d",
  1137. __func__, error);
  1138. dp_ipa_tx_alt_pool_detach(soc, pdev);
  1139. dp_tx_ipa_uc_detach(soc, pdev);
  1140. return error;
  1141. }
  1142. return QDF_STATUS_SUCCESS; /* success */
  1143. }
  1144. /*
  1145. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  1146. * @soc: data path SoC handle
  1147. *
  1148. * Return: none
  1149. */
  1150. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  1151. struct dp_pdev *pdev)
  1152. {
  1153. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  1154. struct hal_srng *hal_srng;
  1155. struct hal_srng_params srng_params;
  1156. qdf_dma_addr_t hp_addr;
  1157. unsigned long addr_offset, dev_base_paddr;
  1158. uint32_t ix0;
  1159. uint8_t ix0_map[8];
  1160. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1161. return QDF_STATUS_SUCCESS;
  1162. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  1163. hal_srng = (struct hal_srng *)
  1164. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  1165. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1166. hal_srng_to_hal_ring_handle(hal_srng),
  1167. &srng_params);
  1168. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  1169. srng_params.ring_base_paddr;
  1170. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  1171. srng_params.ring_base_vaddr;
  1172. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  1173. (srng_params.num_entries * srng_params.entry_size) << 2;
  1174. /*
  1175. * For the register backed memory addresses, use the scn->mem_pa to
  1176. * calculate the physical address of the shadow registers
  1177. */
  1178. dev_base_paddr =
  1179. (unsigned long)
  1180. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  1181. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  1182. (unsigned long)(hal_soc->dev_base_addr);
  1183. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  1184. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1185. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1186. (unsigned int)addr_offset,
  1187. (unsigned int)dev_base_paddr,
  1188. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  1189. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1190. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1191. srng_params.num_entries,
  1192. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1193. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  1194. hal_srng = (struct hal_srng *)
  1195. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1196. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1197. hal_srng_to_hal_ring_handle(hal_srng),
  1198. &srng_params);
  1199. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  1200. srng_params.ring_base_paddr;
  1201. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  1202. srng_params.ring_base_vaddr;
  1203. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  1204. (srng_params.num_entries * srng_params.entry_size) << 2;
  1205. soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr =
  1206. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1207. hal_srng_to_hal_ring_handle(hal_srng));
  1208. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1209. (unsigned long)(hal_soc->dev_base_addr);
  1210. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  1211. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1212. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  1213. (unsigned int)addr_offset,
  1214. (unsigned int)dev_base_paddr,
  1215. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  1216. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1217. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1218. srng_params.num_entries,
  1219. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1220. dp_ipa_tx_alt_ring_resource_setup(soc);
  1221. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  1222. hal_srng = (struct hal_srng *)
  1223. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1224. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1225. hal_srng_to_hal_ring_handle(hal_srng),
  1226. &srng_params);
  1227. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  1228. srng_params.ring_base_paddr;
  1229. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  1230. srng_params.ring_base_vaddr;
  1231. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  1232. (srng_params.num_entries * srng_params.entry_size) << 2;
  1233. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1234. (unsigned long)(hal_soc->dev_base_addr);
  1235. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  1236. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1237. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1238. (unsigned int)addr_offset,
  1239. (unsigned int)dev_base_paddr,
  1240. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  1241. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1242. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1243. srng_params.num_entries,
  1244. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1245. hal_srng = (struct hal_srng *)
  1246. pdev->rx_refill_buf_ring2.hal_srng;
  1247. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1248. hal_srng_to_hal_ring_handle(hal_srng),
  1249. &srng_params);
  1250. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  1251. srng_params.ring_base_paddr;
  1252. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  1253. srng_params.ring_base_vaddr;
  1254. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  1255. (srng_params.num_entries * srng_params.entry_size) << 2;
  1256. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1257. hal_srng_to_hal_ring_handle(hal_srng));
  1258. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  1259. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  1260. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1261. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  1262. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1263. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1264. srng_params.num_entries,
  1265. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1266. /*
  1267. * Set DEST_RING_MAPPING_4 to SW2 as default value for
  1268. * DESTINATION_RING_CTRL_IX_0.
  1269. */
  1270. ix0_map[0] = REO_REMAP_SW1;
  1271. ix0_map[1] = REO_REMAP_SW1;
  1272. ix0_map[2] = REO_REMAP_SW2;
  1273. ix0_map[3] = REO_REMAP_SW3;
  1274. ix0_map[4] = REO_REMAP_SW2;
  1275. ix0_map[5] = REO_REMAP_RELEASE;
  1276. ix0_map[6] = REO_REMAP_FW;
  1277. ix0_map[7] = REO_REMAP_FW;
  1278. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1279. ix0_map);
  1280. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL, NULL, NULL);
  1281. return 0;
  1282. }
  1283. QDF_STATUS dp_ipa_get_resource(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1284. {
  1285. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1286. struct dp_pdev *pdev =
  1287. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1288. struct dp_ipa_resources *ipa_res;
  1289. if (!pdev) {
  1290. dp_err("Invalid instance");
  1291. return QDF_STATUS_E_FAILURE;
  1292. }
  1293. ipa_res = &pdev->ipa_resource;
  1294. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1295. return QDF_STATUS_SUCCESS;
  1296. ipa_res->tx_num_alloc_buffer =
  1297. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  1298. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  1299. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1300. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1301. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1302. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  1303. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1304. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1305. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1306. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  1307. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1308. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1309. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1310. dp_ipa_get_shared_mem_info(
  1311. soc->osdev, &ipa_res->rx_refill_ring,
  1312. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1313. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1314. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1315. if (!qdf_mem_get_dma_addr(soc->osdev, &ipa_res->tx_ring.mem_info) ||
  1316. !qdf_mem_get_dma_addr(soc->osdev,
  1317. &ipa_res->tx_comp_ring.mem_info) ||
  1318. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info) ||
  1319. !qdf_mem_get_dma_addr(soc->osdev,
  1320. &ipa_res->rx_refill_ring.mem_info))
  1321. return QDF_STATUS_E_FAILURE;
  1322. if (dp_ipa_tx_alt_ring_get_resource(pdev))
  1323. return QDF_STATUS_E_FAILURE;
  1324. return QDF_STATUS_SUCCESS;
  1325. }
  1326. #ifdef IPA_SET_RESET_TX_DB_PA
  1327. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res)
  1328. #else
  1329. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res) \
  1330. dp_ipa_set_tx_doorbell_paddr(soc, ipa_res)
  1331. #endif
  1332. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1333. {
  1334. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1335. struct dp_pdev *pdev =
  1336. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1337. struct dp_ipa_resources *ipa_res;
  1338. struct hal_srng *reo_srng = (struct hal_srng *)
  1339. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1340. if (!pdev) {
  1341. dp_err("Invalid instance");
  1342. return QDF_STATUS_E_FAILURE;
  1343. }
  1344. ipa_res = &pdev->ipa_resource;
  1345. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1346. return QDF_STATUS_SUCCESS;
  1347. dp_ipa_map_ring_doorbell_paddr(pdev);
  1348. DP_IPA_SET_TX_DB_PADDR(soc, ipa_res);
  1349. /*
  1350. * For RX, REO module on Napier/Hastings does reordering on incoming
  1351. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  1352. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  1353. * to IPA.
  1354. * Set the doorbell addr for the REO ring.
  1355. */
  1356. hal_srng_dst_set_hp_paddr_confirm(reo_srng,
  1357. ipa_res->rx_ready_doorbell_paddr);
  1358. return QDF_STATUS_SUCCESS;
  1359. }
  1360. QDF_STATUS dp_ipa_iounmap_doorbell_vaddr(struct cdp_soc_t *soc_hdl,
  1361. uint8_t pdev_id)
  1362. {
  1363. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1364. struct dp_pdev *pdev =
  1365. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1366. struct dp_ipa_resources *ipa_res;
  1367. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1368. return QDF_STATUS_SUCCESS;
  1369. if (!pdev) {
  1370. dp_err("Invalid instance");
  1371. return QDF_STATUS_E_FAILURE;
  1372. }
  1373. ipa_res = &pdev->ipa_resource;
  1374. if (!ipa_res->is_db_ddr_mapped)
  1375. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  1376. return QDF_STATUS_SUCCESS;
  1377. }
  1378. QDF_STATUS dp_ipa_op_response(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1379. uint8_t *op_msg)
  1380. {
  1381. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1382. struct dp_pdev *pdev =
  1383. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1384. if (!pdev) {
  1385. dp_err("Invalid instance");
  1386. return QDF_STATUS_E_FAILURE;
  1387. }
  1388. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1389. return QDF_STATUS_SUCCESS;
  1390. if (pdev->ipa_uc_op_cb) {
  1391. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  1392. } else {
  1393. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1394. "%s: IPA callback function is not registered", __func__);
  1395. qdf_mem_free(op_msg);
  1396. return QDF_STATUS_E_FAILURE;
  1397. }
  1398. return QDF_STATUS_SUCCESS;
  1399. }
  1400. QDF_STATUS dp_ipa_register_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1401. ipa_uc_op_cb_type op_cb,
  1402. void *usr_ctxt)
  1403. {
  1404. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1405. struct dp_pdev *pdev =
  1406. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1407. if (!pdev) {
  1408. dp_err("Invalid instance");
  1409. return QDF_STATUS_E_FAILURE;
  1410. }
  1411. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1412. return QDF_STATUS_SUCCESS;
  1413. pdev->ipa_uc_op_cb = op_cb;
  1414. pdev->usr_ctxt = usr_ctxt;
  1415. return QDF_STATUS_SUCCESS;
  1416. }
  1417. void dp_ipa_deregister_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1418. {
  1419. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1420. struct dp_pdev *pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1421. if (!pdev) {
  1422. dp_err("Invalid instance");
  1423. return;
  1424. }
  1425. dp_debug("Deregister OP handler callback");
  1426. pdev->ipa_uc_op_cb = NULL;
  1427. pdev->usr_ctxt = NULL;
  1428. }
  1429. QDF_STATUS dp_ipa_get_stat(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1430. {
  1431. /* TBD */
  1432. return QDF_STATUS_SUCCESS;
  1433. }
  1434. /**
  1435. * dp_tx_send_ipa_data_frame() - send IPA data frame
  1436. * @soc_hdl: datapath soc handle
  1437. * @vdev_id: id of the virtual device
  1438. * @skb: skb to transmit
  1439. *
  1440. * Return: skb/ NULL is for success
  1441. */
  1442. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1443. qdf_nbuf_t skb)
  1444. {
  1445. qdf_nbuf_t ret;
  1446. /* Terminate the (single-element) list of tx frames */
  1447. qdf_nbuf_set_next(skb, NULL);
  1448. ret = dp_tx_send(soc_hdl, vdev_id, skb);
  1449. if (ret) {
  1450. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1451. "%s: Failed to tx", __func__);
  1452. return ret;
  1453. }
  1454. return NULL;
  1455. }
  1456. #ifdef QCA_IPA_LL_TX_FLOW_CONTROL
  1457. /**
  1458. * dp_ipa_is_target_ready() - check if target is ready or not
  1459. * @soc: datapath soc handle
  1460. *
  1461. * Return: true if target is ready
  1462. */
  1463. static inline
  1464. bool dp_ipa_is_target_ready(struct dp_soc *soc)
  1465. {
  1466. if (hif_get_target_status(soc->hif_handle) == TARGET_STATUS_RESET)
  1467. return false;
  1468. else
  1469. return true;
  1470. }
  1471. #else
  1472. static inline
  1473. bool dp_ipa_is_target_ready(struct dp_soc *soc)
  1474. {
  1475. return true;
  1476. }
  1477. #endif
  1478. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1479. {
  1480. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1481. struct dp_pdev *pdev =
  1482. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1483. uint32_t ix0;
  1484. uint32_t ix2;
  1485. uint8_t ix_map[8];
  1486. if (!pdev) {
  1487. dp_err("Invalid instance");
  1488. return QDF_STATUS_E_FAILURE;
  1489. }
  1490. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1491. return QDF_STATUS_SUCCESS;
  1492. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1493. return QDF_STATUS_E_AGAIN;
  1494. if (!dp_ipa_is_target_ready(soc))
  1495. return QDF_STATUS_E_AGAIN;
  1496. /* Call HAL API to remap REO rings to REO2IPA ring */
  1497. ix_map[0] = REO_REMAP_SW1;
  1498. ix_map[1] = REO_REMAP_SW4;
  1499. ix_map[2] = REO_REMAP_SW1;
  1500. ix_map[3] = REO_REMAP_SW4;
  1501. ix_map[4] = REO_REMAP_SW4;
  1502. ix_map[5] = REO_REMAP_RELEASE;
  1503. ix_map[6] = REO_REMAP_FW;
  1504. ix_map[7] = REO_REMAP_FW;
  1505. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1506. ix_map);
  1507. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1508. ix_map[0] = REO_REMAP_SW4;
  1509. ix_map[1] = REO_REMAP_SW4;
  1510. ix_map[2] = REO_REMAP_SW4;
  1511. ix_map[3] = REO_REMAP_SW4;
  1512. ix_map[4] = REO_REMAP_SW4;
  1513. ix_map[5] = REO_REMAP_SW4;
  1514. ix_map[6] = REO_REMAP_SW4;
  1515. ix_map[7] = REO_REMAP_SW4;
  1516. ix2 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX2,
  1517. ix_map);
  1518. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1519. &ix2, &ix2);
  1520. dp_ipa_reo_remap_history_add(ix0, ix2, ix2);
  1521. } else {
  1522. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1523. NULL, NULL);
  1524. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1525. }
  1526. return QDF_STATUS_SUCCESS;
  1527. }
  1528. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1529. {
  1530. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1531. struct dp_pdev *pdev =
  1532. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1533. uint8_t ix0_map[8];
  1534. uint32_t ix0;
  1535. uint32_t ix1;
  1536. uint32_t ix2;
  1537. uint32_t ix3;
  1538. if (!pdev) {
  1539. dp_err("Invalid instance");
  1540. return QDF_STATUS_E_FAILURE;
  1541. }
  1542. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1543. return QDF_STATUS_SUCCESS;
  1544. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1545. return QDF_STATUS_E_AGAIN;
  1546. if (!dp_ipa_is_target_ready(soc))
  1547. return QDF_STATUS_E_AGAIN;
  1548. ix0_map[0] = REO_REMAP_SW1;
  1549. ix0_map[1] = REO_REMAP_SW1;
  1550. ix0_map[2] = REO_REMAP_SW2;
  1551. ix0_map[3] = REO_REMAP_SW3;
  1552. ix0_map[4] = REO_REMAP_SW2;
  1553. ix0_map[5] = REO_REMAP_RELEASE;
  1554. ix0_map[6] = REO_REMAP_FW;
  1555. ix0_map[7] = REO_REMAP_FW;
  1556. /* Call HAL API to remap REO rings to REO2IPA ring */
  1557. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1558. ix0_map);
  1559. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1560. dp_reo_remap_config(soc, &ix1, &ix2, &ix3);
  1561. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1562. &ix2, &ix3);
  1563. dp_ipa_reo_remap_history_add(ix0, ix2, ix3);
  1564. } else {
  1565. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1566. NULL, NULL);
  1567. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1568. }
  1569. return QDF_STATUS_SUCCESS;
  1570. }
  1571. /* This should be configurable per H/W configuration enable status */
  1572. #define L3_HEADER_PADDING 2
  1573. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 10, 0)) || \
  1574. defined(CONFIG_IPA_WDI_UNIFIED_API)
  1575. #if !defined(QCA_LL_TX_FLOW_CONTROL_V2) && !defined(QCA_IPA_LL_TX_FLOW_CONTROL)
  1576. static inline void dp_setup_mcc_sys_pipes(
  1577. qdf_ipa_sys_connect_params_t *sys_in,
  1578. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1579. {
  1580. int i = 0;
  1581. /* Setup MCC sys pipe */
  1582. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  1583. DP_IPA_MAX_IFACE;
  1584. for (i = 0; i < DP_IPA_MAX_IFACE; i++)
  1585. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  1586. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  1587. }
  1588. #else
  1589. static inline void dp_setup_mcc_sys_pipes(
  1590. qdf_ipa_sys_connect_params_t *sys_in,
  1591. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1592. {
  1593. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  1594. }
  1595. #endif
  1596. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  1597. struct dp_ipa_resources *ipa_res,
  1598. qdf_ipa_wdi_pipe_setup_info_t *tx,
  1599. bool over_gsi)
  1600. {
  1601. if (over_gsi)
  1602. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  1603. else
  1604. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1605. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1606. qdf_mem_get_dma_addr(soc->osdev,
  1607. &ipa_res->tx_comp_ring.mem_info);
  1608. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1609. qdf_mem_get_dma_size(soc->osdev,
  1610. &ipa_res->tx_comp_ring.mem_info);
  1611. /* WBM Tail Pointer Address */
  1612. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1613. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1614. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  1615. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1616. qdf_mem_get_dma_addr(soc->osdev,
  1617. &ipa_res->tx_ring.mem_info);
  1618. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  1619. qdf_mem_get_dma_size(soc->osdev,
  1620. &ipa_res->tx_ring.mem_info);
  1621. /* TCL Head Pointer Address */
  1622. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1623. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1624. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  1625. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1626. ipa_res->tx_num_alloc_buffer;
  1627. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1628. }
  1629. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  1630. struct dp_ipa_resources *ipa_res,
  1631. qdf_ipa_wdi_pipe_setup_info_t *rx,
  1632. bool over_gsi)
  1633. {
  1634. if (over_gsi)
  1635. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1636. IPA_CLIENT_WLAN2_PROD;
  1637. else
  1638. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1639. IPA_CLIENT_WLAN1_PROD;
  1640. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1641. qdf_mem_get_dma_addr(soc->osdev,
  1642. &ipa_res->rx_rdy_ring.mem_info);
  1643. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1644. qdf_mem_get_dma_size(soc->osdev,
  1645. &ipa_res->rx_rdy_ring.mem_info);
  1646. /* REO Tail Pointer Address */
  1647. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1648. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1649. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  1650. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1651. qdf_mem_get_dma_addr(soc->osdev,
  1652. &ipa_res->rx_refill_ring.mem_info);
  1653. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1654. qdf_mem_get_dma_size(soc->osdev,
  1655. &ipa_res->rx_refill_ring.mem_info);
  1656. /* FW Head Pointer Address */
  1657. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1658. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1659. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  1660. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  1661. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  1662. }
  1663. static void
  1664. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  1665. struct dp_ipa_resources *ipa_res,
  1666. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  1667. bool over_gsi,
  1668. qdf_ipa_wdi_hdl_t hdl)
  1669. {
  1670. if (over_gsi) {
  1671. if (hdl == DP_IPA_HDL_FIRST)
  1672. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1673. IPA_CLIENT_WLAN2_CONS;
  1674. else if (hdl == DP_IPA_HDL_SECOND)
  1675. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1676. IPA_CLIENT_WLAN4_CONS;
  1677. } else {
  1678. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1679. IPA_CLIENT_WLAN1_CONS;
  1680. }
  1681. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  1682. &ipa_res->tx_comp_ring.sgtable,
  1683. sizeof(sgtable_t));
  1684. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  1685. qdf_mem_get_dma_size(soc->osdev,
  1686. &ipa_res->tx_comp_ring.mem_info);
  1687. /* WBM Tail Pointer Address */
  1688. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  1689. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1690. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1691. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  1692. &ipa_res->tx_ring.sgtable,
  1693. sizeof(sgtable_t));
  1694. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  1695. qdf_mem_get_dma_size(soc->osdev,
  1696. &ipa_res->tx_ring.mem_info);
  1697. /* TCL Head Pointer Address */
  1698. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  1699. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1700. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1701. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  1702. ipa_res->tx_num_alloc_buffer;
  1703. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  1704. }
  1705. static void
  1706. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  1707. struct dp_ipa_resources *ipa_res,
  1708. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  1709. bool over_gsi,
  1710. qdf_ipa_wdi_hdl_t hdl)
  1711. {
  1712. if (over_gsi) {
  1713. if (hdl == DP_IPA_HDL_FIRST)
  1714. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1715. IPA_CLIENT_WLAN2_PROD;
  1716. else if (hdl == DP_IPA_HDL_SECOND)
  1717. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1718. IPA_CLIENT_WLAN3_PROD;
  1719. } else {
  1720. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1721. IPA_CLIENT_WLAN1_PROD;
  1722. }
  1723. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  1724. &ipa_res->rx_rdy_ring.sgtable,
  1725. sizeof(sgtable_t));
  1726. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  1727. qdf_mem_get_dma_size(soc->osdev,
  1728. &ipa_res->rx_rdy_ring.mem_info);
  1729. /* REO Tail Pointer Address */
  1730. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  1731. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1732. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  1733. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  1734. &ipa_res->rx_refill_ring.sgtable,
  1735. sizeof(sgtable_t));
  1736. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  1737. qdf_mem_get_dma_size(soc->osdev,
  1738. &ipa_res->rx_refill_ring.mem_info);
  1739. /* FW Head Pointer Address */
  1740. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  1741. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1742. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  1743. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  1744. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  1745. }
  1746. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1747. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1748. void *ipa_wdi_meter_notifier_cb,
  1749. uint32_t ipa_desc_size, void *ipa_priv,
  1750. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1751. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  1752. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi,
  1753. qdf_ipa_wdi_hdl_t hdl, qdf_ipa_wdi_hdl_t id,
  1754. void *ipa_ast_notify_cb)
  1755. {
  1756. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1757. struct dp_pdev *pdev =
  1758. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1759. struct dp_ipa_resources *ipa_res;
  1760. qdf_ipa_ep_cfg_t *tx_cfg;
  1761. qdf_ipa_ep_cfg_t *rx_cfg;
  1762. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  1763. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  1764. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  1765. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu = NULL;
  1766. qdf_ipa_wdi_conn_in_params_t *pipe_in = NULL;
  1767. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1768. int ret;
  1769. if (!pdev) {
  1770. dp_err("Invalid instance");
  1771. return QDF_STATUS_E_FAILURE;
  1772. }
  1773. ipa_res = &pdev->ipa_resource;
  1774. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1775. return QDF_STATUS_SUCCESS;
  1776. pipe_in = qdf_mem_malloc(sizeof(*pipe_in));
  1777. if (!pipe_in)
  1778. return QDF_STATUS_E_NOMEM;
  1779. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1780. if (is_smmu_enabled)
  1781. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = true;
  1782. else
  1783. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = false;
  1784. dp_setup_mcc_sys_pipes(sys_in, pipe_in);
  1785. /* TX PIPE */
  1786. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  1787. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(pipe_in);
  1788. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  1789. } else {
  1790. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(pipe_in);
  1791. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  1792. }
  1793. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  1794. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1795. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  1796. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  1797. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  1798. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  1799. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  1800. /**
  1801. * Transfer Ring: WBM Ring
  1802. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1803. * Event Ring: TCL ring
  1804. * Event Ring Doorbell PA: TCL Head Pointer Address
  1805. */
  1806. if (is_smmu_enabled)
  1807. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi, id);
  1808. else
  1809. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  1810. dp_ipa_setup_tx_alt_pipe(soc, ipa_res, pipe_in);
  1811. /* RX PIPE */
  1812. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  1813. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(pipe_in);
  1814. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  1815. } else {
  1816. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(pipe_in);
  1817. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  1818. }
  1819. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  1820. if (ucfg_ipa_is_wds_enabled())
  1821. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN_AST;
  1822. else
  1823. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1824. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  1825. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  1826. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  1827. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  1828. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  1829. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  1830. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  1831. /**
  1832. * Transfer Ring: REO Ring
  1833. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1834. * Event Ring: FW ring
  1835. * Event Ring Doorbell PA: FW Head Pointer Address
  1836. */
  1837. if (is_smmu_enabled)
  1838. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi, id);
  1839. else
  1840. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  1841. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(pipe_in) = ipa_w2i_cb;
  1842. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(pipe_in) = ipa_priv;
  1843. QDF_IPA_WDI_CONN_IN_PARAMS_HANDLE(pipe_in) = hdl;
  1844. dp_ipa_ast_notify_cb(pipe_in, ipa_ast_notify_cb);
  1845. /* Connect WDI IPA PIPEs */
  1846. ret = qdf_ipa_wdi_conn_pipes(pipe_in, &pipe_out);
  1847. if (ret) {
  1848. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1849. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1850. __func__, ret);
  1851. qdf_mem_free(pipe_in);
  1852. return QDF_STATUS_E_FAILURE;
  1853. }
  1854. /* IPA uC Doorbell registers */
  1855. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  1856. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1857. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1858. dp_ipa_set_pipe_db(ipa_res, &pipe_out);
  1859. ipa_res->is_db_ddr_mapped =
  1860. QDF_IPA_WDI_CONN_OUT_PARAMS_IS_DB_DDR_MAPPED(&pipe_out);
  1861. soc->ipa_first_tx_db_access = true;
  1862. qdf_mem_free(pipe_in);
  1863. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  1864. soc->ipa_rx_buf_map_lock_initialized = true;
  1865. return QDF_STATUS_SUCCESS;
  1866. }
  1867. /**
  1868. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1869. * @ifname: Interface name
  1870. * @mac_addr: Interface MAC address
  1871. * @prod_client: IPA prod client type
  1872. * @cons_client: IPA cons client type
  1873. * @session_id: Session ID
  1874. * @is_ipv6_enabled: Is IPV6 enabled or not
  1875. * @hdl: IPA handle
  1876. *
  1877. * Return: QDF_STATUS
  1878. */
  1879. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1880. qdf_ipa_client_type_t prod_client,
  1881. qdf_ipa_client_type_t cons_client,
  1882. uint8_t session_id, bool is_ipv6_enabled,
  1883. qdf_ipa_wdi_hdl_t hdl)
  1884. {
  1885. qdf_ipa_wdi_reg_intf_in_params_t in;
  1886. qdf_ipa_wdi_hdr_info_t hdr_info;
  1887. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1888. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1889. int ret = -EINVAL;
  1890. qdf_mem_zero(&in, sizeof(qdf_ipa_wdi_reg_intf_in_params_t));
  1891. dp_debug("Add Partial hdr: %s, "QDF_MAC_ADDR_FMT, ifname,
  1892. QDF_MAC_ADDR_REF(mac_addr));
  1893. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1894. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1895. /* IPV4 header */
  1896. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1897. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1898. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1899. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = WLAN_IPA_HDR_L2_ETHERNET;
  1900. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1901. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1902. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1903. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1904. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1905. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1906. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1907. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = WLAN_IPA_META_DATA_MASK;
  1908. QDF_IPA_WDI_REG_INTF_IN_PARAMS_HANDLE(&in) = hdl;
  1909. dp_ipa_setup_iface_session_id(&in, session_id);
  1910. /* IPV6 header */
  1911. if (is_ipv6_enabled) {
  1912. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1913. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1914. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1915. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1916. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1917. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1918. }
  1919. dp_debug("registering for session_id: %u", session_id);
  1920. ret = qdf_ipa_wdi_reg_intf(&in);
  1921. if (ret) {
  1922. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1923. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1924. __func__, ret);
  1925. return QDF_STATUS_E_FAILURE;
  1926. }
  1927. return QDF_STATUS_SUCCESS;
  1928. }
  1929. #else /* !CONFIG_IPA_WDI_UNIFIED_API */
  1930. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1931. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1932. void *ipa_wdi_meter_notifier_cb,
  1933. uint32_t ipa_desc_size, void *ipa_priv,
  1934. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1935. uint32_t *rx_pipe_handle)
  1936. {
  1937. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1938. struct dp_pdev *pdev =
  1939. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1940. struct dp_ipa_resources *ipa_res;
  1941. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1942. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1943. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1944. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1945. struct tcl_data_cmd *tcl_desc_ptr;
  1946. uint8_t *desc_addr;
  1947. uint32_t desc_size;
  1948. int ret;
  1949. if (!pdev) {
  1950. dp_err("Invalid instance");
  1951. return QDF_STATUS_E_FAILURE;
  1952. }
  1953. ipa_res = &pdev->ipa_resource;
  1954. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1955. return QDF_STATUS_SUCCESS;
  1956. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1957. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1958. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1959. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1960. /* TX PIPE */
  1961. /**
  1962. * Transfer Ring: WBM Ring
  1963. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1964. * Event Ring: TCL ring
  1965. * Event Ring Doorbell PA: TCL Head Pointer Address
  1966. */
  1967. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1968. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1969. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1970. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1971. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1972. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1973. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1974. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1975. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1976. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1977. ipa_res->tx_comp_ring_base_paddr;
  1978. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1979. ipa_res->tx_comp_ring_size;
  1980. /* WBM Tail Pointer Address */
  1981. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1982. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1983. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1984. ipa_res->tx_ring_base_paddr;
  1985. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1986. /* TCL Head Pointer Address */
  1987. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1988. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1989. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1990. ipa_res->tx_num_alloc_buffer;
  1991. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1992. /* Preprogram TCL descriptor */
  1993. desc_addr =
  1994. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1995. desc_size = sizeof(struct tcl_data_cmd);
  1996. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1997. tcl_desc_ptr = (struct tcl_data_cmd *)
  1998. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1999. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  2000. HAL_RX_BUF_RBM_SW2_BM;
  2001. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  2002. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  2003. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  2004. /* RX PIPE */
  2005. /**
  2006. * Transfer Ring: REO Ring
  2007. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  2008. * Event Ring: FW ring
  2009. * Event Ring Doorbell PA: FW Head Pointer Address
  2010. */
  2011. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  2012. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  2013. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  2014. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  2015. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  2016. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  2017. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  2018. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  2019. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  2020. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  2021. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  2022. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  2023. ipa_res->rx_rdy_ring_base_paddr;
  2024. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  2025. ipa_res->rx_rdy_ring_size;
  2026. /* REO Tail Pointer Address */
  2027. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  2028. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  2029. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  2030. ipa_res->rx_refill_ring_base_paddr;
  2031. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  2032. ipa_res->rx_refill_ring_size;
  2033. /* FW Head Pointer Address */
  2034. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  2035. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  2036. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = soc->rx_pkt_tlv_size +
  2037. L3_HEADER_PADDING;
  2038. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  2039. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  2040. /* Connect WDI IPA PIPE */
  2041. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  2042. if (ret) {
  2043. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2044. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  2045. __func__, ret);
  2046. return QDF_STATUS_E_FAILURE;
  2047. }
  2048. /* IPA uC Doorbell registers */
  2049. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2050. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  2051. __func__,
  2052. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  2053. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  2054. ipa_res->tx_comp_doorbell_paddr =
  2055. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  2056. ipa_res->tx_comp_doorbell_vaddr =
  2057. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  2058. ipa_res->rx_ready_doorbell_paddr =
  2059. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  2060. soc->ipa_first_tx_db_access = true;
  2061. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  2062. soc->ipa_rx_buf_map_lock_initialized = true;
  2063. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2064. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2065. __func__,
  2066. "transfer_ring_base_pa",
  2067. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  2068. "transfer_ring_size",
  2069. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  2070. "transfer_ring_doorbell_pa",
  2071. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  2072. "event_ring_base_pa",
  2073. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  2074. "event_ring_size",
  2075. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  2076. "event_ring_doorbell_pa",
  2077. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  2078. "num_pkt_buffers",
  2079. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  2080. "tx_comp_doorbell_paddr",
  2081. (void *)ipa_res->tx_comp_doorbell_paddr);
  2082. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2083. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2084. __func__,
  2085. "transfer_ring_base_pa",
  2086. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  2087. "transfer_ring_size",
  2088. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  2089. "transfer_ring_doorbell_pa",
  2090. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  2091. "event_ring_base_pa",
  2092. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  2093. "event_ring_size",
  2094. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  2095. "event_ring_doorbell_pa",
  2096. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  2097. "num_pkt_buffers",
  2098. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  2099. "tx_comp_doorbell_paddr",
  2100. (void *)ipa_res->rx_ready_doorbell_paddr);
  2101. return QDF_STATUS_SUCCESS;
  2102. }
  2103. /**
  2104. * dp_ipa_setup_iface() - Setup IPA header and register interface
  2105. * @ifname: Interface name
  2106. * @mac_addr: Interface MAC address
  2107. * @prod_client: IPA prod client type
  2108. * @cons_client: IPA cons client type
  2109. * @session_id: Session ID
  2110. * @is_ipv6_enabled: Is IPV6 enabled or not
  2111. * @hdl: IPA handle
  2112. *
  2113. * Return: QDF_STATUS
  2114. */
  2115. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  2116. qdf_ipa_client_type_t prod_client,
  2117. qdf_ipa_client_type_t cons_client,
  2118. uint8_t session_id, bool is_ipv6_enabled,
  2119. qdf_ipa_wdi_hdl_t hdl)
  2120. {
  2121. qdf_ipa_wdi_reg_intf_in_params_t in;
  2122. qdf_ipa_wdi_hdr_info_t hdr_info;
  2123. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  2124. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  2125. int ret = -EINVAL;
  2126. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2127. "%s: Add Partial hdr: %s, "QDF_MAC_ADDR_FMT,
  2128. __func__, ifname, QDF_MAC_ADDR_REF(mac_addr));
  2129. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2130. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  2131. /* IPV4 header */
  2132. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  2133. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  2134. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2135. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  2136. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  2137. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  2138. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  2139. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  2140. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2141. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  2142. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  2143. htonl(session_id << 16);
  2144. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  2145. /* IPV6 header */
  2146. if (is_ipv6_enabled) {
  2147. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  2148. DP_IPA_UC_WLAN_TX_HDR_LEN);
  2149. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  2150. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  2151. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  2152. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2153. }
  2154. ret = qdf_ipa_wdi_reg_intf(&in);
  2155. if (ret) {
  2156. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  2157. ret);
  2158. return QDF_STATUS_E_FAILURE;
  2159. }
  2160. return QDF_STATUS_SUCCESS;
  2161. }
  2162. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  2163. /**
  2164. * dp_ipa_cleanup() - Disconnect IPA pipes
  2165. * @soc_hdl: dp soc handle
  2166. * @pdev_id: dp pdev id
  2167. * @tx_pipe_handle: Tx pipe handle
  2168. * @rx_pipe_handle: Rx pipe handle
  2169. * @hdl: IPA handle
  2170. *
  2171. * Return: QDF_STATUS
  2172. */
  2173. QDF_STATUS dp_ipa_cleanup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2174. uint32_t tx_pipe_handle, uint32_t rx_pipe_handle,
  2175. qdf_ipa_wdi_hdl_t hdl)
  2176. {
  2177. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2178. QDF_STATUS status = QDF_STATUS_SUCCESS;
  2179. struct dp_pdev *pdev;
  2180. int ret;
  2181. ret = qdf_ipa_wdi_disconn_pipes(hdl);
  2182. if (ret) {
  2183. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  2184. ret);
  2185. status = QDF_STATUS_E_FAILURE;
  2186. }
  2187. if (soc->ipa_rx_buf_map_lock_initialized) {
  2188. qdf_spinlock_destroy(&soc->ipa_rx_buf_map_lock);
  2189. soc->ipa_rx_buf_map_lock_initialized = false;
  2190. }
  2191. pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2192. if (qdf_unlikely(!pdev)) {
  2193. dp_err_rl("Invalid pdev for pdev_id %d", pdev_id);
  2194. status = QDF_STATUS_E_FAILURE;
  2195. goto exit;
  2196. }
  2197. dp_ipa_unmap_ring_doorbell_paddr(pdev);
  2198. exit:
  2199. return status;
  2200. }
  2201. /**
  2202. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  2203. * @ifname: Interface name
  2204. * @is_ipv6_enabled: Is IPV6 enabled or not
  2205. * @hdl: IPA handle
  2206. *
  2207. * Return: QDF_STATUS
  2208. */
  2209. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled,
  2210. qdf_ipa_wdi_hdl_t hdl)
  2211. {
  2212. int ret;
  2213. ret = qdf_ipa_wdi_dereg_intf(ifname, hdl);
  2214. if (ret) {
  2215. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2216. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  2217. __func__, ret);
  2218. return QDF_STATUS_E_FAILURE;
  2219. }
  2220. return QDF_STATUS_SUCCESS;
  2221. }
  2222. #ifdef IPA_SET_RESET_TX_DB_PA
  2223. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res) \
  2224. dp_ipa_set_tx_doorbell_paddr((soc), (ipa_res))
  2225. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res) \
  2226. dp_ipa_reset_tx_doorbell_pa((soc), (ipa_res))
  2227. #else
  2228. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res)
  2229. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res)
  2230. #endif
  2231. QDF_STATUS dp_ipa_enable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2232. qdf_ipa_wdi_hdl_t hdl)
  2233. {
  2234. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2235. struct dp_pdev *pdev =
  2236. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2237. struct dp_ipa_resources *ipa_res;
  2238. QDF_STATUS result;
  2239. if (!pdev) {
  2240. dp_err("Invalid instance");
  2241. return QDF_STATUS_E_FAILURE;
  2242. }
  2243. ipa_res = &pdev->ipa_resource;
  2244. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  2245. DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res);
  2246. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  2247. result = qdf_ipa_wdi_enable_pipes(hdl);
  2248. if (result) {
  2249. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2250. "%s: Enable WDI PIPE fail, code %d",
  2251. __func__, result);
  2252. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2253. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2254. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  2255. return QDF_STATUS_E_FAILURE;
  2256. }
  2257. if (soc->ipa_first_tx_db_access) {
  2258. dp_ipa_tx_comp_ring_init_hp(soc, ipa_res);
  2259. soc->ipa_first_tx_db_access = false;
  2260. }
  2261. return QDF_STATUS_SUCCESS;
  2262. }
  2263. QDF_STATUS dp_ipa_disable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2264. qdf_ipa_wdi_hdl_t hdl)
  2265. {
  2266. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2267. struct dp_pdev *pdev =
  2268. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2269. QDF_STATUS result;
  2270. struct dp_ipa_resources *ipa_res;
  2271. if (!pdev) {
  2272. dp_err("Invalid instance");
  2273. return QDF_STATUS_E_FAILURE;
  2274. }
  2275. ipa_res = &pdev->ipa_resource;
  2276. qdf_sleep(TX_COMP_DRAIN_WAIT_TIMEOUT_MS);
  2277. /*
  2278. * Reset the tx completion doorbell address before invoking IPA disable
  2279. * pipes API to ensure that there is no access to IPA tx doorbell
  2280. * address post disable pipes.
  2281. */
  2282. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2283. result = qdf_ipa_wdi_disable_pipes(hdl);
  2284. if (result) {
  2285. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2286. "%s: Disable WDI PIPE fail, code %d",
  2287. __func__, result);
  2288. qdf_assert_always(0);
  2289. return QDF_STATUS_E_FAILURE;
  2290. }
  2291. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2292. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  2293. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  2294. }
  2295. /**
  2296. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  2297. * @client: Client type
  2298. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  2299. * @hdl: IPA handle
  2300. *
  2301. * Return: QDF_STATUS
  2302. */
  2303. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps,
  2304. qdf_ipa_wdi_hdl_t hdl)
  2305. {
  2306. qdf_ipa_wdi_perf_profile_t profile;
  2307. QDF_STATUS result;
  2308. profile.client = client;
  2309. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  2310. result = qdf_ipa_wdi_set_perf_profile(hdl, &profile);
  2311. if (result) {
  2312. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2313. "%s: ipa_wdi_set_perf_profile fail, code %d",
  2314. __func__, result);
  2315. return QDF_STATUS_E_FAILURE;
  2316. }
  2317. return QDF_STATUS_SUCCESS;
  2318. }
  2319. /**
  2320. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  2321. * @pdev: pdev
  2322. * @vdev: vdev
  2323. * @nbuf: skb
  2324. *
  2325. * Return: nbuf if TX fails and NULL if TX succeeds
  2326. */
  2327. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  2328. struct dp_vdev *vdev,
  2329. qdf_nbuf_t nbuf)
  2330. {
  2331. struct dp_peer *vdev_peer;
  2332. uint16_t len;
  2333. vdev_peer = dp_vdev_bss_peer_ref_n_get(pdev->soc, vdev, DP_MOD_ID_IPA);
  2334. if (qdf_unlikely(!vdev_peer))
  2335. return nbuf;
  2336. if (qdf_unlikely(!vdev_peer->txrx_peer)) {
  2337. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2338. return nbuf;
  2339. }
  2340. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  2341. len = qdf_nbuf_len(nbuf);
  2342. if (dp_tx_send((struct cdp_soc_t *)pdev->soc, vdev->vdev_id, nbuf)) {
  2343. DP_PEER_PER_PKT_STATS_INC_PKT(vdev_peer->txrx_peer,
  2344. rx.intra_bss.fail, 1, len);
  2345. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2346. return nbuf;
  2347. }
  2348. DP_PEER_PER_PKT_STATS_INC_PKT(vdev_peer->txrx_peer,
  2349. rx.intra_bss.pkts, 1, len);
  2350. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2351. return NULL;
  2352. }
  2353. bool dp_ipa_rx_intrabss_fwd(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2354. qdf_nbuf_t nbuf, bool *fwd_success)
  2355. {
  2356. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2357. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  2358. DP_MOD_ID_IPA);
  2359. struct dp_pdev *pdev;
  2360. struct dp_peer *da_peer;
  2361. struct dp_peer *sa_peer;
  2362. qdf_nbuf_t nbuf_copy;
  2363. uint8_t da_is_bcmc;
  2364. struct ethhdr *eh;
  2365. bool status = false;
  2366. *fwd_success = false; /* set default as failure */
  2367. /*
  2368. * WDI 3.0 skb->cb[] info from IPA driver
  2369. * skb->cb[0] = vdev_id
  2370. * skb->cb[1].bit#1 = da_is_bcmc
  2371. */
  2372. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  2373. if (qdf_unlikely(!vdev))
  2374. return false;
  2375. pdev = vdev->pdev;
  2376. if (qdf_unlikely(!pdev))
  2377. goto out;
  2378. /* no fwd for station mode and just pass up to stack */
  2379. if (vdev->opmode == wlan_op_mode_sta)
  2380. goto out;
  2381. if (da_is_bcmc) {
  2382. nbuf_copy = qdf_nbuf_copy(nbuf);
  2383. if (!nbuf_copy)
  2384. goto out;
  2385. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  2386. qdf_nbuf_free(nbuf_copy);
  2387. else
  2388. *fwd_success = true;
  2389. /* return false to pass original pkt up to stack */
  2390. goto out;
  2391. }
  2392. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  2393. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  2394. goto out;
  2395. da_peer = dp_peer_find_hash_find(soc, eh->h_dest, 0, vdev->vdev_id,
  2396. DP_MOD_ID_IPA);
  2397. if (!da_peer)
  2398. goto out;
  2399. dp_peer_unref_delete(da_peer, DP_MOD_ID_IPA);
  2400. sa_peer = dp_peer_find_hash_find(soc, eh->h_source, 0, vdev->vdev_id,
  2401. DP_MOD_ID_IPA);
  2402. if (!sa_peer)
  2403. goto out;
  2404. dp_peer_unref_delete(sa_peer, DP_MOD_ID_IPA);
  2405. /*
  2406. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  2407. * Need to add skb to internal tracking table to avoid nbuf memory
  2408. * leak check for unallocated skb.
  2409. */
  2410. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  2411. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  2412. qdf_nbuf_free(nbuf);
  2413. else
  2414. *fwd_success = true;
  2415. status = true;
  2416. out:
  2417. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_IPA);
  2418. return status;
  2419. }
  2420. #ifdef MDM_PLATFORM
  2421. bool dp_ipa_is_mdm_platform(void)
  2422. {
  2423. return true;
  2424. }
  2425. #else
  2426. bool dp_ipa_is_mdm_platform(void)
  2427. {
  2428. return false;
  2429. }
  2430. #endif
  2431. /**
  2432. * dp_ipa_frag_nbuf_linearize - linearize nbuf for IPA
  2433. * @soc: soc
  2434. * @nbuf: source skb
  2435. *
  2436. * Return: new nbuf if success and otherwise NULL
  2437. */
  2438. static qdf_nbuf_t dp_ipa_frag_nbuf_linearize(struct dp_soc *soc,
  2439. qdf_nbuf_t nbuf)
  2440. {
  2441. uint8_t *src_nbuf_data;
  2442. uint8_t *dst_nbuf_data;
  2443. qdf_nbuf_t dst_nbuf;
  2444. qdf_nbuf_t temp_nbuf = nbuf;
  2445. uint32_t nbuf_len = qdf_nbuf_len(nbuf);
  2446. bool is_nbuf_head = true;
  2447. uint32_t copy_len = 0;
  2448. dst_nbuf = qdf_nbuf_alloc(soc->osdev, RX_DATA_BUFFER_SIZE,
  2449. RX_BUFFER_RESERVATION,
  2450. RX_DATA_BUFFER_ALIGNMENT, FALSE);
  2451. if (!dst_nbuf) {
  2452. dp_err_rl("nbuf allocate fail");
  2453. return NULL;
  2454. }
  2455. if ((nbuf_len + L3_HEADER_PADDING) > RX_DATA_BUFFER_SIZE) {
  2456. qdf_nbuf_free(dst_nbuf);
  2457. dp_err_rl("nbuf is jumbo data");
  2458. return NULL;
  2459. }
  2460. /* prepeare to copy all data into new skb */
  2461. dst_nbuf_data = qdf_nbuf_data(dst_nbuf);
  2462. while (temp_nbuf) {
  2463. src_nbuf_data = qdf_nbuf_data(temp_nbuf);
  2464. /* first head nbuf */
  2465. if (is_nbuf_head) {
  2466. qdf_mem_copy(dst_nbuf_data, src_nbuf_data,
  2467. soc->rx_pkt_tlv_size);
  2468. /* leave extra 2 bytes L3_HEADER_PADDING */
  2469. dst_nbuf_data += (soc->rx_pkt_tlv_size +
  2470. L3_HEADER_PADDING);
  2471. src_nbuf_data += soc->rx_pkt_tlv_size;
  2472. copy_len = qdf_nbuf_headlen(temp_nbuf) -
  2473. soc->rx_pkt_tlv_size;
  2474. temp_nbuf = qdf_nbuf_get_ext_list(temp_nbuf);
  2475. is_nbuf_head = false;
  2476. } else {
  2477. copy_len = qdf_nbuf_len(temp_nbuf);
  2478. temp_nbuf = qdf_nbuf_queue_next(temp_nbuf);
  2479. }
  2480. qdf_mem_copy(dst_nbuf_data, src_nbuf_data, copy_len);
  2481. dst_nbuf_data += copy_len;
  2482. }
  2483. qdf_nbuf_set_len(dst_nbuf, nbuf_len);
  2484. /* copy is done, free original nbuf */
  2485. qdf_nbuf_free(nbuf);
  2486. return dst_nbuf;
  2487. }
  2488. /**
  2489. * dp_ipa_handle_rx_reo_reinject - Handle RX REO reinject skb buffer
  2490. * @soc: soc
  2491. * @nbuf: skb
  2492. *
  2493. * Return: nbuf if success and otherwise NULL
  2494. */
  2495. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  2496. {
  2497. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  2498. return nbuf;
  2499. /* WLAN IPA is run-time disabled */
  2500. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  2501. return nbuf;
  2502. if (!qdf_nbuf_is_frag(nbuf))
  2503. return nbuf;
  2504. /* linearize skb for IPA */
  2505. return dp_ipa_frag_nbuf_linearize(soc, nbuf);
  2506. }
  2507. QDF_STATUS dp_ipa_tx_buf_smmu_mapping(
  2508. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2509. {
  2510. QDF_STATUS ret;
  2511. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2512. struct dp_pdev *pdev =
  2513. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2514. if (!pdev) {
  2515. dp_err("%s invalid instance", __func__);
  2516. return QDF_STATUS_E_FAILURE;
  2517. }
  2518. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2519. dp_debug("SMMU S1 disabled");
  2520. return QDF_STATUS_SUCCESS;
  2521. }
  2522. ret = __dp_ipa_tx_buf_smmu_mapping(soc, pdev, true);
  2523. if (ret)
  2524. return ret;
  2525. ret = dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, true);
  2526. if (ret)
  2527. __dp_ipa_tx_buf_smmu_mapping(soc, pdev, false);
  2528. return ret;
  2529. }
  2530. QDF_STATUS dp_ipa_tx_buf_smmu_unmapping(
  2531. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2532. {
  2533. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2534. struct dp_pdev *pdev =
  2535. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2536. if (!pdev) {
  2537. dp_err("%s invalid instance", __func__);
  2538. return QDF_STATUS_E_FAILURE;
  2539. }
  2540. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2541. dp_debug("SMMU S1 disabled");
  2542. return QDF_STATUS_SUCCESS;
  2543. }
  2544. if (__dp_ipa_tx_buf_smmu_mapping(soc, pdev, false) ||
  2545. dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, false))
  2546. return QDF_STATUS_E_FAILURE;
  2547. return QDF_STATUS_SUCCESS;
  2548. }
  2549. #ifdef IPA_WDS_EASYMESH_FEATURE
  2550. QDF_STATUS dp_ipa_ast_create(struct cdp_soc_t *soc_hdl,
  2551. qdf_ipa_ast_info_type_t *data)
  2552. {
  2553. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2554. uint8_t *rx_tlv_hdr;
  2555. struct dp_peer *peer;
  2556. struct hal_rx_msdu_metadata msdu_metadata;
  2557. qdf_ipa_ast_info_type_t *ast_info;
  2558. if (!data) {
  2559. dp_err("Data is NULL !!!");
  2560. return QDF_STATUS_E_FAILURE;
  2561. }
  2562. ast_info = data;
  2563. rx_tlv_hdr = qdf_nbuf_data(ast_info->skb);
  2564. peer = dp_peer_get_ref_by_id(soc, ast_info->ta_peer_id,
  2565. DP_MOD_ID_IPA);
  2566. if (!peer) {
  2567. dp_err("Peer is NULL !!!!");
  2568. return QDF_STATUS_E_FAILURE;
  2569. }
  2570. hal_rx_msdu_metadata_get(soc->hal_soc, rx_tlv_hdr, &msdu_metadata);
  2571. dp_rx_ipa_wds_srcport_learn(soc, peer, ast_info->skb, msdu_metadata,
  2572. ast_info->mac_addr_ad4_valid,
  2573. ast_info->first_msdu_in_mpdu_flag);
  2574. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  2575. return QDF_STATUS_SUCCESS;
  2576. }
  2577. #endif
  2578. #endif