sde_kms.c 129 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <drm/drm_panel.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/dma-buf.h>
  26. #include <linux/memblock.h>
  27. #include <linux/soc/qcom/panel_event_notifier.h>
  28. #include <drm/drm_atomic_uapi.h>
  29. #include <drm/drm_probe_helper.h>
  30. #include "msm_drv.h"
  31. #include "msm_mmu.h"
  32. #include "msm_gem.h"
  33. #include "dsi_display.h"
  34. #include "dsi_drm.h"
  35. #include "sde_wb.h"
  36. #include "dp_display.h"
  37. #include "dp_drm.h"
  38. #include "dp_mst_drm.h"
  39. #include "sde_kms.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_formats.h"
  42. #include "sde_hw_vbif.h"
  43. #include "sde_vbif.h"
  44. #include "sde_encoder.h"
  45. #include "sde_plane.h"
  46. #include "sde_crtc.h"
  47. #include "sde_color_processing.h"
  48. #include "sde_reg_dma.h"
  49. #include "sde_connector.h"
  50. #include "sde_vm.h"
  51. #include <linux/qcom_scm.h>
  52. #include <linux/qcom-iommu-util.h>
  53. #include "soc/qcom/secure_buffer.h"
  54. #include <linux/qtee_shmbridge.h>
  55. #ifdef CONFIG_DRM_SDE_VM
  56. #include <linux/gunyah/gh_irq_lend.h>
  57. #endif
  58. #define CREATE_TRACE_POINTS
  59. #include "sde_trace.h"
  60. /* defines for secure channel call */
  61. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  62. #define MDP_DEVICE_ID 0x1A
  63. #define DEMURA_REGION_NAME_MAX 32
  64. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  65. static const char * const iommu_ports[] = {
  66. "mdp_0",
  67. };
  68. /**
  69. * Controls size of event log buffer. Specified as a power of 2.
  70. */
  71. #define SDE_EVTLOG_SIZE 1024
  72. /*
  73. * To enable overall DRM driver logging
  74. * # echo 0x2 > /sys/module/drm/parameters/debug
  75. *
  76. * To enable DRM driver h/w logging
  77. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  78. *
  79. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  80. */
  81. #define SDE_DEBUGFS_DIR "msm_sde"
  82. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  83. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  84. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  85. /**
  86. * sdecustom - enable certain driver customizations for sde clients
  87. * Enabling this modifies the standard DRM behavior slightly and assumes
  88. * that the clients have specific knowledge about the modifications that
  89. * are involved, so don't enable this unless you know what you're doing.
  90. *
  91. * Parts of the driver that are affected by this setting may be located by
  92. * searching for invocations of the 'sde_is_custom_client()' function.
  93. *
  94. * This is disabled by default.
  95. */
  96. static bool sdecustom = true;
  97. module_param(sdecustom, bool, 0400);
  98. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  99. static int sde_kms_hw_init(struct msm_kms *kms);
  100. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  101. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  102. static int _sde_kms_register_events(struct msm_kms *kms,
  103. struct drm_mode_object *obj, u32 event, bool en);
  104. bool sde_is_custom_client(void)
  105. {
  106. return sdecustom;
  107. }
  108. #ifdef CONFIG_DEBUG_FS
  109. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  110. {
  111. struct msm_drm_private *priv;
  112. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  113. return NULL;
  114. priv = sde_kms->dev->dev_private;
  115. return priv->debug_root;
  116. }
  117. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  118. {
  119. void *p;
  120. int rc;
  121. void *debugfs_root;
  122. p = sde_hw_util_get_log_mask_ptr();
  123. if (!sde_kms || !p)
  124. return -EINVAL;
  125. debugfs_root = sde_debugfs_get_root(sde_kms);
  126. if (!debugfs_root)
  127. return -EINVAL;
  128. /* allow debugfs_root to be NULL */
  129. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  130. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  131. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  132. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  133. if (rc) {
  134. SDE_ERROR("failed to init perf %d\n", rc);
  135. return rc;
  136. }
  137. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  138. if (sde_kms->catalog->qdss_count)
  139. debugfs_create_u32("qdss", 0600, debugfs_root,
  140. (u32 *)&sde_kms->qdss_enabled);
  141. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  142. (u32 *)&sde_kms->pm_suspend_clk_dump);
  143. return 0;
  144. }
  145. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  146. {
  147. struct sde_kms *sde_kms = to_sde_kms(kms);
  148. /* don't need to NULL check debugfs_root */
  149. if (sde_kms) {
  150. sde_debugfs_vbif_destroy(sde_kms);
  151. sde_debugfs_core_irq_destroy(sde_kms);
  152. }
  153. }
  154. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  155. {
  156. int i;
  157. struct device *dev = sde_kms->dev->dev;
  158. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  159. for (i = 0; i < sde_kms->dsi_display_count; i++)
  160. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  161. return 0;
  162. }
  163. #else
  164. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  165. {
  166. return 0;
  167. }
  168. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  169. {
  170. }
  171. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  172. {
  173. return 0;
  174. }
  175. #endif
  176. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  177. struct drm_crtc *crtc)
  178. {
  179. struct drm_encoder *encoder;
  180. struct drm_device *dev;
  181. int ret;
  182. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  183. SDE_ERROR("invalid params\n");
  184. return;
  185. }
  186. if (!crtc->state->enable) {
  187. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  188. return;
  189. }
  190. if (!crtc->state->active) {
  191. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  192. return;
  193. }
  194. dev = crtc->dev;
  195. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  196. if (encoder->crtc != crtc)
  197. continue;
  198. /*
  199. * Video Mode - Wait for VSYNC
  200. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  201. * complete
  202. */
  203. SDE_EVT32_VERBOSE(DRMID(crtc));
  204. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  205. if (ret && ret != -EWOULDBLOCK) {
  206. SDE_ERROR(
  207. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  208. crtc->base.id, encoder->base.id, ret);
  209. break;
  210. }
  211. }
  212. }
  213. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  214. struct drm_crtc *crtc, bool enable)
  215. {
  216. struct drm_device *dev;
  217. struct msm_drm_private *priv;
  218. struct sde_mdss_cfg *sde_cfg;
  219. struct drm_plane *plane;
  220. int i, ret;
  221. dev = sde_kms->dev;
  222. priv = dev->dev_private;
  223. sde_cfg = sde_kms->catalog;
  224. ret = sde_vbif_halt_xin_mask(sde_kms,
  225. sde_cfg->sui_block_xin_mask, enable);
  226. if (ret) {
  227. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  228. return ret;
  229. }
  230. if (enable) {
  231. for (i = 0; i < priv->num_planes; i++) {
  232. plane = priv->planes[i];
  233. sde_plane_secure_ctrl_xin_client(plane, crtc);
  234. }
  235. }
  236. return 0;
  237. }
  238. /**
  239. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  240. * @sde_kms: Pointer to sde_kms struct
  241. * @vimd: switch the stage 2 translation to this VMID
  242. */
  243. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  244. {
  245. struct device dummy = {};
  246. dma_addr_t dma_handle;
  247. uint32_t num_sids;
  248. uint32_t *sec_sid;
  249. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  250. int ret = 0, i;
  251. struct qtee_shm shm;
  252. bool qtee_en = qtee_shmbridge_is_enabled();
  253. phys_addr_t mem_addr;
  254. u64 mem_size;
  255. num_sids = sde_cfg->sec_sid_mask_count;
  256. if (!num_sids) {
  257. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  258. return -EINVAL;
  259. }
  260. if (qtee_en) {
  261. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  262. &shm);
  263. if (ret)
  264. return -ENOMEM;
  265. sec_sid = (uint32_t *) shm.vaddr;
  266. mem_addr = shm.paddr;
  267. /**
  268. * SMMUSecureModeSwitch requires the size to be number of SID's
  269. * but shm allocates size in pages. Modify the args as per
  270. * client requirement.
  271. */
  272. mem_size = sizeof(uint32_t) * num_sids;
  273. } else {
  274. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  275. if (!sec_sid)
  276. return -ENOMEM;
  277. mem_addr = virt_to_phys(sec_sid);
  278. mem_size = sizeof(uint32_t) * num_sids;
  279. }
  280. for (i = 0; i < num_sids; i++) {
  281. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  282. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  283. }
  284. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  285. if (ret) {
  286. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  287. goto map_error;
  288. }
  289. set_dma_ops(&dummy, NULL);
  290. dma_handle = dma_map_single(&dummy, sec_sid,
  291. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  292. if (dma_mapping_error(&dummy, dma_handle)) {
  293. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  294. vmid);
  295. goto map_error;
  296. }
  297. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  298. vmid, num_sids, qtee_en);
  299. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  300. mem_size, vmid);
  301. if (ret)
  302. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  303. vmid, ret);
  304. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  305. vmid, qtee_en, num_sids, ret);
  306. dma_unmap_single(&dummy, dma_handle,
  307. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  308. map_error:
  309. if (qtee_en)
  310. qtee_shmbridge_free_shm(&shm);
  311. else
  312. kfree(sec_sid);
  313. return ret;
  314. }
  315. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  316. {
  317. u32 ret;
  318. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  319. return 0;
  320. /* detach_all_contexts */
  321. ret = sde_kms_mmu_detach(sde_kms, false);
  322. if (ret) {
  323. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  324. goto mmu_error;
  325. }
  326. ret = _sde_kms_scm_call(sde_kms, vmid);
  327. if (ret) {
  328. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  329. goto scm_error;
  330. }
  331. return 0;
  332. scm_error:
  333. sde_kms_mmu_attach(sde_kms, false);
  334. mmu_error:
  335. atomic_dec(&sde_kms->detach_all_cb);
  336. return ret;
  337. }
  338. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  339. u32 old_vmid)
  340. {
  341. u32 ret;
  342. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  343. return 0;
  344. ret = _sde_kms_scm_call(sde_kms, vmid);
  345. if (ret) {
  346. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  347. goto scm_error;
  348. }
  349. /* attach_all_contexts */
  350. ret = sde_kms_mmu_attach(sde_kms, false);
  351. if (ret) {
  352. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  353. goto mmu_error;
  354. }
  355. return 0;
  356. mmu_error:
  357. _sde_kms_scm_call(sde_kms, old_vmid);
  358. scm_error:
  359. atomic_inc(&sde_kms->detach_all_cb);
  360. return ret;
  361. }
  362. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  363. {
  364. u32 ret;
  365. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  366. return 0;
  367. /* detach secure_context */
  368. ret = sde_kms_mmu_detach(sde_kms, true);
  369. if (ret) {
  370. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  371. goto mmu_error;
  372. }
  373. ret = _sde_kms_scm_call(sde_kms, vmid);
  374. if (ret) {
  375. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  376. goto scm_error;
  377. }
  378. return 0;
  379. scm_error:
  380. sde_kms_mmu_attach(sde_kms, true);
  381. mmu_error:
  382. atomic_dec(&sde_kms->detach_sec_cb);
  383. return ret;
  384. }
  385. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  386. u32 old_vmid)
  387. {
  388. u32 ret;
  389. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  390. return 0;
  391. ret = _sde_kms_scm_call(sde_kms, vmid);
  392. if (ret) {
  393. goto scm_error;
  394. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  395. }
  396. ret = sde_kms_mmu_attach(sde_kms, true);
  397. if (ret) {
  398. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  399. goto mmu_error;
  400. }
  401. return 0;
  402. mmu_error:
  403. _sde_kms_scm_call(sde_kms, old_vmid);
  404. scm_error:
  405. atomic_inc(&sde_kms->detach_sec_cb);
  406. return ret;
  407. }
  408. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  409. struct drm_crtc *crtc, bool enable)
  410. {
  411. int ret;
  412. if (enable) {
  413. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  414. if (ret < 0) {
  415. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  416. return ret;
  417. }
  418. sde_crtc_misr_setup(crtc, true, 1);
  419. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  420. if (ret) {
  421. sde_crtc_misr_setup(crtc, false, 0);
  422. pm_runtime_put_sync(sde_kms->dev->dev);
  423. return ret;
  424. }
  425. } else {
  426. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  427. sde_crtc_misr_setup(crtc, false, 0);
  428. pm_runtime_put_sync(sde_kms->dev->dev);
  429. }
  430. return 0;
  431. }
  432. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  433. bool post_commit)
  434. {
  435. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  436. int old_smmu_state = smmu_state->state;
  437. int ret = 0;
  438. u32 vmid;
  439. if (!sde_kms || !crtc) {
  440. SDE_ERROR("invalid argument(s)\n");
  441. return -EINVAL;
  442. }
  443. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  444. post_commit, smmu_state->sui_misr_state,
  445. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  446. if ((!smmu_state->transition_type) ||
  447. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  448. /* Bail out */
  449. return 0;
  450. /* enable sui misr if requested, before the transition */
  451. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  452. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  453. if (ret) {
  454. smmu_state->sui_misr_state = NONE;
  455. goto end;
  456. }
  457. }
  458. mutex_lock(&sde_kms->secure_transition_lock);
  459. switch (smmu_state->state) {
  460. case DETACH_ALL_REQ:
  461. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  462. if (!ret)
  463. smmu_state->state = DETACHED;
  464. break;
  465. case ATTACH_ALL_REQ:
  466. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  467. VMID_CP_SEC_DISPLAY);
  468. if (!ret) {
  469. smmu_state->state = ATTACHED;
  470. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  471. }
  472. break;
  473. case DETACH_SEC_REQ:
  474. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  475. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  476. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  477. if (!ret)
  478. smmu_state->state = DETACHED_SEC;
  479. break;
  480. case ATTACH_SEC_REQ:
  481. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  482. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  483. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  484. if (!ret) {
  485. smmu_state->state = ATTACHED;
  486. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  487. }
  488. break;
  489. default:
  490. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  491. DRMID(crtc), smmu_state->state,
  492. smmu_state->transition_type);
  493. ret = -EINVAL;
  494. break;
  495. }
  496. mutex_unlock(&sde_kms->secure_transition_lock);
  497. /* disable sui misr if requested, after the transition */
  498. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  499. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  500. if (ret)
  501. goto end;
  502. }
  503. end:
  504. smmu_state->transition_error = false;
  505. if (ret) {
  506. smmu_state->transition_error = true;
  507. SDE_ERROR(
  508. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  509. DRMID(crtc), old_smmu_state, smmu_state->state,
  510. smmu_state->secure_level, ret);
  511. smmu_state->state = smmu_state->prev_state;
  512. smmu_state->secure_level = smmu_state->prev_secure_level;
  513. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  514. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  515. }
  516. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  517. DRMID(crtc), old_smmu_state, smmu_state->state,
  518. smmu_state->secure_level, ret);
  519. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  520. smmu_state->transition_type,
  521. smmu_state->transition_error,
  522. smmu_state->secure_level, smmu_state->prev_secure_level,
  523. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  524. smmu_state->sui_misr_state = NONE;
  525. smmu_state->transition_type = NONE;
  526. return ret;
  527. }
  528. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  529. struct drm_atomic_state *state)
  530. {
  531. struct drm_crtc *crtc;
  532. struct drm_crtc_state *old_crtc_state;
  533. struct drm_plane_state *old_plane_state, *new_plane_state;
  534. struct drm_plane *plane;
  535. struct drm_plane_state *plane_state;
  536. struct sde_kms *sde_kms = to_sde_kms(kms);
  537. struct drm_device *dev = sde_kms->dev;
  538. int i, ops = 0, ret = 0;
  539. bool old_valid_fb = false;
  540. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  541. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  542. if (!crtc->state || !crtc->state->active)
  543. continue;
  544. /*
  545. * It is safe to assume only one active crtc,
  546. * and compatible translation modes on the
  547. * planes staged on this crtc.
  548. * otherwise validation would have failed.
  549. * For this CRTC,
  550. */
  551. /*
  552. * 1. Check if old state on the CRTC has planes
  553. * staged with valid fbs
  554. */
  555. for_each_old_plane_in_state(state, plane, plane_state, i) {
  556. if (!plane_state->crtc)
  557. continue;
  558. if (plane_state->fb) {
  559. old_valid_fb = true;
  560. break;
  561. }
  562. }
  563. /*
  564. * 2.Get the operations needed to be performed before
  565. * secure transition can be initiated.
  566. */
  567. ops = sde_crtc_get_secure_transition_ops(crtc,
  568. old_crtc_state, old_valid_fb);
  569. if (ops < 0) {
  570. SDE_ERROR("invalid secure operations %x\n", ops);
  571. return ops;
  572. }
  573. if (!ops) {
  574. smmu_state->transition_error = false;
  575. goto no_ops;
  576. }
  577. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  578. crtc->base.id, ops, crtc->state);
  579. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  580. /* 3. Perform operations needed for secure transition */
  581. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  582. SDE_DEBUG("wait_for_transfer_done\n");
  583. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  584. }
  585. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  586. SDE_DEBUG("cleanup planes\n");
  587. drm_atomic_helper_cleanup_planes(dev, state);
  588. for_each_oldnew_plane_in_state(state, plane,
  589. old_plane_state, new_plane_state, i)
  590. sde_plane_destroy_fb(old_plane_state);
  591. }
  592. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  593. SDE_DEBUG("secure ctrl\n");
  594. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  595. }
  596. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  597. SDE_DEBUG("prepare planes %d",
  598. crtc->state->plane_mask);
  599. drm_atomic_crtc_for_each_plane(plane,
  600. crtc) {
  601. const struct drm_plane_helper_funcs *funcs;
  602. plane_state = plane->state;
  603. funcs = plane->helper_private;
  604. SDE_DEBUG("psde:%d FB[%u]\n",
  605. plane->base.id,
  606. plane->fb->base.id);
  607. if (!funcs)
  608. continue;
  609. if (funcs->prepare_fb(plane, plane_state)) {
  610. ret = funcs->prepare_fb(plane,
  611. plane_state);
  612. if (ret)
  613. return ret;
  614. }
  615. }
  616. }
  617. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  618. SDE_DEBUG("secure operations completed\n");
  619. }
  620. no_ops:
  621. return 0;
  622. }
  623. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  624. unsigned int splash_buffer_size,
  625. unsigned int ramdump_base,
  626. unsigned int ramdump_buffer_size)
  627. {
  628. unsigned long pfn_start, pfn_end, pfn_idx;
  629. int ret = 0;
  630. if (!mem_addr || !splash_buffer_size) {
  631. SDE_ERROR("invalid params\n");
  632. return -EINVAL;
  633. }
  634. /* leave ramdump memory only if base address matches */
  635. if (ramdump_base == mem_addr &&
  636. ramdump_buffer_size <= splash_buffer_size) {
  637. mem_addr += ramdump_buffer_size;
  638. splash_buffer_size -= ramdump_buffer_size;
  639. }
  640. pfn_start = mem_addr >> PAGE_SHIFT;
  641. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  642. ret = memblock_free(mem_addr, splash_buffer_size);
  643. if (ret) {
  644. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  645. return ret;
  646. }
  647. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  648. free_reserved_page(pfn_to_page(pfn_idx));
  649. return ret;
  650. }
  651. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  652. struct sde_splash_mem *splash)
  653. {
  654. struct msm_mmu *mmu = NULL;
  655. int ret = 0;
  656. if (!sde_kms->aspace[0]) {
  657. SDE_ERROR("aspace not found for sde kms node\n");
  658. return -EINVAL;
  659. }
  660. mmu = sde_kms->aspace[0]->mmu;
  661. if (!mmu) {
  662. SDE_ERROR("mmu not found for aspace\n");
  663. return -EINVAL;
  664. }
  665. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  666. SDE_ERROR("invalid input params for map\n");
  667. return -EINVAL;
  668. }
  669. if (!splash->ref_cnt) {
  670. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  671. splash->splash_buf_base,
  672. splash->splash_buf_size,
  673. IOMMU_READ | IOMMU_NOEXEC);
  674. if (ret)
  675. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  676. }
  677. splash->ref_cnt++;
  678. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  679. splash->splash_buf_base,
  680. splash->splash_buf_size,
  681. splash->ref_cnt);
  682. return ret;
  683. }
  684. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  685. {
  686. int i = 0;
  687. int ret = 0;
  688. struct sde_splash_mem *region;
  689. if (!sde_kms)
  690. return -EINVAL;
  691. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  692. region = sde_kms->splash_data.splash_display[i].splash;
  693. ret = _sde_kms_splash_mem_get(sde_kms, region);
  694. if (ret)
  695. return ret;
  696. /* Demura is optional and need not exist */
  697. region = sde_kms->splash_data.splash_display[i].demura;
  698. if (region) {
  699. ret = _sde_kms_splash_mem_get(sde_kms, region);
  700. if (ret)
  701. return ret;
  702. }
  703. }
  704. return ret;
  705. }
  706. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  707. struct sde_splash_mem *splash)
  708. {
  709. struct msm_mmu *mmu = NULL;
  710. int rc = 0;
  711. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  712. SDE_ERROR("invalid params\n");
  713. return -EINVAL;
  714. }
  715. mmu = sde_kms->aspace[0]->mmu;
  716. if (!splash || !splash->ref_cnt ||
  717. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  718. return -EINVAL;
  719. splash->ref_cnt--;
  720. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  721. splash->splash_buf_base, splash->ref_cnt);
  722. if (!splash->ref_cnt) {
  723. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  724. splash->splash_buf_size);
  725. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  726. splash->splash_buf_size, splash->ramdump_base,
  727. splash->ramdump_size);
  728. splash->splash_buf_base = 0;
  729. splash->splash_buf_size = 0;
  730. }
  731. return rc;
  732. }
  733. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  734. {
  735. int i = 0;
  736. int ret = 0, failure = 0;
  737. struct sde_splash_mem *region;
  738. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  739. return -EINVAL;
  740. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  741. region = sde_kms->splash_data.splash_display[i].splash;
  742. ret = _sde_kms_splash_mem_put(sde_kms, region);
  743. if (ret) {
  744. failure = 1;
  745. pr_err("Error unmapping splash mem for display %d\n",
  746. i);
  747. }
  748. /* Demura is optional and need not exist */
  749. region = sde_kms->splash_data.splash_display[i].demura;
  750. if (region) {
  751. ret = _sde_kms_splash_mem_put(sde_kms, region);
  752. if (ret) {
  753. failure = 1;
  754. pr_err("Error unmapping demura mem for display %d\n",
  755. i);
  756. }
  757. }
  758. }
  759. if (failure)
  760. ret = -EINVAL;
  761. return ret;
  762. }
  763. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  764. struct drm_connector_state *conn_state)
  765. {
  766. int lp_mode, blank;
  767. if (crtc_state->active)
  768. lp_mode = sde_connector_get_property(conn_state,
  769. CONNECTOR_PROP_LP);
  770. else
  771. lp_mode = SDE_MODE_DPMS_OFF;
  772. switch (lp_mode) {
  773. case SDE_MODE_DPMS_ON:
  774. blank = DRM_PANEL_EVENT_UNBLANK;
  775. break;
  776. case SDE_MODE_DPMS_LP1:
  777. case SDE_MODE_DPMS_LP2:
  778. blank = DRM_PANEL_EVENT_BLANK_LP;
  779. break;
  780. case SDE_MODE_DPMS_OFF:
  781. default:
  782. blank = DRM_PANEL_EVENT_BLANK;
  783. break;
  784. }
  785. return blank;
  786. }
  787. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  788. bool is_pre_commit)
  789. {
  790. struct panel_event_notification notification;
  791. struct drm_connector *connector;
  792. struct drm_connector_state *old_conn_state;
  793. struct drm_crtc_state *old_crtc_state;
  794. struct drm_crtc *crtc;
  795. struct sde_connector *c_conn;
  796. int i, old_mode, new_mode, old_fps, new_fps;
  797. enum panel_event_notifier_tag panel_type;
  798. for_each_old_connector_in_state(old_state, connector,
  799. old_conn_state, i) {
  800. crtc = connector->state->crtc ? connector->state->crtc :
  801. old_conn_state->crtc;
  802. if (!crtc)
  803. continue;
  804. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  805. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  806. if (old_conn_state->crtc) {
  807. old_crtc_state = drm_atomic_get_existing_crtc_state(
  808. old_state, old_conn_state->crtc);
  809. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  810. old_mode = _sde_kms_get_blank(old_crtc_state,
  811. old_conn_state);
  812. } else {
  813. old_fps = 0;
  814. old_mode = DRM_PANEL_EVENT_BLANK;
  815. }
  816. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  817. c_conn = to_sde_connector(connector);
  818. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  819. c_conn->panel, crtc->state->active,
  820. old_conn_state->crtc);
  821. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  822. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  823. /* If suspend resume and fps change are happening
  824. * at the same time, give preference to power mode
  825. * changes rather than fps change.
  826. */
  827. if ((old_mode == new_mode) && (old_fps != new_fps))
  828. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  829. if (!c_conn->panel)
  830. continue;
  831. panel_type = sde_encoder_is_primary_display(
  832. connector->encoder) ?
  833. PANEL_EVENT_NOTIFICATION_PRIMARY :
  834. PANEL_EVENT_NOTIFICATION_SECONDARY;
  835. notification.notif_type = new_mode;
  836. notification.panel = c_conn->panel;
  837. notification.notif_data.old_fps = old_fps;
  838. notification.notif_data.new_fps = new_fps;
  839. notification.notif_data.early_trigger = is_pre_commit;
  840. panel_event_notification_trigger(panel_type,
  841. &notification);
  842. }
  843. }
  844. }
  845. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  846. struct drm_atomic_state *state)
  847. {
  848. int i;
  849. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  850. struct drm_crtc *crtc, *vm_crtc = NULL;
  851. struct drm_crtc_state *new_cstate, *old_cstate;
  852. struct sde_crtc_state *vm_cstate;
  853. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  854. if (!new_cstate->active && !old_cstate->active)
  855. continue;
  856. vm_cstate = to_sde_crtc_state(new_cstate);
  857. vm_req = sde_crtc_get_property(vm_cstate,
  858. CRTC_PROP_VM_REQ_STATE);
  859. if (vm_req != VM_REQ_NONE) {
  860. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  861. vm_req, crtc->base.id);
  862. vm_crtc = crtc;
  863. break;
  864. }
  865. }
  866. return vm_crtc;
  867. }
  868. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  869. struct drm_atomic_state *state)
  870. {
  871. struct drm_device *ddev;
  872. struct drm_crtc *crtc;
  873. struct drm_crtc_state *new_cstate;
  874. struct drm_encoder *encoder;
  875. struct drm_connector *connector;
  876. struct sde_vm_ops *vm_ops;
  877. struct sde_crtc_state *cstate;
  878. struct drm_connector_list_iter iter;
  879. enum sde_crtc_vm_req vm_req;
  880. int rc = 0;
  881. ddev = sde_kms->dev;
  882. vm_ops = sde_vm_get_ops(sde_kms);
  883. if (!vm_ops)
  884. return -EINVAL;
  885. crtc = sde_kms_vm_get_vm_crtc(state);
  886. if (!crtc)
  887. return 0;
  888. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  889. cstate = to_sde_crtc_state(new_cstate);
  890. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  891. if (vm_req != VM_REQ_ACQUIRE)
  892. return 0;
  893. /* enable MDSS irq line */
  894. sde_irq_update(&sde_kms->base, true);
  895. /* clear the stale IRQ status bits */
  896. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  897. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  898. /* enable the display path IRQ's */
  899. drm_for_each_encoder_mask(encoder, crtc->dev,
  900. crtc->state->encoder_mask) {
  901. if (sde_encoder_in_clone_mode(encoder))
  902. continue;
  903. sde_encoder_irq_control(encoder, true);
  904. }
  905. /* Schedule ESD work */
  906. drm_connector_list_iter_begin(ddev, &iter);
  907. drm_for_each_connector_iter(connector, &iter)
  908. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  909. sde_connector_schedule_status_work(connector, true);
  910. drm_connector_list_iter_end(&iter);
  911. /* enable vblank events */
  912. drm_crtc_vblank_on(crtc);
  913. sde_dbg_set_hw_ownership_status(true);
  914. /* handle non-SDE pre_acquire */
  915. if (vm_ops->vm_client_post_acquire)
  916. rc = vm_ops->vm_client_post_acquire(sde_kms);
  917. return rc;
  918. }
  919. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  920. struct drm_atomic_state *state)
  921. {
  922. struct drm_device *ddev;
  923. struct drm_plane *plane;
  924. struct drm_crtc *crtc;
  925. struct drm_crtc_state *new_cstate;
  926. struct sde_crtc_state *cstate;
  927. enum sde_crtc_vm_req vm_req;
  928. ddev = sde_kms->dev;
  929. crtc = sde_kms_vm_get_vm_crtc(state);
  930. if (!crtc)
  931. return 0;
  932. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  933. cstate = to_sde_crtc_state(new_cstate);
  934. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  935. if (vm_req != VM_REQ_ACQUIRE)
  936. return 0;
  937. /* Clear the stale IRQ status bits */
  938. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  939. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  940. /* Program the SID's for the trusted VM */
  941. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  942. sde_plane_set_sid(plane, 1);
  943. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  944. sde_dbg_set_hw_ownership_status(true);
  945. return 0;
  946. }
  947. static void sde_kms_prepare_commit(struct msm_kms *kms,
  948. struct drm_atomic_state *state)
  949. {
  950. struct sde_kms *sde_kms;
  951. struct msm_drm_private *priv;
  952. struct drm_device *dev;
  953. struct drm_encoder *encoder;
  954. struct drm_crtc *crtc;
  955. struct drm_crtc_state *cstate;
  956. struct sde_vm_ops *vm_ops;
  957. int i, rc;
  958. if (!kms)
  959. return;
  960. sde_kms = to_sde_kms(kms);
  961. dev = sde_kms->dev;
  962. if (!dev || !dev->dev_private)
  963. return;
  964. priv = dev->dev_private;
  965. SDE_ATRACE_BEGIN("prepare_commit");
  966. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  967. if (rc < 0) {
  968. SDE_ERROR("failed to enable power resources %d\n", rc);
  969. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  970. goto end;
  971. }
  972. if (sde_kms->first_kickoff) {
  973. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  974. sde_kms->first_kickoff = false;
  975. }
  976. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  977. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  978. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  979. SDE_ERROR("crtc:%d, initiating hw reset\n",
  980. DRMID(crtc));
  981. sde_encoder_needs_hw_reset(encoder);
  982. sde_crtc_set_needs_hw_reset(crtc);
  983. }
  984. }
  985. }
  986. /*
  987. * NOTE: for secure use cases we want to apply the new HW
  988. * configuration only after completing preparation for secure
  989. * transitions prepare below if any transtions is required.
  990. */
  991. sde_kms_prepare_secure_transition(kms, state);
  992. vm_ops = sde_vm_get_ops(sde_kms);
  993. if (!vm_ops)
  994. goto end_vm;
  995. if (vm_ops->vm_prepare_commit)
  996. vm_ops->vm_prepare_commit(sde_kms, state);
  997. end_vm:
  998. _sde_kms_drm_check_dpms(state, true);
  999. end:
  1000. SDE_ATRACE_END("prepare_commit");
  1001. }
  1002. static void sde_kms_commit(struct msm_kms *kms,
  1003. struct drm_atomic_state *old_state)
  1004. {
  1005. struct sde_kms *sde_kms;
  1006. struct drm_crtc *crtc;
  1007. struct drm_crtc_state *old_crtc_state;
  1008. int i;
  1009. if (!kms || !old_state)
  1010. return;
  1011. sde_kms = to_sde_kms(kms);
  1012. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1013. SDE_ERROR("power resource is not enabled\n");
  1014. return;
  1015. }
  1016. SDE_ATRACE_BEGIN("sde_kms_commit");
  1017. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1018. if (crtc->state->active) {
  1019. SDE_EVT32(DRMID(crtc), old_state);
  1020. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1021. }
  1022. }
  1023. SDE_ATRACE_END("sde_kms_commit");
  1024. }
  1025. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1026. struct sde_splash_display *splash_display)
  1027. {
  1028. if (!sde_kms || !splash_display ||
  1029. !sde_kms->splash_data.num_splash_displays)
  1030. return;
  1031. if (sde_kms->splash_data.num_splash_regions) {
  1032. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1033. if (splash_display->demura)
  1034. _sde_kms_splash_mem_put(sde_kms,
  1035. splash_display->demura);
  1036. }
  1037. sde_kms->splash_data.num_splash_displays--;
  1038. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1039. sde_kms->splash_data.num_splash_displays);
  1040. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1041. }
  1042. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1043. struct drm_crtc *crtc)
  1044. {
  1045. struct msm_drm_private *priv;
  1046. struct sde_splash_display *splash_display;
  1047. int i;
  1048. if (!sde_kms || !crtc)
  1049. return;
  1050. priv = sde_kms->dev->dev_private;
  1051. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1052. return;
  1053. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1054. sde_kms->splash_data.num_splash_displays);
  1055. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1056. splash_display = &sde_kms->splash_data.splash_display[i];
  1057. if (splash_display->encoder &&
  1058. crtc == splash_display->encoder->crtc)
  1059. break;
  1060. }
  1061. if (i >= MAX_DSI_DISPLAYS)
  1062. return;
  1063. if (splash_display->cont_splash_enabled) {
  1064. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1065. splash_display, false);
  1066. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1067. }
  1068. /* remove the votes if all displays are done with splash */
  1069. if (!sde_kms->splash_data.num_splash_displays) {
  1070. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1071. sde_power_data_bus_set_quota(&priv->phandle, i,
  1072. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1073. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1074. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1075. pm_runtime_put_sync(sde_kms->dev->dev);
  1076. }
  1077. }
  1078. static void sde_kms_cancel_delayed_work(struct drm_crtc *crtc)
  1079. {
  1080. struct drm_connector *connector;
  1081. struct drm_connector_list_iter iter;
  1082. struct drm_encoder *encoder;
  1083. /* Cancel CRTC work */
  1084. sde_crtc_cancel_delayed_work(crtc);
  1085. /* Cancel ESD work */
  1086. drm_connector_list_iter_begin(crtc->dev, &iter);
  1087. drm_for_each_connector_iter(connector, &iter)
  1088. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1089. sde_connector_schedule_status_work(connector, false);
  1090. drm_connector_list_iter_end(&iter);
  1091. /* Cancel Idle-PC work */
  1092. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  1093. if (sde_encoder_in_clone_mode(encoder))
  1094. continue;
  1095. sde_encoder_cancel_delayed_work(encoder);
  1096. }
  1097. }
  1098. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1099. struct drm_atomic_state *state, bool is_primary)
  1100. {
  1101. struct drm_crtc *crtc;
  1102. struct drm_encoder *encoder;
  1103. int rc = 0;
  1104. crtc = sde_kms_vm_get_vm_crtc(state);
  1105. if (!crtc)
  1106. return 0;
  1107. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1108. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1109. sde_kms_cancel_delayed_work(crtc);
  1110. /* disable SDE irq's */
  1111. drm_for_each_encoder_mask(encoder, crtc->dev,
  1112. crtc->state->encoder_mask) {
  1113. if (sde_encoder_in_clone_mode(encoder))
  1114. continue;
  1115. sde_encoder_irq_control(encoder, false);
  1116. }
  1117. if (is_primary) {
  1118. /* disable IRQ line */
  1119. sde_irq_update(&sde_kms->base, false);
  1120. /* disable vblank events */
  1121. drm_crtc_vblank_off(crtc);
  1122. /* reset sw state */
  1123. sde_crtc_reset_sw_state(crtc);
  1124. }
  1125. sde_dbg_set_hw_ownership_status(false);
  1126. return rc;
  1127. }
  1128. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1129. struct drm_atomic_state *state)
  1130. {
  1131. struct sde_vm_ops *vm_ops;
  1132. struct drm_device *ddev;
  1133. struct drm_crtc *crtc;
  1134. struct drm_plane *plane;
  1135. struct sde_crtc_state *cstate;
  1136. struct drm_crtc_state *new_cstate;
  1137. enum sde_crtc_vm_req vm_req;
  1138. int rc = 0;
  1139. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1140. return -EINVAL;
  1141. vm_ops = sde_vm_get_ops(sde_kms);
  1142. ddev = sde_kms->dev;
  1143. crtc = sde_kms_vm_get_vm_crtc(state);
  1144. if (!crtc)
  1145. return 0;
  1146. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1147. cstate = to_sde_crtc_state(new_cstate);
  1148. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1149. if (vm_req != VM_REQ_RELEASE)
  1150. return 0;
  1151. sde_kms_vm_pre_release(sde_kms, state, false);
  1152. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1153. sde_plane_set_sid(plane, 0);
  1154. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1155. sde_vm_lock(sde_kms);
  1156. if (vm_ops->vm_release)
  1157. rc = vm_ops->vm_release(sde_kms);
  1158. sde_vm_unlock(sde_kms);
  1159. return rc;
  1160. }
  1161. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1162. struct drm_atomic_state *state)
  1163. {
  1164. struct sde_vm_ops *vm_ops;
  1165. struct sde_crtc_state *cstate;
  1166. struct drm_crtc *crtc;
  1167. struct drm_crtc_state *new_cstate;
  1168. enum sde_crtc_vm_req vm_req;
  1169. int rc = 0;
  1170. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1171. return -EINVAL;
  1172. vm_ops = sde_vm_get_ops(sde_kms);
  1173. crtc = sde_kms_vm_get_vm_crtc(state);
  1174. if (!crtc)
  1175. return 0;
  1176. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1177. cstate = to_sde_crtc_state(new_cstate);
  1178. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1179. if (vm_req != VM_REQ_RELEASE)
  1180. return 0;
  1181. /* handle SDE pre-release */
  1182. rc = sde_kms_vm_pre_release(sde_kms, state, true);
  1183. if (rc) {
  1184. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1185. goto exit;
  1186. }
  1187. /* properly handoff color processing features */
  1188. sde_cp_crtc_vm_primary_handoff(crtc);
  1189. /* handle non-SDE clients pre-release */
  1190. if (vm_ops->vm_client_pre_release) {
  1191. rc = vm_ops->vm_client_pre_release(sde_kms);
  1192. if (rc) {
  1193. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1194. rc);
  1195. goto exit;
  1196. }
  1197. }
  1198. sde_vm_lock(sde_kms);
  1199. /* release HW */
  1200. if (vm_ops->vm_release) {
  1201. rc = vm_ops->vm_release(sde_kms);
  1202. if (rc)
  1203. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1204. }
  1205. sde_vm_unlock(sde_kms);
  1206. exit:
  1207. return rc;
  1208. }
  1209. static void sde_kms_complete_commit(struct msm_kms *kms,
  1210. struct drm_atomic_state *old_state)
  1211. {
  1212. struct sde_kms *sde_kms;
  1213. struct msm_drm_private *priv;
  1214. struct drm_crtc *crtc;
  1215. struct drm_crtc_state *old_crtc_state;
  1216. struct drm_connector *connector;
  1217. struct drm_connector_state *old_conn_state;
  1218. struct msm_display_conn_params params;
  1219. struct sde_vm_ops *vm_ops;
  1220. int i, rc = 0;
  1221. if (!kms || !old_state)
  1222. return;
  1223. sde_kms = to_sde_kms(kms);
  1224. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1225. return;
  1226. priv = sde_kms->dev->dev_private;
  1227. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1228. SDE_ERROR("power resource is not enabled\n");
  1229. return;
  1230. }
  1231. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1232. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1233. sde_crtc_complete_commit(crtc, old_crtc_state);
  1234. /* complete secure transitions if any */
  1235. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1236. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1237. }
  1238. for_each_old_connector_in_state(old_state, connector,
  1239. old_conn_state, i) {
  1240. struct sde_connector *c_conn;
  1241. c_conn = to_sde_connector(connector);
  1242. if (!c_conn->ops.post_kickoff)
  1243. continue;
  1244. memset(&params, 0, sizeof(params));
  1245. sde_connector_complete_qsync_commit(connector, &params);
  1246. rc = c_conn->ops.post_kickoff(connector, &params);
  1247. if (rc) {
  1248. pr_err("Connector Post kickoff failed rc=%d\n",
  1249. rc);
  1250. }
  1251. }
  1252. vm_ops = sde_vm_get_ops(sde_kms);
  1253. if (vm_ops && vm_ops->vm_post_commit) {
  1254. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1255. if (rc)
  1256. SDE_ERROR("vm post commit failed, rc = %d\n",
  1257. rc);
  1258. }
  1259. _sde_kms_drm_check_dpms(old_state, false);
  1260. pm_runtime_put_sync(sde_kms->dev->dev);
  1261. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1262. _sde_kms_release_splash_resource(sde_kms, crtc);
  1263. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1264. SDE_ATRACE_END("sde_kms_complete_commit");
  1265. }
  1266. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1267. struct drm_crtc *crtc)
  1268. {
  1269. struct drm_encoder *encoder;
  1270. struct drm_device *dev;
  1271. int ret;
  1272. bool cwb_disabling;
  1273. if (!kms || !crtc || !crtc->state) {
  1274. SDE_ERROR("invalid params\n");
  1275. return;
  1276. }
  1277. dev = crtc->dev;
  1278. if (!crtc->state->enable) {
  1279. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1280. return;
  1281. }
  1282. if (!crtc->state->active) {
  1283. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1284. return;
  1285. }
  1286. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1287. SDE_ERROR("power resource is not enabled\n");
  1288. return;
  1289. }
  1290. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1291. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1292. cwb_disabling = false;
  1293. if (encoder->crtc != crtc) {
  1294. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1295. crtc);
  1296. if (!cwb_disabling)
  1297. continue;
  1298. }
  1299. /*
  1300. * Wait for post-flush if necessary to delay before
  1301. * plane_cleanup. For example, wait for vsync in case of video
  1302. * mode panels. This may be a no-op for command mode panels.
  1303. */
  1304. SDE_EVT32_VERBOSE(DRMID(crtc));
  1305. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  1306. if (ret && ret != -EWOULDBLOCK) {
  1307. SDE_ERROR("wait for commit done returned %d\n", ret);
  1308. sde_crtc_request_frame_reset(crtc, encoder);
  1309. break;
  1310. }
  1311. sde_crtc_complete_flip(crtc, NULL);
  1312. if (cwb_disabling)
  1313. sde_encoder_virt_reset(encoder);
  1314. }
  1315. sde_crtc_static_cache_read_kickoff(crtc);
  1316. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1317. }
  1318. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1319. struct drm_atomic_state *old_state)
  1320. {
  1321. struct drm_crtc *crtc;
  1322. struct drm_crtc_state *old_crtc_state;
  1323. int i;
  1324. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1325. SDE_ERROR("invalid argument(s)\n");
  1326. return;
  1327. }
  1328. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1329. /* old_state actually contains updated crtc pointers */
  1330. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1331. if (crtc->state->active || crtc->state->active_changed)
  1332. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1333. }
  1334. SDE_ATRACE_END("sde_kms_prepare_fence");
  1335. }
  1336. /**
  1337. * _sde_kms_get_displays - query for underlying display handles and cache them
  1338. * @sde_kms: Pointer to sde kms structure
  1339. * Returns: Zero on success
  1340. */
  1341. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1342. {
  1343. int rc = -ENOMEM;
  1344. if (!sde_kms) {
  1345. SDE_ERROR("invalid sde kms\n");
  1346. return -EINVAL;
  1347. }
  1348. /* dsi */
  1349. sde_kms->dsi_displays = NULL;
  1350. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1351. if (sde_kms->dsi_display_count) {
  1352. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1353. sizeof(void *),
  1354. GFP_KERNEL);
  1355. if (!sde_kms->dsi_displays) {
  1356. SDE_ERROR("failed to allocate dsi displays\n");
  1357. goto exit_deinit_dsi;
  1358. }
  1359. sde_kms->dsi_display_count =
  1360. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1361. sde_kms->dsi_display_count);
  1362. }
  1363. /* wb */
  1364. sde_kms->wb_displays = NULL;
  1365. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1366. if (sde_kms->wb_display_count) {
  1367. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1368. sizeof(void *),
  1369. GFP_KERNEL);
  1370. if (!sde_kms->wb_displays) {
  1371. SDE_ERROR("failed to allocate wb displays\n");
  1372. goto exit_deinit_wb;
  1373. }
  1374. sde_kms->wb_display_count =
  1375. wb_display_get_displays(sde_kms->wb_displays,
  1376. sde_kms->wb_display_count);
  1377. }
  1378. /* dp */
  1379. sde_kms->dp_displays = NULL;
  1380. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1381. if (sde_kms->dp_display_count) {
  1382. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1383. sizeof(void *), GFP_KERNEL);
  1384. if (!sde_kms->dp_displays) {
  1385. SDE_ERROR("failed to allocate dp displays\n");
  1386. goto exit_deinit_dp;
  1387. }
  1388. sde_kms->dp_display_count =
  1389. dp_display_get_displays(sde_kms->dp_displays,
  1390. sde_kms->dp_display_count);
  1391. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1392. }
  1393. return 0;
  1394. exit_deinit_dp:
  1395. kfree(sde_kms->dp_displays);
  1396. sde_kms->dp_stream_count = 0;
  1397. sde_kms->dp_display_count = 0;
  1398. sde_kms->dp_displays = NULL;
  1399. exit_deinit_wb:
  1400. kfree(sde_kms->wb_displays);
  1401. sde_kms->wb_display_count = 0;
  1402. sde_kms->wb_displays = NULL;
  1403. exit_deinit_dsi:
  1404. kfree(sde_kms->dsi_displays);
  1405. sde_kms->dsi_display_count = 0;
  1406. sde_kms->dsi_displays = NULL;
  1407. return rc;
  1408. }
  1409. /**
  1410. * _sde_kms_release_displays - release cache of underlying display handles
  1411. * @sde_kms: Pointer to sde kms structure
  1412. */
  1413. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1414. {
  1415. if (!sde_kms) {
  1416. SDE_ERROR("invalid sde kms\n");
  1417. return;
  1418. }
  1419. kfree(sde_kms->wb_displays);
  1420. sde_kms->wb_displays = NULL;
  1421. sde_kms->wb_display_count = 0;
  1422. kfree(sde_kms->dsi_displays);
  1423. sde_kms->dsi_displays = NULL;
  1424. sde_kms->dsi_display_count = 0;
  1425. }
  1426. /**
  1427. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1428. * for underlying displays
  1429. * @dev: Pointer to drm device structure
  1430. * @priv: Pointer to private drm device data
  1431. * @sde_kms: Pointer to sde kms structure
  1432. * Returns: Zero on success
  1433. */
  1434. static int _sde_kms_setup_displays(struct drm_device *dev,
  1435. struct msm_drm_private *priv,
  1436. struct sde_kms *sde_kms)
  1437. {
  1438. static const struct sde_connector_ops dsi_ops = {
  1439. .set_info_blob = dsi_conn_set_info_blob,
  1440. .detect = dsi_conn_detect,
  1441. .get_modes = dsi_connector_get_modes,
  1442. .pre_destroy = dsi_connector_put_modes,
  1443. .mode_valid = dsi_conn_mode_valid,
  1444. .get_info = dsi_display_get_info,
  1445. .set_backlight = dsi_display_set_backlight,
  1446. .soft_reset = dsi_display_soft_reset,
  1447. .pre_kickoff = dsi_conn_pre_kickoff,
  1448. .clk_ctrl = dsi_display_clk_ctrl,
  1449. .set_power = dsi_display_set_power,
  1450. .get_mode_info = dsi_conn_get_mode_info,
  1451. .get_dst_format = dsi_display_get_dst_format,
  1452. .post_kickoff = dsi_conn_post_kickoff,
  1453. .check_status = dsi_display_check_status,
  1454. .enable_event = dsi_conn_enable_event,
  1455. .cmd_transfer = dsi_display_cmd_transfer,
  1456. .cont_splash_config = dsi_display_cont_splash_config,
  1457. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1458. .get_panel_vfp = dsi_display_get_panel_vfp,
  1459. .get_default_lms = dsi_display_get_default_lms,
  1460. .cmd_receive = dsi_display_cmd_receive,
  1461. .install_properties = NULL,
  1462. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1463. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1464. .get_qsync_min_fps = dsi_conn_get_qsync_min_fps,
  1465. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1466. .prepare_commit = dsi_conn_prepare_commit,
  1467. .set_submode_info = dsi_conn_set_submode_blob_info,
  1468. .get_num_lm_from_mode = dsi_conn_get_lm_from_mode,
  1469. };
  1470. static const struct sde_connector_ops wb_ops = {
  1471. .post_init = sde_wb_connector_post_init,
  1472. .set_info_blob = sde_wb_connector_set_info_blob,
  1473. .detect = sde_wb_connector_detect,
  1474. .get_modes = sde_wb_connector_get_modes,
  1475. .set_property = sde_wb_connector_set_property,
  1476. .get_info = sde_wb_get_info,
  1477. .soft_reset = NULL,
  1478. .get_mode_info = sde_wb_get_mode_info,
  1479. .get_dst_format = NULL,
  1480. .check_status = NULL,
  1481. .cmd_transfer = NULL,
  1482. .cont_splash_config = NULL,
  1483. .cont_splash_res_disable = NULL,
  1484. .get_panel_vfp = NULL,
  1485. .cmd_receive = NULL,
  1486. .install_properties = NULL,
  1487. .set_dyn_bit_clk = NULL,
  1488. .set_allowed_mode_switch = NULL,
  1489. };
  1490. static const struct sde_connector_ops dp_ops = {
  1491. .post_init = dp_connector_post_init,
  1492. .detect = dp_connector_detect,
  1493. .get_modes = dp_connector_get_modes,
  1494. .atomic_check = dp_connector_atomic_check,
  1495. .mode_valid = dp_connector_mode_valid,
  1496. .get_info = dp_connector_get_info,
  1497. .get_mode_info = dp_connector_get_mode_info,
  1498. .post_open = dp_connector_post_open,
  1499. .check_status = NULL,
  1500. .set_colorspace = dp_connector_set_colorspace,
  1501. .config_hdr = dp_connector_config_hdr,
  1502. .cmd_transfer = NULL,
  1503. .cont_splash_config = NULL,
  1504. .cont_splash_res_disable = NULL,
  1505. .get_panel_vfp = NULL,
  1506. .update_pps = dp_connector_update_pps,
  1507. .cmd_receive = NULL,
  1508. .install_properties = dp_connector_install_properties,
  1509. .set_allowed_mode_switch = NULL,
  1510. .set_dyn_bit_clk = NULL,
  1511. };
  1512. struct msm_display_info info;
  1513. struct drm_encoder *encoder;
  1514. void *display, *connector;
  1515. int i, max_encoders;
  1516. int rc = 0;
  1517. u32 dsc_count = 0, mixer_count = 0;
  1518. u32 max_dp_dsc_count, max_dp_mixer_count;
  1519. if (!dev || !priv || !sde_kms) {
  1520. SDE_ERROR("invalid argument(s)\n");
  1521. return -EINVAL;
  1522. }
  1523. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1524. sde_kms->dp_display_count +
  1525. sde_kms->dp_stream_count;
  1526. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1527. max_encoders = ARRAY_SIZE(priv->encoders);
  1528. SDE_ERROR("capping number of displays to %d", max_encoders);
  1529. }
  1530. /* wb */
  1531. for (i = 0; i < sde_kms->wb_display_count &&
  1532. priv->num_encoders < max_encoders; ++i) {
  1533. display = sde_kms->wb_displays[i];
  1534. encoder = NULL;
  1535. memset(&info, 0x0, sizeof(info));
  1536. rc = sde_wb_get_info(NULL, &info, display);
  1537. if (rc) {
  1538. SDE_ERROR("wb get_info %d failed\n", i);
  1539. continue;
  1540. }
  1541. encoder = sde_encoder_init(dev, &info);
  1542. if (IS_ERR_OR_NULL(encoder)) {
  1543. SDE_ERROR("encoder init failed for wb %d\n", i);
  1544. continue;
  1545. }
  1546. rc = sde_wb_drm_init(display, encoder);
  1547. if (rc) {
  1548. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1549. sde_encoder_destroy(encoder);
  1550. continue;
  1551. }
  1552. connector = sde_connector_init(dev,
  1553. encoder,
  1554. 0,
  1555. display,
  1556. &wb_ops,
  1557. DRM_CONNECTOR_POLL_HPD,
  1558. DRM_MODE_CONNECTOR_VIRTUAL);
  1559. if (connector) {
  1560. priv->encoders[priv->num_encoders++] = encoder;
  1561. priv->connectors[priv->num_connectors++] = connector;
  1562. } else {
  1563. SDE_ERROR("wb %d connector init failed\n", i);
  1564. sde_wb_drm_deinit(display);
  1565. sde_encoder_destroy(encoder);
  1566. }
  1567. }
  1568. /* dsi */
  1569. for (i = 0; i < sde_kms->dsi_display_count &&
  1570. priv->num_encoders < max_encoders; ++i) {
  1571. display = sde_kms->dsi_displays[i];
  1572. encoder = NULL;
  1573. memset(&info, 0x0, sizeof(info));
  1574. rc = dsi_display_get_info(NULL, &info, display);
  1575. if (rc) {
  1576. SDE_ERROR("dsi get_info %d failed\n", i);
  1577. continue;
  1578. }
  1579. encoder = sde_encoder_init(dev, &info);
  1580. if (IS_ERR_OR_NULL(encoder)) {
  1581. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1582. continue;
  1583. }
  1584. rc = dsi_display_drm_bridge_init(display, encoder);
  1585. if (rc) {
  1586. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1587. sde_encoder_destroy(encoder);
  1588. continue;
  1589. }
  1590. connector = sde_connector_init(dev,
  1591. encoder,
  1592. dsi_display_get_drm_panel(display),
  1593. display,
  1594. &dsi_ops,
  1595. DRM_CONNECTOR_POLL_HPD,
  1596. DRM_MODE_CONNECTOR_DSI);
  1597. if (connector) {
  1598. priv->encoders[priv->num_encoders++] = encoder;
  1599. priv->connectors[priv->num_connectors++] = connector;
  1600. } else {
  1601. SDE_ERROR("dsi %d connector init failed\n", i);
  1602. dsi_display_drm_bridge_deinit(display);
  1603. sde_encoder_destroy(encoder);
  1604. continue;
  1605. }
  1606. rc = dsi_display_drm_ext_bridge_init(display,
  1607. encoder, connector);
  1608. if (rc) {
  1609. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1610. dsi_display_drm_bridge_deinit(display);
  1611. sde_connector_destroy(connector);
  1612. sde_encoder_destroy(encoder);
  1613. }
  1614. dsc_count += info.dsc_count;
  1615. mixer_count += info.lm_count;
  1616. if (dsi_display_has_dsc_switch_support(display))
  1617. sde_kms->dsc_switch_support = true;
  1618. }
  1619. if (sde_kms->catalog->allowed_dsc_reservation_switch &&
  1620. !sde_kms->dsc_switch_support) {
  1621. SDE_DEBUG("dsc switch not supported\n");
  1622. sde_kms->catalog->allowed_dsc_reservation_switch = 0;
  1623. }
  1624. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1625. sde_kms->catalog->mixer_count - mixer_count : 0;
  1626. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1627. sde_kms->catalog->dsc_count - dsc_count : 0;
  1628. if (sde_kms->catalog->allowed_dsc_reservation_switch &
  1629. SDE_DP_DSC_RESERVATION_SWITCH)
  1630. max_dp_dsc_count = sde_kms->catalog->dsc_count;
  1631. /* dp */
  1632. for (i = 0; i < sde_kms->dp_display_count &&
  1633. priv->num_encoders < max_encoders; ++i) {
  1634. int idx;
  1635. display = sde_kms->dp_displays[i];
  1636. encoder = NULL;
  1637. memset(&info, 0x0, sizeof(info));
  1638. rc = dp_connector_get_info(NULL, &info, display);
  1639. if (rc) {
  1640. SDE_ERROR("dp get_info %d failed\n", i);
  1641. continue;
  1642. }
  1643. encoder = sde_encoder_init(dev, &info);
  1644. if (IS_ERR_OR_NULL(encoder)) {
  1645. SDE_ERROR("dp encoder init failed %d\n", i);
  1646. continue;
  1647. }
  1648. rc = dp_drm_bridge_init(display, encoder,
  1649. max_dp_mixer_count, max_dp_dsc_count);
  1650. if (rc) {
  1651. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1652. sde_encoder_destroy(encoder);
  1653. continue;
  1654. }
  1655. connector = sde_connector_init(dev,
  1656. encoder,
  1657. NULL,
  1658. display,
  1659. &dp_ops,
  1660. DRM_CONNECTOR_POLL_HPD,
  1661. DRM_MODE_CONNECTOR_DisplayPort);
  1662. if (connector) {
  1663. priv->encoders[priv->num_encoders++] = encoder;
  1664. priv->connectors[priv->num_connectors++] = connector;
  1665. } else {
  1666. SDE_ERROR("dp %d connector init failed\n", i);
  1667. dp_drm_bridge_deinit(display);
  1668. sde_encoder_destroy(encoder);
  1669. }
  1670. /* update display cap to MST_MODE for DP MST encoders */
  1671. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1672. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1673. priv->num_encoders < max_encoders; idx++) {
  1674. info.h_tile_instance[0] = idx;
  1675. encoder = sde_encoder_init(dev, &info);
  1676. if (IS_ERR_OR_NULL(encoder)) {
  1677. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1678. continue;
  1679. }
  1680. rc = dp_mst_drm_bridge_init(display, encoder);
  1681. if (rc) {
  1682. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1683. i, rc);
  1684. sde_encoder_destroy(encoder);
  1685. continue;
  1686. }
  1687. priv->encoders[priv->num_encoders++] = encoder;
  1688. }
  1689. }
  1690. return 0;
  1691. }
  1692. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1693. {
  1694. struct msm_drm_private *priv;
  1695. int i;
  1696. if (!sde_kms) {
  1697. SDE_ERROR("invalid sde_kms\n");
  1698. return;
  1699. } else if (!sde_kms->dev) {
  1700. SDE_ERROR("invalid dev\n");
  1701. return;
  1702. } else if (!sde_kms->dev->dev_private) {
  1703. SDE_ERROR("invalid dev_private\n");
  1704. return;
  1705. }
  1706. priv = sde_kms->dev->dev_private;
  1707. for (i = 0; i < priv->num_crtcs; i++)
  1708. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1709. priv->num_crtcs = 0;
  1710. for (i = 0; i < priv->num_planes; i++)
  1711. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1712. priv->num_planes = 0;
  1713. for (i = 0; i < priv->num_connectors; i++)
  1714. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1715. priv->num_connectors = 0;
  1716. for (i = 0; i < priv->num_encoders; i++)
  1717. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1718. priv->num_encoders = 0;
  1719. _sde_kms_release_displays(sde_kms);
  1720. }
  1721. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1722. {
  1723. struct drm_device *dev;
  1724. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1725. struct drm_crtc *crtc;
  1726. struct msm_drm_private *priv;
  1727. struct sde_mdss_cfg *catalog;
  1728. int primary_planes_idx = 0, i, ret;
  1729. int max_crtc_count;
  1730. u32 sspp_id[MAX_PLANES];
  1731. u32 master_plane_id[MAX_PLANES];
  1732. u32 num_virt_planes = 0;
  1733. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1734. SDE_ERROR("invalid sde_kms\n");
  1735. return -EINVAL;
  1736. }
  1737. dev = sde_kms->dev;
  1738. priv = dev->dev_private;
  1739. catalog = sde_kms->catalog;
  1740. ret = sde_core_irq_domain_add(sde_kms);
  1741. if (ret)
  1742. goto fail_irq;
  1743. /*
  1744. * Query for underlying display drivers, and create connectors,
  1745. * bridges and encoders for them.
  1746. */
  1747. if (!_sde_kms_get_displays(sde_kms))
  1748. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1749. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1750. /* Create the planes */
  1751. for (i = 0; i < catalog->sspp_count; i++) {
  1752. bool primary = true;
  1753. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1754. || primary_planes_idx >= max_crtc_count)
  1755. primary = false;
  1756. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1757. (1UL << max_crtc_count) - 1, 0);
  1758. if (IS_ERR(plane)) {
  1759. SDE_ERROR("sde_plane_init failed\n");
  1760. ret = PTR_ERR(plane);
  1761. goto fail;
  1762. }
  1763. priv->planes[priv->num_planes++] = plane;
  1764. if (primary)
  1765. primary_planes[primary_planes_idx++] = plane;
  1766. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1767. sde_is_custom_client()) {
  1768. int priority =
  1769. catalog->sspp[i].sblk->smart_dma_priority;
  1770. sspp_id[priority - 1] = catalog->sspp[i].id;
  1771. master_plane_id[priority - 1] = plane->base.id;
  1772. num_virt_planes++;
  1773. }
  1774. }
  1775. /* Initialize smart DMA virtual planes */
  1776. for (i = 0; i < num_virt_planes; i++) {
  1777. plane = sde_plane_init(dev, sspp_id[i], false,
  1778. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1779. if (IS_ERR(plane)) {
  1780. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1781. ret = PTR_ERR(plane);
  1782. goto fail;
  1783. }
  1784. priv->planes[priv->num_planes++] = plane;
  1785. }
  1786. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1787. /* Create one CRTC per encoder */
  1788. for (i = 0; i < max_crtc_count; i++) {
  1789. crtc = sde_crtc_init(dev, primary_planes[i]);
  1790. if (IS_ERR(crtc)) {
  1791. ret = PTR_ERR(crtc);
  1792. goto fail;
  1793. }
  1794. priv->crtcs[priv->num_crtcs++] = crtc;
  1795. }
  1796. if (sde_is_custom_client()) {
  1797. /* All CRTCs are compatible with all planes */
  1798. for (i = 0; i < priv->num_planes; i++)
  1799. priv->planes[i]->possible_crtcs =
  1800. (1 << priv->num_crtcs) - 1;
  1801. }
  1802. /* All CRTCs are compatible with all encoders */
  1803. for (i = 0; i < priv->num_encoders; i++)
  1804. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1805. return 0;
  1806. fail:
  1807. _sde_kms_drm_obj_destroy(sde_kms);
  1808. fail_irq:
  1809. sde_core_irq_domain_fini(sde_kms);
  1810. return ret;
  1811. }
  1812. /**
  1813. * sde_kms_timeline_status - provides current timeline status
  1814. * This API should be called without mode config lock.
  1815. * @dev: Pointer to drm device
  1816. */
  1817. void sde_kms_timeline_status(struct drm_device *dev)
  1818. {
  1819. struct drm_crtc *crtc;
  1820. struct drm_connector *conn;
  1821. struct drm_connector_list_iter conn_iter;
  1822. if (!dev) {
  1823. SDE_ERROR("invalid drm device node\n");
  1824. return;
  1825. }
  1826. drm_for_each_crtc(crtc, dev)
  1827. sde_crtc_timeline_status(crtc);
  1828. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1829. /*
  1830. *Probably locked from last close dumping status anyway
  1831. */
  1832. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1833. drm_connector_list_iter_begin(dev, &conn_iter);
  1834. drm_for_each_connector_iter(conn, &conn_iter)
  1835. sde_conn_timeline_status(conn);
  1836. drm_connector_list_iter_end(&conn_iter);
  1837. return;
  1838. }
  1839. mutex_lock(&dev->mode_config.mutex);
  1840. drm_connector_list_iter_begin(dev, &conn_iter);
  1841. drm_for_each_connector_iter(conn, &conn_iter)
  1842. sde_conn_timeline_status(conn);
  1843. drm_connector_list_iter_end(&conn_iter);
  1844. mutex_unlock(&dev->mode_config.mutex);
  1845. }
  1846. static int sde_kms_postinit(struct msm_kms *kms)
  1847. {
  1848. struct sde_kms *sde_kms = to_sde_kms(kms);
  1849. struct drm_device *dev;
  1850. struct drm_crtc *crtc;
  1851. int rc;
  1852. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1853. SDE_ERROR("invalid sde_kms\n");
  1854. return -EINVAL;
  1855. }
  1856. dev = sde_kms->dev;
  1857. rc = _sde_debugfs_init(sde_kms);
  1858. if (rc)
  1859. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1860. drm_for_each_crtc(crtc, dev)
  1861. sde_crtc_post_init(dev, crtc);
  1862. return rc;
  1863. }
  1864. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1865. struct drm_encoder *encoder)
  1866. {
  1867. return rate;
  1868. }
  1869. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1870. struct platform_device *pdev)
  1871. {
  1872. struct drm_device *dev;
  1873. struct msm_drm_private *priv;
  1874. struct sde_vm_ops *vm_ops;
  1875. int i;
  1876. if (!sde_kms || !pdev)
  1877. return;
  1878. dev = sde_kms->dev;
  1879. if (!dev)
  1880. return;
  1881. priv = dev->dev_private;
  1882. if (!priv)
  1883. return;
  1884. if (sde_kms->genpd_init) {
  1885. sde_kms->genpd_init = false;
  1886. pm_genpd_remove(&sde_kms->genpd);
  1887. of_genpd_del_provider(pdev->dev.of_node);
  1888. }
  1889. vm_ops = sde_vm_get_ops(sde_kms);
  1890. if (vm_ops && vm_ops->vm_deinit)
  1891. vm_ops->vm_deinit(sde_kms, vm_ops);
  1892. if (sde_kms->hw_intr)
  1893. sde_hw_intr_destroy(sde_kms->hw_intr);
  1894. sde_kms->hw_intr = NULL;
  1895. if (sde_kms->power_event)
  1896. sde_power_handle_unregister_event(
  1897. &priv->phandle, sde_kms->power_event);
  1898. _sde_kms_release_displays(sde_kms);
  1899. _sde_kms_unmap_all_splash_regions(sde_kms);
  1900. if (sde_kms->catalog) {
  1901. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1902. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1903. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1904. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1905. }
  1906. }
  1907. if (sde_kms->rm_init)
  1908. sde_rm_destroy(&sde_kms->rm);
  1909. sde_kms->rm_init = false;
  1910. if (sde_kms->catalog)
  1911. sde_hw_catalog_deinit(sde_kms->catalog);
  1912. sde_kms->catalog = NULL;
  1913. if (sde_kms->sid)
  1914. msm_iounmap(pdev, sde_kms->sid);
  1915. sde_kms->sid = NULL;
  1916. if (sde_kms->reg_dma)
  1917. msm_iounmap(pdev, sde_kms->reg_dma);
  1918. sde_kms->reg_dma = NULL;
  1919. if (sde_kms->vbif[VBIF_NRT])
  1920. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1921. sde_kms->vbif[VBIF_NRT] = NULL;
  1922. if (sde_kms->vbif[VBIF_RT])
  1923. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1924. sde_kms->vbif[VBIF_RT] = NULL;
  1925. if (sde_kms->mmio)
  1926. msm_iounmap(pdev, sde_kms->mmio);
  1927. sde_kms->mmio = NULL;
  1928. sde_reg_dma_deinit();
  1929. _sde_kms_mmu_destroy(sde_kms);
  1930. }
  1931. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1932. {
  1933. int i;
  1934. if (!sde_kms)
  1935. return -EINVAL;
  1936. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1937. struct msm_mmu *mmu;
  1938. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1939. if (!aspace)
  1940. continue;
  1941. mmu = sde_kms->aspace[i]->mmu;
  1942. if (secure_only &&
  1943. !aspace->mmu->funcs->is_domain_secure(mmu))
  1944. continue;
  1945. /* cleanup aspace before detaching */
  1946. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1947. SDE_DEBUG("Detaching domain:%d\n", i);
  1948. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1949. ARRAY_SIZE(iommu_ports));
  1950. aspace->domain_attached = false;
  1951. }
  1952. return 0;
  1953. }
  1954. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1955. {
  1956. int i;
  1957. if (!sde_kms)
  1958. return -EINVAL;
  1959. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1960. struct msm_mmu *mmu;
  1961. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1962. if (!aspace)
  1963. continue;
  1964. mmu = sde_kms->aspace[i]->mmu;
  1965. if (secure_only &&
  1966. !aspace->mmu->funcs->is_domain_secure(mmu))
  1967. continue;
  1968. SDE_DEBUG("Attaching domain:%d\n", i);
  1969. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1970. ARRAY_SIZE(iommu_ports));
  1971. aspace->domain_attached = true;
  1972. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1973. }
  1974. return 0;
  1975. }
  1976. static void sde_kms_destroy(struct msm_kms *kms)
  1977. {
  1978. struct sde_kms *sde_kms;
  1979. struct drm_device *dev;
  1980. if (!kms) {
  1981. SDE_ERROR("invalid kms\n");
  1982. return;
  1983. }
  1984. sde_kms = to_sde_kms(kms);
  1985. dev = sde_kms->dev;
  1986. if (!dev || !dev->dev) {
  1987. SDE_ERROR("invalid device\n");
  1988. return;
  1989. }
  1990. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1991. kfree(sde_kms);
  1992. }
  1993. static void sde_kms_helper_clear_dim_layers(struct drm_atomic_state *state, struct drm_crtc *crtc)
  1994. {
  1995. struct drm_crtc_state *crtc_state = NULL;
  1996. struct sde_crtc_state *c_state;
  1997. if (!state || !crtc) {
  1998. SDE_ERROR("invalid params\n");
  1999. return;
  2000. }
  2001. crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  2002. c_state = to_sde_crtc_state(crtc_state);
  2003. _sde_crtc_clear_dim_layers_v1(crtc_state);
  2004. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, c_state->dirty);
  2005. }
  2006. static int sde_kms_set_crtc_for_conn(struct drm_device *dev,
  2007. struct drm_encoder *enc, struct drm_atomic_state *state)
  2008. {
  2009. struct drm_connector *conn = NULL;
  2010. struct drm_connector *tmp_conn = NULL;
  2011. struct drm_connector_list_iter conn_iter;
  2012. struct drm_crtc_state *crtc_state = NULL;
  2013. struct drm_connector_state *conn_state = NULL;
  2014. int ret = 0;
  2015. drm_connector_list_iter_begin(dev, &conn_iter);
  2016. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2017. if (enc == tmp_conn->state->best_encoder) {
  2018. conn = tmp_conn;
  2019. break;
  2020. }
  2021. }
  2022. drm_connector_list_iter_end(&conn_iter);
  2023. if (!conn || !enc->crtc) {
  2024. SDE_ERROR("invalid params for enc:%d\n", DRMID(enc));
  2025. return -EINVAL;
  2026. }
  2027. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2028. if (IS_ERR(crtc_state)) {
  2029. ret = PTR_ERR(crtc_state);
  2030. SDE_ERROR("error %d getting crtc %d state\n",
  2031. ret, DRMID(enc->crtc));
  2032. return ret;
  2033. }
  2034. conn_state = drm_atomic_get_connector_state(state, conn);
  2035. if (IS_ERR(conn_state)) {
  2036. ret = PTR_ERR(conn_state);
  2037. SDE_ERROR("error %d getting connector %d state\n",
  2038. ret, DRMID(conn));
  2039. return ret;
  2040. }
  2041. crtc_state->active = true;
  2042. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2043. if (ret)
  2044. SDE_ERROR("error %d setting the crtc\n", ret);
  2045. return ret;
  2046. }
  2047. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  2048. struct drm_atomic_state *state)
  2049. {
  2050. struct drm_plane_state *plane_state;
  2051. int ret = 0;
  2052. plane_state = drm_atomic_get_plane_state(state, plane);
  2053. if (IS_ERR(plane_state)) {
  2054. ret = PTR_ERR(plane_state);
  2055. SDE_ERROR("error %d getting plane %d state\n",
  2056. ret, plane->base.id);
  2057. return;
  2058. }
  2059. plane->old_fb = plane->fb;
  2060. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  2061. ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
  2062. if (ret != 0)
  2063. SDE_ERROR("error %d disabling plane %d\n", ret,
  2064. plane->base.id);
  2065. drm_atomic_set_fb_for_plane(plane_state, NULL);
  2066. }
  2067. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  2068. struct drm_atomic_state *state)
  2069. {
  2070. struct drm_device *dev = sde_kms->dev;
  2071. struct drm_framebuffer *fb, *tfb;
  2072. struct list_head fbs;
  2073. struct drm_plane *plane;
  2074. struct drm_crtc *crtc = NULL;
  2075. unsigned int crtc_mask = 0;
  2076. int ret = 0;
  2077. INIT_LIST_HEAD(&fbs);
  2078. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  2079. if (drm_framebuffer_read_refcount(fb) > 1) {
  2080. list_move_tail(&fb->filp_head, &fbs);
  2081. drm_for_each_plane(plane, dev) {
  2082. if (plane->state && plane->state->fb == fb) {
  2083. if (plane->state->crtc)
  2084. crtc_mask |= drm_crtc_mask(plane->state->crtc);
  2085. _sde_kms_plane_force_remove(plane, state);
  2086. }
  2087. }
  2088. } else {
  2089. list_del_init(&fb->filp_head);
  2090. drm_framebuffer_put(fb);
  2091. }
  2092. }
  2093. if (list_empty(&fbs)) {
  2094. SDE_DEBUG("skip commit as no fb(s)\n");
  2095. return 0;
  2096. }
  2097. drm_for_each_crtc(crtc, dev) {
  2098. if ((crtc_mask & drm_crtc_mask(crtc)) && crtc->state->active) {
  2099. struct drm_encoder *drm_enc;
  2100. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  2101. crtc->state->encoder_mask) {
  2102. ret = sde_kms_set_crtc_for_conn(dev, drm_enc, state);
  2103. if (ret)
  2104. goto error;
  2105. }
  2106. sde_kms_helper_clear_dim_layers(state, crtc);
  2107. }
  2108. }
  2109. SDE_EVT32(state, crtc_mask);
  2110. SDE_DEBUG("null commit after removing all the pipes\n");
  2111. ret = drm_atomic_commit(state);
  2112. error:
  2113. if (ret) {
  2114. /*
  2115. * move the fbs back to original list, so it would be
  2116. * handled during drm_release
  2117. */
  2118. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  2119. list_move_tail(&fb->filp_head, &file->fbs);
  2120. if (ret == -EDEADLK || ret == -ERESTARTSYS)
  2121. SDE_DEBUG("atomic commit failed in preclose, ret:%d\n", ret);
  2122. else
  2123. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  2124. goto end;
  2125. }
  2126. while (!list_empty(&fbs)) {
  2127. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  2128. list_del_init(&fb->filp_head);
  2129. drm_framebuffer_put(fb);
  2130. }
  2131. end:
  2132. return ret;
  2133. }
  2134. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  2135. {
  2136. struct sde_kms *sde_kms = to_sde_kms(kms);
  2137. struct drm_device *dev = sde_kms->dev;
  2138. struct msm_drm_private *priv = dev->dev_private;
  2139. unsigned int i;
  2140. struct drm_atomic_state *state = NULL;
  2141. struct drm_modeset_acquire_ctx ctx;
  2142. int ret = 0;
  2143. /* cancel pending flip event */
  2144. for (i = 0; i < priv->num_crtcs; i++)
  2145. sde_crtc_complete_flip(priv->crtcs[i], file);
  2146. drm_modeset_acquire_init(&ctx, 0);
  2147. retry:
  2148. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2149. if (ret == -EDEADLK) {
  2150. drm_modeset_backoff(&ctx);
  2151. goto retry;
  2152. } else if (WARN_ON(ret)) {
  2153. goto end;
  2154. }
  2155. state = drm_atomic_state_alloc(dev);
  2156. if (!state) {
  2157. ret = -ENOMEM;
  2158. goto end;
  2159. }
  2160. state->acquire_ctx = &ctx;
  2161. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2162. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  2163. if (ret != -EDEADLK && ret != -ERESTARTSYS)
  2164. break;
  2165. drm_atomic_state_clear(state);
  2166. drm_modeset_backoff(&ctx);
  2167. }
  2168. end:
  2169. if (state)
  2170. drm_atomic_state_put(state);
  2171. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  2172. drm_modeset_drop_locks(&ctx);
  2173. drm_modeset_acquire_fini(&ctx);
  2174. }
  2175. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  2176. struct drm_atomic_state *state)
  2177. {
  2178. struct drm_device *dev = sde_kms->dev;
  2179. struct drm_plane *plane;
  2180. struct drm_plane_state *plane_state;
  2181. struct drm_crtc *crtc;
  2182. struct drm_crtc_state *crtc_state;
  2183. struct drm_connector *conn;
  2184. struct drm_connector_state *conn_state;
  2185. struct drm_connector_list_iter conn_iter;
  2186. int ret = 0;
  2187. drm_for_each_plane(plane, dev) {
  2188. plane_state = drm_atomic_get_plane_state(state, plane);
  2189. if (IS_ERR(plane_state)) {
  2190. ret = PTR_ERR(plane_state);
  2191. SDE_ERROR("error %d getting plane %d state\n",
  2192. ret, DRMID(plane));
  2193. return ret;
  2194. }
  2195. ret = sde_plane_helper_reset_custom_properties(plane,
  2196. plane_state);
  2197. if (ret) {
  2198. SDE_ERROR("error %d resetting plane props %d\n",
  2199. ret, DRMID(plane));
  2200. return ret;
  2201. }
  2202. }
  2203. drm_for_each_crtc(crtc, dev) {
  2204. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2205. if (IS_ERR(crtc_state)) {
  2206. ret = PTR_ERR(crtc_state);
  2207. SDE_ERROR("error %d getting crtc %d state\n",
  2208. ret, DRMID(crtc));
  2209. return ret;
  2210. }
  2211. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2212. if (ret) {
  2213. SDE_ERROR("error %d resetting crtc props %d\n",
  2214. ret, DRMID(crtc));
  2215. return ret;
  2216. }
  2217. }
  2218. drm_connector_list_iter_begin(dev, &conn_iter);
  2219. drm_for_each_connector_iter(conn, &conn_iter) {
  2220. conn_state = drm_atomic_get_connector_state(state, conn);
  2221. if (IS_ERR(conn_state)) {
  2222. ret = PTR_ERR(conn_state);
  2223. SDE_ERROR("error %d getting connector %d state\n",
  2224. ret, DRMID(conn));
  2225. return ret;
  2226. }
  2227. ret = sde_connector_helper_reset_custom_properties(conn,
  2228. conn_state);
  2229. if (ret) {
  2230. SDE_ERROR("error %d resetting connector props %d\n",
  2231. ret, DRMID(conn));
  2232. return ret;
  2233. }
  2234. }
  2235. drm_connector_list_iter_end(&conn_iter);
  2236. return ret;
  2237. }
  2238. static void sde_kms_lastclose(struct msm_kms *kms)
  2239. {
  2240. struct sde_kms *sde_kms;
  2241. struct drm_device *dev;
  2242. struct drm_atomic_state *state;
  2243. struct drm_modeset_acquire_ctx ctx;
  2244. int ret;
  2245. if (!kms) {
  2246. SDE_ERROR("invalid argument\n");
  2247. return;
  2248. }
  2249. sde_kms = to_sde_kms(kms);
  2250. dev = sde_kms->dev;
  2251. drm_modeset_acquire_init(&ctx, 0);
  2252. state = drm_atomic_state_alloc(dev);
  2253. if (!state) {
  2254. ret = -ENOMEM;
  2255. goto out_ctx;
  2256. }
  2257. state->acquire_ctx = &ctx;
  2258. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2259. retry:
  2260. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2261. if (ret)
  2262. goto out_state;
  2263. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2264. if (ret)
  2265. goto out_state;
  2266. ret = drm_atomic_commit(state);
  2267. out_state:
  2268. if (ret == -EDEADLK)
  2269. goto backoff;
  2270. drm_atomic_state_put(state);
  2271. out_ctx:
  2272. drm_modeset_drop_locks(&ctx);
  2273. drm_modeset_acquire_fini(&ctx);
  2274. if (ret)
  2275. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2276. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2277. return;
  2278. backoff:
  2279. drm_atomic_state_clear(state);
  2280. drm_modeset_backoff(&ctx);
  2281. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2282. goto retry;
  2283. }
  2284. static int _sde_kms_validate_vm_request(struct drm_atomic_state *state, struct sde_kms *sde_kms,
  2285. enum sde_crtc_vm_req vm_req, bool vm_owns_hw)
  2286. {
  2287. struct drm_crtc *crtc, *active_crtc = NULL, *global_active_crtc = NULL;
  2288. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2289. struct drm_encoder *encoder;
  2290. struct drm_connector *connector;
  2291. struct drm_connector_state *new_connstate;
  2292. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  2293. struct sde_mdss_cfg *catalog = sde_kms->catalog;
  2294. struct sde_connector *sde_conn;
  2295. struct dsi_display *dsi_display;
  2296. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2297. uint32_t crtc_encoder_cnt = 0;
  2298. enum sde_crtc_idle_pc_state idle_pc_state;
  2299. int rc = 0;
  2300. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2301. struct sde_crtc_state *new_state = NULL;
  2302. if (!new_cstate->active && !old_cstate->active)
  2303. continue;
  2304. new_state = to_sde_crtc_state(new_cstate);
  2305. idle_pc_state = sde_crtc_get_property(new_state, CRTC_PROP_IDLE_PC_STATE);
  2306. active_crtc = crtc;
  2307. active_cstate = new_cstate;
  2308. commit_crtc_cnt++;
  2309. }
  2310. list_for_each_entry(crtc, &sde_kms->dev->mode_config.crtc_list, head) {
  2311. if (!crtc->state->active)
  2312. continue;
  2313. global_crtc_cnt++;
  2314. global_active_crtc = crtc;
  2315. }
  2316. if (active_crtc) {
  2317. drm_for_each_encoder_mask(encoder, active_crtc->dev, active_cstate->encoder_mask)
  2318. crtc_encoder_cnt++;
  2319. }
  2320. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2321. int conn_mask = active_cstate->connector_mask;
  2322. if (drm_connector_mask(connector) & conn_mask) {
  2323. sde_conn = to_sde_connector(connector);
  2324. dsi_display = (struct dsi_display *) sde_conn->display;
  2325. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i, dsi_display->type,
  2326. dsi_display->trusted_vm_env);
  2327. SDE_DEBUG("VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d\n",
  2328. dsi_display->name, DRMID(connector), DRMID(active_crtc),
  2329. dsi_display->type, dsi_display->trusted_vm_env);
  2330. break;
  2331. }
  2332. }
  2333. /* Check for single crtc commits only on valid VM requests */
  2334. if (active_crtc && global_active_crtc &&
  2335. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2336. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2337. active_crtc != global_active_crtc)) {
  2338. SDE_ERROR("VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2339. catalog->max_trusted_vm_displays, commit_crtc_cnt, global_crtc_cnt,
  2340. DRMID(active_crtc), DRMID(global_active_crtc));
  2341. return -E2BIG;
  2342. } else if ((vm_req == VM_REQ_RELEASE) &&
  2343. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2344. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2345. /*
  2346. * disable idle-pc before releasing the HW
  2347. * allow only specified number of encoders on a given crtc
  2348. */
  2349. SDE_ERROR("VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2350. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC, crtc_encoder_cnt);
  2351. return -EINVAL;
  2352. }
  2353. if ((vm_req == VM_REQ_ACQUIRE) && !vm_owns_hw) {
  2354. rc = vm_ops->vm_acquire(sde_kms);
  2355. if (rc) {
  2356. SDE_ERROR("VM acquire failed; hw_owner:%d, rc:%d\n", vm_owns_hw, rc);
  2357. return rc;
  2358. }
  2359. if (vm_ops->vm_resource_init)
  2360. rc = vm_ops->vm_resource_init(sde_kms, state);
  2361. }
  2362. return rc;
  2363. }
  2364. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2365. struct drm_atomic_state *state)
  2366. {
  2367. struct sde_kms *sde_kms;
  2368. struct drm_crtc *crtc;
  2369. struct drm_crtc_state *new_cstate, *old_cstate;
  2370. struct sde_vm_ops *vm_ops;
  2371. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2372. int i, rc = 0;
  2373. bool vm_req_active = false;
  2374. bool vm_owns_hw;
  2375. if (!kms || !state)
  2376. return -EINVAL;
  2377. sde_kms = to_sde_kms(kms);
  2378. vm_ops = sde_vm_get_ops(sde_kms);
  2379. if (!vm_ops)
  2380. return 0;
  2381. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw || !vm_ops->vm_acquire)
  2382. return -EINVAL;
  2383. /* check for an active vm request */
  2384. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2385. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2386. if (!new_cstate->active && !old_cstate->active)
  2387. continue;
  2388. new_state = to_sde_crtc_state(new_cstate);
  2389. new_vm_req = sde_crtc_get_property(new_state, CRTC_PROP_VM_REQ_STATE);
  2390. old_state = to_sde_crtc_state(old_cstate);
  2391. old_vm_req = sde_crtc_get_property(old_state, CRTC_PROP_VM_REQ_STATE);
  2392. /* No active request if the transition is from VM_REQ_NONE to VM_REQ_NONE */
  2393. if (old_vm_req || new_vm_req) {
  2394. if (!vm_req_active) {
  2395. sde_vm_lock(sde_kms);
  2396. vm_owns_hw = sde_vm_owns_hw(sde_kms);
  2397. }
  2398. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2399. if (rc) {
  2400. SDE_ERROR(
  2401. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2402. old_vm_req, new_vm_req, vm_owns_hw, rc);
  2403. sde_vm_unlock(sde_kms);
  2404. vm_req_active = false;
  2405. break;
  2406. } else if (old_vm_req == VM_REQ_ACQUIRE && new_vm_req == VM_REQ_NONE) {
  2407. SDE_DEBUG("VM transition valid; ignore further checks\n");
  2408. if (!vm_req_active)
  2409. sde_vm_unlock(sde_kms);
  2410. } else {
  2411. vm_req_active = true;
  2412. }
  2413. }
  2414. }
  2415. /* validate active requests and perform acquire if necessary */
  2416. if (vm_req_active) {
  2417. rc = _sde_kms_validate_vm_request(state, sde_kms, new_vm_req, vm_owns_hw);
  2418. sde_vm_unlock(sde_kms);
  2419. SDE_EVT32(old_vm_req, new_vm_req, vm_req_active, vm_owns_hw, rc);
  2420. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n", old_vm_req, new_vm_req,
  2421. vm_req_active ? vm_owns_hw : -1, rc);
  2422. }
  2423. return rc;
  2424. }
  2425. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2426. struct drm_atomic_state *state)
  2427. {
  2428. struct sde_kms *sde_kms;
  2429. struct drm_device *dev;
  2430. struct drm_crtc *crtc;
  2431. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2432. struct drm_crtc_state *crtc_state;
  2433. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2434. bool sec_session = false, global_sec_session = false;
  2435. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2436. int i;
  2437. if (!kms || !state) {
  2438. return -EINVAL;
  2439. SDE_ERROR("invalid arguments\n");
  2440. }
  2441. sde_kms = to_sde_kms(kms);
  2442. dev = sde_kms->dev;
  2443. /* iterate state object for active secure/non-secure crtc */
  2444. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2445. if (!crtc_state->active)
  2446. continue;
  2447. active_crtc_cnt++;
  2448. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2449. &fb_sec, &fb_sec_dir);
  2450. if (fb_sec_dir)
  2451. sec_session = true;
  2452. cur_crtc = crtc;
  2453. }
  2454. /* iterate global list for active and secure/non-secure crtc */
  2455. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2456. if (!crtc->state->active)
  2457. continue;
  2458. global_active_crtc_cnt++;
  2459. /* update only when crtc is not the same as current crtc */
  2460. if (crtc != cur_crtc) {
  2461. fb_ns = fb_sec = fb_sec_dir = 0;
  2462. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2463. &fb_sec, &fb_sec_dir);
  2464. if (fb_sec_dir)
  2465. global_sec_session = true;
  2466. global_crtc = crtc;
  2467. }
  2468. }
  2469. if (!global_sec_session && !sec_session)
  2470. return 0;
  2471. /*
  2472. * - fail crtc commit, if secure-camera/secure-ui session is
  2473. * in-progress in any other display
  2474. * - fail secure-camera/secure-ui crtc commit, if any other display
  2475. * session is in-progress
  2476. */
  2477. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2478. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2479. SDE_ERROR(
  2480. "crtc%d secure check failed global_active:%d active:%d\n",
  2481. cur_crtc ? cur_crtc->base.id : -1,
  2482. global_active_crtc_cnt, active_crtc_cnt);
  2483. return -EPERM;
  2484. /*
  2485. * As only one crtc is allowed during secure session, the crtc
  2486. * in this commit should match with the global crtc
  2487. */
  2488. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2489. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2490. cur_crtc->base.id, sec_session,
  2491. global_crtc->base.id, global_sec_session);
  2492. return -EPERM;
  2493. }
  2494. return 0;
  2495. }
  2496. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2497. struct drm_atomic_state *state)
  2498. {
  2499. struct drm_crtc *crtc;
  2500. struct drm_crtc_state *new_cstate;
  2501. struct sde_crtc_state *cstate;
  2502. struct sde_vm_ops *vm_ops;
  2503. enum sde_crtc_vm_req vm_req;
  2504. struct sde_kms *sde_kms = to_sde_kms(kms);
  2505. vm_ops = sde_vm_get_ops(sde_kms);
  2506. if (!vm_ops)
  2507. return;
  2508. crtc = sde_kms_vm_get_vm_crtc(state);
  2509. if (!crtc)
  2510. return;
  2511. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2512. cstate = to_sde_crtc_state(new_cstate);
  2513. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2514. if (vm_req != VM_REQ_ACQUIRE)
  2515. return;
  2516. sde_vm_lock(sde_kms);
  2517. if (vm_ops->vm_acquire_fail_handler)
  2518. vm_ops->vm_acquire_fail_handler(sde_kms);
  2519. sde_vm_unlock(sde_kms);
  2520. }
  2521. static int sde_kms_atomic_check(struct msm_kms *kms,
  2522. struct drm_atomic_state *state)
  2523. {
  2524. struct sde_kms *sde_kms;
  2525. struct drm_device *dev;
  2526. int ret;
  2527. if (!kms || !state)
  2528. return -EINVAL;
  2529. sde_kms = to_sde_kms(kms);
  2530. dev = sde_kms->dev;
  2531. SDE_ATRACE_BEGIN("atomic_check");
  2532. if (sde_kms_is_suspend_blocked(dev)) {
  2533. SDE_DEBUG("suspended, skip atomic_check\n");
  2534. ret = -EBUSY;
  2535. goto end;
  2536. }
  2537. ret = sde_kms_check_vm_request(kms, state);
  2538. if (ret) {
  2539. SDE_ERROR("vm switch request checks failed\n");
  2540. goto end;
  2541. }
  2542. ret = drm_atomic_helper_check(dev, state);
  2543. if (ret)
  2544. goto vm_clean_up;
  2545. /*
  2546. * Check if any secure transition(moving CRTC between secure and
  2547. * non-secure state and vice-versa) is allowed or not. when moving
  2548. * to secure state, planes with fb_mode set to dir_translated only can
  2549. * be staged on the CRTC, and only one CRTC can be active during
  2550. * Secure state
  2551. */
  2552. ret = sde_kms_check_secure_transition(kms, state);
  2553. if (ret)
  2554. goto vm_clean_up;
  2555. goto end;
  2556. vm_clean_up:
  2557. sde_kms_vm_res_release(kms, state);
  2558. end:
  2559. SDE_ATRACE_END("atomic_check");
  2560. return ret;
  2561. }
  2562. static struct msm_gem_address_space*
  2563. _sde_kms_get_address_space(struct msm_kms *kms,
  2564. unsigned int domain)
  2565. {
  2566. struct sde_kms *sde_kms;
  2567. if (!kms) {
  2568. SDE_ERROR("invalid kms\n");
  2569. return NULL;
  2570. }
  2571. sde_kms = to_sde_kms(kms);
  2572. if (!sde_kms) {
  2573. SDE_ERROR("invalid sde_kms\n");
  2574. return NULL;
  2575. }
  2576. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2577. return NULL;
  2578. return (sde_kms->aspace[domain] &&
  2579. sde_kms->aspace[domain]->domain_attached) ?
  2580. sde_kms->aspace[domain] : NULL;
  2581. }
  2582. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2583. unsigned int domain)
  2584. {
  2585. struct sde_kms *sde_kms;
  2586. struct msm_gem_address_space *aspace;
  2587. if (!kms) {
  2588. SDE_ERROR("invalid kms\n");
  2589. return NULL;
  2590. }
  2591. sde_kms = to_sde_kms(kms);
  2592. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2593. SDE_ERROR("invalid params\n");
  2594. return NULL;
  2595. }
  2596. aspace = _sde_kms_get_address_space(kms, domain);
  2597. return (aspace && aspace->domain_attached) ?
  2598. msm_gem_get_aspace_device(aspace) : NULL;
  2599. }
  2600. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2601. {
  2602. struct drm_device *dev = NULL;
  2603. struct sde_kms *sde_kms = NULL;
  2604. struct drm_connector *connector = NULL;
  2605. struct drm_connector_list_iter conn_iter;
  2606. struct sde_connector *sde_conn = NULL;
  2607. if (!kms) {
  2608. SDE_ERROR("invalid kms\n");
  2609. return;
  2610. }
  2611. sde_kms = to_sde_kms(kms);
  2612. dev = sde_kms->dev;
  2613. if (!dev) {
  2614. SDE_ERROR("invalid device\n");
  2615. return;
  2616. }
  2617. if (!dev->mode_config.poll_enabled)
  2618. return;
  2619. mutex_lock(&dev->mode_config.mutex);
  2620. drm_connector_list_iter_begin(dev, &conn_iter);
  2621. drm_for_each_connector_iter(connector, &conn_iter) {
  2622. /* Only handle HPD capable connectors. */
  2623. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2624. continue;
  2625. sde_conn = to_sde_connector(connector);
  2626. if (sde_conn->ops.post_open)
  2627. sde_conn->ops.post_open(&sde_conn->base,
  2628. sde_conn->display);
  2629. }
  2630. drm_connector_list_iter_end(&conn_iter);
  2631. mutex_unlock(&dev->mode_config.mutex);
  2632. }
  2633. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2634. struct sde_splash_display *splash_display,
  2635. struct drm_crtc *crtc)
  2636. {
  2637. struct msm_drm_private *priv;
  2638. struct drm_plane *plane;
  2639. struct sde_splash_mem *splash;
  2640. struct sde_splash_mem *demura;
  2641. struct sde_plane_state *pstate;
  2642. struct sde_sspp_index_info *pipe_info;
  2643. enum sde_sspp pipe_id;
  2644. bool is_virtual;
  2645. int i;
  2646. if (!sde_kms || !splash_display || !crtc) {
  2647. SDE_ERROR("invalid input args\n");
  2648. return -EINVAL;
  2649. }
  2650. priv = sde_kms->dev->dev_private;
  2651. pipe_info = &splash_display->pipe_info;
  2652. splash = splash_display->splash;
  2653. demura = splash_display->demura;
  2654. for (i = 0; i < priv->num_planes; i++) {
  2655. plane = priv->planes[i];
  2656. pipe_id = sde_plane_pipe(plane);
  2657. is_virtual = is_sde_plane_virtual(plane);
  2658. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2659. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2660. if (splash && sde_plane_validate_src_addr(plane,
  2661. splash->splash_buf_base,
  2662. splash->splash_buf_size)) {
  2663. if (!demura || sde_plane_validate_src_addr(
  2664. plane, demura->splash_buf_base,
  2665. demura->splash_buf_size)) {
  2666. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2667. pipe_id, DRMID(crtc));
  2668. continue;
  2669. }
  2670. }
  2671. plane->state->crtc = crtc;
  2672. crtc->state->plane_mask |= drm_plane_mask(plane);
  2673. pstate = to_sde_plane_state(plane->state);
  2674. pstate->cont_splash_populated = true;
  2675. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2676. DRMID(crtc), DRMID(plane), is_virtual);
  2677. }
  2678. }
  2679. return 0;
  2680. }
  2681. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2682. struct dsi_display *dsi_display)
  2683. {
  2684. void *display;
  2685. struct drm_encoder *encoder = NULL;
  2686. struct msm_display_info info;
  2687. struct drm_device *dev;
  2688. struct sde_kms *sde_kms;
  2689. struct drm_connector_list_iter conn_iter;
  2690. struct drm_connector *connector = NULL;
  2691. struct sde_connector *sde_conn = NULL;
  2692. int rc = 0;
  2693. sde_kms = to_sde_kms(kms);
  2694. dev = sde_kms->dev;
  2695. display = dsi_display;
  2696. if (dsi_display) {
  2697. if (dsi_display->bridge->base.encoder) {
  2698. encoder = dsi_display->bridge->base.encoder;
  2699. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2700. }
  2701. memset(&info, 0x0, sizeof(info));
  2702. rc = dsi_display_get_info(NULL, &info, display);
  2703. if (rc) {
  2704. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2705. __func__, rc);
  2706. encoder = NULL;
  2707. }
  2708. }
  2709. drm_connector_list_iter_begin(dev, &conn_iter);
  2710. drm_for_each_connector_iter(connector, &conn_iter) {
  2711. struct drm_encoder *c_encoder;
  2712. drm_connector_for_each_possible_encoder(connector,
  2713. c_encoder)
  2714. break;
  2715. if (!c_encoder) {
  2716. SDE_ERROR("c_encoder not found\n");
  2717. return -EINVAL;
  2718. }
  2719. /**
  2720. * Inform cont_splash is disabled to each interface/connector.
  2721. * This is currently supported for DSI interface.
  2722. */
  2723. sde_conn = to_sde_connector(connector);
  2724. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2725. if (!dsi_display || !encoder) {
  2726. sde_conn->ops.cont_splash_res_disable
  2727. (sde_conn->display);
  2728. } else if (c_encoder->base.id == encoder->base.id) {
  2729. /**
  2730. * This handles dual DSI
  2731. * configuration where one DSI
  2732. * interface has cont_splash
  2733. * enabled and the other doesn't.
  2734. */
  2735. sde_conn->ops.cont_splash_res_disable
  2736. (sde_conn->display);
  2737. break;
  2738. }
  2739. }
  2740. }
  2741. drm_connector_list_iter_end(&conn_iter);
  2742. return 0;
  2743. }
  2744. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2745. {
  2746. int i;
  2747. void *display;
  2748. struct dsi_display *dsi_display;
  2749. struct drm_encoder *encoder;
  2750. if (!sde_kms)
  2751. return -EINVAL;
  2752. if (!sde_in_trusted_vm(sde_kms))
  2753. return 0;
  2754. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2755. display = sde_kms->dsi_displays[i];
  2756. dsi_display = (struct dsi_display *)display;
  2757. if (!dsi_display->bridge->base.encoder) {
  2758. SDE_ERROR("no encoder on dsi display:%d", i);
  2759. return -EINVAL;
  2760. }
  2761. encoder = dsi_display->bridge->base.encoder;
  2762. encoder->possible_crtcs = 1 << i;
  2763. SDE_DEBUG(
  2764. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2765. encoder->index, encoder->base.id,
  2766. encoder->name, encoder->possible_crtcs);
  2767. }
  2768. return 0;
  2769. }
  2770. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2771. struct sde_kms *sde_kms, struct drm_connector *connector,
  2772. struct drm_atomic_state *state)
  2773. {
  2774. struct drm_display_mode *mode, *cur_mode = NULL;
  2775. struct drm_crtc *crtc;
  2776. struct drm_crtc_state *new_cstate, *old_cstate;
  2777. u32 i = 0;
  2778. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2779. list_for_each_entry(mode, &connector->modes, head) {
  2780. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2781. cur_mode = mode;
  2782. break;
  2783. }
  2784. }
  2785. } else if (state) {
  2786. /* get the mode from first atomic_check phase for trusted_vm*/
  2787. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2788. new_cstate, i) {
  2789. if (!new_cstate->active && !old_cstate->active)
  2790. continue;
  2791. list_for_each_entry(mode, &connector->modes, head) {
  2792. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2793. cur_mode = mode;
  2794. break;
  2795. }
  2796. }
  2797. }
  2798. }
  2799. return cur_mode;
  2800. }
  2801. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2802. struct drm_atomic_state *state)
  2803. {
  2804. void *display;
  2805. struct dsi_display *dsi_display;
  2806. struct msm_display_info info;
  2807. struct drm_encoder *encoder = NULL;
  2808. struct drm_crtc *crtc = NULL;
  2809. int i, rc = 0;
  2810. struct drm_display_mode *drm_mode = NULL;
  2811. struct drm_device *dev;
  2812. struct msm_drm_private *priv;
  2813. struct sde_kms *sde_kms;
  2814. struct drm_connector_list_iter conn_iter;
  2815. struct drm_connector *connector = NULL;
  2816. struct sde_connector *sde_conn = NULL;
  2817. struct sde_splash_display *splash_display;
  2818. if (!kms) {
  2819. SDE_ERROR("invalid kms\n");
  2820. return -EINVAL;
  2821. }
  2822. sde_kms = to_sde_kms(kms);
  2823. dev = sde_kms->dev;
  2824. if (!dev) {
  2825. SDE_ERROR("invalid device\n");
  2826. return -EINVAL;
  2827. }
  2828. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2829. if (rc) {
  2830. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2831. return -EINVAL;
  2832. }
  2833. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2834. && (!sde_kms->splash_data.num_splash_regions)) ||
  2835. !sde_kms->splash_data.num_splash_displays) {
  2836. DRM_INFO("cont_splash feature not enabled\n");
  2837. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2838. return rc;
  2839. }
  2840. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2841. sde_kms->splash_data.num_splash_displays,
  2842. sde_kms->dsi_display_count);
  2843. /* dsi */
  2844. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2845. struct sde_crtc_state *cstate;
  2846. struct sde_connector_state *conn_state;
  2847. display = sde_kms->dsi_displays[i];
  2848. dsi_display = (struct dsi_display *)display;
  2849. splash_display = &sde_kms->splash_data.splash_display[i];
  2850. if (!splash_display->cont_splash_enabled) {
  2851. SDE_DEBUG("display->name = %s splash not enabled\n",
  2852. dsi_display->name);
  2853. sde_kms_inform_cont_splash_res_disable(kms,
  2854. dsi_display);
  2855. continue;
  2856. }
  2857. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2858. if (dsi_display->bridge->base.encoder) {
  2859. encoder = dsi_display->bridge->base.encoder;
  2860. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2861. }
  2862. memset(&info, 0x0, sizeof(info));
  2863. rc = dsi_display_get_info(NULL, &info, display);
  2864. if (rc) {
  2865. SDE_ERROR("dsi get_info %d failed\n", i);
  2866. encoder = NULL;
  2867. continue;
  2868. }
  2869. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2870. ((info.is_connected) ? "true" : "false"),
  2871. info.display_type);
  2872. if (!encoder) {
  2873. SDE_ERROR("encoder not initialized\n");
  2874. return -EINVAL;
  2875. }
  2876. priv = sde_kms->dev->dev_private;
  2877. encoder->crtc = priv->crtcs[i];
  2878. crtc = encoder->crtc;
  2879. splash_display->encoder = encoder;
  2880. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2881. i, crtc->index, crtc->base.id, encoder->index,
  2882. encoder->base.id);
  2883. mutex_lock(&dev->mode_config.mutex);
  2884. drm_connector_list_iter_begin(dev, &conn_iter);
  2885. drm_for_each_connector_iter(connector, &conn_iter) {
  2886. struct drm_encoder *c_encoder;
  2887. drm_connector_for_each_possible_encoder(connector,
  2888. c_encoder)
  2889. break;
  2890. if (!c_encoder) {
  2891. SDE_ERROR("c_encoder not found\n");
  2892. mutex_unlock(&dev->mode_config.mutex);
  2893. return -EINVAL;
  2894. }
  2895. /**
  2896. * SDE_KMS doesn't attach more than one encoder to
  2897. * a DSI connector. So it is safe to check only with
  2898. * the first encoder entry. Revisit this logic if we
  2899. * ever have to support continuous splash for
  2900. * external displays in MST configuration.
  2901. */
  2902. if (c_encoder->base.id == encoder->base.id)
  2903. break;
  2904. }
  2905. drm_connector_list_iter_end(&conn_iter);
  2906. if (!connector) {
  2907. SDE_ERROR("connector not initialized\n");
  2908. mutex_unlock(&dev->mode_config.mutex);
  2909. return -EINVAL;
  2910. }
  2911. mutex_unlock(&dev->mode_config.mutex);
  2912. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2913. crtc->state->connector_mask = drm_connector_mask(connector);
  2914. connector->state->crtc = crtc;
  2915. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2916. if (!drm_mode) {
  2917. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2918. sde_kms->splash_data.type);
  2919. return -EINVAL;
  2920. }
  2921. SDE_DEBUG(
  2922. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2923. drm_mode->name, drm_mode->type,
  2924. drm_mode->flags, sde_kms->splash_data.type);
  2925. /* Update CRTC drm structure */
  2926. crtc->state->active = true;
  2927. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2928. if (rc) {
  2929. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2930. return rc;
  2931. }
  2932. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2933. drm_mode_copy(&crtc->mode, drm_mode);
  2934. cstate = to_sde_crtc_state(crtc->state);
  2935. cstate->cont_splash_populated = true;
  2936. /* Update encoder structure */
  2937. sde_encoder_update_caps_for_cont_splash(encoder,
  2938. splash_display, true);
  2939. sde_crtc_update_cont_splash_settings(crtc);
  2940. sde_conn = to_sde_connector(connector);
  2941. if (sde_conn && sde_conn->ops.cont_splash_config)
  2942. sde_conn->ops.cont_splash_config(sde_conn->display);
  2943. conn_state = to_sde_connector_state(connector->state);
  2944. conn_state->cont_splash_populated = true;
  2945. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2946. splash_display, crtc);
  2947. if (rc) {
  2948. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2949. return rc;
  2950. }
  2951. }
  2952. return rc;
  2953. }
  2954. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2955. {
  2956. struct sde_kms *sde_kms;
  2957. if (!kms) {
  2958. SDE_ERROR("invalid kms\n");
  2959. return false;
  2960. }
  2961. sde_kms = to_sde_kms(kms);
  2962. return sde_kms->splash_data.num_splash_displays;
  2963. }
  2964. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2965. const struct drm_display_mode *mode,
  2966. const struct msm_resource_caps_info *res, u32 *num_lm)
  2967. {
  2968. struct sde_kms *sde_kms;
  2969. s64 mode_clock_hz = 0;
  2970. s64 max_mdp_clock_hz = 0;
  2971. s64 max_lm_width = 0;
  2972. s64 hdisplay_fp = 0;
  2973. s64 htotal_fp = 0;
  2974. s64 vtotal_fp = 0;
  2975. s64 vrefresh_fp = 0;
  2976. s64 mdp_fudge_factor = 0;
  2977. s64 num_lm_fp = 0;
  2978. s64 lm_clk_fp = 0;
  2979. s64 lm_width_fp = 0;
  2980. int rc = 0;
  2981. if (!num_lm) {
  2982. SDE_ERROR("invalid num_lm pointer\n");
  2983. return -EINVAL;
  2984. }
  2985. /* default to 1 layer mixer */
  2986. *num_lm = 1;
  2987. if (!kms || !mode || !res) {
  2988. SDE_ERROR("invalid input args\n");
  2989. return -EINVAL;
  2990. }
  2991. sde_kms = to_sde_kms(kms);
  2992. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2993. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2994. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2995. htotal_fp = drm_int2fixp(mode->htotal);
  2996. vtotal_fp = drm_int2fixp(mode->vtotal);
  2997. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  2998. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2999. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3000. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  3001. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  3002. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  3003. if (mode_clock_hz > max_mdp_clock_hz ||
  3004. hdisplay_fp > max_lm_width) {
  3005. *num_lm = 0;
  3006. do {
  3007. *num_lm += 2;
  3008. num_lm_fp = drm_int2fixp(*num_lm);
  3009. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  3010. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  3011. if (*num_lm > 4) {
  3012. rc = -EINVAL;
  3013. goto error;
  3014. }
  3015. } while (lm_clk_fp > max_mdp_clock_hz ||
  3016. lm_width_fp > max_lm_width);
  3017. mode_clock_hz = lm_clk_fp;
  3018. }
  3019. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3020. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3021. *num_lm, drm_fixp2int(mode_clock_hz),
  3022. sde_kms->perf.max_core_clk_rate);
  3023. return 0;
  3024. error:
  3025. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  3026. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3027. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3028. *num_lm, drm_fixp2int(mode_clock_hz),
  3029. sde_kms->perf.max_core_clk_rate);
  3030. return rc;
  3031. }
  3032. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  3033. u32 hdisplay, u32 *num_dsc)
  3034. {
  3035. struct sde_kms *sde_kms;
  3036. uint32_t max_dsc_width;
  3037. if (!num_dsc) {
  3038. SDE_ERROR("invalid num_dsc pointer\n");
  3039. return -EINVAL;
  3040. }
  3041. *num_dsc = 0;
  3042. if (!kms || !hdisplay) {
  3043. SDE_ERROR("invalid input args\n");
  3044. return -EINVAL;
  3045. }
  3046. sde_kms = to_sde_kms(kms);
  3047. max_dsc_width = sde_kms->catalog->max_dsc_width;
  3048. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  3049. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  3050. hdisplay, max_dsc_width,
  3051. *num_dsc);
  3052. return 0;
  3053. }
  3054. static void _sde_kms_null_commit(struct drm_device *dev,
  3055. struct drm_encoder *enc)
  3056. {
  3057. struct drm_modeset_acquire_ctx ctx;
  3058. struct drm_atomic_state *state = NULL;
  3059. int retry_cnt = 0;
  3060. int ret = 0;
  3061. drm_modeset_acquire_init(&ctx, 0);
  3062. retry:
  3063. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  3064. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  3065. drm_modeset_backoff(&ctx);
  3066. retry_cnt++;
  3067. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  3068. goto retry;
  3069. } else if (WARN_ON(ret)) {
  3070. goto end;
  3071. }
  3072. state = drm_atomic_state_alloc(dev);
  3073. if (!state) {
  3074. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  3075. goto end;
  3076. }
  3077. state->acquire_ctx = &ctx;
  3078. ret = sde_kms_set_crtc_for_conn(dev, enc, state);
  3079. if (ret)
  3080. goto end;
  3081. ret = drm_atomic_commit(state);
  3082. if (ret)
  3083. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  3084. end:
  3085. if (state)
  3086. drm_atomic_state_put(state);
  3087. drm_modeset_drop_locks(&ctx);
  3088. drm_modeset_acquire_fini(&ctx);
  3089. }
  3090. void sde_kms_display_early_wakeup(struct drm_device *dev,
  3091. const int32_t connector_id)
  3092. {
  3093. struct drm_connector_list_iter conn_iter;
  3094. struct drm_connector *conn;
  3095. struct drm_encoder *drm_enc;
  3096. drm_connector_list_iter_begin(dev, &conn_iter);
  3097. drm_for_each_connector_iter(conn, &conn_iter) {
  3098. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  3099. connector_id != conn->base.id)
  3100. continue;
  3101. if (conn->state && conn->state->best_encoder)
  3102. drm_enc = conn->state->best_encoder;
  3103. else
  3104. drm_enc = conn->encoder;
  3105. if (drm_enc)
  3106. sde_encoder_early_wakeup(drm_enc);
  3107. }
  3108. drm_connector_list_iter_end(&conn_iter);
  3109. }
  3110. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  3111. struct device *dev)
  3112. {
  3113. int i, ret, crtc_id = 0;
  3114. struct drm_device *ddev = dev_get_drvdata(dev);
  3115. struct drm_connector *conn;
  3116. struct drm_connector_list_iter conn_iter;
  3117. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3118. drm_connector_list_iter_begin(ddev, &conn_iter);
  3119. drm_for_each_connector_iter(conn, &conn_iter) {
  3120. uint64_t lp;
  3121. lp = sde_connector_get_lp(conn);
  3122. if (lp != SDE_MODE_DPMS_LP2)
  3123. continue;
  3124. if (sde_encoder_in_clone_mode(conn->encoder))
  3125. continue;
  3126. crtc_id = drm_crtc_index(conn->state->crtc);
  3127. if (priv->disp_thread[crtc_id].thread)
  3128. kthread_flush_worker(
  3129. &priv->disp_thread[crtc_id].worker);
  3130. ret = sde_encoder_wait_for_event(conn->encoder,
  3131. MSM_ENC_TX_COMPLETE);
  3132. if (ret && ret != -EWOULDBLOCK) {
  3133. SDE_ERROR(
  3134. "[conn: %d] wait for commit done returned %d\n",
  3135. conn->base.id, ret);
  3136. } else if (!ret) {
  3137. if (priv->event_thread[crtc_id].thread)
  3138. kthread_flush_worker(
  3139. &priv->event_thread[crtc_id].worker);
  3140. sde_encoder_idle_request(conn->encoder);
  3141. }
  3142. }
  3143. drm_connector_list_iter_end(&conn_iter);
  3144. for (i = 0; i < priv->num_crtcs; i++) {
  3145. if (priv->disp_thread[i].thread)
  3146. kthread_flush_worker(
  3147. &priv->disp_thread[i].worker);
  3148. if (priv->event_thread[i].thread)
  3149. kthread_flush_worker(
  3150. &priv->event_thread[i].worker);
  3151. }
  3152. kthread_flush_worker(&priv->pp_event_worker);
  3153. }
  3154. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_connector_state *conn_state)
  3155. {
  3156. struct sde_connector_state *sde_conn_state;
  3157. if (!conn_state)
  3158. return NULL;
  3159. sde_conn_state = to_sde_connector_state(conn_state);
  3160. return &sde_conn_state->msm_mode;
  3161. }
  3162. static int sde_kms_pm_suspend(struct device *dev)
  3163. {
  3164. struct drm_device *ddev;
  3165. struct drm_modeset_acquire_ctx ctx;
  3166. struct drm_connector *conn;
  3167. struct drm_encoder *enc;
  3168. struct drm_connector_list_iter conn_iter;
  3169. struct drm_atomic_state *state = NULL;
  3170. struct sde_kms *sde_kms;
  3171. int ret = 0, num_crtcs = 0;
  3172. if (!dev)
  3173. return -EINVAL;
  3174. ddev = dev_get_drvdata(dev);
  3175. if (!ddev || !ddev_to_msm_kms(ddev))
  3176. return -EINVAL;
  3177. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3178. SDE_EVT32(0);
  3179. /* disable hot-plug polling */
  3180. drm_kms_helper_poll_disable(ddev);
  3181. /* if a display stuck in CS trigger a null commit to complete handoff */
  3182. drm_for_each_encoder(enc, ddev) {
  3183. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  3184. _sde_kms_null_commit(ddev, enc);
  3185. }
  3186. /* acquire modeset lock(s) */
  3187. drm_modeset_acquire_init(&ctx, 0);
  3188. retry:
  3189. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3190. if (ret)
  3191. goto unlock;
  3192. /* save current state for resume */
  3193. if (sde_kms->suspend_state)
  3194. drm_atomic_state_put(sde_kms->suspend_state);
  3195. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3196. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3197. ret = PTR_ERR(sde_kms->suspend_state);
  3198. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3199. sde_kms->suspend_state = NULL;
  3200. goto unlock;
  3201. }
  3202. /* create atomic state to disable all CRTCs */
  3203. state = drm_atomic_state_alloc(ddev);
  3204. if (!state) {
  3205. ret = -ENOMEM;
  3206. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3207. goto unlock;
  3208. }
  3209. state->acquire_ctx = &ctx;
  3210. drm_connector_list_iter_begin(ddev, &conn_iter);
  3211. drm_for_each_connector_iter(conn, &conn_iter) {
  3212. struct drm_crtc_state *crtc_state;
  3213. uint64_t lp;
  3214. if (!conn->state || !conn->state->crtc ||
  3215. conn->dpms != DRM_MODE_DPMS_ON ||
  3216. sde_encoder_in_clone_mode(conn->encoder))
  3217. continue;
  3218. lp = sde_connector_get_lp(conn);
  3219. if (lp == SDE_MODE_DPMS_LP1) {
  3220. /* transition LP1->LP2 on pm suspend */
  3221. ret = sde_connector_set_property_for_commit(conn, state,
  3222. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3223. if (ret) {
  3224. DRM_ERROR("failed to set lp2 for conn %d\n",
  3225. conn->base.id);
  3226. drm_connector_list_iter_end(&conn_iter);
  3227. goto unlock;
  3228. }
  3229. }
  3230. if (lp != SDE_MODE_DPMS_LP2) {
  3231. /* force CRTC to be inactive */
  3232. crtc_state = drm_atomic_get_crtc_state(state,
  3233. conn->state->crtc);
  3234. if (IS_ERR_OR_NULL(crtc_state)) {
  3235. DRM_ERROR("failed to get crtc %d state\n",
  3236. conn->state->crtc->base.id);
  3237. drm_connector_list_iter_end(&conn_iter);
  3238. goto unlock;
  3239. }
  3240. if (lp != SDE_MODE_DPMS_LP1)
  3241. crtc_state->active = false;
  3242. ++num_crtcs;
  3243. }
  3244. }
  3245. drm_connector_list_iter_end(&conn_iter);
  3246. /* check for nothing to do */
  3247. if (num_crtcs == 0) {
  3248. DRM_DEBUG("all crtcs are already in the off state\n");
  3249. sde_kms->suspend_block = true;
  3250. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3251. goto unlock;
  3252. }
  3253. /* commit the "disable all" state */
  3254. ret = drm_atomic_commit(state);
  3255. if (ret < 0) {
  3256. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3257. goto unlock;
  3258. }
  3259. sde_kms->suspend_block = true;
  3260. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3261. unlock:
  3262. if (state) {
  3263. drm_atomic_state_put(state);
  3264. state = NULL;
  3265. }
  3266. if (ret == -EDEADLK) {
  3267. drm_modeset_backoff(&ctx);
  3268. goto retry;
  3269. }
  3270. drm_modeset_drop_locks(&ctx);
  3271. drm_modeset_acquire_fini(&ctx);
  3272. /*
  3273. * pm runtime driver avoids multiple runtime_suspend API call by
  3274. * checking runtime_status. However, this call helps when there is a
  3275. * race condition between pm_suspend call and doze_suspend/power_off
  3276. * commit. It removes the extra vote from suspend and adds it back
  3277. * later to allow power collapse during pm_suspend call
  3278. */
  3279. pm_runtime_put_sync(dev);
  3280. pm_runtime_get_noresume(dev);
  3281. /* dump clock state before entering suspend */
  3282. if (sde_kms->pm_suspend_clk_dump)
  3283. _sde_kms_dump_clks_state(sde_kms);
  3284. return ret;
  3285. }
  3286. static int sde_kms_pm_resume(struct device *dev)
  3287. {
  3288. struct drm_device *ddev;
  3289. struct sde_kms *sde_kms;
  3290. struct drm_modeset_acquire_ctx ctx;
  3291. int ret, i;
  3292. if (!dev)
  3293. return -EINVAL;
  3294. ddev = dev_get_drvdata(dev);
  3295. if (!ddev || !ddev_to_msm_kms(ddev))
  3296. return -EINVAL;
  3297. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3298. SDE_EVT32(sde_kms->suspend_state != NULL);
  3299. drm_mode_config_reset(ddev);
  3300. drm_modeset_acquire_init(&ctx, 0);
  3301. retry:
  3302. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3303. if (ret == -EDEADLK) {
  3304. drm_modeset_backoff(&ctx);
  3305. goto retry;
  3306. } else if (WARN_ON(ret)) {
  3307. goto end;
  3308. }
  3309. sde_kms->suspend_block = false;
  3310. if (sde_kms->suspend_state) {
  3311. sde_kms->suspend_state->acquire_ctx = &ctx;
  3312. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3313. ret = drm_atomic_helper_commit_duplicated_state(
  3314. sde_kms->suspend_state, &ctx);
  3315. if (ret != -EDEADLK)
  3316. break;
  3317. drm_modeset_backoff(&ctx);
  3318. }
  3319. if (ret < 0)
  3320. DRM_ERROR("failed to restore state, %d\n", ret);
  3321. drm_atomic_state_put(sde_kms->suspend_state);
  3322. sde_kms->suspend_state = NULL;
  3323. }
  3324. end:
  3325. drm_modeset_drop_locks(&ctx);
  3326. drm_modeset_acquire_fini(&ctx);
  3327. /* enable hot-plug polling */
  3328. drm_kms_helper_poll_enable(ddev);
  3329. return 0;
  3330. }
  3331. static const struct msm_kms_funcs kms_funcs = {
  3332. .hw_init = sde_kms_hw_init,
  3333. .postinit = sde_kms_postinit,
  3334. .irq_preinstall = sde_irq_preinstall,
  3335. .irq_postinstall = sde_irq_postinstall,
  3336. .irq_uninstall = sde_irq_uninstall,
  3337. .irq = sde_irq,
  3338. .preclose = sde_kms_preclose,
  3339. .lastclose = sde_kms_lastclose,
  3340. .prepare_fence = sde_kms_prepare_fence,
  3341. .prepare_commit = sde_kms_prepare_commit,
  3342. .commit = sde_kms_commit,
  3343. .complete_commit = sde_kms_complete_commit,
  3344. .get_msm_mode = sde_kms_get_msm_mode,
  3345. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3346. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3347. .check_modified_format = sde_format_check_modified_format,
  3348. .atomic_check = sde_kms_atomic_check,
  3349. .get_format = sde_get_msm_format,
  3350. .round_pixclk = sde_kms_round_pixclk,
  3351. .display_early_wakeup = sde_kms_display_early_wakeup,
  3352. .pm_suspend = sde_kms_pm_suspend,
  3353. .pm_resume = sde_kms_pm_resume,
  3354. .destroy = sde_kms_destroy,
  3355. .debugfs_destroy = sde_kms_debugfs_destroy,
  3356. .cont_splash_config = sde_kms_cont_splash_config,
  3357. .register_events = _sde_kms_register_events,
  3358. .get_address_space = _sde_kms_get_address_space,
  3359. .get_address_space_device = _sde_kms_get_address_space_device,
  3360. .postopen = _sde_kms_post_open,
  3361. .check_for_splash = sde_kms_check_for_splash,
  3362. .get_mixer_count = sde_kms_get_mixer_count,
  3363. .get_dsc_count = sde_kms_get_dsc_count,
  3364. };
  3365. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3366. {
  3367. int i;
  3368. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3369. if (!sde_kms->aspace[i])
  3370. continue;
  3371. msm_gem_address_space_put(sde_kms->aspace[i]);
  3372. sde_kms->aspace[i] = NULL;
  3373. }
  3374. return 0;
  3375. }
  3376. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3377. {
  3378. struct msm_mmu *mmu;
  3379. int i, ret;
  3380. int early_map = 0;
  3381. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3382. return -EINVAL;
  3383. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3384. struct msm_gem_address_space *aspace;
  3385. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3386. if (IS_ERR(mmu)) {
  3387. ret = PTR_ERR(mmu);
  3388. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3389. i, ret);
  3390. continue;
  3391. }
  3392. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3393. mmu, "sde");
  3394. if (IS_ERR(aspace)) {
  3395. ret = PTR_ERR(aspace);
  3396. mmu->funcs->destroy(mmu);
  3397. goto fail;
  3398. }
  3399. sde_kms->aspace[i] = aspace;
  3400. aspace->domain_attached = true;
  3401. /* Mapping splash memory block */
  3402. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3403. sde_kms->splash_data.num_splash_regions) {
  3404. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3405. if (ret) {
  3406. SDE_ERROR("failed to map ret:%d\n", ret);
  3407. goto early_map_fail;
  3408. }
  3409. }
  3410. /*
  3411. * disable early-map which would have been enabled during
  3412. * bootup by smmu through the device-tree hint for cont-spash
  3413. */
  3414. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3415. &early_map);
  3416. if (ret) {
  3417. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3418. ret, early_map);
  3419. goto early_map_fail;
  3420. }
  3421. }
  3422. sde_kms->base.aspace = sde_kms->aspace[0];
  3423. return 0;
  3424. early_map_fail:
  3425. _sde_kms_unmap_all_splash_regions(sde_kms);
  3426. fail:
  3427. _sde_kms_mmu_destroy(sde_kms);
  3428. return ret;
  3429. }
  3430. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3431. {
  3432. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3433. return;
  3434. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3435. }
  3436. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3437. {
  3438. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3439. return;
  3440. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3441. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3442. sde_kms->catalog);
  3443. }
  3444. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3445. {
  3446. struct sde_vbif_set_qos_params qos_params;
  3447. struct sde_mdss_cfg *catalog;
  3448. if (!sde_kms->catalog)
  3449. return;
  3450. catalog = sde_kms->catalog;
  3451. memset(&qos_params, 0, sizeof(qos_params));
  3452. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3453. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3454. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3455. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3456. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3457. }
  3458. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3459. {
  3460. struct sde_hw_uidle *uidle;
  3461. if (!sde_kms) {
  3462. SDE_ERROR("invalid kms\n");
  3463. return -EINVAL;
  3464. }
  3465. uidle = sde_kms->hw_uidle;
  3466. if (uidle && uidle->ops.active_override_enable)
  3467. uidle->ops.active_override_enable(uidle, enable);
  3468. return 0;
  3469. }
  3470. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3471. {
  3472. struct device *cpu_dev;
  3473. int cpu = 0;
  3474. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3475. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3476. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3477. return;
  3478. }
  3479. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3480. cpu_dev = get_cpu_device(cpu);
  3481. if (!cpu_dev) {
  3482. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3483. cpu);
  3484. continue;
  3485. }
  3486. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3487. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3488. cpu_irq_latency);
  3489. else
  3490. dev_pm_qos_add_request(cpu_dev,
  3491. &sde_kms->pm_qos_irq_req[cpu],
  3492. DEV_PM_QOS_RESUME_LATENCY,
  3493. cpu_irq_latency);
  3494. }
  3495. }
  3496. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3497. {
  3498. struct device *cpu_dev;
  3499. int cpu = 0;
  3500. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3501. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3502. return;
  3503. }
  3504. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3505. cpu_dev = get_cpu_device(cpu);
  3506. if (!cpu_dev) {
  3507. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3508. cpu);
  3509. continue;
  3510. }
  3511. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3512. dev_pm_qos_remove_request(
  3513. &sde_kms->pm_qos_irq_req[cpu]);
  3514. }
  3515. }
  3516. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3517. {
  3518. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3519. mutex_lock(&priv->phandle.phandle_lock);
  3520. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3521. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3522. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3523. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3524. mutex_unlock(&priv->phandle.phandle_lock);
  3525. }
  3526. static void sde_kms_irq_affinity_notify(
  3527. struct irq_affinity_notify *affinity_notify,
  3528. const cpumask_t *mask)
  3529. {
  3530. struct msm_drm_private *priv;
  3531. struct sde_kms *sde_kms = container_of(affinity_notify,
  3532. struct sde_kms, affinity_notify);
  3533. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3534. return;
  3535. priv = sde_kms->dev->dev_private;
  3536. mutex_lock(&priv->phandle.phandle_lock);
  3537. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3538. // save irq cpu mask
  3539. sde_kms->irq_cpu_mask = *mask;
  3540. // request vote with updated irq cpu mask
  3541. if (atomic_read(&sde_kms->irq_vote_count))
  3542. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3543. mutex_unlock(&priv->phandle.phandle_lock);
  3544. }
  3545. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3546. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3547. {
  3548. struct sde_kms *sde_kms = usr;
  3549. struct msm_kms *msm_kms;
  3550. msm_kms = &sde_kms->base;
  3551. if (!sde_kms)
  3552. return;
  3553. SDE_DEBUG("event_type:%d\n", event_type);
  3554. SDE_EVT32_VERBOSE(event_type);
  3555. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3556. sde_irq_update(msm_kms, true);
  3557. sde_kms->first_kickoff = true;
  3558. /**
  3559. * Rotator sid needs to be programmed since uefi doesn't
  3560. * configure it during continuous splash
  3561. */
  3562. sde_kms_init_rot_sid_hw(sde_kms);
  3563. if (sde_kms->splash_data.num_splash_displays ||
  3564. sde_in_trusted_vm(sde_kms))
  3565. return;
  3566. sde_vbif_init_memtypes(sde_kms);
  3567. sde_kms_init_shared_hw(sde_kms);
  3568. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3569. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3570. sde_irq_update(msm_kms, false);
  3571. sde_kms->first_kickoff = false;
  3572. if (sde_in_trusted_vm(sde_kms))
  3573. return;
  3574. _sde_kms_active_override(sde_kms, true);
  3575. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3576. sde_vbif_axi_halt_request(sde_kms);
  3577. }
  3578. }
  3579. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3580. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3581. {
  3582. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3583. int rc = -EINVAL;
  3584. SDE_DEBUG("\n");
  3585. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3586. if (rc > 0)
  3587. rc = 0;
  3588. SDE_EVT32(rc, genpd->device_count);
  3589. return rc;
  3590. }
  3591. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3592. {
  3593. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3594. SDE_DEBUG("\n");
  3595. pm_runtime_put_sync(sde_kms->dev->dev);
  3596. SDE_EVT32(genpd->device_count);
  3597. return 0;
  3598. }
  3599. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3600. {
  3601. int i = 0;
  3602. int ret = 0;
  3603. int count = 0;
  3604. struct device_node *parent, *node;
  3605. struct resource r;
  3606. char node_name[DEMURA_REGION_NAME_MAX];
  3607. struct sde_splash_mem *mem;
  3608. struct sde_splash_display *splash_display;
  3609. if (!data->num_splash_displays) {
  3610. SDE_DEBUG("no splash displays. skipping\n");
  3611. return 0;
  3612. }
  3613. /**
  3614. * It is expected that each active demura block will have
  3615. * its own memory region defined.
  3616. */
  3617. parent = of_find_node_by_path("/reserved-memory");
  3618. for (i = 0; i < data->num_splash_displays; i++) {
  3619. splash_display = &data->splash_display[i];
  3620. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3621. "demura_region_%d", i);
  3622. splash_display->demura = NULL;
  3623. node = of_find_node_by_name(parent, node_name);
  3624. if (!node) {
  3625. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3626. node_name, data->num_splash_displays);
  3627. continue;
  3628. } else if (of_address_to_resource(node, 0, &r)) {
  3629. SDE_ERROR("invalid data for:%s\n", node_name);
  3630. ret = -EINVAL;
  3631. break;
  3632. }
  3633. mem = &data->demura_mem[i];
  3634. mem->splash_buf_base = (unsigned long)r.start;
  3635. mem->splash_buf_size = (r.end - r.start) + 1;
  3636. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3637. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3638. (i+1));
  3639. continue;
  3640. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3641. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3642. (i+1), mem->splash_buf_base,
  3643. mem->splash_buf_size);
  3644. continue;
  3645. }
  3646. mem->ref_cnt = 0;
  3647. splash_display->demura = mem;
  3648. count++;
  3649. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3650. mem->splash_buf_base,
  3651. mem->splash_buf_size);
  3652. }
  3653. if (!ret && !count)
  3654. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3655. return ret;
  3656. }
  3657. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3658. {
  3659. int i = 0;
  3660. int ret = 0;
  3661. struct device_node *parent, *node, *node1;
  3662. struct resource r, r1;
  3663. const char *node_name = "splash_region";
  3664. struct sde_splash_mem *mem;
  3665. bool share_splash_mem = false;
  3666. int num_displays, num_regions;
  3667. struct sde_splash_display *splash_display;
  3668. if (!data)
  3669. return -EINVAL;
  3670. memset(data, 0, sizeof(*data));
  3671. parent = of_find_node_by_path("/reserved-memory");
  3672. if (!parent) {
  3673. SDE_ERROR("failed to find reserved-memory node\n");
  3674. return -EINVAL;
  3675. }
  3676. node = of_find_node_by_name(parent, node_name);
  3677. if (!node) {
  3678. SDE_DEBUG("failed to find node %s\n", node_name);
  3679. return -EINVAL;
  3680. }
  3681. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3682. if (!node1)
  3683. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3684. /**
  3685. * Support sharing a single splash memory for all the built in displays
  3686. * and also independent splash region per displays. Incase of
  3687. * independent splash region for each connected display, dtsi node of
  3688. * cont_splash_region should be collection of all memory regions
  3689. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3690. */
  3691. num_displays = dsi_display_get_num_of_displays();
  3692. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3693. data->num_splash_displays = num_displays;
  3694. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3695. if (num_displays > num_regions) {
  3696. share_splash_mem = true;
  3697. pr_info(":%d displays share same splash buf\n", num_displays);
  3698. }
  3699. for (i = 0; i < num_displays; i++) {
  3700. splash_display = &data->splash_display[i];
  3701. if (!i || !share_splash_mem) {
  3702. if (of_address_to_resource(node, i, &r)) {
  3703. SDE_ERROR("invalid data for:%s\n", node_name);
  3704. return -EINVAL;
  3705. }
  3706. mem = &data->splash_mem[i];
  3707. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3708. SDE_DEBUG("failed to find ramdump memory\n");
  3709. mem->ramdump_base = 0;
  3710. mem->ramdump_size = 0;
  3711. } else {
  3712. mem->ramdump_base = (unsigned long)r1.start;
  3713. mem->ramdump_size = (r1.end - r1.start) + 1;
  3714. }
  3715. mem->splash_buf_base = (unsigned long)r.start;
  3716. mem->splash_buf_size = (r.end - r.start) + 1;
  3717. mem->ref_cnt = 0;
  3718. splash_display->splash = mem;
  3719. data->num_splash_regions++;
  3720. } else {
  3721. data->splash_display[i].splash = &data->splash_mem[0];
  3722. }
  3723. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3724. splash_display->splash->splash_buf_base,
  3725. splash_display->splash->splash_buf_size);
  3726. }
  3727. data->type = SDE_SPLASH_HANDOFF;
  3728. ret = _sde_kms_get_demura_plane_data(data);
  3729. return ret;
  3730. }
  3731. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3732. struct platform_device *platformdev)
  3733. {
  3734. int rc = -EINVAL;
  3735. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3736. if (IS_ERR(sde_kms->mmio)) {
  3737. rc = PTR_ERR(sde_kms->mmio);
  3738. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3739. sde_kms->mmio = NULL;
  3740. goto error;
  3741. }
  3742. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3743. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3744. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3745. sde_kms->mmio_len,
  3746. msm_get_phys_addr(platformdev, "mdp_phys"),
  3747. SDE_DBG_SDE);
  3748. if (rc)
  3749. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3750. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3751. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3752. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3753. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3754. sde_kms->vbif[VBIF_RT] = NULL;
  3755. goto error;
  3756. }
  3757. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  3758. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3759. sde_kms->vbif_len[VBIF_RT],
  3760. msm_get_phys_addr(platformdev, "vbif_phys"),
  3761. SDE_DBG_VBIF_RT);
  3762. if (rc)
  3763. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3764. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  3765. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3766. sde_kms->vbif[VBIF_NRT] = NULL;
  3767. SDE_DEBUG("VBIF NRT is not defined");
  3768. } else {
  3769. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  3770. }
  3771. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  3772. if (IS_ERR(sde_kms->reg_dma)) {
  3773. sde_kms->reg_dma = NULL;
  3774. SDE_DEBUG("REG_DMA is not defined");
  3775. } else {
  3776. unsigned long mdp_addr = msm_get_phys_addr(platformdev, "mdp_phys");
  3777. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  3778. sde_kms->reg_dma_off = msm_get_phys_addr(platformdev, "regdma_phys") - mdp_addr;
  3779. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  3780. sde_kms->reg_dma_len,
  3781. msm_get_phys_addr(platformdev, "regdma_phys"),
  3782. SDE_DBG_LUTDMA);
  3783. if (rc)
  3784. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  3785. }
  3786. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  3787. if (IS_ERR(sde_kms->sid)) {
  3788. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3789. sde_kms->sid = NULL;
  3790. } else {
  3791. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3792. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3793. sde_kms->sid_len,
  3794. msm_get_phys_addr(platformdev, "sid_phys"),
  3795. SDE_DBG_SID);
  3796. if (rc)
  3797. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3798. }
  3799. error:
  3800. return rc;
  3801. }
  3802. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3803. struct sde_kms *sde_kms)
  3804. {
  3805. int rc = 0;
  3806. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3807. sde_kms->genpd.name = dev->unique;
  3808. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3809. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3810. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3811. if (rc < 0) {
  3812. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3813. sde_kms->genpd.name, rc);
  3814. return rc;
  3815. }
  3816. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3817. &sde_kms->genpd);
  3818. if (rc < 0) {
  3819. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3820. sde_kms->genpd.name, rc);
  3821. pm_genpd_remove(&sde_kms->genpd);
  3822. return rc;
  3823. }
  3824. sde_kms->genpd_init = true;
  3825. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3826. }
  3827. return rc;
  3828. }
  3829. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3830. struct drm_device *dev,
  3831. struct msm_drm_private *priv)
  3832. {
  3833. struct sde_rm *rm = NULL;
  3834. int i, rc = -EINVAL;
  3835. sde_kms->catalog = sde_hw_catalog_init(dev);
  3836. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3837. rc = PTR_ERR(sde_kms->catalog);
  3838. if (!sde_kms->catalog)
  3839. rc = -EINVAL;
  3840. SDE_ERROR("catalog init failed: %d\n", rc);
  3841. sde_kms->catalog = NULL;
  3842. goto power_error;
  3843. }
  3844. sde_kms->core_rev = sde_kms->catalog->hwversion;
  3845. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3846. /* initialize power domain if defined */
  3847. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3848. if (rc) {
  3849. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3850. goto genpd_err;
  3851. }
  3852. rc = _sde_kms_mmu_init(sde_kms);
  3853. if (rc) {
  3854. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3855. goto power_error;
  3856. }
  3857. /* Initialize reg dma block which is a singleton */
  3858. sde_kms->catalog->dma_cfg.base_off = sde_kms->reg_dma_off;
  3859. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3860. sde_kms->dev);
  3861. if (rc) {
  3862. SDE_ERROR("failed: reg dma init failed\n");
  3863. goto power_error;
  3864. }
  3865. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3866. rm = &sde_kms->rm;
  3867. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3868. sde_kms->dev);
  3869. if (rc) {
  3870. SDE_ERROR("rm init failed: %d\n", rc);
  3871. goto power_error;
  3872. }
  3873. sde_kms->rm_init = true;
  3874. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3875. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3876. rc = PTR_ERR(sde_kms->hw_intr);
  3877. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3878. sde_kms->hw_intr = NULL;
  3879. goto hw_intr_init_err;
  3880. }
  3881. /*
  3882. * Attempt continuous splash handoff only if reserved
  3883. * splash memory is found & release resources on any error
  3884. * in finding display hw config in splash
  3885. */
  3886. if (sde_kms->splash_data.num_splash_regions) {
  3887. struct sde_splash_display *display;
  3888. int ret, display_count =
  3889. sde_kms->splash_data.num_splash_displays;
  3890. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3891. &sde_kms->splash_data, sde_kms->catalog);
  3892. for (i = 0; i < display_count; i++) {
  3893. display = &sde_kms->splash_data.splash_display[i];
  3894. /*
  3895. * free splash region on resource init failure and
  3896. * cont-splash disabled case
  3897. */
  3898. if (!display->cont_splash_enabled || ret)
  3899. _sde_kms_free_splash_display_data(
  3900. sde_kms, display);
  3901. }
  3902. }
  3903. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3904. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3905. rc = PTR_ERR(sde_kms->hw_mdp);
  3906. if (!sde_kms->hw_mdp)
  3907. rc = -EINVAL;
  3908. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3909. sde_kms->hw_mdp = NULL;
  3910. goto power_error;
  3911. }
  3912. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3913. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3914. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3915. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3916. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3917. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3918. if (!sde_kms->hw_vbif[vbif_idx])
  3919. rc = -EINVAL;
  3920. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3921. sde_kms->hw_vbif[vbif_idx] = NULL;
  3922. goto power_error;
  3923. }
  3924. }
  3925. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3926. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3927. sde_kms->mmio_len, sde_kms->catalog);
  3928. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3929. rc = PTR_ERR(sde_kms->hw_uidle);
  3930. if (!sde_kms->hw_uidle)
  3931. rc = -EINVAL;
  3932. /* uidle is optional, so do not make it a fatal error */
  3933. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3934. sde_kms->hw_uidle = NULL;
  3935. rc = 0;
  3936. }
  3937. } else {
  3938. sde_kms->hw_uidle = NULL;
  3939. }
  3940. if (sde_kms->sid) {
  3941. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3942. sde_kms->sid_len, sde_kms->catalog);
  3943. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3944. rc = PTR_ERR(sde_kms->hw_sid);
  3945. SDE_ERROR("failed to init sid %d\n", rc);
  3946. sde_kms->hw_sid = NULL;
  3947. goto power_error;
  3948. }
  3949. }
  3950. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3951. &priv->phandle, "core_clk");
  3952. if (rc) {
  3953. SDE_ERROR("failed to init perf %d\n", rc);
  3954. goto perf_err;
  3955. }
  3956. /*
  3957. * set the disable_immediate flag when driver supports the precise vsync
  3958. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  3959. * based on the feature
  3960. */
  3961. if (sde_kms->catalog->has_precise_vsync_ts)
  3962. dev->vblank_disable_immediate = true;
  3963. /*
  3964. * _sde_kms_drm_obj_init should create the DRM related objects
  3965. * i.e. CRTCs, planes, encoders, connectors and so forth
  3966. */
  3967. rc = _sde_kms_drm_obj_init(sde_kms);
  3968. if (rc) {
  3969. SDE_ERROR("modeset init failed: %d\n", rc);
  3970. goto drm_obj_init_err;
  3971. }
  3972. return 0;
  3973. genpd_err:
  3974. drm_obj_init_err:
  3975. sde_core_perf_destroy(&sde_kms->perf);
  3976. hw_intr_init_err:
  3977. perf_err:
  3978. power_error:
  3979. return rc;
  3980. }
  3981. int _sde_kms_get_tvm_inclusion_mem(struct sde_mdss_cfg *catalog, struct list_head *mem_list)
  3982. {
  3983. struct list_head temp_head;
  3984. struct msm_io_mem_entry *io_mem;
  3985. int rc, i = 0;
  3986. INIT_LIST_HEAD(&temp_head);
  3987. for (i = 0; i < catalog->tvm_reg_count; i++) {
  3988. struct resource *res = &catalog->tvm_reg[i];
  3989. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  3990. if (!io_mem) {
  3991. rc = -ENOMEM;
  3992. goto parse_fail;
  3993. }
  3994. io_mem->base = res->start;
  3995. io_mem->size = resource_size(res);
  3996. list_add(&io_mem->list, &temp_head);
  3997. }
  3998. list_splice(&temp_head, mem_list);
  3999. return 0;
  4000. parse_fail:
  4001. msm_dss_clean_io_mem(&temp_head);
  4002. return rc;
  4003. }
  4004. #ifdef CONFIG_DRM_SDE_VM
  4005. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  4006. {
  4007. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  4008. int rc = 0;
  4009. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  4010. if (rc) {
  4011. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  4012. return rc;
  4013. }
  4014. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  4015. if (rc) {
  4016. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  4017. return rc;
  4018. }
  4019. rc = msm_dss_get_io_irq(pdev, &io_res->irq, GH_IRQ_LABEL_SDE);
  4020. if (rc) {
  4021. SDE_ERROR("failed to get io irq for KMS");
  4022. return rc;
  4023. }
  4024. rc = _sde_kms_get_tvm_inclusion_mem(sde_kms->catalog, &io_res->mem);
  4025. if (rc) {
  4026. SDE_ERROR("failed to get tvm inclusion mem ranges");
  4027. return rc;
  4028. }
  4029. return rc;
  4030. }
  4031. #endif
  4032. static int sde_kms_hw_init(struct msm_kms *kms)
  4033. {
  4034. struct sde_kms *sde_kms;
  4035. struct drm_device *dev;
  4036. struct msm_drm_private *priv;
  4037. struct platform_device *platformdev;
  4038. int i, irq_num, rc = -EINVAL;
  4039. if (!kms) {
  4040. SDE_ERROR("invalid kms\n");
  4041. goto end;
  4042. }
  4043. sde_kms = to_sde_kms(kms);
  4044. dev = sde_kms->dev;
  4045. if (!dev || !dev->dev) {
  4046. SDE_ERROR("invalid device\n");
  4047. goto end;
  4048. }
  4049. platformdev = to_platform_device(dev->dev);
  4050. priv = dev->dev_private;
  4051. if (!priv) {
  4052. SDE_ERROR("invalid private data\n");
  4053. goto end;
  4054. }
  4055. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  4056. if (rc)
  4057. goto error;
  4058. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  4059. if (rc)
  4060. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  4061. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  4062. if (rc)
  4063. goto error;
  4064. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  4065. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  4066. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  4067. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  4068. mutex_init(&sde_kms->secure_transition_lock);
  4069. atomic_set(&sde_kms->detach_sec_cb, 0);
  4070. atomic_set(&sde_kms->detach_all_cb, 0);
  4071. atomic_set(&sde_kms->irq_vote_count, 0);
  4072. /*
  4073. * Support format modifiers for compression etc.
  4074. */
  4075. dev->mode_config.allow_fb_modifiers = true;
  4076. /*
  4077. * Handle (re)initializations during power enable
  4078. */
  4079. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  4080. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  4081. SDE_POWER_EVENT_POST_ENABLE |
  4082. SDE_POWER_EVENT_PRE_DISABLE,
  4083. sde_kms_handle_power_event, sde_kms, "kms");
  4084. if (sde_kms->splash_data.num_splash_displays) {
  4085. SDE_DEBUG("Skipping MDP Resources disable\n");
  4086. } else {
  4087. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  4088. sde_power_data_bus_set_quota(&priv->phandle, i,
  4089. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  4090. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  4091. pm_runtime_put_sync(sde_kms->dev->dev);
  4092. }
  4093. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  4094. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  4095. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  4096. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  4097. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  4098. if (sde_in_trusted_vm(sde_kms)) {
  4099. rc = sde_vm_trusted_init(sde_kms);
  4100. sde_dbg_set_hw_ownership_status(false);
  4101. } else {
  4102. rc = sde_vm_primary_init(sde_kms);
  4103. sde_dbg_set_hw_ownership_status(true);
  4104. }
  4105. if (rc) {
  4106. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  4107. goto error;
  4108. }
  4109. return 0;
  4110. error:
  4111. _sde_kms_hw_destroy(sde_kms, platformdev);
  4112. end:
  4113. return rc;
  4114. }
  4115. struct msm_kms *sde_kms_init(struct drm_device *dev)
  4116. {
  4117. struct msm_drm_private *priv;
  4118. struct sde_kms *sde_kms;
  4119. if (!dev || !dev->dev_private) {
  4120. SDE_ERROR("drm device node invalid\n");
  4121. return ERR_PTR(-EINVAL);
  4122. }
  4123. priv = dev->dev_private;
  4124. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  4125. if (!sde_kms) {
  4126. SDE_ERROR("failed to allocate sde kms\n");
  4127. return ERR_PTR(-ENOMEM);
  4128. }
  4129. msm_kms_init(&sde_kms->base, &kms_funcs);
  4130. sde_kms->dev = dev;
  4131. return &sde_kms->base;
  4132. }
  4133. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  4134. {
  4135. struct dsi_display *display;
  4136. struct sde_splash_display *handoff_display;
  4137. int i;
  4138. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4139. handoff_display = &sde_kms->splash_data.splash_display[i];
  4140. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4141. if (handoff_display->cont_splash_enabled)
  4142. _sde_kms_free_splash_display_data(sde_kms,
  4143. handoff_display);
  4144. dsi_display_set_active_state(display, false);
  4145. }
  4146. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  4147. }
  4148. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  4149. struct drm_atomic_state *state)
  4150. {
  4151. struct drm_device *dev;
  4152. struct msm_drm_private *priv;
  4153. struct sde_splash_display *handoff_display;
  4154. struct dsi_display *display;
  4155. int ret, i;
  4156. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4157. SDE_ERROR("invalid params\n");
  4158. return -EINVAL;
  4159. }
  4160. dev = sde_kms->dev;
  4161. priv = dev->dev_private;
  4162. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  4163. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  4164. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4165. &sde_kms->splash_data, sde_kms->catalog);
  4166. if (ret) {
  4167. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  4168. return -EINVAL;
  4169. }
  4170. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4171. handoff_display = &sde_kms->splash_data.splash_display[i];
  4172. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4173. if (!handoff_display->cont_splash_enabled || ret)
  4174. _sde_kms_free_splash_display_data(sde_kms,
  4175. handoff_display);
  4176. else
  4177. dsi_display_set_active_state(display, true);
  4178. }
  4179. if (sde_kms->splash_data.num_splash_displays != 1) {
  4180. SDE_ERROR("no. of displays not supported:%d\n",
  4181. sde_kms->splash_data.num_splash_displays);
  4182. goto error;
  4183. }
  4184. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  4185. if (ret) {
  4186. SDE_ERROR("error in setting handoff configs\n");
  4187. goto error;
  4188. }
  4189. /**
  4190. * fill-in vote for the continuous splash hanodff path, which will be
  4191. * removed on the successful first commit.
  4192. */
  4193. pm_runtime_get_sync(sde_kms->dev->dev);
  4194. return 0;
  4195. error:
  4196. return ret;
  4197. }
  4198. static int _sde_kms_register_events(struct msm_kms *kms,
  4199. struct drm_mode_object *obj, u32 event, bool en)
  4200. {
  4201. int ret = 0;
  4202. struct drm_crtc *crtc;
  4203. struct drm_connector *conn;
  4204. struct sde_kms *sde_kms;
  4205. if (!kms || !obj) {
  4206. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4207. return -EINVAL;
  4208. }
  4209. sde_kms = to_sde_kms(kms);
  4210. sde_vm_lock(sde_kms);
  4211. if (!sde_vm_owns_hw(sde_kms)) {
  4212. sde_vm_unlock(sde_kms);
  4213. SDE_DEBUG("HW is owned by other VM\n");
  4214. return -EACCES;
  4215. }
  4216. /* check vm ownership, if event registration requires HW access */
  4217. switch (obj->type) {
  4218. case DRM_MODE_OBJECT_CRTC:
  4219. crtc = obj_to_crtc(obj);
  4220. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4221. break;
  4222. case DRM_MODE_OBJECT_CONNECTOR:
  4223. conn = obj_to_connector(obj);
  4224. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4225. en);
  4226. break;
  4227. }
  4228. sde_vm_unlock(sde_kms);
  4229. return ret;
  4230. }
  4231. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4232. {
  4233. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4234. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4235. }
  4236. void sde_kms_add_data_to_minidump_va(struct sde_kms *sde_kms)
  4237. {
  4238. struct msm_drm_private *priv;
  4239. struct sde_crtc *sde_crtc;
  4240. struct sde_crtc_state *cstate;
  4241. struct sde_connector *sde_conn;
  4242. struct sde_connector_state *conn_state;
  4243. u32 i;
  4244. priv = sde_kms->dev->dev_private;
  4245. sde_mini_dump_add_va_region("sde_kms", sizeof(*sde_kms), sde_kms);
  4246. for (i = 0; i < priv->num_crtcs; i++) {
  4247. sde_crtc = to_sde_crtc(priv->crtcs[i]);
  4248. cstate = to_sde_crtc_state(priv->crtcs[i]->state);
  4249. sde_mini_dump_add_va_region("sde_crtc", sizeof(*sde_crtc), sde_crtc);
  4250. sde_mini_dump_add_va_region("crtc_state", sizeof(*cstate), cstate);
  4251. }
  4252. for (i = 0; i < priv->num_planes; i++)
  4253. sde_plane_add_data_to_minidump_va(priv->planes[i]);
  4254. for (i = 0; i < priv->num_encoders; i++)
  4255. sde_encoder_add_data_to_minidump_va(priv->encoders[i]);
  4256. for (i = 0; i < priv->num_connectors; i++) {
  4257. sde_conn = to_sde_connector(priv->connectors[i]);
  4258. conn_state = to_sde_connector_state(priv->connectors[i]->state);
  4259. sde_mini_dump_add_va_region("sde_conn", sizeof(*sde_conn), sde_conn);
  4260. sde_mini_dump_add_va_region("conn_state", sizeof(*conn_state), conn_state);
  4261. }
  4262. }