sde_hw_rc.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include <drm/msm_drm_pp.h>
  7. #include "sde_kms.h"
  8. #include "sde_reg_dma.h"
  9. #include "sde_hw_rc.h"
  10. #include "sde_hw_catalog.h"
  11. #include "sde_hw_util.h"
  12. #include "sde_hw_dspp.h"
  13. #include "sde_hw_reg_dma_v1_color_proc.h"
  14. /**
  15. * Hardware register set
  16. */
  17. #define SDE_HW_RC_REG0 0x00
  18. #define SDE_HW_RC_REG1 0x04
  19. #define SDE_HW_RC_REG2 0x08
  20. #define SDE_HW_RC_REG3 0x0C
  21. #define SDE_HW_RC_REG4 0x10
  22. #define SDE_HW_RC_REG5 0x14
  23. #define SDE_HW_RC_REG6 0x18
  24. #define SDE_HW_RC_REG7 0x1C
  25. #define SDE_HW_RC_REG8 0x20
  26. #define SDE_HW_RC_REG9 0x24
  27. #define SDE_HW_RC_REG10 0x28
  28. #define SDE_HW_RC_REG11 0x2C
  29. #define SDE_HW_RC_REG12 0x30
  30. #define SDE_HW_RC_REG13 0x34
  31. #define SDE_HW_RC_DATA_REG_SIZE 18
  32. #define SDE_HW_RC_SKIP_DATA_PROG 0x1
  33. #define SDE_HW_RC_DISABLE_R1 0x01E
  34. #define SDE_HW_RC_DISABLE_R2 0x1E0
  35. #define SDE_HW_RC_PU_SKIP_OP 0x1
  36. /**
  37. * struct sde_hw_rc_state - rounded corner cached state per RC instance
  38. *
  39. * @last_rc_mask_cfg: cached value of most recent programmed mask.
  40. * @mask_programmed: true if mask was programmed at least once to RC hardware.
  41. * @last_roi_list: cached value of most recent processed list of ROIs.
  42. * @roi_programmed: true if list of ROIs were processed at least once.
  43. */
  44. struct sde_hw_rc_state {
  45. struct drm_msm_rc_mask_cfg *last_rc_mask_cfg;
  46. bool mask_programmed;
  47. struct msm_roi_list *last_roi_list;
  48. bool roi_programmed;
  49. };
  50. static struct sde_hw_rc_state rc_state[RC_MAX - RC_0] = {
  51. {
  52. .last_rc_mask_cfg = NULL,
  53. .last_roi_list = NULL,
  54. .mask_programmed = false,
  55. .roi_programmed = false,
  56. },
  57. {
  58. .last_rc_mask_cfg = NULL,
  59. .last_roi_list = NULL,
  60. .mask_programmed = false,
  61. .roi_programmed = false,
  62. },
  63. };
  64. #define RC_STATE(hw_dspp) rc_state[hw_dspp->cap->sblk->rc.idx]
  65. enum rc_param_r {
  66. RC_PARAM_R0 = 0x0,
  67. RC_PARAM_R1 = 0x1,
  68. RC_PARAM_R2 = 0x2,
  69. RC_PARAM_R1R2 = (RC_PARAM_R1 | RC_PARAM_R2),
  70. };
  71. enum rc_param_a {
  72. RC_PARAM_A0 = 0x2,
  73. RC_PARAM_A1 = 0x4,
  74. };
  75. enum rc_param_b {
  76. RC_PARAM_B0 = 0x0,
  77. RC_PARAM_B1 = 0x1,
  78. RC_PARAM_B2 = 0x2,
  79. RC_PARAM_B1B2 = (RC_PARAM_B1 | RC_PARAM_B2),
  80. };
  81. enum rc_param_c {
  82. RC_PARAM_C0 = (BIT(8)),
  83. RC_PARAM_C1 = (BIT(10)),
  84. RC_PARAM_C2 = (BIT(10) | BIT(11)),
  85. RC_PARAM_C3 = (BIT(8) | BIT(10)),
  86. RC_PARAM_C4 = (BIT(8) | BIT(9)),
  87. RC_PARAM_C5 = (BIT(8) | BIT(9) | BIT(10) | BIT(11)),
  88. };
  89. enum rc_merge_mode {
  90. RC_MERGE_SINGLE_PIPE = 0x0,
  91. RC_MERGE_DUAL_PIPE = 0x1
  92. };
  93. struct rc_config_table {
  94. enum rc_param_a param_a;
  95. enum rc_param_b param_b;
  96. enum rc_param_c param_c;
  97. enum rc_merge_mode merge_mode;
  98. enum rc_merge_mode merge_mode_en;
  99. };
  100. static struct rc_config_table config_table[] = {
  101. /* RC_PARAM_A0 configurations */
  102. {
  103. .param_a = RC_PARAM_A0,
  104. .param_b = RC_PARAM_B0,
  105. .param_c = RC_PARAM_C5,
  106. .merge_mode = RC_MERGE_SINGLE_PIPE,
  107. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  108. },
  109. {
  110. .param_a = RC_PARAM_A0,
  111. .param_b = RC_PARAM_B1B2,
  112. .param_c = RC_PARAM_C3,
  113. .merge_mode = RC_MERGE_SINGLE_PIPE,
  114. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  115. },
  116. {
  117. .param_a = RC_PARAM_A0,
  118. .param_b = RC_PARAM_B1,
  119. .param_c = RC_PARAM_C0,
  120. .merge_mode = RC_MERGE_SINGLE_PIPE,
  121. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  122. },
  123. {
  124. .param_a = RC_PARAM_A0,
  125. .param_b = RC_PARAM_B2,
  126. .param_c = RC_PARAM_C1,
  127. .merge_mode = RC_MERGE_SINGLE_PIPE,
  128. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  129. },
  130. {
  131. .param_a = RC_PARAM_A0,
  132. .param_b = RC_PARAM_B0,
  133. .param_c = RC_PARAM_C5,
  134. .merge_mode = RC_MERGE_DUAL_PIPE,
  135. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  136. },
  137. {
  138. .param_a = RC_PARAM_A0,
  139. .param_b = RC_PARAM_B1B2,
  140. .param_c = RC_PARAM_C3,
  141. .merge_mode = RC_MERGE_DUAL_PIPE,
  142. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  143. },
  144. {
  145. .param_a = RC_PARAM_A0,
  146. .param_b = RC_PARAM_B1,
  147. .param_c = RC_PARAM_C0,
  148. .merge_mode = RC_MERGE_DUAL_PIPE,
  149. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  150. },
  151. {
  152. .param_a = RC_PARAM_A0,
  153. .param_b = RC_PARAM_B2,
  154. .param_c = RC_PARAM_C1,
  155. .merge_mode = RC_MERGE_DUAL_PIPE,
  156. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  157. },
  158. /* RC_PARAM_A1 configurations */
  159. {
  160. .param_a = RC_PARAM_A1,
  161. .param_b = RC_PARAM_B0,
  162. .param_c = RC_PARAM_C5,
  163. .merge_mode = RC_MERGE_SINGLE_PIPE,
  164. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  165. },
  166. {
  167. .param_a = RC_PARAM_A1,
  168. .param_b = RC_PARAM_B1B2,
  169. .param_c = RC_PARAM_C5,
  170. .merge_mode = RC_MERGE_SINGLE_PIPE,
  171. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  172. },
  173. {
  174. .param_a = RC_PARAM_A1,
  175. .param_b = RC_PARAM_B1,
  176. .param_c = RC_PARAM_C4,
  177. .merge_mode = RC_MERGE_SINGLE_PIPE,
  178. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  179. },
  180. {
  181. .param_a = RC_PARAM_A1,
  182. .param_b = RC_PARAM_B2,
  183. .param_c = RC_PARAM_C2,
  184. .merge_mode = RC_MERGE_SINGLE_PIPE,
  185. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  186. },
  187. {
  188. .param_a = RC_PARAM_A1,
  189. .param_b = RC_PARAM_B0,
  190. .param_c = RC_PARAM_C5,
  191. .merge_mode = RC_MERGE_DUAL_PIPE,
  192. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  193. },
  194. {
  195. .param_a = RC_PARAM_A1,
  196. .param_b = RC_PARAM_B1B2,
  197. .param_c = RC_PARAM_C5,
  198. .merge_mode = RC_MERGE_DUAL_PIPE,
  199. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  200. },
  201. {
  202. .param_a = RC_PARAM_A1,
  203. .param_b = RC_PARAM_B1,
  204. .param_c = RC_PARAM_C4,
  205. .merge_mode = RC_MERGE_DUAL_PIPE,
  206. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  207. },
  208. {
  209. .param_a = RC_PARAM_A1,
  210. .param_b = RC_PARAM_B2,
  211. .param_c = RC_PARAM_C2,
  212. .merge_mode = RC_MERGE_DUAL_PIPE,
  213. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  214. },
  215. };
  216. static inline void _sde_hw_rc_reg_write(
  217. struct sde_hw_dspp *hw_dspp,
  218. int offset,
  219. u32 value)
  220. {
  221. u32 address = hw_dspp->cap->sblk->rc.base + offset;
  222. SDE_DEBUG("rc:%u, address:0x%08X, value:0x%08X\n",
  223. hw_dspp->cap->sblk->rc.idx,
  224. hw_dspp->hw.blk_off + address, value);
  225. SDE_REG_WRITE(&hw_dspp->hw, address, value);
  226. }
  227. static int _sde_hw_rc_get_enable_bits(
  228. enum rc_param_a param_a,
  229. enum rc_param_b param_b,
  230. enum rc_param_c *param_c,
  231. u32 merge_mode,
  232. u32 *merge_mode_en)
  233. {
  234. int i = 0;
  235. if (!param_c || !merge_mode_en) {
  236. SDE_ERROR("invalid arguments\n");
  237. return -EINVAL;
  238. }
  239. for (i = 0; i < ARRAY_SIZE(config_table); i++) {
  240. if (merge_mode == config_table[i].merge_mode &&
  241. param_a == config_table[i].param_a &&
  242. param_b == config_table[i].param_b) {
  243. *param_c = config_table[i].param_c;
  244. *merge_mode_en = config_table[i].merge_mode_en;
  245. SDE_DEBUG("found param_c:0x%08X, merge_mode_en:%d\n",
  246. *param_c, *merge_mode_en);
  247. return 0;
  248. }
  249. }
  250. SDE_ERROR("configuration not supported");
  251. return -EINVAL;
  252. }
  253. static int _sde_hw_rc_get_merge_mode(
  254. const struct sde_hw_cp_cfg *hw_cfg,
  255. u32 *merge_mode)
  256. {
  257. int rc = 0;
  258. if (!hw_cfg || !merge_mode) {
  259. SDE_ERROR("invalid arguments\n");
  260. return -EINVAL;
  261. }
  262. if (hw_cfg->num_of_mixers == 1)
  263. *merge_mode = RC_MERGE_SINGLE_PIPE;
  264. else if (hw_cfg->num_of_mixers == 2)
  265. *merge_mode = RC_MERGE_DUAL_PIPE;
  266. else {
  267. SDE_ERROR("invalid number of mixers:%d\n",
  268. hw_cfg->num_of_mixers);
  269. return -EINVAL;
  270. }
  271. SDE_DEBUG("number mixers:%u, merge mode:%u\n",
  272. hw_cfg->num_of_mixers, *merge_mode);
  273. return rc;
  274. }
  275. static int _sde_hw_rc_get_ajusted_roi(
  276. const struct sde_hw_cp_cfg *hw_cfg,
  277. const struct sde_rect *pu_roi,
  278. struct sde_rect *rc_roi)
  279. {
  280. int rc = 0;
  281. if (!hw_cfg || !pu_roi || !rc_roi) {
  282. SDE_ERROR("invalid arguments\n");
  283. return -EINVAL;
  284. }
  285. /*when partial update is disabled, use full screen ROI*/
  286. if (pu_roi->w == 0 && pu_roi->h == 0) {
  287. rc_roi->x = pu_roi->x;
  288. rc_roi->y = pu_roi->y;
  289. rc_roi->w = hw_cfg->displayh;
  290. rc_roi->h = hw_cfg->displayv;
  291. } else {
  292. memcpy(rc_roi, pu_roi, sizeof(struct sde_rect));
  293. }
  294. SDE_DEBUG("displayh:%u, displayv:%u\n", hw_cfg->displayh,
  295. hw_cfg->displayv);
  296. SDE_DEBUG("pu_roi x:%u, y:%u, w:%u, h:%u\n", pu_roi->x, pu_roi->y,
  297. pu_roi->w, pu_roi->h);
  298. SDE_DEBUG("rc_roi x:%u, y:%u, w:%u, h:%u\n", rc_roi->x, rc_roi->y,
  299. rc_roi->w, rc_roi->h);
  300. return rc;
  301. }
  302. static int _sde_hw_rc_get_param_rb(
  303. const struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  304. const struct sde_rect *rc_roi,
  305. enum rc_param_r *param_r,
  306. enum rc_param_b *param_b)
  307. {
  308. int rc = 0;
  309. int half_panel_x = 0, half_panel_w = 0;
  310. int cfg_param_01 = 0, cfg_param_02 = 0;
  311. int x1 = 0, x2 = 0, y1 = 0, y2 = 0;
  312. if (!rc_mask_cfg || !rc_roi || !param_r || !param_b) {
  313. SDE_ERROR("invalid arguments\n");
  314. return -EINVAL;
  315. }
  316. if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1)
  317. half_panel_w = rc_mask_cfg->cfg_param_04[0] +
  318. rc_mask_cfg->cfg_param_04[1];
  319. else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0)
  320. half_panel_w = rc_mask_cfg->cfg_param_04[0];
  321. else {
  322. SDE_ERROR("invalid cfg_param_03:%u\n",
  323. rc_mask_cfg->cfg_param_03);
  324. return -EINVAL;
  325. }
  326. cfg_param_01 = rc_mask_cfg->cfg_param_01;
  327. cfg_param_02 = rc_mask_cfg->cfg_param_02;
  328. x1 = rc_roi->x;
  329. x2 = rc_roi->x + rc_roi->w - 1;
  330. y1 = rc_roi->y;
  331. y2 = rc_roi->y + rc_roi->h - 1;
  332. half_panel_x = half_panel_w - 1;
  333. SDE_DEBUG("x1:%u y1:%u x2:%u y2:%u\n", x1, y1, x2, y2);
  334. SDE_DEBUG("cfg_param_01:%u cfg_param_02:%u half_panel_x:%u",
  335. cfg_param_01, cfg_param_02, half_panel_x);
  336. if (x1 < 0 || x2 < 0 || y1 < 0 || y2 < 0 || half_panel_x < 0 ||
  337. x1 >= x2 || y1 >= y2) {
  338. SDE_ERROR("invalid coordinates\n");
  339. return -EINVAL;
  340. }
  341. if (y1 <= cfg_param_01) {
  342. *param_r |= RC_PARAM_R1;
  343. if (x1 <= half_panel_x && x2 <= half_panel_x)
  344. *param_b |= RC_PARAM_B1;
  345. else if (x1 > half_panel_x && x2 > half_panel_x)
  346. *param_b |= RC_PARAM_B2;
  347. else
  348. *param_b |= RC_PARAM_B1B2;
  349. }
  350. if (y2 >= cfg_param_02) {
  351. *param_r |= RC_PARAM_R2;
  352. if (x1 <= half_panel_x && x2 <= half_panel_x)
  353. *param_b |= RC_PARAM_B1;
  354. else if (x1 > half_panel_x && x2 > half_panel_x)
  355. *param_b |= RC_PARAM_B2;
  356. else
  357. *param_b |= RC_PARAM_B1B2;
  358. }
  359. SDE_DEBUG("param_r:0x%08X param_b:0x%08X\n", *param_r, *param_b);
  360. SDE_EVT32(rc_roi->x, rc_roi->y, rc_roi->w, rc_roi->h);
  361. SDE_EVT32(x1, y1, x2, y2, cfg_param_01, cfg_param_02, half_panel_x);
  362. return rc;
  363. }
  364. static int _sde_hw_rc_program_enable_bits(
  365. struct sde_hw_dspp *hw_dspp,
  366. struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  367. enum rc_param_a param_a,
  368. enum rc_param_b param_b,
  369. enum rc_param_r param_r,
  370. int merge_mode,
  371. struct sde_rect *rc_roi)
  372. {
  373. int rc = 0;
  374. u32 val = 0, param_c = 0, rc_merge_mode = 0, ystart = 0;
  375. u64 flags = 0;
  376. bool r1_valid = false, r2_valid = false;
  377. bool pu_in_r1 = false, pu_in_r2 = false;
  378. bool r1_enable = false, r2_enable = false;
  379. if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
  380. SDE_ERROR("invalid arguments\n");
  381. return -EINVAL;
  382. }
  383. rc = _sde_hw_rc_get_enable_bits(param_a, param_b, &param_c,
  384. merge_mode, &rc_merge_mode);
  385. if (rc) {
  386. SDE_ERROR("invalid enable bits, rc:%d\n", rc);
  387. return rc;
  388. }
  389. flags = rc_mask_cfg->flags;
  390. r1_valid = ((flags & SDE_HW_RC_DISABLE_R1) != SDE_HW_RC_DISABLE_R1);
  391. r2_valid = ((flags & SDE_HW_RC_DISABLE_R2) != SDE_HW_RC_DISABLE_R2);
  392. pu_in_r1 = (param_r == RC_PARAM_R1 || param_r == RC_PARAM_R1R2);
  393. pu_in_r2 = (param_r == RC_PARAM_R2 || param_r == RC_PARAM_R1R2);
  394. r1_enable = (r1_valid && pu_in_r1);
  395. r2_enable = (r2_valid && pu_in_r2);
  396. if (r1_enable)
  397. val |= BIT(0);
  398. if (r2_enable)
  399. val |= BIT(4);
  400. /*corner case for partial update in R2 region*/
  401. if (!r1_enable && r2_enable)
  402. ystart = rc_roi->y;
  403. SDE_DEBUG("flags:%x, R1 valid:%d, R2 valid:%d, PU in R1:%d, PU in R2:%d, Y_START:%d\n",
  404. flags, r1_valid, r2_valid, pu_in_r1, pu_in_r2, ystart);
  405. SDE_EVT32(flags, r1_valid, r2_valid, pu_in_r1, pu_in_r2, ystart);
  406. val |= param_c;
  407. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, val);
  408. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG13, ystart);
  409. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG9, rc_merge_mode);
  410. return rc;
  411. }
  412. static int _sde_hw_rc_program_roi(
  413. struct sde_hw_dspp *hw_dspp,
  414. struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  415. int merge_mode,
  416. struct sde_rect *rc_roi)
  417. {
  418. int rc = 0;
  419. u32 val2 = 0, val3 = 0, val4 = 0;
  420. enum rc_param_r param_r = RC_PARAM_R0;
  421. enum rc_param_a param_a = RC_PARAM_A0;
  422. enum rc_param_b param_b = RC_PARAM_B0;
  423. if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
  424. SDE_ERROR("invalid arguments\n");
  425. return -EINVAL;
  426. }
  427. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, rc_roi, &param_r,
  428. &param_b);
  429. if (rc) {
  430. SDE_ERROR("invalid rc roi, rc:%d\n", rc);
  431. return rc;
  432. }
  433. param_a = rc_mask_cfg->cfg_param_03;
  434. rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
  435. param_a, param_b, param_r, merge_mode, rc_roi);
  436. if (rc) {
  437. SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
  438. return rc;
  439. }
  440. val2 = ((rc_mask_cfg->cfg_param_01 & 0x0000FFFF) |
  441. ((rc_mask_cfg->cfg_param_02 << 16) & 0xFFFF0000));
  442. if (param_a == RC_PARAM_A1) {
  443. val3 = (rc_mask_cfg->cfg_param_04[0] |
  444. (rc_mask_cfg->cfg_param_04[1] << 16));
  445. val4 = (rc_mask_cfg->cfg_param_04[2] |
  446. (rc_mask_cfg->cfg_param_04[3] << 16));
  447. } else if (param_a == RC_PARAM_A0) {
  448. val3 = (rc_mask_cfg->cfg_param_04[0]);
  449. val4 = (rc_mask_cfg->cfg_param_04[1]);
  450. }
  451. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG2, val2);
  452. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG3, val3);
  453. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG4, val4);
  454. return 0;
  455. }
  456. static int _sde_hw_rc_program_data_offset(
  457. struct sde_hw_dspp *hw_dspp,
  458. struct drm_msm_rc_mask_cfg *rc_mask_cfg)
  459. {
  460. int rc = 0;
  461. u32 val5 = 0, val6 = 0, val7 = 0, val8 = 0;
  462. u32 cfg_param_07;
  463. if (!hw_dspp || !rc_mask_cfg) {
  464. SDE_ERROR("invalid arguments\n");
  465. return -EINVAL;
  466. }
  467. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  468. if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1) {
  469. val5 = ((rc_mask_cfg->cfg_param_05[0] + cfg_param_07) |
  470. ((rc_mask_cfg->cfg_param_05[1] + cfg_param_07)
  471. << 16));
  472. val6 = ((rc_mask_cfg->cfg_param_05[2] + cfg_param_07)|
  473. ((rc_mask_cfg->cfg_param_05[3] + cfg_param_07)
  474. << 16));
  475. val7 = ((rc_mask_cfg->cfg_param_06[0] + cfg_param_07) |
  476. ((rc_mask_cfg->cfg_param_06[1] + cfg_param_07)
  477. << 16));
  478. val8 = ((rc_mask_cfg->cfg_param_06[2] + cfg_param_07) |
  479. ((rc_mask_cfg->cfg_param_06[3] + cfg_param_07)
  480. << 16));
  481. } else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0) {
  482. val5 = (rc_mask_cfg->cfg_param_05[0] + cfg_param_07);
  483. val6 = (rc_mask_cfg->cfg_param_05[1] + cfg_param_07);
  484. val7 = (rc_mask_cfg->cfg_param_06[0] + cfg_param_07);
  485. val8 = (rc_mask_cfg->cfg_param_06[1] + cfg_param_07);
  486. }
  487. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG5, val5);
  488. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG6, val6);
  489. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG7, val7);
  490. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG8, val8);
  491. return rc;
  492. }
  493. static int sde_hw_rc_check_mask_cfg(
  494. struct sde_hw_dspp *hw_dspp,
  495. struct sde_hw_cp_cfg *hw_cfg,
  496. struct drm_msm_rc_mask_cfg *rc_mask_cfg)
  497. {
  498. int rc = 0;
  499. u32 i = 0;
  500. u32 half_panel_width;
  501. u64 flags;
  502. u32 cfg_param_01, cfg_param_02, cfg_param_03;
  503. u32 cfg_param_07, cfg_param_08;
  504. u32 *cfg_param_04, *cfg_param_05, *cfg_param_06;
  505. bool r1_enable, r2_enable;
  506. if (!hw_dspp || !hw_cfg || !rc_mask_cfg) {
  507. SDE_ERROR("invalid arguments\n");
  508. return -EINVAL;
  509. }
  510. flags = rc_mask_cfg->flags;
  511. cfg_param_01 = rc_mask_cfg->cfg_param_01;
  512. cfg_param_02 = rc_mask_cfg->cfg_param_02;
  513. cfg_param_03 = rc_mask_cfg->cfg_param_03;
  514. cfg_param_04 = rc_mask_cfg->cfg_param_04;
  515. cfg_param_05 = rc_mask_cfg->cfg_param_05;
  516. cfg_param_06 = rc_mask_cfg->cfg_param_06;
  517. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  518. cfg_param_08 = rc_mask_cfg->cfg_param_08;
  519. r1_enable = ((flags & SDE_HW_RC_DISABLE_R1) != SDE_HW_RC_DISABLE_R1);
  520. r2_enable = ((flags & SDE_HW_RC_DISABLE_R2) != SDE_HW_RC_DISABLE_R2);
  521. if (cfg_param_07 > hw_dspp->cap->sblk->rc.mem_total_size) {
  522. SDE_ERROR("invalid cfg_param_07:%d\n", cfg_param_07);
  523. return -EINVAL;
  524. }
  525. if (cfg_param_08 > RC_DATA_SIZE_MAX) {
  526. SDE_ERROR("invalid cfg_param_08:%d\n", cfg_param_08);
  527. return -EINVAL;
  528. }
  529. if ((cfg_param_07 + cfg_param_08) >
  530. hw_dspp->cap->sblk->rc.mem_total_size) {
  531. SDE_ERROR("invalid cfg_param_08:%d, cfg_param_07:%d, max:%u\n",
  532. cfg_param_08, cfg_param_07,
  533. hw_dspp->cap->sblk->rc.mem_total_size);
  534. return -EINVAL;
  535. }
  536. if (!(cfg_param_03 == RC_PARAM_A1 || cfg_param_03 == RC_PARAM_A0)) {
  537. SDE_ERROR("invalid cfg_param_03:%d\n", cfg_param_03);
  538. return -EINVAL;
  539. }
  540. for (i = 0; i < cfg_param_03; i++) {
  541. if (cfg_param_04[i] < 4) {
  542. SDE_ERROR("invalid cfg_param_04[%d]:%d\n", i,
  543. cfg_param_04[i]);
  544. return -EINVAL;
  545. }
  546. }
  547. half_panel_width = hw_cfg->panel_width / cfg_param_03 * 2;
  548. for (i = 0; i < cfg_param_03; i += 2) {
  549. if (cfg_param_04[i] + cfg_param_04[i+1] != half_panel_width) {
  550. SDE_ERROR("invalid ratio [%d]:%d, [%d]:%d, %d\n",
  551. i, cfg_param_04[i], i+1,
  552. cfg_param_04[i+1], half_panel_width);
  553. return -EINVAL;
  554. }
  555. }
  556. if (r1_enable && r2_enable) {
  557. if (cfg_param_01 > cfg_param_02) {
  558. SDE_ERROR("invalid cfg_param_01:%d, cfg_param_02:%d\n",
  559. cfg_param_01, cfg_param_02);
  560. return -EINVAL;
  561. }
  562. } else {
  563. SDE_DEBUG("R1 or R2 disabled, skip overlap check");
  564. }
  565. if (r1_enable) {
  566. if (cfg_param_01 < 1) {
  567. SDE_ERROR("invalid min cfg_param_01:%d\n",
  568. cfg_param_01);
  569. return -EINVAL;
  570. }
  571. for (i = 0; i < cfg_param_03 - 1; i++) {
  572. if (cfg_param_05[i] >= cfg_param_05[i+1]) {
  573. SDE_ERROR("invalid cfg_param_05 %d, %d\n",
  574. cfg_param_05[i],
  575. cfg_param_05[i+1]);
  576. return -EINVAL;
  577. }
  578. }
  579. for (i = 0; i < cfg_param_03; i++) {
  580. if (cfg_param_05[i] > RC_DATA_SIZE_MAX) {
  581. SDE_ERROR("invalid cfg_param_05[%d]:%d\n", i,
  582. cfg_param_05[i]);
  583. return -EINVAL;
  584. }
  585. }
  586. } else {
  587. SDE_DEBUG("R1 is disabled, skip parameter checks\n");
  588. }
  589. if (r2_enable) {
  590. if ((hw_cfg->panel_height - cfg_param_02) < 1) {
  591. SDE_ERROR("invalid max cfg_param_02:%d, panel_height:%d\n",
  592. cfg_param_02, hw_cfg->panel_height);
  593. return -EINVAL;
  594. }
  595. for (i = 0; i < cfg_param_03 - 1; i++) {
  596. if (cfg_param_06[i] >= cfg_param_06[i+1]) {
  597. SDE_ERROR("invalid cfg_param_06 %d, %d\n",
  598. cfg_param_06[i],
  599. cfg_param_06[i+1]);
  600. return -EINVAL;
  601. }
  602. }
  603. for (i = 0; i < cfg_param_03; i++) {
  604. if (cfg_param_06[i] > RC_DATA_SIZE_MAX) {
  605. SDE_ERROR("invalid cfg_param_06[%d]:%d\n", i,
  606. cfg_param_06[i]);
  607. return -EINVAL;
  608. }
  609. }
  610. } else {
  611. SDE_DEBUG("R2 is disabled, skip parameter checks\n");
  612. }
  613. return rc;
  614. }
  615. int sde_hw_rc_check_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
  616. {
  617. int rc = 0;
  618. struct sde_hw_cp_cfg *hw_cfg = cfg;
  619. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  620. if (!hw_dspp || !hw_cfg) {
  621. SDE_ERROR("invalid arguments\n");
  622. return -EINVAL;
  623. }
  624. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  625. SDE_DEBUG("RC feature disabled, skip mask checks\n");
  626. return 0;
  627. }
  628. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  629. !hw_cfg->payload) {
  630. SDE_ERROR("invalid payload\n");
  631. return -EINVAL;
  632. }
  633. rc_mask_cfg = hw_cfg->payload;
  634. if (hw_cfg->num_of_mixers != 1 && hw_cfg->num_of_mixers != 2) {
  635. SDE_ERROR("invalid number of mixers:%d\n",
  636. hw_cfg->num_of_mixers);
  637. return -EINVAL;
  638. }
  639. rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
  640. if (rc) {
  641. SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
  642. return rc;
  643. }
  644. return 0;
  645. }
  646. int sde_hw_rc_check_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
  647. {
  648. int rc = 0;
  649. struct sde_hw_cp_cfg *hw_cfg = cfg;
  650. struct msm_roi_list *roi_list;
  651. struct msm_roi_list empty_roi_list;
  652. struct sde_rect rc_roi, merged_roi;
  653. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  654. bool mask_programmed = false;
  655. enum rc_param_r param_r = RC_PARAM_R0;
  656. enum rc_param_b param_b = RC_PARAM_B0;
  657. if (!hw_dspp || !hw_cfg) {
  658. SDE_ERROR("invalid arguments\n");
  659. return -EINVAL;
  660. }
  661. if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
  662. SDE_ERROR("invalid payload size\n");
  663. return -EINVAL;
  664. }
  665. roi_list = hw_cfg->payload;
  666. if (!roi_list) {
  667. SDE_DEBUG("full frame update\n");
  668. memset(&empty_roi_list, 0, sizeof(struct msm_roi_list));
  669. roi_list = &empty_roi_list;
  670. }
  671. rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
  672. mask_programmed = RC_STATE(hw_dspp).mask_programmed;
  673. /* early return when there is no mask in memory */
  674. if (!mask_programmed || !rc_mask_cfg) {
  675. SDE_DEBUG("no previous rc mask programmed\n");
  676. return SDE_HW_RC_PU_SKIP_OP;
  677. }
  678. rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
  679. if (rc) {
  680. SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
  681. return rc;
  682. }
  683. sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
  684. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  685. if (rc) {
  686. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  687. return rc;
  688. }
  689. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi,
  690. &param_r, &param_b);
  691. if (rc) {
  692. SDE_ERROR("invalid rc roi, rc:%d\n", rc);
  693. return rc;
  694. }
  695. return 0;
  696. }
  697. int sde_hw_rc_setup_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
  698. {
  699. int rc = 0;
  700. struct sde_hw_cp_cfg *hw_cfg = cfg;
  701. struct msm_roi_list *roi_list;
  702. struct msm_roi_list empty_roi_list;
  703. struct sde_rect rc_roi, merged_roi;
  704. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  705. enum rc_param_r param_r = RC_PARAM_R0;
  706. enum rc_param_a param_a = RC_PARAM_A0;
  707. enum rc_param_b param_b = RC_PARAM_B0;
  708. u32 merge_mode = 0;
  709. bool mask_programmed = false;
  710. if (!hw_dspp || !hw_cfg) {
  711. SDE_ERROR("invalid arguments\n");
  712. return -EINVAL;
  713. }
  714. if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
  715. SDE_ERROR("invalid payload size\n");
  716. return -EINVAL;
  717. }
  718. roi_list = hw_cfg->payload;
  719. if (!roi_list) {
  720. SDE_DEBUG("full frame update\n");
  721. memset(&empty_roi_list, 0, sizeof(struct msm_roi_list));
  722. roi_list = &empty_roi_list;
  723. }
  724. rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
  725. mask_programmed = RC_STATE(hw_dspp).mask_programmed;
  726. /* early return when there is no mask in memory */
  727. if (!mask_programmed || !rc_mask_cfg) {
  728. SDE_DEBUG("no previous rc mask programmed\n");
  729. return SDE_HW_RC_PU_SKIP_OP;
  730. }
  731. sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
  732. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  733. if (rc) {
  734. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  735. return rc;
  736. }
  737. rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
  738. if (rc) {
  739. SDE_ERROR("invalid merge_mode, rc:%d\n", rc);
  740. return rc;
  741. }
  742. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi, &param_r,
  743. &param_b);
  744. if (rc) {
  745. SDE_ERROR("invalid roi, rc:%d\n", rc);
  746. return rc;
  747. }
  748. param_a = rc_mask_cfg->cfg_param_03;
  749. rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
  750. param_a, param_b, param_r, merge_mode, &rc_roi);
  751. if (rc) {
  752. SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
  753. return rc;
  754. }
  755. memcpy(RC_STATE(hw_dspp).last_roi_list,
  756. roi_list, sizeof(struct msm_roi_list));
  757. RC_STATE(hw_dspp).roi_programmed = true;
  758. return 0;
  759. }
  760. int sde_hw_rc_setup_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
  761. {
  762. int rc = 0;
  763. struct sde_hw_cp_cfg *hw_cfg = cfg;
  764. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  765. struct sde_rect rc_roi, merged_roi;
  766. struct msm_roi_list *last_roi_list;
  767. u32 merge_mode = 0;
  768. bool roi_programmed = false;
  769. if (!hw_dspp || !hw_cfg) {
  770. SDE_ERROR("invalid arguments\n");
  771. return -EINVAL;
  772. }
  773. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  774. SDE_DEBUG("RC feature disabled\n");
  775. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, 0);
  776. memset(RC_STATE(hw_dspp).last_rc_mask_cfg, 0,
  777. sizeof(struct drm_msm_rc_mask_cfg));
  778. RC_STATE(hw_dspp).mask_programmed = false;
  779. memset(RC_STATE(hw_dspp).last_roi_list, 0,
  780. sizeof(struct msm_roi_list));
  781. RC_STATE(hw_dspp).roi_programmed = false;
  782. return 0;
  783. }
  784. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  785. !hw_cfg->payload) {
  786. SDE_ERROR("invalid payload\n");
  787. return -EINVAL;
  788. }
  789. rc_mask_cfg = hw_cfg->payload;
  790. last_roi_list = RC_STATE(hw_dspp).last_roi_list;
  791. roi_programmed = RC_STATE(hw_dspp).roi_programmed;
  792. if (!roi_programmed) {
  793. SDE_DEBUG("full frame update\n");
  794. memset(&merged_roi, 0, sizeof(struct sde_rect));
  795. } else {
  796. SDE_DEBUG("partial frame update\n");
  797. sde_kms_rect_merge_rectangles(last_roi_list, &merged_roi);
  798. }
  799. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  800. if (rc) {
  801. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  802. return rc;
  803. }
  804. rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
  805. if (rc) {
  806. SDE_ERROR("invalid merge_mode, rc:%d\n", rc);
  807. return rc;
  808. }
  809. rc = _sde_hw_rc_program_roi(hw_dspp, rc_mask_cfg,
  810. merge_mode, &rc_roi);
  811. if (rc) {
  812. SDE_ERROR("unable to program rc roi, rc:%d\n", rc);
  813. return rc;
  814. }
  815. rc = _sde_hw_rc_program_data_offset(hw_dspp, rc_mask_cfg);
  816. if (rc) {
  817. SDE_ERROR("unable to program data offsets, rc:%d\n", rc);
  818. return rc;
  819. }
  820. memcpy(RC_STATE(hw_dspp).last_rc_mask_cfg, rc_mask_cfg,
  821. sizeof(struct drm_msm_rc_mask_cfg));
  822. RC_STATE(hw_dspp).mask_programmed = true;
  823. return 0;
  824. }
  825. int sde_hw_rc_setup_data_dma(struct sde_hw_dspp *hw_dspp, void *cfg)
  826. {
  827. int rc = 0;
  828. struct sde_hw_cp_cfg *hw_cfg = cfg;
  829. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  830. if (!hw_dspp || !hw_cfg) {
  831. SDE_ERROR("invalid arguments\n");
  832. return -EINVAL;
  833. }
  834. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  835. SDE_DEBUG("RC feature disabled, skip data programming\n");
  836. return 0;
  837. }
  838. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  839. !hw_cfg->payload) {
  840. SDE_ERROR("invalid payload\n");
  841. return -EINVAL;
  842. }
  843. rc_mask_cfg = hw_cfg->payload;
  844. if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
  845. SDE_DEBUG("skip data programming\n");
  846. return 0;
  847. }
  848. rc = reg_dmav1_setup_rc_datav1(hw_dspp, cfg);
  849. if (rc) {
  850. SDE_ERROR("unable to setup rc with dma, rc:%d\n", rc);
  851. return rc;
  852. }
  853. return rc;
  854. }
  855. int sde_hw_rc_setup_data_ahb(struct sde_hw_dspp *hw_dspp, void *cfg)
  856. {
  857. int rc = 0, i = 0;
  858. u32 data = 0, cfg_param_07 = 0;
  859. struct sde_hw_cp_cfg *hw_cfg = cfg;
  860. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  861. if (!hw_dspp || !hw_cfg) {
  862. SDE_ERROR("invalid arguments\n");
  863. return -EINVAL;
  864. }
  865. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  866. SDE_DEBUG("rc feature disabled, skip data programming\n");
  867. return 0;
  868. }
  869. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  870. !hw_cfg->payload) {
  871. SDE_ERROR("invalid payload\n");
  872. return -EINVAL;
  873. }
  874. rc_mask_cfg = hw_cfg->payload;
  875. if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
  876. SDE_DEBUG("skip data programming\n");
  877. return 0;
  878. }
  879. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  880. SDE_DEBUG("cfg_param_07:%u\n", cfg_param_07);
  881. for (i = 0; i < rc_mask_cfg->cfg_param_08; i++) {
  882. SDE_DEBUG("cfg_param_09[%d] = 0x%016llX at %u\n", i,
  883. rc_mask_cfg->cfg_param_09[i], i + cfg_param_07);
  884. data = (i == 0) ? (BIT(30) | (cfg_param_07 << 18)) : 0;
  885. data |= (rc_mask_cfg->cfg_param_09[i] & 0x3FFFF);
  886. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
  887. data = ((rc_mask_cfg->cfg_param_09[i] >>
  888. SDE_HW_RC_DATA_REG_SIZE) & 0x3FFFF);
  889. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
  890. }
  891. return rc;
  892. }
  893. int sde_hw_rc_init(struct sde_hw_dspp *hw_dspp)
  894. {
  895. int rc = 0;
  896. RC_STATE(hw_dspp).last_roi_list = kzalloc(
  897. sizeof(struct msm_roi_list), GFP_KERNEL);
  898. if (!RC_STATE(hw_dspp).last_roi_list)
  899. return -ENOMEM;
  900. RC_STATE(hw_dspp).last_rc_mask_cfg = kzalloc(
  901. sizeof(struct drm_msm_rc_mask_cfg), GFP_KERNEL);
  902. if (!RC_STATE(hw_dspp).last_rc_mask_cfg)
  903. return -ENOMEM;
  904. return rc;
  905. }