dp_catalog.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/delay.h>
  6. #include <linux/iopoll.h>
  7. #include "dp_catalog.h"
  8. #include "dp_reg.h"
  9. #include "dp_debug.h"
  10. #include "dp_link.h"
  11. #define DP_GET_MSB(x) (x >> 8)
  12. #define DP_GET_LSB(x) (x & 0xff)
  13. #define DP_PHY_READY BIT(1)
  14. #define dp_catalog_get_priv(x) ({ \
  15. struct dp_catalog *dp_catalog; \
  16. dp_catalog = container_of(x, struct dp_catalog, x); \
  17. container_of(dp_catalog, struct dp_catalog_private, \
  18. dp_catalog); \
  19. })
  20. #define DP_INTERRUPT_STATUS1 \
  21. (DP_INTR_AUX_I2C_DONE| \
  22. DP_INTR_WRONG_ADDR | DP_INTR_TIMEOUT | \
  23. DP_INTR_NACK_DEFER | DP_INTR_WRONG_DATA_CNT | \
  24. DP_INTR_I2C_NACK | DP_INTR_I2C_DEFER | \
  25. DP_INTR_PLL_UNLOCKED | DP_INTR_AUX_ERROR)
  26. #define DP_INTR_MASK1 (DP_INTERRUPT_STATUS1 << 2)
  27. #define DP_INTERRUPT_STATUS2 \
  28. (DP_INTR_READY_FOR_VIDEO | DP_INTR_IDLE_PATTERN_SENT | \
  29. DP_INTR_FRAME_END | DP_INTR_CRC_UPDATED)
  30. #define DP_INTR_MASK2 (DP_INTERRUPT_STATUS2 << 2)
  31. #define DP_INTERRUPT_STATUS5 \
  32. (DP_INTR_MST_DP0_VCPF_SENT | DP_INTR_MST_DP1_VCPF_SENT)
  33. #define DP_INTR_MASK5 (DP_INTERRUPT_STATUS5 << 2)
  34. #define dp_catalog_fill_io(x) { \
  35. catalog->io.x = parser->get_io(parser, #x); \
  36. }
  37. #define dp_catalog_fill_io_buf(x) { \
  38. parser->get_io_buf(parser, #x); \
  39. }
  40. #define dp_read(x) ({ \
  41. catalog->read(catalog, io_data, x); \
  42. })
  43. #define dp_write(x, y) ({ \
  44. catalog->write(catalog, io_data, x, y); \
  45. })
  46. static u8 const vm_pre_emphasis[4][4] = {
  47. {0x00, 0x0B, 0x12, 0xFF}, /* pe0, 0 db */
  48. {0x00, 0x0A, 0x12, 0xFF}, /* pe1, 3.5 db */
  49. {0x00, 0x0C, 0xFF, 0xFF}, /* pe2, 6.0 db */
  50. {0xFF, 0xFF, 0xFF, 0xFF} /* pe3, 9.5 db */
  51. };
  52. /* voltage swing, 0.2v and 1.0v are not support */
  53. static u8 const vm_voltage_swing[4][4] = {
  54. {0x07, 0x0F, 0x14, 0xFF}, /* sw0, 0.4v */
  55. {0x11, 0x1D, 0x1F, 0xFF}, /* sw1, 0.6 v */
  56. {0x18, 0x1F, 0xFF, 0xFF}, /* sw1, 0.8 v */
  57. {0xFF, 0xFF, 0xFF, 0xFF} /* sw1, 1.2 v, optional */
  58. };
  59. static u8 const vm_pre_emphasis_hbr3_hbr2[4][4] = {
  60. {0x00, 0x0C, 0x15, 0x1A},
  61. {0x02, 0x0E, 0x16, 0xFF},
  62. {0x02, 0x11, 0xFF, 0xFF},
  63. {0x04, 0xFF, 0xFF, 0xFF}
  64. };
  65. static u8 const vm_voltage_swing_hbr3_hbr2[4][4] = {
  66. {0x02, 0x12, 0x16, 0x1A},
  67. {0x09, 0x19, 0x1F, 0xFF},
  68. {0x10, 0x1F, 0xFF, 0xFF},
  69. {0x1F, 0xFF, 0xFF, 0xFF}
  70. };
  71. static u8 const vm_pre_emphasis_hbr_rbr[4][4] = {
  72. {0x00, 0x0C, 0x14, 0x19},
  73. {0x00, 0x0B, 0x12, 0xFF},
  74. {0x00, 0x0B, 0xFF, 0xFF},
  75. {0x04, 0xFF, 0xFF, 0xFF}
  76. };
  77. static u8 const vm_voltage_swing_hbr_rbr[4][4] = {
  78. {0x08, 0x0F, 0x16, 0x1F},
  79. {0x11, 0x1E, 0x1F, 0xFF},
  80. {0x19, 0x1F, 0xFF, 0xFF},
  81. {0x1F, 0xFF, 0xFF, 0xFF}
  82. };
  83. enum dp_flush_bit {
  84. DP_PPS_FLUSH,
  85. DP_DHDR_FLUSH,
  86. };
  87. /* audio related catalog functions */
  88. struct dp_catalog_private {
  89. struct device *dev;
  90. struct dp_catalog_io io;
  91. struct dp_parser *parser;
  92. u32 (*read)(struct dp_catalog_private *catalog,
  93. struct dp_io_data *io_data, u32 offset);
  94. void (*write)(struct dp_catalog_private *catlog,
  95. struct dp_io_data *io_data, u32 offset, u32 data);
  96. u32 (*audio_map)[DP_AUDIO_SDP_HEADER_MAX];
  97. struct dp_catalog dp_catalog;
  98. char exe_mode[SZ_4];
  99. u32 dp_core_version;
  100. };
  101. static u32 dp_read_sw(struct dp_catalog_private *catalog,
  102. struct dp_io_data *io_data, u32 offset)
  103. {
  104. u32 data = 0;
  105. if (io_data->buf)
  106. memcpy(&data, io_data->buf + offset, sizeof(offset));
  107. return data;
  108. }
  109. static void dp_write_sw(struct dp_catalog_private *catalog,
  110. struct dp_io_data *io_data, u32 offset, u32 data)
  111. {
  112. if (io_data->buf)
  113. memcpy(io_data->buf + offset, &data, sizeof(data));
  114. }
  115. static u32 dp_read_hw(struct dp_catalog_private *catalog,
  116. struct dp_io_data *io_data, u32 offset)
  117. {
  118. u32 data = 0;
  119. data = readl_relaxed(io_data->io.base + offset);
  120. return data;
  121. }
  122. static void dp_write_hw(struct dp_catalog_private *catalog,
  123. struct dp_io_data *io_data, u32 offset, u32 data)
  124. {
  125. writel_relaxed(data, io_data->io.base + offset);
  126. }
  127. static u32 dp_read_sub_sw(struct dp_catalog *dp_catalog,
  128. struct dp_io_data *io_data, u32 offset)
  129. {
  130. struct dp_catalog_private *catalog = container_of(dp_catalog,
  131. struct dp_catalog_private, dp_catalog);
  132. return dp_read_sw(catalog, io_data, offset);
  133. }
  134. static void dp_write_sub_sw(struct dp_catalog *dp_catalog,
  135. struct dp_io_data *io_data, u32 offset, u32 data)
  136. {
  137. struct dp_catalog_private *catalog = container_of(dp_catalog,
  138. struct dp_catalog_private, dp_catalog);
  139. dp_write_sw(catalog, io_data, offset, data);
  140. }
  141. static u32 dp_read_sub_hw(struct dp_catalog *dp_catalog,
  142. struct dp_io_data *io_data, u32 offset)
  143. {
  144. struct dp_catalog_private *catalog = container_of(dp_catalog,
  145. struct dp_catalog_private, dp_catalog);
  146. return dp_read_hw(catalog, io_data, offset);
  147. }
  148. static void dp_write_sub_hw(struct dp_catalog *dp_catalog,
  149. struct dp_io_data *io_data, u32 offset, u32 data)
  150. {
  151. struct dp_catalog_private *catalog = container_of(dp_catalog,
  152. struct dp_catalog_private, dp_catalog);
  153. dp_write_hw(catalog, io_data, offset, data);
  154. }
  155. /* aux related catalog functions */
  156. static u32 dp_catalog_aux_read_data(struct dp_catalog_aux *aux)
  157. {
  158. struct dp_catalog_private *catalog;
  159. struct dp_io_data *io_data;
  160. if (!aux) {
  161. DP_ERR("invalid input\n");
  162. goto end;
  163. }
  164. catalog = dp_catalog_get_priv(aux);
  165. io_data = catalog->io.dp_aux;
  166. return dp_read(DP_AUX_DATA);
  167. end:
  168. return 0;
  169. }
  170. static int dp_catalog_aux_write_data(struct dp_catalog_aux *aux)
  171. {
  172. int rc = 0;
  173. struct dp_catalog_private *catalog;
  174. struct dp_io_data *io_data;
  175. if (!aux) {
  176. DP_ERR("invalid input\n");
  177. rc = -EINVAL;
  178. goto end;
  179. }
  180. catalog = dp_catalog_get_priv(aux);
  181. io_data = catalog->io.dp_aux;
  182. dp_write(DP_AUX_DATA, aux->data);
  183. end:
  184. return rc;
  185. }
  186. static int dp_catalog_aux_write_trans(struct dp_catalog_aux *aux)
  187. {
  188. int rc = 0;
  189. struct dp_catalog_private *catalog;
  190. struct dp_io_data *io_data;
  191. if (!aux) {
  192. DP_ERR("invalid input\n");
  193. rc = -EINVAL;
  194. goto end;
  195. }
  196. catalog = dp_catalog_get_priv(aux);
  197. io_data = catalog->io.dp_aux;
  198. dp_write(DP_AUX_TRANS_CTRL, aux->data);
  199. end:
  200. return rc;
  201. }
  202. static int dp_catalog_aux_clear_trans(struct dp_catalog_aux *aux, bool read)
  203. {
  204. int rc = 0;
  205. u32 data = 0;
  206. struct dp_catalog_private *catalog;
  207. struct dp_io_data *io_data;
  208. if (!aux) {
  209. DP_ERR("invalid input\n");
  210. rc = -EINVAL;
  211. goto end;
  212. }
  213. catalog = dp_catalog_get_priv(aux);
  214. io_data = catalog->io.dp_aux;
  215. if (read) {
  216. data = dp_read(DP_AUX_TRANS_CTRL);
  217. data &= ~BIT(9);
  218. dp_write(DP_AUX_TRANS_CTRL, data);
  219. } else {
  220. dp_write(DP_AUX_TRANS_CTRL, 0);
  221. }
  222. end:
  223. return rc;
  224. }
  225. static void dp_catalog_aux_clear_hw_interrupts(struct dp_catalog_aux *aux)
  226. {
  227. struct dp_catalog_private *catalog;
  228. struct dp_io_data *io_data;
  229. u32 data = 0;
  230. if (!aux) {
  231. DP_ERR("invalid input\n");
  232. return;
  233. }
  234. catalog = dp_catalog_get_priv(aux);
  235. io_data = catalog->io.dp_phy;
  236. data = dp_read(DP_PHY_AUX_INTERRUPT_STATUS);
  237. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR, 0x1f);
  238. wmb(); /* make sure 0x1f is written before next write */
  239. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR, 0x9f);
  240. wmb(); /* make sure 0x9f is written before next write */
  241. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR, 0);
  242. wmb(); /* make sure register is cleared */
  243. }
  244. static void dp_catalog_aux_reset(struct dp_catalog_aux *aux)
  245. {
  246. u32 aux_ctrl;
  247. struct dp_catalog_private *catalog;
  248. struct dp_io_data *io_data;
  249. if (!aux) {
  250. DP_ERR("invalid input\n");
  251. return;
  252. }
  253. catalog = dp_catalog_get_priv(aux);
  254. io_data = catalog->io.dp_aux;
  255. aux_ctrl = dp_read(DP_AUX_CTRL);
  256. aux_ctrl |= BIT(1);
  257. dp_write(DP_AUX_CTRL, aux_ctrl);
  258. usleep_range(1000, 1010); /* h/w recommended delay */
  259. aux_ctrl &= ~BIT(1);
  260. dp_write(DP_AUX_CTRL, aux_ctrl);
  261. wmb(); /* make sure AUX reset is done here */
  262. }
  263. static void dp_catalog_aux_enable(struct dp_catalog_aux *aux, bool enable)
  264. {
  265. u32 aux_ctrl;
  266. struct dp_catalog_private *catalog;
  267. struct dp_io_data *io_data;
  268. if (!aux) {
  269. DP_ERR("invalid input\n");
  270. return;
  271. }
  272. catalog = dp_catalog_get_priv(aux);
  273. io_data = catalog->io.dp_aux;
  274. aux_ctrl = dp_read(DP_AUX_CTRL);
  275. if (enable) {
  276. aux_ctrl |= BIT(0);
  277. dp_write(DP_AUX_CTRL, aux_ctrl);
  278. wmb(); /* make sure AUX module is enabled */
  279. dp_write(DP_TIMEOUT_COUNT, 0xffff);
  280. dp_write(DP_AUX_LIMITS, 0xffff);
  281. } else {
  282. aux_ctrl &= ~BIT(0);
  283. dp_write(DP_AUX_CTRL, aux_ctrl);
  284. }
  285. }
  286. static void dp_catalog_aux_update_cfg(struct dp_catalog_aux *aux,
  287. struct dp_aux_cfg *cfg, enum dp_phy_aux_config_type type)
  288. {
  289. struct dp_catalog_private *catalog;
  290. u32 new_index = 0, current_index = 0;
  291. struct dp_io_data *io_data;
  292. if (!aux || !cfg || (type >= PHY_AUX_CFG_MAX)) {
  293. DP_ERR("invalid input\n");
  294. return;
  295. }
  296. catalog = dp_catalog_get_priv(aux);
  297. io_data = catalog->io.dp_phy;
  298. current_index = cfg[type].current_index;
  299. new_index = (current_index + 1) % cfg[type].cfg_cnt;
  300. DP_DEBUG("Updating %s from 0x%08x to 0x%08x\n",
  301. dp_phy_aux_config_type_to_string(type),
  302. cfg[type].lut[current_index], cfg[type].lut[new_index]);
  303. dp_write(cfg[type].offset, cfg[type].lut[new_index]);
  304. cfg[type].current_index = new_index;
  305. }
  306. static void dp_catalog_aux_setup(struct dp_catalog_aux *aux,
  307. struct dp_aux_cfg *cfg)
  308. {
  309. struct dp_catalog_private *catalog;
  310. struct dp_io_data *io_data;
  311. int i = 0;
  312. if (!aux || !cfg) {
  313. DP_ERR("invalid input\n");
  314. return;
  315. }
  316. catalog = dp_catalog_get_priv(aux);
  317. io_data = catalog->io.dp_phy;
  318. dp_write(DP_PHY_PD_CTL, 0x65);
  319. wmb(); /* make sure PD programming happened */
  320. /* Turn on BIAS current for PHY/PLL */
  321. io_data = catalog->io.dp_pll;
  322. dp_write(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x1b);
  323. io_data = catalog->io.dp_phy;
  324. dp_write(DP_PHY_PD_CTL, 0x02);
  325. wmb(); /* make sure PD programming happened */
  326. dp_write(DP_PHY_PD_CTL, 0x7d);
  327. /* Turn on BIAS current for PHY/PLL */
  328. io_data = catalog->io.dp_pll;
  329. dp_write(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x3f);
  330. /* DP AUX CFG register programming */
  331. io_data = catalog->io.dp_phy;
  332. for (i = 0; i < PHY_AUX_CFG_MAX; i++)
  333. dp_write(cfg[i].offset, cfg[i].lut[cfg[i].current_index]);
  334. dp_write(DP_PHY_AUX_INTERRUPT_MASK, 0x1F);
  335. wmb(); /* make sure AUX configuration is done before enabling it */
  336. }
  337. static void dp_catalog_aux_get_irq(struct dp_catalog_aux *aux, bool cmd_busy)
  338. {
  339. u32 ack;
  340. struct dp_catalog_private *catalog;
  341. struct dp_io_data *io_data;
  342. if (!aux) {
  343. DP_ERR("invalid input\n");
  344. return;
  345. }
  346. catalog = dp_catalog_get_priv(aux);
  347. io_data = catalog->io.dp_ahb;
  348. aux->isr = dp_read(DP_INTR_STATUS);
  349. aux->isr &= ~DP_INTR_MASK1;
  350. ack = aux->isr & DP_INTERRUPT_STATUS1;
  351. ack <<= 1;
  352. ack |= DP_INTR_MASK1;
  353. dp_write(DP_INTR_STATUS, ack);
  354. }
  355. static bool dp_catalog_ctrl_wait_for_phy_ready(
  356. struct dp_catalog_private *catalog)
  357. {
  358. u32 reg = DP_PHY_STATUS, state;
  359. void __iomem *base = catalog->io.dp_phy->io.base;
  360. bool success = true;
  361. u32 const poll_sleep_us = 500;
  362. u32 const pll_timeout_us = 10000;
  363. if (readl_poll_timeout_atomic((base + reg), state,
  364. ((state & DP_PHY_READY) > 0),
  365. poll_sleep_us, pll_timeout_us)) {
  366. DP_ERR("PHY status failed, status=%x\n", state);
  367. success = false;
  368. }
  369. return success;
  370. }
  371. /* controller related catalog functions */
  372. static int dp_catalog_ctrl_late_phy_init(struct dp_catalog_ctrl *ctrl,
  373. u8 lane_cnt, bool flipped)
  374. {
  375. int rc = 0;
  376. u32 bias0_en, drvr0_en, bias1_en, drvr1_en;
  377. struct dp_catalog_private *catalog;
  378. struct dp_io_data *io_data;
  379. if (!ctrl) {
  380. DP_ERR("invalid input\n");
  381. return -EINVAL;
  382. }
  383. catalog = dp_catalog_get_priv(ctrl);
  384. switch (lane_cnt) {
  385. case 1:
  386. drvr0_en = flipped ? 0x13 : 0x10;
  387. bias0_en = flipped ? 0x3E : 0x15;
  388. drvr1_en = flipped ? 0x10 : 0x13;
  389. bias1_en = flipped ? 0x15 : 0x3E;
  390. break;
  391. case 2:
  392. drvr0_en = flipped ? 0x10 : 0x10;
  393. bias0_en = flipped ? 0x3F : 0x15;
  394. drvr1_en = flipped ? 0x10 : 0x10;
  395. bias1_en = flipped ? 0x15 : 0x3F;
  396. break;
  397. case 4:
  398. default:
  399. drvr0_en = 0x10;
  400. bias0_en = 0x3F;
  401. drvr1_en = 0x10;
  402. bias1_en = 0x3F;
  403. break;
  404. }
  405. io_data = catalog->io.dp_ln_tx0;
  406. dp_write(TXn_HIGHZ_DRVR_EN_V420, drvr0_en);
  407. dp_write(TXn_TRANSCEIVER_BIAS_EN_V420, bias0_en);
  408. io_data = catalog->io.dp_ln_tx1;
  409. dp_write(TXn_HIGHZ_DRVR_EN_V420, drvr1_en);
  410. dp_write(TXn_TRANSCEIVER_BIAS_EN_V420, bias1_en);
  411. io_data = catalog->io.dp_phy;
  412. dp_write(DP_PHY_CFG, 0x18);
  413. /* add hardware recommended delay */
  414. udelay(2000);
  415. dp_write(DP_PHY_CFG, 0x19);
  416. /*
  417. * Make sure all the register writes are completed before
  418. * doing any other operation
  419. */
  420. wmb();
  421. if (!dp_catalog_ctrl_wait_for_phy_ready(catalog)) {
  422. rc = -EINVAL;
  423. goto lock_err;
  424. }
  425. io_data = catalog->io.dp_ln_tx0;
  426. dp_write(TXn_TX_POL_INV_V420, 0x0a);
  427. io_data = catalog->io.dp_ln_tx1;
  428. dp_write(TXn_TX_POL_INV_V420, 0x0a);
  429. io_data = catalog->io.dp_ln_tx0;
  430. dp_write(TXn_TX_DRV_LVL_V420, 0x27);
  431. io_data = catalog->io.dp_ln_tx1;
  432. dp_write(TXn_TX_DRV_LVL_V420, 0x27);
  433. io_data = catalog->io.dp_ln_tx0;
  434. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  435. io_data = catalog->io.dp_ln_tx1;
  436. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  437. /* Make sure the PHY register writes are done */
  438. wmb();
  439. lock_err:
  440. return rc;
  441. }
  442. static u32 dp_catalog_ctrl_read_hdcp_status(struct dp_catalog_ctrl *ctrl)
  443. {
  444. struct dp_catalog_private *catalog;
  445. struct dp_io_data *io_data;
  446. if (!ctrl) {
  447. DP_ERR("invalid input\n");
  448. return -EINVAL;
  449. }
  450. catalog = dp_catalog_get_priv(ctrl);
  451. io_data = catalog->io.dp_ahb;
  452. return dp_read(DP_HDCP_STATUS);
  453. }
  454. static void dp_catalog_panel_sdp_update(struct dp_catalog_panel *panel)
  455. {
  456. struct dp_catalog_private *catalog;
  457. struct dp_io_data *io_data;
  458. u32 sdp_cfg3_off = 0;
  459. if (panel->stream_id >= DP_STREAM_MAX) {
  460. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  461. return;
  462. }
  463. if (panel->stream_id == DP_STREAM_1)
  464. sdp_cfg3_off = MMSS_DP1_SDP_CFG3 - MMSS_DP_SDP_CFG3;
  465. catalog = dp_catalog_get_priv(panel);
  466. io_data = catalog->io.dp_link;
  467. dp_write(MMSS_DP_SDP_CFG3 + sdp_cfg3_off, 0x01);
  468. dp_write(MMSS_DP_SDP_CFG3 + sdp_cfg3_off, 0x00);
  469. }
  470. static void dp_catalog_panel_setup_vsif_infoframe_sdp(
  471. struct dp_catalog_panel *panel)
  472. {
  473. struct dp_catalog_private *catalog;
  474. struct drm_msm_ext_hdr_metadata *hdr;
  475. struct dp_io_data *io_data;
  476. u32 header, parity, data, mst_offset = 0;
  477. u8 buf[SZ_64], off = 0;
  478. if (panel->stream_id >= DP_STREAM_MAX) {
  479. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  480. return;
  481. }
  482. if (panel->stream_id == DP_STREAM_1)
  483. mst_offset = MMSS_DP1_VSCEXT_0 - MMSS_DP_VSCEXT_0;
  484. catalog = dp_catalog_get_priv(panel);
  485. hdr = &panel->hdr_meta;
  486. io_data = catalog->io.dp_link;
  487. /* HEADER BYTE 1 */
  488. header = panel->dhdr_vsif_sdp.HB1;
  489. parity = dp_header_get_parity(header);
  490. data = ((header << HEADER_BYTE_1_BIT)
  491. | (parity << PARITY_BYTE_1_BIT));
  492. dp_write(MMSS_DP_VSCEXT_0 + mst_offset, data);
  493. memcpy(buf + off, &data, sizeof(data));
  494. off += sizeof(data);
  495. /* HEADER BYTE 2 */
  496. header = panel->dhdr_vsif_sdp.HB2;
  497. parity = dp_header_get_parity(header);
  498. data = ((header << HEADER_BYTE_2_BIT)
  499. | (parity << PARITY_BYTE_2_BIT));
  500. dp_write(MMSS_DP_VSCEXT_1 + mst_offset, data);
  501. /* HEADER BYTE 3 */
  502. header = panel->dhdr_vsif_sdp.HB3;
  503. parity = dp_header_get_parity(header);
  504. data = ((header << HEADER_BYTE_3_BIT)
  505. | (parity << PARITY_BYTE_3_BIT));
  506. data |= dp_read(MMSS_DP_VSCEXT_1 + mst_offset);
  507. dp_write(MMSS_DP_VSCEXT_1 + mst_offset, data);
  508. memcpy(buf + off, &data, sizeof(data));
  509. off += sizeof(data);
  510. print_hex_dump_debug("[drm-dp] VSCEXT: ",
  511. DUMP_PREFIX_NONE, 16, 4, buf, off, false);
  512. }
  513. static void dp_catalog_panel_setup_hdr_infoframe_sdp(
  514. struct dp_catalog_panel *panel)
  515. {
  516. struct dp_catalog_private *catalog;
  517. struct drm_msm_ext_hdr_metadata *hdr;
  518. struct dp_io_data *io_data;
  519. u32 header, parity, data, mst_offset = 0;
  520. u8 buf[SZ_64], off = 0;
  521. u32 const version = 0x01;
  522. u32 const length = 0x1a;
  523. if (panel->stream_id >= DP_STREAM_MAX) {
  524. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  525. return;
  526. }
  527. if (panel->stream_id == DP_STREAM_1)
  528. mst_offset = MMSS_DP1_GENERIC2_0 - MMSS_DP_GENERIC2_0;
  529. catalog = dp_catalog_get_priv(panel);
  530. hdr = &panel->hdr_meta;
  531. io_data = catalog->io.dp_link;
  532. /* HEADER BYTE 1 */
  533. header = panel->shdr_if_sdp.HB1;
  534. parity = dp_header_get_parity(header);
  535. data = ((header << HEADER_BYTE_1_BIT)
  536. | (parity << PARITY_BYTE_1_BIT));
  537. dp_write(MMSS_DP_GENERIC2_0 + mst_offset,
  538. data);
  539. memcpy(buf + off, &data, sizeof(data));
  540. off += sizeof(data);
  541. /* HEADER BYTE 2 */
  542. header = panel->shdr_if_sdp.HB2;
  543. parity = dp_header_get_parity(header);
  544. data = ((header << HEADER_BYTE_2_BIT)
  545. | (parity << PARITY_BYTE_2_BIT));
  546. dp_write(MMSS_DP_GENERIC2_1 + mst_offset, data);
  547. /* HEADER BYTE 3 */
  548. header = panel->shdr_if_sdp.HB3;
  549. parity = dp_header_get_parity(header);
  550. data = ((header << HEADER_BYTE_3_BIT)
  551. | (parity << PARITY_BYTE_3_BIT));
  552. data |= dp_read(MMSS_DP_VSCEXT_1 + mst_offset);
  553. dp_write(MMSS_DP_GENERIC2_1 + mst_offset,
  554. data);
  555. memcpy(buf + off, &data, sizeof(data));
  556. off += sizeof(data);
  557. data = version;
  558. data |= length << 8;
  559. data |= hdr->eotf << 16;
  560. dp_write(MMSS_DP_GENERIC2_2 + mst_offset, data);
  561. memcpy(buf + off, &data, sizeof(data));
  562. off += sizeof(data);
  563. data = (DP_GET_LSB(hdr->display_primaries_x[0]) |
  564. (DP_GET_MSB(hdr->display_primaries_x[0]) << 8) |
  565. (DP_GET_LSB(hdr->display_primaries_y[0]) << 16) |
  566. (DP_GET_MSB(hdr->display_primaries_y[0]) << 24));
  567. dp_write(MMSS_DP_GENERIC2_3 + mst_offset, data);
  568. memcpy(buf + off, &data, sizeof(data));
  569. off += sizeof(data);
  570. data = (DP_GET_LSB(hdr->display_primaries_x[1]) |
  571. (DP_GET_MSB(hdr->display_primaries_x[1]) << 8) |
  572. (DP_GET_LSB(hdr->display_primaries_y[1]) << 16) |
  573. (DP_GET_MSB(hdr->display_primaries_y[1]) << 24));
  574. dp_write(MMSS_DP_GENERIC2_4 + mst_offset, data);
  575. memcpy(buf + off, &data, sizeof(data));
  576. off += sizeof(data);
  577. data = (DP_GET_LSB(hdr->display_primaries_x[2]) |
  578. (DP_GET_MSB(hdr->display_primaries_x[2]) << 8) |
  579. (DP_GET_LSB(hdr->display_primaries_y[2]) << 16) |
  580. (DP_GET_MSB(hdr->display_primaries_y[2]) << 24));
  581. dp_write(MMSS_DP_GENERIC2_5 + mst_offset, data);
  582. memcpy(buf + off, &data, sizeof(data));
  583. off += sizeof(data);
  584. data = (DP_GET_LSB(hdr->white_point_x) |
  585. (DP_GET_MSB(hdr->white_point_x) << 8) |
  586. (DP_GET_LSB(hdr->white_point_y) << 16) |
  587. (DP_GET_MSB(hdr->white_point_y) << 24));
  588. dp_write(MMSS_DP_GENERIC2_6 + mst_offset, data);
  589. memcpy(buf + off, &data, sizeof(data));
  590. off += sizeof(data);
  591. data = (DP_GET_LSB(hdr->max_luminance) |
  592. (DP_GET_MSB(hdr->max_luminance) << 8) |
  593. (DP_GET_LSB(hdr->min_luminance) << 16) |
  594. (DP_GET_MSB(hdr->min_luminance) << 24));
  595. dp_write(MMSS_DP_GENERIC2_7 + mst_offset, data);
  596. memcpy(buf + off, &data, sizeof(data));
  597. off += sizeof(data);
  598. data = (DP_GET_LSB(hdr->max_content_light_level) |
  599. (DP_GET_MSB(hdr->max_content_light_level) << 8) |
  600. (DP_GET_LSB(hdr->max_average_light_level) << 16) |
  601. (DP_GET_MSB(hdr->max_average_light_level) << 24));
  602. dp_write(MMSS_DP_GENERIC2_8 + mst_offset, data);
  603. memcpy(buf + off, &data, sizeof(data));
  604. off += sizeof(data);
  605. data = 0;
  606. dp_write(MMSS_DP_GENERIC2_9 + mst_offset, data);
  607. memcpy(buf + off, &data, sizeof(data));
  608. off += sizeof(data);
  609. print_hex_dump_debug("[drm-dp] HDR: ",
  610. DUMP_PREFIX_NONE, 16, 4, buf, off, false);
  611. }
  612. static void dp_catalog_panel_setup_vsc_sdp(struct dp_catalog_panel *panel)
  613. {
  614. struct dp_catalog_private *catalog;
  615. struct dp_io_data *io_data;
  616. u32 header, parity, data, mst_offset = 0;
  617. u8 off = 0;
  618. u8 buf[SZ_128];
  619. if (!panel) {
  620. DP_ERR("invalid input\n");
  621. return;
  622. }
  623. if (panel->stream_id >= DP_STREAM_MAX) {
  624. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  625. return;
  626. }
  627. if (panel->stream_id == DP_STREAM_1)
  628. mst_offset = MMSS_DP1_GENERIC0_0 - MMSS_DP_GENERIC0_0;
  629. catalog = dp_catalog_get_priv(panel);
  630. io_data = catalog->io.dp_link;
  631. /* HEADER BYTE 1 */
  632. header = panel->vsc_colorimetry.header.HB1;
  633. parity = dp_header_get_parity(header);
  634. data = ((header << HEADER_BYTE_1_BIT)
  635. | (parity << PARITY_BYTE_1_BIT));
  636. dp_write(MMSS_DP_GENERIC0_0 + mst_offset, data);
  637. memcpy(buf + off, &data, sizeof(data));
  638. off += sizeof(data);
  639. /* HEADER BYTE 2 */
  640. header = panel->vsc_colorimetry.header.HB2;
  641. parity = dp_header_get_parity(header);
  642. data = ((header << HEADER_BYTE_2_BIT)
  643. | (parity << PARITY_BYTE_2_BIT));
  644. dp_write(MMSS_DP_GENERIC0_1 + mst_offset, data);
  645. /* HEADER BYTE 3 */
  646. header = panel->vsc_colorimetry.header.HB3;
  647. parity = dp_header_get_parity(header);
  648. data = ((header << HEADER_BYTE_3_BIT)
  649. | (parity << PARITY_BYTE_3_BIT));
  650. data |= dp_read(MMSS_DP_GENERIC0_1 + mst_offset);
  651. dp_write(MMSS_DP_GENERIC0_1 + mst_offset, data);
  652. memcpy(buf + off, &data, sizeof(data));
  653. off += sizeof(data);
  654. data = 0;
  655. dp_write(MMSS_DP_GENERIC0_2 + mst_offset, data);
  656. memcpy(buf + off, &data, sizeof(data));
  657. off += sizeof(data);
  658. dp_write(MMSS_DP_GENERIC0_3 + mst_offset, data);
  659. memcpy(buf + off, &data, sizeof(data));
  660. off += sizeof(data);
  661. dp_write(MMSS_DP_GENERIC0_4 + mst_offset, data);
  662. memcpy(buf + off, &data, sizeof(data));
  663. off += sizeof(data);
  664. dp_write(MMSS_DP_GENERIC0_5 + mst_offset, data);
  665. memcpy(buf + off, &data, sizeof(data));
  666. off += sizeof(data);
  667. data = (panel->vsc_colorimetry.data[16] & 0xFF) |
  668. ((panel->vsc_colorimetry.data[17] & 0xFF) << 8) |
  669. ((panel->vsc_colorimetry.data[18] & 0x7) << 16);
  670. dp_write(MMSS_DP_GENERIC0_6 + mst_offset, data);
  671. memcpy(buf + off, &data, sizeof(data));
  672. off += sizeof(data);
  673. data = 0;
  674. dp_write(MMSS_DP_GENERIC0_7 + mst_offset, data);
  675. memcpy(buf + off, &data, sizeof(data));
  676. off += sizeof(data);
  677. dp_write(MMSS_DP_GENERIC0_8 + mst_offset, data);
  678. memcpy(buf + off, &data, sizeof(data));
  679. off += sizeof(data);
  680. dp_write(MMSS_DP_GENERIC0_9 + mst_offset, data);
  681. memcpy(buf + off, &data, sizeof(data));
  682. off += sizeof(data);
  683. print_hex_dump_debug("[drm-dp] VSC: ",
  684. DUMP_PREFIX_NONE, 16, 4, buf, off, false);
  685. }
  686. static void dp_catalog_panel_config_sdp(struct dp_catalog_panel *panel,
  687. bool en)
  688. {
  689. struct dp_catalog_private *catalog;
  690. struct dp_io_data *io_data;
  691. u32 cfg, cfg2;
  692. u32 sdp_cfg_off = 0;
  693. u32 sdp_cfg2_off = 0;
  694. if (panel->stream_id >= DP_STREAM_MAX) {
  695. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  696. return;
  697. }
  698. catalog = dp_catalog_get_priv(panel);
  699. io_data = catalog->io.dp_link;
  700. if (panel->stream_id == DP_STREAM_1) {
  701. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  702. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  703. }
  704. cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  705. cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg2_off);
  706. if (en) {
  707. /* GEN0_SDP_EN */
  708. cfg |= BIT(17);
  709. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  710. /* GENERIC0_SDPSIZE */
  711. cfg2 |= BIT(16);
  712. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  713. /* setup the GENERIC0 in case of en = true */
  714. dp_catalog_panel_setup_vsc_sdp(panel);
  715. } else {
  716. /* GEN0_SDP_EN */
  717. cfg &= ~BIT(17);
  718. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  719. /* GENERIC0_SDPSIZE */
  720. cfg2 &= ~BIT(16);
  721. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  722. }
  723. dp_catalog_panel_sdp_update(panel);
  724. }
  725. static void dp_catalog_panel_config_misc(struct dp_catalog_panel *panel)
  726. {
  727. struct dp_catalog_private *catalog;
  728. struct dp_io_data *io_data;
  729. u32 reg_offset = 0;
  730. if (!panel) {
  731. DP_ERR("invalid input\n");
  732. return;
  733. }
  734. if (panel->stream_id >= DP_STREAM_MAX) {
  735. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  736. return;
  737. }
  738. catalog = dp_catalog_get_priv(panel);
  739. io_data = catalog->io.dp_link;
  740. if (panel->stream_id == DP_STREAM_1)
  741. reg_offset = DP1_MISC1_MISC0 - DP_MISC1_MISC0;
  742. DP_DEBUG("misc settings = 0x%x\n", panel->misc_val);
  743. dp_write(DP_MISC1_MISC0 + reg_offset, panel->misc_val);
  744. }
  745. static int dp_catalog_panel_set_colorspace(struct dp_catalog_panel *panel,
  746. bool vsc_supported)
  747. {
  748. struct dp_catalog_private *catalog;
  749. struct dp_io_data *io_data;
  750. if (!panel) {
  751. DP_ERR("invalid input\n");
  752. return -EINVAL;
  753. }
  754. if (panel->stream_id >= DP_STREAM_MAX) {
  755. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  756. return -EINVAL;
  757. }
  758. catalog = dp_catalog_get_priv(panel);
  759. io_data = catalog->io.dp_link;
  760. if (vsc_supported) {
  761. dp_catalog_panel_setup_vsc_sdp(panel);
  762. dp_catalog_panel_sdp_update(panel);
  763. } else
  764. dp_catalog_panel_config_misc(panel);
  765. return 0;
  766. }
  767. static void dp_catalog_panel_config_hdr(struct dp_catalog_panel *panel, bool en,
  768. u32 dhdr_max_pkts, bool flush)
  769. {
  770. struct dp_catalog_private *catalog;
  771. struct dp_io_data *io_data;
  772. u32 cfg, cfg2, cfg4, misc;
  773. u32 sdp_cfg_off = 0;
  774. u32 sdp_cfg2_off = 0;
  775. u32 sdp_cfg4_off = 0;
  776. u32 misc1_misc0_off = 0;
  777. if (!panel) {
  778. DP_ERR("invalid input\n");
  779. return;
  780. }
  781. if (panel->stream_id >= DP_STREAM_MAX) {
  782. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  783. return;
  784. }
  785. catalog = dp_catalog_get_priv(panel);
  786. io_data = catalog->io.dp_link;
  787. if (panel->stream_id == DP_STREAM_1) {
  788. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  789. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  790. sdp_cfg4_off = MMSS_DP1_SDP_CFG4 - MMSS_DP_SDP_CFG4;
  791. misc1_misc0_off = DP1_MISC1_MISC0 - DP_MISC1_MISC0;
  792. }
  793. cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  794. cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg2_off);
  795. misc = dp_read(DP_MISC1_MISC0 + misc1_misc0_off);
  796. if (en) {
  797. if (dhdr_max_pkts) {
  798. /* VSCEXT_SDP_EN */
  799. cfg |= BIT(16);
  800. /* DHDR_EN, DHDR_PACKET_LIMIT */
  801. cfg4 = (dhdr_max_pkts << 1) | BIT(0);
  802. dp_write(MMSS_DP_SDP_CFG4 + sdp_cfg4_off, cfg4);
  803. dp_catalog_panel_setup_vsif_infoframe_sdp(panel);
  804. }
  805. /* GEN2_SDP_EN */
  806. cfg |= BIT(19);
  807. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  808. /* GENERIC2_SDPSIZE */
  809. cfg2 |= BIT(20);
  810. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  811. dp_catalog_panel_setup_hdr_infoframe_sdp(panel);
  812. if (panel->hdr_meta.eotf)
  813. DP_DEBUG("Enabled\n");
  814. else
  815. DP_DEBUG("Reset\n");
  816. } else {
  817. /* VSCEXT_SDP_ENG */
  818. cfg &= ~BIT(16) & ~BIT(19);
  819. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  820. /* GENERIC0_SDPSIZE GENERIC2_SDPSIZE */
  821. cfg2 &= ~BIT(20);
  822. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  823. /* DHDR_EN, DHDR_PACKET_LIMIT */
  824. cfg4 = 0;
  825. dp_write(MMSS_DP_SDP_CFG4 + sdp_cfg4_off, cfg4);
  826. DP_DEBUG("Disabled\n");
  827. }
  828. if (flush) {
  829. DP_DEBUG("flushing HDR metadata\n");
  830. dp_catalog_panel_sdp_update(panel);
  831. }
  832. }
  833. static void dp_catalog_panel_update_transfer_unit(
  834. struct dp_catalog_panel *panel)
  835. {
  836. struct dp_catalog_private *catalog;
  837. struct dp_io_data *io_data;
  838. if (!panel || panel->stream_id >= DP_STREAM_MAX) {
  839. DP_ERR("invalid input\n");
  840. return;
  841. }
  842. catalog = dp_catalog_get_priv(panel);
  843. io_data = catalog->io.dp_link;
  844. dp_write(DP_VALID_BOUNDARY, panel->valid_boundary);
  845. dp_write(DP_TU, panel->dp_tu);
  846. dp_write(DP_VALID_BOUNDARY_2, panel->valid_boundary2);
  847. }
  848. static void dp_catalog_ctrl_state_ctrl(struct dp_catalog_ctrl *ctrl, u32 state)
  849. {
  850. struct dp_catalog_private *catalog;
  851. struct dp_io_data *io_data;
  852. if (!ctrl) {
  853. DP_ERR("invalid input\n");
  854. return;
  855. }
  856. catalog = dp_catalog_get_priv(ctrl);
  857. io_data = catalog->io.dp_link;
  858. dp_write(DP_STATE_CTRL, state);
  859. /* make sure to change the hw state */
  860. wmb();
  861. }
  862. static void dp_catalog_ctrl_config_ctrl(struct dp_catalog_ctrl *ctrl, u8 ln_cnt)
  863. {
  864. struct dp_catalog_private *catalog;
  865. struct dp_io_data *io_data;
  866. u32 cfg;
  867. if (!ctrl) {
  868. DP_ERR("invalid input\n");
  869. return;
  870. }
  871. catalog = dp_catalog_get_priv(ctrl);
  872. io_data = catalog->io.dp_link;
  873. cfg = dp_read(DP_CONFIGURATION_CTRL);
  874. /*
  875. * Reset ASSR (alternate scrambler seed reset) by resetting BIT(10).
  876. * ASSR should be set to disable for TPS4 link training pattern.
  877. * Forcing it to 0 as the power on reset value of register enables it.
  878. */
  879. cfg &= ~(BIT(4) | BIT(5) | BIT(10));
  880. cfg |= (ln_cnt - 1) << 4;
  881. dp_write(DP_CONFIGURATION_CTRL, cfg);
  882. cfg = dp_read(DP_MAINLINK_CTRL);
  883. cfg |= 0x02000000;
  884. dp_write(DP_MAINLINK_CTRL, cfg);
  885. DP_DEBUG("DP_MAINLINK_CTRL=0x%x\n", cfg);
  886. }
  887. static void dp_catalog_panel_config_ctrl(struct dp_catalog_panel *panel,
  888. u32 cfg)
  889. {
  890. struct dp_catalog_private *catalog;
  891. struct dp_io_data *io_data;
  892. u32 strm_reg_off = 0, mainlink_ctrl;
  893. if (!panel) {
  894. DP_ERR("invalid input\n");
  895. return;
  896. }
  897. if (panel->stream_id >= DP_STREAM_MAX) {
  898. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  899. return;
  900. }
  901. catalog = dp_catalog_get_priv(panel);
  902. io_data = catalog->io.dp_link;
  903. if (panel->stream_id == DP_STREAM_1)
  904. strm_reg_off = DP1_CONFIGURATION_CTRL - DP_CONFIGURATION_CTRL;
  905. DP_DEBUG("DP_CONFIGURATION_CTRL=0x%x\n", cfg);
  906. dp_write(DP_CONFIGURATION_CTRL + strm_reg_off, cfg);
  907. mainlink_ctrl = dp_read(DP_MAINLINK_CTRL);
  908. if (panel->stream_id == DP_STREAM_0)
  909. io_data = catalog->io.dp_p0;
  910. else if (panel->stream_id == DP_STREAM_1)
  911. io_data = catalog->io.dp_p1;
  912. if (mainlink_ctrl & BIT(8))
  913. dp_write(MMSS_DP_ASYNC_FIFO_CONFIG, 0x01);
  914. else
  915. dp_write(MMSS_DP_ASYNC_FIFO_CONFIG, 0x00);
  916. }
  917. static void dp_catalog_panel_config_dto(struct dp_catalog_panel *panel,
  918. bool ack)
  919. {
  920. struct dp_catalog_private *catalog;
  921. struct dp_io_data *io_data;
  922. u32 dsc_dto;
  923. if (!panel) {
  924. DP_ERR("invalid input\n");
  925. return;
  926. }
  927. if (panel->stream_id >= DP_STREAM_MAX) {
  928. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  929. return;
  930. }
  931. catalog = dp_catalog_get_priv(panel);
  932. io_data = catalog->io.dp_link;
  933. switch (panel->stream_id) {
  934. case DP_STREAM_0:
  935. io_data = catalog->io.dp_p0;
  936. break;
  937. case DP_STREAM_1:
  938. io_data = catalog->io.dp_p1;
  939. break;
  940. default:
  941. DP_ERR("invalid stream id\n");
  942. return;
  943. }
  944. dsc_dto = dp_read(MMSS_DP_DSC_DTO);
  945. if (ack)
  946. dsc_dto = BIT(1);
  947. else
  948. dsc_dto &= ~BIT(1);
  949. dp_write(MMSS_DP_DSC_DTO, dsc_dto);
  950. }
  951. static void dp_catalog_ctrl_lane_mapping(struct dp_catalog_ctrl *ctrl,
  952. bool flipped, char *lane_map)
  953. {
  954. struct dp_catalog_private *catalog;
  955. struct dp_io_data *io_data;
  956. if (!ctrl) {
  957. DP_ERR("invalid input\n");
  958. return;
  959. }
  960. catalog = dp_catalog_get_priv(ctrl);
  961. io_data = catalog->io.dp_link;
  962. dp_write(DP_LOGICAL2PHYSICAL_LANE_MAPPING, 0xe4);
  963. }
  964. static void dp_catalog_ctrl_lane_pnswap(struct dp_catalog_ctrl *ctrl,
  965. u8 ln_pnswap)
  966. {
  967. struct dp_catalog_private *catalog;
  968. struct dp_io_data *io_data;
  969. u32 cfg0, cfg1;
  970. catalog = dp_catalog_get_priv(ctrl);
  971. cfg0 = 0x0a;
  972. cfg1 = 0x0a;
  973. cfg0 |= ((ln_pnswap >> 0) & 0x1) << 0;
  974. cfg0 |= ((ln_pnswap >> 1) & 0x1) << 2;
  975. cfg1 |= ((ln_pnswap >> 2) & 0x1) << 0;
  976. cfg1 |= ((ln_pnswap >> 3) & 0x1) << 2;
  977. io_data = catalog->io.dp_ln_tx0;
  978. dp_write(TXn_TX_POL_INV, cfg0);
  979. io_data = catalog->io.dp_ln_tx1;
  980. dp_write(TXn_TX_POL_INV, cfg1);
  981. }
  982. static void dp_catalog_ctrl_mainlink_ctrl(struct dp_catalog_ctrl *ctrl,
  983. bool enable)
  984. {
  985. u32 mainlink_ctrl, reg;
  986. struct dp_catalog_private *catalog;
  987. struct dp_io_data *io_data;
  988. if (!ctrl) {
  989. DP_ERR("invalid input\n");
  990. return;
  991. }
  992. catalog = dp_catalog_get_priv(ctrl);
  993. io_data = catalog->io.dp_link;
  994. if (enable) {
  995. reg = dp_read(DP_MAINLINK_CTRL);
  996. mainlink_ctrl = reg & ~(0x03);
  997. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  998. wmb(); /* make sure mainlink is turned off before reset */
  999. mainlink_ctrl = reg | 0x02;
  1000. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  1001. wmb(); /* make sure mainlink entered reset */
  1002. mainlink_ctrl = reg & ~(0x03);
  1003. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  1004. wmb(); /* make sure mainlink reset done */
  1005. mainlink_ctrl = reg | 0x01;
  1006. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  1007. wmb(); /* make sure mainlink turned on */
  1008. } else {
  1009. mainlink_ctrl = dp_read(DP_MAINLINK_CTRL);
  1010. mainlink_ctrl &= ~BIT(0);
  1011. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  1012. }
  1013. }
  1014. static void dp_catalog_panel_config_msa(struct dp_catalog_panel *panel,
  1015. u32 rate, u32 stream_rate_khz)
  1016. {
  1017. u32 pixel_m, pixel_n;
  1018. u32 mvid, nvid;
  1019. u32 const nvid_fixed = 0x8000;
  1020. u32 const link_rate_hbr2 = 540000;
  1021. u32 const link_rate_hbr3 = 810000;
  1022. struct dp_catalog_private *catalog;
  1023. struct dp_io_data *io_data;
  1024. u32 strm_reg_off = 0;
  1025. u32 mvid_reg_off = 0, nvid_reg_off = 0;
  1026. if (!panel) {
  1027. DP_ERR("invalid input\n");
  1028. return;
  1029. }
  1030. if (panel->stream_id >= DP_STREAM_MAX) {
  1031. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1032. return;
  1033. }
  1034. catalog = dp_catalog_get_priv(panel);
  1035. io_data = catalog->io.dp_mmss_cc;
  1036. if (panel->stream_id == DP_STREAM_1)
  1037. strm_reg_off = MMSS_DP_PIXEL1_M - MMSS_DP_PIXEL_M;
  1038. pixel_m = dp_read(MMSS_DP_PIXEL_M + strm_reg_off);
  1039. pixel_n = dp_read(MMSS_DP_PIXEL_N + strm_reg_off);
  1040. DP_DEBUG("pixel_m=0x%x, pixel_n=0x%x\n", pixel_m, pixel_n);
  1041. mvid = (pixel_m & 0xFFFF) * 5;
  1042. nvid = (0xFFFF & (~pixel_n)) + (pixel_m & 0xFFFF);
  1043. if (nvid < nvid_fixed) {
  1044. u32 temp;
  1045. temp = (nvid_fixed / nvid) * nvid;
  1046. mvid = (nvid_fixed / nvid) * mvid;
  1047. nvid = temp;
  1048. }
  1049. DP_DEBUG("rate = %d\n", rate);
  1050. if (panel->widebus_en)
  1051. mvid <<= 1;
  1052. if (link_rate_hbr2 == rate)
  1053. nvid *= 2;
  1054. if (link_rate_hbr3 == rate)
  1055. nvid *= 3;
  1056. io_data = catalog->io.dp_link;
  1057. if (panel->stream_id == DP_STREAM_1) {
  1058. mvid_reg_off = DP1_SOFTWARE_MVID - DP_SOFTWARE_MVID;
  1059. nvid_reg_off = DP1_SOFTWARE_NVID - DP_SOFTWARE_NVID;
  1060. }
  1061. DP_DEBUG("mvid=0x%x, nvid=0x%x\n", mvid, nvid);
  1062. dp_write(DP_SOFTWARE_MVID + mvid_reg_off, mvid);
  1063. dp_write(DP_SOFTWARE_NVID + nvid_reg_off, nvid);
  1064. }
  1065. static void dp_catalog_ctrl_set_pattern(struct dp_catalog_ctrl *ctrl,
  1066. u32 pattern)
  1067. {
  1068. int bit, cnt = 10;
  1069. u32 data;
  1070. const u32 link_training_offset = 3;
  1071. struct dp_catalog_private *catalog;
  1072. struct dp_io_data *io_data;
  1073. if (!ctrl) {
  1074. DP_ERR("invalid input\n");
  1075. return;
  1076. }
  1077. catalog = dp_catalog_get_priv(ctrl);
  1078. io_data = catalog->io.dp_link;
  1079. switch (pattern) {
  1080. case DP_TRAINING_PATTERN_4:
  1081. bit = 3;
  1082. break;
  1083. case DP_TRAINING_PATTERN_3:
  1084. case DP_TRAINING_PATTERN_2:
  1085. case DP_TRAINING_PATTERN_1:
  1086. bit = pattern - 1;
  1087. break;
  1088. default:
  1089. DP_ERR("invalid pattern\n");
  1090. return;
  1091. }
  1092. DP_DEBUG("hw: bit=%d train=%d\n", bit, pattern);
  1093. dp_write(DP_STATE_CTRL, BIT(bit));
  1094. bit += link_training_offset;
  1095. while (cnt--) {
  1096. data = dp_read(DP_MAINLINK_READY);
  1097. if (data & BIT(bit))
  1098. break;
  1099. }
  1100. if (cnt == 0)
  1101. DP_ERR("set link_train=%d failed\n", pattern);
  1102. }
  1103. static void dp_catalog_ctrl_usb_reset(struct dp_catalog_ctrl *ctrl, bool flip)
  1104. {
  1105. struct dp_catalog_private *catalog;
  1106. struct dp_io_data *io_data;
  1107. if (!ctrl) {
  1108. DP_ERR("invalid input\n");
  1109. return;
  1110. }
  1111. catalog = dp_catalog_get_priv(ctrl);
  1112. io_data = catalog->io.usb3_dp_com;
  1113. DP_DEBUG("Program PHYMODE to DP only\n");
  1114. dp_write(USB3_DP_COM_RESET_OVRD_CTRL, 0x0a);
  1115. dp_write(USB3_DP_COM_PHY_MODE_CTRL, 0x02);
  1116. dp_write(USB3_DP_COM_SW_RESET, 0x01);
  1117. /* make sure usb3 com phy software reset is done */
  1118. wmb();
  1119. if (!flip) /* CC1 */
  1120. dp_write(USB3_DP_COM_TYPEC_CTRL, 0x02);
  1121. else /* CC2 */
  1122. dp_write(USB3_DP_COM_TYPEC_CTRL, 0x03);
  1123. dp_write(USB3_DP_COM_SWI_CTRL, 0x00);
  1124. dp_write(USB3_DP_COM_SW_RESET, 0x00);
  1125. /* make sure the software reset is done */
  1126. wmb();
  1127. dp_write(USB3_DP_COM_POWER_DOWN_CTRL, 0x01);
  1128. dp_write(USB3_DP_COM_RESET_OVRD_CTRL, 0x00);
  1129. /* make sure phy is brought out of reset */
  1130. wmb();
  1131. }
  1132. static void dp_catalog_panel_tpg_cfg(struct dp_catalog_panel *panel,
  1133. bool enable)
  1134. {
  1135. struct dp_catalog_private *catalog;
  1136. struct dp_io_data *io_data;
  1137. u32 reg;
  1138. if (!panel) {
  1139. DP_ERR("invalid input\n");
  1140. return;
  1141. }
  1142. if (panel->stream_id >= DP_STREAM_MAX) {
  1143. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1144. return;
  1145. }
  1146. catalog = dp_catalog_get_priv(panel);
  1147. if (panel->stream_id == DP_STREAM_0)
  1148. io_data = catalog->io.dp_p0;
  1149. else if (panel->stream_id == DP_STREAM_1)
  1150. io_data = catalog->io.dp_p1;
  1151. if (!enable) {
  1152. dp_write(MMSS_DP_TPG_MAIN_CONTROL, 0x0);
  1153. dp_write(MMSS_DP_BIST_ENABLE, 0x0);
  1154. reg = dp_read(MMSS_DP_TIMING_ENGINE_EN);
  1155. reg &= ~0x1;
  1156. dp_write(MMSS_DP_TIMING_ENGINE_EN, reg);
  1157. wmb(); /* ensure Timing generator is turned off */
  1158. return;
  1159. }
  1160. dp_write(MMSS_DP_INTF_HSYNC_CTL,
  1161. panel->hsync_ctl);
  1162. dp_write(MMSS_DP_INTF_VSYNC_PERIOD_F0,
  1163. panel->vsync_period * panel->hsync_period);
  1164. dp_write(MMSS_DP_INTF_VSYNC_PULSE_WIDTH_F0,
  1165. panel->v_sync_width * panel->hsync_period);
  1166. dp_write(MMSS_DP_INTF_VSYNC_PERIOD_F1, 0);
  1167. dp_write(MMSS_DP_INTF_VSYNC_PULSE_WIDTH_F1, 0);
  1168. dp_write(MMSS_DP_INTF_DISPLAY_HCTL, panel->display_hctl);
  1169. dp_write(MMSS_DP_INTF_ACTIVE_HCTL, 0);
  1170. dp_write(MMSS_INTF_DISPLAY_V_START_F0, panel->display_v_start);
  1171. dp_write(MMSS_DP_INTF_DISPLAY_V_END_F0, panel->display_v_end);
  1172. dp_write(MMSS_INTF_DISPLAY_V_START_F1, 0);
  1173. dp_write(MMSS_DP_INTF_DISPLAY_V_END_F1, 0);
  1174. dp_write(MMSS_DP_INTF_ACTIVE_V_START_F0, 0);
  1175. dp_write(MMSS_DP_INTF_ACTIVE_V_END_F0, 0);
  1176. dp_write(MMSS_DP_INTF_ACTIVE_V_START_F1, 0);
  1177. dp_write(MMSS_DP_INTF_ACTIVE_V_END_F1, 0);
  1178. dp_write(MMSS_DP_INTF_POLARITY_CTL, 0);
  1179. wmb(); /* ensure TPG registers are programmed */
  1180. dp_write(MMSS_DP_TPG_MAIN_CONTROL, 0x100);
  1181. dp_write(MMSS_DP_TPG_VIDEO_CONFIG, 0x5);
  1182. wmb(); /* ensure TPG config is programmed */
  1183. dp_write(MMSS_DP_BIST_ENABLE, 0x1);
  1184. reg = dp_read(MMSS_DP_TIMING_ENGINE_EN);
  1185. reg |= 0x1;
  1186. dp_write(MMSS_DP_TIMING_ENGINE_EN, reg);
  1187. wmb(); /* ensure Timing generator is turned on */
  1188. }
  1189. static void dp_catalog_panel_dsc_cfg(struct dp_catalog_panel *panel)
  1190. {
  1191. struct dp_catalog_private *catalog;
  1192. struct dp_io_data *io_data;
  1193. u32 reg, offset;
  1194. int i;
  1195. if (!panel) {
  1196. DP_ERR("invalid input\n");
  1197. return;
  1198. }
  1199. if (panel->stream_id >= DP_STREAM_MAX) {
  1200. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1201. return;
  1202. }
  1203. catalog = dp_catalog_get_priv(panel);
  1204. if (panel->stream_id == DP_STREAM_0)
  1205. io_data = catalog->io.dp_p0;
  1206. else
  1207. io_data = catalog->io.dp_p1;
  1208. dp_write(MMSS_DP_DSC_DTO_COUNT, panel->dsc.dto_count);
  1209. reg = dp_read(MMSS_DP_DSC_DTO);
  1210. if (panel->dsc.dto_en) {
  1211. reg |= BIT(0);
  1212. reg |= BIT(3);
  1213. reg |= (panel->dsc.dto_n << 8);
  1214. reg |= (panel->dsc.dto_d << 16);
  1215. }
  1216. dp_write(MMSS_DP_DSC_DTO, reg);
  1217. io_data = catalog->io.dp_link;
  1218. if (panel->stream_id == DP_STREAM_0)
  1219. offset = 0;
  1220. else
  1221. offset = DP1_COMPRESSION_MODE_CTRL - DP_COMPRESSION_MODE_CTRL;
  1222. dp_write(DP_PPS_HB_0_3 + offset, 0x7F1000);
  1223. dp_write(DP_PPS_PB_0_3 + offset, 0xA22300);
  1224. for (i = 0; i < panel->dsc.parity_word_len; i++)
  1225. dp_write(DP_PPS_PB_4_7 + (i << 2) + offset,
  1226. panel->dsc.parity_word[i]);
  1227. for (i = 0; i < panel->dsc.pps_word_len; i++)
  1228. dp_write(DP_PPS_PPS_0_3 + (i << 2) + offset,
  1229. panel->dsc.pps_word[i]);
  1230. reg = 0;
  1231. if (panel->dsc.dsc_en) {
  1232. reg = BIT(0);
  1233. reg |= (panel->dsc.eol_byte_num << 3);
  1234. reg |= (panel->dsc.slice_per_pkt << 5);
  1235. reg |= (panel->dsc.bytes_per_pkt << 16);
  1236. reg |= (panel->dsc.be_in_lane << 10);
  1237. }
  1238. dp_write(DP_COMPRESSION_MODE_CTRL + offset, reg);
  1239. DP_DEBUG("compression:0x%x for stream:%d\n",
  1240. reg, panel->stream_id);
  1241. }
  1242. static void dp_catalog_panel_dp_flush(struct dp_catalog_panel *panel,
  1243. enum dp_flush_bit flush_bit)
  1244. {
  1245. struct dp_catalog_private *catalog;
  1246. struct dp_io_data *io_data;
  1247. u32 dp_flush, offset;
  1248. struct dp_dsc_cfg_data *dsc;
  1249. if (!panel) {
  1250. DP_ERR("invalid input\n");
  1251. return;
  1252. }
  1253. if (panel->stream_id >= DP_STREAM_MAX) {
  1254. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1255. return;
  1256. }
  1257. catalog = dp_catalog_get_priv(panel);
  1258. io_data = catalog->io.dp_link;
  1259. dsc = &panel->dsc;
  1260. if (panel->stream_id == DP_STREAM_0)
  1261. offset = 0;
  1262. else
  1263. offset = MMSS_DP1_FLUSH - MMSS_DP_FLUSH;
  1264. dp_flush = dp_read(MMSS_DP_FLUSH + offset);
  1265. if ((flush_bit == DP_PPS_FLUSH) &&
  1266. dsc->continuous_pps)
  1267. dp_flush &= ~BIT(2);
  1268. dp_flush |= BIT(flush_bit);
  1269. dp_write(MMSS_DP_FLUSH + offset, dp_flush);
  1270. }
  1271. static void dp_catalog_panel_pps_flush(struct dp_catalog_panel *panel)
  1272. {
  1273. dp_catalog_panel_dp_flush(panel, DP_PPS_FLUSH);
  1274. DP_DEBUG("pps flush for stream:%d\n", panel->stream_id);
  1275. }
  1276. static void dp_catalog_panel_dhdr_flush(struct dp_catalog_panel *panel)
  1277. {
  1278. dp_catalog_panel_dp_flush(panel, DP_DHDR_FLUSH);
  1279. DP_DEBUG("dhdr flush for stream:%d\n", panel->stream_id);
  1280. }
  1281. static bool dp_catalog_panel_dhdr_busy(struct dp_catalog_panel *panel)
  1282. {
  1283. struct dp_catalog_private *catalog;
  1284. struct dp_io_data *io_data;
  1285. u32 dp_flush, offset;
  1286. if (panel->stream_id >= DP_STREAM_MAX) {
  1287. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1288. return false;
  1289. }
  1290. catalog = dp_catalog_get_priv(panel);
  1291. io_data = catalog->io.dp_link;
  1292. if (panel->stream_id == DP_STREAM_0)
  1293. offset = 0;
  1294. else
  1295. offset = MMSS_DP1_FLUSH - MMSS_DP_FLUSH;
  1296. dp_flush = dp_read(MMSS_DP_FLUSH + offset);
  1297. return dp_flush & BIT(DP_DHDR_FLUSH) ? true : false;
  1298. }
  1299. static void dp_catalog_ctrl_reset(struct dp_catalog_ctrl *ctrl)
  1300. {
  1301. u32 sw_reset;
  1302. struct dp_catalog_private *catalog;
  1303. struct dp_io_data *io_data;
  1304. if (!ctrl) {
  1305. DP_ERR("invalid input\n");
  1306. return;
  1307. }
  1308. catalog = dp_catalog_get_priv(ctrl);
  1309. io_data = catalog->io.dp_ahb;
  1310. sw_reset = dp_read(DP_SW_RESET);
  1311. sw_reset |= BIT(0);
  1312. dp_write(DP_SW_RESET, sw_reset);
  1313. usleep_range(1000, 1010); /* h/w recommended delay */
  1314. sw_reset &= ~BIT(0);
  1315. dp_write(DP_SW_RESET, sw_reset);
  1316. }
  1317. static bool dp_catalog_ctrl_mainlink_ready(struct dp_catalog_ctrl *ctrl)
  1318. {
  1319. u32 data;
  1320. int cnt = 10;
  1321. struct dp_catalog_private *catalog;
  1322. struct dp_io_data *io_data;
  1323. if (!ctrl) {
  1324. DP_ERR("invalid input\n");
  1325. goto end;
  1326. }
  1327. catalog = dp_catalog_get_priv(ctrl);
  1328. io_data = catalog->io.dp_link;
  1329. while (--cnt) {
  1330. /* DP_MAINLINK_READY */
  1331. data = dp_read(DP_MAINLINK_READY);
  1332. if (data & BIT(0))
  1333. return true;
  1334. usleep_range(1000, 1010); /* 1ms wait before next reg read */
  1335. }
  1336. DP_ERR("mainlink not ready\n");
  1337. end:
  1338. return false;
  1339. }
  1340. static void dp_catalog_ctrl_enable_irq(struct dp_catalog_ctrl *ctrl,
  1341. bool enable)
  1342. {
  1343. struct dp_catalog_private *catalog;
  1344. struct dp_io_data *io_data;
  1345. if (!ctrl) {
  1346. DP_ERR("invalid input\n");
  1347. return;
  1348. }
  1349. catalog = dp_catalog_get_priv(ctrl);
  1350. io_data = catalog->io.dp_ahb;
  1351. if (enable) {
  1352. dp_write(DP_INTR_STATUS, DP_INTR_MASK1);
  1353. dp_write(DP_INTR_STATUS2, DP_INTR_MASK2);
  1354. dp_write(DP_INTR_STATUS5, DP_INTR_MASK5);
  1355. } else {
  1356. dp_write(DP_INTR_STATUS, 0x00);
  1357. dp_write(DP_INTR_STATUS2, 0x00);
  1358. dp_write(DP_INTR_STATUS5, 0x00);
  1359. }
  1360. }
  1361. static void dp_catalog_ctrl_get_interrupt(struct dp_catalog_ctrl *ctrl)
  1362. {
  1363. u32 ack = 0;
  1364. struct dp_catalog_private *catalog;
  1365. struct dp_io_data *io_data;
  1366. if (!ctrl) {
  1367. DP_ERR("invalid input\n");
  1368. return;
  1369. }
  1370. catalog = dp_catalog_get_priv(ctrl);
  1371. io_data = catalog->io.dp_ahb;
  1372. ctrl->isr = dp_read(DP_INTR_STATUS2);
  1373. ctrl->isr &= ~DP_INTR_MASK2;
  1374. ack = ctrl->isr & DP_INTERRUPT_STATUS2;
  1375. ack <<= 1;
  1376. ack |= DP_INTR_MASK2;
  1377. dp_write(DP_INTR_STATUS2, ack);
  1378. ctrl->isr5 = dp_read(DP_INTR_STATUS5);
  1379. ctrl->isr5 &= ~DP_INTR_MASK5;
  1380. ack = ctrl->isr5 & DP_INTERRUPT_STATUS5;
  1381. ack <<= 1;
  1382. ack |= DP_INTR_MASK5;
  1383. dp_write(DP_INTR_STATUS5, ack);
  1384. }
  1385. static void dp_catalog_ctrl_phy_reset(struct dp_catalog_ctrl *ctrl)
  1386. {
  1387. struct dp_catalog_private *catalog;
  1388. struct dp_io_data *io_data;
  1389. if (!ctrl) {
  1390. DP_ERR("invalid input\n");
  1391. return;
  1392. }
  1393. catalog = dp_catalog_get_priv(ctrl);
  1394. io_data = catalog->io.dp_ahb;
  1395. dp_write(DP_PHY_CTRL, 0x5); /* bit 0 & 2 */
  1396. usleep_range(1000, 1010); /* h/w recommended delay */
  1397. dp_write(DP_PHY_CTRL, 0x0);
  1398. wmb(); /* make sure PHY reset done */
  1399. }
  1400. static void dp_catalog_ctrl_phy_lane_cfg(struct dp_catalog_ctrl *ctrl,
  1401. bool flipped, u8 ln_cnt)
  1402. {
  1403. u32 info = 0x0;
  1404. struct dp_catalog_private *catalog;
  1405. struct dp_io_data *io_data;
  1406. u8 orientation = BIT(!!flipped);
  1407. if (!ctrl) {
  1408. DP_ERR("invalid input\n");
  1409. return;
  1410. }
  1411. catalog = dp_catalog_get_priv(ctrl);
  1412. io_data = catalog->io.dp_phy;
  1413. info |= (ln_cnt & 0x0F);
  1414. info |= ((orientation & 0x0F) << 4);
  1415. DP_DEBUG("Shared Info = 0x%x\n", info);
  1416. dp_write(DP_PHY_SPARE0, info);
  1417. }
  1418. static void dp_catalog_ctrl_update_vx_px(struct dp_catalog_ctrl *ctrl,
  1419. u8 v_level, u8 p_level, bool high)
  1420. {
  1421. struct dp_catalog_private *catalog;
  1422. struct dp_io_data *io_data;
  1423. u8 value0, value1;
  1424. u32 version;
  1425. if (!ctrl) {
  1426. DP_ERR("invalid input\n");
  1427. return;
  1428. }
  1429. catalog = dp_catalog_get_priv(ctrl);
  1430. DP_DEBUG("hw: v=%d p=%d\n", v_level, p_level);
  1431. io_data = catalog->io.dp_ahb;
  1432. version = dp_read(DP_HW_VERSION);
  1433. if (version == 0x10020004) {
  1434. if (high) {
  1435. value0 = vm_voltage_swing_hbr3_hbr2[v_level][p_level];
  1436. value1 = vm_pre_emphasis_hbr3_hbr2[v_level][p_level];
  1437. } else {
  1438. value0 = vm_voltage_swing_hbr_rbr[v_level][p_level];
  1439. value1 = vm_pre_emphasis_hbr_rbr[v_level][p_level];
  1440. }
  1441. } else {
  1442. value0 = vm_voltage_swing[v_level][p_level];
  1443. value1 = vm_pre_emphasis[v_level][p_level];
  1444. }
  1445. /* program default setting first */
  1446. io_data = catalog->io.dp_ln_tx0;
  1447. dp_write(TXn_TX_DRV_LVL, 0x2A);
  1448. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  1449. io_data = catalog->io.dp_ln_tx1;
  1450. dp_write(TXn_TX_DRV_LVL, 0x2A);
  1451. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  1452. /* Enable MUX to use Cursor values from these registers */
  1453. value0 |= BIT(5);
  1454. value1 |= BIT(5);
  1455. /* Configure host and panel only if both values are allowed */
  1456. if (value0 != 0xFF && value1 != 0xFF) {
  1457. io_data = catalog->io.dp_ln_tx0;
  1458. dp_write(TXn_TX_DRV_LVL, value0);
  1459. dp_write(TXn_TX_EMP_POST1_LVL, value1);
  1460. io_data = catalog->io.dp_ln_tx1;
  1461. dp_write(TXn_TX_DRV_LVL, value0);
  1462. dp_write(TXn_TX_EMP_POST1_LVL, value1);
  1463. DP_DEBUG("hw: vx_value=0x%x px_value=0x%x\n",
  1464. value0, value1);
  1465. } else {
  1466. DP_ERR("invalid vx (0x%x=0x%x), px (0x%x=0x%x\n",
  1467. v_level, value0, p_level, value1);
  1468. }
  1469. }
  1470. static void dp_catalog_ctrl_send_phy_pattern(struct dp_catalog_ctrl *ctrl,
  1471. u32 pattern)
  1472. {
  1473. struct dp_catalog_private *catalog;
  1474. u32 value = 0x0;
  1475. struct dp_io_data *io_data = NULL;
  1476. if (!ctrl) {
  1477. DP_ERR("invalid input\n");
  1478. return;
  1479. }
  1480. catalog = dp_catalog_get_priv(ctrl);
  1481. io_data = catalog->io.dp_link;
  1482. dp_write(DP_STATE_CTRL, 0x0);
  1483. switch (pattern) {
  1484. case DP_PHY_TEST_PATTERN_D10_2:
  1485. dp_write(DP_STATE_CTRL, 0x1);
  1486. break;
  1487. case DP_PHY_TEST_PATTERN_ERROR_COUNT:
  1488. value &= ~(1 << 16);
  1489. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1490. value |= 0xFC;
  1491. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1492. dp_write(DP_MAINLINK_LEVELS, 0x2);
  1493. dp_write(DP_STATE_CTRL, 0x10);
  1494. break;
  1495. case DP_PHY_TEST_PATTERN_PRBS7:
  1496. dp_write(DP_STATE_CTRL, 0x20);
  1497. break;
  1498. case DP_PHY_TEST_PATTERN_80BIT_CUSTOM:
  1499. dp_write(DP_STATE_CTRL, 0x40);
  1500. /* 00111110000011111000001111100000 */
  1501. dp_write(DP_TEST_80BIT_CUSTOM_PATTERN_REG0, 0x3E0F83E0);
  1502. /* 00001111100000111110000011111000 */
  1503. dp_write(DP_TEST_80BIT_CUSTOM_PATTERN_REG1, 0x0F83E0F8);
  1504. /* 1111100000111110 */
  1505. dp_write(DP_TEST_80BIT_CUSTOM_PATTERN_REG2, 0x0000F83E);
  1506. break;
  1507. case DP_PHY_TEST_PATTERN_CP2520:
  1508. value = dp_read(DP_MAINLINK_CTRL);
  1509. value &= ~BIT(4);
  1510. dp_write(DP_MAINLINK_CTRL, value);
  1511. value = BIT(16);
  1512. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1513. value |= 0xFC;
  1514. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1515. dp_write(DP_MAINLINK_LEVELS, 0x2);
  1516. dp_write(DP_STATE_CTRL, 0x10);
  1517. value = dp_read(DP_MAINLINK_CTRL);
  1518. value |= BIT(0);
  1519. dp_write(DP_MAINLINK_CTRL, value);
  1520. break;
  1521. case DP_PHY_TEST_PATTERN_CP2520_3:
  1522. dp_write(DP_MAINLINK_CTRL, 0x01);
  1523. dp_write(DP_STATE_CTRL, 0x8);
  1524. break;
  1525. default:
  1526. DP_DEBUG("No valid test pattern requested: 0x%x\n", pattern);
  1527. return;
  1528. }
  1529. /* Make sure the test pattern is programmed in the hardware */
  1530. wmb();
  1531. }
  1532. static u32 dp_catalog_ctrl_read_phy_pattern(struct dp_catalog_ctrl *ctrl)
  1533. {
  1534. struct dp_catalog_private *catalog;
  1535. struct dp_io_data *io_data = NULL;
  1536. if (!ctrl) {
  1537. DP_ERR("invalid input\n");
  1538. return 0;
  1539. }
  1540. catalog = dp_catalog_get_priv(ctrl);
  1541. io_data = catalog->io.dp_link;
  1542. return dp_read(DP_MAINLINK_READY);
  1543. }
  1544. static void dp_catalog_ctrl_fec_config(struct dp_catalog_ctrl *ctrl,
  1545. bool enable)
  1546. {
  1547. struct dp_catalog_private *catalog;
  1548. struct dp_io_data *io_data = NULL;
  1549. u32 reg;
  1550. if (!ctrl) {
  1551. DP_ERR("invalid input\n");
  1552. return;
  1553. }
  1554. catalog = dp_catalog_get_priv(ctrl);
  1555. io_data = catalog->io.dp_link;
  1556. reg = dp_read(DP_MAINLINK_CTRL);
  1557. /*
  1558. * fec_en = BIT(12)
  1559. * fec_seq_mode = BIT(22)
  1560. * sde_flush = BIT(23) | BIT(24)
  1561. * fb_boundary_sel = BIT(25)
  1562. */
  1563. if (enable)
  1564. reg |= BIT(12) | BIT(22) | BIT(23) | BIT(24) | BIT(25);
  1565. else
  1566. reg &= ~BIT(12);
  1567. dp_write(DP_MAINLINK_CTRL, reg);
  1568. /* make sure mainlink configuration is updated with fec sequence */
  1569. wmb();
  1570. }
  1571. u32 dp_catalog_get_dp_core_version(struct dp_catalog *dp_catalog)
  1572. {
  1573. struct dp_catalog_private *catalog;
  1574. struct dp_io_data *io_data;
  1575. if (!dp_catalog) {
  1576. DP_ERR("invalid input\n");
  1577. return 0;
  1578. }
  1579. catalog = container_of(dp_catalog, struct dp_catalog_private, dp_catalog);
  1580. if (catalog->dp_core_version)
  1581. return catalog->dp_core_version;
  1582. io_data = catalog->io.dp_ahb;
  1583. return dp_read(DP_HW_VERSION);
  1584. }
  1585. static int dp_catalog_reg_dump(struct dp_catalog *dp_catalog,
  1586. char *name, u8 **out_buf, u32 *out_buf_len)
  1587. {
  1588. int ret = 0;
  1589. u8 *buf;
  1590. u32 len;
  1591. struct dp_io_data *io_data;
  1592. struct dp_catalog_private *catalog;
  1593. struct dp_parser *parser;
  1594. if (!dp_catalog) {
  1595. DP_ERR("invalid input\n");
  1596. return -EINVAL;
  1597. }
  1598. catalog = container_of(dp_catalog, struct dp_catalog_private,
  1599. dp_catalog);
  1600. parser = catalog->parser;
  1601. parser->get_io_buf(parser, name);
  1602. io_data = parser->get_io(parser, name);
  1603. if (!io_data) {
  1604. DP_ERR("IO %s not found\n", name);
  1605. ret = -EINVAL;
  1606. goto end;
  1607. }
  1608. buf = io_data->buf;
  1609. len = io_data->io.len;
  1610. if (!buf || !len) {
  1611. DP_ERR("no buffer available\n");
  1612. ret = -ENOMEM;
  1613. goto end;
  1614. }
  1615. if (!strcmp(catalog->exe_mode, "hw") ||
  1616. !strcmp(catalog->exe_mode, "all")) {
  1617. u32 i, data;
  1618. u32 const rowsize = 4;
  1619. void __iomem *addr = io_data->io.base;
  1620. memset(buf, 0, len);
  1621. for (i = 0; i < len / rowsize; i++) {
  1622. data = readl_relaxed(addr);
  1623. memcpy(buf + (rowsize * i), &data, sizeof(u32));
  1624. addr += rowsize;
  1625. }
  1626. }
  1627. *out_buf = buf;
  1628. *out_buf_len = len;
  1629. end:
  1630. if (ret)
  1631. parser->clear_io_buf(parser);
  1632. return ret;
  1633. }
  1634. static void dp_catalog_ctrl_mst_config(struct dp_catalog_ctrl *ctrl,
  1635. bool enable)
  1636. {
  1637. struct dp_catalog_private *catalog;
  1638. struct dp_io_data *io_data = NULL;
  1639. u32 reg;
  1640. if (!ctrl) {
  1641. DP_ERR("invalid input\n");
  1642. return;
  1643. }
  1644. catalog = dp_catalog_get_priv(ctrl);
  1645. io_data = catalog->io.dp_link;
  1646. reg = dp_read(DP_MAINLINK_CTRL);
  1647. if (enable)
  1648. reg |= (0x04000100);
  1649. else
  1650. reg &= ~(0x04000100);
  1651. dp_write(DP_MAINLINK_CTRL, reg);
  1652. /* make sure mainlink MST configuration is updated */
  1653. wmb();
  1654. }
  1655. static void dp_catalog_ctrl_trigger_act(struct dp_catalog_ctrl *ctrl)
  1656. {
  1657. struct dp_catalog_private *catalog;
  1658. struct dp_io_data *io_data = NULL;
  1659. if (!ctrl) {
  1660. DP_ERR("invalid input\n");
  1661. return;
  1662. }
  1663. catalog = dp_catalog_get_priv(ctrl);
  1664. io_data = catalog->io.dp_link;
  1665. dp_write(DP_MST_ACT, 0x1);
  1666. /* make sure ACT signal is performed */
  1667. wmb();
  1668. }
  1669. static void dp_catalog_ctrl_read_act_complete_sts(struct dp_catalog_ctrl *ctrl,
  1670. bool *sts)
  1671. {
  1672. struct dp_catalog_private *catalog;
  1673. struct dp_io_data *io_data = NULL;
  1674. u32 reg;
  1675. if (!ctrl || !sts) {
  1676. DP_ERR("invalid input\n");
  1677. return;
  1678. }
  1679. *sts = false;
  1680. catalog = dp_catalog_get_priv(ctrl);
  1681. io_data = catalog->io.dp_link;
  1682. reg = dp_read(DP_MST_ACT);
  1683. if (!reg)
  1684. *sts = true;
  1685. }
  1686. static void dp_catalog_ctrl_channel_alloc(struct dp_catalog_ctrl *ctrl,
  1687. u32 ch, u32 ch_start_slot, u32 tot_slot_cnt)
  1688. {
  1689. struct dp_catalog_private *catalog;
  1690. struct dp_io_data *io_data = NULL;
  1691. u32 i, slot_reg_1, slot_reg_2, slot;
  1692. u32 reg_off = 0;
  1693. int const num_slots_per_reg = 32;
  1694. if (!ctrl || ch >= DP_STREAM_MAX) {
  1695. DP_ERR("invalid input. ch %d\n", ch);
  1696. return;
  1697. }
  1698. if (ch_start_slot > DP_MAX_TIME_SLOTS ||
  1699. (ch_start_slot + tot_slot_cnt > DP_MAX_TIME_SLOTS)) {
  1700. DP_ERR("invalid slots start %d, tot %d\n",
  1701. ch_start_slot, tot_slot_cnt);
  1702. return;
  1703. }
  1704. catalog = dp_catalog_get_priv(ctrl);
  1705. io_data = catalog->io.dp_link;
  1706. DP_DEBUG("ch %d, start_slot %d, tot_slot %d\n",
  1707. ch, ch_start_slot, tot_slot_cnt);
  1708. if (ch == DP_STREAM_1)
  1709. reg_off = DP_DP1_TIMESLOT_1_32 - DP_DP0_TIMESLOT_1_32;
  1710. slot_reg_1 = 0;
  1711. slot_reg_2 = 0;
  1712. if (ch_start_slot && tot_slot_cnt) {
  1713. ch_start_slot--;
  1714. for (i = 0; i < tot_slot_cnt; i++) {
  1715. if (ch_start_slot < num_slots_per_reg) {
  1716. slot_reg_1 |= BIT(ch_start_slot);
  1717. } else {
  1718. slot = ch_start_slot - num_slots_per_reg;
  1719. slot_reg_2 |= BIT(slot);
  1720. }
  1721. ch_start_slot++;
  1722. }
  1723. }
  1724. DP_DEBUG("ch:%d slot_reg_1:%d, slot_reg_2:%d\n", ch,
  1725. slot_reg_1, slot_reg_2);
  1726. dp_write(DP_DP0_TIMESLOT_1_32 + reg_off, slot_reg_1);
  1727. dp_write(DP_DP0_TIMESLOT_33_63 + reg_off, slot_reg_2);
  1728. }
  1729. static void dp_catalog_ctrl_channel_dealloc(struct dp_catalog_ctrl *ctrl,
  1730. u32 ch, u32 ch_start_slot, u32 tot_slot_cnt)
  1731. {
  1732. struct dp_catalog_private *catalog;
  1733. struct dp_io_data *io_data = NULL;
  1734. u32 i, slot_reg_1, slot_reg_2, slot;
  1735. u32 reg_off = 0;
  1736. if (!ctrl || ch >= DP_STREAM_MAX) {
  1737. DP_ERR("invalid input. ch %d\n", ch);
  1738. return;
  1739. }
  1740. if (ch_start_slot > DP_MAX_TIME_SLOTS ||
  1741. (ch_start_slot + tot_slot_cnt > DP_MAX_TIME_SLOTS)) {
  1742. DP_ERR("invalid slots start %d, tot %d\n",
  1743. ch_start_slot, tot_slot_cnt);
  1744. return;
  1745. }
  1746. catalog = dp_catalog_get_priv(ctrl);
  1747. io_data = catalog->io.dp_link;
  1748. DP_DEBUG("dealloc ch %d, start_slot %d, tot_slot %d\n",
  1749. ch, ch_start_slot, tot_slot_cnt);
  1750. if (ch == DP_STREAM_1)
  1751. reg_off = DP_DP1_TIMESLOT_1_32 - DP_DP0_TIMESLOT_1_32;
  1752. slot_reg_1 = dp_read(DP_DP0_TIMESLOT_1_32 + reg_off);
  1753. slot_reg_2 = dp_read(DP_DP0_TIMESLOT_33_63 + reg_off);
  1754. ch_start_slot = ch_start_slot - 1;
  1755. for (i = 0; i < tot_slot_cnt; i++) {
  1756. if (ch_start_slot < 33) {
  1757. slot_reg_1 &= ~BIT(ch_start_slot);
  1758. } else {
  1759. slot = ch_start_slot - 33;
  1760. slot_reg_2 &= ~BIT(slot);
  1761. }
  1762. ch_start_slot++;
  1763. }
  1764. DP_DEBUG("dealloc ch:%d slot_reg_1:%d, slot_reg_2:%d\n", ch,
  1765. slot_reg_1, slot_reg_2);
  1766. dp_write(DP_DP0_TIMESLOT_1_32 + reg_off, slot_reg_1);
  1767. dp_write(DP_DP0_TIMESLOT_33_63 + reg_off, slot_reg_2);
  1768. }
  1769. static void dp_catalog_ctrl_update_rg(struct dp_catalog_ctrl *ctrl, u32 ch,
  1770. u32 x_int, u32 y_frac_enum)
  1771. {
  1772. struct dp_catalog_private *catalog;
  1773. struct dp_io_data *io_data = NULL;
  1774. u32 rg, reg_off = 0;
  1775. if (!ctrl || ch >= DP_STREAM_MAX) {
  1776. DP_ERR("invalid input. ch %d\n", ch);
  1777. return;
  1778. }
  1779. catalog = dp_catalog_get_priv(ctrl);
  1780. io_data = catalog->io.dp_link;
  1781. rg = y_frac_enum;
  1782. rg |= (x_int << 16);
  1783. DP_DEBUG("ch: %d x_int:%d y_frac_enum:%d rg:%d\n", ch, x_int,
  1784. y_frac_enum, rg);
  1785. if (ch == DP_STREAM_1)
  1786. reg_off = DP_DP1_RG - DP_DP0_RG;
  1787. dp_write(DP_DP0_RG + reg_off, rg);
  1788. }
  1789. static void dp_catalog_ctrl_mainlink_levels(struct dp_catalog_ctrl *ctrl,
  1790. u8 lane_cnt)
  1791. {
  1792. struct dp_catalog_private *catalog;
  1793. struct dp_io_data *io_data;
  1794. u32 mainlink_levels, safe_to_exit_level = 14;
  1795. catalog = dp_catalog_get_priv(ctrl);
  1796. io_data = catalog->io.dp_link;
  1797. switch (lane_cnt) {
  1798. case 1:
  1799. safe_to_exit_level = 14;
  1800. break;
  1801. case 2:
  1802. safe_to_exit_level = 8;
  1803. break;
  1804. case 4:
  1805. safe_to_exit_level = 5;
  1806. break;
  1807. default:
  1808. DP_DEBUG("setting the default safe_to_exit_level = %u\n",
  1809. safe_to_exit_level);
  1810. break;
  1811. }
  1812. mainlink_levels = dp_read(DP_MAINLINK_LEVELS);
  1813. mainlink_levels &= 0xFE0;
  1814. mainlink_levels |= safe_to_exit_level;
  1815. DP_DEBUG("mainlink_level = 0x%x, safe_to_exit_level = 0x%x\n",
  1816. mainlink_levels, safe_to_exit_level);
  1817. dp_write(DP_MAINLINK_LEVELS, mainlink_levels);
  1818. }
  1819. /* panel related catalog functions */
  1820. static int dp_catalog_panel_timing_cfg(struct dp_catalog_panel *panel)
  1821. {
  1822. struct dp_catalog_private *catalog;
  1823. struct dp_io_data *io_data;
  1824. u32 offset = 0, reg;
  1825. if (!panel) {
  1826. DP_ERR("invalid input\n");
  1827. goto end;
  1828. }
  1829. if (panel->stream_id >= DP_STREAM_MAX) {
  1830. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1831. goto end;
  1832. }
  1833. catalog = dp_catalog_get_priv(panel);
  1834. io_data = catalog->io.dp_link;
  1835. if (panel->stream_id == DP_STREAM_1)
  1836. offset = DP1_TOTAL_HOR_VER - DP_TOTAL_HOR_VER;
  1837. dp_write(DP_TOTAL_HOR_VER + offset, panel->total);
  1838. dp_write(DP_START_HOR_VER_FROM_SYNC + offset, panel->sync_start);
  1839. dp_write(DP_HSYNC_VSYNC_WIDTH_POLARITY + offset, panel->width_blanking);
  1840. dp_write(DP_ACTIVE_HOR_VER + offset, panel->dp_active);
  1841. if (panel->stream_id == DP_STREAM_0)
  1842. io_data = catalog->io.dp_p0;
  1843. else
  1844. io_data = catalog->io.dp_p1;
  1845. reg = dp_read(MMSS_DP_INTF_CONFIG);
  1846. if (panel->widebus_en)
  1847. reg |= BIT(4);
  1848. else
  1849. reg &= ~BIT(4);
  1850. dp_write(MMSS_DP_INTF_CONFIG, reg);
  1851. end:
  1852. return 0;
  1853. }
  1854. static void dp_catalog_hpd_config_hpd(struct dp_catalog_hpd *hpd, bool en)
  1855. {
  1856. struct dp_catalog_private *catalog;
  1857. struct dp_io_data *io_data;
  1858. if (!hpd) {
  1859. DP_ERR("invalid input\n");
  1860. return;
  1861. }
  1862. catalog = dp_catalog_get_priv(hpd);
  1863. io_data = catalog->io.dp_aux;
  1864. if (en) {
  1865. u32 reftimer = dp_read(DP_DP_HPD_REFTIMER);
  1866. /* Arm only the UNPLUG and HPD_IRQ interrupts */
  1867. dp_write(DP_DP_HPD_INT_ACK, 0xF);
  1868. dp_write(DP_DP_HPD_INT_MASK, 0xA);
  1869. /* Enable REFTIMER to count 1ms */
  1870. reftimer |= BIT(16);
  1871. dp_write(DP_DP_HPD_REFTIMER, reftimer);
  1872. /* Connect_time is 250us & disconnect_time is 2ms */
  1873. dp_write(DP_DP_HPD_EVENT_TIME_0, 0x3E800FA);
  1874. dp_write(DP_DP_HPD_EVENT_TIME_1, 0x1F407D0);
  1875. /* Enable HPD */
  1876. dp_write(DP_DP_HPD_CTRL, 0x1);
  1877. } else {
  1878. /* Disable HPD */
  1879. dp_write(DP_DP_HPD_CTRL, 0x0);
  1880. }
  1881. }
  1882. static u32 dp_catalog_hpd_get_interrupt(struct dp_catalog_hpd *hpd)
  1883. {
  1884. u32 isr = 0;
  1885. struct dp_catalog_private *catalog;
  1886. struct dp_io_data *io_data;
  1887. if (!hpd) {
  1888. DP_ERR("invalid input\n");
  1889. return isr;
  1890. }
  1891. catalog = dp_catalog_get_priv(hpd);
  1892. io_data = catalog->io.dp_aux;
  1893. isr = dp_read(DP_DP_HPD_INT_STATUS);
  1894. dp_write(DP_DP_HPD_INT_ACK, (isr & 0xf));
  1895. return isr;
  1896. }
  1897. static void dp_catalog_audio_init(struct dp_catalog_audio *audio)
  1898. {
  1899. struct dp_catalog_private *catalog;
  1900. static u32 sdp_map[][DP_AUDIO_SDP_HEADER_MAX] = {
  1901. {
  1902. MMSS_DP_AUDIO_STREAM_0,
  1903. MMSS_DP_AUDIO_STREAM_1,
  1904. MMSS_DP_AUDIO_STREAM_1,
  1905. },
  1906. {
  1907. MMSS_DP_AUDIO_TIMESTAMP_0,
  1908. MMSS_DP_AUDIO_TIMESTAMP_1,
  1909. MMSS_DP_AUDIO_TIMESTAMP_1,
  1910. },
  1911. {
  1912. MMSS_DP_AUDIO_INFOFRAME_0,
  1913. MMSS_DP_AUDIO_INFOFRAME_1,
  1914. MMSS_DP_AUDIO_INFOFRAME_1,
  1915. },
  1916. {
  1917. MMSS_DP_AUDIO_COPYMANAGEMENT_0,
  1918. MMSS_DP_AUDIO_COPYMANAGEMENT_1,
  1919. MMSS_DP_AUDIO_COPYMANAGEMENT_1,
  1920. },
  1921. {
  1922. MMSS_DP_AUDIO_ISRC_0,
  1923. MMSS_DP_AUDIO_ISRC_1,
  1924. MMSS_DP_AUDIO_ISRC_1,
  1925. },
  1926. };
  1927. if (!audio)
  1928. return;
  1929. catalog = dp_catalog_get_priv(audio);
  1930. catalog->audio_map = sdp_map;
  1931. }
  1932. static void dp_catalog_audio_config_sdp(struct dp_catalog_audio *audio)
  1933. {
  1934. struct dp_catalog_private *catalog;
  1935. struct dp_io_data *io_data;
  1936. u32 sdp_cfg = 0, sdp_cfg_off = 0;
  1937. u32 sdp_cfg2 = 0, sdp_cfg2_off = 0;
  1938. if (!audio)
  1939. return;
  1940. if (audio->stream_id >= DP_STREAM_MAX) {
  1941. DP_ERR("invalid stream id:%d\n", audio->stream_id);
  1942. return;
  1943. }
  1944. if (audio->stream_id == DP_STREAM_1) {
  1945. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  1946. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  1947. }
  1948. catalog = dp_catalog_get_priv(audio);
  1949. io_data = catalog->io.dp_link;
  1950. sdp_cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  1951. /* AUDIO_TIMESTAMP_SDP_EN */
  1952. sdp_cfg |= BIT(1);
  1953. /* AUDIO_STREAM_SDP_EN */
  1954. sdp_cfg |= BIT(2);
  1955. /* AUDIO_COPY_MANAGEMENT_SDP_EN */
  1956. sdp_cfg |= BIT(5);
  1957. /* AUDIO_ISRC_SDP_EN */
  1958. sdp_cfg |= BIT(6);
  1959. /* AUDIO_INFOFRAME_SDP_EN */
  1960. sdp_cfg |= BIT(20);
  1961. DP_DEBUG("sdp_cfg = 0x%x\n", sdp_cfg);
  1962. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, sdp_cfg);
  1963. sdp_cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg_off);
  1964. /* IFRM_REGSRC -> Do not use reg values */
  1965. sdp_cfg2 &= ~BIT(0);
  1966. /* AUDIO_STREAM_HB3_REGSRC-> Do not use reg values */
  1967. sdp_cfg2 &= ~BIT(1);
  1968. DP_DEBUG("sdp_cfg2 = 0x%x\n", sdp_cfg2);
  1969. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg_off, sdp_cfg2);
  1970. }
  1971. static void dp_catalog_audio_get_header(struct dp_catalog_audio *audio)
  1972. {
  1973. struct dp_catalog_private *catalog;
  1974. u32 (*sdp_map)[DP_AUDIO_SDP_HEADER_MAX];
  1975. struct dp_io_data *io_data;
  1976. enum dp_catalog_audio_sdp_type sdp;
  1977. enum dp_catalog_audio_header_type header;
  1978. if (!audio)
  1979. return;
  1980. catalog = dp_catalog_get_priv(audio);
  1981. io_data = catalog->io.dp_link;
  1982. sdp_map = catalog->audio_map;
  1983. sdp = audio->sdp_type;
  1984. header = audio->sdp_header;
  1985. audio->data = dp_read(sdp_map[sdp][header]);
  1986. }
  1987. static void dp_catalog_audio_set_header(struct dp_catalog_audio *audio)
  1988. {
  1989. struct dp_catalog_private *catalog;
  1990. u32 (*sdp_map)[DP_AUDIO_SDP_HEADER_MAX];
  1991. struct dp_io_data *io_data;
  1992. enum dp_catalog_audio_sdp_type sdp;
  1993. enum dp_catalog_audio_header_type header;
  1994. u32 data;
  1995. if (!audio)
  1996. return;
  1997. catalog = dp_catalog_get_priv(audio);
  1998. io_data = catalog->io.dp_link;
  1999. sdp_map = catalog->audio_map;
  2000. sdp = audio->sdp_type;
  2001. header = audio->sdp_header;
  2002. data = audio->data;
  2003. dp_write(sdp_map[sdp][header], data);
  2004. }
  2005. static void dp_catalog_audio_config_acr(struct dp_catalog_audio *audio)
  2006. {
  2007. struct dp_catalog_private *catalog;
  2008. struct dp_io_data *io_data;
  2009. u32 acr_ctrl, select;
  2010. catalog = dp_catalog_get_priv(audio);
  2011. select = audio->data;
  2012. io_data = catalog->io.dp_link;
  2013. acr_ctrl = select << 4 | BIT(31) | BIT(8) | BIT(14);
  2014. DP_DEBUG("select = 0x%x, acr_ctrl = 0x%x\n", select, acr_ctrl);
  2015. dp_write(MMSS_DP_AUDIO_ACR_CTRL, acr_ctrl);
  2016. }
  2017. static void dp_catalog_audio_enable(struct dp_catalog_audio *audio)
  2018. {
  2019. struct dp_catalog_private *catalog;
  2020. struct dp_io_data *io_data;
  2021. bool enable;
  2022. u32 audio_ctrl;
  2023. catalog = dp_catalog_get_priv(audio);
  2024. io_data = catalog->io.dp_link;
  2025. enable = !!audio->data;
  2026. audio_ctrl = dp_read(MMSS_DP_AUDIO_CFG);
  2027. if (enable)
  2028. audio_ctrl |= BIT(0);
  2029. else
  2030. audio_ctrl &= ~BIT(0);
  2031. DP_DEBUG("dp_audio_cfg = 0x%x\n", audio_ctrl);
  2032. dp_write(MMSS_DP_AUDIO_CFG, audio_ctrl);
  2033. /* make sure audio engine is disabled */
  2034. wmb();
  2035. }
  2036. static void dp_catalog_config_spd_header(struct dp_catalog_panel *panel)
  2037. {
  2038. struct dp_catalog_private *catalog;
  2039. struct dp_io_data *io_data;
  2040. u32 value, new_value, offset = 0;
  2041. u8 parity_byte;
  2042. if (!panel || panel->stream_id >= DP_STREAM_MAX)
  2043. return;
  2044. catalog = dp_catalog_get_priv(panel);
  2045. io_data = catalog->io.dp_link;
  2046. if (panel->stream_id == DP_STREAM_1)
  2047. offset = MMSS_DP1_GENERIC0_0 - MMSS_DP_GENERIC0_0;
  2048. /* Config header and parity byte 1 */
  2049. value = dp_read(MMSS_DP_GENERIC1_0 + offset);
  2050. new_value = 0x83;
  2051. parity_byte = dp_header_get_parity(new_value);
  2052. value |= ((new_value << HEADER_BYTE_1_BIT)
  2053. | (parity_byte << PARITY_BYTE_1_BIT));
  2054. DP_DEBUG("Header Byte 1: value = 0x%x, parity_byte = 0x%x\n",
  2055. value, parity_byte);
  2056. dp_write(MMSS_DP_GENERIC1_0 + offset, value);
  2057. /* Config header and parity byte 2 */
  2058. value = dp_read(MMSS_DP_GENERIC1_1 + offset);
  2059. new_value = 0x1b;
  2060. parity_byte = dp_header_get_parity(new_value);
  2061. value |= ((new_value << HEADER_BYTE_2_BIT)
  2062. | (parity_byte << PARITY_BYTE_2_BIT));
  2063. DP_DEBUG("Header Byte 2: value = 0x%x, parity_byte = 0x%x\n",
  2064. value, parity_byte);
  2065. dp_write(MMSS_DP_GENERIC1_1 + offset, value);
  2066. /* Config header and parity byte 3 */
  2067. value = dp_read(MMSS_DP_GENERIC1_1 + offset);
  2068. new_value = (0x0 | (0x12 << 2));
  2069. parity_byte = dp_header_get_parity(new_value);
  2070. value |= ((new_value << HEADER_BYTE_3_BIT)
  2071. | (parity_byte << PARITY_BYTE_3_BIT));
  2072. DP_DEBUG("Header Byte 3: value = 0x%x, parity_byte = 0x%x\n",
  2073. new_value, parity_byte);
  2074. dp_write(MMSS_DP_GENERIC1_1 + offset, value);
  2075. }
  2076. static void dp_catalog_panel_config_spd(struct dp_catalog_panel *panel)
  2077. {
  2078. struct dp_catalog_private *catalog;
  2079. struct dp_io_data *io_data;
  2080. u32 spd_cfg = 0, spd_cfg2 = 0;
  2081. u8 *vendor = NULL, *product = NULL;
  2082. u32 offset = 0;
  2083. u32 sdp_cfg_off = 0;
  2084. u32 sdp_cfg2_off = 0;
  2085. /*
  2086. * Source Device Information
  2087. * 00h unknown
  2088. * 01h Digital STB
  2089. * 02h DVD
  2090. * 03h D-VHS
  2091. * 04h HDD Video
  2092. * 05h DVC
  2093. * 06h DSC
  2094. * 07h Video CD
  2095. * 08h Game
  2096. * 09h PC general
  2097. * 0ah Bluray-Disc
  2098. * 0bh Super Audio CD
  2099. * 0ch HD DVD
  2100. * 0dh PMP
  2101. * 0eh-ffh reserved
  2102. */
  2103. u32 device_type = 0;
  2104. if (!panel || panel->stream_id >= DP_STREAM_MAX)
  2105. return;
  2106. catalog = dp_catalog_get_priv(panel);
  2107. io_data = catalog->io.dp_link;
  2108. if (panel->stream_id == DP_STREAM_1)
  2109. offset = MMSS_DP1_GENERIC0_0 - MMSS_DP_GENERIC0_0;
  2110. dp_catalog_config_spd_header(panel);
  2111. vendor = panel->spd_vendor_name;
  2112. product = panel->spd_product_description;
  2113. dp_write(MMSS_DP_GENERIC1_2 + offset,
  2114. ((vendor[0] & 0x7f) |
  2115. ((vendor[1] & 0x7f) << 8) |
  2116. ((vendor[2] & 0x7f) << 16) |
  2117. ((vendor[3] & 0x7f) << 24)));
  2118. dp_write(MMSS_DP_GENERIC1_3 + offset,
  2119. ((vendor[4] & 0x7f) |
  2120. ((vendor[5] & 0x7f) << 8) |
  2121. ((vendor[6] & 0x7f) << 16) |
  2122. ((vendor[7] & 0x7f) << 24)));
  2123. dp_write(MMSS_DP_GENERIC1_4 + offset,
  2124. ((product[0] & 0x7f) |
  2125. ((product[1] & 0x7f) << 8) |
  2126. ((product[2] & 0x7f) << 16) |
  2127. ((product[3] & 0x7f) << 24)));
  2128. dp_write(MMSS_DP_GENERIC1_5 + offset,
  2129. ((product[4] & 0x7f) |
  2130. ((product[5] & 0x7f) << 8) |
  2131. ((product[6] & 0x7f) << 16) |
  2132. ((product[7] & 0x7f) << 24)));
  2133. dp_write(MMSS_DP_GENERIC1_6 + offset,
  2134. ((product[8] & 0x7f) |
  2135. ((product[9] & 0x7f) << 8) |
  2136. ((product[10] & 0x7f) << 16) |
  2137. ((product[11] & 0x7f) << 24)));
  2138. dp_write(MMSS_DP_GENERIC1_7 + offset,
  2139. ((product[12] & 0x7f) |
  2140. ((product[13] & 0x7f) << 8) |
  2141. ((product[14] & 0x7f) << 16) |
  2142. ((product[15] & 0x7f) << 24)));
  2143. dp_write(MMSS_DP_GENERIC1_8 + offset, device_type);
  2144. dp_write(MMSS_DP_GENERIC1_9 + offset, 0x00);
  2145. if (panel->stream_id == DP_STREAM_1) {
  2146. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  2147. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  2148. }
  2149. spd_cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  2150. /* GENERIC1_SDP for SPD Infoframe */
  2151. spd_cfg |= BIT(18);
  2152. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, spd_cfg);
  2153. spd_cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg2_off);
  2154. /* 28 data bytes for SPD Infoframe with GENERIC1 set */
  2155. spd_cfg2 |= BIT(17);
  2156. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, spd_cfg2);
  2157. dp_catalog_panel_sdp_update(panel);
  2158. }
  2159. static void dp_catalog_get_io_buf(struct dp_catalog_private *catalog)
  2160. {
  2161. struct dp_parser *parser = catalog->parser;
  2162. dp_catalog_fill_io_buf(dp_ahb);
  2163. dp_catalog_fill_io_buf(dp_aux);
  2164. dp_catalog_fill_io_buf(dp_link);
  2165. dp_catalog_fill_io_buf(dp_p0);
  2166. dp_catalog_fill_io_buf(dp_phy);
  2167. dp_catalog_fill_io_buf(dp_ln_tx0);
  2168. dp_catalog_fill_io_buf(dp_ln_tx1);
  2169. dp_catalog_fill_io_buf(dp_pll);
  2170. dp_catalog_fill_io_buf(usb3_dp_com);
  2171. dp_catalog_fill_io_buf(dp_mmss_cc);
  2172. dp_catalog_fill_io_buf(hdcp_physical);
  2173. dp_catalog_fill_io_buf(dp_p1);
  2174. dp_catalog_fill_io_buf(dp_tcsr);
  2175. }
  2176. static void dp_catalog_get_io(struct dp_catalog_private *catalog)
  2177. {
  2178. struct dp_parser *parser = catalog->parser;
  2179. dp_catalog_fill_io(dp_ahb);
  2180. dp_catalog_fill_io(dp_aux);
  2181. dp_catalog_fill_io(dp_link);
  2182. dp_catalog_fill_io(dp_p0);
  2183. dp_catalog_fill_io(dp_phy);
  2184. dp_catalog_fill_io(dp_ln_tx0);
  2185. dp_catalog_fill_io(dp_ln_tx1);
  2186. dp_catalog_fill_io(dp_pll);
  2187. dp_catalog_fill_io(usb3_dp_com);
  2188. dp_catalog_fill_io(dp_mmss_cc);
  2189. dp_catalog_fill_io(hdcp_physical);
  2190. dp_catalog_fill_io(dp_p1);
  2191. dp_catalog_fill_io(dp_tcsr);
  2192. }
  2193. static void dp_catalog_set_exe_mode(struct dp_catalog *dp_catalog, char *mode)
  2194. {
  2195. struct dp_catalog_private *catalog;
  2196. if (!dp_catalog) {
  2197. DP_ERR("invalid input\n");
  2198. return;
  2199. }
  2200. catalog = container_of(dp_catalog, struct dp_catalog_private,
  2201. dp_catalog);
  2202. strlcpy(catalog->exe_mode, mode, sizeof(catalog->exe_mode));
  2203. if (!strcmp(catalog->exe_mode, "hw"))
  2204. catalog->parser->clear_io_buf(catalog->parser);
  2205. else
  2206. dp_catalog_get_io_buf(catalog);
  2207. if (!strcmp(catalog->exe_mode, "hw") ||
  2208. !strcmp(catalog->exe_mode, "all")) {
  2209. catalog->read = dp_read_hw;
  2210. catalog->write = dp_write_hw;
  2211. dp_catalog->sub->read = dp_read_sub_hw;
  2212. dp_catalog->sub->write = dp_write_sub_hw;
  2213. } else {
  2214. catalog->read = dp_read_sw;
  2215. catalog->write = dp_write_sw;
  2216. dp_catalog->sub->read = dp_read_sub_sw;
  2217. dp_catalog->sub->write = dp_write_sub_sw;
  2218. }
  2219. }
  2220. static int dp_catalog_init(struct device *dev, struct dp_catalog *dp_catalog,
  2221. struct dp_parser *parser)
  2222. {
  2223. int rc = 0;
  2224. struct dp_catalog_private *catalog = container_of(dp_catalog,
  2225. struct dp_catalog_private, dp_catalog);
  2226. switch (parser->hw_cfg.phy_version) {
  2227. case DP_PHY_VERSION_4_2_0:
  2228. dp_catalog->sub = dp_catalog_get_v420(dev, dp_catalog,
  2229. &catalog->io);
  2230. break;
  2231. case DP_PHY_VERSION_2_0_0:
  2232. dp_catalog->sub = dp_catalog_get_v200(dev, dp_catalog,
  2233. &catalog->io);
  2234. break;
  2235. default:
  2236. goto end;
  2237. }
  2238. if (IS_ERR(dp_catalog->sub)) {
  2239. rc = PTR_ERR(dp_catalog->sub);
  2240. dp_catalog->sub = NULL;
  2241. } else {
  2242. dp_catalog->sub->read = dp_read_sub_hw;
  2243. dp_catalog->sub->write = dp_write_sub_hw;
  2244. }
  2245. end:
  2246. return rc;
  2247. }
  2248. void dp_catalog_put(struct dp_catalog *dp_catalog)
  2249. {
  2250. struct dp_catalog_private *catalog;
  2251. if (!dp_catalog)
  2252. return;
  2253. catalog = container_of(dp_catalog, struct dp_catalog_private,
  2254. dp_catalog);
  2255. if (dp_catalog->sub && dp_catalog->sub->put)
  2256. dp_catalog->sub->put(dp_catalog);
  2257. catalog->parser->clear_io_buf(catalog->parser);
  2258. devm_kfree(catalog->dev, catalog);
  2259. }
  2260. struct dp_catalog *dp_catalog_get(struct device *dev, struct dp_parser *parser)
  2261. {
  2262. int rc = 0;
  2263. struct dp_catalog *dp_catalog;
  2264. struct dp_catalog_private *catalog;
  2265. struct dp_catalog_aux aux = {
  2266. .read_data = dp_catalog_aux_read_data,
  2267. .write_data = dp_catalog_aux_write_data,
  2268. .write_trans = dp_catalog_aux_write_trans,
  2269. .clear_trans = dp_catalog_aux_clear_trans,
  2270. .reset = dp_catalog_aux_reset,
  2271. .update_aux_cfg = dp_catalog_aux_update_cfg,
  2272. .enable = dp_catalog_aux_enable,
  2273. .setup = dp_catalog_aux_setup,
  2274. .get_irq = dp_catalog_aux_get_irq,
  2275. .clear_hw_interrupts = dp_catalog_aux_clear_hw_interrupts,
  2276. };
  2277. struct dp_catalog_ctrl ctrl = {
  2278. .state_ctrl = dp_catalog_ctrl_state_ctrl,
  2279. .config_ctrl = dp_catalog_ctrl_config_ctrl,
  2280. .lane_mapping = dp_catalog_ctrl_lane_mapping,
  2281. .lane_pnswap = dp_catalog_ctrl_lane_pnswap,
  2282. .mainlink_ctrl = dp_catalog_ctrl_mainlink_ctrl,
  2283. .set_pattern = dp_catalog_ctrl_set_pattern,
  2284. .reset = dp_catalog_ctrl_reset,
  2285. .usb_reset = dp_catalog_ctrl_usb_reset,
  2286. .mainlink_ready = dp_catalog_ctrl_mainlink_ready,
  2287. .enable_irq = dp_catalog_ctrl_enable_irq,
  2288. .phy_reset = dp_catalog_ctrl_phy_reset,
  2289. .phy_lane_cfg = dp_catalog_ctrl_phy_lane_cfg,
  2290. .update_vx_px = dp_catalog_ctrl_update_vx_px,
  2291. .get_interrupt = dp_catalog_ctrl_get_interrupt,
  2292. .read_hdcp_status = dp_catalog_ctrl_read_hdcp_status,
  2293. .send_phy_pattern = dp_catalog_ctrl_send_phy_pattern,
  2294. .read_phy_pattern = dp_catalog_ctrl_read_phy_pattern,
  2295. .mst_config = dp_catalog_ctrl_mst_config,
  2296. .trigger_act = dp_catalog_ctrl_trigger_act,
  2297. .read_act_complete_sts = dp_catalog_ctrl_read_act_complete_sts,
  2298. .channel_alloc = dp_catalog_ctrl_channel_alloc,
  2299. .update_rg = dp_catalog_ctrl_update_rg,
  2300. .channel_dealloc = dp_catalog_ctrl_channel_dealloc,
  2301. .fec_config = dp_catalog_ctrl_fec_config,
  2302. .mainlink_levels = dp_catalog_ctrl_mainlink_levels,
  2303. .late_phy_init = dp_catalog_ctrl_late_phy_init,
  2304. };
  2305. struct dp_catalog_hpd hpd = {
  2306. .config_hpd = dp_catalog_hpd_config_hpd,
  2307. .get_interrupt = dp_catalog_hpd_get_interrupt,
  2308. };
  2309. struct dp_catalog_audio audio = {
  2310. .init = dp_catalog_audio_init,
  2311. .config_acr = dp_catalog_audio_config_acr,
  2312. .enable = dp_catalog_audio_enable,
  2313. .config_sdp = dp_catalog_audio_config_sdp,
  2314. .set_header = dp_catalog_audio_set_header,
  2315. .get_header = dp_catalog_audio_get_header,
  2316. };
  2317. struct dp_catalog_panel panel = {
  2318. .timing_cfg = dp_catalog_panel_timing_cfg,
  2319. .config_hdr = dp_catalog_panel_config_hdr,
  2320. .config_sdp = dp_catalog_panel_config_sdp,
  2321. .tpg_config = dp_catalog_panel_tpg_cfg,
  2322. .config_spd = dp_catalog_panel_config_spd,
  2323. .config_misc = dp_catalog_panel_config_misc,
  2324. .set_colorspace = dp_catalog_panel_set_colorspace,
  2325. .config_msa = dp_catalog_panel_config_msa,
  2326. .update_transfer_unit = dp_catalog_panel_update_transfer_unit,
  2327. .config_ctrl = dp_catalog_panel_config_ctrl,
  2328. .config_dto = dp_catalog_panel_config_dto,
  2329. .dsc_cfg = dp_catalog_panel_dsc_cfg,
  2330. .pps_flush = dp_catalog_panel_pps_flush,
  2331. .dhdr_flush = dp_catalog_panel_dhdr_flush,
  2332. .dhdr_busy = dp_catalog_panel_dhdr_busy,
  2333. };
  2334. if (!dev || !parser) {
  2335. DP_ERR("invalid input\n");
  2336. rc = -EINVAL;
  2337. goto error;
  2338. }
  2339. catalog = devm_kzalloc(dev, sizeof(*catalog), GFP_KERNEL);
  2340. if (!catalog) {
  2341. rc = -ENOMEM;
  2342. goto error;
  2343. }
  2344. catalog->dev = dev;
  2345. catalog->parser = parser;
  2346. catalog->read = dp_read_hw;
  2347. catalog->write = dp_write_hw;
  2348. dp_catalog_get_io(catalog);
  2349. strlcpy(catalog->exe_mode, "hw", sizeof(catalog->exe_mode));
  2350. dp_catalog = &catalog->dp_catalog;
  2351. dp_catalog->aux = aux;
  2352. dp_catalog->ctrl = ctrl;
  2353. dp_catalog->hpd = hpd;
  2354. dp_catalog->audio = audio;
  2355. dp_catalog->panel = panel;
  2356. rc = dp_catalog_init(dev, dp_catalog, parser);
  2357. if (rc) {
  2358. dp_catalog_put(dp_catalog);
  2359. goto error;
  2360. }
  2361. dp_catalog->set_exe_mode = dp_catalog_set_exe_mode;
  2362. dp_catalog->get_reg_dump = dp_catalog_reg_dump;
  2363. return dp_catalog;
  2364. error:
  2365. return ERR_PTR(rc);
  2366. }