hal_reo.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_api.h"
  19. #include "hal_hw_headers.h"
  20. #include "hal_reo.h"
  21. #include "hal_tx.h"
  22. #include "hal_rx.h"
  23. #include "qdf_module.h"
  24. /* TODO: See if the following definition is available in HW headers */
  25. #define HAL_REO_OWNED 4
  26. #define HAL_REO_QUEUE_DESC 8
  27. #define HAL_REO_QUEUE_EXT_DESC 9
  28. /* TODO: Using associated link desc counter 1 for Rx. Check with FW on
  29. * how these counters are assigned
  30. */
  31. #define HAL_RX_LINK_DESC_CNTR 1
  32. /* TODO: Following definition should be from HW headers */
  33. #define HAL_DESC_REO_OWNED 4
  34. /**
  35. * hal_uniform_desc_hdr_setup - setup reo_queue_ext descritpro
  36. * @owner - owner info
  37. * @buffer_type - buffer type
  38. */
  39. static inline void hal_uniform_desc_hdr_setup(uint32_t *desc, uint32_t owner,
  40. uint32_t buffer_type)
  41. {
  42. HAL_DESC_SET_FIELD(desc, UNIFORM_DESCRIPTOR_HEADER_0, OWNER,
  43. owner);
  44. HAL_DESC_SET_FIELD(desc, UNIFORM_DESCRIPTOR_HEADER_0, BUFFER_TYPE,
  45. buffer_type);
  46. }
  47. #ifndef TID_TO_WME_AC
  48. #define WME_AC_BE 0 /* best effort */
  49. #define WME_AC_BK 1 /* background */
  50. #define WME_AC_VI 2 /* video */
  51. #define WME_AC_VO 3 /* voice */
  52. #define TID_TO_WME_AC(_tid) ( \
  53. (((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  54. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  55. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  56. WME_AC_VO)
  57. #endif
  58. #define HAL_NON_QOS_TID 16
  59. /**
  60. * hal_reo_qdesc_setup - Setup HW REO queue descriptor
  61. *
  62. * @hal_soc: Opaque HAL SOC handle
  63. * @ba_window_size: BlockAck window size
  64. * @start_seq: Starting sequence number
  65. * @hw_qdesc_vaddr: Virtual address of REO queue descriptor memory
  66. * @hw_qdesc_paddr: Physical address of REO queue descriptor memory
  67. * @tid: TID
  68. *
  69. */
  70. void hal_reo_qdesc_setup(hal_soc_handle_t hal_soc_hdl, int tid,
  71. uint32_t ba_window_size,
  72. uint32_t start_seq, void *hw_qdesc_vaddr,
  73. qdf_dma_addr_t hw_qdesc_paddr,
  74. int pn_type)
  75. {
  76. uint32_t *reo_queue_desc = (uint32_t *)hw_qdesc_vaddr;
  77. uint32_t *reo_queue_ext_desc;
  78. uint32_t reg_val;
  79. uint32_t pn_enable;
  80. uint32_t pn_size = 0;
  81. qdf_mem_zero(hw_qdesc_vaddr, sizeof(struct rx_reo_queue));
  82. hal_uniform_desc_hdr_setup(reo_queue_desc, HAL_DESC_REO_OWNED,
  83. HAL_REO_QUEUE_DESC);
  84. /* Fixed pattern in reserved bits for debugging */
  85. HAL_DESC_SET_FIELD(reo_queue_desc, UNIFORM_DESCRIPTOR_HEADER_0,
  86. RESERVED_0A, 0xDDBEEF);
  87. /* This a just a SW meta data and will be copied to REO destination
  88. * descriptors indicated by hardware.
  89. * TODO: Setting TID in this field. See if we should set something else.
  90. */
  91. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_1,
  92. RECEIVE_QUEUE_NUMBER, tid);
  93. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  94. VLD, 1);
  95. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  96. ASSOCIATED_LINK_DESCRIPTOR_COUNTER, HAL_RX_LINK_DESC_CNTR);
  97. /*
  98. * Fields DISABLE_DUPLICATE_DETECTION and SOFT_REORDER_ENABLE will be 0
  99. */
  100. reg_val = TID_TO_WME_AC(tid);
  101. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, AC, reg_val);
  102. if (ba_window_size < 1)
  103. ba_window_size = 1;
  104. /* WAR to get 2k exception in Non BA case.
  105. * Setting window size to 2 to get 2k jump exception
  106. * when we receive aggregates in Non BA case
  107. */
  108. if ((ba_window_size == 1) && (tid != HAL_NON_QOS_TID))
  109. ba_window_size++;
  110. /* Set RTY bit for non-BA case. Duplicate detection is currently not
  111. * done by HW in non-BA case if RTY bit is not set.
  112. * TODO: This is a temporary War and should be removed once HW fix is
  113. * made to check and discard duplicates even if RTY bit is not set.
  114. */
  115. if (ba_window_size == 1)
  116. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, RTY, 1);
  117. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, BA_WINDOW_SIZE,
  118. ba_window_size - 1);
  119. switch (pn_type) {
  120. case HAL_PN_WPA:
  121. pn_enable = 1;
  122. pn_size = PN_SIZE_48;
  123. break;
  124. case HAL_PN_WAPI_EVEN:
  125. case HAL_PN_WAPI_UNEVEN:
  126. pn_enable = 1;
  127. pn_size = PN_SIZE_128;
  128. break;
  129. default:
  130. pn_enable = 0;
  131. break;
  132. }
  133. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_CHECK_NEEDED,
  134. pn_enable);
  135. if (pn_type == HAL_PN_WAPI_EVEN)
  136. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  137. PN_SHALL_BE_EVEN, 1);
  138. else if (pn_type == HAL_PN_WAPI_UNEVEN)
  139. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  140. PN_SHALL_BE_UNEVEN, 1);
  141. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_HANDLING_ENABLE,
  142. pn_enable);
  143. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_SIZE,
  144. pn_size);
  145. /* TODO: Check if RX_REO_QUEUE_2_IGNORE_AMPDU_FLAG need to be set
  146. * based on BA window size and/or AMPDU capabilities
  147. */
  148. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  149. IGNORE_AMPDU_FLAG, 1);
  150. if (start_seq <= 0xfff)
  151. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_3, SSN,
  152. start_seq);
  153. /* TODO: SVLD should be set to 1 if a valid SSN is received in ADDBA,
  154. * but REO is not delivering packets if we set it to 1. Need to enable
  155. * this once the issue is resolved
  156. */
  157. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_3, SVLD, 0);
  158. /* TODO: Check if we should set start PN for WAPI */
  159. #ifdef notyet
  160. /* Setup first queue extension if BA window size is more than 1 */
  161. if (ba_window_size > 1) {
  162. reo_queue_ext_desc =
  163. (uint32_t *)(((struct rx_reo_queue *)reo_queue_desc) +
  164. 1);
  165. qdf_mem_zero(reo_queue_ext_desc,
  166. sizeof(struct rx_reo_queue_ext));
  167. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  168. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  169. }
  170. /* Setup second queue extension if BA window size is more than 105 */
  171. if (ba_window_size > 105) {
  172. reo_queue_ext_desc = (uint32_t *)
  173. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  174. qdf_mem_zero(reo_queue_ext_desc,
  175. sizeof(struct rx_reo_queue_ext));
  176. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  177. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  178. }
  179. /* Setup third queue extension if BA window size is more than 210 */
  180. if (ba_window_size > 210) {
  181. reo_queue_ext_desc = (uint32_t *)
  182. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  183. qdf_mem_zero(reo_queue_ext_desc,
  184. sizeof(struct rx_reo_queue_ext));
  185. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  186. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  187. }
  188. #else
  189. /* TODO: HW queue descriptors are currently allocated for max BA
  190. * window size for all QOS TIDs so that same descriptor can be used
  191. * later when ADDBA request is recevied. This should be changed to
  192. * allocate HW queue descriptors based on BA window size being
  193. * negotiated (0 for non BA cases), and reallocate when BA window
  194. * size changes and also send WMI message to FW to change the REO
  195. * queue descriptor in Rx peer entry as part of dp_rx_tid_update.
  196. */
  197. if (tid != HAL_NON_QOS_TID) {
  198. reo_queue_ext_desc = (uint32_t *)
  199. (((struct rx_reo_queue *)reo_queue_desc) + 1);
  200. qdf_mem_zero(reo_queue_ext_desc, 3 *
  201. sizeof(struct rx_reo_queue_ext));
  202. /* Initialize first reo queue extension descriptor */
  203. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  204. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  205. /* Fixed pattern in reserved bits for debugging */
  206. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  207. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xADBEEF);
  208. /* Initialize second reo queue extension descriptor */
  209. reo_queue_ext_desc = (uint32_t *)
  210. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  211. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  212. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  213. /* Fixed pattern in reserved bits for debugging */
  214. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  215. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xBDBEEF);
  216. /* Initialize third reo queue extension descriptor */
  217. reo_queue_ext_desc = (uint32_t *)
  218. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  219. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  220. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  221. /* Fixed pattern in reserved bits for debugging */
  222. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  223. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xCDBEEF);
  224. }
  225. #endif
  226. }
  227. qdf_export_symbol(hal_reo_qdesc_setup);
  228. /**
  229. * hal_get_ba_aging_timeout - Get BA Aging timeout
  230. *
  231. * @hal_soc: Opaque HAL SOC handle
  232. * @ac: Access category
  233. * @value: window size to get
  234. */
  235. void hal_get_ba_aging_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t ac,
  236. uint32_t *value)
  237. {
  238. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  239. switch (ac) {
  240. case WME_AC_BE:
  241. *value = HAL_REG_READ(soc,
  242. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  243. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  244. break;
  245. case WME_AC_BK:
  246. *value = HAL_REG_READ(soc,
  247. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  248. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  249. break;
  250. case WME_AC_VI:
  251. *value = HAL_REG_READ(soc,
  252. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  253. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  254. break;
  255. case WME_AC_VO:
  256. *value = HAL_REG_READ(soc,
  257. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  258. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  259. break;
  260. default:
  261. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  262. "Invalid AC: %d\n", ac);
  263. }
  264. }
  265. qdf_export_symbol(hal_get_ba_aging_timeout);
  266. /**
  267. * hal_set_ba_aging_timeout - Set BA Aging timeout
  268. *
  269. * @hal_soc: Opaque HAL SOC handle
  270. * @ac: Access category
  271. * ac: 0 - Background, 1 - Best Effort, 2 - Video, 3 - Voice
  272. * @value: Input value to set
  273. */
  274. void hal_set_ba_aging_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t ac,
  275. uint32_t value)
  276. {
  277. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  278. switch (ac) {
  279. case WME_AC_BE:
  280. HAL_REG_WRITE(soc,
  281. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  282. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  283. value * 1000);
  284. break;
  285. case WME_AC_BK:
  286. HAL_REG_WRITE(soc,
  287. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  288. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  289. value * 1000);
  290. break;
  291. case WME_AC_VI:
  292. HAL_REG_WRITE(soc,
  293. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  294. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  295. value * 1000);
  296. break;
  297. case WME_AC_VO:
  298. HAL_REG_WRITE(soc,
  299. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  300. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  301. value * 1000);
  302. break;
  303. default:
  304. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  305. "Invalid AC: %d\n", ac);
  306. }
  307. }
  308. qdf_export_symbol(hal_set_ba_aging_timeout);
  309. #define BLOCK_RES_MASK 0xF
  310. static inline uint8_t hal_find_one_bit(uint8_t x)
  311. {
  312. uint8_t y = (x & (~x + 1)) & BLOCK_RES_MASK;
  313. uint8_t pos;
  314. for (pos = 0; y; y >>= 1)
  315. pos++;
  316. return pos-1;
  317. }
  318. static inline uint8_t hal_find_zero_bit(uint8_t x)
  319. {
  320. uint8_t y = (~x & (x+1)) & BLOCK_RES_MASK;
  321. uint8_t pos;
  322. for (pos = 0; y; y >>= 1)
  323. pos++;
  324. return pos-1;
  325. }
  326. inline void hal_reo_cmd_set_descr_addr(uint32_t *reo_desc,
  327. enum hal_reo_cmd_type type,
  328. uint32_t paddr_lo,
  329. uint8_t paddr_hi)
  330. {
  331. switch (type) {
  332. case CMD_GET_QUEUE_STATS:
  333. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_1,
  334. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  335. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2,
  336. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  337. break;
  338. case CMD_FLUSH_QUEUE:
  339. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_1,
  340. FLUSH_DESC_ADDR_31_0, paddr_lo);
  341. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  342. FLUSH_DESC_ADDR_39_32, paddr_hi);
  343. break;
  344. case CMD_FLUSH_CACHE:
  345. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_1,
  346. FLUSH_ADDR_31_0, paddr_lo);
  347. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  348. FLUSH_ADDR_39_32, paddr_hi);
  349. break;
  350. case CMD_UPDATE_RX_REO_QUEUE:
  351. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_1,
  352. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  353. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  354. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  355. break;
  356. default:
  357. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  358. "%s: Invalid REO command type", __func__);
  359. break;
  360. }
  361. }
  362. inline int hal_reo_cmd_queue_stats(hal_ring_handle_t hal_ring_hdl,
  363. hal_soc_handle_t hal_soc_hdl,
  364. struct hal_reo_cmd_params *cmd)
  365. {
  366. uint32_t *reo_desc, val;
  367. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  368. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  369. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  370. if (!reo_desc) {
  371. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  372. "%s: Out of cmd ring entries", __func__);
  373. hal_srng_access_end(hal_soc, hal_ring_hdl);
  374. return -EBUSY;
  375. }
  376. HAL_SET_TLV_HDR(reo_desc, WIFIREO_GET_QUEUE_STATS_E,
  377. sizeof(struct reo_get_queue_stats));
  378. /* Offsets of descriptor fields defined in HW headers start from
  379. * the field after TLV header */
  380. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  381. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  382. sizeof(struct reo_get_queue_stats) -
  383. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  384. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  385. REO_STATUS_REQUIRED, cmd->std.need_status);
  386. hal_reo_cmd_set_descr_addr(reo_desc, CMD_GET_QUEUE_STATS,
  387. cmd->std.addr_lo,
  388. cmd->std.addr_hi);
  389. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2, CLEAR_STATS,
  390. cmd->u.stats_params.clear);
  391. hal_srng_access_end(hal_soc, hal_ring_hdl);
  392. val = reo_desc[CMD_HEADER_DW_OFFSET];
  393. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  394. val);
  395. }
  396. qdf_export_symbol(hal_reo_cmd_queue_stats);
  397. inline int hal_reo_cmd_flush_queue(hal_ring_handle_t hal_ring_hdl,
  398. hal_soc_handle_t hal_soc_hdl,
  399. struct hal_reo_cmd_params *cmd)
  400. {
  401. uint32_t *reo_desc, val;
  402. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  403. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  404. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  405. if (!reo_desc) {
  406. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  407. "%s: Out of cmd ring entries", __func__);
  408. hal_srng_access_end(hal_soc, hal_ring_hdl);
  409. return -EBUSY;
  410. }
  411. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_QUEUE_E,
  412. sizeof(struct reo_flush_queue));
  413. /* Offsets of descriptor fields defined in HW headers start from
  414. * the field after TLV header */
  415. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  416. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  417. sizeof(struct reo_flush_queue) -
  418. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  419. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  420. REO_STATUS_REQUIRED, cmd->std.need_status);
  421. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_QUEUE, cmd->std.addr_lo,
  422. cmd->std.addr_hi);
  423. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  424. BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH,
  425. cmd->u.fl_queue_params.block_use_after_flush);
  426. if (cmd->u.fl_queue_params.block_use_after_flush) {
  427. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  428. BLOCK_RESOURCE_INDEX, cmd->u.fl_queue_params.index);
  429. }
  430. hal_srng_access_end(hal_soc, hal_ring_hdl);
  431. val = reo_desc[CMD_HEADER_DW_OFFSET];
  432. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  433. val);
  434. }
  435. qdf_export_symbol(hal_reo_cmd_flush_queue);
  436. inline int hal_reo_cmd_flush_cache(hal_ring_handle_t hal_ring_hdl,
  437. hal_soc_handle_t hal_soc_hdl,
  438. struct hal_reo_cmd_params *cmd)
  439. {
  440. uint32_t *reo_desc, val;
  441. struct hal_reo_cmd_flush_cache_params *cp;
  442. uint8_t index = 0;
  443. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  444. cp = &cmd->u.fl_cache_params;
  445. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  446. /* We need a cache block resource for this operation, and REO HW has
  447. * only 4 such blocking resources. These resources are managed using
  448. * reo_res_bitmap, and we return failure if none is available.
  449. */
  450. if (cp->block_use_after_flush) {
  451. index = hal_find_zero_bit(hal_soc->reo_res_bitmap);
  452. if (index > 3) {
  453. qdf_print("%s, No blocking resource available!",
  454. __func__);
  455. hal_srng_access_end(hal_soc, hal_ring_hdl);
  456. return -EBUSY;
  457. }
  458. hal_soc->index = index;
  459. }
  460. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  461. if (!reo_desc) {
  462. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  463. "%s: Out of cmd ring entries", __func__);
  464. hal_srng_access_end(hal_soc, hal_ring_hdl);
  465. hal_srng_dump(hal_ring_handle_to_hal_srng(hal_ring_hdl));
  466. return -EBUSY;
  467. }
  468. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_CACHE_E,
  469. sizeof(struct reo_flush_cache));
  470. /* Offsets of descriptor fields defined in HW headers start from
  471. * the field after TLV header */
  472. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  473. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  474. sizeof(struct reo_flush_cache) -
  475. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  476. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  477. REO_STATUS_REQUIRED, cmd->std.need_status);
  478. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_CACHE, cmd->std.addr_lo,
  479. cmd->std.addr_hi);
  480. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  481. FORWARD_ALL_MPDUS_IN_QUEUE, cp->fwd_mpdus_in_queue);
  482. /* set it to 0 for now */
  483. cp->rel_block_index = 0;
  484. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  485. RELEASE_CACHE_BLOCK_INDEX, cp->rel_block_index);
  486. if (cp->block_use_after_flush) {
  487. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  488. CACHE_BLOCK_RESOURCE_INDEX, index);
  489. }
  490. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  491. FLUSH_WITHOUT_INVALIDATE, cp->flush_no_inval);
  492. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  493. BLOCK_CACHE_USAGE_AFTER_FLUSH, cp->block_use_after_flush);
  494. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2, FLUSH_ENTIRE_CACHE,
  495. cp->flush_all);
  496. hal_srng_access_end(hal_soc, hal_ring_hdl);
  497. val = reo_desc[CMD_HEADER_DW_OFFSET];
  498. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  499. val);
  500. }
  501. qdf_export_symbol(hal_reo_cmd_flush_cache);
  502. inline int hal_reo_cmd_unblock_cache(hal_ring_handle_t hal_ring_hdl,
  503. hal_soc_handle_t hal_soc_hdl,
  504. struct hal_reo_cmd_params *cmd)
  505. {
  506. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  507. uint32_t *reo_desc, val;
  508. uint8_t index = 0;
  509. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  510. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  511. index = hal_find_one_bit(hal_soc->reo_res_bitmap);
  512. if (index > 3) {
  513. hal_srng_access_end(hal_soc, hal_ring_hdl);
  514. qdf_print("%s: No blocking resource to unblock!",
  515. __func__);
  516. return -EBUSY;
  517. }
  518. }
  519. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  520. if (!reo_desc) {
  521. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  522. "%s: Out of cmd ring entries", __func__);
  523. hal_srng_access_end(hal_soc, hal_ring_hdl);
  524. return -EBUSY;
  525. }
  526. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UNBLOCK_CACHE_E,
  527. sizeof(struct reo_unblock_cache));
  528. /* Offsets of descriptor fields defined in HW headers start from
  529. * the field after TLV header */
  530. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  531. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  532. sizeof(struct reo_unblock_cache) -
  533. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  534. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  535. REO_STATUS_REQUIRED, cmd->std.need_status);
  536. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  537. UNBLOCK_TYPE, cmd->u.unblk_cache_params.type);
  538. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  539. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  540. CACHE_BLOCK_RESOURCE_INDEX,
  541. cmd->u.unblk_cache_params.index);
  542. }
  543. hal_srng_access_end(hal_soc, hal_ring_hdl);
  544. val = reo_desc[CMD_HEADER_DW_OFFSET];
  545. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  546. val);
  547. }
  548. qdf_export_symbol(hal_reo_cmd_unblock_cache);
  549. inline int hal_reo_cmd_flush_timeout_list(hal_ring_handle_t hal_ring_hdl,
  550. hal_soc_handle_t hal_soc_hdl,
  551. struct hal_reo_cmd_params *cmd)
  552. {
  553. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  554. uint32_t *reo_desc, val;
  555. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  556. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  557. if (!reo_desc) {
  558. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  559. "%s: Out of cmd ring entries", __func__);
  560. hal_srng_access_end(hal_soc, hal_ring_hdl);
  561. return -EBUSY;
  562. }
  563. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_TIMEOUT_LIST_E,
  564. sizeof(struct reo_flush_timeout_list));
  565. /* Offsets of descriptor fields defined in HW headers start from
  566. * the field after TLV header */
  567. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  568. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  569. sizeof(struct reo_flush_timeout_list) -
  570. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  571. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  572. REO_STATUS_REQUIRED, cmd->std.need_status);
  573. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_1, AC_TIMOUT_LIST,
  574. cmd->u.fl_tim_list_params.ac_list);
  575. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  576. MINIMUM_RELEASE_DESC_COUNT,
  577. cmd->u.fl_tim_list_params.min_rel_desc);
  578. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  579. MINIMUM_FORWARD_BUF_COUNT,
  580. cmd->u.fl_tim_list_params.min_fwd_buf);
  581. hal_srng_access_end(hal_soc, hal_ring_hdl);
  582. val = reo_desc[CMD_HEADER_DW_OFFSET];
  583. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  584. val);
  585. }
  586. qdf_export_symbol(hal_reo_cmd_flush_timeout_list);
  587. inline int hal_reo_cmd_update_rx_queue(hal_ring_handle_t hal_ring_hdl,
  588. hal_soc_handle_t hal_soc_hdl,
  589. struct hal_reo_cmd_params *cmd)
  590. {
  591. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  592. uint32_t *reo_desc, val;
  593. struct hal_reo_cmd_update_queue_params *p;
  594. p = &cmd->u.upd_queue_params;
  595. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  596. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  597. if (!reo_desc) {
  598. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  599. "%s: Out of cmd ring entries", __func__);
  600. hal_srng_access_end(hal_soc, hal_ring_hdl);
  601. return -EBUSY;
  602. }
  603. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UPDATE_RX_REO_QUEUE_E,
  604. sizeof(struct reo_update_rx_reo_queue));
  605. /* Offsets of descriptor fields defined in HW headers start from
  606. * the field after TLV header */
  607. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  608. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  609. sizeof(struct reo_update_rx_reo_queue) -
  610. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  611. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  612. REO_STATUS_REQUIRED, cmd->std.need_status);
  613. hal_reo_cmd_set_descr_addr(reo_desc, CMD_UPDATE_RX_REO_QUEUE,
  614. cmd->std.addr_lo, cmd->std.addr_hi);
  615. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  616. UPDATE_RECEIVE_QUEUE_NUMBER, p->update_rx_queue_num);
  617. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2, UPDATE_VLD,
  618. p->update_vld);
  619. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  620. UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  621. p->update_assoc_link_desc);
  622. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  623. UPDATE_DISABLE_DUPLICATE_DETECTION,
  624. p->update_disable_dup_detect);
  625. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  626. UPDATE_DISABLE_DUPLICATE_DETECTION,
  627. p->update_disable_dup_detect);
  628. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  629. UPDATE_SOFT_REORDER_ENABLE,
  630. p->update_soft_reorder_enab);
  631. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  632. UPDATE_AC, p->update_ac);
  633. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  634. UPDATE_BAR, p->update_bar);
  635. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  636. UPDATE_BAR, p->update_bar);
  637. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  638. UPDATE_RTY, p->update_rty);
  639. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  640. UPDATE_CHK_2K_MODE, p->update_chk_2k_mode);
  641. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  642. UPDATE_OOR_MODE, p->update_oor_mode);
  643. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  644. UPDATE_BA_WINDOW_SIZE, p->update_ba_window_size);
  645. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  646. UPDATE_PN_CHECK_NEEDED, p->update_pn_check_needed);
  647. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  648. UPDATE_PN_SHALL_BE_EVEN, p->update_pn_even);
  649. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  650. UPDATE_PN_SHALL_BE_UNEVEN, p->update_pn_uneven);
  651. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  652. UPDATE_PN_HANDLING_ENABLE, p->update_pn_hand_enab);
  653. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  654. UPDATE_PN_SIZE, p->update_pn_size);
  655. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  656. UPDATE_IGNORE_AMPDU_FLAG, p->update_ignore_ampdu);
  657. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  658. UPDATE_SVLD, p->update_svld);
  659. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  660. UPDATE_SSN, p->update_ssn);
  661. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  662. UPDATE_SEQ_2K_ERROR_DETECTED_FLAG,
  663. p->update_seq_2k_err_detect);
  664. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  665. UPDATE_PN_VALID, p->update_pn_valid);
  666. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  667. UPDATE_PN, p->update_pn);
  668. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  669. RECEIVE_QUEUE_NUMBER, p->rx_queue_num);
  670. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  671. VLD, p->vld);
  672. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  673. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  674. p->assoc_link_desc);
  675. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  676. DISABLE_DUPLICATE_DETECTION, p->disable_dup_detect);
  677. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  678. SOFT_REORDER_ENABLE, p->soft_reorder_enab);
  679. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3, AC, p->ac);
  680. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  681. BAR, p->bar);
  682. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  683. CHK_2K_MODE, p->chk_2k_mode);
  684. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  685. RTY, p->rty);
  686. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  687. OOR_MODE, p->oor_mode);
  688. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  689. PN_CHECK_NEEDED, p->pn_check_needed);
  690. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  691. PN_SHALL_BE_EVEN, p->pn_even);
  692. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  693. PN_SHALL_BE_UNEVEN, p->pn_uneven);
  694. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  695. PN_HANDLING_ENABLE, p->pn_hand_enab);
  696. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  697. IGNORE_AMPDU_FLAG, p->ignore_ampdu);
  698. if (p->ba_window_size < 1)
  699. p->ba_window_size = 1;
  700. /*
  701. * WAR to get 2k exception in Non BA case.
  702. * Setting window size to 2 to get 2k jump exception
  703. * when we receive aggregates in Non BA case
  704. */
  705. if (p->ba_window_size == 1)
  706. p->ba_window_size++;
  707. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  708. BA_WINDOW_SIZE, p->ba_window_size - 1);
  709. if (p->pn_size == 24)
  710. p->pn_size = PN_SIZE_24;
  711. else if (p->pn_size == 48)
  712. p->pn_size = PN_SIZE_48;
  713. else if (p->pn_size == 128)
  714. p->pn_size = PN_SIZE_128;
  715. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  716. PN_SIZE, p->pn_size);
  717. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  718. SVLD, p->svld);
  719. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  720. SSN, p->ssn);
  721. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  722. SEQ_2K_ERROR_DETECTED_FLAG, p->seq_2k_err_detect);
  723. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  724. PN_ERROR_DETECTED_FLAG, p->pn_err_detect);
  725. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_5,
  726. PN_31_0, p->pn_31_0);
  727. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_6,
  728. PN_63_32, p->pn_63_32);
  729. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_7,
  730. PN_95_64, p->pn_95_64);
  731. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_8,
  732. PN_127_96, p->pn_127_96);
  733. hal_srng_access_end(hal_soc, hal_ring_hdl);
  734. val = reo_desc[CMD_HEADER_DW_OFFSET];
  735. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  736. val);
  737. }
  738. qdf_export_symbol(hal_reo_cmd_update_rx_queue);
  739. inline void
  740. hal_reo_queue_stats_status(uint32_t *reo_desc,
  741. struct hal_reo_queue_status *st,
  742. hal_soc_handle_t hal_soc_hdl)
  743. {
  744. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  745. uint32_t val;
  746. /* Offsets of descriptor fields defined in HW headers start
  747. * from the field after TLV header */
  748. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  749. /* header */
  750. hal_reo_status_get_header(reo_desc, HAL_REO_QUEUE_STATS_STATUS_TLV,
  751. &(st->header), hal_soc);
  752. /* SSN */
  753. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2, SSN)];
  754. st->ssn = HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2, SSN, val);
  755. /* current index */
  756. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2,
  757. CURRENT_INDEX)];
  758. st->curr_idx =
  759. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2,
  760. CURRENT_INDEX, val);
  761. /* PN bits */
  762. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_3,
  763. PN_31_0)];
  764. st->pn_31_0 =
  765. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_3,
  766. PN_31_0, val);
  767. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_4,
  768. PN_63_32)];
  769. st->pn_63_32 =
  770. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_4,
  771. PN_63_32, val);
  772. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_5,
  773. PN_95_64)];
  774. st->pn_95_64 =
  775. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_5,
  776. PN_95_64, val);
  777. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_6,
  778. PN_127_96)];
  779. st->pn_127_96 =
  780. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_6,
  781. PN_127_96, val);
  782. /* timestamps */
  783. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_7,
  784. LAST_RX_ENQUEUE_TIMESTAMP)];
  785. st->last_rx_enq_tstamp =
  786. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_7,
  787. LAST_RX_ENQUEUE_TIMESTAMP, val);
  788. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_8,
  789. LAST_RX_DEQUEUE_TIMESTAMP)];
  790. st->last_rx_deq_tstamp =
  791. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_8,
  792. LAST_RX_DEQUEUE_TIMESTAMP, val);
  793. /* rx bitmap */
  794. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_9,
  795. RX_BITMAP_31_0)];
  796. st->rx_bitmap_31_0 =
  797. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_9,
  798. RX_BITMAP_31_0, val);
  799. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_10,
  800. RX_BITMAP_63_32)];
  801. st->rx_bitmap_63_32 =
  802. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_10,
  803. RX_BITMAP_63_32, val);
  804. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_11,
  805. RX_BITMAP_95_64)];
  806. st->rx_bitmap_95_64 =
  807. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_11,
  808. RX_BITMAP_95_64, val);
  809. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_12,
  810. RX_BITMAP_127_96)];
  811. st->rx_bitmap_127_96 =
  812. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_12,
  813. RX_BITMAP_127_96, val);
  814. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_13,
  815. RX_BITMAP_159_128)];
  816. st->rx_bitmap_159_128 =
  817. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_13,
  818. RX_BITMAP_159_128, val);
  819. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_14,
  820. RX_BITMAP_191_160)];
  821. st->rx_bitmap_191_160 =
  822. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_14,
  823. RX_BITMAP_191_160, val);
  824. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_15,
  825. RX_BITMAP_223_192)];
  826. st->rx_bitmap_223_192 =
  827. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_15,
  828. RX_BITMAP_223_192, val);
  829. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_16,
  830. RX_BITMAP_255_224)];
  831. st->rx_bitmap_255_224 =
  832. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_16,
  833. RX_BITMAP_255_224, val);
  834. /* various counts */
  835. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  836. CURRENT_MPDU_COUNT)];
  837. st->curr_mpdu_cnt =
  838. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  839. CURRENT_MPDU_COUNT, val);
  840. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  841. CURRENT_MSDU_COUNT)];
  842. st->curr_msdu_cnt =
  843. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  844. CURRENT_MSDU_COUNT, val);
  845. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  846. TIMEOUT_COUNT)];
  847. st->fwd_timeout_cnt =
  848. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  849. TIMEOUT_COUNT, val);
  850. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  851. FORWARD_DUE_TO_BAR_COUNT)];
  852. st->fwd_bar_cnt =
  853. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  854. FORWARD_DUE_TO_BAR_COUNT, val);
  855. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  856. DUPLICATE_COUNT)];
  857. st->dup_cnt =
  858. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  859. DUPLICATE_COUNT, val);
  860. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  861. FRAMES_IN_ORDER_COUNT)];
  862. st->frms_in_order_cnt =
  863. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  864. FRAMES_IN_ORDER_COUNT, val);
  865. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  866. BAR_RECEIVED_COUNT)];
  867. st->bar_rcvd_cnt =
  868. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  869. BAR_RECEIVED_COUNT, val);
  870. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_20,
  871. MPDU_FRAMES_PROCESSED_COUNT)];
  872. st->mpdu_frms_cnt =
  873. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_20,
  874. MPDU_FRAMES_PROCESSED_COUNT, val);
  875. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_21,
  876. MSDU_FRAMES_PROCESSED_COUNT)];
  877. st->msdu_frms_cnt =
  878. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_21,
  879. MSDU_FRAMES_PROCESSED_COUNT, val);
  880. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_22,
  881. TOTAL_PROCESSED_BYTE_COUNT)];
  882. st->total_cnt =
  883. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_22,
  884. TOTAL_PROCESSED_BYTE_COUNT, val);
  885. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  886. LATE_RECEIVE_MPDU_COUNT)];
  887. st->late_recv_mpdu_cnt =
  888. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  889. LATE_RECEIVE_MPDU_COUNT, val);
  890. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  891. WINDOW_JUMP_2K)];
  892. st->win_jump_2k =
  893. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  894. WINDOW_JUMP_2K, val);
  895. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  896. HOLE_COUNT)];
  897. st->hole_cnt =
  898. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  899. HOLE_COUNT, val);
  900. }
  901. qdf_export_symbol(hal_reo_queue_stats_status);
  902. inline void
  903. hal_reo_flush_queue_status(uint32_t *reo_desc,
  904. struct hal_reo_flush_queue_status *st,
  905. hal_soc_handle_t hal_soc_hdl)
  906. {
  907. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  908. uint32_t val;
  909. /* Offsets of descriptor fields defined in HW headers start
  910. * from the field after TLV header */
  911. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  912. /* header */
  913. hal_reo_status_get_header(reo_desc, HAL_REO_FLUSH_QUEUE_STATUS_TLV,
  914. &(st->header), hal_soc);
  915. /* error bit */
  916. val = reo_desc[HAL_OFFSET(REO_FLUSH_QUEUE_STATUS_2,
  917. ERROR_DETECTED)];
  918. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  919. val);
  920. }
  921. qdf_export_symbol(hal_reo_flush_queue_status);
  922. inline void
  923. hal_reo_flush_cache_status(uint32_t *reo_desc,
  924. struct hal_reo_flush_cache_status *st,
  925. hal_soc_handle_t hal_soc_hdl)
  926. {
  927. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  928. uint32_t val;
  929. /* Offsets of descriptor fields defined in HW headers start
  930. * from the field after TLV header */
  931. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  932. /* header */
  933. hal_reo_status_get_header(reo_desc, HAL_REO_FLUSH_CACHE_STATUS_TLV,
  934. &(st->header), hal_soc);
  935. /* error bit */
  936. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  937. ERROR_DETECTED)];
  938. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  939. val);
  940. /* block error */
  941. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  942. BLOCK_ERROR_DETAILS)];
  943. st->block_error = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  944. BLOCK_ERROR_DETAILS,
  945. val);
  946. if (!st->block_error)
  947. qdf_set_bit(hal_soc->index,
  948. (unsigned long *)&hal_soc->reo_res_bitmap);
  949. /* cache flush status */
  950. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  951. CACHE_CONTROLLER_FLUSH_STATUS_HIT)];
  952. st->cache_flush_status = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  953. CACHE_CONTROLLER_FLUSH_STATUS_HIT,
  954. val);
  955. /* cache flush descriptor type */
  956. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  957. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE)];
  958. st->cache_flush_status_desc_type =
  959. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  960. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE,
  961. val);
  962. /* cache flush count */
  963. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  964. CACHE_CONTROLLER_FLUSH_COUNT)];
  965. st->cache_flush_cnt =
  966. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  967. CACHE_CONTROLLER_FLUSH_COUNT,
  968. val);
  969. }
  970. qdf_export_symbol(hal_reo_flush_cache_status);
  971. inline void hal_reo_unblock_cache_status(uint32_t *reo_desc,
  972. hal_soc_handle_t hal_soc_hdl,
  973. struct hal_reo_unblk_cache_status *st)
  974. {
  975. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  976. uint32_t val;
  977. /* Offsets of descriptor fields defined in HW headers start
  978. * from the field after TLV header */
  979. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  980. /* header */
  981. hal_reo_status_get_header(reo_desc, HAL_REO_UNBLK_CACHE_STATUS_TLV,
  982. &st->header, hal_soc);
  983. /* error bit */
  984. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  985. ERROR_DETECTED)];
  986. st->error = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  987. ERROR_DETECTED,
  988. val);
  989. /* unblock type */
  990. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  991. UNBLOCK_TYPE)];
  992. st->unblock_type = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  993. UNBLOCK_TYPE,
  994. val);
  995. if (!st->error && (st->unblock_type == UNBLOCK_RES_INDEX))
  996. qdf_clear_bit(hal_soc->index,
  997. (unsigned long *)&hal_soc->reo_res_bitmap);
  998. }
  999. qdf_export_symbol(hal_reo_unblock_cache_status);
  1000. inline void hal_reo_flush_timeout_list_status(
  1001. uint32_t *reo_desc,
  1002. struct hal_reo_flush_timeout_list_status *st,
  1003. hal_soc_handle_t hal_soc_hdl)
  1004. {
  1005. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1006. uint32_t val;
  1007. /* Offsets of descriptor fields defined in HW headers start
  1008. * from the field after TLV header */
  1009. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1010. /* header */
  1011. hal_reo_status_get_header(reo_desc, HAL_REO_TIMOUT_LIST_STATUS_TLV,
  1012. &(st->header), hal_soc);
  1013. /* error bit */
  1014. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1015. ERROR_DETECTED)];
  1016. st->error = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1017. ERROR_DETECTED,
  1018. val);
  1019. /* list empty */
  1020. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1021. TIMOUT_LIST_EMPTY)];
  1022. st->list_empty = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1023. TIMOUT_LIST_EMPTY,
  1024. val);
  1025. /* release descriptor count */
  1026. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1027. RELEASE_DESC_COUNT)];
  1028. st->rel_desc_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1029. RELEASE_DESC_COUNT,
  1030. val);
  1031. /* forward buf count */
  1032. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1033. FORWARD_BUF_COUNT)];
  1034. st->fwd_buf_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1035. FORWARD_BUF_COUNT,
  1036. val);
  1037. }
  1038. qdf_export_symbol(hal_reo_flush_timeout_list_status);
  1039. inline void hal_reo_desc_thres_reached_status(
  1040. uint32_t *reo_desc,
  1041. struct hal_reo_desc_thres_reached_status *st,
  1042. hal_soc_handle_t hal_soc_hdl)
  1043. {
  1044. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1045. uint32_t val;
  1046. /* Offsets of descriptor fields defined in HW headers start
  1047. * from the field after TLV header */
  1048. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1049. /* header */
  1050. hal_reo_status_get_header(reo_desc,
  1051. HAL_REO_DESC_THRES_STATUS_TLV,
  1052. &(st->header), hal_soc);
  1053. /* threshold index */
  1054. val = reo_desc[HAL_OFFSET_DW(
  1055. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  1056. THRESHOLD_INDEX)];
  1057. st->thres_index = HAL_GET_FIELD(
  1058. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  1059. THRESHOLD_INDEX,
  1060. val);
  1061. /* link desc counters */
  1062. val = reo_desc[HAL_OFFSET_DW(
  1063. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  1064. LINK_DESCRIPTOR_COUNTER0)];
  1065. st->link_desc_counter0 = HAL_GET_FIELD(
  1066. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  1067. LINK_DESCRIPTOR_COUNTER0,
  1068. val);
  1069. val = reo_desc[HAL_OFFSET_DW(
  1070. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  1071. LINK_DESCRIPTOR_COUNTER1)];
  1072. st->link_desc_counter1 = HAL_GET_FIELD(
  1073. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  1074. LINK_DESCRIPTOR_COUNTER1,
  1075. val);
  1076. val = reo_desc[HAL_OFFSET_DW(
  1077. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  1078. LINK_DESCRIPTOR_COUNTER2)];
  1079. st->link_desc_counter2 = HAL_GET_FIELD(
  1080. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  1081. LINK_DESCRIPTOR_COUNTER2,
  1082. val);
  1083. val = reo_desc[HAL_OFFSET_DW(
  1084. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  1085. LINK_DESCRIPTOR_COUNTER_SUM)];
  1086. st->link_desc_counter_sum = HAL_GET_FIELD(
  1087. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  1088. LINK_DESCRIPTOR_COUNTER_SUM,
  1089. val);
  1090. }
  1091. qdf_export_symbol(hal_reo_desc_thres_reached_status);
  1092. inline void
  1093. hal_reo_rx_update_queue_status(uint32_t *reo_desc,
  1094. struct hal_reo_update_rx_queue_status *st,
  1095. hal_soc_handle_t hal_soc_hdl)
  1096. {
  1097. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1098. /* Offsets of descriptor fields defined in HW headers start
  1099. * from the field after TLV header */
  1100. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1101. /* header */
  1102. hal_reo_status_get_header(reo_desc,
  1103. HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV,
  1104. &(st->header), hal_soc);
  1105. }
  1106. qdf_export_symbol(hal_reo_rx_update_queue_status);
  1107. /**
  1108. * hal_reo_init_cmd_ring() - Initialize descriptors of REO command SRNG
  1109. * with command number
  1110. * @hal_soc: Handle to HAL SoC structure
  1111. * @hal_ring: Handle to HAL SRNG structure
  1112. *
  1113. * Return: none
  1114. */
  1115. inline void hal_reo_init_cmd_ring(hal_soc_handle_t hal_soc_hdl,
  1116. hal_ring_handle_t hal_ring_hdl)
  1117. {
  1118. int cmd_num;
  1119. uint32_t *desc_addr;
  1120. struct hal_srng_params srng_params;
  1121. uint32_t desc_size;
  1122. uint32_t num_desc;
  1123. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1124. hal_get_srng_params(hal_soc_hdl, hal_ring_hdl, &srng_params);
  1125. desc_addr = (uint32_t *)(srng_params.ring_base_vaddr);
  1126. desc_addr += (sizeof(struct tlv_32_hdr) >> 2);
  1127. desc_size = hal_srng_get_entrysize(soc, REO_CMD) >> 2;
  1128. num_desc = srng_params.num_entries;
  1129. cmd_num = 1;
  1130. while (num_desc) {
  1131. /* Offsets of descriptor fields defined in HW headers start
  1132. * from the field after TLV header */
  1133. HAL_DESC_SET_FIELD(desc_addr, UNIFORM_REO_CMD_HEADER_0,
  1134. REO_CMD_NUMBER, cmd_num);
  1135. desc_addr += desc_size;
  1136. num_desc--; cmd_num++;
  1137. }
  1138. soc->reo_res_bitmap = 0;
  1139. }
  1140. qdf_export_symbol(hal_reo_init_cmd_ring);