sde_crtc.c 201 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537
  1. /*
  2. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #include "msm_drv.h"
  42. #include "sde_vm.h"
  43. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  44. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  45. struct sde_crtc_custom_events {
  46. u32 event;
  47. int (*func)(struct drm_crtc *crtc, bool en,
  48. struct sde_irq_callback *irq);
  49. };
  50. struct vblank_work {
  51. struct kthread_work work;
  52. int crtc_id;
  53. bool enable;
  54. struct msm_drm_private *priv;
  55. };
  56. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  57. bool en, struct sde_irq_callback *ad_irq);
  58. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  59. bool en, struct sde_irq_callback *idle_irq);
  60. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  61. bool en, struct sde_irq_callback *idle_irq);
  62. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  63. struct sde_irq_callback *noirq);
  64. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  65. struct sde_crtc_state *cstate,
  66. void __user *usr_ptr);
  67. static struct sde_crtc_custom_events custom_events[] = {
  68. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  69. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  70. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  71. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  72. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  73. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  74. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  75. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  76. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  77. };
  78. /* default input fence timeout, in ms */
  79. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  80. /*
  81. * The default input fence timeout is 2 seconds while max allowed
  82. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  83. * tolerance limit.
  84. */
  85. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  86. /* layer mixer index on sde_crtc */
  87. #define LEFT_MIXER 0
  88. #define RIGHT_MIXER 1
  89. #define MISR_BUFF_SIZE 256
  90. /*
  91. * Time period for fps calculation in micro seconds.
  92. * Default value is set to 1 sec.
  93. */
  94. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  95. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  96. #define MAX_FRAME_COUNT 1000
  97. #define MILI_TO_MICRO 1000
  98. #define SKIP_STAGING_PIPE_ZPOS 255
  99. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  100. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  101. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  102. struct drm_crtc_state *state);
  103. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  104. {
  105. struct msm_drm_private *priv;
  106. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  107. SDE_ERROR("invalid crtc\n");
  108. return NULL;
  109. }
  110. priv = crtc->dev->dev_private;
  111. if (!priv || !priv->kms) {
  112. SDE_ERROR("invalid kms\n");
  113. return NULL;
  114. }
  115. return to_sde_kms(priv->kms);
  116. }
  117. /**
  118. * sde_crtc_calc_fps() - Calculates fps value.
  119. * @sde_crtc : CRTC structure
  120. *
  121. * This function is called at frame done. It counts the number
  122. * of frames done for every 1 sec. Stores the value in measured_fps.
  123. * measured_fps value is 10 times the calculated fps value.
  124. * For example, measured_fps= 594 for calculated fps of 59.4
  125. */
  126. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  127. {
  128. ktime_t current_time_us;
  129. u64 fps, diff_us;
  130. current_time_us = ktime_get();
  131. diff_us = (u64)ktime_us_delta(current_time_us,
  132. sde_crtc->fps_info.last_sampled_time_us);
  133. sde_crtc->fps_info.frame_count++;
  134. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  135. /* Multiplying with 10 to get fps in floating point */
  136. fps = ((u64)sde_crtc->fps_info.frame_count)
  137. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  138. do_div(fps, diff_us);
  139. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  140. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  141. sde_crtc->base.base.id, (unsigned int)fps/10,
  142. (unsigned int)fps%10);
  143. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  144. sde_crtc->fps_info.frame_count = 0;
  145. }
  146. if (!sde_crtc->fps_info.time_buf)
  147. return;
  148. /**
  149. * Array indexing is based on sliding window algorithm.
  150. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  151. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  152. * counter loops around and comes back to the first index to store
  153. * the next ktime.
  154. */
  155. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  156. ktime_get();
  157. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  158. }
  159. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  160. {
  161. if (!sde_crtc)
  162. return;
  163. }
  164. #ifdef CONFIG_DEBUG_FS
  165. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  166. {
  167. struct sde_crtc *sde_crtc;
  168. u64 fps_int, fps_float;
  169. ktime_t current_time_us;
  170. u64 fps, diff_us;
  171. if (!s || !s->private) {
  172. SDE_ERROR("invalid input param(s)\n");
  173. return -EAGAIN;
  174. }
  175. sde_crtc = s->private;
  176. current_time_us = ktime_get();
  177. diff_us = (u64)ktime_us_delta(current_time_us,
  178. sde_crtc->fps_info.last_sampled_time_us);
  179. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  180. /* Multiplying with 10 to get fps in floating point */
  181. fps = ((u64)sde_crtc->fps_info.frame_count)
  182. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  183. do_div(fps, diff_us);
  184. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  185. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  186. sde_crtc->fps_info.frame_count = 0;
  187. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  188. sde_crtc->base.base.id, (unsigned int)fps/10,
  189. (unsigned int)fps%10);
  190. }
  191. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  192. fps_float = do_div(fps_int, 10);
  193. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  194. return 0;
  195. }
  196. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  197. {
  198. return single_open(file, _sde_debugfs_fps_status_show,
  199. inode->i_private);
  200. }
  201. #endif
  202. static ssize_t fps_periodicity_ms_store(struct device *device,
  203. struct device_attribute *attr, const char *buf, size_t count)
  204. {
  205. struct drm_crtc *crtc;
  206. struct sde_crtc *sde_crtc;
  207. int res;
  208. /* Base of the input */
  209. int cnt = 10;
  210. if (!device || !buf) {
  211. SDE_ERROR("invalid input param(s)\n");
  212. return -EAGAIN;
  213. }
  214. crtc = dev_get_drvdata(device);
  215. if (!crtc)
  216. return -EINVAL;
  217. sde_crtc = to_sde_crtc(crtc);
  218. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  219. if (res < 0)
  220. return res;
  221. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  222. sde_crtc->fps_info.fps_periodic_duration =
  223. DEFAULT_FPS_PERIOD_1_SEC;
  224. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  225. MAX_FPS_PERIOD_5_SECONDS)
  226. sde_crtc->fps_info.fps_periodic_duration =
  227. MAX_FPS_PERIOD_5_SECONDS;
  228. else
  229. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  230. return count;
  231. }
  232. static ssize_t fps_periodicity_ms_show(struct device *device,
  233. struct device_attribute *attr, char *buf)
  234. {
  235. struct drm_crtc *crtc;
  236. struct sde_crtc *sde_crtc;
  237. if (!device || !buf) {
  238. SDE_ERROR("invalid input param(s)\n");
  239. return -EAGAIN;
  240. }
  241. crtc = dev_get_drvdata(device);
  242. if (!crtc)
  243. return -EINVAL;
  244. sde_crtc = to_sde_crtc(crtc);
  245. return scnprintf(buf, PAGE_SIZE, "%d\n",
  246. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  247. }
  248. static ssize_t measured_fps_show(struct device *device,
  249. struct device_attribute *attr, char *buf)
  250. {
  251. struct drm_crtc *crtc;
  252. struct sde_crtc *sde_crtc;
  253. uint64_t fps_int, fps_decimal;
  254. u64 fps = 0, frame_count = 0;
  255. ktime_t current_time;
  256. int i = 0, current_time_index;
  257. u64 diff_us;
  258. if (!device || !buf) {
  259. SDE_ERROR("invalid input param(s)\n");
  260. return -EAGAIN;
  261. }
  262. crtc = dev_get_drvdata(device);
  263. if (!crtc) {
  264. scnprintf(buf, PAGE_SIZE, "fps information not available");
  265. return -EINVAL;
  266. }
  267. sde_crtc = to_sde_crtc(crtc);
  268. if (!sde_crtc->fps_info.time_buf) {
  269. scnprintf(buf, PAGE_SIZE,
  270. "timebuf null - fps information not available");
  271. return -EINVAL;
  272. }
  273. /**
  274. * Whenever the time_index counter comes to zero upon decrementing,
  275. * it is set to the last index since it is the next index that we
  276. * should check for calculating the buftime.
  277. */
  278. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  279. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  280. current_time = ktime_get();
  281. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  282. u64 ptime = (u64)ktime_to_us(current_time);
  283. u64 buftime = (u64)ktime_to_us(
  284. sde_crtc->fps_info.time_buf[current_time_index]);
  285. diff_us = (u64)ktime_us_delta(current_time,
  286. sde_crtc->fps_info.time_buf[current_time_index]);
  287. if (ptime > buftime && diff_us >= (u64)
  288. sde_crtc->fps_info.fps_periodic_duration) {
  289. /* Multiplying with 10 to get fps in floating point */
  290. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  291. do_div(fps, diff_us);
  292. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  293. SDE_DEBUG("measured fps: %d\n",
  294. sde_crtc->fps_info.measured_fps);
  295. break;
  296. }
  297. current_time_index = (current_time_index == 0) ?
  298. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  299. SDE_DEBUG("current time index: %d\n", current_time_index);
  300. frame_count++;
  301. }
  302. if (i == MAX_FRAME_COUNT) {
  303. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  304. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  305. diff_us = (u64)ktime_us_delta(current_time,
  306. sde_crtc->fps_info.time_buf[current_time_index]);
  307. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  308. /* Multiplying with 10 to get fps in floating point */
  309. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  310. do_div(fps, diff_us);
  311. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  312. }
  313. }
  314. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  315. fps_decimal = do_div(fps_int, 10);
  316. return scnprintf(buf, PAGE_SIZE,
  317. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  318. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  319. }
  320. static ssize_t vsync_event_show(struct device *device,
  321. struct device_attribute *attr, char *buf)
  322. {
  323. struct drm_crtc *crtc;
  324. struct sde_crtc *sde_crtc;
  325. struct drm_encoder *encoder;
  326. int avr_status = -EPIPE;
  327. if (!device || !buf) {
  328. SDE_ERROR("invalid input param(s)\n");
  329. return -EAGAIN;
  330. }
  331. crtc = dev_get_drvdata(device);
  332. sde_crtc = to_sde_crtc(crtc);
  333. mutex_lock(&sde_crtc->crtc_lock);
  334. if (sde_crtc->enabled) {
  335. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  336. if (sde_encoder_in_clone_mode(encoder))
  337. continue;
  338. avr_status = sde_encoder_get_avr_status(encoder);
  339. break;
  340. }
  341. }
  342. mutex_unlock(&sde_crtc->crtc_lock);
  343. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  344. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  345. }
  346. static ssize_t retire_frame_event_show(struct device *device,
  347. struct device_attribute *attr, char *buf)
  348. {
  349. struct drm_crtc *crtc;
  350. struct sde_crtc *sde_crtc;
  351. if (!device || !buf) {
  352. SDE_ERROR("invalid input param(s)\n");
  353. return -EAGAIN;
  354. }
  355. crtc = dev_get_drvdata(device);
  356. sde_crtc = to_sde_crtc(crtc);
  357. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  358. ktime_to_ns(sde_crtc->retire_frame_event_time));
  359. }
  360. static DEVICE_ATTR_RO(vsync_event);
  361. static DEVICE_ATTR_RO(measured_fps);
  362. static DEVICE_ATTR_RW(fps_periodicity_ms);
  363. static DEVICE_ATTR_RO(retire_frame_event);
  364. static struct attribute *sde_crtc_dev_attrs[] = {
  365. &dev_attr_vsync_event.attr,
  366. &dev_attr_measured_fps.attr,
  367. &dev_attr_fps_periodicity_ms.attr,
  368. &dev_attr_retire_frame_event.attr,
  369. NULL
  370. };
  371. static const struct attribute_group sde_crtc_attr_group = {
  372. .attrs = sde_crtc_dev_attrs,
  373. };
  374. static const struct attribute_group *sde_crtc_attr_groups[] = {
  375. &sde_crtc_attr_group,
  376. NULL,
  377. };
  378. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, uint32_t len, uint64_t val)
  379. {
  380. struct drm_event event;
  381. if (!crtc) {
  382. SDE_ERROR("invalid crtc\n");
  383. return;
  384. }
  385. event.type = type;
  386. event.length = len;
  387. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)&val);
  388. SDE_EVT32(DRMID(crtc), type, len, val >> 32, val & 0xFFFFFFFF);
  389. SDE_DEBUG("crtc:%d event(%d) value(%llu) notified\n", DRMID(crtc), type, val);
  390. }
  391. static void sde_crtc_destroy(struct drm_crtc *crtc)
  392. {
  393. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  394. SDE_DEBUG("\n");
  395. if (!crtc)
  396. return;
  397. if (sde_crtc->vsync_event_sf)
  398. sysfs_put(sde_crtc->vsync_event_sf);
  399. if (sde_crtc->retire_frame_event_sf)
  400. sysfs_put(sde_crtc->retire_frame_event_sf);
  401. if (sde_crtc->sysfs_dev)
  402. device_unregister(sde_crtc->sysfs_dev);
  403. if (sde_crtc->blob_info)
  404. drm_property_blob_put(sde_crtc->blob_info);
  405. msm_property_destroy(&sde_crtc->property_info);
  406. sde_cp_crtc_destroy_properties(crtc);
  407. sde_fence_deinit(sde_crtc->output_fence);
  408. _sde_crtc_deinit_events(sde_crtc);
  409. drm_crtc_cleanup(crtc);
  410. mutex_destroy(&sde_crtc->crtc_lock);
  411. kfree(sde_crtc);
  412. }
  413. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  414. {
  415. struct drm_connector *connector;
  416. struct drm_encoder *encoder;
  417. struct sde_connector_state *conn_state;
  418. bool encoder_valid = false;
  419. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  420. c_state->encoder_mask) {
  421. if (!sde_encoder_in_clone_mode(encoder)) {
  422. encoder_valid = true;
  423. break;
  424. }
  425. }
  426. if (!encoder_valid)
  427. return NULL;
  428. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  429. if (!connector)
  430. return NULL;
  431. conn_state = to_sde_connector_state(connector->state);
  432. if (!conn_state)
  433. return NULL;
  434. return &conn_state->msm_mode;
  435. }
  436. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  437. const struct drm_display_mode *mode,
  438. struct drm_display_mode *adjusted_mode)
  439. {
  440. struct msm_display_mode *msm_mode;
  441. struct drm_crtc_state *c_state;
  442. struct drm_connector *connector;
  443. struct drm_encoder *encoder;
  444. struct drm_connector_state *new_conn_state;
  445. struct sde_connector_state *c_conn_state = NULL;
  446. bool encoder_valid = false;
  447. int i;
  448. SDE_DEBUG("\n");
  449. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  450. adjusted_mode);
  451. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  452. c_state->encoder_mask) {
  453. if (!sde_encoder_in_clone_mode(encoder)) {
  454. encoder_valid = true;
  455. break;
  456. }
  457. }
  458. if (!encoder_valid) {
  459. SDE_ERROR("encoder not found\n");
  460. return true;
  461. }
  462. for_each_new_connector_in_state(c_state->state, connector,
  463. new_conn_state, i) {
  464. if (new_conn_state->best_encoder == encoder) {
  465. c_conn_state = to_sde_connector_state(new_conn_state);
  466. break;
  467. }
  468. }
  469. if (!c_conn_state) {
  470. SDE_ERROR("could not get connector state\n");
  471. return true;
  472. }
  473. msm_mode = &c_conn_state->msm_mode;
  474. if ((msm_is_mode_seamless(msm_mode) ||
  475. (msm_is_mode_seamless_vrr(msm_mode) ||
  476. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  477. (!crtc->enabled)) {
  478. SDE_ERROR("crtc state prevents seamless transition\n");
  479. return false;
  480. }
  481. return true;
  482. }
  483. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  484. struct sde_plane_state *pstate, struct sde_format *format)
  485. {
  486. uint32_t blend_op, fg_alpha, bg_alpha;
  487. uint32_t blend_type;
  488. struct sde_hw_mixer *lm = mixer->hw_lm;
  489. /* default to opaque blending */
  490. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  491. bg_alpha = 0xFF - fg_alpha;
  492. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  493. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  494. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  495. switch (blend_type) {
  496. case SDE_DRM_BLEND_OP_OPAQUE:
  497. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  498. SDE_BLEND_BG_ALPHA_BG_CONST;
  499. break;
  500. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  501. if (format->alpha_enable) {
  502. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  503. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  504. if (fg_alpha != 0xff) {
  505. bg_alpha = fg_alpha;
  506. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  507. SDE_BLEND_BG_INV_MOD_ALPHA;
  508. } else {
  509. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  510. }
  511. }
  512. break;
  513. case SDE_DRM_BLEND_OP_COVERAGE:
  514. if (format->alpha_enable) {
  515. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  516. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  517. if (fg_alpha != 0xff) {
  518. bg_alpha = fg_alpha;
  519. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  520. SDE_BLEND_BG_MOD_ALPHA |
  521. SDE_BLEND_BG_INV_MOD_ALPHA;
  522. } else {
  523. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  524. }
  525. }
  526. break;
  527. default:
  528. /* do nothing */
  529. break;
  530. }
  531. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  532. bg_alpha, blend_op);
  533. SDE_DEBUG(
  534. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  535. (char *) &format->base.pixel_format,
  536. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  537. }
  538. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  539. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  540. struct sde_hw_dim_layer *dim_layer)
  541. {
  542. struct sde_crtc_state *cstate;
  543. struct sde_hw_mixer *lm;
  544. struct sde_hw_dim_layer split_dim_layer;
  545. int i;
  546. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  547. SDE_DEBUG("empty dim_layer\n");
  548. return;
  549. }
  550. cstate = to_sde_crtc_state(crtc->state);
  551. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  552. dim_layer->flags, dim_layer->stage);
  553. split_dim_layer.stage = dim_layer->stage;
  554. split_dim_layer.color_fill = dim_layer->color_fill;
  555. /*
  556. * traverse through the layer mixers attached to crtc and find the
  557. * intersecting dim layer rect in each LM and program accordingly.
  558. */
  559. for (i = 0; i < sde_crtc->num_mixers; i++) {
  560. split_dim_layer.flags = dim_layer->flags;
  561. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  562. &split_dim_layer.rect);
  563. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  564. /*
  565. * no extra programming required for non-intersecting
  566. * layer mixers with INCLUSIVE dim layer
  567. */
  568. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  569. continue;
  570. /*
  571. * program the other non-intersecting layer mixers with
  572. * INCLUSIVE dim layer of full size for uniformity
  573. * with EXCLUSIVE dim layer config.
  574. */
  575. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  576. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  577. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  578. sizeof(split_dim_layer.rect));
  579. } else {
  580. split_dim_layer.rect.x =
  581. split_dim_layer.rect.x -
  582. cstate->lm_roi[i].x;
  583. split_dim_layer.rect.y =
  584. split_dim_layer.rect.y -
  585. cstate->lm_roi[i].y;
  586. }
  587. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  588. cstate->lm_roi[i].x,
  589. cstate->lm_roi[i].y,
  590. cstate->lm_roi[i].w,
  591. cstate->lm_roi[i].h,
  592. dim_layer->rect.x,
  593. dim_layer->rect.y,
  594. dim_layer->rect.w,
  595. dim_layer->rect.h,
  596. split_dim_layer.rect.x,
  597. split_dim_layer.rect.y,
  598. split_dim_layer.rect.w,
  599. split_dim_layer.rect.h);
  600. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  601. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  602. split_dim_layer.rect.w, split_dim_layer.rect.h);
  603. lm = mixer[i].hw_lm;
  604. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  605. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  606. }
  607. }
  608. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  609. const struct sde_rect **crtc_roi)
  610. {
  611. struct sde_crtc_state *crtc_state;
  612. if (!state || !crtc_roi)
  613. return;
  614. crtc_state = to_sde_crtc_state(state);
  615. *crtc_roi = &crtc_state->crtc_roi;
  616. }
  617. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  618. {
  619. struct sde_crtc_state *cstate;
  620. struct sde_crtc *sde_crtc;
  621. if (!state || !state->crtc)
  622. return false;
  623. sde_crtc = to_sde_crtc(state->crtc);
  624. cstate = to_sde_crtc_state(state);
  625. return msm_property_is_dirty(&sde_crtc->property_info,
  626. &cstate->property_state, CRTC_PROP_ROI_V1);
  627. }
  628. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  629. void __user *usr_ptr)
  630. {
  631. struct drm_crtc *crtc;
  632. struct sde_crtc_state *cstate;
  633. struct sde_drm_roi_v1 roi_v1;
  634. int i;
  635. if (!state) {
  636. SDE_ERROR("invalid args\n");
  637. return -EINVAL;
  638. }
  639. cstate = to_sde_crtc_state(state);
  640. crtc = cstate->base.crtc;
  641. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  642. if (!usr_ptr) {
  643. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  644. return 0;
  645. }
  646. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  647. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  648. return -EINVAL;
  649. }
  650. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  651. if (roi_v1.num_rects == 0) {
  652. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  653. return 0;
  654. }
  655. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  656. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  657. roi_v1.num_rects);
  658. return -EINVAL;
  659. }
  660. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  661. for (i = 0; i < roi_v1.num_rects; ++i) {
  662. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  663. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  664. DRMID(crtc), i,
  665. cstate->user_roi_list.roi[i].x1,
  666. cstate->user_roi_list.roi[i].y1,
  667. cstate->user_roi_list.roi[i].x2,
  668. cstate->user_roi_list.roi[i].y2);
  669. SDE_EVT32_VERBOSE(DRMID(crtc),
  670. cstate->user_roi_list.roi[i].x1,
  671. cstate->user_roi_list.roi[i].y1,
  672. cstate->user_roi_list.roi[i].x2,
  673. cstate->user_roi_list.roi[i].y2);
  674. }
  675. return 0;
  676. }
  677. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  678. struct drm_crtc_state *state)
  679. {
  680. struct drm_connector *conn;
  681. struct drm_connector_state *conn_state;
  682. struct sde_crtc *sde_crtc;
  683. struct sde_crtc_state *crtc_state;
  684. struct sde_rect *crtc_roi;
  685. struct msm_mode_info mode_info;
  686. int i = 0;
  687. int rc;
  688. bool is_crtc_roi_dirty;
  689. bool is_any_conn_roi_dirty;
  690. if (!crtc || !state)
  691. return -EINVAL;
  692. sde_crtc = to_sde_crtc(crtc);
  693. crtc_state = to_sde_crtc_state(state);
  694. crtc_roi = &crtc_state->crtc_roi;
  695. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  696. is_any_conn_roi_dirty = false;
  697. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  698. struct sde_connector *sde_conn;
  699. struct sde_connector_state *sde_conn_state;
  700. struct sde_rect conn_roi;
  701. if (!conn_state || conn_state->crtc != crtc)
  702. continue;
  703. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  704. if (rc) {
  705. SDE_ERROR("failed to get mode info\n");
  706. return -EINVAL;
  707. }
  708. sde_conn = to_sde_connector(conn_state->connector);
  709. sde_conn_state = to_sde_connector_state(conn_state);
  710. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  711. msm_property_is_dirty(
  712. &sde_conn->property_info,
  713. &sde_conn_state->property_state,
  714. CONNECTOR_PROP_ROI_V1);
  715. if (!mode_info.roi_caps.enabled)
  716. continue;
  717. /*
  718. * current driver only supports same connector and crtc size,
  719. * but if support for different sizes is added, driver needs
  720. * to check the connector roi here to make sure is full screen
  721. * for dsc 3d-mux topology that doesn't support partial update.
  722. */
  723. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  724. sizeof(crtc_state->user_roi_list))) {
  725. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  726. sde_crtc->name);
  727. return -EINVAL;
  728. }
  729. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  730. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  731. conn_roi.x, conn_roi.y,
  732. conn_roi.w, conn_roi.h);
  733. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  734. conn_roi.x, conn_roi.y,
  735. conn_roi.w, conn_roi.h);
  736. }
  737. /*
  738. * Check against CRTC ROI and Connector ROI not being updated together.
  739. * This restriction should be relaxed when Connector ROI scaling is
  740. * supported.
  741. */
  742. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  743. SDE_ERROR("connector/crtc rois not updated together\n");
  744. return -EINVAL;
  745. }
  746. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  747. /* clear the ROI to null if it matches full screen anyways */
  748. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  749. crtc_roi->w == state->adjusted_mode.hdisplay &&
  750. crtc_roi->h == state->adjusted_mode.vdisplay)
  751. memset(crtc_roi, 0, sizeof(*crtc_roi));
  752. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  753. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  754. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  755. crtc_roi->h);
  756. return 0;
  757. }
  758. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  759. struct drm_crtc_state *state)
  760. {
  761. struct sde_crtc *sde_crtc;
  762. struct sde_crtc_state *crtc_state;
  763. struct drm_connector *conn;
  764. struct drm_connector_state *conn_state;
  765. int i;
  766. if (!crtc || !state)
  767. return -EINVAL;
  768. sde_crtc = to_sde_crtc(crtc);
  769. crtc_state = to_sde_crtc_state(state);
  770. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  771. return 0;
  772. /* partial update active, check if autorefresh is also requested */
  773. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  774. uint64_t autorefresh;
  775. if (!conn_state || conn_state->crtc != crtc)
  776. continue;
  777. autorefresh = sde_connector_get_property(conn_state,
  778. CONNECTOR_PROP_AUTOREFRESH);
  779. if (autorefresh) {
  780. SDE_ERROR(
  781. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  782. sde_crtc->name, autorefresh);
  783. return -EINVAL;
  784. }
  785. }
  786. return 0;
  787. }
  788. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  789. struct drm_crtc_state *state, int lm_idx)
  790. {
  791. struct sde_kms *sde_kms;
  792. struct sde_crtc *sde_crtc;
  793. struct sde_crtc_state *crtc_state;
  794. const struct sde_rect *crtc_roi;
  795. const struct sde_rect *lm_bounds;
  796. struct sde_rect *lm_roi;
  797. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  798. return -EINVAL;
  799. sde_kms = _sde_crtc_get_kms(crtc);
  800. if (!sde_kms || !sde_kms->catalog) {
  801. SDE_ERROR("invalid parameters\n");
  802. return -EINVAL;
  803. }
  804. sde_crtc = to_sde_crtc(crtc);
  805. crtc_state = to_sde_crtc_state(state);
  806. crtc_roi = &crtc_state->crtc_roi;
  807. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  808. lm_roi = &crtc_state->lm_roi[lm_idx];
  809. if (sde_kms_rect_is_null(crtc_roi))
  810. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  811. else
  812. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  813. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  814. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  815. /*
  816. * partial update is not supported with 3dmux dsc or dest scaler.
  817. * hence, crtc roi must match the mixer dimensions.
  818. */
  819. if (crtc_state->num_ds_enabled ||
  820. sde_rm_topology_is_group(&sde_kms->rm, state,
  821. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  822. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  823. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  824. return -EINVAL;
  825. }
  826. }
  827. /* if any dimension is zero, clear all dimensions for clarity */
  828. if (sde_kms_rect_is_null(lm_roi))
  829. memset(lm_roi, 0, sizeof(*lm_roi));
  830. return 0;
  831. }
  832. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  833. struct drm_crtc_state *state)
  834. {
  835. struct sde_crtc *sde_crtc;
  836. struct sde_crtc_state *crtc_state;
  837. u32 disp_bitmask = 0;
  838. int i;
  839. if (!crtc || !state) {
  840. pr_err("Invalid crtc or state\n");
  841. return 0;
  842. }
  843. sde_crtc = to_sde_crtc(crtc);
  844. crtc_state = to_sde_crtc_state(state);
  845. /* pingpong split: one ROI, one LM, two physical displays */
  846. if (crtc_state->is_ppsplit) {
  847. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  848. struct sde_rect *roi = &crtc_state->lm_roi[0];
  849. if (sde_kms_rect_is_null(roi))
  850. disp_bitmask = 0;
  851. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  852. disp_bitmask = BIT(0); /* left only */
  853. else if (roi->x >= lm_split_width)
  854. disp_bitmask = BIT(1); /* right only */
  855. else
  856. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  857. } else if (sde_crtc->mixers_swapped) {
  858. disp_bitmask = BIT(0);
  859. } else {
  860. for (i = 0; i < sde_crtc->num_mixers; i++) {
  861. if (!sde_kms_rect_is_null(
  862. &crtc_state->lm_roi[i]))
  863. disp_bitmask |= BIT(i);
  864. }
  865. }
  866. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  867. return disp_bitmask;
  868. }
  869. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  870. struct drm_crtc_state *state)
  871. {
  872. struct sde_crtc *sde_crtc;
  873. struct sde_crtc_state *crtc_state;
  874. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  875. if (!crtc || !state)
  876. return -EINVAL;
  877. sde_crtc = to_sde_crtc(crtc);
  878. crtc_state = to_sde_crtc_state(state);
  879. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  880. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  881. sde_crtc->name, sde_crtc->num_mixers);
  882. return -EINVAL;
  883. }
  884. /*
  885. * If using pingpong split: one ROI, one LM, two physical displays
  886. * then the ROI must be centered on the panel split boundary and
  887. * be of equal width across the split.
  888. */
  889. if (crtc_state->is_ppsplit) {
  890. u16 panel_split_width;
  891. u32 display_mask;
  892. roi[0] = &crtc_state->lm_roi[0];
  893. if (sde_kms_rect_is_null(roi[0]))
  894. return 0;
  895. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  896. if (display_mask != (BIT(0) | BIT(1)))
  897. return 0;
  898. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  899. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  900. SDE_ERROR("%s: roi x %d w %d split %d\n",
  901. sde_crtc->name, roi[0]->x, roi[0]->w,
  902. panel_split_width);
  903. return -EINVAL;
  904. }
  905. return 0;
  906. }
  907. /*
  908. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  909. * LMs and be of equal width.
  910. */
  911. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  912. return 0;
  913. roi[0] = &crtc_state->lm_roi[0];
  914. roi[1] = &crtc_state->lm_roi[1];
  915. /* if one of the roi is null it's a left/right-only update */
  916. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  917. return 0;
  918. /* check lm rois are equal width & first roi ends at 2nd roi */
  919. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  920. SDE_ERROR(
  921. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  922. sde_crtc->name, roi[0]->x, roi[0]->w,
  923. roi[1]->x, roi[1]->w);
  924. return -EINVAL;
  925. }
  926. return 0;
  927. }
  928. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  929. struct drm_crtc_state *state)
  930. {
  931. struct sde_crtc *sde_crtc;
  932. struct sde_crtc_state *crtc_state;
  933. const struct sde_rect *crtc_roi;
  934. const struct drm_plane_state *pstate;
  935. struct drm_plane *plane;
  936. if (!crtc || !state)
  937. return -EINVAL;
  938. /*
  939. * Reject commit if a Plane CRTC destination coordinates fall outside
  940. * the partial CRTC ROI. LM output is determined via connector ROIs,
  941. * if they are specified, not Plane CRTC ROIs.
  942. */
  943. sde_crtc = to_sde_crtc(crtc);
  944. crtc_state = to_sde_crtc_state(state);
  945. crtc_roi = &crtc_state->crtc_roi;
  946. if (sde_kms_rect_is_null(crtc_roi))
  947. return 0;
  948. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  949. struct sde_rect plane_roi, intersection;
  950. if (IS_ERR_OR_NULL(pstate)) {
  951. int rc = PTR_ERR(pstate);
  952. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  953. sde_crtc->name, plane->base.id, rc);
  954. return rc;
  955. }
  956. plane_roi.x = pstate->crtc_x;
  957. plane_roi.y = pstate->crtc_y;
  958. plane_roi.w = pstate->crtc_w;
  959. plane_roi.h = pstate->crtc_h;
  960. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  961. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  962. SDE_ERROR(
  963. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  964. sde_crtc->name, plane->base.id,
  965. plane_roi.x, plane_roi.y,
  966. plane_roi.w, plane_roi.h,
  967. crtc_roi->x, crtc_roi->y,
  968. crtc_roi->w, crtc_roi->h);
  969. return -E2BIG;
  970. }
  971. }
  972. return 0;
  973. }
  974. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  975. struct drm_crtc_state *state)
  976. {
  977. struct sde_crtc *sde_crtc;
  978. struct sde_crtc_state *sde_crtc_state;
  979. struct msm_mode_info mode_info;
  980. int rc, lm_idx, i;
  981. if (!crtc || !state)
  982. return -EINVAL;
  983. memset(&mode_info, 0, sizeof(mode_info));
  984. sde_crtc = to_sde_crtc(crtc);
  985. sde_crtc_state = to_sde_crtc_state(state);
  986. /*
  987. * check connector array cached at modeset time since incoming atomic
  988. * state may not include any connectors if they aren't modified
  989. */
  990. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  991. struct drm_connector *conn = sde_crtc_state->connectors[i];
  992. if (!conn || !conn->state)
  993. continue;
  994. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  995. if (rc) {
  996. SDE_ERROR("failed to get mode info\n");
  997. return -EINVAL;
  998. }
  999. if (!mode_info.roi_caps.enabled)
  1000. continue;
  1001. if (sde_crtc_state->user_roi_list.num_rects >
  1002. mode_info.roi_caps.num_roi) {
  1003. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1004. sde_crtc_state->user_roi_list.num_rects,
  1005. mode_info.roi_caps.num_roi);
  1006. return -E2BIG;
  1007. }
  1008. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1009. if (rc)
  1010. return rc;
  1011. rc = _sde_crtc_check_autorefresh(crtc, state);
  1012. if (rc)
  1013. return rc;
  1014. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1015. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1016. if (rc)
  1017. return rc;
  1018. }
  1019. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1020. if (rc)
  1021. return rc;
  1022. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1023. if (rc)
  1024. return rc;
  1025. }
  1026. return 0;
  1027. }
  1028. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1029. {
  1030. struct sde_crtc *sde_crtc;
  1031. struct sde_crtc_state *cstate;
  1032. const struct sde_rect *lm_roi;
  1033. struct sde_hw_mixer *hw_lm;
  1034. bool right_mixer = false;
  1035. bool lm_updated = false;
  1036. int lm_idx;
  1037. if (!crtc)
  1038. return;
  1039. sde_crtc = to_sde_crtc(crtc);
  1040. cstate = to_sde_crtc_state(crtc->state);
  1041. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1042. struct sde_hw_mixer_cfg cfg;
  1043. lm_roi = &cstate->lm_roi[lm_idx];
  1044. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1045. if (!sde_crtc->mixers_swapped)
  1046. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1047. if (lm_roi->w != hw_lm->cfg.out_width ||
  1048. lm_roi->h != hw_lm->cfg.out_height ||
  1049. right_mixer != hw_lm->cfg.right_mixer) {
  1050. hw_lm->cfg.out_width = lm_roi->w;
  1051. hw_lm->cfg.out_height = lm_roi->h;
  1052. hw_lm->cfg.right_mixer = right_mixer;
  1053. cfg.out_width = lm_roi->w;
  1054. cfg.out_height = lm_roi->h;
  1055. cfg.right_mixer = right_mixer;
  1056. cfg.flags = 0;
  1057. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1058. lm_updated = true;
  1059. }
  1060. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1061. lm_roi->h, right_mixer, lm_updated);
  1062. }
  1063. if (lm_updated)
  1064. sde_cp_crtc_res_change(crtc);
  1065. }
  1066. struct plane_state {
  1067. struct sde_plane_state *sde_pstate;
  1068. const struct drm_plane_state *drm_pstate;
  1069. int stage;
  1070. u32 pipe_id;
  1071. };
  1072. static int pstate_cmp(const void *a, const void *b)
  1073. {
  1074. struct plane_state *pa = (struct plane_state *)a;
  1075. struct plane_state *pb = (struct plane_state *)b;
  1076. int rc = 0;
  1077. int pa_zpos, pb_zpos;
  1078. enum sde_layout pa_layout, pb_layout;
  1079. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1080. return rc;
  1081. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1082. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1083. pa_layout = pa->sde_pstate->layout;
  1084. pb_layout = pb->sde_pstate->layout;
  1085. if (pa_zpos != pb_zpos)
  1086. rc = pa_zpos - pb_zpos;
  1087. else if (pa_layout != pb_layout)
  1088. rc = pa_layout - pb_layout;
  1089. else
  1090. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1091. return rc;
  1092. }
  1093. /*
  1094. * validate and set source split:
  1095. * use pstates sorted by stage to check planes on same stage
  1096. * we assume that all pipes are in source split so its valid to compare
  1097. * without taking into account left/right mixer placement
  1098. */
  1099. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1100. struct plane_state *pstates, int cnt)
  1101. {
  1102. struct plane_state *prv_pstate, *cur_pstate;
  1103. enum sde_layout prev_layout, cur_layout;
  1104. struct sde_rect left_rect, right_rect;
  1105. struct sde_kms *sde_kms;
  1106. int32_t left_pid, right_pid;
  1107. int32_t stage;
  1108. int i, rc = 0;
  1109. sde_kms = _sde_crtc_get_kms(crtc);
  1110. if (!sde_kms || !sde_kms->catalog) {
  1111. SDE_ERROR("invalid parameters\n");
  1112. return -EINVAL;
  1113. }
  1114. for (i = 1; i < cnt; i++) {
  1115. prv_pstate = &pstates[i - 1];
  1116. cur_pstate = &pstates[i];
  1117. prev_layout = prv_pstate->sde_pstate->layout;
  1118. cur_layout = cur_pstate->sde_pstate->layout;
  1119. if (prv_pstate->stage != cur_pstate->stage ||
  1120. prev_layout != cur_layout)
  1121. continue;
  1122. stage = cur_pstate->stage;
  1123. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1124. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1125. prv_pstate->drm_pstate->crtc_y,
  1126. prv_pstate->drm_pstate->crtc_w,
  1127. prv_pstate->drm_pstate->crtc_h, false);
  1128. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1129. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1130. cur_pstate->drm_pstate->crtc_y,
  1131. cur_pstate->drm_pstate->crtc_w,
  1132. cur_pstate->drm_pstate->crtc_h, false);
  1133. if (right_rect.x < left_rect.x) {
  1134. swap(left_pid, right_pid);
  1135. swap(left_rect, right_rect);
  1136. swap(prv_pstate, cur_pstate);
  1137. }
  1138. /*
  1139. * - planes are enumerated in pipe-priority order such that
  1140. * planes with lower drm_id must be left-most in a shared
  1141. * blend-stage when using source split.
  1142. * - planes in source split must be contiguous in width
  1143. * - planes in source split must have same dest yoff and height
  1144. */
  1145. if ((right_pid < left_pid) &&
  1146. !sde_kms->catalog->pipe_order_type) {
  1147. SDE_ERROR(
  1148. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1149. stage, left_pid, right_pid);
  1150. return -EINVAL;
  1151. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1152. SDE_ERROR(
  1153. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1154. stage, left_rect.x, left_rect.w,
  1155. right_rect.x, right_rect.w);
  1156. return -EINVAL;
  1157. } else if ((left_rect.y != right_rect.y) ||
  1158. (left_rect.h != right_rect.h)) {
  1159. SDE_ERROR(
  1160. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1161. stage, left_rect.y, left_rect.h,
  1162. right_rect.y, right_rect.h);
  1163. return -EINVAL;
  1164. }
  1165. }
  1166. return rc;
  1167. }
  1168. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1169. struct plane_state *pstates, int cnt)
  1170. {
  1171. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1172. enum sde_layout prev_layout, cur_layout;
  1173. struct sde_kms *sde_kms;
  1174. struct sde_rect left_rect, right_rect;
  1175. int32_t left_pid, right_pid;
  1176. int32_t stage;
  1177. int i;
  1178. sde_kms = _sde_crtc_get_kms(crtc);
  1179. if (!sde_kms || !sde_kms->catalog) {
  1180. SDE_ERROR("invalid parameters\n");
  1181. return;
  1182. }
  1183. if (!sde_kms->catalog->pipe_order_type)
  1184. return;
  1185. for (i = 0; i < cnt; i++) {
  1186. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1187. cur_pstate = &pstates[i];
  1188. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1189. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1190. SDE_LAYOUT_NONE;
  1191. cur_layout = cur_pstate->sde_pstate->layout;
  1192. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1193. || (prev_layout != cur_layout)) {
  1194. /*
  1195. * reset if prv or nxt pipes are not in the same stage
  1196. * as the cur pipe
  1197. */
  1198. if ((!nxt_pstate)
  1199. || (nxt_pstate->stage != cur_pstate->stage)
  1200. || (nxt_pstate->sde_pstate->layout !=
  1201. cur_pstate->sde_pstate->layout))
  1202. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1203. continue;
  1204. }
  1205. stage = cur_pstate->stage;
  1206. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1207. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1208. prv_pstate->drm_pstate->crtc_y,
  1209. prv_pstate->drm_pstate->crtc_w,
  1210. prv_pstate->drm_pstate->crtc_h, false);
  1211. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1212. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1213. cur_pstate->drm_pstate->crtc_y,
  1214. cur_pstate->drm_pstate->crtc_w,
  1215. cur_pstate->drm_pstate->crtc_h, false);
  1216. if (right_rect.x < left_rect.x) {
  1217. swap(left_pid, right_pid);
  1218. swap(left_rect, right_rect);
  1219. swap(prv_pstate, cur_pstate);
  1220. }
  1221. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1222. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1223. }
  1224. for (i = 0; i < cnt; i++) {
  1225. cur_pstate = &pstates[i];
  1226. sde_plane_setup_src_split_order(
  1227. cur_pstate->drm_pstate->plane,
  1228. cur_pstate->sde_pstate->multirect_index,
  1229. cur_pstate->sde_pstate->pipe_order_flags);
  1230. }
  1231. }
  1232. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1233. int num_mixers, struct plane_state *pstates, int cnt)
  1234. {
  1235. int i, lm_idx;
  1236. struct sde_format *format;
  1237. bool blend_stage[SDE_STAGE_MAX] = { false };
  1238. u32 blend_type;
  1239. for (i = cnt - 1; i >= 0; i--) {
  1240. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1241. PLANE_PROP_BLEND_OP);
  1242. /* stage has already been programmed or BLEND_OP_SKIP type */
  1243. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1244. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1245. continue;
  1246. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1247. format = to_sde_format(msm_framebuffer_format(
  1248. pstates[i].sde_pstate->base.fb));
  1249. if (!format) {
  1250. SDE_ERROR("invalid format\n");
  1251. return;
  1252. }
  1253. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1254. pstates[i].sde_pstate, format);
  1255. blend_stage[pstates[i].sde_pstate->stage] = true;
  1256. }
  1257. }
  1258. }
  1259. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1260. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1261. struct sde_crtc_mixer *mixer)
  1262. {
  1263. struct drm_plane *plane;
  1264. struct drm_framebuffer *fb;
  1265. struct drm_plane_state *state;
  1266. struct sde_crtc_state *cstate;
  1267. struct sde_plane_state *pstate = NULL;
  1268. struct plane_state *pstates = NULL;
  1269. struct sde_format *format;
  1270. struct sde_hw_ctl *ctl;
  1271. struct sde_hw_mixer *lm;
  1272. struct sde_hw_stage_cfg *stage_cfg;
  1273. struct sde_rect plane_crtc_roi;
  1274. uint32_t stage_idx, lm_idx, layout_idx;
  1275. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1276. int i, mode, cnt = 0;
  1277. bool bg_alpha_enable = false;
  1278. u32 blend_type;
  1279. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1280. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1281. if (!sde_crtc || !crtc->state || !mixer) {
  1282. SDE_ERROR("invalid sde_crtc or mixer\n");
  1283. return;
  1284. }
  1285. ctl = mixer->hw_ctl;
  1286. lm = mixer->hw_lm;
  1287. cstate = to_sde_crtc_state(crtc->state);
  1288. pstates = kcalloc(SDE_PSTATES_MAX,
  1289. sizeof(struct plane_state), GFP_KERNEL);
  1290. if (!pstates)
  1291. return;
  1292. memset(fetch_active, 0, sizeof(fetch_active));
  1293. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1294. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1295. state = plane->state;
  1296. if (!state)
  1297. continue;
  1298. plane_crtc_roi.x = state->crtc_x;
  1299. plane_crtc_roi.y = state->crtc_y;
  1300. plane_crtc_roi.w = state->crtc_w;
  1301. plane_crtc_roi.h = state->crtc_h;
  1302. pstate = to_sde_plane_state(state);
  1303. fb = state->fb;
  1304. mode = sde_plane_get_property(pstate,
  1305. PLANE_PROP_FB_TRANSLATION_MODE);
  1306. set_bit(sde_plane_pipe(plane), fetch_active);
  1307. sde_plane_ctl_flush(plane, ctl, true);
  1308. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1309. crtc->base.id,
  1310. pstate->stage,
  1311. plane->base.id,
  1312. sde_plane_pipe(plane) - SSPP_VIG0,
  1313. state->fb ? state->fb->base.id : -1);
  1314. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1315. if (!format) {
  1316. SDE_ERROR("invalid format\n");
  1317. goto end;
  1318. }
  1319. blend_type = sde_plane_get_property(pstate,
  1320. PLANE_PROP_BLEND_OP);
  1321. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1322. skip_blend_plane.valid_plane = true;
  1323. skip_blend_plane.plane = sde_plane_pipe(plane);
  1324. skip_blend_plane.height = plane_crtc_roi.h;
  1325. skip_blend_plane.width = plane_crtc_roi.w;
  1326. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1327. }
  1328. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1329. if (pstate->stage == SDE_STAGE_BASE &&
  1330. format->alpha_enable)
  1331. bg_alpha_enable = true;
  1332. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1333. state->fb ? state->fb->base.id : -1,
  1334. state->src_x >> 16, state->src_y >> 16,
  1335. state->src_w >> 16, state->src_h >> 16,
  1336. state->crtc_x, state->crtc_y,
  1337. state->crtc_w, state->crtc_h,
  1338. pstate->rotation, mode);
  1339. /*
  1340. * none or left layout will program to layer mixer
  1341. * group 0, right layout will program to layer mixer
  1342. * group 1.
  1343. */
  1344. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1345. layout_idx = 0;
  1346. else
  1347. layout_idx = 1;
  1348. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1349. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1350. stage_cfg->stage[pstate->stage][stage_idx] =
  1351. sde_plane_pipe(plane);
  1352. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1353. pstate->multirect_index;
  1354. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1355. sde_plane_pipe(plane) - SSPP_VIG0,
  1356. pstate->stage,
  1357. pstate->multirect_index,
  1358. pstate->multirect_mode,
  1359. format->base.pixel_format,
  1360. fb ? fb->modifier : 0,
  1361. layout_idx);
  1362. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1363. lm_idx++) {
  1364. if (bg_alpha_enable && !format->alpha_enable)
  1365. mixer[lm_idx].mixer_op_mode = 0;
  1366. else
  1367. mixer[lm_idx].mixer_op_mode |=
  1368. 1 << pstate->stage;
  1369. }
  1370. }
  1371. if (cnt >= SDE_PSTATES_MAX)
  1372. continue;
  1373. pstates[cnt].sde_pstate = pstate;
  1374. pstates[cnt].drm_pstate = state;
  1375. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1376. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1377. else
  1378. pstates[cnt].stage = sde_plane_get_property(
  1379. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1380. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1381. cnt++;
  1382. }
  1383. /* blend config update */
  1384. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1385. pstates, cnt);
  1386. if (ctl->ops.set_active_pipes)
  1387. ctl->ops.set_active_pipes(ctl, fetch_active);
  1388. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1389. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1390. if (lm && lm->ops.setup_dim_layer) {
  1391. cstate = to_sde_crtc_state(crtc->state);
  1392. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1393. for (i = 0; i < cstate->num_dim_layers; i++)
  1394. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1395. mixer, &cstate->dim_layer[i]);
  1396. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1397. }
  1398. }
  1399. end:
  1400. kfree(pstates);
  1401. }
  1402. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1403. struct drm_crtc *crtc)
  1404. {
  1405. struct sde_crtc *sde_crtc;
  1406. struct sde_crtc_state *cstate;
  1407. struct drm_encoder *drm_enc;
  1408. bool is_right_only;
  1409. bool encoder_in_dsc_merge = false;
  1410. if (!crtc || !crtc->state)
  1411. return;
  1412. sde_crtc = to_sde_crtc(crtc);
  1413. cstate = to_sde_crtc_state(crtc->state);
  1414. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1415. return;
  1416. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1417. crtc->state->encoder_mask) {
  1418. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1419. encoder_in_dsc_merge = true;
  1420. break;
  1421. }
  1422. }
  1423. /**
  1424. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1425. * This is due to two reasons:
  1426. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1427. * the left DSC must be used, right DSC cannot be used alone.
  1428. * For right-only partial update, this means swap layer mixers to map
  1429. * Left LM to Right INTF. On later HW this was relaxed.
  1430. * - In DSC Merge mode, the physical encoder has already registered
  1431. * PP0 as the master, to switch to right-only we would have to
  1432. * reprogram to be driven by PP1 instead.
  1433. * To support both cases, we prefer to support the mixer swap solution.
  1434. */
  1435. if (!encoder_in_dsc_merge) {
  1436. if (sde_crtc->mixers_swapped) {
  1437. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1438. sde_crtc->mixers_swapped = false;
  1439. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1440. }
  1441. return;
  1442. }
  1443. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1444. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1445. if (is_right_only && !sde_crtc->mixers_swapped) {
  1446. /* right-only update swap mixers */
  1447. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1448. sde_crtc->mixers_swapped = true;
  1449. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1450. /* left-only or full update, swap back */
  1451. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1452. sde_crtc->mixers_swapped = false;
  1453. }
  1454. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1455. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1456. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1457. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1458. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1459. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1460. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1461. }
  1462. /**
  1463. * _sde_crtc_blend_setup - configure crtc mixers
  1464. * @crtc: Pointer to drm crtc structure
  1465. * @old_state: Pointer to old crtc state
  1466. * @add_planes: Whether or not to add planes to mixers
  1467. */
  1468. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1469. struct drm_crtc_state *old_state, bool add_planes)
  1470. {
  1471. struct sde_crtc *sde_crtc;
  1472. struct sde_crtc_state *sde_crtc_state;
  1473. struct sde_crtc_mixer *mixer;
  1474. struct sde_hw_ctl *ctl;
  1475. struct sde_hw_mixer *lm;
  1476. struct sde_ctl_flush_cfg cfg = {0,};
  1477. int i;
  1478. if (!crtc)
  1479. return;
  1480. sde_crtc = to_sde_crtc(crtc);
  1481. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1482. mixer = sde_crtc->mixers;
  1483. SDE_DEBUG("%s\n", sde_crtc->name);
  1484. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1485. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1486. return;
  1487. }
  1488. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1489. if (!mixer[i].hw_lm) {
  1490. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1491. return;
  1492. }
  1493. mixer[i].mixer_op_mode = 0;
  1494. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1495. sde_crtc_state->dirty)) {
  1496. /* clear dim_layer settings */
  1497. lm = mixer[i].hw_lm;
  1498. if (lm->ops.clear_dim_layer)
  1499. lm->ops.clear_dim_layer(lm);
  1500. }
  1501. }
  1502. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1503. /* initialize stage cfg */
  1504. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1505. if (add_planes)
  1506. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1507. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1508. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1509. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1510. ctl = mixer[i].hw_ctl;
  1511. lm = mixer[i].hw_lm;
  1512. if (sde_kms_rect_is_null(lm_roi))
  1513. sde_crtc->mixers[i].mixer_op_mode = 0;
  1514. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1515. /* stage config flush mask */
  1516. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1517. ctl->ops.get_pending_flush(ctl, &cfg);
  1518. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1519. mixer[i].hw_lm->idx - LM_0,
  1520. mixer[i].mixer_op_mode,
  1521. ctl->idx - CTL_0,
  1522. cfg.pending_flush_mask);
  1523. if (sde_kms_rect_is_null(lm_roi)) {
  1524. SDE_DEBUG(
  1525. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1526. sde_crtc->name, lm->idx - LM_0,
  1527. ctl->idx - CTL_0);
  1528. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1529. NULL, true);
  1530. } else {
  1531. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1532. &sde_crtc->stage_cfg[lm_layout],
  1533. false);
  1534. }
  1535. }
  1536. _sde_crtc_program_lm_output_roi(crtc);
  1537. }
  1538. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1539. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1540. {
  1541. struct drm_plane *plane;
  1542. struct sde_plane_state *sde_pstate;
  1543. uint32_t mode = 0;
  1544. int rc;
  1545. if (!crtc) {
  1546. SDE_ERROR("invalid state\n");
  1547. return -EINVAL;
  1548. }
  1549. *fb_ns = 0;
  1550. *fb_sec = 0;
  1551. *fb_sec_dir = 0;
  1552. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1553. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1554. rc = PTR_ERR(plane);
  1555. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1556. DRMID(crtc), DRMID(plane), rc);
  1557. return rc;
  1558. }
  1559. sde_pstate = to_sde_plane_state(plane->state);
  1560. mode = sde_plane_get_property(sde_pstate,
  1561. PLANE_PROP_FB_TRANSLATION_MODE);
  1562. switch (mode) {
  1563. case SDE_DRM_FB_NON_SEC:
  1564. (*fb_ns)++;
  1565. break;
  1566. case SDE_DRM_FB_SEC:
  1567. (*fb_sec)++;
  1568. break;
  1569. case SDE_DRM_FB_SEC_DIR_TRANS:
  1570. (*fb_sec_dir)++;
  1571. break;
  1572. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1573. break;
  1574. default:
  1575. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1576. DRMID(plane), mode);
  1577. return -EINVAL;
  1578. }
  1579. }
  1580. return 0;
  1581. }
  1582. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1583. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1584. {
  1585. struct drm_plane *plane;
  1586. const struct drm_plane_state *pstate;
  1587. struct sde_plane_state *sde_pstate;
  1588. uint32_t mode = 0;
  1589. int rc;
  1590. if (!state) {
  1591. SDE_ERROR("invalid state\n");
  1592. return -EINVAL;
  1593. }
  1594. *fb_ns = 0;
  1595. *fb_sec = 0;
  1596. *fb_sec_dir = 0;
  1597. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1598. if (IS_ERR_OR_NULL(pstate)) {
  1599. rc = PTR_ERR(pstate);
  1600. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1601. DRMID(state->crtc), DRMID(plane), rc);
  1602. return rc;
  1603. }
  1604. sde_pstate = to_sde_plane_state(pstate);
  1605. mode = sde_plane_get_property(sde_pstate,
  1606. PLANE_PROP_FB_TRANSLATION_MODE);
  1607. switch (mode) {
  1608. case SDE_DRM_FB_NON_SEC:
  1609. (*fb_ns)++;
  1610. break;
  1611. case SDE_DRM_FB_SEC:
  1612. (*fb_sec)++;
  1613. break;
  1614. case SDE_DRM_FB_SEC_DIR_TRANS:
  1615. (*fb_sec_dir)++;
  1616. break;
  1617. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1618. break;
  1619. default:
  1620. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1621. DRMID(plane), mode);
  1622. return -EINVAL;
  1623. }
  1624. }
  1625. return 0;
  1626. }
  1627. static void _sde_drm_fb_sec_dir_trans(
  1628. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1629. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1630. {
  1631. /* secure display usecase */
  1632. if ((smmu_state->state == ATTACHED)
  1633. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1634. smmu_state->state = catalog->sui_ns_allowed ?
  1635. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1636. smmu_state->secure_level = secure_level;
  1637. smmu_state->transition_type = PRE_COMMIT;
  1638. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1639. if (old_valid_fb)
  1640. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1641. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1642. if (catalog->sui_misr_supported)
  1643. smmu_state->sui_misr_state =
  1644. SUI_MISR_ENABLE_REQ;
  1645. /* secure camera usecase */
  1646. } else if (smmu_state->state == ATTACHED) {
  1647. smmu_state->state = DETACH_SEC_REQ;
  1648. smmu_state->secure_level = secure_level;
  1649. smmu_state->transition_type = PRE_COMMIT;
  1650. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1651. }
  1652. }
  1653. static void _sde_drm_fb_transactions(
  1654. struct sde_kms_smmu_state_data *smmu_state,
  1655. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1656. int *ops)
  1657. {
  1658. if (((smmu_state->state == DETACHED)
  1659. || (smmu_state->state == DETACH_ALL_REQ))
  1660. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1661. && ((smmu_state->state == DETACHED_SEC)
  1662. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1663. smmu_state->state = catalog->sui_ns_allowed ?
  1664. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1665. smmu_state->transition_type = post_commit ?
  1666. POST_COMMIT : PRE_COMMIT;
  1667. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1668. if (old_valid_fb)
  1669. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1670. if (catalog->sui_misr_supported)
  1671. smmu_state->sui_misr_state =
  1672. SUI_MISR_DISABLE_REQ;
  1673. } else if ((smmu_state->state == DETACHED_SEC)
  1674. || (smmu_state->state == DETACH_SEC_REQ)) {
  1675. smmu_state->state = ATTACH_SEC_REQ;
  1676. smmu_state->transition_type = post_commit ?
  1677. POST_COMMIT : PRE_COMMIT;
  1678. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1679. if (old_valid_fb)
  1680. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1681. }
  1682. }
  1683. /**
  1684. * sde_crtc_get_secure_transition_ops - determines the operations that
  1685. * need to be performed before transitioning to secure state
  1686. * This function should be called after swapping the new state
  1687. * @crtc: Pointer to drm crtc structure
  1688. * Returns the bitmask of operations need to be performed, -Error in
  1689. * case of error cases
  1690. */
  1691. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1692. struct drm_crtc_state *old_crtc_state,
  1693. bool old_valid_fb)
  1694. {
  1695. struct drm_plane *plane;
  1696. struct drm_encoder *encoder;
  1697. struct sde_crtc *sde_crtc;
  1698. struct sde_kms *sde_kms;
  1699. struct sde_mdss_cfg *catalog;
  1700. struct sde_kms_smmu_state_data *smmu_state;
  1701. uint32_t translation_mode = 0, secure_level;
  1702. int ops = 0;
  1703. bool post_commit = false;
  1704. if (!crtc || !crtc->state) {
  1705. SDE_ERROR("invalid crtc\n");
  1706. return -EINVAL;
  1707. }
  1708. sde_kms = _sde_crtc_get_kms(crtc);
  1709. if (!sde_kms)
  1710. return -EINVAL;
  1711. smmu_state = &sde_kms->smmu_state;
  1712. smmu_state->prev_state = smmu_state->state;
  1713. smmu_state->prev_secure_level = smmu_state->secure_level;
  1714. sde_crtc = to_sde_crtc(crtc);
  1715. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1716. catalog = sde_kms->catalog;
  1717. /*
  1718. * SMMU operations need to be delayed in case of video mode panels
  1719. * when switching back to non_secure mode
  1720. */
  1721. drm_for_each_encoder_mask(encoder, crtc->dev,
  1722. crtc->state->encoder_mask) {
  1723. if (sde_encoder_is_dsi_display(encoder))
  1724. post_commit |= sde_encoder_check_curr_mode(encoder,
  1725. MSM_DISPLAY_VIDEO_MODE);
  1726. }
  1727. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1728. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1729. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1730. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1731. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1732. if (!plane->state)
  1733. continue;
  1734. translation_mode = sde_plane_get_property(
  1735. to_sde_plane_state(plane->state),
  1736. PLANE_PROP_FB_TRANSLATION_MODE);
  1737. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1738. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1739. DRMID(crtc), translation_mode);
  1740. return -EINVAL;
  1741. }
  1742. /* we can break if we find sec_dir plane */
  1743. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1744. break;
  1745. }
  1746. mutex_lock(&sde_kms->secure_transition_lock);
  1747. switch (translation_mode) {
  1748. case SDE_DRM_FB_SEC_DIR_TRANS:
  1749. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1750. catalog, old_valid_fb, &ops);
  1751. break;
  1752. case SDE_DRM_FB_SEC:
  1753. case SDE_DRM_FB_NON_SEC:
  1754. _sde_drm_fb_transactions(smmu_state, catalog,
  1755. old_valid_fb, post_commit, &ops);
  1756. break;
  1757. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1758. ops = 0;
  1759. break;
  1760. default:
  1761. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1762. DRMID(crtc), translation_mode);
  1763. ops = -EINVAL;
  1764. }
  1765. /* log only during actual transition times */
  1766. if (ops) {
  1767. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1768. DRMID(crtc), smmu_state->state,
  1769. secure_level, smmu_state->secure_level,
  1770. smmu_state->transition_type, ops);
  1771. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1772. smmu_state->state, smmu_state->transition_type,
  1773. smmu_state->secure_level, old_valid_fb,
  1774. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1775. }
  1776. mutex_unlock(&sde_kms->secure_transition_lock);
  1777. return ops;
  1778. }
  1779. /**
  1780. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1781. * LUTs are configured only once during boot
  1782. * @sde_crtc: Pointer to sde crtc
  1783. * @cstate: Pointer to sde crtc state
  1784. */
  1785. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1786. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1787. {
  1788. struct sde_hw_scaler3_lut_cfg *cfg;
  1789. struct sde_kms *sde_kms;
  1790. u32 *lut_data = NULL;
  1791. size_t len = 0;
  1792. int ret = 0;
  1793. if (!sde_crtc || !cstate) {
  1794. SDE_ERROR("invalid args\n");
  1795. return -EINVAL;
  1796. }
  1797. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1798. if (!sde_kms)
  1799. return -EINVAL;
  1800. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1801. return 0;
  1802. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1803. &cstate->property_state, &len, lut_idx);
  1804. if (!lut_data || !len) {
  1805. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1806. lut_idx, lut_data, len);
  1807. lut_data = NULL;
  1808. len = 0;
  1809. }
  1810. cfg = &cstate->scl3_lut_cfg;
  1811. switch (lut_idx) {
  1812. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1813. cfg->dir_lut = lut_data;
  1814. cfg->dir_len = len;
  1815. break;
  1816. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1817. cfg->cir_lut = lut_data;
  1818. cfg->cir_len = len;
  1819. break;
  1820. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1821. cfg->sep_lut = lut_data;
  1822. cfg->sep_len = len;
  1823. break;
  1824. default:
  1825. ret = -EINVAL;
  1826. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1827. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1828. break;
  1829. }
  1830. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1831. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1832. cfg->is_configured);
  1833. return ret;
  1834. }
  1835. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1836. {
  1837. struct sde_crtc *sde_crtc;
  1838. if (!crtc) {
  1839. SDE_ERROR("invalid crtc\n");
  1840. return;
  1841. }
  1842. sde_crtc = to_sde_crtc(crtc);
  1843. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1844. }
  1845. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1846. {
  1847. int i;
  1848. /**
  1849. * Check if sufficient hw resources are
  1850. * available as per target caps & topology
  1851. */
  1852. if (!sde_crtc) {
  1853. SDE_ERROR("invalid argument\n");
  1854. return -EINVAL;
  1855. }
  1856. if (!sde_crtc->num_mixers ||
  1857. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1858. SDE_ERROR("%s: invalid number mixers: %d\n",
  1859. sde_crtc->name, sde_crtc->num_mixers);
  1860. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1861. SDE_EVTLOG_ERROR);
  1862. return -EINVAL;
  1863. }
  1864. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1865. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1866. || !sde_crtc->mixers[i].hw_ds) {
  1867. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1868. sde_crtc->name, i);
  1869. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1870. i, sde_crtc->mixers[i].hw_lm,
  1871. sde_crtc->mixers[i].hw_ctl,
  1872. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1873. return -EINVAL;
  1874. }
  1875. }
  1876. return 0;
  1877. }
  1878. /**
  1879. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1880. * @crtc: Pointer to drm crtc
  1881. */
  1882. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1883. {
  1884. struct sde_crtc *sde_crtc;
  1885. struct sde_crtc_state *cstate;
  1886. struct sde_hw_mixer *hw_lm;
  1887. struct sde_hw_ctl *hw_ctl;
  1888. struct sde_hw_ds *hw_ds;
  1889. struct sde_hw_ds_cfg *cfg;
  1890. struct sde_kms *kms;
  1891. u32 op_mode = 0;
  1892. u32 lm_idx = 0, num_mixers = 0;
  1893. int i, count = 0;
  1894. if (!crtc)
  1895. return;
  1896. sde_crtc = to_sde_crtc(crtc);
  1897. cstate = to_sde_crtc_state(crtc->state);
  1898. kms = _sde_crtc_get_kms(crtc);
  1899. num_mixers = sde_crtc->num_mixers;
  1900. count = cstate->num_ds;
  1901. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1902. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1903. cstate->num_ds_enabled);
  1904. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1905. SDE_DEBUG("no change in settings, skip commit\n");
  1906. } else if (!kms || !kms->catalog) {
  1907. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1908. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1909. SDE_DEBUG("dest scaler feature not supported\n");
  1910. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1911. //do nothing
  1912. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1913. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1914. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1915. } else {
  1916. for (i = 0; i < count; i++) {
  1917. cfg = &cstate->ds_cfg[i];
  1918. if (!cfg->flags)
  1919. continue;
  1920. lm_idx = cfg->idx;
  1921. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1922. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1923. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1924. /* Setup op mode - Dual/single */
  1925. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1926. op_mode |= BIT(hw_ds->idx - DS_0);
  1927. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1928. op_mode |= (cstate->num_ds_enabled ==
  1929. CRTC_DUAL_MIXERS_ONLY) ?
  1930. SDE_DS_OP_MODE_DUAL : 0;
  1931. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1932. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1933. }
  1934. /* Setup scaler */
  1935. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1936. (cfg->flags &
  1937. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1938. if (hw_ds->ops.setup_scaler)
  1939. hw_ds->ops.setup_scaler(hw_ds,
  1940. &cfg->scl3_cfg,
  1941. &cstate->scl3_lut_cfg);
  1942. }
  1943. /*
  1944. * Dest scaler shares the flush bit of the LM in control
  1945. */
  1946. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1947. hw_ctl->ops.update_bitmask_mixer(
  1948. hw_ctl, hw_lm->idx, 1);
  1949. }
  1950. }
  1951. }
  1952. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  1953. {
  1954. if (!buf)
  1955. return;
  1956. msm_gem_put_buffer(buf->gem);
  1957. kfree(buf);
  1958. buf = NULL;
  1959. }
  1960. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  1961. {
  1962. struct sde_crtc *sde_crtc;
  1963. struct sde_frame_data_buffer *buf;
  1964. uint32_t cur_buf;
  1965. sde_crtc = to_sde_crtc(crtc);
  1966. cur_buf = sde_crtc->frame_data.cnt;
  1967. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  1968. if (!buf)
  1969. return -ENOMEM;
  1970. sde_crtc->frame_data.buf[cur_buf] = buf;
  1971. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  1972. if (!buf->fb) {
  1973. SDE_ERROR("unable to get fb");
  1974. return -EINVAL;
  1975. }
  1976. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  1977. if (!buf->gem) {
  1978. SDE_ERROR("unable to get drm gem");
  1979. return -EINVAL;
  1980. }
  1981. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  1982. sizeof(struct sde_drm_frame_data_packet));
  1983. }
  1984. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  1985. struct sde_crtc_state *cstate, void __user *usr)
  1986. {
  1987. struct sde_crtc *sde_crtc;
  1988. struct sde_drm_frame_data_buffers_ctrl ctrl;
  1989. int i, ret;
  1990. if (!crtc || !cstate || !usr)
  1991. return;
  1992. sde_crtc = to_sde_crtc(crtc);
  1993. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  1994. if (ret) {
  1995. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  1996. return;
  1997. }
  1998. if (!ctrl.num_buffers) {
  1999. SDE_DEBUG("clearing frame data buffers");
  2000. goto exit;
  2001. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2002. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2003. return;
  2004. }
  2005. for (i = 0; i < ctrl.num_buffers; i++) {
  2006. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2007. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2008. goto exit;
  2009. }
  2010. sde_crtc->frame_data.cnt++;
  2011. }
  2012. return;
  2013. exit:
  2014. while (sde_crtc->frame_data.cnt--)
  2015. _sde_crtc_put_frame_data_buffer(
  2016. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2017. }
  2018. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2019. struct sde_drm_frame_data_packet *frame_data_packet)
  2020. {
  2021. struct sde_crtc *sde_crtc;
  2022. struct sde_drm_frame_data_buf buf;
  2023. struct msm_gem_object *msm_gem;
  2024. u32 cur_buf;
  2025. sde_crtc = to_sde_crtc(crtc);
  2026. cur_buf = sde_crtc->frame_data.idx;
  2027. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2028. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2029. buf.offset = msm_gem->offset;
  2030. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, sizeof(struct sde_drm_frame_data_buf),
  2031. (uint64_t)(&buf));
  2032. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2033. }
  2034. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2035. {
  2036. struct sde_crtc *sde_crtc;
  2037. struct drm_plane *plane;
  2038. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2039. struct sde_drm_frame_data_packet *data;
  2040. struct sde_frame_data *frame_data;
  2041. int i = 0;
  2042. if (!crtc || !crtc->state)
  2043. return;
  2044. sde_crtc = to_sde_crtc(crtc);
  2045. frame_data = &sde_crtc->frame_data;
  2046. if (frame_data->cnt) {
  2047. struct msm_gem_object *msm_gem;
  2048. msm_gem = to_msm_bo(frame_data->buf[frame_data->cnt]->gem);
  2049. data = (struct sde_drm_frame_data_packet *)
  2050. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2051. } else {
  2052. data = &frame_data_packet;
  2053. }
  2054. data->commit_count = sde_crtc->play_count;
  2055. data->frame_count = sde_crtc->fps_info.frame_count;
  2056. /* Collect plane specific data */
  2057. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2058. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2059. if (frame_data->cnt)
  2060. _sde_crtc_frame_data_notify(crtc, data);
  2061. }
  2062. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2063. {
  2064. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2065. struct sde_crtc *sde_crtc;
  2066. struct msm_drm_private *priv;
  2067. struct sde_crtc_frame_event *fevent;
  2068. struct sde_kms_frame_event_cb_data *cb_data;
  2069. unsigned long flags;
  2070. u32 crtc_id;
  2071. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2072. if (!data) {
  2073. SDE_ERROR("invalid parameters\n");
  2074. return;
  2075. }
  2076. crtc = cb_data->crtc;
  2077. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2078. SDE_ERROR("invalid parameters\n");
  2079. return;
  2080. }
  2081. sde_crtc = to_sde_crtc(crtc);
  2082. priv = crtc->dev->dev_private;
  2083. crtc_id = drm_crtc_index(crtc);
  2084. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2085. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2086. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2087. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2088. struct sde_crtc_frame_event, list);
  2089. if (fevent)
  2090. list_del_init(&fevent->list);
  2091. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2092. if (!fevent) {
  2093. SDE_ERROR("crtc%d event %d overflow\n",
  2094. crtc->base.id, event);
  2095. SDE_EVT32(DRMID(crtc), event);
  2096. return;
  2097. }
  2098. /* log and clear plane ubwc errors if any */
  2099. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2100. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2101. | SDE_ENCODER_FRAME_EVENT_DONE))
  2102. sde_crtc_get_frame_data(crtc);
  2103. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2104. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2105. sde_crtc->retire_frame_event_time = ktime_get();
  2106. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2107. }
  2108. fevent->event = event;
  2109. fevent->ts = ts;
  2110. fevent->crtc = crtc;
  2111. fevent->connector = cb_data->connector;
  2112. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2113. }
  2114. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2115. struct drm_crtc_state *old_state)
  2116. {
  2117. struct drm_device *dev;
  2118. struct sde_crtc *sde_crtc;
  2119. struct sde_crtc_state *cstate;
  2120. struct drm_connector *conn;
  2121. struct drm_encoder *encoder;
  2122. struct drm_connector_list_iter conn_iter;
  2123. if (!crtc || !crtc->state) {
  2124. SDE_ERROR("invalid crtc\n");
  2125. return;
  2126. }
  2127. dev = crtc->dev;
  2128. sde_crtc = to_sde_crtc(crtc);
  2129. cstate = to_sde_crtc_state(crtc->state);
  2130. SDE_EVT32_VERBOSE(DRMID(crtc));
  2131. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2132. /* identify connectors attached to this crtc */
  2133. cstate->num_connectors = 0;
  2134. drm_connector_list_iter_begin(dev, &conn_iter);
  2135. drm_for_each_connector_iter(conn, &conn_iter)
  2136. if (conn->state && conn->state->crtc == crtc &&
  2137. cstate->num_connectors < MAX_CONNECTORS) {
  2138. encoder = conn->state->best_encoder;
  2139. if (encoder)
  2140. sde_encoder_register_frame_event_callback(
  2141. encoder,
  2142. sde_crtc_frame_event_cb,
  2143. crtc);
  2144. cstate->connectors[cstate->num_connectors++] = conn;
  2145. sde_connector_prepare_fence(conn);
  2146. }
  2147. drm_connector_list_iter_end(&conn_iter);
  2148. /* prepare main output fence */
  2149. sde_fence_prepare(sde_crtc->output_fence);
  2150. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2151. }
  2152. /**
  2153. * sde_crtc_complete_flip - signal pending page_flip events
  2154. * Any pending vblank events are added to the vblank_event_list
  2155. * so that the next vblank interrupt shall signal them.
  2156. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2157. * This API signals any pending PAGE_FLIP events requested through
  2158. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2159. * if file!=NULL, this is preclose potential cancel-flip path
  2160. * @crtc: Pointer to drm crtc structure
  2161. * @file: Pointer to drm file
  2162. */
  2163. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2164. struct drm_file *file)
  2165. {
  2166. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2167. struct drm_device *dev = crtc->dev;
  2168. struct drm_pending_vblank_event *event;
  2169. unsigned long flags;
  2170. spin_lock_irqsave(&dev->event_lock, flags);
  2171. event = sde_crtc->event;
  2172. if (!event)
  2173. goto end;
  2174. /*
  2175. * if regular vblank case (!file) or if cancel-flip from
  2176. * preclose on file that requested flip, then send the
  2177. * event:
  2178. */
  2179. if (!file || (event->base.file_priv == file)) {
  2180. sde_crtc->event = NULL;
  2181. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2182. sde_crtc->name, event);
  2183. SDE_EVT32_VERBOSE(DRMID(crtc));
  2184. drm_crtc_send_vblank_event(crtc, event);
  2185. }
  2186. end:
  2187. spin_unlock_irqrestore(&dev->event_lock, flags);
  2188. }
  2189. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2190. struct drm_crtc_state *cstate)
  2191. {
  2192. struct drm_encoder *encoder;
  2193. if (!crtc || !crtc->dev || !cstate) {
  2194. SDE_ERROR("invalid crtc\n");
  2195. return INTF_MODE_NONE;
  2196. }
  2197. drm_for_each_encoder_mask(encoder, crtc->dev,
  2198. cstate->encoder_mask) {
  2199. /* continue if copy encoder is encountered */
  2200. if (sde_encoder_in_clone_mode(encoder))
  2201. continue;
  2202. return sde_encoder_get_intf_mode(encoder);
  2203. }
  2204. return INTF_MODE_NONE;
  2205. }
  2206. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2207. {
  2208. struct drm_encoder *encoder;
  2209. if (!crtc || !crtc->dev) {
  2210. SDE_ERROR("invalid crtc\n");
  2211. return INTF_MODE_NONE;
  2212. }
  2213. drm_for_each_encoder(encoder, crtc->dev)
  2214. if ((encoder->crtc == crtc)
  2215. && !sde_encoder_in_cont_splash(encoder))
  2216. return sde_encoder_get_fps(encoder);
  2217. return 0;
  2218. }
  2219. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2220. {
  2221. struct drm_encoder *encoder;
  2222. if (!crtc || !crtc->dev) {
  2223. SDE_ERROR("invalid crtc\n");
  2224. return 0;
  2225. }
  2226. drm_for_each_encoder_mask(encoder, crtc->dev,
  2227. crtc->state->encoder_mask) {
  2228. if (!sde_encoder_in_cont_splash(encoder))
  2229. return sde_encoder_get_dfps_maxfps(encoder);
  2230. }
  2231. return 0;
  2232. }
  2233. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2234. {
  2235. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2236. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2237. /* keep statistics on vblank callback - with auto reset via debugfs */
  2238. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2239. sde_crtc->vblank_cb_time = ts;
  2240. else
  2241. sde_crtc->vblank_cb_count++;
  2242. sde_crtc->vblank_last_cb_time = ts;
  2243. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2244. drm_crtc_handle_vblank(crtc);
  2245. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2246. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2247. }
  2248. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2249. ktime_t ts, enum sde_fence_event fence_event)
  2250. {
  2251. if (!connector) {
  2252. SDE_ERROR("invalid param\n");
  2253. return;
  2254. }
  2255. SDE_ATRACE_BEGIN("signal_retire_fence");
  2256. sde_connector_complete_commit(connector, ts, fence_event);
  2257. SDE_ATRACE_END("signal_retire_fence");
  2258. }
  2259. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2260. {
  2261. struct msm_drm_private *priv;
  2262. struct sde_crtc_frame_event *fevent;
  2263. struct drm_crtc *crtc;
  2264. struct sde_crtc *sde_crtc;
  2265. struct sde_kms *sde_kms;
  2266. unsigned long flags;
  2267. bool in_clone_mode = false;
  2268. if (!work) {
  2269. SDE_ERROR("invalid work handle\n");
  2270. return;
  2271. }
  2272. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2273. if (!fevent->crtc || !fevent->crtc->state) {
  2274. SDE_ERROR("invalid crtc\n");
  2275. return;
  2276. }
  2277. crtc = fevent->crtc;
  2278. sde_crtc = to_sde_crtc(crtc);
  2279. sde_kms = _sde_crtc_get_kms(crtc);
  2280. if (!sde_kms) {
  2281. SDE_ERROR("invalid kms handle\n");
  2282. return;
  2283. }
  2284. priv = sde_kms->dev->dev_private;
  2285. SDE_ATRACE_BEGIN("crtc_frame_event");
  2286. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2287. ktime_to_ns(fevent->ts));
  2288. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2289. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2290. true : false;
  2291. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2292. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2293. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2294. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2295. /* this should not happen */
  2296. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2297. crtc->base.id,
  2298. ktime_to_ns(fevent->ts),
  2299. atomic_read(&sde_crtc->frame_pending));
  2300. SDE_EVT32(DRMID(crtc), fevent->event,
  2301. SDE_EVTLOG_FUNC_CASE1);
  2302. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2303. /* release bandwidth and other resources */
  2304. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2305. crtc->base.id,
  2306. ktime_to_ns(fevent->ts));
  2307. SDE_EVT32(DRMID(crtc), fevent->event,
  2308. SDE_EVTLOG_FUNC_CASE2);
  2309. sde_core_perf_crtc_release_bw(crtc);
  2310. } else {
  2311. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2312. SDE_EVTLOG_FUNC_CASE3);
  2313. }
  2314. }
  2315. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2316. SDE_ATRACE_BEGIN("signal_release_fence");
  2317. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2318. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2319. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2320. SDE_ATRACE_END("signal_release_fence");
  2321. }
  2322. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2323. /* this api should be called without spin_lock */
  2324. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2325. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2326. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2327. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2328. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2329. crtc->base.id, ktime_to_ns(fevent->ts));
  2330. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2331. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2332. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2333. SDE_ATRACE_END("crtc_frame_event");
  2334. }
  2335. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2336. struct drm_crtc_state *old_state)
  2337. {
  2338. struct sde_crtc *sde_crtc;
  2339. u32 power_on = 1;
  2340. if (!crtc || !crtc->state) {
  2341. SDE_ERROR("invalid crtc\n");
  2342. return;
  2343. }
  2344. sde_crtc = to_sde_crtc(crtc);
  2345. SDE_EVT32_VERBOSE(DRMID(crtc));
  2346. if (crtc->state->active_changed && crtc->state->active)
  2347. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  2348. sde_core_perf_crtc_update(crtc, 0, false);
  2349. }
  2350. /**
  2351. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2352. * @cstate: Pointer to sde crtc state
  2353. */
  2354. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2355. {
  2356. if (!cstate) {
  2357. SDE_ERROR("invalid cstate\n");
  2358. return;
  2359. }
  2360. cstate->input_fence_timeout_ns =
  2361. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2362. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2363. }
  2364. /**
  2365. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2366. * @cstate: Pointer to sde crtc state
  2367. */
  2368. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2369. {
  2370. u32 i;
  2371. if (!cstate)
  2372. return;
  2373. for (i = 0; i < cstate->num_dim_layers; i++)
  2374. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2375. cstate->num_dim_layers = 0;
  2376. }
  2377. /**
  2378. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2379. * @cstate: Pointer to sde crtc state
  2380. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2381. */
  2382. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2383. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2384. {
  2385. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2386. struct sde_drm_dim_layer_cfg *user_cfg;
  2387. struct sde_hw_dim_layer *dim_layer;
  2388. u32 count, i;
  2389. struct sde_kms *kms;
  2390. if (!crtc || !cstate) {
  2391. SDE_ERROR("invalid crtc or cstate\n");
  2392. return;
  2393. }
  2394. dim_layer = cstate->dim_layer;
  2395. if (!usr_ptr) {
  2396. /* usr_ptr is null when setting the default property value */
  2397. _sde_crtc_clear_dim_layers_v1(cstate);
  2398. SDE_DEBUG("dim_layer data removed\n");
  2399. goto clear;
  2400. }
  2401. kms = _sde_crtc_get_kms(crtc);
  2402. if (!kms || !kms->catalog) {
  2403. SDE_ERROR("invalid kms\n");
  2404. return;
  2405. }
  2406. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2407. SDE_ERROR("failed to copy dim_layer data\n");
  2408. return;
  2409. }
  2410. count = dim_layer_v1.num_layers;
  2411. if (count > SDE_MAX_DIM_LAYERS) {
  2412. SDE_ERROR("invalid number of dim_layers:%d", count);
  2413. return;
  2414. }
  2415. /* populate from user space */
  2416. cstate->num_dim_layers = count;
  2417. for (i = 0; i < count; i++) {
  2418. user_cfg = &dim_layer_v1.layer_cfg[i];
  2419. dim_layer[i].flags = user_cfg->flags;
  2420. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2421. user_cfg->stage : user_cfg->stage +
  2422. SDE_STAGE_0;
  2423. dim_layer[i].rect.x = user_cfg->rect.x1;
  2424. dim_layer[i].rect.y = user_cfg->rect.y1;
  2425. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2426. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2427. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2428. user_cfg->color_fill.color_0,
  2429. user_cfg->color_fill.color_1,
  2430. user_cfg->color_fill.color_2,
  2431. user_cfg->color_fill.color_3,
  2432. };
  2433. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2434. i, dim_layer[i].flags, dim_layer[i].stage);
  2435. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2436. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2437. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2438. dim_layer[i].color_fill.color_0,
  2439. dim_layer[i].color_fill.color_1,
  2440. dim_layer[i].color_fill.color_2,
  2441. dim_layer[i].color_fill.color_3);
  2442. }
  2443. clear:
  2444. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2445. }
  2446. /**
  2447. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2448. * @sde_crtc : Pointer to sde crtc
  2449. * @cstate : Pointer to sde crtc state
  2450. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2451. */
  2452. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2453. struct sde_crtc_state *cstate,
  2454. void __user *usr_ptr)
  2455. {
  2456. struct sde_drm_dest_scaler_data ds_data;
  2457. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2458. struct sde_drm_scaler_v2 scaler_v2;
  2459. void __user *scaler_v2_usr;
  2460. int i, count;
  2461. if (!sde_crtc || !cstate) {
  2462. SDE_ERROR("invalid sde_crtc/state\n");
  2463. return -EINVAL;
  2464. }
  2465. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2466. if (!usr_ptr) {
  2467. SDE_DEBUG("ds data removed\n");
  2468. return 0;
  2469. }
  2470. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2471. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2472. sde_crtc->name);
  2473. return -EINVAL;
  2474. }
  2475. count = ds_data.num_dest_scaler;
  2476. if (!count) {
  2477. SDE_DEBUG("no ds data available\n");
  2478. return 0;
  2479. }
  2480. if (count > SDE_MAX_DS_COUNT) {
  2481. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2482. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2483. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2484. return -EINVAL;
  2485. }
  2486. /* Populate from user space */
  2487. for (i = 0; i < count; i++) {
  2488. ds_cfg_usr = &ds_data.ds_cfg[i];
  2489. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2490. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2491. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2492. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2493. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2494. if (ds_cfg_usr->scaler_cfg) {
  2495. scaler_v2_usr =
  2496. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2497. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2498. sizeof(scaler_v2))) {
  2499. SDE_ERROR("%s:scaler: copy from user failed\n",
  2500. sde_crtc->name);
  2501. return -EINVAL;
  2502. }
  2503. }
  2504. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2505. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2506. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2507. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2508. scaler_v2.dst_width, scaler_v2.dst_height);
  2509. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2510. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2511. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2512. scaler_v2.dst_width, scaler_v2.dst_height);
  2513. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2514. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2515. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2516. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2517. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2518. ds_cfg_usr->lm_height);
  2519. }
  2520. cstate->num_ds = count;
  2521. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2522. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2523. return 0;
  2524. }
  2525. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2526. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2527. struct sde_hw_ds_cfg *prev_cfg)
  2528. {
  2529. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2530. || !cfg->lm_width || !cfg->lm_height) {
  2531. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2532. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2533. hdisplay, mode->vdisplay);
  2534. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2535. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2536. return -E2BIG;
  2537. }
  2538. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2539. cfg->lm_height != prev_cfg->lm_height)) {
  2540. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2541. crtc->base.id, cfg->lm_width,
  2542. cfg->lm_height, prev_cfg->lm_width,
  2543. prev_cfg->lm_height);
  2544. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2545. prev_cfg->lm_width, prev_cfg->lm_height,
  2546. SDE_EVTLOG_ERROR);
  2547. return -EINVAL;
  2548. }
  2549. return 0;
  2550. }
  2551. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2552. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2553. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2554. u32 max_in_width, u32 max_out_width)
  2555. {
  2556. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2557. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2558. /**
  2559. * Scaler src and dst width shouldn't exceed the maximum
  2560. * width limitation. Also, if there is no partial update
  2561. * dst width and height must match display resolution.
  2562. */
  2563. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2564. cfg->scl3_cfg.dst_width > max_out_width ||
  2565. !cfg->scl3_cfg.src_width[0] ||
  2566. !cfg->scl3_cfg.dst_width ||
  2567. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2568. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2569. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2570. SDE_ERROR("crtc%d: ", crtc->base.id);
  2571. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2572. cfg->scl3_cfg.src_width[0],
  2573. cfg->scl3_cfg.dst_width,
  2574. cfg->scl3_cfg.dst_height,
  2575. hdisplay, mode->vdisplay);
  2576. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2577. sde_crtc->num_mixers, cfg->flags,
  2578. hw_ds->idx - DS_0);
  2579. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2580. cfg->scl3_cfg.enable,
  2581. cfg->scl3_cfg.de.enable);
  2582. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2583. cfg->scl3_cfg.de.enable, cfg->flags,
  2584. max_in_width, max_out_width,
  2585. cfg->scl3_cfg.src_width[0],
  2586. cfg->scl3_cfg.dst_width,
  2587. cfg->scl3_cfg.dst_height, hdisplay,
  2588. mode->vdisplay, sde_crtc->num_mixers,
  2589. SDE_EVTLOG_ERROR);
  2590. cfg->flags &=
  2591. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2592. cfg->flags &=
  2593. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2594. return -EINVAL;
  2595. }
  2596. }
  2597. return 0;
  2598. }
  2599. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2600. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2601. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2602. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2603. {
  2604. int i, ret;
  2605. u32 lm_idx;
  2606. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2607. for (i = 0; i < cstate->num_ds; i++) {
  2608. cfg = &cstate->ds_cfg[i];
  2609. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2610. lm_idx = cfg->idx;
  2611. /**
  2612. * Validate against topology
  2613. * No of dest scalers should match the num of mixers
  2614. * unless it is partial update left only/right only use case
  2615. */
  2616. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2617. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2618. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2619. crtc->base.id, i, lm_idx, cfg->flags);
  2620. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2621. SDE_EVTLOG_ERROR);
  2622. return -EINVAL;
  2623. }
  2624. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2625. if (!max_in_width && !max_out_width) {
  2626. max_in_width = hw_ds->scl->top->maxinputwidth;
  2627. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2628. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2629. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2630. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2631. max_in_width, max_out_width, cstate->num_ds);
  2632. }
  2633. /* Check LM width and height */
  2634. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2635. prev_cfg);
  2636. if (ret)
  2637. return ret;
  2638. /* Check scaler data */
  2639. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2640. hw_ds, cfg, hdisplay,
  2641. max_in_width, max_out_width);
  2642. if (ret)
  2643. return ret;
  2644. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2645. (*num_ds_enable)++;
  2646. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2647. hw_ds->idx - DS_0, cfg->flags);
  2648. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2649. }
  2650. return 0;
  2651. }
  2652. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2653. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2654. {
  2655. struct sde_hw_ds_cfg *cfg;
  2656. int i;
  2657. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2658. cstate->num_ds_enabled, num_ds_enable);
  2659. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2660. cstate->num_ds, cstate->dirty[0]);
  2661. if (cstate->num_ds_enabled != num_ds_enable) {
  2662. /* Disabling destination scaler */
  2663. if (!num_ds_enable) {
  2664. for (i = 0; i < cstate->num_ds; i++) {
  2665. cfg = &cstate->ds_cfg[i];
  2666. cfg->idx = i;
  2667. /* Update scaler settings in disable case */
  2668. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2669. cfg->scl3_cfg.enable = 0;
  2670. cfg->scl3_cfg.de.enable = 0;
  2671. }
  2672. }
  2673. cstate->num_ds_enabled = num_ds_enable;
  2674. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2675. } else {
  2676. if (!cstate->num_ds_enabled)
  2677. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2678. }
  2679. }
  2680. /**
  2681. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2682. * @crtc : Pointer to drm crtc
  2683. * @state : Pointer to drm crtc state
  2684. */
  2685. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2686. struct drm_crtc_state *state)
  2687. {
  2688. struct sde_crtc *sde_crtc;
  2689. struct sde_crtc_state *cstate;
  2690. struct drm_display_mode *mode;
  2691. struct sde_kms *kms;
  2692. struct sde_hw_ds *hw_ds = NULL;
  2693. u32 ret = 0;
  2694. u32 num_ds_enable = 0, hdisplay = 0;
  2695. u32 max_in_width = 0, max_out_width = 0;
  2696. if (!crtc || !state)
  2697. return -EINVAL;
  2698. sde_crtc = to_sde_crtc(crtc);
  2699. cstate = to_sde_crtc_state(state);
  2700. kms = _sde_crtc_get_kms(crtc);
  2701. mode = &state->adjusted_mode;
  2702. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2703. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2704. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2705. return 0;
  2706. }
  2707. if (!kms || !kms->catalog) {
  2708. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2709. return -EINVAL;
  2710. }
  2711. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2712. SDE_DEBUG("dest scaler feature not supported\n");
  2713. return 0;
  2714. }
  2715. if (!sde_crtc->num_mixers) {
  2716. SDE_DEBUG("mixers not allocated\n");
  2717. return 0;
  2718. }
  2719. ret = _sde_validate_hw_resources(sde_crtc);
  2720. if (ret)
  2721. goto err;
  2722. /**
  2723. * No of dest scalers shouldn't exceed hw ds block count and
  2724. * also, match the num of mixers unless it is partial update
  2725. * left only/right only use case - currently PU + DS is not supported
  2726. */
  2727. if (cstate->num_ds > kms->catalog->ds_count ||
  2728. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2729. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2730. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2731. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2732. cstate->ds_cfg[0].flags);
  2733. ret = -EINVAL;
  2734. goto err;
  2735. }
  2736. /**
  2737. * Check if DS needs to be enabled or disabled
  2738. * In case of enable, validate the data
  2739. */
  2740. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2741. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2742. cstate->num_ds, cstate->ds_cfg[0].flags);
  2743. goto disable;
  2744. }
  2745. /* Display resolution */
  2746. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2747. /* Validate the DS data */
  2748. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2749. mode, hw_ds, hdisplay, &num_ds_enable,
  2750. max_in_width, max_out_width);
  2751. if (ret)
  2752. goto err;
  2753. disable:
  2754. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2755. return 0;
  2756. err:
  2757. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2758. return ret;
  2759. }
  2760. /**
  2761. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2762. * @crtc: Pointer to CRTC object
  2763. */
  2764. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2765. {
  2766. struct drm_plane *plane = NULL;
  2767. uint32_t wait_ms = 1;
  2768. ktime_t kt_end, kt_wait;
  2769. int rc = 0;
  2770. SDE_DEBUG("\n");
  2771. if (!crtc || !crtc->state) {
  2772. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2773. return;
  2774. }
  2775. /* use monotonic timer to limit total fence wait time */
  2776. kt_end = ktime_add_ns(ktime_get(),
  2777. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2778. /*
  2779. * Wait for fences sequentially, as all of them need to be signalled
  2780. * before we can proceed.
  2781. *
  2782. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2783. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2784. * that each plane can check its fence status and react appropriately
  2785. * if its fence has timed out. Call input fence wait multiple times if
  2786. * fence wait is interrupted due to interrupt call.
  2787. */
  2788. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2789. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2790. do {
  2791. kt_wait = ktime_sub(kt_end, ktime_get());
  2792. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2793. wait_ms = ktime_to_ms(kt_wait);
  2794. else
  2795. wait_ms = 0;
  2796. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2797. } while (wait_ms && rc == -ERESTARTSYS);
  2798. }
  2799. SDE_ATRACE_END("plane_wait_input_fence");
  2800. }
  2801. static void _sde_crtc_setup_mixer_for_encoder(
  2802. struct drm_crtc *crtc,
  2803. struct drm_encoder *enc)
  2804. {
  2805. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2806. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2807. struct sde_rm *rm = &sde_kms->rm;
  2808. struct sde_crtc_mixer *mixer;
  2809. struct sde_hw_ctl *last_valid_ctl = NULL;
  2810. int i;
  2811. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2812. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2813. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2814. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2815. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2816. /* Set up all the mixers and ctls reserved by this encoder */
  2817. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2818. mixer = &sde_crtc->mixers[i];
  2819. if (!sde_rm_get_hw(rm, &lm_iter))
  2820. break;
  2821. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2822. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2823. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2824. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2825. mixer->hw_lm->idx - LM_0);
  2826. mixer->hw_ctl = last_valid_ctl;
  2827. } else {
  2828. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2829. last_valid_ctl = mixer->hw_ctl;
  2830. sde_crtc->num_ctls++;
  2831. }
  2832. /* Shouldn't happen, mixers are always >= ctls */
  2833. if (!mixer->hw_ctl) {
  2834. SDE_ERROR("no valid ctls found for lm %d\n",
  2835. mixer->hw_lm->idx - LM_0);
  2836. return;
  2837. }
  2838. /* Dspp may be null */
  2839. (void) sde_rm_get_hw(rm, &dspp_iter);
  2840. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2841. /* DS may be null */
  2842. (void) sde_rm_get_hw(rm, &ds_iter);
  2843. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2844. mixer->encoder = enc;
  2845. sde_crtc->num_mixers++;
  2846. SDE_DEBUG("setup mixer %d: lm %d\n",
  2847. i, mixer->hw_lm->idx - LM_0);
  2848. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2849. i, mixer->hw_ctl->idx - CTL_0);
  2850. if (mixer->hw_ds)
  2851. SDE_DEBUG("setup mixer %d: ds %d\n",
  2852. i, mixer->hw_ds->idx - DS_0);
  2853. }
  2854. }
  2855. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2856. {
  2857. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2858. struct drm_encoder *enc;
  2859. sde_crtc->num_ctls = 0;
  2860. sde_crtc->num_mixers = 0;
  2861. sde_crtc->mixers_swapped = false;
  2862. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2863. mutex_lock(&sde_crtc->crtc_lock);
  2864. /* Check for mixers on all encoders attached to this crtc */
  2865. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2866. if (enc->crtc != crtc)
  2867. continue;
  2868. /* avoid overwriting mixers info from a copy encoder */
  2869. if (sde_encoder_in_clone_mode(enc))
  2870. continue;
  2871. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2872. }
  2873. mutex_unlock(&sde_crtc->crtc_lock);
  2874. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2875. }
  2876. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2877. {
  2878. int i;
  2879. struct sde_crtc_state *cstate;
  2880. cstate = to_sde_crtc_state(state);
  2881. cstate->is_ppsplit = false;
  2882. for (i = 0; i < cstate->num_connectors; i++) {
  2883. struct drm_connector *conn = cstate->connectors[i];
  2884. if (sde_connector_get_topology_name(conn) ==
  2885. SDE_RM_TOPOLOGY_PPSPLIT)
  2886. cstate->is_ppsplit = true;
  2887. }
  2888. }
  2889. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2890. struct drm_crtc_state *state)
  2891. {
  2892. struct sde_crtc *sde_crtc;
  2893. struct sde_crtc_state *cstate;
  2894. struct drm_display_mode *adj_mode;
  2895. u32 crtc_split_width;
  2896. int i;
  2897. if (!crtc || !state) {
  2898. SDE_ERROR("invalid args\n");
  2899. return;
  2900. }
  2901. sde_crtc = to_sde_crtc(crtc);
  2902. cstate = to_sde_crtc_state(state);
  2903. adj_mode = &state->adjusted_mode;
  2904. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2905. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2906. cstate->lm_bounds[i].x = crtc_split_width * i;
  2907. cstate->lm_bounds[i].y = 0;
  2908. cstate->lm_bounds[i].w = crtc_split_width;
  2909. cstate->lm_bounds[i].h =
  2910. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2911. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2912. sizeof(cstate->lm_roi[i]));
  2913. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2914. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2915. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2916. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2917. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2918. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2919. }
  2920. drm_mode_debug_printmodeline(adj_mode);
  2921. }
  2922. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2923. {
  2924. struct sde_crtc_mixer mixer;
  2925. /*
  2926. * Use mixer[0] to get hw_ctl which will use ops to clear
  2927. * all blendstages. Clear all blendstages will iterate through
  2928. * all mixers.
  2929. */
  2930. if (sde_crtc->num_mixers) {
  2931. mixer = sde_crtc->mixers[0];
  2932. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2933. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2934. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2935. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2936. }
  2937. }
  2938. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2939. struct drm_crtc_state *old_state)
  2940. {
  2941. struct sde_crtc *sde_crtc;
  2942. struct drm_encoder *encoder;
  2943. struct drm_device *dev;
  2944. struct sde_kms *sde_kms;
  2945. struct sde_splash_display *splash_display;
  2946. bool cont_splash_enabled = false;
  2947. size_t i;
  2948. if (!crtc) {
  2949. SDE_ERROR("invalid crtc\n");
  2950. return;
  2951. }
  2952. if (!crtc->state->enable) {
  2953. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2954. crtc->base.id, crtc->state->enable);
  2955. return;
  2956. }
  2957. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2958. SDE_ERROR("power resource is not enabled\n");
  2959. return;
  2960. }
  2961. sde_kms = _sde_crtc_get_kms(crtc);
  2962. if (!sde_kms)
  2963. return;
  2964. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2965. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2966. sde_crtc = to_sde_crtc(crtc);
  2967. dev = crtc->dev;
  2968. if (!sde_crtc->num_mixers) {
  2969. _sde_crtc_setup_mixers(crtc);
  2970. _sde_crtc_setup_is_ppsplit(crtc->state);
  2971. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2972. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2973. }
  2974. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2975. if (encoder->crtc != crtc)
  2976. continue;
  2977. /* encoder will trigger pending mask now */
  2978. sde_encoder_trigger_kickoff_pending(encoder);
  2979. }
  2980. /* update performance setting */
  2981. sde_core_perf_crtc_update(crtc, 1, false);
  2982. /*
  2983. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2984. * it means we are trying to flush a CRTC whose state is disabled:
  2985. * nothing else needs to be done.
  2986. */
  2987. if (unlikely(!sde_crtc->num_mixers))
  2988. goto end;
  2989. _sde_crtc_blend_setup(crtc, old_state, true);
  2990. _sde_crtc_dest_scaler_setup(crtc);
  2991. sde_cp_crtc_apply_noise(crtc, old_state);
  2992. if (crtc->state->mode_changed)
  2993. sde_core_perf_crtc_update_uidle(crtc, true);
  2994. /*
  2995. * Since CP properties use AXI buffer to program the
  2996. * HW, check if context bank is in attached state,
  2997. * apply color processing properties only if
  2998. * smmu state is attached,
  2999. */
  3000. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3001. splash_display = &sde_kms->splash_data.splash_display[i];
  3002. if (splash_display->cont_splash_enabled &&
  3003. splash_display->encoder &&
  3004. crtc == splash_display->encoder->crtc)
  3005. cont_splash_enabled = true;
  3006. }
  3007. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3008. sde_cp_crtc_apply_properties(crtc);
  3009. if (!sde_crtc->enabled)
  3010. sde_cp_crtc_suspend(crtc);
  3011. /*
  3012. * PP_DONE irq is only used by command mode for now.
  3013. * It is better to request pending before FLUSH and START trigger
  3014. * to make sure no pp_done irq missed.
  3015. * This is safe because no pp_done will happen before SW trigger
  3016. * in command mode.
  3017. */
  3018. end:
  3019. SDE_ATRACE_END("crtc_atomic_begin");
  3020. }
  3021. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3022. struct drm_crtc_state *old_crtc_state)
  3023. {
  3024. struct drm_encoder *encoder;
  3025. struct sde_crtc *sde_crtc;
  3026. struct drm_device *dev;
  3027. struct drm_plane *plane;
  3028. struct msm_drm_private *priv;
  3029. struct sde_crtc_state *cstate;
  3030. struct sde_kms *sde_kms;
  3031. int i;
  3032. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3033. SDE_ERROR("invalid crtc\n");
  3034. return;
  3035. }
  3036. if (!crtc->state->enable) {
  3037. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3038. crtc->base.id, crtc->state->enable);
  3039. return;
  3040. }
  3041. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3042. SDE_ERROR("power resource is not enabled\n");
  3043. return;
  3044. }
  3045. sde_kms = _sde_crtc_get_kms(crtc);
  3046. if (!sde_kms) {
  3047. SDE_ERROR("invalid kms\n");
  3048. return;
  3049. }
  3050. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3051. sde_crtc = to_sde_crtc(crtc);
  3052. cstate = to_sde_crtc_state(crtc->state);
  3053. dev = crtc->dev;
  3054. priv = dev->dev_private;
  3055. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  3056. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3057. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3058. false);
  3059. else
  3060. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3061. /*
  3062. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3063. * it means we are trying to flush a CRTC whose state is disabled:
  3064. * nothing else needs to be done.
  3065. */
  3066. if (unlikely(!sde_crtc->num_mixers))
  3067. return;
  3068. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3069. /*
  3070. * For planes without commit update, drm framework will not add
  3071. * those planes to current state since hardware update is not
  3072. * required. However, if those planes were power collapsed since
  3073. * last commit cycle, driver has to restore the hardware state
  3074. * of those planes explicitly here prior to plane flush.
  3075. * Also use this iteration to see if any plane requires cache,
  3076. * so during the perf update driver can activate/deactivate
  3077. * the cache accordingly.
  3078. */
  3079. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3080. sde_crtc->new_perf.llcc_active[i] = false;
  3081. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3082. sde_plane_restore(plane);
  3083. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3084. if (sde_plane_is_cache_required(plane, i))
  3085. sde_crtc->new_perf.llcc_active[i] = true;
  3086. }
  3087. }
  3088. sde_core_perf_crtc_update_llcc(crtc);
  3089. /* wait for acquire fences before anything else is done */
  3090. _sde_crtc_wait_for_fences(crtc);
  3091. if (!cstate->rsc_update) {
  3092. drm_for_each_encoder_mask(encoder, dev,
  3093. crtc->state->encoder_mask) {
  3094. cstate->rsc_client =
  3095. sde_encoder_get_rsc_client(encoder);
  3096. }
  3097. cstate->rsc_update = true;
  3098. }
  3099. /*
  3100. * Final plane updates: Give each plane a chance to complete all
  3101. * required writes/flushing before crtc's "flush
  3102. * everything" call below.
  3103. */
  3104. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3105. if (sde_kms->smmu_state.transition_error)
  3106. sde_plane_set_error(plane, true);
  3107. sde_plane_flush(plane);
  3108. }
  3109. /* Kickoff will be scheduled by outer layer */
  3110. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3111. }
  3112. /**
  3113. * sde_crtc_destroy_state - state destroy hook
  3114. * @crtc: drm CRTC
  3115. * @state: CRTC state object to release
  3116. */
  3117. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3118. struct drm_crtc_state *state)
  3119. {
  3120. struct sde_crtc *sde_crtc;
  3121. struct sde_crtc_state *cstate;
  3122. struct drm_encoder *enc;
  3123. struct sde_kms *sde_kms;
  3124. if (!crtc || !state) {
  3125. SDE_ERROR("invalid argument(s)\n");
  3126. return;
  3127. }
  3128. sde_crtc = to_sde_crtc(crtc);
  3129. cstate = to_sde_crtc_state(state);
  3130. sde_kms = _sde_crtc_get_kms(crtc);
  3131. if (!sde_kms) {
  3132. SDE_ERROR("invalid sde_kms\n");
  3133. return;
  3134. }
  3135. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3136. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3137. sde_rm_release(&sde_kms->rm, enc, true);
  3138. sde_cp_clear_state_info(state);
  3139. __drm_atomic_helper_crtc_destroy_state(state);
  3140. /* destroy value helper */
  3141. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3142. &cstate->property_state);
  3143. }
  3144. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3145. {
  3146. struct sde_crtc *sde_crtc;
  3147. int i;
  3148. if (!crtc) {
  3149. SDE_ERROR("invalid argument\n");
  3150. return -EINVAL;
  3151. }
  3152. sde_crtc = to_sde_crtc(crtc);
  3153. if (!atomic_read(&sde_crtc->frame_pending)) {
  3154. SDE_DEBUG("no frames pending\n");
  3155. return 0;
  3156. }
  3157. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3158. /*
  3159. * flush all the event thread work to make sure all the
  3160. * FRAME_EVENTS from encoder are propagated to crtc
  3161. */
  3162. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3163. if (list_empty(&sde_crtc->frame_events[i].list))
  3164. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3165. }
  3166. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3167. return 0;
  3168. }
  3169. /**
  3170. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3171. * @crtc: Pointer to crtc structure
  3172. */
  3173. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3174. {
  3175. struct drm_plane *plane;
  3176. struct drm_plane_state *state;
  3177. struct sde_crtc *sde_crtc;
  3178. struct sde_crtc_mixer *mixer;
  3179. struct sde_hw_ctl *ctl;
  3180. if (!crtc)
  3181. return;
  3182. sde_crtc = to_sde_crtc(crtc);
  3183. mixer = sde_crtc->mixers;
  3184. if (!mixer)
  3185. return;
  3186. ctl = mixer->hw_ctl;
  3187. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3188. state = plane->state;
  3189. if (!state)
  3190. continue;
  3191. /* clear plane flush bitmask */
  3192. sde_plane_ctl_flush(plane, ctl, false);
  3193. }
  3194. }
  3195. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  3196. {
  3197. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3198. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3199. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3200. struct msm_drm_private *priv;
  3201. struct msm_drm_thread *event_thread;
  3202. int idle_time = 0;
  3203. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3204. return;
  3205. priv = sde_kms->dev->dev_private;
  3206. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3207. if (!idle_time ||
  3208. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3209. MSM_DISPLAY_VIDEO_MODE) ||
  3210. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3211. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3212. return;
  3213. /* schedule the idle notify delayed work */
  3214. event_thread = &priv->event_thread[crtc->index];
  3215. kthread_mod_delayed_work(&event_thread->worker,
  3216. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3217. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3218. }
  3219. /**
  3220. * sde_crtc_reset_hw - attempt hardware reset on errors
  3221. * @crtc: Pointer to DRM crtc instance
  3222. * @old_state: Pointer to crtc state for previous commit
  3223. * @recovery_events: Whether or not recovery events are enabled
  3224. * Returns: Zero if current commit should still be attempted
  3225. */
  3226. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3227. bool recovery_events)
  3228. {
  3229. struct drm_plane *plane_halt[MAX_PLANES];
  3230. struct drm_plane *plane;
  3231. struct drm_encoder *encoder;
  3232. struct sde_crtc *sde_crtc;
  3233. struct sde_crtc_state *cstate;
  3234. struct sde_hw_ctl *ctl;
  3235. signed int i, plane_count;
  3236. int rc;
  3237. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3238. return -EINVAL;
  3239. sde_crtc = to_sde_crtc(crtc);
  3240. cstate = to_sde_crtc_state(crtc->state);
  3241. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3242. /* optionally generate a panic instead of performing a h/w reset */
  3243. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3244. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3245. ctl = sde_crtc->mixers[i].hw_ctl;
  3246. if (!ctl || !ctl->ops.reset)
  3247. continue;
  3248. rc = ctl->ops.reset(ctl);
  3249. if (rc) {
  3250. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3251. crtc->base.id, ctl->idx - CTL_0);
  3252. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3253. SDE_EVTLOG_ERROR);
  3254. break;
  3255. }
  3256. }
  3257. /* Early out if simple ctl reset succeeded */
  3258. if (i == sde_crtc->num_ctls)
  3259. return 0;
  3260. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3261. /* force all components in the system into reset at the same time */
  3262. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3263. ctl = sde_crtc->mixers[i].hw_ctl;
  3264. if (!ctl || !ctl->ops.hard_reset)
  3265. continue;
  3266. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3267. ctl->ops.hard_reset(ctl, true);
  3268. }
  3269. plane_count = 0;
  3270. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3271. if (plane_count >= ARRAY_SIZE(plane_halt))
  3272. break;
  3273. plane_halt[plane_count++] = plane;
  3274. sde_plane_halt_requests(plane, true);
  3275. sde_plane_set_revalidate(plane, true);
  3276. }
  3277. /* provide safe "border color only" commit configuration for later */
  3278. _sde_crtc_remove_pipe_flush(crtc);
  3279. _sde_crtc_blend_setup(crtc, old_state, false);
  3280. /* take h/w components out of reset */
  3281. for (i = plane_count - 1; i >= 0; --i)
  3282. sde_plane_halt_requests(plane_halt[i], false);
  3283. /* attempt to poll for start of frame cycle before reset release */
  3284. list_for_each_entry(encoder,
  3285. &crtc->dev->mode_config.encoder_list, head) {
  3286. if (encoder->crtc != crtc)
  3287. continue;
  3288. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3289. sde_encoder_poll_line_counts(encoder);
  3290. }
  3291. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3292. ctl = sde_crtc->mixers[i].hw_ctl;
  3293. if (!ctl || !ctl->ops.hard_reset)
  3294. continue;
  3295. ctl->ops.hard_reset(ctl, false);
  3296. }
  3297. list_for_each_entry(encoder,
  3298. &crtc->dev->mode_config.encoder_list, head) {
  3299. if (encoder->crtc != crtc)
  3300. continue;
  3301. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3302. sde_encoder_kickoff(encoder, false, true);
  3303. }
  3304. /* panic the device if VBIF is not in good state */
  3305. return !recovery_events ? 0 : -EAGAIN;
  3306. }
  3307. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3308. struct drm_crtc_state *old_state)
  3309. {
  3310. struct drm_encoder *encoder;
  3311. struct drm_device *dev;
  3312. struct sde_crtc *sde_crtc;
  3313. struct sde_kms *sde_kms;
  3314. struct sde_crtc_state *cstate;
  3315. bool is_error = false;
  3316. unsigned long flags;
  3317. enum sde_crtc_idle_pc_state idle_pc_state;
  3318. struct sde_encoder_kickoff_params params = { 0 };
  3319. if (!crtc) {
  3320. SDE_ERROR("invalid argument\n");
  3321. return;
  3322. }
  3323. dev = crtc->dev;
  3324. sde_crtc = to_sde_crtc(crtc);
  3325. sde_kms = _sde_crtc_get_kms(crtc);
  3326. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3327. SDE_ERROR("invalid argument\n");
  3328. return;
  3329. }
  3330. cstate = to_sde_crtc_state(crtc->state);
  3331. /*
  3332. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3333. * it means we are trying to start a CRTC whose state is disabled:
  3334. * nothing else needs to be done.
  3335. */
  3336. if (unlikely(!sde_crtc->num_mixers))
  3337. return;
  3338. SDE_ATRACE_BEGIN("crtc_commit");
  3339. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3340. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3341. if (encoder->crtc != crtc)
  3342. continue;
  3343. /*
  3344. * Encoder will flush/start now, unless it has a tx pending.
  3345. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3346. */
  3347. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3348. crtc->state);
  3349. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3350. sde_crtc->needs_hw_reset = true;
  3351. if (idle_pc_state != IDLE_PC_NONE)
  3352. sde_encoder_control_idle_pc(encoder,
  3353. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3354. }
  3355. /*
  3356. * Optionally attempt h/w recovery if any errors were detected while
  3357. * preparing for the kickoff
  3358. */
  3359. if (sde_crtc->needs_hw_reset) {
  3360. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3361. if (sde_crtc->frame_trigger_mode
  3362. != FRAME_DONE_WAIT_POSTED_START &&
  3363. sde_crtc_reset_hw(crtc, old_state,
  3364. params.recovery_events_enabled))
  3365. is_error = true;
  3366. sde_crtc->needs_hw_reset = false;
  3367. }
  3368. sde_crtc_calc_fps(sde_crtc);
  3369. SDE_ATRACE_BEGIN("flush_event_thread");
  3370. _sde_crtc_flush_frame_events(crtc);
  3371. SDE_ATRACE_END("flush_event_thread");
  3372. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3373. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3374. /* acquire bandwidth and other resources */
  3375. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3376. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3377. } else {
  3378. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3379. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3380. }
  3381. sde_crtc->play_count++;
  3382. sde_vbif_clear_errors(sde_kms);
  3383. if (is_error) {
  3384. _sde_crtc_remove_pipe_flush(crtc);
  3385. _sde_crtc_blend_setup(crtc, old_state, false);
  3386. }
  3387. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3388. if (encoder->crtc != crtc)
  3389. continue;
  3390. sde_encoder_kickoff(encoder, false, true);
  3391. }
  3392. /* store the event after frame trigger */
  3393. if (sde_crtc->event) {
  3394. WARN_ON(sde_crtc->event);
  3395. } else {
  3396. spin_lock_irqsave(&dev->event_lock, flags);
  3397. sde_crtc->event = crtc->state->event;
  3398. spin_unlock_irqrestore(&dev->event_lock, flags);
  3399. }
  3400. _sde_crtc_schedule_idle_notify(crtc);
  3401. SDE_ATRACE_END("crtc_commit");
  3402. }
  3403. /**
  3404. * _sde_crtc_vblank_enable - update power resource and vblank request
  3405. * @sde_crtc: Pointer to sde crtc structure
  3406. * @enable: Whether to enable/disable vblanks
  3407. *
  3408. * @Return: error code
  3409. */
  3410. static int _sde_crtc_vblank_enable(
  3411. struct sde_crtc *sde_crtc, bool enable)
  3412. {
  3413. struct drm_crtc *crtc;
  3414. struct drm_encoder *enc;
  3415. if (!sde_crtc) {
  3416. SDE_ERROR("invalid crtc\n");
  3417. return -EINVAL;
  3418. }
  3419. crtc = &sde_crtc->base;
  3420. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3421. crtc->state->encoder_mask,
  3422. sde_crtc->cached_encoder_mask);
  3423. if (enable) {
  3424. int ret;
  3425. ret = pm_runtime_get_sync(crtc->dev->dev);
  3426. if (ret < 0)
  3427. return ret;
  3428. mutex_lock(&sde_crtc->crtc_lock);
  3429. drm_for_each_encoder_mask(enc, crtc->dev,
  3430. sde_crtc->cached_encoder_mask) {
  3431. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3432. sde_encoder_register_vblank_callback(enc,
  3433. sde_crtc_vblank_cb, (void *)crtc);
  3434. }
  3435. mutex_unlock(&sde_crtc->crtc_lock);
  3436. } else {
  3437. mutex_lock(&sde_crtc->crtc_lock);
  3438. drm_for_each_encoder_mask(enc, crtc->dev,
  3439. sde_crtc->cached_encoder_mask) {
  3440. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3441. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3442. }
  3443. mutex_unlock(&sde_crtc->crtc_lock);
  3444. pm_runtime_put_sync(crtc->dev->dev);
  3445. }
  3446. return 0;
  3447. }
  3448. /**
  3449. * sde_crtc_duplicate_state - state duplicate hook
  3450. * @crtc: Pointer to drm crtc structure
  3451. * @Returns: Pointer to new drm_crtc_state structure
  3452. */
  3453. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3454. {
  3455. struct sde_crtc *sde_crtc;
  3456. struct sde_crtc_state *cstate, *old_cstate;
  3457. if (!crtc || !crtc->state) {
  3458. SDE_ERROR("invalid argument(s)\n");
  3459. return NULL;
  3460. }
  3461. sde_crtc = to_sde_crtc(crtc);
  3462. old_cstate = to_sde_crtc_state(crtc->state);
  3463. if (old_cstate->cont_splash_populated) {
  3464. crtc->state->plane_mask = 0;
  3465. crtc->state->connector_mask = 0;
  3466. crtc->state->encoder_mask = 0;
  3467. crtc->state->enable = false;
  3468. old_cstate->cont_splash_populated = false;
  3469. }
  3470. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3471. if (!cstate) {
  3472. SDE_ERROR("failed to allocate state\n");
  3473. return NULL;
  3474. }
  3475. /* duplicate value helper */
  3476. msm_property_duplicate_state(&sde_crtc->property_info,
  3477. old_cstate, cstate,
  3478. &cstate->property_state, cstate->property_values);
  3479. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3480. /* duplicate base helper */
  3481. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3482. return &cstate->base;
  3483. }
  3484. /**
  3485. * sde_crtc_reset - reset hook for CRTCs
  3486. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3487. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3488. * @crtc: Pointer to drm crtc structure
  3489. */
  3490. static void sde_crtc_reset(struct drm_crtc *crtc)
  3491. {
  3492. struct sde_crtc *sde_crtc;
  3493. struct sde_crtc_state *cstate;
  3494. if (!crtc) {
  3495. SDE_ERROR("invalid crtc\n");
  3496. return;
  3497. }
  3498. /* revert suspend actions, if necessary */
  3499. if (!sde_crtc_is_reset_required(crtc)) {
  3500. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3501. return;
  3502. }
  3503. /* remove previous state, if present */
  3504. if (crtc->state) {
  3505. sde_crtc_destroy_state(crtc, crtc->state);
  3506. crtc->state = 0;
  3507. }
  3508. sde_crtc = to_sde_crtc(crtc);
  3509. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3510. if (!cstate) {
  3511. SDE_ERROR("failed to allocate state\n");
  3512. return;
  3513. }
  3514. /* reset value helper */
  3515. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3516. &cstate->property_state,
  3517. cstate->property_values);
  3518. _sde_crtc_set_input_fence_timeout(cstate);
  3519. cstate->base.crtc = crtc;
  3520. crtc->state = &cstate->base;
  3521. }
  3522. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3523. {
  3524. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3525. struct sde_hw_mixer *hw_lm;
  3526. int lm_idx;
  3527. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3528. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3529. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3530. hw_lm->cfg.out_width = 0;
  3531. hw_lm->cfg.out_height = 0;
  3532. }
  3533. SDE_EVT32(DRMID(crtc));
  3534. }
  3535. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3536. {
  3537. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3538. struct drm_plane *plane;
  3539. /* mark planes, mixers, and other blocks dirty for next update */
  3540. drm_atomic_crtc_for_each_plane(plane, crtc)
  3541. sde_plane_set_revalidate(plane, true);
  3542. /* mark mixers dirty for next update */
  3543. sde_crtc_clear_cached_mixer_cfg(crtc);
  3544. /* mark other properties which need to be dirty for next update */
  3545. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3546. if (cstate->num_ds_enabled)
  3547. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3548. }
  3549. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3550. {
  3551. struct sde_crtc *sde_crtc;
  3552. struct sde_crtc_state *cstate;
  3553. struct drm_encoder *encoder;
  3554. sde_crtc = to_sde_crtc(crtc);
  3555. cstate = to_sde_crtc_state(crtc->state);
  3556. /* restore encoder; crtc will be programmed during commit */
  3557. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3558. sde_encoder_virt_restore(encoder);
  3559. /* restore UIDLE */
  3560. sde_core_perf_crtc_update_uidle(crtc, true);
  3561. sde_cp_crtc_post_ipc(crtc);
  3562. }
  3563. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3564. {
  3565. struct msm_drm_private *priv;
  3566. unsigned long requested_clk;
  3567. struct sde_kms *kms = NULL;
  3568. if (!crtc->dev->dev_private) {
  3569. pr_err("invalid crtc priv\n");
  3570. return;
  3571. }
  3572. priv = crtc->dev->dev_private;
  3573. kms = to_sde_kms(priv->kms);
  3574. if (!kms) {
  3575. SDE_ERROR("invalid parameters\n");
  3576. return;
  3577. }
  3578. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3579. kms->perf.clk_name);
  3580. /* notify user space the reduced clk rate */
  3581. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, sizeof(unsigned long), requested_clk);
  3582. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3583. crtc->base.id, requested_clk);
  3584. }
  3585. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3586. {
  3587. struct drm_crtc *crtc = arg;
  3588. struct sde_crtc *sde_crtc;
  3589. struct drm_encoder *encoder;
  3590. u32 power_on;
  3591. unsigned long flags;
  3592. struct sde_crtc_irq_info *node = NULL;
  3593. int ret = 0;
  3594. if (!crtc) {
  3595. SDE_ERROR("invalid crtc\n");
  3596. return;
  3597. }
  3598. sde_crtc = to_sde_crtc(crtc);
  3599. mutex_lock(&sde_crtc->crtc_lock);
  3600. SDE_EVT32(DRMID(crtc), event_type);
  3601. switch (event_type) {
  3602. case SDE_POWER_EVENT_POST_ENABLE:
  3603. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3604. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3605. ret = 0;
  3606. if (node->func)
  3607. ret = node->func(crtc, true, &node->irq);
  3608. if (ret)
  3609. SDE_ERROR("%s failed to enable event %x\n",
  3610. sde_crtc->name, node->event);
  3611. }
  3612. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3613. sde_crtc_post_ipc(crtc);
  3614. break;
  3615. case SDE_POWER_EVENT_PRE_DISABLE:
  3616. drm_for_each_encoder_mask(encoder, crtc->dev,
  3617. crtc->state->encoder_mask) {
  3618. /*
  3619. * disable the vsync source after updating the
  3620. * rsc state. rsc state update might have vsync wait
  3621. * and vsync source must be disabled after it.
  3622. * It will avoid generating any vsync from this point
  3623. * till mode-2 entry. It is SW workaround for HW
  3624. * limitation and should not be removed without
  3625. * checking the updated design.
  3626. */
  3627. sde_encoder_control_te(encoder, false);
  3628. }
  3629. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3630. node = NULL;
  3631. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3632. ret = 0;
  3633. if (node->func)
  3634. ret = node->func(crtc, false, &node->irq);
  3635. if (ret)
  3636. SDE_ERROR("%s failed to disable event %x\n",
  3637. sde_crtc->name, node->event);
  3638. }
  3639. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3640. sde_cp_crtc_pre_ipc(crtc);
  3641. break;
  3642. case SDE_POWER_EVENT_POST_DISABLE:
  3643. sde_crtc_reset_sw_state(crtc);
  3644. sde_cp_crtc_suspend(crtc);
  3645. power_on = 0;
  3646. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, sizeof(u32), power_on);
  3647. break;
  3648. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3649. sde_crtc_mmrm_cb_notification(crtc);
  3650. break;
  3651. default:
  3652. SDE_DEBUG("event:%d not handled\n", event_type);
  3653. break;
  3654. }
  3655. mutex_unlock(&sde_crtc->crtc_lock);
  3656. }
  3657. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3658. {
  3659. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3660. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3661. /* mark mixer cfgs dirty before wiping them */
  3662. sde_crtc_clear_cached_mixer_cfg(crtc);
  3663. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3664. sde_crtc->num_mixers = 0;
  3665. sde_crtc->mixers_swapped = false;
  3666. /* disable clk & bw control until clk & bw properties are set */
  3667. cstate->bw_control = false;
  3668. cstate->bw_split_vote = false;
  3669. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3670. }
  3671. static void sde_crtc_disable(struct drm_crtc *crtc)
  3672. {
  3673. struct sde_kms *sde_kms;
  3674. struct sde_crtc *sde_crtc;
  3675. struct sde_crtc_state *cstate;
  3676. struct drm_encoder *encoder;
  3677. struct msm_drm_private *priv;
  3678. unsigned long flags;
  3679. struct sde_crtc_irq_info *node = NULL;
  3680. u32 power_on;
  3681. bool in_cont_splash = false;
  3682. int ret, i;
  3683. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3684. SDE_ERROR("invalid crtc\n");
  3685. return;
  3686. }
  3687. sde_kms = _sde_crtc_get_kms(crtc);
  3688. if (!sde_kms) {
  3689. SDE_ERROR("invalid kms\n");
  3690. return;
  3691. }
  3692. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3693. SDE_ERROR("power resource is not enabled\n");
  3694. return;
  3695. }
  3696. sde_crtc = to_sde_crtc(crtc);
  3697. cstate = to_sde_crtc_state(crtc->state);
  3698. priv = crtc->dev->dev_private;
  3699. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3700. drm_crtc_vblank_off(crtc);
  3701. mutex_lock(&sde_crtc->crtc_lock);
  3702. SDE_EVT32_VERBOSE(DRMID(crtc));
  3703. /* update color processing on suspend */
  3704. sde_cp_crtc_suspend(crtc);
  3705. mutex_unlock(&sde_crtc->crtc_lock);
  3706. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3707. mutex_lock(&sde_crtc->crtc_lock);
  3708. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3709. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3710. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3711. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3712. sde_crtc->enabled = false;
  3713. sde_crtc->cached_encoder_mask = 0;
  3714. /* Try to disable uidle */
  3715. sde_core_perf_crtc_update_uidle(crtc, false);
  3716. if (atomic_read(&sde_crtc->frame_pending)) {
  3717. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3718. atomic_read(&sde_crtc->frame_pending));
  3719. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3720. SDE_EVTLOG_FUNC_CASE2);
  3721. sde_core_perf_crtc_release_bw(crtc);
  3722. atomic_set(&sde_crtc->frame_pending, 0);
  3723. }
  3724. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3725. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3726. ret = 0;
  3727. if (node->func)
  3728. ret = node->func(crtc, false, &node->irq);
  3729. if (ret)
  3730. SDE_ERROR("%s failed to disable event %x\n",
  3731. sde_crtc->name, node->event);
  3732. }
  3733. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3734. drm_for_each_encoder_mask(encoder, crtc->dev,
  3735. crtc->state->encoder_mask) {
  3736. if (sde_encoder_in_cont_splash(encoder)) {
  3737. in_cont_splash = true;
  3738. break;
  3739. }
  3740. }
  3741. /* avoid clk/bw downvote if cont-splash is enabled */
  3742. if (!in_cont_splash)
  3743. sde_core_perf_crtc_update(crtc, 0, true);
  3744. drm_for_each_encoder_mask(encoder, crtc->dev,
  3745. crtc->state->encoder_mask) {
  3746. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3747. cstate->rsc_client = NULL;
  3748. cstate->rsc_update = false;
  3749. /*
  3750. * reset idle power-collapse to original state during suspend;
  3751. * user-mode will change the state on resume, if required
  3752. */
  3753. if (sde_kms->catalog->has_idle_pc)
  3754. sde_encoder_control_idle_pc(encoder, true);
  3755. }
  3756. if (sde_crtc->power_event) {
  3757. sde_power_handle_unregister_event(&priv->phandle,
  3758. sde_crtc->power_event);
  3759. sde_crtc->power_event = NULL;
  3760. }
  3761. /**
  3762. * All callbacks are unregistered and frame done waits are complete
  3763. * at this point. No buffers are accessed by hardware.
  3764. * reset the fence timeline if crtc will not be enabled for this commit
  3765. */
  3766. if (!crtc->state->active || !crtc->state->enable) {
  3767. sde_fence_signal(sde_crtc->output_fence,
  3768. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3769. for (i = 0; i < cstate->num_connectors; ++i)
  3770. sde_connector_commit_reset(cstate->connectors[i],
  3771. ktime_get());
  3772. }
  3773. _sde_crtc_reset(crtc);
  3774. sde_cp_crtc_disable(crtc);
  3775. power_on = 0;
  3776. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  3777. mutex_unlock(&sde_crtc->crtc_lock);
  3778. }
  3779. static void sde_crtc_enable(struct drm_crtc *crtc,
  3780. struct drm_crtc_state *old_crtc_state)
  3781. {
  3782. struct sde_crtc *sde_crtc;
  3783. struct drm_encoder *encoder;
  3784. struct msm_drm_private *priv;
  3785. unsigned long flags;
  3786. struct sde_crtc_irq_info *node = NULL;
  3787. int ret, i;
  3788. struct sde_crtc_state *cstate;
  3789. struct msm_display_mode *msm_mode;
  3790. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3791. SDE_ERROR("invalid crtc\n");
  3792. return;
  3793. }
  3794. priv = crtc->dev->dev_private;
  3795. cstate = to_sde_crtc_state(crtc->state);
  3796. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3797. SDE_ERROR("power resource is not enabled\n");
  3798. return;
  3799. }
  3800. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3801. SDE_EVT32_VERBOSE(DRMID(crtc));
  3802. sde_crtc = to_sde_crtc(crtc);
  3803. /*
  3804. * Avoid drm_crtc_vblank_on during seamless DMS case
  3805. * when CRTC is already in enabled state
  3806. */
  3807. if (!sde_crtc->enabled) {
  3808. /* cache the encoder mask now for vblank work */
  3809. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3810. /* max possible vsync_cnt(atomic_t) soft counter */
  3811. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  3812. drm_crtc_vblank_on(crtc);
  3813. }
  3814. mutex_lock(&sde_crtc->crtc_lock);
  3815. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3816. /*
  3817. * Try to enable uidle (if possible), we do this before the call
  3818. * to return early during seamless dms mode, so any fps
  3819. * change is also consider to enable/disable UIDLE
  3820. */
  3821. sde_core_perf_crtc_update_uidle(crtc, true);
  3822. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3823. if (!msm_mode){
  3824. SDE_ERROR("invalid msm mode, %s\n",
  3825. crtc->state->adjusted_mode.name);
  3826. return;
  3827. }
  3828. /* return early if crtc is already enabled, do this after UIDLE check */
  3829. if (sde_crtc->enabled) {
  3830. if (msm_is_mode_seamless_dms(msm_mode) ||
  3831. msm_is_mode_seamless_dyn_clk(msm_mode))
  3832. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3833. sde_crtc->name);
  3834. else
  3835. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3836. mutex_unlock(&sde_crtc->crtc_lock);
  3837. return;
  3838. }
  3839. drm_for_each_encoder_mask(encoder, crtc->dev,
  3840. crtc->state->encoder_mask) {
  3841. sde_encoder_register_frame_event_callback(encoder,
  3842. sde_crtc_frame_event_cb, crtc);
  3843. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3844. sde_encoder_check_curr_mode(encoder,
  3845. MSM_DISPLAY_VIDEO_MODE));
  3846. }
  3847. sde_crtc->enabled = true;
  3848. sde_cp_crtc_enable(crtc);
  3849. /* update color processing on resume */
  3850. sde_cp_crtc_resume(crtc);
  3851. mutex_unlock(&sde_crtc->crtc_lock);
  3852. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3853. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3854. ret = 0;
  3855. if (node->func)
  3856. ret = node->func(crtc, true, &node->irq);
  3857. if (ret)
  3858. SDE_ERROR("%s failed to enable event %x\n",
  3859. sde_crtc->name, node->event);
  3860. }
  3861. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3862. sde_crtc->power_event = sde_power_handle_register_event(
  3863. &priv->phandle,
  3864. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3865. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  3866. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3867. /* Enable ESD thread */
  3868. for (i = 0; i < cstate->num_connectors; i++)
  3869. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3870. }
  3871. /* no input validation - caller API has all the checks */
  3872. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3873. struct plane_state pstates[], int cnt)
  3874. {
  3875. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3876. struct drm_display_mode *mode = &state->adjusted_mode;
  3877. const struct drm_plane_state *pstate;
  3878. struct sde_plane_state *sde_pstate;
  3879. int rc = 0, i;
  3880. /* Check dim layer rect bounds and stage */
  3881. for (i = 0; i < cstate->num_dim_layers; i++) {
  3882. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3883. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3884. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3885. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3886. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3887. (!cstate->dim_layer[i].rect.w) ||
  3888. (!cstate->dim_layer[i].rect.h)) {
  3889. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3890. cstate->dim_layer[i].rect.x,
  3891. cstate->dim_layer[i].rect.y,
  3892. cstate->dim_layer[i].rect.w,
  3893. cstate->dim_layer[i].rect.h,
  3894. cstate->dim_layer[i].stage);
  3895. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3896. mode->vdisplay);
  3897. rc = -E2BIG;
  3898. goto end;
  3899. }
  3900. }
  3901. /* log all src and excl_rect, useful for debugging */
  3902. for (i = 0; i < cnt; i++) {
  3903. pstate = pstates[i].drm_pstate;
  3904. sde_pstate = to_sde_plane_state(pstate);
  3905. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3906. pstate->plane->base.id, pstates[i].stage,
  3907. pstate->crtc_x, pstate->crtc_y,
  3908. pstate->crtc_w, pstate->crtc_h,
  3909. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3910. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3911. }
  3912. end:
  3913. return rc;
  3914. }
  3915. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3916. struct drm_crtc_state *state, struct plane_state pstates[],
  3917. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3918. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3919. {
  3920. struct drm_plane *plane;
  3921. int i;
  3922. if (secure == SDE_DRM_SEC_ONLY) {
  3923. /*
  3924. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3925. * - fb_sec_dir is for secure camera preview and
  3926. * secure display use case
  3927. * - fb_sec is for secure video playback
  3928. * - fb_ns is for normal non secure use cases
  3929. */
  3930. if (fb_ns || fb_sec) {
  3931. SDE_ERROR(
  3932. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3933. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3934. return -EINVAL;
  3935. }
  3936. /*
  3937. * - only one blending stage is allowed in sec_crtc
  3938. * - validate if pipe is allowed for sec-ui updates
  3939. */
  3940. for (i = 1; i < cnt; i++) {
  3941. if (!pstates[i].drm_pstate
  3942. || !pstates[i].drm_pstate->plane) {
  3943. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3944. DRMID(crtc), i);
  3945. return -EINVAL;
  3946. }
  3947. plane = pstates[i].drm_pstate->plane;
  3948. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3949. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3950. DRMID(crtc), plane->base.id);
  3951. return -EINVAL;
  3952. } else if (pstates[i].stage != pstates[i-1].stage) {
  3953. SDE_ERROR(
  3954. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3955. DRMID(crtc), i, pstates[i].stage,
  3956. i-1, pstates[i-1].stage);
  3957. return -EINVAL;
  3958. }
  3959. }
  3960. /* check if all the dim_layers are in the same stage */
  3961. for (i = 1; i < cstate->num_dim_layers; i++) {
  3962. if (cstate->dim_layer[i].stage !=
  3963. cstate->dim_layer[i-1].stage) {
  3964. SDE_ERROR(
  3965. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3966. DRMID(crtc),
  3967. i, cstate->dim_layer[i].stage,
  3968. i-1, cstate->dim_layer[i-1].stage);
  3969. return -EINVAL;
  3970. }
  3971. }
  3972. /*
  3973. * if secure-ui supported blendstage is specified,
  3974. * - fail empty commit
  3975. * - validate dim_layer or plane is staged in the supported
  3976. * blendstage
  3977. */
  3978. if (sde_kms->catalog->sui_supported_blendstage) {
  3979. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3980. cstate->dim_layer[0].stage;
  3981. if (!sde_kms->catalog->has_base_layer)
  3982. sec_stage -= SDE_STAGE_0;
  3983. if ((!cnt && !cstate->num_dim_layers) ||
  3984. (sde_kms->catalog->sui_supported_blendstage
  3985. != sec_stage)) {
  3986. SDE_ERROR(
  3987. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3988. DRMID(crtc), cnt,
  3989. cstate->num_dim_layers, sec_stage);
  3990. return -EINVAL;
  3991. }
  3992. }
  3993. }
  3994. return 0;
  3995. }
  3996. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3997. struct drm_crtc_state *state, int fb_sec_dir)
  3998. {
  3999. struct drm_encoder *encoder;
  4000. int encoder_cnt = 0;
  4001. if (fb_sec_dir) {
  4002. drm_for_each_encoder_mask(encoder, crtc->dev,
  4003. state->encoder_mask)
  4004. encoder_cnt++;
  4005. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4006. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4007. DRMID(crtc), encoder_cnt);
  4008. return -EINVAL;
  4009. }
  4010. }
  4011. return 0;
  4012. }
  4013. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4014. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4015. int fb_ns, int fb_sec, int fb_sec_dir)
  4016. {
  4017. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4018. struct drm_encoder *encoder;
  4019. int is_video_mode = false;
  4020. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4021. if (sde_encoder_is_dsi_display(encoder))
  4022. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4023. MSM_DISPLAY_VIDEO_MODE);
  4024. }
  4025. /*
  4026. * Secure display to secure camera needs without direct
  4027. * transition is currently not allowed
  4028. */
  4029. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4030. smmu_state->state != ATTACHED &&
  4031. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4032. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4033. smmu_state->state, smmu_state->secure_level,
  4034. secure);
  4035. goto sec_err;
  4036. }
  4037. /*
  4038. * In video mode check for null commit before transition
  4039. * from secure to non secure and vice versa
  4040. */
  4041. if (is_video_mode && smmu_state &&
  4042. state->plane_mask && crtc->state->plane_mask &&
  4043. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4044. (secure == SDE_DRM_SEC_ONLY))) ||
  4045. (fb_ns && ((smmu_state->state == DETACHED) ||
  4046. (smmu_state->state == DETACH_ALL_REQ))) ||
  4047. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4048. (smmu_state->state == DETACH_SEC_REQ)) &&
  4049. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4050. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4051. smmu_state->state, smmu_state->secure_level,
  4052. secure, crtc->state->plane_mask, state->plane_mask);
  4053. goto sec_err;
  4054. }
  4055. return 0;
  4056. sec_err:
  4057. SDE_ERROR(
  4058. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4059. DRMID(crtc), secure, smmu_state->state,
  4060. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4061. return -EINVAL;
  4062. }
  4063. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4064. struct drm_crtc_state *state, uint32_t fb_sec)
  4065. {
  4066. bool conn_secure = false, is_wb = false;
  4067. struct drm_connector *conn;
  4068. struct drm_connector_state *conn_state;
  4069. int i;
  4070. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4071. if (conn_state && conn_state->crtc == crtc) {
  4072. if (conn->connector_type ==
  4073. DRM_MODE_CONNECTOR_VIRTUAL)
  4074. is_wb = true;
  4075. if (sde_connector_get_property(conn_state,
  4076. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4077. SDE_DRM_FB_SEC)
  4078. conn_secure = true;
  4079. }
  4080. }
  4081. /*
  4082. * If any input buffers are secure for wb,
  4083. * the output buffer must also be secure.
  4084. */
  4085. if (is_wb && fb_sec && !conn_secure) {
  4086. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4087. DRMID(crtc), fb_sec, conn_secure);
  4088. return -EINVAL;
  4089. }
  4090. return 0;
  4091. }
  4092. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4093. struct drm_crtc_state *state, struct plane_state pstates[],
  4094. int cnt)
  4095. {
  4096. struct sde_crtc_state *cstate;
  4097. struct sde_kms *sde_kms;
  4098. uint32_t secure;
  4099. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4100. int rc;
  4101. if (!crtc || !state) {
  4102. SDE_ERROR("invalid arguments\n");
  4103. return -EINVAL;
  4104. }
  4105. sde_kms = _sde_crtc_get_kms(crtc);
  4106. if (!sde_kms || !sde_kms->catalog) {
  4107. SDE_ERROR("invalid kms\n");
  4108. return -EINVAL;
  4109. }
  4110. cstate = to_sde_crtc_state(state);
  4111. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4112. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4113. &fb_sec, &fb_sec_dir);
  4114. if (rc)
  4115. return rc;
  4116. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4117. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4118. if (rc)
  4119. return rc;
  4120. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4121. if (rc)
  4122. return rc;
  4123. /*
  4124. * secure_crtc is not allowed in a shared toppolgy
  4125. * across different encoders.
  4126. */
  4127. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4128. if (rc)
  4129. return rc;
  4130. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4131. secure, fb_ns, fb_sec, fb_sec_dir);
  4132. if (rc)
  4133. return rc;
  4134. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4135. return 0;
  4136. }
  4137. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4138. struct drm_crtc_state *state,
  4139. struct drm_display_mode *mode,
  4140. struct plane_state *pstates,
  4141. struct drm_plane *plane,
  4142. struct sde_multirect_plane_states *multirect_plane,
  4143. int *cnt)
  4144. {
  4145. struct sde_crtc *sde_crtc;
  4146. struct sde_crtc_state *cstate;
  4147. const struct drm_plane_state *pstate;
  4148. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4149. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  4150. int inc_sde_stage = 0;
  4151. struct sde_kms *kms;
  4152. u32 blend_type;
  4153. sde_crtc = to_sde_crtc(crtc);
  4154. cstate = to_sde_crtc_state(state);
  4155. kms = _sde_crtc_get_kms(crtc);
  4156. if (!kms || !kms->catalog) {
  4157. SDE_ERROR("invalid kms\n");
  4158. return -EINVAL;
  4159. }
  4160. memset(pipe_staged, 0, sizeof(pipe_staged));
  4161. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4162. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4163. if (cstate->num_ds_enabled)
  4164. mixer_width = mixer_width * cstate->num_ds_enabled;
  4165. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4166. if (IS_ERR_OR_NULL(pstate)) {
  4167. rc = PTR_ERR(pstate);
  4168. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4169. sde_crtc->name, plane->base.id, rc);
  4170. return rc;
  4171. }
  4172. if (*cnt >= SDE_PSTATES_MAX)
  4173. continue;
  4174. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4175. pstates[*cnt].drm_pstate = pstate;
  4176. pstates[*cnt].stage = sde_plane_get_property(
  4177. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4178. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4179. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4180. PLANE_PROP_BLEND_OP);
  4181. if (!kms->catalog->has_base_layer)
  4182. inc_sde_stage = SDE_STAGE_0;
  4183. /* check dim layer stage with every plane */
  4184. for (i = 0; i < cstate->num_dim_layers; i++) {
  4185. if (cstate->dim_layer[i].stage ==
  4186. (pstates[*cnt].stage + inc_sde_stage)) {
  4187. SDE_ERROR(
  4188. "plane:%d/dim_layer:%i-same stage:%d\n",
  4189. plane->base.id, i,
  4190. cstate->dim_layer[i].stage);
  4191. return -EINVAL;
  4192. }
  4193. }
  4194. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4195. multirect_plane[multirect_count].r0 =
  4196. pipe_staged[pstates[*cnt].pipe_id];
  4197. multirect_plane[multirect_count].r1 = pstate;
  4198. multirect_count++;
  4199. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4200. } else {
  4201. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4202. }
  4203. (*cnt)++;
  4204. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  4205. mode->vdisplay) ||
  4206. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  4207. mode->hdisplay)) {
  4208. SDE_ERROR("invalid vertical/horizontal destination\n");
  4209. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4210. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4211. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4212. return -E2BIG;
  4213. }
  4214. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4215. ((pstate->crtc_h > mixer_height) ||
  4216. (pstate->crtc_w > mixer_width))) {
  4217. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4218. pstate->crtc_w, pstate->crtc_h,
  4219. mixer_width, mixer_height);
  4220. return -E2BIG;
  4221. }
  4222. }
  4223. for (i = 1; i < SSPP_MAX; i++) {
  4224. if (pipe_staged[i]) {
  4225. sde_plane_clear_multirect(pipe_staged[i]);
  4226. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4227. struct sde_plane_state *psde_state;
  4228. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4229. pipe_staged[i]->plane->base.id);
  4230. psde_state = to_sde_plane_state(
  4231. pipe_staged[i]);
  4232. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4233. }
  4234. }
  4235. }
  4236. for (i = 0; i < multirect_count; i++) {
  4237. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4238. SDE_ERROR(
  4239. "multirect validation failed for planes (%d - %d)\n",
  4240. multirect_plane[i].r0->plane->base.id,
  4241. multirect_plane[i].r1->plane->base.id);
  4242. return -EINVAL;
  4243. }
  4244. }
  4245. return rc;
  4246. }
  4247. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4248. u32 zpos) {
  4249. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4250. !cstate->noise_layer_en) {
  4251. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4252. return 0;
  4253. }
  4254. if (cstate->layer_cfg.zposn == zpos ||
  4255. cstate->layer_cfg.zposattn == zpos) {
  4256. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4257. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4258. return -EINVAL;
  4259. }
  4260. return 0;
  4261. }
  4262. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4263. struct sde_crtc *sde_crtc,
  4264. struct plane_state *pstates,
  4265. struct sde_crtc_state *cstate,
  4266. struct drm_display_mode *mode,
  4267. int cnt)
  4268. {
  4269. int rc = 0, i, z_pos;
  4270. u32 zpos_cnt = 0;
  4271. struct drm_crtc *crtc;
  4272. struct sde_kms *kms;
  4273. enum sde_layout layout;
  4274. crtc = &sde_crtc->base;
  4275. kms = _sde_crtc_get_kms(crtc);
  4276. if (!kms || !kms->catalog) {
  4277. SDE_ERROR("Invalid kms\n");
  4278. return -EINVAL;
  4279. }
  4280. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4281. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4282. if (rc)
  4283. return rc;
  4284. if (!sde_is_custom_client()) {
  4285. int stage_old = pstates[0].stage;
  4286. z_pos = 0;
  4287. for (i = 0; i < cnt; i++) {
  4288. if (stage_old != pstates[i].stage)
  4289. ++z_pos;
  4290. stage_old = pstates[i].stage;
  4291. pstates[i].stage = z_pos;
  4292. }
  4293. }
  4294. z_pos = -1;
  4295. layout = SDE_LAYOUT_NONE;
  4296. for (i = 0; i < cnt; i++) {
  4297. /* reset counts at every new blend stage */
  4298. if (pstates[i].stage != z_pos ||
  4299. pstates[i].sde_pstate->layout != layout) {
  4300. zpos_cnt = 0;
  4301. z_pos = pstates[i].stage;
  4302. layout = pstates[i].sde_pstate->layout;
  4303. }
  4304. /* verify z_pos setting before using it */
  4305. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4306. SDE_ERROR("> %d plane stages assigned\n",
  4307. SDE_STAGE_MAX - SDE_STAGE_0);
  4308. return -EINVAL;
  4309. } else if (zpos_cnt == 2) {
  4310. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4311. return -EINVAL;
  4312. } else {
  4313. zpos_cnt++;
  4314. }
  4315. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4316. if (rc)
  4317. break;
  4318. if (!kms->catalog->has_base_layer)
  4319. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4320. else
  4321. pstates[i].sde_pstate->stage = z_pos;
  4322. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4323. z_pos);
  4324. }
  4325. return rc;
  4326. }
  4327. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4328. struct drm_crtc_state *state,
  4329. struct plane_state *pstates,
  4330. struct sde_multirect_plane_states *multirect_plane)
  4331. {
  4332. struct sde_crtc *sde_crtc;
  4333. struct sde_crtc_state *cstate;
  4334. struct sde_kms *kms;
  4335. struct drm_plane *plane = NULL;
  4336. struct drm_display_mode *mode;
  4337. int rc = 0, cnt = 0;
  4338. kms = _sde_crtc_get_kms(crtc);
  4339. if (!kms || !kms->catalog) {
  4340. SDE_ERROR("invalid parameters\n");
  4341. return -EINVAL;
  4342. }
  4343. sde_crtc = to_sde_crtc(crtc);
  4344. cstate = to_sde_crtc_state(state);
  4345. mode = &state->adjusted_mode;
  4346. /* get plane state for all drm planes associated with crtc state */
  4347. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4348. plane, multirect_plane, &cnt);
  4349. if (rc)
  4350. return rc;
  4351. /* assign mixer stages based on sorted zpos property */
  4352. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4353. if (rc)
  4354. return rc;
  4355. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4356. if (rc)
  4357. return rc;
  4358. /*
  4359. * validate and set source split:
  4360. * use pstates sorted by stage to check planes on same stage
  4361. * we assume that all pipes are in source split so its valid to compare
  4362. * without taking into account left/right mixer placement
  4363. */
  4364. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4365. if (rc)
  4366. return rc;
  4367. return 0;
  4368. }
  4369. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4370. struct drm_crtc_state *crtc_state)
  4371. {
  4372. struct sde_kms *kms;
  4373. struct drm_plane *plane;
  4374. struct drm_plane_state *plane_state;
  4375. struct sde_plane_state *pstate;
  4376. int layout_split;
  4377. kms = _sde_crtc_get_kms(crtc);
  4378. if (!kms || !kms->catalog) {
  4379. SDE_ERROR("invalid parameters\n");
  4380. return -EINVAL;
  4381. }
  4382. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4383. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4384. return 0;
  4385. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4386. plane_state = drm_atomic_get_existing_plane_state(
  4387. crtc_state->state, plane);
  4388. if (!plane_state)
  4389. continue;
  4390. pstate = to_sde_plane_state(plane_state);
  4391. layout_split = crtc_state->mode.hdisplay >> 1;
  4392. if (plane_state->crtc_x >= layout_split) {
  4393. plane_state->crtc_x -= layout_split;
  4394. pstate->layout_offset = layout_split;
  4395. pstate->layout = SDE_LAYOUT_RIGHT;
  4396. } else {
  4397. pstate->layout_offset = -1;
  4398. pstate->layout = SDE_LAYOUT_LEFT;
  4399. }
  4400. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4401. DRMID(plane), plane_state->crtc_x,
  4402. pstate->layout);
  4403. /* check layout boundary */
  4404. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4405. plane_state->crtc_w, layout_split)) {
  4406. SDE_ERROR("invalid horizontal destination\n");
  4407. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4408. plane_state->crtc_x,
  4409. plane_state->crtc_w,
  4410. layout_split, pstate->layout);
  4411. return -E2BIG;
  4412. }
  4413. }
  4414. return 0;
  4415. }
  4416. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4417. struct drm_crtc_state *state)
  4418. {
  4419. struct drm_device *dev;
  4420. struct sde_crtc *sde_crtc;
  4421. struct plane_state *pstates = NULL;
  4422. struct sde_crtc_state *cstate;
  4423. struct drm_display_mode *mode;
  4424. int rc = 0;
  4425. struct sde_multirect_plane_states *multirect_plane = NULL;
  4426. struct drm_connector *conn;
  4427. struct drm_connector_list_iter conn_iter;
  4428. if (!crtc) {
  4429. SDE_ERROR("invalid crtc\n");
  4430. return -EINVAL;
  4431. }
  4432. dev = crtc->dev;
  4433. sde_crtc = to_sde_crtc(crtc);
  4434. cstate = to_sde_crtc_state(state);
  4435. if (!state->enable || !state->active) {
  4436. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4437. crtc->base.id, state->enable, state->active);
  4438. goto end;
  4439. }
  4440. pstates = kcalloc(SDE_PSTATES_MAX,
  4441. sizeof(struct plane_state), GFP_KERNEL);
  4442. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4443. sizeof(struct sde_multirect_plane_states),
  4444. GFP_KERNEL);
  4445. if (!pstates || !multirect_plane) {
  4446. rc = -ENOMEM;
  4447. goto end;
  4448. }
  4449. mode = &state->adjusted_mode;
  4450. SDE_DEBUG("%s: check", sde_crtc->name);
  4451. /* force a full mode set if active state changed */
  4452. if (state->active_changed)
  4453. state->mode_changed = true;
  4454. /* identify connectors attached to this crtc */
  4455. cstate->num_connectors = 0;
  4456. drm_connector_list_iter_begin(dev, &conn_iter);
  4457. drm_for_each_connector_iter(conn, &conn_iter)
  4458. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4459. && cstate->num_connectors < MAX_CONNECTORS) {
  4460. cstate->connectors[cstate->num_connectors++] = conn;
  4461. }
  4462. drm_connector_list_iter_end(&conn_iter);
  4463. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4464. if (rc) {
  4465. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4466. crtc->base.id, rc);
  4467. goto end;
  4468. }
  4469. rc = _sde_crtc_check_plane_layout(crtc, state);
  4470. if (rc) {
  4471. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4472. crtc->base.id, rc);
  4473. goto end;
  4474. }
  4475. _sde_crtc_setup_is_ppsplit(state);
  4476. _sde_crtc_setup_lm_bounds(crtc, state);
  4477. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4478. multirect_plane);
  4479. if (rc) {
  4480. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4481. goto end;
  4482. }
  4483. rc = sde_core_perf_crtc_check(crtc, state);
  4484. if (rc) {
  4485. SDE_ERROR("crtc%d failed performance check %d\n",
  4486. crtc->base.id, rc);
  4487. goto end;
  4488. }
  4489. rc = _sde_crtc_check_rois(crtc, state);
  4490. if (rc) {
  4491. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4492. goto end;
  4493. }
  4494. rc = sde_cp_crtc_check_properties(crtc, state);
  4495. if (rc) {
  4496. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4497. crtc->base.id, rc);
  4498. goto end;
  4499. }
  4500. end:
  4501. kfree(pstates);
  4502. kfree(multirect_plane);
  4503. return rc;
  4504. }
  4505. /**
  4506. * sde_crtc_get_num_datapath - get the number of datapath active
  4507. * of primary connector
  4508. * @crtc: Pointer to DRM crtc object
  4509. * @connector: Pointer to DRM connector object of WB in CWB case
  4510. */
  4511. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4512. struct drm_connector *connector)
  4513. {
  4514. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4515. struct sde_connector_state *sde_conn_state = NULL;
  4516. struct drm_connector *conn;
  4517. struct drm_connector_list_iter conn_iter;
  4518. if (!sde_crtc || !connector) {
  4519. SDE_DEBUG("Invalid argument\n");
  4520. return 0;
  4521. }
  4522. if (sde_crtc->num_mixers)
  4523. return sde_crtc->num_mixers;
  4524. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4525. drm_for_each_connector_iter(conn, &conn_iter) {
  4526. if (conn->state && conn->state->crtc == crtc &&
  4527. conn != connector)
  4528. sde_conn_state = to_sde_connector_state(conn->state);
  4529. }
  4530. drm_connector_list_iter_end(&conn_iter);
  4531. if (sde_conn_state)
  4532. return sde_conn_state->mode_info.topology.num_lm;
  4533. return 0;
  4534. }
  4535. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4536. {
  4537. struct sde_crtc *sde_crtc;
  4538. int ret;
  4539. if (!crtc) {
  4540. SDE_ERROR("invalid crtc\n");
  4541. return -EINVAL;
  4542. }
  4543. sde_crtc = to_sde_crtc(crtc);
  4544. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4545. if (ret)
  4546. SDE_ERROR("%s vblank enable failed: %d\n",
  4547. sde_crtc->name, ret);
  4548. return 0;
  4549. }
  4550. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4551. {
  4552. struct drm_encoder *encoder;
  4553. struct sde_crtc *sde_crtc;
  4554. if (!crtc)
  4555. return 0;
  4556. sde_crtc = to_sde_crtc(crtc);
  4557. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4558. if (sde_encoder_in_clone_mode(encoder))
  4559. continue;
  4560. return sde_encoder_get_frame_count(encoder);
  4561. }
  4562. return 0;
  4563. }
  4564. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4565. ktime_t *tvblank, bool in_vblank_irq)
  4566. {
  4567. struct drm_encoder *encoder;
  4568. struct sde_crtc *sde_crtc;
  4569. if (!crtc)
  4570. return false;
  4571. sde_crtc = to_sde_crtc(crtc);
  4572. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4573. if (sde_encoder_in_clone_mode(encoder))
  4574. continue;
  4575. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4576. }
  4577. return false;
  4578. }
  4579. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4580. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4581. {
  4582. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4583. catalog->mdp[0].has_dest_scaler);
  4584. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4585. catalog->ds_count);
  4586. if (catalog->ds[0].top) {
  4587. sde_kms_info_add_keyint(info,
  4588. "max_dest_scaler_input_width",
  4589. catalog->ds[0].top->maxinputwidth);
  4590. sde_kms_info_add_keyint(info,
  4591. "max_dest_scaler_output_width",
  4592. catalog->ds[0].top->maxoutputwidth);
  4593. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4594. catalog->ds[0].top->maxupscale);
  4595. }
  4596. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4597. msm_property_install_volatile_range(
  4598. &sde_crtc->property_info, "dest_scaler",
  4599. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4600. msm_property_install_blob(&sde_crtc->property_info,
  4601. "ds_lut_ed", 0,
  4602. CRTC_PROP_DEST_SCALER_LUT_ED);
  4603. msm_property_install_blob(&sde_crtc->property_info,
  4604. "ds_lut_cir", 0,
  4605. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4606. msm_property_install_blob(&sde_crtc->property_info,
  4607. "ds_lut_sep", 0,
  4608. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4609. } else if (catalog->ds[0].features
  4610. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4611. msm_property_install_volatile_range(
  4612. &sde_crtc->property_info, "dest_scaler",
  4613. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4614. }
  4615. }
  4616. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4617. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4618. struct sde_kms_info *info)
  4619. {
  4620. msm_property_install_range(&sde_crtc->property_info,
  4621. "core_clk", 0x0, 0, U64_MAX,
  4622. sde_kms->perf.max_core_clk_rate,
  4623. CRTC_PROP_CORE_CLK);
  4624. msm_property_install_range(&sde_crtc->property_info,
  4625. "core_ab", 0x0, 0, U64_MAX,
  4626. catalog->perf.max_bw_high * 1000ULL,
  4627. CRTC_PROP_CORE_AB);
  4628. msm_property_install_range(&sde_crtc->property_info,
  4629. "core_ib", 0x0, 0, U64_MAX,
  4630. catalog->perf.max_bw_high * 1000ULL,
  4631. CRTC_PROP_CORE_IB);
  4632. msm_property_install_range(&sde_crtc->property_info,
  4633. "llcc_ab", 0x0, 0, U64_MAX,
  4634. catalog->perf.max_bw_high * 1000ULL,
  4635. CRTC_PROP_LLCC_AB);
  4636. msm_property_install_range(&sde_crtc->property_info,
  4637. "llcc_ib", 0x0, 0, U64_MAX,
  4638. catalog->perf.max_bw_high * 1000ULL,
  4639. CRTC_PROP_LLCC_IB);
  4640. msm_property_install_range(&sde_crtc->property_info,
  4641. "dram_ab", 0x0, 0, U64_MAX,
  4642. catalog->perf.max_bw_high * 1000ULL,
  4643. CRTC_PROP_DRAM_AB);
  4644. msm_property_install_range(&sde_crtc->property_info,
  4645. "dram_ib", 0x0, 0, U64_MAX,
  4646. catalog->perf.max_bw_high * 1000ULL,
  4647. CRTC_PROP_DRAM_IB);
  4648. msm_property_install_range(&sde_crtc->property_info,
  4649. "rot_prefill_bw", 0, 0, U64_MAX,
  4650. catalog->perf.max_bw_high * 1000ULL,
  4651. CRTC_PROP_ROT_PREFILL_BW);
  4652. msm_property_install_range(&sde_crtc->property_info,
  4653. "rot_clk", 0, 0, U64_MAX,
  4654. sde_kms->perf.max_core_clk_rate,
  4655. CRTC_PROP_ROT_CLK);
  4656. if (catalog->perf.max_bw_low)
  4657. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4658. catalog->perf.max_bw_low * 1000LL);
  4659. if (catalog->perf.max_bw_high)
  4660. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4661. catalog->perf.max_bw_high * 1000LL);
  4662. if (catalog->perf.min_core_ib)
  4663. sde_kms_info_add_keyint(info, "min_core_ib",
  4664. catalog->perf.min_core_ib * 1000LL);
  4665. if (catalog->perf.min_llcc_ib)
  4666. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4667. catalog->perf.min_llcc_ib * 1000LL);
  4668. if (catalog->perf.min_dram_ib)
  4669. sde_kms_info_add_keyint(info, "min_dram_ib",
  4670. catalog->perf.min_dram_ib * 1000LL);
  4671. if (sde_kms->perf.max_core_clk_rate)
  4672. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4673. sde_kms->perf.max_core_clk_rate);
  4674. }
  4675. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4676. struct sde_mdss_cfg *catalog)
  4677. {
  4678. sde_kms_info_reset(info);
  4679. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4680. sde_kms_info_add_keyint(info, "max_linewidth",
  4681. catalog->max_mixer_width);
  4682. sde_kms_info_add_keyint(info, "max_blendstages",
  4683. catalog->max_mixer_blendstages);
  4684. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4685. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4686. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4687. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4688. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4689. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4690. if (catalog->ubwc_version) {
  4691. sde_kms_info_add_keyint(info, "UBWC version",
  4692. catalog->ubwc_version);
  4693. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4694. catalog->macrotile_mode);
  4695. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4696. catalog->mdp[0].highest_bank_bit);
  4697. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4698. catalog->mdp[0].ubwc_swizzle);
  4699. }
  4700. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4701. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4702. else
  4703. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4704. if (sde_is_custom_client()) {
  4705. /* No support for SMART_DMA_V1 yet */
  4706. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4707. sde_kms_info_add_keystr(info,
  4708. "smart_dma_rev", "smart_dma_v2");
  4709. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4710. sde_kms_info_add_keystr(info,
  4711. "smart_dma_rev", "smart_dma_v2p5");
  4712. }
  4713. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4714. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4715. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4716. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  4717. catalog->skip_inline_rot_threshold);
  4718. if (catalog->uidle_cfg.uidle_rev)
  4719. sde_kms_info_add_keyint(info, "has_uidle",
  4720. true);
  4721. sde_kms_info_add_keystr(info, "core_ib_ff",
  4722. catalog->perf.core_ib_ff);
  4723. sde_kms_info_add_keystr(info, "core_clk_ff",
  4724. catalog->perf.core_clk_ff);
  4725. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4726. catalog->perf.comp_ratio_rt);
  4727. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4728. catalog->perf.comp_ratio_nrt);
  4729. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4730. catalog->perf.dest_scale_prefill_lines);
  4731. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4732. catalog->perf.undersized_prefill_lines);
  4733. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4734. catalog->perf.macrotile_prefill_lines);
  4735. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4736. catalog->perf.yuv_nv12_prefill_lines);
  4737. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4738. catalog->perf.linear_prefill_lines);
  4739. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4740. catalog->perf.downscaling_prefill_lines);
  4741. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4742. catalog->perf.xtra_prefill_lines);
  4743. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4744. catalog->perf.amortizable_threshold);
  4745. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4746. catalog->perf.min_prefill_lines);
  4747. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4748. catalog->perf.num_mnoc_ports);
  4749. sde_kms_info_add_keyint(info, "axi_bus_width",
  4750. catalog->perf.axi_bus_width);
  4751. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4752. catalog->sui_supported_blendstage);
  4753. if (catalog->ubwc_bw_calc_version)
  4754. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4755. catalog->ubwc_bw_calc_version);
  4756. }
  4757. /**
  4758. * sde_crtc_install_properties - install all drm properties for crtc
  4759. * @crtc: Pointer to drm crtc structure
  4760. */
  4761. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4762. struct sde_mdss_cfg *catalog)
  4763. {
  4764. struct sde_crtc *sde_crtc;
  4765. struct sde_kms_info *info;
  4766. struct sde_kms *sde_kms;
  4767. static const struct drm_prop_enum_list e_secure_level[] = {
  4768. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4769. {SDE_DRM_SEC_ONLY, "sec_only"},
  4770. };
  4771. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4772. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4773. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4774. };
  4775. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  4776. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4777. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4778. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  4779. };
  4780. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4781. {IDLE_PC_NONE, "idle_pc_none"},
  4782. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4783. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4784. };
  4785. static const struct drm_prop_enum_list e_cache_state[] = {
  4786. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4787. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4788. };
  4789. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4790. {VM_REQ_NONE, "vm_req_none"},
  4791. {VM_REQ_RELEASE, "vm_req_release"},
  4792. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4793. };
  4794. SDE_DEBUG("\n");
  4795. if (!crtc || !catalog) {
  4796. SDE_ERROR("invalid crtc or catalog\n");
  4797. return;
  4798. }
  4799. sde_crtc = to_sde_crtc(crtc);
  4800. sde_kms = _sde_crtc_get_kms(crtc);
  4801. if (!sde_kms) {
  4802. SDE_ERROR("invalid argument\n");
  4803. return;
  4804. }
  4805. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4806. if (!info) {
  4807. SDE_ERROR("failed to allocate info memory\n");
  4808. return;
  4809. }
  4810. sde_crtc_setup_capabilities_blob(info, catalog);
  4811. msm_property_install_range(&sde_crtc->property_info,
  4812. "input_fence_timeout", 0x0, 0,
  4813. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4814. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4815. msm_property_install_volatile_range(&sde_crtc->property_info,
  4816. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4817. msm_property_install_range(&sde_crtc->property_info,
  4818. "output_fence_offset", 0x0, 0, 1, 0,
  4819. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4820. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4821. msm_property_install_range(&sde_crtc->property_info,
  4822. "idle_time", 0, 0, U64_MAX, 0,
  4823. CRTC_PROP_IDLE_TIMEOUT);
  4824. if (catalog->has_trusted_vm_support) {
  4825. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4826. msm_property_install_enum(&sde_crtc->property_info,
  4827. "vm_request_state", 0x0, 0, e_vm_req_state,
  4828. ARRAY_SIZE(e_vm_req_state), init_idx,
  4829. CRTC_PROP_VM_REQ_STATE);
  4830. }
  4831. if (catalog->has_idle_pc)
  4832. msm_property_install_enum(&sde_crtc->property_info,
  4833. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4834. ARRAY_SIZE(e_idle_pc_state), 0,
  4835. CRTC_PROP_IDLE_PC_STATE);
  4836. if (catalog->has_dedicated_cwb_support)
  4837. msm_property_install_enum(&sde_crtc->property_info,
  4838. "capture_mode", 0, 0, e_dcwb_data_points,
  4839. ARRAY_SIZE(e_dcwb_data_points), 0,
  4840. CRTC_PROP_CAPTURE_OUTPUT);
  4841. else if (catalog->has_cwb_support)
  4842. msm_property_install_enum(&sde_crtc->property_info,
  4843. "capture_mode", 0, 0, e_cwb_data_points,
  4844. ARRAY_SIZE(e_cwb_data_points), 0,
  4845. CRTC_PROP_CAPTURE_OUTPUT);
  4846. msm_property_install_volatile_range(&sde_crtc->property_info,
  4847. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4848. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4849. 0x0, 0, e_secure_level,
  4850. ARRAY_SIZE(e_secure_level), 0,
  4851. CRTC_PROP_SECURITY_LEVEL);
  4852. if (catalog->syscache_supported)
  4853. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4854. 0x0, 0, e_cache_state,
  4855. ARRAY_SIZE(e_cache_state), 0,
  4856. CRTC_PROP_CACHE_STATE);
  4857. if (catalog->has_dim_layer) {
  4858. msm_property_install_volatile_range(&sde_crtc->property_info,
  4859. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4860. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4861. SDE_MAX_DIM_LAYERS);
  4862. }
  4863. if (catalog->mdp[0].has_dest_scaler)
  4864. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4865. info);
  4866. if (catalog->dspp_count) {
  4867. sde_kms_info_add_keyint(info, "dspp_count",
  4868. catalog->dspp_count);
  4869. if (catalog->rc_count)
  4870. sde_kms_info_add_keyint(info, "rc_mem_size",
  4871. catalog->dspp[0].sblk->rc.mem_total_size);
  4872. if (catalog->demura_count)
  4873. sde_kms_info_add_keyint(info, "demura_count",
  4874. catalog->demura_count);
  4875. }
  4876. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4877. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4878. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4879. catalog->has_base_layer);
  4880. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4881. info->data, SDE_KMS_INFO_DATALEN(info),
  4882. CRTC_PROP_INFO);
  4883. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  4884. if (catalog->has_ubwc_stats)
  4885. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  4886. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  4887. kfree(info);
  4888. }
  4889. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4890. const struct drm_crtc_state *state, uint64_t *val)
  4891. {
  4892. struct sde_crtc *sde_crtc;
  4893. struct sde_crtc_state *cstate;
  4894. uint32_t offset;
  4895. bool is_vid = false;
  4896. struct drm_encoder *encoder;
  4897. sde_crtc = to_sde_crtc(crtc);
  4898. cstate = to_sde_crtc_state(state);
  4899. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4900. if (sde_encoder_check_curr_mode(encoder,
  4901. MSM_DISPLAY_VIDEO_MODE))
  4902. is_vid = true;
  4903. if (is_vid)
  4904. break;
  4905. }
  4906. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4907. /*
  4908. * Increment trigger offset for vidoe mode alone as its release fence
  4909. * can be triggered only after the next frame-update. For cmd mode &
  4910. * virtual displays the release fence for the current frame can be
  4911. * triggered right after PP_DONE/WB_DONE interrupt
  4912. */
  4913. if (is_vid)
  4914. offset++;
  4915. /*
  4916. * Hwcomposer now queries the fences using the commit list in atomic
  4917. * commit ioctl. The offset should be set to next timeline
  4918. * which will be incremented during the prepare commit phase
  4919. */
  4920. offset++;
  4921. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4922. }
  4923. /**
  4924. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4925. * @crtc: Pointer to drm crtc structure
  4926. * @state: Pointer to drm crtc state structure
  4927. * @property: Pointer to targeted drm property
  4928. * @val: Updated property value
  4929. * @Returns: Zero on success
  4930. */
  4931. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4932. struct drm_crtc_state *state,
  4933. struct drm_property *property,
  4934. uint64_t val)
  4935. {
  4936. struct sde_crtc *sde_crtc;
  4937. struct sde_crtc_state *cstate;
  4938. int idx, ret;
  4939. uint64_t fence_user_fd;
  4940. uint64_t __user prev_user_fd;
  4941. if (!crtc || !state || !property) {
  4942. SDE_ERROR("invalid argument(s)\n");
  4943. return -EINVAL;
  4944. }
  4945. sde_crtc = to_sde_crtc(crtc);
  4946. cstate = to_sde_crtc_state(state);
  4947. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4948. /* check with cp property system first */
  4949. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  4950. if (ret != -ENOENT)
  4951. goto exit;
  4952. /* if not handled by cp, check msm_property system */
  4953. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4954. &cstate->property_state, property, val);
  4955. if (ret)
  4956. goto exit;
  4957. idx = msm_property_index(&sde_crtc->property_info, property);
  4958. switch (idx) {
  4959. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4960. _sde_crtc_set_input_fence_timeout(cstate);
  4961. break;
  4962. case CRTC_PROP_DIM_LAYER_V1:
  4963. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4964. (void __user *)(uintptr_t)val);
  4965. break;
  4966. case CRTC_PROP_ROI_V1:
  4967. ret = _sde_crtc_set_roi_v1(state,
  4968. (void __user *)(uintptr_t)val);
  4969. break;
  4970. case CRTC_PROP_DEST_SCALER:
  4971. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4972. (void __user *)(uintptr_t)val);
  4973. break;
  4974. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4975. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4976. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4977. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4978. break;
  4979. case CRTC_PROP_CORE_CLK:
  4980. case CRTC_PROP_CORE_AB:
  4981. case CRTC_PROP_CORE_IB:
  4982. cstate->bw_control = true;
  4983. break;
  4984. case CRTC_PROP_LLCC_AB:
  4985. case CRTC_PROP_LLCC_IB:
  4986. case CRTC_PROP_DRAM_AB:
  4987. case CRTC_PROP_DRAM_IB:
  4988. cstate->bw_control = true;
  4989. cstate->bw_split_vote = true;
  4990. break;
  4991. case CRTC_PROP_OUTPUT_FENCE:
  4992. if (!val)
  4993. goto exit;
  4994. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4995. sizeof(uint64_t));
  4996. if (ret) {
  4997. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4998. ret = -EFAULT;
  4999. goto exit;
  5000. }
  5001. /*
  5002. * client is expected to reset the property to -1 before
  5003. * requesting for the release fence
  5004. */
  5005. if (prev_user_fd == -1) {
  5006. ret = _sde_crtc_get_output_fence(crtc, state,
  5007. &fence_user_fd);
  5008. if (ret) {
  5009. SDE_ERROR("fence create failed rc:%d\n", ret);
  5010. goto exit;
  5011. }
  5012. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5013. &fence_user_fd, sizeof(uint64_t));
  5014. if (ret) {
  5015. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5016. put_unused_fd(fence_user_fd);
  5017. ret = -EFAULT;
  5018. goto exit;
  5019. }
  5020. }
  5021. break;
  5022. case CRTC_PROP_NOISE_LAYER_V1:
  5023. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5024. (void __user *)(uintptr_t)val);
  5025. break;
  5026. case CRTC_PROP_FRAME_DATA_BUF:
  5027. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5028. break;
  5029. default:
  5030. /* nothing to do */
  5031. break;
  5032. }
  5033. exit:
  5034. if (ret) {
  5035. if (ret != -EPERM)
  5036. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5037. crtc->name, DRMID(property),
  5038. property->name, ret);
  5039. else
  5040. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5041. crtc->name, DRMID(property),
  5042. property->name, ret);
  5043. } else {
  5044. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5045. property->base.id, val);
  5046. }
  5047. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5048. return ret;
  5049. }
  5050. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5051. {
  5052. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5053. struct drm_encoder *encoder;
  5054. u32 min_transfer_time = 0, updated_fps = 0;
  5055. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5056. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5057. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5058. }
  5059. if (min_transfer_time) {
  5060. /* get fps by doing 1000 ms / transfer_time */
  5061. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5062. /* get line time by doing 1000ns / (fps * vactive) */
  5063. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5064. updated_fps * crtc->mode.vdisplay);
  5065. } else {
  5066. /* get line time by doing 1000ns / (fps * vtotal) */
  5067. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5068. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5069. }
  5070. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5071. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5072. }
  5073. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5074. {
  5075. struct drm_plane *plane;
  5076. struct drm_plane_state *state;
  5077. struct sde_plane_state *pstate;
  5078. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5079. state = plane->state;
  5080. if (!state)
  5081. continue;
  5082. pstate = to_sde_plane_state(state);
  5083. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5084. }
  5085. sde_crtc_update_line_time(crtc);
  5086. }
  5087. /**
  5088. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5089. * @crtc: Pointer to drm crtc structure
  5090. * @state: Pointer to drm crtc state structure
  5091. * @property: Pointer to targeted drm property
  5092. * @val: Pointer to variable for receiving property value
  5093. * @Returns: Zero on success
  5094. */
  5095. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5096. const struct drm_crtc_state *state,
  5097. struct drm_property *property,
  5098. uint64_t *val)
  5099. {
  5100. struct sde_crtc *sde_crtc;
  5101. struct sde_crtc_state *cstate;
  5102. int ret = -EINVAL, i;
  5103. if (!crtc || !state) {
  5104. SDE_ERROR("invalid argument(s)\n");
  5105. goto end;
  5106. }
  5107. sde_crtc = to_sde_crtc(crtc);
  5108. cstate = to_sde_crtc_state(state);
  5109. i = msm_property_index(&sde_crtc->property_info, property);
  5110. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5111. *val = ~0;
  5112. ret = 0;
  5113. } else {
  5114. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5115. &cstate->property_state, property, val);
  5116. if (ret)
  5117. ret = sde_cp_crtc_get_property(crtc, property, val);
  5118. }
  5119. if (ret)
  5120. DRM_ERROR("get property failed\n");
  5121. end:
  5122. return ret;
  5123. }
  5124. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5125. struct drm_crtc_state *crtc_state)
  5126. {
  5127. struct sde_crtc *sde_crtc;
  5128. struct sde_crtc_state *cstate;
  5129. struct drm_property *drm_prop;
  5130. enum msm_mdp_crtc_property prop_idx;
  5131. if (!crtc || !crtc_state) {
  5132. SDE_ERROR("invalid params\n");
  5133. return -EINVAL;
  5134. }
  5135. sde_crtc = to_sde_crtc(crtc);
  5136. cstate = to_sde_crtc_state(crtc_state);
  5137. sde_cp_crtc_clear(crtc);
  5138. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5139. uint64_t val = cstate->property_values[prop_idx].value;
  5140. uint64_t def;
  5141. int ret;
  5142. drm_prop = msm_property_index_to_drm_property(
  5143. &sde_crtc->property_info, prop_idx);
  5144. if (!drm_prop) {
  5145. /* not all props will be installed, based on caps */
  5146. SDE_DEBUG("%s: invalid property index %d\n",
  5147. sde_crtc->name, prop_idx);
  5148. continue;
  5149. }
  5150. def = msm_property_get_default(&sde_crtc->property_info,
  5151. prop_idx);
  5152. if (val == def)
  5153. continue;
  5154. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5155. sde_crtc->name, drm_prop->name, prop_idx, val,
  5156. def);
  5157. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5158. def);
  5159. if (ret) {
  5160. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5161. sde_crtc->name, prop_idx, ret);
  5162. continue;
  5163. }
  5164. }
  5165. /* disable clk and bw control until clk & bw properties are set */
  5166. cstate->bw_control = false;
  5167. cstate->bw_split_vote = false;
  5168. return 0;
  5169. }
  5170. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5171. {
  5172. struct sde_crtc *sde_crtc;
  5173. struct sde_crtc_mixer *m;
  5174. int i;
  5175. if (!crtc) {
  5176. SDE_ERROR("invalid argument\n");
  5177. return;
  5178. }
  5179. sde_crtc = to_sde_crtc(crtc);
  5180. sde_crtc->misr_enable_sui = enable;
  5181. sde_crtc->misr_frame_count = frame_count;
  5182. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5183. m = &sde_crtc->mixers[i];
  5184. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5185. continue;
  5186. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5187. }
  5188. }
  5189. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5190. struct sde_crtc_misr_info *crtc_misr_info)
  5191. {
  5192. struct sde_crtc *sde_crtc;
  5193. struct sde_kms *sde_kms;
  5194. if (!crtc_misr_info) {
  5195. SDE_ERROR("invalid misr info\n");
  5196. return;
  5197. }
  5198. crtc_misr_info->misr_enable = false;
  5199. crtc_misr_info->misr_frame_count = 0;
  5200. if (!crtc) {
  5201. SDE_ERROR("invalid crtc\n");
  5202. return;
  5203. }
  5204. sde_kms = _sde_crtc_get_kms(crtc);
  5205. if (!sde_kms) {
  5206. SDE_ERROR("invalid sde_kms\n");
  5207. return;
  5208. }
  5209. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5210. return;
  5211. sde_crtc = to_sde_crtc(crtc);
  5212. crtc_misr_info->misr_enable =
  5213. sde_crtc->misr_enable_debugfs ? true : false;
  5214. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5215. }
  5216. #ifdef CONFIG_DEBUG_FS
  5217. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5218. {
  5219. struct sde_crtc *sde_crtc;
  5220. struct sde_plane_state *pstate = NULL;
  5221. struct sde_crtc_mixer *m;
  5222. struct drm_crtc *crtc;
  5223. struct drm_plane *plane;
  5224. struct drm_display_mode *mode;
  5225. struct drm_framebuffer *fb;
  5226. struct drm_plane_state *state;
  5227. struct sde_crtc_state *cstate;
  5228. int i, out_width, out_height;
  5229. if (!s || !s->private)
  5230. return -EINVAL;
  5231. sde_crtc = s->private;
  5232. crtc = &sde_crtc->base;
  5233. cstate = to_sde_crtc_state(crtc->state);
  5234. mutex_lock(&sde_crtc->crtc_lock);
  5235. mode = &crtc->state->adjusted_mode;
  5236. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  5237. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  5238. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  5239. mode->hdisplay, mode->vdisplay);
  5240. seq_puts(s, "\n");
  5241. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5242. m = &sde_crtc->mixers[i];
  5243. if (!m->hw_lm)
  5244. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5245. else if (!m->hw_ctl)
  5246. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5247. else
  5248. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5249. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5250. out_width, out_height);
  5251. }
  5252. seq_puts(s, "\n");
  5253. for (i = 0; i < cstate->num_dim_layers; i++) {
  5254. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5255. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5256. i, dim_layer->stage, dim_layer->flags);
  5257. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5258. dim_layer->rect.x, dim_layer->rect.y,
  5259. dim_layer->rect.w, dim_layer->rect.h);
  5260. seq_printf(s,
  5261. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5262. dim_layer->color_fill.color_0,
  5263. dim_layer->color_fill.color_1,
  5264. dim_layer->color_fill.color_2,
  5265. dim_layer->color_fill.color_3);
  5266. seq_puts(s, "\n");
  5267. }
  5268. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5269. pstate = to_sde_plane_state(plane->state);
  5270. state = plane->state;
  5271. if (!pstate || !state)
  5272. continue;
  5273. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5274. plane->base.id, pstate->stage, pstate->rotation);
  5275. if (plane->state->fb) {
  5276. fb = plane->state->fb;
  5277. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5278. fb->base.id, (char *) &fb->format->format,
  5279. fb->width, fb->height);
  5280. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5281. seq_printf(s, "cpp[%d]:%u ",
  5282. i, fb->format->cpp[i]);
  5283. seq_puts(s, "\n\t");
  5284. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5285. seq_puts(s, "\n");
  5286. seq_puts(s, "\t");
  5287. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5288. seq_printf(s, "pitches[%d]:%8u ", i,
  5289. fb->pitches[i]);
  5290. seq_puts(s, "\n");
  5291. seq_puts(s, "\t");
  5292. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5293. seq_printf(s, "offsets[%d]:%8u ", i,
  5294. fb->offsets[i]);
  5295. seq_puts(s, "\n");
  5296. }
  5297. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5298. state->src_x >> 16, state->src_y >> 16,
  5299. state->src_w >> 16, state->src_h >> 16);
  5300. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5301. state->crtc_x, state->crtc_y, state->crtc_w,
  5302. state->crtc_h);
  5303. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5304. pstate->multirect_mode, pstate->multirect_index);
  5305. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5306. pstate->excl_rect.x, pstate->excl_rect.y,
  5307. pstate->excl_rect.w, pstate->excl_rect.h);
  5308. seq_puts(s, "\n");
  5309. }
  5310. if (sde_crtc->vblank_cb_count) {
  5311. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5312. u32 diff_ms = ktime_to_ms(diff);
  5313. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5314. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5315. seq_printf(s,
  5316. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5317. fps, sde_crtc->vblank_cb_count,
  5318. ktime_to_ms(diff), sde_crtc->play_count);
  5319. /* reset time & count for next measurement */
  5320. sde_crtc->vblank_cb_count = 0;
  5321. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5322. }
  5323. mutex_unlock(&sde_crtc->crtc_lock);
  5324. return 0;
  5325. }
  5326. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5327. {
  5328. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5329. }
  5330. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5331. const char __user *user_buf, size_t count, loff_t *ppos)
  5332. {
  5333. struct drm_crtc *crtc;
  5334. struct sde_crtc *sde_crtc;
  5335. char buf[MISR_BUFF_SIZE + 1];
  5336. u32 frame_count, enable;
  5337. size_t buff_copy;
  5338. struct sde_kms *sde_kms;
  5339. if (!file || !file->private_data)
  5340. return -EINVAL;
  5341. sde_crtc = file->private_data;
  5342. crtc = &sde_crtc->base;
  5343. sde_kms = _sde_crtc_get_kms(crtc);
  5344. if (!sde_kms) {
  5345. SDE_ERROR("invalid sde_kms\n");
  5346. return -EINVAL;
  5347. }
  5348. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5349. if (copy_from_user(buf, user_buf, buff_copy)) {
  5350. SDE_ERROR("buffer copy failed\n");
  5351. return -EINVAL;
  5352. }
  5353. buf[buff_copy] = 0; /* end of string */
  5354. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5355. return -EINVAL;
  5356. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5357. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5358. DRMID(crtc));
  5359. return -EINVAL;
  5360. }
  5361. sde_crtc->misr_enable_debugfs = enable;
  5362. sde_crtc->misr_frame_count = frame_count;
  5363. sde_crtc->misr_reconfigure = true;
  5364. return count;
  5365. }
  5366. static ssize_t _sde_crtc_misr_read(struct file *file,
  5367. char __user *user_buff, size_t count, loff_t *ppos)
  5368. {
  5369. struct drm_crtc *crtc;
  5370. struct sde_crtc *sde_crtc;
  5371. struct sde_kms *sde_kms;
  5372. struct sde_crtc_mixer *m;
  5373. struct sde_vm_ops *vm_ops;
  5374. int i = 0, rc;
  5375. ssize_t len = 0;
  5376. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5377. if (*ppos)
  5378. return 0;
  5379. if (!file || !file->private_data)
  5380. return -EINVAL;
  5381. sde_crtc = file->private_data;
  5382. crtc = &sde_crtc->base;
  5383. sde_kms = _sde_crtc_get_kms(crtc);
  5384. if (!sde_kms)
  5385. return -EINVAL;
  5386. rc = pm_runtime_get_sync(crtc->dev->dev);
  5387. if (rc < 0)
  5388. return rc;
  5389. vm_ops = sde_vm_get_ops(sde_kms);
  5390. sde_vm_lock(sde_kms);
  5391. if (vm_ops && vm_ops->vm_owns_hw && !vm_ops->vm_owns_hw(sde_kms)) {
  5392. SDE_DEBUG("op not supported due to HW unavailability\n");
  5393. rc = -EOPNOTSUPP;
  5394. goto end;
  5395. }
  5396. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5397. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5398. rc = -EOPNOTSUPP;
  5399. goto end;
  5400. }
  5401. if (!sde_crtc->misr_enable_debugfs) {
  5402. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5403. "disabled\n");
  5404. goto buff_check;
  5405. }
  5406. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5407. u32 misr_value = 0;
  5408. m = &sde_crtc->mixers[i];
  5409. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5410. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5411. "invalid\n");
  5412. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5413. continue;
  5414. }
  5415. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5416. if (rc) {
  5417. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5418. "invalid\n");
  5419. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5420. DRMID(crtc), rc);
  5421. continue;
  5422. } else {
  5423. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5424. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5425. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5426. "0x%x\n", misr_value);
  5427. }
  5428. }
  5429. buff_check:
  5430. if (count <= len) {
  5431. len = 0;
  5432. goto end;
  5433. }
  5434. if (copy_to_user(user_buff, buf, len)) {
  5435. len = -EFAULT;
  5436. goto end;
  5437. }
  5438. *ppos += len; /* increase offset */
  5439. end:
  5440. sde_vm_unlock(sde_kms);
  5441. pm_runtime_put_sync(crtc->dev->dev);
  5442. return len;
  5443. }
  5444. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5445. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5446. { \
  5447. return single_open(file, __prefix ## _show, inode->i_private); \
  5448. } \
  5449. static const struct file_operations __prefix ## _fops = { \
  5450. .owner = THIS_MODULE, \
  5451. .open = __prefix ## _open, \
  5452. .release = single_release, \
  5453. .read = seq_read, \
  5454. .llseek = seq_lseek, \
  5455. }
  5456. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5457. {
  5458. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5459. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5460. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5461. int i;
  5462. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5463. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5464. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5465. crtc->state));
  5466. seq_printf(s, "core_clk_rate: %llu\n",
  5467. sde_crtc->cur_perf.core_clk_rate);
  5468. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5469. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5470. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5471. sde_power_handle_get_dbus_name(i),
  5472. sde_crtc->cur_perf.bw_ctl[i]);
  5473. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5474. sde_power_handle_get_dbus_name(i),
  5475. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5476. }
  5477. return 0;
  5478. }
  5479. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5480. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5481. {
  5482. struct drm_crtc *crtc;
  5483. struct drm_plane *plane;
  5484. struct drm_connector *conn;
  5485. struct drm_mode_object *drm_obj;
  5486. struct sde_crtc *sde_crtc;
  5487. struct sde_crtc_state *cstate;
  5488. struct sde_fence_context *ctx;
  5489. struct drm_connector_list_iter conn_iter;
  5490. struct drm_device *dev;
  5491. if (!s || !s->private)
  5492. return -EINVAL;
  5493. sde_crtc = s->private;
  5494. crtc = &sde_crtc->base;
  5495. dev = crtc->dev;
  5496. cstate = to_sde_crtc_state(crtc->state);
  5497. /* Dump input fence info */
  5498. seq_puts(s, "===Input fence===\n");
  5499. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5500. struct sde_plane_state *pstate;
  5501. struct dma_fence *fence;
  5502. pstate = to_sde_plane_state(plane->state);
  5503. if (!pstate)
  5504. continue;
  5505. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5506. pstate->stage);
  5507. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5508. if (pstate->input_fence) {
  5509. rcu_read_lock();
  5510. fence = dma_fence_get_rcu(pstate->input_fence);
  5511. rcu_read_unlock();
  5512. if (fence) {
  5513. sde_fence_list_dump(fence, &s);
  5514. dma_fence_put(fence);
  5515. }
  5516. }
  5517. }
  5518. /* Dump release fence info */
  5519. seq_puts(s, "\n");
  5520. seq_puts(s, "===Release fence===\n");
  5521. ctx = sde_crtc->output_fence;
  5522. drm_obj = &crtc->base;
  5523. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5524. seq_puts(s, "\n");
  5525. /* Dump retire fence info */
  5526. seq_puts(s, "===Retire fence===\n");
  5527. drm_connector_list_iter_begin(dev, &conn_iter);
  5528. drm_for_each_connector_iter(conn, &conn_iter)
  5529. if (conn->state && conn->state->crtc == crtc &&
  5530. cstate->num_connectors < MAX_CONNECTORS) {
  5531. struct sde_connector *c_conn;
  5532. c_conn = to_sde_connector(conn);
  5533. ctx = c_conn->retire_fence;
  5534. drm_obj = &conn->base;
  5535. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5536. }
  5537. drm_connector_list_iter_end(&conn_iter);
  5538. seq_puts(s, "\n");
  5539. return 0;
  5540. }
  5541. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5542. {
  5543. return single_open(file, _sde_debugfs_fence_status_show,
  5544. inode->i_private);
  5545. }
  5546. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5547. {
  5548. struct sde_crtc *sde_crtc;
  5549. struct sde_kms *sde_kms;
  5550. static const struct file_operations debugfs_status_fops = {
  5551. .open = _sde_debugfs_status_open,
  5552. .read = seq_read,
  5553. .llseek = seq_lseek,
  5554. .release = single_release,
  5555. };
  5556. static const struct file_operations debugfs_misr_fops = {
  5557. .open = simple_open,
  5558. .read = _sde_crtc_misr_read,
  5559. .write = _sde_crtc_misr_setup,
  5560. };
  5561. static const struct file_operations debugfs_fps_fops = {
  5562. .open = _sde_debugfs_fps_status,
  5563. .read = seq_read,
  5564. };
  5565. static const struct file_operations debugfs_fence_fops = {
  5566. .open = _sde_debugfs_fence_status,
  5567. .read = seq_read,
  5568. };
  5569. if (!crtc)
  5570. return -EINVAL;
  5571. sde_crtc = to_sde_crtc(crtc);
  5572. sde_kms = _sde_crtc_get_kms(crtc);
  5573. if (!sde_kms)
  5574. return -EINVAL;
  5575. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5576. crtc->dev->primary->debugfs_root);
  5577. if (!sde_crtc->debugfs_root)
  5578. return -ENOMEM;
  5579. /* don't error check these */
  5580. debugfs_create_file("status", 0400,
  5581. sde_crtc->debugfs_root,
  5582. sde_crtc, &debugfs_status_fops);
  5583. debugfs_create_file("state", 0400,
  5584. sde_crtc->debugfs_root,
  5585. &sde_crtc->base,
  5586. &sde_crtc_debugfs_state_fops);
  5587. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5588. sde_crtc, &debugfs_misr_fops);
  5589. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5590. sde_crtc, &debugfs_fps_fops);
  5591. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5592. sde_crtc, &debugfs_fence_fops);
  5593. return 0;
  5594. }
  5595. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5596. {
  5597. struct sde_crtc *sde_crtc;
  5598. if (!crtc)
  5599. return;
  5600. sde_crtc = to_sde_crtc(crtc);
  5601. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5602. }
  5603. #else
  5604. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5605. {
  5606. return 0;
  5607. }
  5608. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5609. {
  5610. }
  5611. #endif /* CONFIG_DEBUG_FS */
  5612. static void vblank_ctrl_worker(struct kthread_work *work)
  5613. {
  5614. struct vblank_work *cur_work = container_of(work,
  5615. struct vblank_work, work);
  5616. struct msm_drm_private *priv = cur_work->priv;
  5617. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5618. kfree(cur_work);
  5619. }
  5620. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5621. int crtc_id, bool enable)
  5622. {
  5623. struct vblank_work *cur_work;
  5624. struct drm_crtc *crtc;
  5625. struct kthread_worker *worker;
  5626. if (!priv || crtc_id >= priv->num_crtcs)
  5627. return -EINVAL;
  5628. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5629. if (!cur_work)
  5630. return -ENOMEM;
  5631. crtc = priv->crtcs[crtc_id];
  5632. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5633. cur_work->crtc_id = crtc_id;
  5634. cur_work->enable = enable;
  5635. cur_work->priv = priv;
  5636. worker = &priv->event_thread[crtc_id].worker;
  5637. kthread_queue_work(worker, &cur_work->work);
  5638. return 0;
  5639. }
  5640. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5641. {
  5642. struct drm_device *dev = crtc->dev;
  5643. unsigned int pipe = crtc->index;
  5644. struct msm_drm_private *priv = dev->dev_private;
  5645. struct msm_kms *kms = priv->kms;
  5646. if (!kms)
  5647. return -ENXIO;
  5648. DBG("dev=%pK, crtc=%u", dev, pipe);
  5649. return vblank_ctrl_queue_work(priv, pipe, true);
  5650. }
  5651. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5652. {
  5653. struct drm_device *dev = crtc->dev;
  5654. unsigned int pipe = crtc->index;
  5655. struct msm_drm_private *priv = dev->dev_private;
  5656. struct msm_kms *kms = priv->kms;
  5657. if (!kms)
  5658. return;
  5659. DBG("dev=%pK, crtc=%u", dev, pipe);
  5660. vblank_ctrl_queue_work(priv, pipe, false);
  5661. }
  5662. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5663. {
  5664. return _sde_crtc_init_debugfs(crtc);
  5665. }
  5666. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5667. {
  5668. _sde_crtc_destroy_debugfs(crtc);
  5669. }
  5670. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5671. .set_config = drm_atomic_helper_set_config,
  5672. .destroy = sde_crtc_destroy,
  5673. .enable_vblank = sde_crtc_enable_vblank,
  5674. .disable_vblank = sde_crtc_disable_vblank,
  5675. .page_flip = drm_atomic_helper_page_flip,
  5676. .atomic_set_property = sde_crtc_atomic_set_property,
  5677. .atomic_get_property = sde_crtc_atomic_get_property,
  5678. .reset = sde_crtc_reset,
  5679. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5680. .atomic_destroy_state = sde_crtc_destroy_state,
  5681. .late_register = sde_crtc_late_register,
  5682. .early_unregister = sde_crtc_early_unregister,
  5683. };
  5684. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  5685. .set_config = drm_atomic_helper_set_config,
  5686. .destroy = sde_crtc_destroy,
  5687. .enable_vblank = sde_crtc_enable_vblank,
  5688. .disable_vblank = sde_crtc_disable_vblank,
  5689. .page_flip = drm_atomic_helper_page_flip,
  5690. .atomic_set_property = sde_crtc_atomic_set_property,
  5691. .atomic_get_property = sde_crtc_atomic_get_property,
  5692. .reset = sde_crtc_reset,
  5693. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5694. .atomic_destroy_state = sde_crtc_destroy_state,
  5695. .late_register = sde_crtc_late_register,
  5696. .early_unregister = sde_crtc_early_unregister,
  5697. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  5698. .get_vblank_counter = sde_crtc_get_vblank_counter,
  5699. };
  5700. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5701. .mode_fixup = sde_crtc_mode_fixup,
  5702. .disable = sde_crtc_disable,
  5703. .atomic_enable = sde_crtc_enable,
  5704. .atomic_check = sde_crtc_atomic_check,
  5705. .atomic_begin = sde_crtc_atomic_begin,
  5706. .atomic_flush = sde_crtc_atomic_flush,
  5707. };
  5708. static void _sde_crtc_event_cb(struct kthread_work *work)
  5709. {
  5710. struct sde_crtc_event *event;
  5711. struct sde_crtc *sde_crtc;
  5712. unsigned long irq_flags;
  5713. if (!work) {
  5714. SDE_ERROR("invalid work item\n");
  5715. return;
  5716. }
  5717. event = container_of(work, struct sde_crtc_event, kt_work);
  5718. /* set sde_crtc to NULL for static work structures */
  5719. sde_crtc = event->sde_crtc;
  5720. if (!sde_crtc)
  5721. return;
  5722. if (event->cb_func)
  5723. event->cb_func(&sde_crtc->base, event->usr);
  5724. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5725. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5726. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5727. }
  5728. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5729. void (*func)(struct drm_crtc *crtc, void *usr),
  5730. void *usr, bool color_processing_event)
  5731. {
  5732. unsigned long irq_flags;
  5733. struct sde_crtc *sde_crtc;
  5734. struct msm_drm_private *priv;
  5735. struct sde_crtc_event *event = NULL;
  5736. u32 crtc_id;
  5737. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5738. SDE_ERROR("invalid parameters\n");
  5739. return -EINVAL;
  5740. }
  5741. sde_crtc = to_sde_crtc(crtc);
  5742. priv = crtc->dev->dev_private;
  5743. crtc_id = drm_crtc_index(crtc);
  5744. /*
  5745. * Obtain an event struct from the private cache. This event
  5746. * queue may be called from ISR contexts, so use a private
  5747. * cache to avoid calling any memory allocation functions.
  5748. */
  5749. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5750. if (!list_empty(&sde_crtc->event_free_list)) {
  5751. event = list_first_entry(&sde_crtc->event_free_list,
  5752. struct sde_crtc_event, list);
  5753. list_del_init(&event->list);
  5754. }
  5755. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5756. if (!event)
  5757. return -ENOMEM;
  5758. /* populate event node */
  5759. event->sde_crtc = sde_crtc;
  5760. event->cb_func = func;
  5761. event->usr = usr;
  5762. /* queue new event request */
  5763. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5764. if (color_processing_event)
  5765. kthread_queue_work(&priv->pp_event_worker,
  5766. &event->kt_work);
  5767. else
  5768. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5769. &event->kt_work);
  5770. return 0;
  5771. }
  5772. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5773. {
  5774. int i, rc = 0;
  5775. if (!sde_crtc) {
  5776. SDE_ERROR("invalid crtc\n");
  5777. return -EINVAL;
  5778. }
  5779. spin_lock_init(&sde_crtc->event_lock);
  5780. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5781. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5782. list_add_tail(&sde_crtc->event_cache[i].list,
  5783. &sde_crtc->event_free_list);
  5784. return rc;
  5785. }
  5786. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5787. enum sde_crtc_cache_state state,
  5788. bool is_vidmode)
  5789. {
  5790. struct drm_plane *plane;
  5791. struct sde_crtc *sde_crtc;
  5792. struct sde_kms *sde_kms;
  5793. if (!crtc || !crtc->dev)
  5794. return;
  5795. sde_kms = _sde_crtc_get_kms(crtc);
  5796. if (!sde_kms || !sde_kms->catalog) {
  5797. SDE_ERROR("invalid params\n");
  5798. return;
  5799. }
  5800. if (!sde_kms->catalog->syscache_supported) {
  5801. SDE_DEBUG("syscache not supported\n");
  5802. return;
  5803. }
  5804. sde_crtc = to_sde_crtc(crtc);
  5805. if (sde_crtc->cache_state == state)
  5806. return;
  5807. switch (state) {
  5808. case CACHE_STATE_NORMAL:
  5809. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5810. && !is_vidmode)
  5811. return;
  5812. kthread_cancel_delayed_work_sync(
  5813. &sde_crtc->static_cache_read_work);
  5814. break;
  5815. case CACHE_STATE_PRE_CACHE:
  5816. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5817. return;
  5818. break;
  5819. case CACHE_STATE_FRAME_WRITE:
  5820. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5821. return;
  5822. break;
  5823. case CACHE_STATE_FRAME_READ:
  5824. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5825. return;
  5826. break;
  5827. case CACHE_STATE_DISABLED:
  5828. break;
  5829. default:
  5830. return;
  5831. }
  5832. sde_crtc->cache_state = state;
  5833. drm_atomic_crtc_for_each_plane(plane, crtc)
  5834. sde_plane_static_img_control(plane, state);
  5835. }
  5836. /*
  5837. * __sde_crtc_static_cache_read_work - transition to cache read
  5838. */
  5839. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5840. {
  5841. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5842. static_cache_read_work.work);
  5843. struct drm_crtc *crtc = &sde_crtc->base;
  5844. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5845. struct drm_encoder *enc, *drm_enc = NULL;
  5846. struct drm_plane *plane;
  5847. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5848. return;
  5849. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5850. drm_enc = enc;
  5851. if (sde_encoder_in_clone_mode(drm_enc))
  5852. return;
  5853. }
  5854. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5855. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5856. !ctl);
  5857. return;
  5858. }
  5859. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5860. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5861. /* flush only the sys-cache enabled SSPPs */
  5862. if (ctl->ops.clear_pending_flush)
  5863. ctl->ops.clear_pending_flush(ctl);
  5864. drm_atomic_crtc_for_each_plane(plane, crtc)
  5865. sde_plane_ctl_flush(plane, ctl, true);
  5866. /* kickoff encoder and wait for VBLANK */
  5867. sde_encoder_kickoff(drm_enc, false, false);
  5868. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5869. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5870. }
  5871. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5872. {
  5873. struct drm_device *dev;
  5874. struct msm_drm_private *priv;
  5875. struct msm_drm_thread *disp_thread;
  5876. struct sde_crtc *sde_crtc;
  5877. struct sde_crtc_state *cstate;
  5878. u32 msecs_fps = 0;
  5879. if (!crtc)
  5880. return;
  5881. dev = crtc->dev;
  5882. sde_crtc = to_sde_crtc(crtc);
  5883. cstate = to_sde_crtc_state(crtc->state);
  5884. if (!dev || !dev->dev_private || !sde_crtc)
  5885. return;
  5886. priv = dev->dev_private;
  5887. disp_thread = &priv->disp_thread[crtc->index];
  5888. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5889. return;
  5890. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5891. /* Kickoff transition to read state after next vblank */
  5892. kthread_queue_delayed_work(&disp_thread->worker,
  5893. &sde_crtc->static_cache_read_work,
  5894. msecs_to_jiffies(msecs_fps));
  5895. }
  5896. /*
  5897. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5898. */
  5899. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5900. {
  5901. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5902. idle_notify_work.work);
  5903. struct drm_crtc *crtc;
  5904. int ret = 0;
  5905. if (!sde_crtc) {
  5906. SDE_ERROR("invalid sde crtc\n");
  5907. } else {
  5908. crtc = &sde_crtc->base;
  5909. sde_crtc_event_notify(crtc, DRM_EVENT_IDLE_NOTIFY, sizeof(u32), ret);
  5910. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5911. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5912. }
  5913. }
  5914. /* initialize crtc */
  5915. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5916. {
  5917. struct drm_crtc *crtc = NULL;
  5918. struct sde_crtc *sde_crtc = NULL;
  5919. struct msm_drm_private *priv = NULL;
  5920. struct sde_kms *kms = NULL;
  5921. const struct drm_crtc_funcs *crtc_funcs;
  5922. int i, rc;
  5923. priv = dev->dev_private;
  5924. kms = to_sde_kms(priv->kms);
  5925. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5926. if (!sde_crtc)
  5927. return ERR_PTR(-ENOMEM);
  5928. crtc = &sde_crtc->base;
  5929. crtc->dev = dev;
  5930. mutex_init(&sde_crtc->crtc_lock);
  5931. spin_lock_init(&sde_crtc->spin_lock);
  5932. spin_lock_init(&sde_crtc->fevent_spin_lock);
  5933. atomic_set(&sde_crtc->frame_pending, 0);
  5934. sde_crtc->enabled = false;
  5935. /* Below parameters are for fps calculation for sysfs node */
  5936. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5937. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5938. sizeof(ktime_t), GFP_KERNEL);
  5939. if (!sde_crtc->fps_info.time_buf)
  5940. SDE_ERROR("invalid buffer\n");
  5941. else
  5942. memset(sde_crtc->fps_info.time_buf, 0,
  5943. sizeof(*(sde_crtc->fps_info.time_buf)));
  5944. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5945. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5946. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5947. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5948. list_add(&sde_crtc->frame_events[i].list,
  5949. &sde_crtc->frame_event_list);
  5950. kthread_init_work(&sde_crtc->frame_events[i].work,
  5951. sde_crtc_frame_event_work);
  5952. }
  5953. crtc_funcs = kms->catalog->has_precise_vsync_ts ? &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  5954. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  5955. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5956. /* save user friendly CRTC name for later */
  5957. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5958. /* initialize event handling */
  5959. rc = _sde_crtc_init_events(sde_crtc);
  5960. if (rc) {
  5961. drm_crtc_cleanup(crtc);
  5962. kfree(sde_crtc);
  5963. return ERR_PTR(rc);
  5964. }
  5965. /* initialize output fence support */
  5966. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5967. if (IS_ERR(sde_crtc->output_fence)) {
  5968. rc = PTR_ERR(sde_crtc->output_fence);
  5969. SDE_ERROR("failed to init fence, %d\n", rc);
  5970. drm_crtc_cleanup(crtc);
  5971. kfree(sde_crtc);
  5972. return ERR_PTR(rc);
  5973. }
  5974. /* create CRTC properties */
  5975. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5976. priv->crtc_property, sde_crtc->property_data,
  5977. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5978. sizeof(struct sde_crtc_state));
  5979. sde_crtc_install_properties(crtc, kms->catalog);
  5980. /* Install color processing properties */
  5981. sde_cp_crtc_init(crtc);
  5982. sde_cp_crtc_install_properties(crtc);
  5983. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5984. sde_crtc->cur_perf.llcc_active[i] = false;
  5985. sde_crtc->new_perf.llcc_active[i] = false;
  5986. }
  5987. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5988. __sde_crtc_idle_notify_work);
  5989. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5990. __sde_crtc_static_cache_read_work);
  5991. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5992. return crtc;
  5993. }
  5994. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5995. {
  5996. struct sde_crtc *sde_crtc;
  5997. int rc = 0;
  5998. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5999. SDE_ERROR("invalid input param(s)\n");
  6000. rc = -EINVAL;
  6001. goto end;
  6002. }
  6003. sde_crtc = to_sde_crtc(crtc);
  6004. sde_crtc->sysfs_dev = device_create_with_groups(
  6005. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6006. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6007. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6008. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6009. PTR_ERR(sde_crtc->sysfs_dev));
  6010. if (!sde_crtc->sysfs_dev)
  6011. rc = -EINVAL;
  6012. else
  6013. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6014. goto end;
  6015. }
  6016. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6017. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6018. if (!sde_crtc->vsync_event_sf)
  6019. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6020. crtc->base.id);
  6021. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6022. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6023. if (!sde_crtc->retire_frame_event_sf)
  6024. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6025. crtc->base.id);
  6026. end:
  6027. return rc;
  6028. }
  6029. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6030. struct drm_crtc *crtc_drm, u32 event)
  6031. {
  6032. struct sde_crtc *crtc = NULL;
  6033. struct sde_crtc_irq_info *node;
  6034. unsigned long flags;
  6035. bool found = false;
  6036. int ret, i = 0;
  6037. bool add_event = false;
  6038. crtc = to_sde_crtc(crtc_drm);
  6039. spin_lock_irqsave(&crtc->spin_lock, flags);
  6040. list_for_each_entry(node, &crtc->user_event_list, list) {
  6041. if (node->event == event) {
  6042. found = true;
  6043. break;
  6044. }
  6045. }
  6046. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6047. /* event already enabled */
  6048. if (found)
  6049. return 0;
  6050. node = NULL;
  6051. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6052. if (custom_events[i].event == event &&
  6053. custom_events[i].func) {
  6054. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6055. if (!node)
  6056. return -ENOMEM;
  6057. INIT_LIST_HEAD(&node->list);
  6058. INIT_LIST_HEAD(&node->irq.list);
  6059. node->func = custom_events[i].func;
  6060. node->event = event;
  6061. node->state = IRQ_NOINIT;
  6062. spin_lock_init(&node->state_lock);
  6063. break;
  6064. }
  6065. }
  6066. if (!node) {
  6067. SDE_ERROR("unsupported event %x\n", event);
  6068. return -EINVAL;
  6069. }
  6070. ret = 0;
  6071. if (crtc_drm->enabled) {
  6072. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6073. if (ret < 0) {
  6074. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6075. kfree(node);
  6076. return ret;
  6077. }
  6078. INIT_LIST_HEAD(&node->irq.list);
  6079. mutex_lock(&crtc->crtc_lock);
  6080. ret = node->func(crtc_drm, true, &node->irq);
  6081. if (!ret) {
  6082. spin_lock_irqsave(&crtc->spin_lock, flags);
  6083. list_add_tail(&node->list, &crtc->user_event_list);
  6084. add_event = true;
  6085. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6086. }
  6087. mutex_unlock(&crtc->crtc_lock);
  6088. pm_runtime_put_sync(crtc_drm->dev->dev);
  6089. }
  6090. if (add_event)
  6091. return 0;
  6092. if (!ret) {
  6093. spin_lock_irqsave(&crtc->spin_lock, flags);
  6094. list_add_tail(&node->list, &crtc->user_event_list);
  6095. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6096. } else {
  6097. kfree(node);
  6098. }
  6099. return ret;
  6100. }
  6101. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6102. struct drm_crtc *crtc_drm, u32 event)
  6103. {
  6104. struct sde_crtc *crtc = NULL;
  6105. struct sde_crtc_irq_info *node = NULL;
  6106. unsigned long flags;
  6107. bool found = false;
  6108. int ret;
  6109. crtc = to_sde_crtc(crtc_drm);
  6110. spin_lock_irqsave(&crtc->spin_lock, flags);
  6111. list_for_each_entry(node, &crtc->user_event_list, list) {
  6112. if (node->event == event) {
  6113. list_del_init(&node->list);
  6114. found = true;
  6115. break;
  6116. }
  6117. }
  6118. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6119. /* event already disabled */
  6120. if (!found)
  6121. return 0;
  6122. /**
  6123. * crtc is disabled interrupts are cleared remove from the list,
  6124. * no need to disable/de-register.
  6125. */
  6126. if (!crtc_drm->enabled) {
  6127. kfree(node);
  6128. return 0;
  6129. }
  6130. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6131. if (ret < 0) {
  6132. SDE_ERROR("failed to enable power resource %d\n", ret);
  6133. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6134. kfree(node);
  6135. return ret;
  6136. }
  6137. ret = node->func(crtc_drm, false, &node->irq);
  6138. if (ret) {
  6139. spin_lock_irqsave(&crtc->spin_lock, flags);
  6140. list_add_tail(&node->list, &crtc->user_event_list);
  6141. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6142. } else {
  6143. kfree(node);
  6144. }
  6145. pm_runtime_put_sync(crtc_drm->dev->dev);
  6146. return ret;
  6147. }
  6148. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6149. struct drm_crtc *crtc_drm, u32 event, bool en)
  6150. {
  6151. struct sde_crtc *crtc = NULL;
  6152. int ret;
  6153. crtc = to_sde_crtc(crtc_drm);
  6154. if (!crtc || !kms || !kms->dev) {
  6155. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6156. kms, ((kms) ? (kms->dev) : NULL));
  6157. return -EINVAL;
  6158. }
  6159. if (en)
  6160. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6161. else
  6162. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6163. return ret;
  6164. }
  6165. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6166. bool en, struct sde_irq_callback *irq)
  6167. {
  6168. return 0;
  6169. }
  6170. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6171. struct sde_irq_callback *noirq)
  6172. {
  6173. /*
  6174. * IRQ object noirq is not being used here since there is
  6175. * no crtc irq from pm event.
  6176. */
  6177. return 0;
  6178. }
  6179. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6180. bool en, struct sde_irq_callback *irq)
  6181. {
  6182. return 0;
  6183. }
  6184. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6185. bool en, struct sde_irq_callback *irq)
  6186. {
  6187. return 0;
  6188. }
  6189. /**
  6190. * sde_crtc_update_cont_splash_settings - update mixer settings
  6191. * and initial clk during device bootup for cont_splash use case
  6192. * @crtc: Pointer to drm crtc structure
  6193. */
  6194. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6195. {
  6196. struct sde_kms *kms = NULL;
  6197. struct msm_drm_private *priv;
  6198. struct sde_crtc *sde_crtc;
  6199. u64 rate;
  6200. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6201. SDE_ERROR("invalid crtc\n");
  6202. return;
  6203. }
  6204. priv = crtc->dev->dev_private;
  6205. kms = to_sde_kms(priv->kms);
  6206. if (!kms || !kms->catalog) {
  6207. SDE_ERROR("invalid parameters\n");
  6208. return;
  6209. }
  6210. _sde_crtc_setup_mixers(crtc);
  6211. sde_cp_crtc_refresh_status_properties(crtc);
  6212. crtc->enabled = true;
  6213. /* update core clk value for initial state with cont-splash */
  6214. sde_crtc = to_sde_crtc(crtc);
  6215. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6216. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6217. rate : kms->perf.max_core_clk_rate;
  6218. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6219. }
  6220. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6221. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6222. {
  6223. struct sde_lm_cfg *lm;
  6224. char feature_name[256];
  6225. u32 version;
  6226. if (!catalog->mixer_count)
  6227. return;
  6228. lm = &catalog->mixer[0];
  6229. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6230. return;
  6231. version = lm->sblk->nlayer.version >> 16;
  6232. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6233. switch (version) {
  6234. case 1:
  6235. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6236. msm_property_install_volatile_range(&sde_crtc->property_info,
  6237. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6238. break;
  6239. default:
  6240. SDE_ERROR("unsupported noise layer version %d\n", version);
  6241. break;
  6242. }
  6243. }
  6244. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6245. struct sde_crtc_state *cstate,
  6246. void __user *usr_ptr)
  6247. {
  6248. int ret;
  6249. if (!sde_crtc || !cstate) {
  6250. SDE_ERROR("invalid sde_crtc/state\n");
  6251. return -EINVAL;
  6252. }
  6253. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6254. if (!usr_ptr) {
  6255. SDE_DEBUG("noise layer removed\n");
  6256. cstate->noise_layer_en = false;
  6257. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6258. return 0;
  6259. }
  6260. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6261. sizeof(cstate->layer_cfg));
  6262. if (ret) {
  6263. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6264. return -EFAULT;
  6265. }
  6266. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6267. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6268. !cstate->layer_cfg.attn_factor ||
  6269. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6270. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6271. !cstate->layer_cfg.alpha_noise ||
  6272. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6273. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6274. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6275. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6276. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6277. return -EINVAL;
  6278. }
  6279. cstate->noise_layer_en = true;
  6280. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6281. return 0;
  6282. }
  6283. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6284. struct drm_crtc_state *state)
  6285. {
  6286. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6287. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6288. struct sde_hw_mixer *lm;
  6289. int i;
  6290. struct sde_hw_noise_layer_cfg cfg;
  6291. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6292. return;
  6293. cfg.flags = cstate->layer_cfg.flags;
  6294. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6295. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6296. cfg.strength = cstate->layer_cfg.strength;
  6297. cfg.zposn = cstate->layer_cfg.zposn;
  6298. cfg.zposattn = cstate->layer_cfg.zposattn;
  6299. for (i = 0; i < scrtc->num_mixers; i++) {
  6300. lm = scrtc->mixers[i].hw_lm;
  6301. if (!lm->ops.setup_noise_layer)
  6302. break;
  6303. if (!cstate->noise_layer_en)
  6304. lm->ops.setup_noise_layer(lm, NULL);
  6305. else
  6306. lm->ops.setup_noise_layer(lm, &cfg);
  6307. }
  6308. if (!cstate->noise_layer_en)
  6309. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6310. }
  6311. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6312. {
  6313. sde_cp_disable_features(crtc);
  6314. }