dp_ctrl.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include "dp_ctrl.h"
  10. #include "dp_debug.h"
  11. #include "sde_dbg.h"
  12. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  13. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  14. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  15. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  16. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  17. /* dp state ctrl */
  18. #define ST_TRAIN_PATTERN_1 BIT(0)
  19. #define ST_TRAIN_PATTERN_2 BIT(1)
  20. #define ST_TRAIN_PATTERN_3 BIT(2)
  21. #define ST_TRAIN_PATTERN_4 BIT(3)
  22. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  23. #define ST_PRBS7 BIT(5)
  24. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  25. #define ST_SEND_VIDEO BIT(7)
  26. #define ST_PUSH_IDLE BIT(8)
  27. #define MST_DP0_PUSH_VCPF BIT(12)
  28. #define MST_DP0_FORCE_VCPF BIT(13)
  29. #define MST_DP1_PUSH_VCPF BIT(14)
  30. #define MST_DP1_FORCE_VCPF BIT(15)
  31. #define MR_LINK_TRAINING1 0x8
  32. #define MR_LINK_SYMBOL_ERM 0x80
  33. #define MR_LINK_PRBS7 0x100
  34. #define MR_LINK_CUSTOM80 0x200
  35. #define MR_LINK_TRAINING4 0x40
  36. #define DP_MAX_LANES 4
  37. struct dp_mst_ch_slot_info {
  38. u32 start_slot;
  39. u32 tot_slots;
  40. };
  41. struct dp_mst_channel_info {
  42. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  43. };
  44. struct dp_ctrl_private {
  45. struct dp_ctrl dp_ctrl;
  46. struct device *dev;
  47. struct dp_aux *aux;
  48. struct dp_panel *panel;
  49. struct dp_link *link;
  50. struct dp_power *power;
  51. struct dp_parser *parser;
  52. struct dp_catalog_ctrl *catalog;
  53. struct dp_pll *pll;
  54. struct completion idle_comp;
  55. struct completion video_comp;
  56. bool orientation;
  57. bool power_on;
  58. bool mst_mode;
  59. bool fec_mode;
  60. bool dsc_mode;
  61. bool sim_mode;
  62. atomic_t aborted;
  63. u8 initial_lane_count;
  64. u8 initial_bw_code;
  65. u32 vic;
  66. u32 stream_count;
  67. u32 training_2_pattern;
  68. struct dp_mst_channel_info mst_ch_info;
  69. };
  70. enum notification_status {
  71. NOTIFY_UNKNOWN,
  72. NOTIFY_CONNECT,
  73. NOTIFY_DISCONNECT,
  74. NOTIFY_CONNECT_IRQ_HPD,
  75. NOTIFY_DISCONNECT_IRQ_HPD,
  76. };
  77. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  78. {
  79. complete(&ctrl->idle_comp);
  80. }
  81. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  82. {
  83. complete(&ctrl->video_comp);
  84. }
  85. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl, bool abort)
  86. {
  87. struct dp_ctrl_private *ctrl;
  88. if (!dp_ctrl) {
  89. DP_ERR("Invalid input data\n");
  90. return;
  91. }
  92. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  93. atomic_set(&ctrl->aborted, abort);
  94. }
  95. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  96. {
  97. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  98. }
  99. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  100. enum dp_stream_id strm)
  101. {
  102. int const idle_pattern_completion_timeout_ms = HZ / 10;
  103. u32 state = 0x0;
  104. if (!ctrl->power_on)
  105. return;
  106. if (!ctrl->mst_mode) {
  107. state = ST_PUSH_IDLE;
  108. goto trigger_idle;
  109. }
  110. if (strm >= DP_STREAM_MAX) {
  111. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  112. return;
  113. }
  114. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  115. trigger_idle:
  116. reinit_completion(&ctrl->idle_comp);
  117. dp_ctrl_state_ctrl(ctrl, state);
  118. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  119. idle_pattern_completion_timeout_ms))
  120. DP_WARN("time out\n");
  121. else
  122. DP_DEBUG("mainlink off done\n");
  123. }
  124. /**
  125. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  126. * @ctrl: Display Port Driver data
  127. * @enable: enable or disable DP transmitter
  128. *
  129. * Configures the DP transmitter source params including details such as lane
  130. * configuration, output format and sink/panel timing information.
  131. */
  132. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  133. bool enable)
  134. {
  135. if (!ctrl->power->clk_status(ctrl->power, DP_LINK_PM)) {
  136. DP_WARN("DP link clocks are off\n");
  137. return;
  138. }
  139. if (!ctrl->power->clk_status(ctrl->power, DP_CORE_PM)) {
  140. DP_WARN("DP core clocks are off\n");
  141. return;
  142. }
  143. if (enable) {
  144. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  145. ctrl->parser->l_map);
  146. ctrl->catalog->lane_pnswap(ctrl->catalog,
  147. ctrl->parser->l_pnswap);
  148. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  149. ctrl->catalog->config_ctrl(ctrl->catalog,
  150. ctrl->link->link_params.lane_count);
  151. ctrl->catalog->mainlink_levels(ctrl->catalog,
  152. ctrl->link->link_params.lane_count);
  153. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  154. } else {
  155. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  156. }
  157. }
  158. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  159. {
  160. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  161. DP_WARN("SEND_VIDEO time out\n");
  162. else
  163. DP_DEBUG("SEND_VIDEO triggered\n");
  164. }
  165. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  166. {
  167. int i, ret;
  168. u8 buf[DP_MAX_LANES];
  169. u8 v_level = ctrl->link->phy_params.v_level;
  170. u8 p_level = ctrl->link->phy_params.p_level;
  171. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  172. u32 max_level_reached = 0;
  173. if (v_level == ctrl->link->phy_params.max_v_level) {
  174. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  175. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  176. }
  177. if (p_level == ctrl->link->phy_params.max_p_level) {
  178. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  179. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  180. }
  181. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  182. for (i = 0; i < size; i++)
  183. buf[i] = v_level | p_level | max_level_reached;
  184. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  185. size, v_level, p_level);
  186. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  187. DP_TRAINING_LANE0_SET, buf, size);
  188. return ret <= 0 ? -EINVAL : 0;
  189. }
  190. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  191. {
  192. struct dp_link *link = ctrl->link;
  193. bool high = false;
  194. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  195. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  196. high = true;
  197. ctrl->catalog->update_vx_px(ctrl->catalog,
  198. link->phy_params.v_level, link->phy_params.p_level, high);
  199. }
  200. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  201. {
  202. u8 buf = pattern;
  203. int ret;
  204. DP_DEBUG("sink: pattern=%x\n", pattern);
  205. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  206. buf |= DP_LINK_SCRAMBLING_DISABLE;
  207. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  208. DP_TRAINING_PATTERN_SET, buf);
  209. return ret <= 0 ? -EINVAL : 0;
  210. }
  211. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  212. u8 *link_status)
  213. {
  214. int ret = 0, len;
  215. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  216. u32 link_status_read_max_retries = 100;
  217. while (--link_status_read_max_retries) {
  218. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  219. link_status);
  220. if (len != DP_LINK_STATUS_SIZE) {
  221. DP_ERR("DP link status read failed, err: %d\n", len);
  222. ret = len;
  223. break;
  224. }
  225. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  226. break;
  227. }
  228. return ret;
  229. }
  230. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  231. {
  232. int ret = -EAGAIN;
  233. u8 lanes = ctrl->link->link_params.lane_count;
  234. if (ctrl->panel->link_info.revision != 0x14)
  235. return -EINVAL;
  236. switch (lanes) {
  237. case 4:
  238. ctrl->link->link_params.lane_count = 2;
  239. break;
  240. case 2:
  241. ctrl->link->link_params.lane_count = 1;
  242. break;
  243. default:
  244. if (lanes != ctrl->initial_lane_count)
  245. ret = -EINVAL;
  246. break;
  247. }
  248. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  249. return ret;
  250. }
  251. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  252. {
  253. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  254. }
  255. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  256. u8 *link_status)
  257. {
  258. u8 lane, count = 0;
  259. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  260. if (link_status[lane / 2] & (1 << (lane * 4)))
  261. count++;
  262. else
  263. break;
  264. }
  265. return count;
  266. }
  267. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  268. {
  269. int tries, old_v_level, ret = -EINVAL;
  270. u8 link_status[DP_LINK_STATUS_SIZE];
  271. u8 pattern = 0;
  272. int const maximum_retries = 5;
  273. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  274. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  275. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  276. if (ctrl->sim_mode) {
  277. DP_DEBUG("simulation enabled, skip clock recovery\n");
  278. ret = 0;
  279. goto skip_training;
  280. }
  281. dp_ctrl_state_ctrl(ctrl, 0);
  282. /* Make sure to clear the current pattern before starting a new one */
  283. wmb();
  284. tries = 0;
  285. old_v_level = ctrl->link->phy_params.v_level;
  286. while (!atomic_read(&ctrl->aborted)) {
  287. /* update hardware with current swing/pre-emp values */
  288. dp_ctrl_update_hw_vx_px(ctrl);
  289. if (!pattern) {
  290. pattern = DP_TRAINING_PATTERN_1;
  291. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  292. /* update sink with current settings */
  293. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  294. if (ret)
  295. break;
  296. }
  297. ret = dp_ctrl_update_sink_vx_px(ctrl);
  298. if (ret)
  299. break;
  300. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  301. ret = dp_ctrl_read_link_status(ctrl, link_status);
  302. if (ret)
  303. break;
  304. if (!drm_dp_clock_recovery_ok(link_status,
  305. ctrl->link->link_params.lane_count))
  306. ret = -EINVAL;
  307. else
  308. break;
  309. if (ctrl->link->phy_params.v_level == ctrl->link->phy_params.max_v_level) {
  310. pr_err_ratelimited("max v_level reached\n");
  311. break;
  312. }
  313. if (old_v_level == ctrl->link->phy_params.v_level) {
  314. if (++tries >= maximum_retries) {
  315. DP_ERR("max tries reached\n");
  316. ret = -ETIMEDOUT;
  317. break;
  318. }
  319. } else {
  320. tries = 0;
  321. old_v_level = ctrl->link->phy_params.v_level;
  322. }
  323. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  324. ctrl->link->adjust_levels(ctrl->link, link_status);
  325. }
  326. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  327. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  328. if (active_lanes) {
  329. ctrl->link->link_params.lane_count = active_lanes;
  330. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  331. /* retry with new settings */
  332. ret = -EAGAIN;
  333. }
  334. }
  335. skip_training:
  336. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  337. if (ret)
  338. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  339. else
  340. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  341. return ret;
  342. }
  343. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  344. {
  345. int ret = 0;
  346. if (!ctrl)
  347. return -EINVAL;
  348. switch (ctrl->link->link_params.bw_code) {
  349. case DP_LINK_BW_8_1:
  350. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  351. break;
  352. case DP_LINK_BW_5_4:
  353. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  354. break;
  355. case DP_LINK_BW_2_7:
  356. case DP_LINK_BW_1_62:
  357. default:
  358. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  359. break;
  360. }
  361. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  362. return ret;
  363. }
  364. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  365. {
  366. dp_ctrl_update_sink_pattern(ctrl, 0);
  367. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  368. }
  369. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  370. {
  371. int tries = 0, ret = -EINVAL;
  372. u8 dpcd_pattern, pattern = 0;
  373. int const maximum_retries = 5;
  374. u8 link_status[DP_LINK_STATUS_SIZE];
  375. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  376. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  377. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  378. if (ctrl->sim_mode) {
  379. DP_DEBUG("simulation enabled, skip channel equalization\n");
  380. ret = 0;
  381. goto skip_training;
  382. }
  383. dp_ctrl_state_ctrl(ctrl, 0);
  384. /* Make sure to clear the current pattern before starting a new one */
  385. wmb();
  386. dpcd_pattern = ctrl->training_2_pattern;
  387. while (!atomic_read(&ctrl->aborted)) {
  388. /* update hardware with current swing/pre-emp values */
  389. dp_ctrl_update_hw_vx_px(ctrl);
  390. if (!pattern) {
  391. pattern = dpcd_pattern;
  392. /* program hw to send pattern */
  393. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  394. /* update sink with current pattern */
  395. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  396. if (ret)
  397. break;
  398. }
  399. ret = dp_ctrl_update_sink_vx_px(ctrl);
  400. if (ret)
  401. break;
  402. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  403. ret = dp_ctrl_read_link_status(ctrl, link_status);
  404. if (ret)
  405. break;
  406. /* check if CR bits still remain set */
  407. if (!drm_dp_clock_recovery_ok(link_status,
  408. ctrl->link->link_params.lane_count)) {
  409. ret = -EINVAL;
  410. break;
  411. }
  412. if (!drm_dp_channel_eq_ok(link_status,
  413. ctrl->link->link_params.lane_count))
  414. ret = -EINVAL;
  415. else
  416. break;
  417. if (tries >= maximum_retries) {
  418. ret = dp_ctrl_lane_count_down_shift(ctrl);
  419. break;
  420. }
  421. tries++;
  422. ctrl->link->adjust_levels(ctrl->link, link_status);
  423. }
  424. skip_training:
  425. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  426. if (ret)
  427. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  428. else
  429. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  430. return ret;
  431. }
  432. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  433. {
  434. int ret = 0;
  435. u8 const encoding = 0x1, downspread = 0x00;
  436. struct drm_dp_link link_info = {0};
  437. ctrl->link->phy_params.p_level = 0;
  438. ctrl->link->phy_params.v_level = 0;
  439. link_info.num_lanes = ctrl->link->link_params.lane_count;
  440. link_info.rate = drm_dp_bw_code_to_link_rate(
  441. ctrl->link->link_params.bw_code);
  442. link_info.capabilities = ctrl->panel->link_info.capabilities;
  443. ret = dp_link_configure(ctrl->aux->drm_aux, &link_info);
  444. if (ret)
  445. goto end;
  446. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  447. DP_DOWNSPREAD_CTRL, downspread);
  448. if (ret <= 0) {
  449. ret = -EINVAL;
  450. goto end;
  451. }
  452. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  453. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  454. if (ret <= 0) {
  455. ret = -EINVAL;
  456. goto end;
  457. }
  458. ret = dp_ctrl_link_training_1(ctrl);
  459. if (ret) {
  460. DP_ERR("link training #1 failed\n");
  461. goto end;
  462. }
  463. /* print success info as this is a result of user initiated action */
  464. DP_INFO("link training #1 successful\n");
  465. ret = dp_ctrl_link_training_2(ctrl);
  466. if (ret) {
  467. DP_ERR("link training #2 failed\n");
  468. goto end;
  469. }
  470. /* print success info as this is a result of user initiated action */
  471. DP_INFO("link training #2 successful\n");
  472. end:
  473. dp_ctrl_state_ctrl(ctrl, 0);
  474. /* Make sure to clear the current pattern before starting a new one */
  475. wmb();
  476. dp_ctrl_clear_training_pattern(ctrl);
  477. return ret;
  478. }
  479. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  480. {
  481. int ret = 0;
  482. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  483. goto end;
  484. /*
  485. * As part of previous calls, DP controller state might have
  486. * transitioned to PUSH_IDLE. In order to start transmitting a link
  487. * training pattern, we have to first to a DP software reset.
  488. */
  489. ctrl->catalog->reset(ctrl->catalog);
  490. if (ctrl->fec_mode)
  491. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  492. 0x01);
  493. ret = dp_ctrl_link_train(ctrl);
  494. end:
  495. return ret;
  496. }
  497. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  498. char *name, enum dp_pm_type clk_type, u32 rate)
  499. {
  500. u32 num = ctrl->parser->mp[clk_type].num_clk;
  501. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  502. while (num && strcmp(cfg->clk_name, name)) {
  503. num--;
  504. cfg++;
  505. }
  506. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  507. if (num)
  508. cfg->rate = rate;
  509. else
  510. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  511. }
  512. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  513. {
  514. int ret = 0;
  515. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  516. enum dp_pm_type type = DP_LINK_PM;
  517. DP_DEBUG("rate=%d\n", rate);
  518. dp_ctrl_set_clock_rate(ctrl, "link_clk_src", type, rate);
  519. if (ctrl->pll->pll_cfg) {
  520. ret = ctrl->pll->pll_cfg(ctrl->pll, rate);
  521. if (ret < 0) {
  522. DP_ERR("DP pll cfg failed\n");
  523. return ret;
  524. }
  525. }
  526. if (ctrl->pll->pll_prepare) {
  527. ret = ctrl->pll->pll_prepare(ctrl->pll);
  528. if (ret < 0) {
  529. DP_ERR("DP pll prepare failed\n");
  530. return ret;
  531. }
  532. }
  533. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  534. if (ret) {
  535. DP_ERR("Unabled to start link clocks\n");
  536. ret = -EINVAL;
  537. }
  538. return ret;
  539. }
  540. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  541. {
  542. int rc = 0;
  543. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  544. if (ctrl->pll->pll_unprepare) {
  545. rc = ctrl->pll->pll_unprepare(ctrl->pll);
  546. if (rc < 0)
  547. DP_ERR("pll unprepare failed\n");
  548. }
  549. }
  550. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  551. bool downgrade)
  552. {
  553. u32 pattern;
  554. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  555. pattern = DP_TRAINING_PATTERN_4;
  556. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  557. pattern = DP_TRAINING_PATTERN_3;
  558. else
  559. pattern = DP_TRAINING_PATTERN_2;
  560. if (!downgrade)
  561. goto end;
  562. switch (pattern) {
  563. case DP_TRAINING_PATTERN_4:
  564. pattern = DP_TRAINING_PATTERN_3;
  565. break;
  566. case DP_TRAINING_PATTERN_3:
  567. pattern = DP_TRAINING_PATTERN_2;
  568. break;
  569. default:
  570. break;
  571. }
  572. end:
  573. ctrl->training_2_pattern = pattern;
  574. }
  575. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  576. {
  577. int rc = -EINVAL;
  578. bool downgrade = false;
  579. u32 link_train_max_retries = 100;
  580. struct dp_catalog_ctrl *catalog;
  581. struct dp_link_params *link_params;
  582. catalog = ctrl->catalog;
  583. link_params = &ctrl->link->link_params;
  584. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  585. link_params->lane_count);
  586. while (1) {
  587. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  588. link_params->bw_code, link_params->lane_count);
  589. rc = dp_ctrl_enable_link_clock(ctrl);
  590. if (rc)
  591. break;
  592. ctrl->catalog->late_phy_init(ctrl->catalog,
  593. ctrl->link->link_params.lane_count,
  594. ctrl->orientation);
  595. dp_ctrl_configure_source_link_params(ctrl, true);
  596. if (!(--link_train_max_retries % 10)) {
  597. struct dp_link_params *link = &ctrl->link->link_params;
  598. link->lane_count = ctrl->initial_lane_count;
  599. link->bw_code = ctrl->initial_bw_code;
  600. downgrade = true;
  601. }
  602. dp_ctrl_select_training_pattern(ctrl, downgrade);
  603. rc = dp_ctrl_setup_main_link(ctrl);
  604. if (!rc)
  605. break;
  606. /*
  607. * Shallow means link training failure is not important.
  608. * If it fails, we still keep the link clocks on.
  609. * In this mode, the system expects DP to be up
  610. * even though the cable is removed. Disconnect interrupt
  611. * will eventually trigger and shutdown DP.
  612. */
  613. if (shallow) {
  614. rc = 0;
  615. break;
  616. }
  617. if (!link_train_max_retries || atomic_read(&ctrl->aborted)) {
  618. dp_ctrl_disable_link_clock(ctrl);
  619. break;
  620. }
  621. if (rc != -EAGAIN)
  622. dp_ctrl_link_rate_down_shift(ctrl);
  623. dp_ctrl_configure_source_link_params(ctrl, false);
  624. dp_ctrl_disable_link_clock(ctrl);
  625. /* hw recommended delays before retrying link training */
  626. msleep(20);
  627. }
  628. return rc;
  629. }
  630. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  631. struct dp_panel *dp_panel)
  632. {
  633. int ret = 0;
  634. u32 pclk;
  635. enum dp_pm_type clk_type;
  636. char clk_name[32] = "";
  637. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  638. dp_panel->stream_id);
  639. if (ret)
  640. return ret;
  641. if (dp_panel->stream_id == DP_STREAM_0) {
  642. clk_type = DP_STREAM0_PM;
  643. strlcpy(clk_name, "strm0_pixel_clk", 32);
  644. } else if (dp_panel->stream_id == DP_STREAM_1) {
  645. clk_type = DP_STREAM1_PM;
  646. strlcpy(clk_name, "strm1_pixel_clk", 32);
  647. } else {
  648. DP_ERR("Invalid stream:%d for clk enable\n",
  649. dp_panel->stream_id);
  650. return -EINVAL;
  651. }
  652. pclk = dp_panel->pinfo.widebus_en ?
  653. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  654. (dp_panel->pinfo.pixel_clk_khz);
  655. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  656. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  657. if (ret) {
  658. DP_ERR("Unabled to start stream:%d clocks\n",
  659. dp_panel->stream_id);
  660. ret = -EINVAL;
  661. }
  662. return ret;
  663. }
  664. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  665. struct dp_panel *dp_panel)
  666. {
  667. int ret = 0;
  668. if (dp_panel->stream_id == DP_STREAM_0) {
  669. return ctrl->power->clk_enable(ctrl->power,
  670. DP_STREAM0_PM, false);
  671. } else if (dp_panel->stream_id == DP_STREAM_1) {
  672. return ctrl->power->clk_enable(ctrl->power,
  673. DP_STREAM1_PM, false);
  674. } else {
  675. DP_ERR("Invalid stream:%d for clk disable\n",
  676. dp_panel->stream_id);
  677. ret = -EINVAL;
  678. }
  679. return ret;
  680. }
  681. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  682. {
  683. struct dp_ctrl_private *ctrl;
  684. struct dp_catalog_ctrl *catalog;
  685. if (!dp_ctrl) {
  686. DP_ERR("Invalid input data\n");
  687. return -EINVAL;
  688. }
  689. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  690. ctrl->orientation = flip;
  691. catalog = ctrl->catalog;
  692. if (reset) {
  693. catalog->usb_reset(ctrl->catalog, flip);
  694. catalog->phy_reset(ctrl->catalog);
  695. }
  696. catalog->enable_irq(ctrl->catalog, true);
  697. atomic_set(&ctrl->aborted, 0);
  698. return 0;
  699. }
  700. /**
  701. * dp_ctrl_host_deinit() - Uninitialize DP controller
  702. * @ctrl: Display Port Driver data
  703. *
  704. * Perform required steps to uninitialize DP controller
  705. * and its resources.
  706. */
  707. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  708. {
  709. struct dp_ctrl_private *ctrl;
  710. if (!dp_ctrl) {
  711. DP_ERR("Invalid input data\n");
  712. return;
  713. }
  714. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  715. ctrl->catalog->enable_irq(ctrl->catalog, false);
  716. DP_DEBUG("Host deinitialized successfully\n");
  717. }
  718. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  719. {
  720. reinit_completion(&ctrl->video_comp);
  721. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  722. }
  723. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  724. {
  725. int ret = 0;
  726. struct dp_ctrl_private *ctrl;
  727. if (!dp_ctrl) {
  728. DP_ERR("Invalid input data\n");
  729. return -EINVAL;
  730. }
  731. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  732. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  733. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  734. if (!ctrl->power_on) {
  735. DP_ERR("ctrl off\n");
  736. ret = -EINVAL;
  737. goto end;
  738. }
  739. if (atomic_read(&ctrl->aborted))
  740. goto end;
  741. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  742. ret = dp_ctrl_setup_main_link(ctrl);
  743. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  744. if (ret) {
  745. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  746. goto end;
  747. }
  748. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  749. if (ctrl->stream_count) {
  750. dp_ctrl_send_video(ctrl);
  751. dp_ctrl_wait4video_ready(ctrl);
  752. }
  753. end:
  754. return ret;
  755. }
  756. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  757. {
  758. int ret = 0;
  759. struct dp_ctrl_private *ctrl;
  760. if (!dp_ctrl) {
  761. DP_ERR("Invalid input data\n");
  762. return;
  763. }
  764. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  765. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  766. DP_DEBUG("no test pattern selected by sink\n");
  767. return;
  768. }
  769. DP_DEBUG("start\n");
  770. /*
  771. * The global reset will need DP link ralated clocks to be
  772. * running. Add the global reset just before disabling the
  773. * link clocks and core clocks.
  774. */
  775. ctrl->catalog->reset(ctrl->catalog);
  776. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  777. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  778. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  779. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  780. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  781. ctrl->fec_mode, ctrl->dsc_mode, false);
  782. if (ret)
  783. DP_ERR("failed to enable DP controller\n");
  784. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  785. DP_DEBUG("end\n");
  786. }
  787. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  788. {
  789. bool success = false;
  790. u32 pattern_sent = 0x0;
  791. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  792. dp_ctrl_update_hw_vx_px(ctrl);
  793. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  794. dp_ctrl_update_sink_vx_px(ctrl);
  795. ctrl->link->send_test_response(ctrl->link);
  796. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  797. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  798. dp_link_get_phy_test_pattern(pattern_requested),
  799. pattern_sent);
  800. switch (pattern_sent) {
  801. case MR_LINK_TRAINING1:
  802. if (pattern_requested == DP_PHY_TEST_PATTERN_D10_2)
  803. success = true;
  804. break;
  805. case MR_LINK_SYMBOL_ERM:
  806. if ((pattern_requested == DP_PHY_TEST_PATTERN_ERROR_COUNT)
  807. || (pattern_requested == DP_PHY_TEST_PATTERN_CP2520))
  808. success = true;
  809. break;
  810. case MR_LINK_PRBS7:
  811. if (pattern_requested == DP_PHY_TEST_PATTERN_PRBS7)
  812. success = true;
  813. break;
  814. case MR_LINK_CUSTOM80:
  815. if (pattern_requested == DP_PHY_TEST_PATTERN_80BIT_CUSTOM)
  816. success = true;
  817. break;
  818. case MR_LINK_TRAINING4:
  819. if (pattern_requested == DP_PHY_TEST_PATTERN_CP2520_3)
  820. success = true;
  821. break;
  822. default:
  823. success = false;
  824. break;
  825. }
  826. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  827. dp_link_get_phy_test_pattern(pattern_requested));
  828. }
  829. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  830. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  831. {
  832. u64 min_slot_cnt, max_slot_cnt;
  833. u64 raw_target_sc, target_sc_fixp;
  834. u64 ts_denom, ts_enum, ts_int;
  835. u64 pclk = panel->pinfo.pixel_clk_khz;
  836. u64 lclk = 0;
  837. u64 lanes = ctrl->link->link_params.lane_count;
  838. u64 bpp = panel->pinfo.bpp;
  839. u64 pbn = panel->pbn;
  840. u64 numerator, denominator, temp, temp1, temp2;
  841. u32 x_int = 0, y_frac_enum = 0;
  842. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  843. lclk = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  844. if (panel->pinfo.comp_info.comp_ratio > 1)
  845. bpp = DSC_BPP(panel->pinfo.comp_info.dsc_info.config);
  846. /* min_slot_cnt */
  847. numerator = pclk * bpp * 64 * 1000;
  848. denominator = lclk * lanes * 8 * 1000;
  849. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  850. /* max_slot_cnt */
  851. numerator = pbn * 54 * 1000;
  852. denominator = lclk * lanes;
  853. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  854. /* raw_target_sc */
  855. numerator = max_slot_cnt + min_slot_cnt;
  856. denominator = drm_fixp_from_fraction(2, 1);
  857. raw_target_sc = drm_fixp_div(numerator, denominator);
  858. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  859. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  860. /* apply fec and dsc overhead factor */
  861. if (panel->pinfo.dsc_overhead_fp)
  862. raw_target_sc = drm_fixp_mul(raw_target_sc,
  863. panel->pinfo.dsc_overhead_fp);
  864. if (panel->fec_overhead_fp)
  865. raw_target_sc = drm_fixp_mul(raw_target_sc,
  866. panel->fec_overhead_fp);
  867. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  868. /* target_sc */
  869. temp = drm_fixp_from_fraction(256 * lanes, 1);
  870. numerator = drm_fixp_mul(raw_target_sc, temp);
  871. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  872. target_sc_fixp = drm_fixp_div(numerator, denominator);
  873. ts_enum = 256 * lanes;
  874. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  875. ts_int = drm_fixp2int(target_sc_fixp);
  876. temp = drm_fixp2int_ceil(raw_target_sc);
  877. if (temp != ts_int) {
  878. temp = drm_fixp_from_fraction(ts_int, 1);
  879. temp1 = raw_target_sc - temp;
  880. temp2 = drm_fixp_mul(temp1, ts_denom);
  881. ts_enum = drm_fixp2int(temp2);
  882. }
  883. /* target_strm_sym */
  884. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  885. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  886. temp = ts_int_fixp + ts_frac_fixp;
  887. temp1 = drm_fixp_from_fraction(lanes, 1);
  888. target_strm_sym = drm_fixp_mul(temp, temp1);
  889. /* x_int */
  890. x_int = drm_fixp2int(target_strm_sym);
  891. /* y_enum_frac */
  892. temp = drm_fixp_from_fraction(x_int, 1);
  893. temp1 = target_strm_sym - temp;
  894. temp2 = drm_fixp_from_fraction(256, 1);
  895. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  896. temp1 = drm_fixp2int(y_frac_enum_fixp);
  897. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  898. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  899. panel->mst_target_sc = raw_target_sc;
  900. *p_x_int = x_int;
  901. *p_y_frac_enum = y_frac_enum;
  902. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  903. }
  904. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  905. {
  906. bool act_complete;
  907. if (!ctrl->mst_mode)
  908. return 0;
  909. ctrl->catalog->trigger_act(ctrl->catalog);
  910. msleep(20); /* needs 1 frame time */
  911. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  912. if (!act_complete)
  913. DP_ERR("mst act trigger complete failed\n");
  914. else
  915. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  916. return 0;
  917. }
  918. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  919. struct dp_panel *panel)
  920. {
  921. u32 x_int, y_frac_enum, lanes, bw_code;
  922. int i;
  923. if (!ctrl->mst_mode)
  924. return;
  925. DP_MST_DEBUG("mst stream channel allocation\n");
  926. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  927. ctrl->catalog->channel_alloc(ctrl->catalog,
  928. i,
  929. ctrl->mst_ch_info.slot_info[i].start_slot,
  930. ctrl->mst_ch_info.slot_info[i].tot_slots);
  931. }
  932. lanes = ctrl->link->link_params.lane_count;
  933. bw_code = ctrl->link->link_params.bw_code;
  934. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  935. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  936. x_int, y_frac_enum);
  937. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  938. panel->stream_id,
  939. panel->channel_start_slot, panel->channel_total_slots);
  940. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  941. lanes, bw_code, x_int, y_frac_enum);
  942. }
  943. static void dp_ctrl_fec_dsc_setup(struct dp_ctrl_private *ctrl)
  944. {
  945. u8 fec_sts = 0;
  946. int rlen;
  947. u32 dsc_enable;
  948. int i, max_retries = 3;
  949. bool fec_en_detected = false;
  950. if (!ctrl->fec_mode)
  951. return;
  952. /* Need to try to enable multiple times due to BS symbols collisions */
  953. for (i = 0; i < max_retries; i++) {
  954. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  955. /* wait for controller to start fec sequence */
  956. usleep_range(900, 1000);
  957. /* read back FEC status and check if it is enabled */
  958. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  959. if (fec_sts & DP_FEC_DECODE_EN_DETECTED) {
  960. fec_en_detected = true;
  961. break;
  962. }
  963. }
  964. SDE_EVT32_EXTERNAL(i, fec_en_detected);
  965. DP_DEBUG("retries %d, fec_en_detected %d\n", i, fec_en_detected);
  966. if (!fec_en_detected)
  967. DP_WARN("failed to enable sink fec\n");
  968. dsc_enable = ctrl->dsc_mode ? 1 : 0;
  969. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  970. dsc_enable);
  971. if (rlen < 1)
  972. DP_WARN("failed to enable sink dsc\n");
  973. }
  974. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  975. {
  976. int rc = 0;
  977. bool link_ready = false;
  978. struct dp_ctrl_private *ctrl;
  979. if (!dp_ctrl || !panel)
  980. return -EINVAL;
  981. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  982. if (!ctrl->power_on) {
  983. DP_DEBUG("controller powered off\n");
  984. return -EPERM;
  985. }
  986. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  987. if (rc) {
  988. DP_ERR("failure on stream clock enable\n");
  989. return rc;
  990. }
  991. rc = panel->hw_cfg(panel, true);
  992. if (rc)
  993. return rc;
  994. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  995. dp_ctrl_send_phy_test_pattern(ctrl);
  996. return 0;
  997. }
  998. dp_ctrl_mst_stream_setup(ctrl, panel);
  999. dp_ctrl_send_video(ctrl);
  1000. dp_ctrl_mst_send_act(ctrl);
  1001. dp_ctrl_wait4video_ready(ctrl);
  1002. ctrl->stream_count++;
  1003. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  1004. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  1005. /* wait for link training completion before fec config as per spec */
  1006. dp_ctrl_fec_dsc_setup(ctrl);
  1007. return rc;
  1008. }
  1009. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1010. struct dp_panel *panel)
  1011. {
  1012. struct dp_ctrl_private *ctrl;
  1013. bool act_complete;
  1014. int i;
  1015. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1016. if (!ctrl->mst_mode)
  1017. return;
  1018. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  1019. ctrl->catalog->channel_alloc(ctrl->catalog,
  1020. i,
  1021. ctrl->mst_ch_info.slot_info[i].start_slot,
  1022. ctrl->mst_ch_info.slot_info[i].tot_slots);
  1023. }
  1024. ctrl->catalog->trigger_act(ctrl->catalog);
  1025. msleep(20); /* needs 1 frame time */
  1026. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  1027. if (!act_complete)
  1028. DP_ERR("mst stream_off act trigger complete failed\n");
  1029. else
  1030. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  1031. }
  1032. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1033. struct dp_panel *panel)
  1034. {
  1035. struct dp_ctrl_private *ctrl;
  1036. if (!dp_ctrl || !panel) {
  1037. DP_ERR("invalid input\n");
  1038. return;
  1039. }
  1040. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1041. dp_ctrl_push_idle(ctrl, panel->stream_id);
  1042. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  1043. }
  1044. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1045. {
  1046. struct dp_ctrl_private *ctrl;
  1047. if (!dp_ctrl || !panel)
  1048. return;
  1049. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1050. if (!ctrl->power_on)
  1051. return;
  1052. panel->hw_cfg(panel, false);
  1053. dp_ctrl_disable_stream_clocks(ctrl, panel);
  1054. ctrl->stream_count--;
  1055. }
  1056. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  1057. bool fec_mode, bool dsc_mode, bool shallow)
  1058. {
  1059. int rc = 0;
  1060. struct dp_ctrl_private *ctrl;
  1061. u32 rate = 0;
  1062. if (!dp_ctrl) {
  1063. rc = -EINVAL;
  1064. goto end;
  1065. }
  1066. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1067. if (ctrl->power_on)
  1068. goto end;
  1069. if (atomic_read(&ctrl->aborted)) {
  1070. rc = -EPERM;
  1071. goto end;
  1072. }
  1073. ctrl->mst_mode = mst_mode;
  1074. if (fec_mode) {
  1075. ctrl->fec_mode = fec_mode;
  1076. ctrl->dsc_mode = dsc_mode;
  1077. }
  1078. rate = ctrl->panel->link_info.rate;
  1079. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1080. DP_DEBUG("using phy test link parameters\n");
  1081. } else {
  1082. ctrl->link->link_params.bw_code =
  1083. drm_dp_link_rate_to_bw_code(rate);
  1084. ctrl->link->link_params.lane_count =
  1085. ctrl->panel->link_info.num_lanes;
  1086. }
  1087. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1088. ctrl->link->link_params.bw_code,
  1089. ctrl->link->link_params.lane_count);
  1090. /* backup initial lane count and bw code */
  1091. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1092. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1093. rc = dp_ctrl_link_setup(ctrl, shallow);
  1094. if (!rc)
  1095. ctrl->power_on = true;
  1096. end:
  1097. return rc;
  1098. }
  1099. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1100. {
  1101. struct dp_ctrl_private *ctrl;
  1102. if (!dp_ctrl)
  1103. return;
  1104. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1105. if (!ctrl->power_on)
  1106. return;
  1107. ctrl->catalog->fec_config(ctrl->catalog, false);
  1108. dp_ctrl_configure_source_link_params(ctrl, false);
  1109. ctrl->catalog->reset(ctrl->catalog);
  1110. /* Make sure DP is disabled before clk disable */
  1111. wmb();
  1112. dp_ctrl_disable_link_clock(ctrl);
  1113. ctrl->mst_mode = false;
  1114. ctrl->fec_mode = false;
  1115. ctrl->dsc_mode = false;
  1116. ctrl->power_on = false;
  1117. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1118. DP_DEBUG("DP off done\n");
  1119. }
  1120. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1121. enum dp_stream_id strm,
  1122. u32 start_slot, u32 tot_slots)
  1123. {
  1124. struct dp_ctrl_private *ctrl;
  1125. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1126. DP_ERR("invalid input\n");
  1127. return;
  1128. }
  1129. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1130. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1131. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1132. }
  1133. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1134. {
  1135. struct dp_ctrl_private *ctrl;
  1136. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_ENTRY);
  1137. if (!dp_ctrl)
  1138. return;
  1139. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1140. ctrl->catalog->get_interrupt(ctrl->catalog);
  1141. SDE_EVT32_EXTERNAL(ctrl->catalog->isr);
  1142. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1143. dp_ctrl_video_ready(ctrl);
  1144. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1145. dp_ctrl_idle_patterns_sent(ctrl);
  1146. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1147. dp_ctrl_idle_patterns_sent(ctrl);
  1148. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1149. dp_ctrl_idle_patterns_sent(ctrl);
  1150. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_EXIT);
  1151. }
  1152. void dp_ctrl_set_sim_mode(struct dp_ctrl *dp_ctrl, bool en)
  1153. {
  1154. struct dp_ctrl_private *ctrl;
  1155. if (!dp_ctrl)
  1156. return;
  1157. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1158. ctrl->sim_mode = en;
  1159. DP_INFO("sim_mode=%d\n", ctrl->sim_mode);
  1160. }
  1161. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1162. {
  1163. int rc = 0;
  1164. struct dp_ctrl_private *ctrl;
  1165. struct dp_ctrl *dp_ctrl;
  1166. if (!in->dev || !in->panel || !in->aux ||
  1167. !in->link || !in->catalog) {
  1168. DP_ERR("invalid input\n");
  1169. rc = -EINVAL;
  1170. goto error;
  1171. }
  1172. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1173. if (!ctrl) {
  1174. rc = -ENOMEM;
  1175. goto error;
  1176. }
  1177. init_completion(&ctrl->idle_comp);
  1178. init_completion(&ctrl->video_comp);
  1179. /* in parameters */
  1180. ctrl->parser = in->parser;
  1181. ctrl->panel = in->panel;
  1182. ctrl->power = in->power;
  1183. ctrl->aux = in->aux;
  1184. ctrl->link = in->link;
  1185. ctrl->catalog = in->catalog;
  1186. ctrl->pll = in->pll;
  1187. ctrl->dev = in->dev;
  1188. ctrl->mst_mode = false;
  1189. ctrl->fec_mode = false;
  1190. dp_ctrl = &ctrl->dp_ctrl;
  1191. /* out parameters */
  1192. dp_ctrl->init = dp_ctrl_host_init;
  1193. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1194. dp_ctrl->on = dp_ctrl_on;
  1195. dp_ctrl->off = dp_ctrl_off;
  1196. dp_ctrl->abort = dp_ctrl_abort;
  1197. dp_ctrl->isr = dp_ctrl_isr;
  1198. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1199. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1200. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1201. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1202. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1203. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1204. dp_ctrl->set_sim_mode = dp_ctrl_set_sim_mode;
  1205. return dp_ctrl;
  1206. error:
  1207. return ERR_PTR(rc);
  1208. }
  1209. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1210. {
  1211. struct dp_ctrl_private *ctrl;
  1212. if (!dp_ctrl)
  1213. return;
  1214. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1215. devm_kfree(ctrl->dev, ctrl);
  1216. }