dp_ctrl.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include "dp_ctrl.h"
  10. #include "dp_debug.h"
  11. #include "sde_dbg.h"
  12. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  13. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  14. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  15. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  16. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  17. /* dp state ctrl */
  18. #define ST_TRAIN_PATTERN_1 BIT(0)
  19. #define ST_TRAIN_PATTERN_2 BIT(1)
  20. #define ST_TRAIN_PATTERN_3 BIT(2)
  21. #define ST_TRAIN_PATTERN_4 BIT(3)
  22. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  23. #define ST_PRBS7 BIT(5)
  24. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  25. #define ST_SEND_VIDEO BIT(7)
  26. #define ST_PUSH_IDLE BIT(8)
  27. #define MST_DP0_PUSH_VCPF BIT(12)
  28. #define MST_DP0_FORCE_VCPF BIT(13)
  29. #define MST_DP1_PUSH_VCPF BIT(14)
  30. #define MST_DP1_FORCE_VCPF BIT(15)
  31. #define MR_LINK_TRAINING1 0x8
  32. #define MR_LINK_SYMBOL_ERM 0x80
  33. #define MR_LINK_PRBS7 0x100
  34. #define MR_LINK_CUSTOM80 0x200
  35. #define MR_LINK_TRAINING4 0x40
  36. #define DP_MAX_LANES 4
  37. struct dp_mst_ch_slot_info {
  38. u32 start_slot;
  39. u32 tot_slots;
  40. };
  41. struct dp_mst_channel_info {
  42. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  43. };
  44. struct dp_ctrl_private {
  45. struct dp_ctrl dp_ctrl;
  46. struct device *dev;
  47. struct dp_aux *aux;
  48. struct dp_panel *panel;
  49. struct dp_link *link;
  50. struct dp_power *power;
  51. struct dp_parser *parser;
  52. struct dp_catalog_ctrl *catalog;
  53. struct completion idle_comp;
  54. struct completion video_comp;
  55. bool orientation;
  56. bool power_on;
  57. bool mst_mode;
  58. bool fec_mode;
  59. bool dsc_mode;
  60. bool sim_mode;
  61. atomic_t aborted;
  62. u8 initial_lane_count;
  63. u8 initial_bw_code;
  64. u32 vic;
  65. u32 stream_count;
  66. u32 training_2_pattern;
  67. struct dp_mst_channel_info mst_ch_info;
  68. };
  69. enum notification_status {
  70. NOTIFY_UNKNOWN,
  71. NOTIFY_CONNECT,
  72. NOTIFY_DISCONNECT,
  73. NOTIFY_CONNECT_IRQ_HPD,
  74. NOTIFY_DISCONNECT_IRQ_HPD,
  75. };
  76. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  77. {
  78. complete(&ctrl->idle_comp);
  79. }
  80. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  81. {
  82. complete(&ctrl->video_comp);
  83. }
  84. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl, bool abort)
  85. {
  86. struct dp_ctrl_private *ctrl;
  87. if (!dp_ctrl) {
  88. DP_ERR("Invalid input data\n");
  89. return;
  90. }
  91. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  92. atomic_set(&ctrl->aborted, abort);
  93. }
  94. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  95. {
  96. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  97. }
  98. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  99. enum dp_stream_id strm)
  100. {
  101. int const idle_pattern_completion_timeout_ms = HZ / 10;
  102. u32 state = 0x0;
  103. if (!ctrl->power_on)
  104. return;
  105. if (!ctrl->mst_mode) {
  106. state = ST_PUSH_IDLE;
  107. goto trigger_idle;
  108. }
  109. if (strm >= DP_STREAM_MAX) {
  110. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  111. return;
  112. }
  113. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  114. trigger_idle:
  115. reinit_completion(&ctrl->idle_comp);
  116. dp_ctrl_state_ctrl(ctrl, state);
  117. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  118. idle_pattern_completion_timeout_ms))
  119. DP_WARN("time out\n");
  120. else
  121. DP_DEBUG("mainlink off done\n");
  122. }
  123. /**
  124. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  125. * @ctrl: Display Port Driver data
  126. * @enable: enable or disable DP transmitter
  127. *
  128. * Configures the DP transmitter source params including details such as lane
  129. * configuration, output format and sink/panel timing information.
  130. */
  131. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  132. bool enable)
  133. {
  134. if (enable) {
  135. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  136. ctrl->parser->l_map);
  137. ctrl->catalog->lane_pnswap(ctrl->catalog,
  138. ctrl->parser->l_pnswap);
  139. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  140. ctrl->catalog->config_ctrl(ctrl->catalog,
  141. ctrl->link->link_params.lane_count);
  142. ctrl->catalog->mainlink_levels(ctrl->catalog,
  143. ctrl->link->link_params.lane_count);
  144. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  145. } else {
  146. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  147. }
  148. }
  149. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  150. {
  151. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  152. DP_WARN("SEND_VIDEO time out\n");
  153. else
  154. DP_DEBUG("SEND_VIDEO triggered\n");
  155. }
  156. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  157. {
  158. int i, ret;
  159. u8 buf[DP_MAX_LANES];
  160. u8 v_level = ctrl->link->phy_params.v_level;
  161. u8 p_level = ctrl->link->phy_params.p_level;
  162. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  163. u32 max_level_reached = 0;
  164. if (v_level == DP_LINK_VOLTAGE_MAX) {
  165. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  166. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  167. }
  168. if (p_level == DP_LINK_PRE_EMPHASIS_MAX) {
  169. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  170. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  171. }
  172. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  173. for (i = 0; i < size; i++)
  174. buf[i] = v_level | p_level | max_level_reached;
  175. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  176. size, v_level, p_level);
  177. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  178. DP_TRAINING_LANE0_SET, buf, size);
  179. return ret <= 0 ? -EINVAL : 0;
  180. }
  181. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  182. {
  183. struct dp_link *link = ctrl->link;
  184. bool high = false;
  185. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  186. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  187. high = true;
  188. ctrl->catalog->update_vx_px(ctrl->catalog,
  189. link->phy_params.v_level, link->phy_params.p_level, high);
  190. }
  191. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  192. {
  193. u8 buf = pattern;
  194. int ret;
  195. DP_DEBUG("sink: pattern=%x\n", pattern);
  196. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  197. buf |= DP_LINK_SCRAMBLING_DISABLE;
  198. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  199. DP_TRAINING_PATTERN_SET, buf);
  200. return ret <= 0 ? -EINVAL : 0;
  201. }
  202. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  203. u8 *link_status)
  204. {
  205. int ret = 0, len;
  206. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  207. u32 link_status_read_max_retries = 100;
  208. while (--link_status_read_max_retries) {
  209. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  210. link_status);
  211. if (len != DP_LINK_STATUS_SIZE) {
  212. DP_ERR("DP link status read failed, err: %d\n", len);
  213. ret = len;
  214. break;
  215. }
  216. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  217. break;
  218. }
  219. return ret;
  220. }
  221. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  222. {
  223. int ret = -EAGAIN;
  224. u8 lanes = ctrl->link->link_params.lane_count;
  225. if (ctrl->panel->link_info.revision != 0x14)
  226. return -EINVAL;
  227. switch (lanes) {
  228. case 4:
  229. ctrl->link->link_params.lane_count = 2;
  230. break;
  231. case 2:
  232. ctrl->link->link_params.lane_count = 1;
  233. break;
  234. default:
  235. if (lanes != ctrl->initial_lane_count)
  236. ret = -EINVAL;
  237. break;
  238. }
  239. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  240. return ret;
  241. }
  242. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  243. {
  244. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  245. }
  246. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  247. u8 *link_status)
  248. {
  249. u8 lane, count = 0;
  250. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  251. if (link_status[lane / 2] & (1 << (lane * 4)))
  252. count++;
  253. else
  254. break;
  255. }
  256. return count;
  257. }
  258. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  259. {
  260. int tries, old_v_level, ret = -EINVAL;
  261. u8 link_status[DP_LINK_STATUS_SIZE];
  262. u8 pattern = 0;
  263. int const maximum_retries = 5;
  264. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  265. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  266. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  267. if (ctrl->sim_mode) {
  268. DP_DEBUG("simulation enabled, skip clock recovery\n");
  269. ret = 0;
  270. goto skip_training;
  271. }
  272. dp_ctrl_state_ctrl(ctrl, 0);
  273. /* Make sure to clear the current pattern before starting a new one */
  274. wmb();
  275. tries = 0;
  276. old_v_level = ctrl->link->phy_params.v_level;
  277. while (!atomic_read(&ctrl->aborted)) {
  278. /* update hardware with current swing/pre-emp values */
  279. dp_ctrl_update_hw_vx_px(ctrl);
  280. if (!pattern) {
  281. pattern = DP_TRAINING_PATTERN_1;
  282. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  283. /* update sink with current settings */
  284. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  285. if (ret)
  286. break;
  287. }
  288. ret = dp_ctrl_update_sink_vx_px(ctrl);
  289. if (ret)
  290. break;
  291. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  292. ret = dp_ctrl_read_link_status(ctrl, link_status);
  293. if (ret)
  294. break;
  295. if (!drm_dp_clock_recovery_ok(link_status,
  296. ctrl->link->link_params.lane_count))
  297. ret = -EINVAL;
  298. else
  299. break;
  300. if (ctrl->link->phy_params.v_level == DP_LINK_VOLTAGE_MAX) {
  301. pr_err_ratelimited("max v_level reached\n");
  302. break;
  303. }
  304. if (old_v_level == ctrl->link->phy_params.v_level) {
  305. if (++tries >= maximum_retries) {
  306. DP_ERR("max tries reached\n");
  307. ret = -ETIMEDOUT;
  308. break;
  309. }
  310. } else {
  311. tries = 0;
  312. old_v_level = ctrl->link->phy_params.v_level;
  313. }
  314. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  315. ctrl->link->adjust_levels(ctrl->link, link_status);
  316. }
  317. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  318. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  319. if (active_lanes) {
  320. ctrl->link->link_params.lane_count = active_lanes;
  321. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  322. /* retry with new settings */
  323. ret = -EAGAIN;
  324. }
  325. }
  326. skip_training:
  327. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  328. if (ret)
  329. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  330. else
  331. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  332. return ret;
  333. }
  334. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  335. {
  336. int ret = 0;
  337. if (!ctrl)
  338. return -EINVAL;
  339. switch (ctrl->link->link_params.bw_code) {
  340. case DP_LINK_BW_8_1:
  341. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  342. break;
  343. case DP_LINK_BW_5_4:
  344. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  345. break;
  346. case DP_LINK_BW_2_7:
  347. case DP_LINK_BW_1_62:
  348. default:
  349. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  350. break;
  351. }
  352. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  353. return ret;
  354. }
  355. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  356. {
  357. dp_ctrl_update_sink_pattern(ctrl, 0);
  358. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  359. }
  360. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  361. {
  362. int tries = 0, ret = -EINVAL;
  363. u8 dpcd_pattern, pattern = 0;
  364. int const maximum_retries = 5;
  365. u8 link_status[DP_LINK_STATUS_SIZE];
  366. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  367. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  368. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  369. if (ctrl->sim_mode) {
  370. DP_DEBUG("simulation enabled, skip channel equalization\n");
  371. ret = 0;
  372. goto skip_training;
  373. }
  374. dp_ctrl_state_ctrl(ctrl, 0);
  375. /* Make sure to clear the current pattern before starting a new one */
  376. wmb();
  377. dpcd_pattern = ctrl->training_2_pattern;
  378. while (!atomic_read(&ctrl->aborted)) {
  379. /* update hardware with current swing/pre-emp values */
  380. dp_ctrl_update_hw_vx_px(ctrl);
  381. if (!pattern) {
  382. pattern = dpcd_pattern;
  383. /* program hw to send pattern */
  384. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  385. /* update sink with current pattern */
  386. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  387. if (ret)
  388. break;
  389. }
  390. ret = dp_ctrl_update_sink_vx_px(ctrl);
  391. if (ret)
  392. break;
  393. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  394. ret = dp_ctrl_read_link_status(ctrl, link_status);
  395. if (ret)
  396. break;
  397. /* check if CR bits still remain set */
  398. if (!drm_dp_clock_recovery_ok(link_status,
  399. ctrl->link->link_params.lane_count)) {
  400. ret = -EINVAL;
  401. break;
  402. }
  403. if (!drm_dp_channel_eq_ok(link_status,
  404. ctrl->link->link_params.lane_count))
  405. ret = -EINVAL;
  406. else
  407. break;
  408. if (tries >= maximum_retries) {
  409. ret = dp_ctrl_lane_count_down_shift(ctrl);
  410. break;
  411. }
  412. tries++;
  413. ctrl->link->adjust_levels(ctrl->link, link_status);
  414. }
  415. skip_training:
  416. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  417. if (ret)
  418. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  419. else
  420. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  421. return ret;
  422. }
  423. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  424. {
  425. int ret = 0;
  426. u8 const encoding = 0x1, downspread = 0x00;
  427. struct drm_dp_link link_info = {0};
  428. ctrl->link->phy_params.p_level = 0;
  429. ctrl->link->phy_params.v_level = 0;
  430. link_info.num_lanes = ctrl->link->link_params.lane_count;
  431. link_info.rate = drm_dp_bw_code_to_link_rate(
  432. ctrl->link->link_params.bw_code);
  433. link_info.capabilities = ctrl->panel->link_info.capabilities;
  434. ret = dp_link_configure(ctrl->aux->drm_aux, &link_info);
  435. if (ret)
  436. goto end;
  437. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  438. DP_DOWNSPREAD_CTRL, downspread);
  439. if (ret <= 0) {
  440. ret = -EINVAL;
  441. goto end;
  442. }
  443. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  444. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  445. if (ret <= 0) {
  446. ret = -EINVAL;
  447. goto end;
  448. }
  449. ret = dp_ctrl_link_training_1(ctrl);
  450. if (ret) {
  451. DP_ERR("link training #1 failed\n");
  452. goto end;
  453. }
  454. /* print success info as this is a result of user initiated action */
  455. DP_INFO("link training #1 successful\n");
  456. ret = dp_ctrl_link_training_2(ctrl);
  457. if (ret) {
  458. DP_ERR("link training #2 failed\n");
  459. goto end;
  460. }
  461. /* print success info as this is a result of user initiated action */
  462. DP_INFO("link training #2 successful\n");
  463. end:
  464. dp_ctrl_state_ctrl(ctrl, 0);
  465. /* Make sure to clear the current pattern before starting a new one */
  466. wmb();
  467. dp_ctrl_clear_training_pattern(ctrl);
  468. return ret;
  469. }
  470. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  471. {
  472. int ret = 0;
  473. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  474. goto end;
  475. /*
  476. * As part of previous calls, DP controller state might have
  477. * transitioned to PUSH_IDLE. In order to start transmitting a link
  478. * training pattern, we have to first to a DP software reset.
  479. */
  480. ctrl->catalog->reset(ctrl->catalog);
  481. if (ctrl->fec_mode)
  482. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  483. 0x01);
  484. ret = dp_ctrl_link_train(ctrl);
  485. end:
  486. return ret;
  487. }
  488. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  489. char *name, enum dp_pm_type clk_type, u32 rate)
  490. {
  491. u32 num = ctrl->parser->mp[clk_type].num_clk;
  492. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  493. while (num && strcmp(cfg->clk_name, name)) {
  494. num--;
  495. cfg++;
  496. }
  497. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  498. if (num)
  499. cfg->rate = rate;
  500. else
  501. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  502. }
  503. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  504. {
  505. int ret = 0;
  506. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  507. enum dp_pm_type type = DP_LINK_PM;
  508. DP_DEBUG("rate=%d\n", rate);
  509. dp_ctrl_set_clock_rate(ctrl, "link_clk", type, rate);
  510. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  511. if (ret) {
  512. DP_ERR("Unabled to start link clocks\n");
  513. ret = -EINVAL;
  514. }
  515. return ret;
  516. }
  517. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  518. {
  519. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  520. }
  521. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  522. bool downgrade)
  523. {
  524. u32 pattern;
  525. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  526. pattern = DP_TRAINING_PATTERN_4;
  527. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  528. pattern = DP_TRAINING_PATTERN_3;
  529. else
  530. pattern = DP_TRAINING_PATTERN_2;
  531. if (!downgrade)
  532. goto end;
  533. switch (pattern) {
  534. case DP_TRAINING_PATTERN_4:
  535. pattern = DP_TRAINING_PATTERN_3;
  536. break;
  537. case DP_TRAINING_PATTERN_3:
  538. pattern = DP_TRAINING_PATTERN_2;
  539. break;
  540. default:
  541. break;
  542. }
  543. end:
  544. ctrl->training_2_pattern = pattern;
  545. }
  546. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  547. {
  548. int rc = -EINVAL;
  549. bool downgrade = false;
  550. u32 link_train_max_retries = 100;
  551. struct dp_catalog_ctrl *catalog;
  552. struct dp_link_params *link_params;
  553. catalog = ctrl->catalog;
  554. link_params = &ctrl->link->link_params;
  555. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  556. link_params->lane_count);
  557. while (1) {
  558. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  559. link_params->bw_code, link_params->lane_count);
  560. rc = dp_ctrl_enable_link_clock(ctrl);
  561. if (rc)
  562. break;
  563. ctrl->catalog->late_phy_init(ctrl->catalog,
  564. ctrl->link->link_params.lane_count,
  565. ctrl->orientation);
  566. dp_ctrl_configure_source_link_params(ctrl, true);
  567. if (!(--link_train_max_retries % 10)) {
  568. struct dp_link_params *link = &ctrl->link->link_params;
  569. link->lane_count = ctrl->initial_lane_count;
  570. link->bw_code = ctrl->initial_bw_code;
  571. downgrade = true;
  572. }
  573. dp_ctrl_select_training_pattern(ctrl, downgrade);
  574. rc = dp_ctrl_setup_main_link(ctrl);
  575. if (!rc)
  576. break;
  577. /*
  578. * Shallow means link training failure is not important.
  579. * If it fails, we still keep the link clocks on.
  580. * In this mode, the system expects DP to be up
  581. * even though the cable is removed. Disconnect interrupt
  582. * will eventually trigger and shutdown DP.
  583. */
  584. if (shallow) {
  585. rc = 0;
  586. break;
  587. }
  588. if (!link_train_max_retries || atomic_read(&ctrl->aborted)) {
  589. dp_ctrl_disable_link_clock(ctrl);
  590. break;
  591. }
  592. if (rc != -EAGAIN)
  593. dp_ctrl_link_rate_down_shift(ctrl);
  594. dp_ctrl_configure_source_link_params(ctrl, false);
  595. dp_ctrl_disable_link_clock(ctrl);
  596. /* hw recommended delays before retrying link training */
  597. msleep(20);
  598. }
  599. return rc;
  600. }
  601. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  602. struct dp_panel *dp_panel)
  603. {
  604. int ret = 0;
  605. u32 pclk;
  606. enum dp_pm_type clk_type;
  607. char clk_name[32] = "";
  608. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  609. dp_panel->stream_id);
  610. if (ret)
  611. return ret;
  612. if (dp_panel->stream_id == DP_STREAM_0) {
  613. clk_type = DP_STREAM0_PM;
  614. strlcpy(clk_name, "strm0_pixel_clk", 32);
  615. } else if (dp_panel->stream_id == DP_STREAM_1) {
  616. clk_type = DP_STREAM1_PM;
  617. strlcpy(clk_name, "strm1_pixel_clk", 32);
  618. } else {
  619. DP_ERR("Invalid stream:%d for clk enable\n",
  620. dp_panel->stream_id);
  621. return -EINVAL;
  622. }
  623. pclk = dp_panel->pinfo.widebus_en ?
  624. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  625. (dp_panel->pinfo.pixel_clk_khz);
  626. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  627. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  628. if (ret) {
  629. DP_ERR("Unabled to start stream:%d clocks\n",
  630. dp_panel->stream_id);
  631. ret = -EINVAL;
  632. }
  633. return ret;
  634. }
  635. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  636. struct dp_panel *dp_panel)
  637. {
  638. int ret = 0;
  639. if (dp_panel->stream_id == DP_STREAM_0) {
  640. return ctrl->power->clk_enable(ctrl->power,
  641. DP_STREAM0_PM, false);
  642. } else if (dp_panel->stream_id == DP_STREAM_1) {
  643. return ctrl->power->clk_enable(ctrl->power,
  644. DP_STREAM1_PM, false);
  645. } else {
  646. DP_ERR("Invalid stream:%d for clk disable\n",
  647. dp_panel->stream_id);
  648. ret = -EINVAL;
  649. }
  650. return ret;
  651. }
  652. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  653. {
  654. struct dp_ctrl_private *ctrl;
  655. struct dp_catalog_ctrl *catalog;
  656. if (!dp_ctrl) {
  657. DP_ERR("Invalid input data\n");
  658. return -EINVAL;
  659. }
  660. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  661. ctrl->orientation = flip;
  662. catalog = ctrl->catalog;
  663. if (reset) {
  664. catalog->usb_reset(ctrl->catalog, flip);
  665. catalog->phy_reset(ctrl->catalog);
  666. }
  667. catalog->enable_irq(ctrl->catalog, true);
  668. atomic_set(&ctrl->aborted, 0);
  669. return 0;
  670. }
  671. /**
  672. * dp_ctrl_host_deinit() - Uninitialize DP controller
  673. * @ctrl: Display Port Driver data
  674. *
  675. * Perform required steps to uninitialize DP controller
  676. * and its resources.
  677. */
  678. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  679. {
  680. struct dp_ctrl_private *ctrl;
  681. if (!dp_ctrl) {
  682. DP_ERR("Invalid input data\n");
  683. return;
  684. }
  685. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  686. ctrl->catalog->enable_irq(ctrl->catalog, false);
  687. DP_DEBUG("Host deinitialized successfully\n");
  688. }
  689. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  690. {
  691. reinit_completion(&ctrl->video_comp);
  692. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  693. }
  694. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  695. {
  696. int ret = 0;
  697. struct dp_ctrl_private *ctrl;
  698. if (!dp_ctrl) {
  699. DP_ERR("Invalid input data\n");
  700. return -EINVAL;
  701. }
  702. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  703. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  704. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  705. if (!ctrl->power_on) {
  706. DP_ERR("ctrl off\n");
  707. ret = -EINVAL;
  708. goto end;
  709. }
  710. if (atomic_read(&ctrl->aborted))
  711. goto end;
  712. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  713. ret = dp_ctrl_setup_main_link(ctrl);
  714. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  715. if (ret) {
  716. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  717. goto end;
  718. }
  719. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  720. if (ctrl->stream_count) {
  721. dp_ctrl_send_video(ctrl);
  722. dp_ctrl_wait4video_ready(ctrl);
  723. }
  724. end:
  725. return ret;
  726. }
  727. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  728. {
  729. int ret = 0;
  730. struct dp_ctrl_private *ctrl;
  731. if (!dp_ctrl) {
  732. DP_ERR("Invalid input data\n");
  733. return;
  734. }
  735. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  736. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  737. DP_DEBUG("no test pattern selected by sink\n");
  738. return;
  739. }
  740. DP_DEBUG("start\n");
  741. /*
  742. * The global reset will need DP link ralated clocks to be
  743. * running. Add the global reset just before disabling the
  744. * link clocks and core clocks.
  745. */
  746. ctrl->catalog->reset(ctrl->catalog);
  747. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  748. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  749. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  750. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  751. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  752. ctrl->fec_mode, ctrl->dsc_mode, false);
  753. if (ret)
  754. DP_ERR("failed to enable DP controller\n");
  755. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  756. DP_DEBUG("end\n");
  757. }
  758. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  759. {
  760. bool success = false;
  761. u32 pattern_sent = 0x0;
  762. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  763. dp_ctrl_update_hw_vx_px(ctrl);
  764. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  765. dp_ctrl_update_sink_vx_px(ctrl);
  766. ctrl->link->send_test_response(ctrl->link);
  767. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  768. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  769. dp_link_get_phy_test_pattern(pattern_requested),
  770. pattern_sent);
  771. switch (pattern_sent) {
  772. case MR_LINK_TRAINING1:
  773. if (pattern_requested == DP_PHY_TEST_PATTERN_D10_2)
  774. success = true;
  775. break;
  776. case MR_LINK_SYMBOL_ERM:
  777. if ((pattern_requested == DP_PHY_TEST_PATTERN_ERROR_COUNT)
  778. || (pattern_requested == DP_PHY_TEST_PATTERN_CP2520))
  779. success = true;
  780. break;
  781. case MR_LINK_PRBS7:
  782. if (pattern_requested == DP_PHY_TEST_PATTERN_PRBS7)
  783. success = true;
  784. break;
  785. case MR_LINK_CUSTOM80:
  786. if (pattern_requested == DP_PHY_TEST_PATTERN_80BIT_CUSTOM)
  787. success = true;
  788. break;
  789. case MR_LINK_TRAINING4:
  790. if (pattern_requested == DP_PHY_TEST_PATTERN_CP2520_3)
  791. success = true;
  792. break;
  793. default:
  794. success = false;
  795. break;
  796. }
  797. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  798. dp_link_get_phy_test_pattern(pattern_requested));
  799. }
  800. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  801. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  802. {
  803. u64 min_slot_cnt, max_slot_cnt;
  804. u64 raw_target_sc, target_sc_fixp;
  805. u64 ts_denom, ts_enum, ts_int;
  806. u64 pclk = panel->pinfo.pixel_clk_khz;
  807. u64 lclk = 0;
  808. u64 lanes = ctrl->link->link_params.lane_count;
  809. u64 bpp = panel->pinfo.bpp;
  810. u64 pbn = panel->pbn;
  811. u64 numerator, denominator, temp, temp1, temp2;
  812. u32 x_int = 0, y_frac_enum = 0;
  813. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  814. lclk = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  815. if (panel->pinfo.comp_info.comp_ratio > 1)
  816. bpp = DSC_BPP(panel->pinfo.comp_info.dsc_info.config);
  817. /* min_slot_cnt */
  818. numerator = pclk * bpp * 64 * 1000;
  819. denominator = lclk * lanes * 8 * 1000;
  820. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  821. /* max_slot_cnt */
  822. numerator = pbn * 54 * 1000;
  823. denominator = lclk * lanes;
  824. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  825. /* raw_target_sc */
  826. numerator = max_slot_cnt + min_slot_cnt;
  827. denominator = drm_fixp_from_fraction(2, 1);
  828. raw_target_sc = drm_fixp_div(numerator, denominator);
  829. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  830. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  831. /* apply fec and dsc overhead factor */
  832. if (panel->pinfo.dsc_overhead_fp)
  833. raw_target_sc = drm_fixp_mul(raw_target_sc,
  834. panel->pinfo.dsc_overhead_fp);
  835. if (panel->fec_overhead_fp)
  836. raw_target_sc = drm_fixp_mul(raw_target_sc,
  837. panel->fec_overhead_fp);
  838. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  839. /* target_sc */
  840. temp = drm_fixp_from_fraction(256 * lanes, 1);
  841. numerator = drm_fixp_mul(raw_target_sc, temp);
  842. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  843. target_sc_fixp = drm_fixp_div(numerator, denominator);
  844. ts_enum = 256 * lanes;
  845. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  846. ts_int = drm_fixp2int(target_sc_fixp);
  847. temp = drm_fixp2int_ceil(raw_target_sc);
  848. if (temp != ts_int) {
  849. temp = drm_fixp_from_fraction(ts_int, 1);
  850. temp1 = raw_target_sc - temp;
  851. temp2 = drm_fixp_mul(temp1, ts_denom);
  852. ts_enum = drm_fixp2int(temp2);
  853. }
  854. /* target_strm_sym */
  855. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  856. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  857. temp = ts_int_fixp + ts_frac_fixp;
  858. temp1 = drm_fixp_from_fraction(lanes, 1);
  859. target_strm_sym = drm_fixp_mul(temp, temp1);
  860. /* x_int */
  861. x_int = drm_fixp2int(target_strm_sym);
  862. /* y_enum_frac */
  863. temp = drm_fixp_from_fraction(x_int, 1);
  864. temp1 = target_strm_sym - temp;
  865. temp2 = drm_fixp_from_fraction(256, 1);
  866. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  867. temp1 = drm_fixp2int(y_frac_enum_fixp);
  868. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  869. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  870. panel->mst_target_sc = raw_target_sc;
  871. *p_x_int = x_int;
  872. *p_y_frac_enum = y_frac_enum;
  873. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  874. }
  875. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  876. {
  877. bool act_complete;
  878. if (!ctrl->mst_mode)
  879. return 0;
  880. ctrl->catalog->trigger_act(ctrl->catalog);
  881. msleep(20); /* needs 1 frame time */
  882. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  883. if (!act_complete)
  884. DP_ERR("mst act trigger complete failed\n");
  885. else
  886. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  887. return 0;
  888. }
  889. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  890. struct dp_panel *panel)
  891. {
  892. u32 x_int, y_frac_enum, lanes, bw_code;
  893. int i;
  894. if (!ctrl->mst_mode)
  895. return;
  896. DP_MST_DEBUG("mst stream channel allocation\n");
  897. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  898. ctrl->catalog->channel_alloc(ctrl->catalog,
  899. i,
  900. ctrl->mst_ch_info.slot_info[i].start_slot,
  901. ctrl->mst_ch_info.slot_info[i].tot_slots);
  902. }
  903. lanes = ctrl->link->link_params.lane_count;
  904. bw_code = ctrl->link->link_params.bw_code;
  905. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  906. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  907. x_int, y_frac_enum);
  908. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  909. panel->stream_id,
  910. panel->channel_start_slot, panel->channel_total_slots);
  911. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  912. lanes, bw_code, x_int, y_frac_enum);
  913. }
  914. static void dp_ctrl_fec_dsc_setup(struct dp_ctrl_private *ctrl)
  915. {
  916. u8 fec_sts = 0;
  917. int rlen;
  918. u32 dsc_enable;
  919. int i, max_retries = 3;
  920. bool fec_en_detected = false;
  921. if (!ctrl->fec_mode)
  922. return;
  923. /* Need to try to enable multiple times due to BS symbols collisions */
  924. for (i = 0; i < max_retries; i++) {
  925. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  926. /* wait for controller to start fec sequence */
  927. usleep_range(900, 1000);
  928. /* read back FEC status and check if it is enabled */
  929. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  930. if (fec_sts & DP_FEC_DECODE_EN_DETECTED) {
  931. fec_en_detected = true;
  932. break;
  933. }
  934. }
  935. SDE_EVT32_EXTERNAL(i, fec_en_detected);
  936. DP_DEBUG("retries %d, fec_en_detected %d\n", i, fec_en_detected);
  937. if (!fec_en_detected)
  938. DP_WARN("failed to enable sink fec\n");
  939. dsc_enable = ctrl->dsc_mode ? 1 : 0;
  940. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  941. dsc_enable);
  942. if (rlen < 1)
  943. DP_WARN("failed to enable sink dsc\n");
  944. }
  945. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  946. {
  947. int rc = 0;
  948. bool link_ready = false;
  949. struct dp_ctrl_private *ctrl;
  950. if (!dp_ctrl || !panel)
  951. return -EINVAL;
  952. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  953. if (!ctrl->power_on) {
  954. DP_DEBUG("controller powered off\n");
  955. return -EPERM;
  956. }
  957. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  958. if (rc) {
  959. DP_ERR("failure on stream clock enable\n");
  960. return rc;
  961. }
  962. rc = panel->hw_cfg(panel, true);
  963. if (rc)
  964. return rc;
  965. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  966. dp_ctrl_send_phy_test_pattern(ctrl);
  967. return 0;
  968. }
  969. dp_ctrl_mst_stream_setup(ctrl, panel);
  970. dp_ctrl_send_video(ctrl);
  971. dp_ctrl_mst_send_act(ctrl);
  972. dp_ctrl_wait4video_ready(ctrl);
  973. ctrl->stream_count++;
  974. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  975. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  976. /* wait for link training completion before fec config as per spec */
  977. dp_ctrl_fec_dsc_setup(ctrl);
  978. return rc;
  979. }
  980. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  981. struct dp_panel *panel)
  982. {
  983. struct dp_ctrl_private *ctrl;
  984. bool act_complete;
  985. int i;
  986. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  987. if (!ctrl->mst_mode)
  988. return;
  989. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  990. ctrl->catalog->channel_alloc(ctrl->catalog,
  991. i,
  992. ctrl->mst_ch_info.slot_info[i].start_slot,
  993. ctrl->mst_ch_info.slot_info[i].tot_slots);
  994. }
  995. ctrl->catalog->trigger_act(ctrl->catalog);
  996. msleep(20); /* needs 1 frame time */
  997. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  998. if (!act_complete)
  999. DP_ERR("mst stream_off act trigger complete failed\n");
  1000. else
  1001. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  1002. }
  1003. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1004. struct dp_panel *panel)
  1005. {
  1006. struct dp_ctrl_private *ctrl;
  1007. if (!dp_ctrl || !panel) {
  1008. DP_ERR("invalid input\n");
  1009. return;
  1010. }
  1011. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1012. dp_ctrl_push_idle(ctrl, panel->stream_id);
  1013. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  1014. }
  1015. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1016. {
  1017. struct dp_ctrl_private *ctrl;
  1018. if (!dp_ctrl || !panel)
  1019. return;
  1020. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1021. if (!ctrl->power_on)
  1022. return;
  1023. panel->hw_cfg(panel, false);
  1024. dp_ctrl_disable_stream_clocks(ctrl, panel);
  1025. ctrl->stream_count--;
  1026. }
  1027. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  1028. bool fec_mode, bool dsc_mode, bool shallow)
  1029. {
  1030. int rc = 0;
  1031. struct dp_ctrl_private *ctrl;
  1032. u32 rate = 0;
  1033. if (!dp_ctrl) {
  1034. rc = -EINVAL;
  1035. goto end;
  1036. }
  1037. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1038. if (ctrl->power_on)
  1039. goto end;
  1040. if (atomic_read(&ctrl->aborted)) {
  1041. rc = -EPERM;
  1042. goto end;
  1043. }
  1044. ctrl->mst_mode = mst_mode;
  1045. if (fec_mode) {
  1046. ctrl->fec_mode = fec_mode;
  1047. ctrl->dsc_mode = dsc_mode;
  1048. }
  1049. rate = ctrl->panel->link_info.rate;
  1050. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1051. DP_DEBUG("using phy test link parameters\n");
  1052. } else {
  1053. ctrl->link->link_params.bw_code =
  1054. drm_dp_link_rate_to_bw_code(rate);
  1055. ctrl->link->link_params.lane_count =
  1056. ctrl->panel->link_info.num_lanes;
  1057. }
  1058. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1059. ctrl->link->link_params.bw_code,
  1060. ctrl->link->link_params.lane_count);
  1061. /* backup initial lane count and bw code */
  1062. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1063. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1064. rc = dp_ctrl_link_setup(ctrl, shallow);
  1065. if (!rc)
  1066. ctrl->power_on = true;
  1067. end:
  1068. return rc;
  1069. }
  1070. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1071. {
  1072. struct dp_ctrl_private *ctrl;
  1073. if (!dp_ctrl)
  1074. return;
  1075. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1076. if (!ctrl->power_on)
  1077. return;
  1078. ctrl->catalog->fec_config(ctrl->catalog, false);
  1079. dp_ctrl_configure_source_link_params(ctrl, false);
  1080. ctrl->catalog->reset(ctrl->catalog);
  1081. /* Make sure DP is disabled before clk disable */
  1082. wmb();
  1083. dp_ctrl_disable_link_clock(ctrl);
  1084. ctrl->mst_mode = false;
  1085. ctrl->fec_mode = false;
  1086. ctrl->dsc_mode = false;
  1087. ctrl->power_on = false;
  1088. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1089. DP_DEBUG("DP off done\n");
  1090. }
  1091. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1092. enum dp_stream_id strm,
  1093. u32 start_slot, u32 tot_slots)
  1094. {
  1095. struct dp_ctrl_private *ctrl;
  1096. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1097. DP_ERR("invalid input\n");
  1098. return;
  1099. }
  1100. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1101. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1102. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1103. }
  1104. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1105. {
  1106. struct dp_ctrl_private *ctrl;
  1107. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_ENTRY);
  1108. if (!dp_ctrl)
  1109. return;
  1110. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1111. ctrl->catalog->get_interrupt(ctrl->catalog);
  1112. SDE_EVT32_EXTERNAL(ctrl->catalog->isr);
  1113. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1114. dp_ctrl_video_ready(ctrl);
  1115. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1116. dp_ctrl_idle_patterns_sent(ctrl);
  1117. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1118. dp_ctrl_idle_patterns_sent(ctrl);
  1119. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1120. dp_ctrl_idle_patterns_sent(ctrl);
  1121. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_EXIT);
  1122. }
  1123. void dp_ctrl_set_sim_mode(struct dp_ctrl *dp_ctrl, bool en)
  1124. {
  1125. struct dp_ctrl_private *ctrl;
  1126. if (!dp_ctrl)
  1127. return;
  1128. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1129. ctrl->sim_mode = en;
  1130. DP_INFO("sim_mode=%d\n", ctrl->sim_mode);
  1131. }
  1132. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1133. {
  1134. int rc = 0;
  1135. struct dp_ctrl_private *ctrl;
  1136. struct dp_ctrl *dp_ctrl;
  1137. if (!in->dev || !in->panel || !in->aux ||
  1138. !in->link || !in->catalog) {
  1139. DP_ERR("invalid input\n");
  1140. rc = -EINVAL;
  1141. goto error;
  1142. }
  1143. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1144. if (!ctrl) {
  1145. rc = -ENOMEM;
  1146. goto error;
  1147. }
  1148. init_completion(&ctrl->idle_comp);
  1149. init_completion(&ctrl->video_comp);
  1150. /* in parameters */
  1151. ctrl->parser = in->parser;
  1152. ctrl->panel = in->panel;
  1153. ctrl->power = in->power;
  1154. ctrl->aux = in->aux;
  1155. ctrl->link = in->link;
  1156. ctrl->catalog = in->catalog;
  1157. ctrl->dev = in->dev;
  1158. ctrl->mst_mode = false;
  1159. ctrl->fec_mode = false;
  1160. dp_ctrl = &ctrl->dp_ctrl;
  1161. /* out parameters */
  1162. dp_ctrl->init = dp_ctrl_host_init;
  1163. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1164. dp_ctrl->on = dp_ctrl_on;
  1165. dp_ctrl->off = dp_ctrl_off;
  1166. dp_ctrl->abort = dp_ctrl_abort;
  1167. dp_ctrl->isr = dp_ctrl_isr;
  1168. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1169. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1170. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1171. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1172. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1173. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1174. dp_ctrl->set_sim_mode = dp_ctrl_set_sim_mode;
  1175. return dp_ctrl;
  1176. error:
  1177. return ERR_PTR(rc);
  1178. }
  1179. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1180. {
  1181. struct dp_ctrl_private *ctrl;
  1182. if (!dp_ctrl)
  1183. return;
  1184. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1185. devm_kfree(ctrl->dev, ctrl);
  1186. }