sde_encoder.c 141 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  62. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  63. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  64. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_VDC) || \
  65. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event.
  74. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  75. * This event happens at INTERRUPT level.
  76. * Event signals the end of the data transfer after the PP FRAME_DONE
  77. * event. At the end of this event, a delayed work is scheduled to go to
  78. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  79. * @SDE_ENC_RC_EVENT_PRE_STOP:
  80. * This event happens at NORMAL priority.
  81. * This event, when received during the ON state, set RSC to IDLE, and
  82. * and leave the RC STATE in the PRE_OFF state.
  83. * It should be followed by the STOP event as part of encoder disable.
  84. * If received during IDLE or OFF states, it will do nothing.
  85. * @SDE_ENC_RC_EVENT_STOP:
  86. * This event happens at NORMAL priority.
  87. * When this event is received, disable all the MDP/DSI core clocks, and
  88. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  89. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  90. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  91. * Resource state should be in OFF at the end of the event.
  92. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  93. * This event happens at NORMAL priority from a work item.
  94. * Event signals that there is a seamless mode switch is in prgoress. A
  95. * client needs to turn of only irq - leave clocks ON to reduce the mode
  96. * switch latency.
  97. * @SDE_ENC_RC_EVENT_POST_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that seamless mode switch is complete and resources are
  100. * acquired. Clients wants to turn on the irq again and update the rsc
  101. * with new vtotal.
  102. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that there were no frame updates for
  105. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  106. * and request RSC with IDLE state and change the resource state to IDLE.
  107. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  108. * This event is triggered from the input event thread when touch event is
  109. * received from the input device. On receiving this event,
  110. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  111. clocks and enable RSC.
  112. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  113. * off work since a new commit is imminent.
  114. */
  115. enum sde_enc_rc_events {
  116. SDE_ENC_RC_EVENT_KICKOFF = 1,
  117. SDE_ENC_RC_EVENT_FRAME_DONE,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  133. SDE_EVT32(DRMID(drm_enc), enable);
  134. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  135. }
  136. }
  137. }
  138. static bool _sde_encoder_is_autorefresh_enabled(
  139. struct sde_encoder_virt *sde_enc)
  140. {
  141. struct drm_connector *drm_conn;
  142. if (!sde_enc->cur_master ||
  143. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  144. return false;
  145. drm_conn = sde_enc->cur_master->connector;
  146. if (!drm_conn || !drm_conn->state)
  147. return false;
  148. return sde_connector_get_property(drm_conn->state,
  149. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  150. }
  151. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  152. struct sde_hw_qdss *hw_qdss,
  153. struct sde_encoder_phys *phys, bool enable)
  154. {
  155. if (sde_enc->qdss_status == enable)
  156. return;
  157. sde_enc->qdss_status = enable;
  158. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  159. sde_enc->qdss_status);
  160. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  161. }
  162. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  163. s64 timeout_ms, struct sde_encoder_wait_info *info)
  164. {
  165. int rc = 0;
  166. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  167. ktime_t cur_ktime;
  168. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  169. do {
  170. rc = wait_event_timeout(*(info->wq),
  171. atomic_read(info->atomic_cnt) == info->count_check,
  172. wait_time_jiffies);
  173. cur_ktime = ktime_get();
  174. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  175. timeout_ms, atomic_read(info->atomic_cnt),
  176. info->count_check);
  177. /* If we timed out, counter is valid and time is less, wait again */
  178. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  179. (rc == 0) &&
  180. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  181. return rc;
  182. }
  183. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  184. {
  185. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  186. return sde_enc &&
  187. (sde_enc->disp_info.display_type ==
  188. SDE_CONNECTOR_PRIMARY);
  189. }
  190. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  191. {
  192. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  193. return sde_enc &&
  194. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  195. }
  196. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  197. {
  198. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  199. return sde_enc && sde_enc->cur_master &&
  200. sde_enc->cur_master->cont_splash_enabled;
  201. }
  202. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  203. enum sde_intr_idx intr_idx)
  204. {
  205. SDE_EVT32(DRMID(phys_enc->parent),
  206. phys_enc->intf_idx - INTF_0,
  207. phys_enc->hw_pp->idx - PINGPONG_0,
  208. intr_idx);
  209. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  210. if (phys_enc->parent_ops.handle_frame_done)
  211. phys_enc->parent_ops.handle_frame_done(
  212. phys_enc->parent, phys_enc,
  213. SDE_ENCODER_FRAME_EVENT_ERROR);
  214. }
  215. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  216. enum sde_intr_idx intr_idx,
  217. struct sde_encoder_wait_info *wait_info)
  218. {
  219. struct sde_encoder_irq *irq;
  220. u32 irq_status;
  221. int ret, i;
  222. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  223. SDE_ERROR("invalid params\n");
  224. return -EINVAL;
  225. }
  226. irq = &phys_enc->irq[intr_idx];
  227. /* note: do master / slave checking outside */
  228. /* return EWOULDBLOCK since we know the wait isn't necessary */
  229. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  230. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  231. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  232. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  233. return -EWOULDBLOCK;
  234. }
  235. if (irq->irq_idx < 0) {
  236. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  237. irq->name, irq->hw_idx);
  238. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  239. irq->irq_idx);
  240. return 0;
  241. }
  242. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  243. atomic_read(wait_info->atomic_cnt));
  244. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  245. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  246. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  247. /*
  248. * Some module X may disable interrupt for longer duration
  249. * and it may trigger all interrupts including timer interrupt
  250. * when module X again enable the interrupt.
  251. * That may cause interrupt wait timeout API in this API.
  252. * It is handled by split the wait timer in two halves.
  253. */
  254. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  255. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  256. irq->hw_idx,
  257. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  258. wait_info);
  259. if (ret)
  260. break;
  261. }
  262. if (ret <= 0) {
  263. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  264. irq->irq_idx, true);
  265. if (irq_status) {
  266. unsigned long flags;
  267. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  268. irq->hw_idx, irq->irq_idx,
  269. phys_enc->hw_pp->idx - PINGPONG_0,
  270. atomic_read(wait_info->atomic_cnt));
  271. SDE_DEBUG_PHYS(phys_enc,
  272. "done but irq %d not triggered\n",
  273. irq->irq_idx);
  274. local_irq_save(flags);
  275. irq->cb.func(phys_enc, irq->irq_idx);
  276. local_irq_restore(flags);
  277. ret = 0;
  278. } else {
  279. ret = -ETIMEDOUT;
  280. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  281. irq->hw_idx, irq->irq_idx,
  282. phys_enc->hw_pp->idx - PINGPONG_0,
  283. atomic_read(wait_info->atomic_cnt), irq_status,
  284. SDE_EVTLOG_ERROR);
  285. }
  286. } else {
  287. ret = 0;
  288. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  289. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  290. atomic_read(wait_info->atomic_cnt));
  291. }
  292. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  293. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  294. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  295. return ret;
  296. }
  297. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  298. enum sde_intr_idx intr_idx)
  299. {
  300. struct sde_encoder_irq *irq;
  301. int ret = 0;
  302. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  303. SDE_ERROR("invalid params\n");
  304. return -EINVAL;
  305. }
  306. irq = &phys_enc->irq[intr_idx];
  307. if (irq->irq_idx >= 0) {
  308. SDE_DEBUG_PHYS(phys_enc,
  309. "skipping already registered irq %s type %d\n",
  310. irq->name, irq->intr_type);
  311. return 0;
  312. }
  313. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  314. irq->intr_type, irq->hw_idx);
  315. if (irq->irq_idx < 0) {
  316. SDE_ERROR_PHYS(phys_enc,
  317. "failed to lookup IRQ index for %s type:%d\n",
  318. irq->name, irq->intr_type);
  319. return -EINVAL;
  320. }
  321. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  322. &irq->cb);
  323. if (ret) {
  324. SDE_ERROR_PHYS(phys_enc,
  325. "failed to register IRQ callback for %s\n",
  326. irq->name);
  327. irq->irq_idx = -EINVAL;
  328. return ret;
  329. }
  330. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  331. if (ret) {
  332. SDE_ERROR_PHYS(phys_enc,
  333. "enable IRQ for intr:%s failed, irq_idx %d\n",
  334. irq->name, irq->irq_idx);
  335. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  336. irq->irq_idx, &irq->cb);
  337. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  338. irq->irq_idx, SDE_EVTLOG_ERROR);
  339. irq->irq_idx = -EINVAL;
  340. return ret;
  341. }
  342. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  343. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  344. irq->name, irq->irq_idx);
  345. return ret;
  346. }
  347. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  348. enum sde_intr_idx intr_idx)
  349. {
  350. struct sde_encoder_irq *irq;
  351. int ret;
  352. if (!phys_enc) {
  353. SDE_ERROR("invalid encoder\n");
  354. return -EINVAL;
  355. }
  356. irq = &phys_enc->irq[intr_idx];
  357. /* silently skip irqs that weren't registered */
  358. if (irq->irq_idx < 0) {
  359. SDE_ERROR(
  360. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  361. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  362. irq->irq_idx);
  363. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  364. irq->irq_idx, SDE_EVTLOG_ERROR);
  365. return 0;
  366. }
  367. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  368. if (ret)
  369. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  370. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  371. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  372. &irq->cb);
  373. if (ret)
  374. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  375. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  376. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  377. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  378. irq->irq_idx = -EINVAL;
  379. return 0;
  380. }
  381. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  382. struct sde_encoder_hw_resources *hw_res,
  383. struct drm_connector_state *conn_state)
  384. {
  385. struct sde_encoder_virt *sde_enc = NULL;
  386. struct msm_mode_info mode_info;
  387. int i = 0;
  388. if (!hw_res || !drm_enc || !conn_state) {
  389. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  390. !drm_enc, !hw_res, !conn_state);
  391. return;
  392. }
  393. sde_enc = to_sde_encoder_virt(drm_enc);
  394. SDE_DEBUG_ENC(sde_enc, "\n");
  395. /* Query resources used by phys encs, expected to be without overlap */
  396. memset(hw_res, 0, sizeof(*hw_res));
  397. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  398. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  399. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  400. if (phys && phys->ops.get_hw_resources)
  401. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  402. }
  403. /*
  404. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  405. * called from atomic_check phase. Use the below API to get mode
  406. * information of the temporary conn_state passed
  407. */
  408. sde_connector_state_get_mode_info(conn_state, &mode_info);
  409. hw_res->topology = mode_info.topology;
  410. hw_res->comp_info = &sde_enc->mode_info.comp_info;
  411. hw_res->display_type = sde_enc->disp_info.display_type;
  412. }
  413. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  414. {
  415. struct sde_encoder_virt *sde_enc = NULL;
  416. int i = 0;
  417. if (!drm_enc) {
  418. SDE_ERROR("invalid encoder\n");
  419. return;
  420. }
  421. sde_enc = to_sde_encoder_virt(drm_enc);
  422. SDE_DEBUG_ENC(sde_enc, "\n");
  423. mutex_lock(&sde_enc->enc_lock);
  424. sde_rsc_client_destroy(sde_enc->rsc_client);
  425. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  426. struct sde_encoder_phys *phys;
  427. phys = sde_enc->phys_vid_encs[i];
  428. if (phys && phys->ops.destroy) {
  429. phys->ops.destroy(phys);
  430. --sde_enc->num_phys_encs;
  431. sde_enc->phys_encs[i] = NULL;
  432. }
  433. phys = sde_enc->phys_cmd_encs[i];
  434. if (phys && phys->ops.destroy) {
  435. phys->ops.destroy(phys);
  436. --sde_enc->num_phys_encs;
  437. sde_enc->phys_encs[i] = NULL;
  438. }
  439. }
  440. if (sde_enc->num_phys_encs)
  441. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  442. sde_enc->num_phys_encs);
  443. sde_enc->num_phys_encs = 0;
  444. mutex_unlock(&sde_enc->enc_lock);
  445. drm_encoder_cleanup(drm_enc);
  446. mutex_destroy(&sde_enc->enc_lock);
  447. kfree(sde_enc->input_handler);
  448. sde_enc->input_handler = NULL;
  449. kfree(sde_enc);
  450. }
  451. void sde_encoder_helper_update_intf_cfg(
  452. struct sde_encoder_phys *phys_enc)
  453. {
  454. struct sde_encoder_virt *sde_enc;
  455. struct sde_hw_intf_cfg_v1 *intf_cfg;
  456. enum sde_3d_blend_mode mode_3d;
  457. if (!phys_enc || !phys_enc->hw_pp) {
  458. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  459. return;
  460. }
  461. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  462. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  463. SDE_DEBUG_ENC(sde_enc,
  464. "intf_cfg updated for %d at idx %d\n",
  465. phys_enc->intf_idx,
  466. intf_cfg->intf_count);
  467. /* setup interface configuration */
  468. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  469. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  470. return;
  471. }
  472. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  473. if (phys_enc == sde_enc->cur_master) {
  474. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  475. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  476. else
  477. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  478. }
  479. /* configure this interface as master for split display */
  480. if (phys_enc->split_role == ENC_ROLE_MASTER)
  481. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  482. /* setup which pp blk will connect to this intf */
  483. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  484. phys_enc->hw_intf->ops.bind_pingpong_blk(
  485. phys_enc->hw_intf,
  486. true,
  487. phys_enc->hw_pp->idx);
  488. /*setup merge_3d configuration */
  489. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  490. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  491. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  492. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  493. phys_enc->hw_pp->merge_3d->idx;
  494. if (phys_enc->hw_pp->ops.setup_3d_mode)
  495. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  496. mode_3d);
  497. }
  498. void sde_encoder_helper_split_config(
  499. struct sde_encoder_phys *phys_enc,
  500. enum sde_intf interface)
  501. {
  502. struct sde_encoder_virt *sde_enc;
  503. struct split_pipe_cfg *cfg;
  504. struct sde_hw_mdp *hw_mdptop;
  505. enum sde_rm_topology_name topology;
  506. struct msm_display_info *disp_info;
  507. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  508. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  509. return;
  510. }
  511. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  512. hw_mdptop = phys_enc->hw_mdptop;
  513. disp_info = &sde_enc->disp_info;
  514. cfg = &phys_enc->hw_intf->cfg;
  515. memset(cfg, 0, sizeof(*cfg));
  516. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  517. return;
  518. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  519. cfg->split_link_en = true;
  520. /**
  521. * disable split modes since encoder will be operating in as the only
  522. * encoder, either for the entire use case in the case of, for example,
  523. * single DSI, or for this frame in the case of left/right only partial
  524. * update.
  525. */
  526. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  527. if (hw_mdptop->ops.setup_split_pipe)
  528. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  529. if (hw_mdptop->ops.setup_pp_split)
  530. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  531. return;
  532. }
  533. cfg->en = true;
  534. cfg->mode = phys_enc->intf_mode;
  535. cfg->intf = interface;
  536. if (cfg->en && phys_enc->ops.needs_single_flush &&
  537. phys_enc->ops.needs_single_flush(phys_enc))
  538. cfg->split_flush_en = true;
  539. topology = sde_connector_get_topology_name(phys_enc->connector);
  540. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  541. cfg->pp_split_slave = cfg->intf;
  542. else
  543. cfg->pp_split_slave = INTF_MAX;
  544. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  545. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  546. if (hw_mdptop->ops.setup_split_pipe)
  547. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  548. } else if (sde_enc->hw_pp[0]) {
  549. /*
  550. * slave encoder
  551. * - determine split index from master index,
  552. * assume master is first pp
  553. */
  554. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  555. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  556. cfg->pp_split_index);
  557. if (hw_mdptop->ops.setup_pp_split)
  558. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  559. }
  560. }
  561. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  562. {
  563. struct sde_encoder_virt *sde_enc;
  564. int i = 0;
  565. if (!drm_enc)
  566. return false;
  567. sde_enc = to_sde_encoder_virt(drm_enc);
  568. if (!sde_enc)
  569. return false;
  570. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  571. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  572. if (phys && phys->in_clone_mode)
  573. return true;
  574. }
  575. return false;
  576. }
  577. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  578. struct drm_crtc_state *crtc_state,
  579. struct drm_connector_state *conn_state)
  580. {
  581. const struct drm_display_mode *mode;
  582. struct drm_display_mode *adj_mode;
  583. int i = 0;
  584. int ret = 0;
  585. mode = &crtc_state->mode;
  586. adj_mode = &crtc_state->adjusted_mode;
  587. /* perform atomic check on the first physical encoder (master) */
  588. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  589. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  590. if (phys && phys->ops.atomic_check)
  591. ret = phys->ops.atomic_check(phys, crtc_state,
  592. conn_state);
  593. else if (phys && phys->ops.mode_fixup)
  594. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  595. ret = -EINVAL;
  596. if (ret) {
  597. SDE_ERROR_ENC(sde_enc,
  598. "mode unsupported, phys idx %d\n", i);
  599. break;
  600. }
  601. }
  602. return ret;
  603. }
  604. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  605. struct drm_crtc_state *crtc_state,
  606. struct drm_connector_state *conn_state,
  607. struct sde_connector_state *sde_conn_state,
  608. struct sde_crtc_state *sde_crtc_state)
  609. {
  610. int ret = 0;
  611. if (crtc_state->mode_changed || crtc_state->active_changed) {
  612. struct sde_rect mode_roi, roi;
  613. mode_roi.x = 0;
  614. mode_roi.y = 0;
  615. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  616. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  617. if (sde_conn_state->rois.num_rects) {
  618. sde_kms_rect_merge_rectangles(
  619. &sde_conn_state->rois, &roi);
  620. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  621. SDE_ERROR_ENC(sde_enc,
  622. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  623. roi.x, roi.y, roi.w, roi.h);
  624. ret = -EINVAL;
  625. }
  626. }
  627. if (sde_crtc_state->user_roi_list.num_rects) {
  628. sde_kms_rect_merge_rectangles(
  629. &sde_crtc_state->user_roi_list, &roi);
  630. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  631. SDE_ERROR_ENC(sde_enc,
  632. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  633. roi.x, roi.y, roi.w, roi.h);
  634. ret = -EINVAL;
  635. }
  636. }
  637. }
  638. return ret;
  639. }
  640. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  641. struct drm_crtc_state *crtc_state,
  642. struct drm_connector_state *conn_state,
  643. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  644. struct sde_connector *sde_conn,
  645. struct sde_connector_state *sde_conn_state)
  646. {
  647. int ret = 0;
  648. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  649. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  650. struct msm_display_topology *topology = NULL;
  651. ret = sde_connector_get_mode_info(&sde_conn->base,
  652. adj_mode, &sde_conn_state->mode_info);
  653. if (ret) {
  654. SDE_ERROR_ENC(sde_enc,
  655. "failed to get mode info, rc = %d\n", ret);
  656. return ret;
  657. }
  658. if (sde_conn_state->mode_info.comp_info.comp_type &&
  659. sde_conn_state->mode_info.comp_info.comp_ratio >=
  660. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  661. SDE_ERROR_ENC(sde_enc,
  662. "invalid compression ratio: %d\n",
  663. sde_conn_state->mode_info.comp_info.comp_ratio);
  664. ret = -EINVAL;
  665. return ret;
  666. }
  667. /* Reserve dynamic resources, indicating atomic_check phase */
  668. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  669. conn_state, true);
  670. if (ret) {
  671. SDE_ERROR_ENC(sde_enc,
  672. "RM failed to reserve resources, rc = %d\n",
  673. ret);
  674. return ret;
  675. }
  676. /**
  677. * Update connector state with the topology selected for the
  678. * resource set validated. Reset the topology if we are
  679. * de-activating crtc.
  680. */
  681. if (crtc_state->active)
  682. topology = &sde_conn_state->mode_info.topology;
  683. ret = sde_rm_update_topology(conn_state, topology);
  684. if (ret) {
  685. SDE_ERROR_ENC(sde_enc,
  686. "RM failed to update topology, rc: %d\n", ret);
  687. return ret;
  688. }
  689. ret = sde_connector_set_blob_data(conn_state->connector,
  690. conn_state,
  691. CONNECTOR_PROP_SDE_INFO);
  692. if (ret) {
  693. SDE_ERROR_ENC(sde_enc,
  694. "connector failed to update info, rc: %d\n",
  695. ret);
  696. return ret;
  697. }
  698. }
  699. return ret;
  700. }
  701. static int sde_encoder_virt_atomic_check(
  702. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  703. struct drm_connector_state *conn_state)
  704. {
  705. struct sde_encoder_virt *sde_enc;
  706. struct msm_drm_private *priv;
  707. struct sde_kms *sde_kms;
  708. const struct drm_display_mode *mode;
  709. struct drm_display_mode *adj_mode;
  710. struct sde_connector *sde_conn = NULL;
  711. struct sde_connector_state *sde_conn_state = NULL;
  712. struct sde_crtc_state *sde_crtc_state = NULL;
  713. enum sde_rm_topology_name old_top;
  714. int ret = 0;
  715. if (!drm_enc || !crtc_state || !conn_state) {
  716. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  717. !drm_enc, !crtc_state, !conn_state);
  718. return -EINVAL;
  719. }
  720. sde_enc = to_sde_encoder_virt(drm_enc);
  721. SDE_DEBUG_ENC(sde_enc, "\n");
  722. priv = drm_enc->dev->dev_private;
  723. sde_kms = to_sde_kms(priv->kms);
  724. mode = &crtc_state->mode;
  725. adj_mode = &crtc_state->adjusted_mode;
  726. sde_conn = to_sde_connector(conn_state->connector);
  727. sde_conn_state = to_sde_connector_state(conn_state);
  728. sde_crtc_state = to_sde_crtc_state(crtc_state);
  729. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  730. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  731. conn_state);
  732. if (ret)
  733. return ret;
  734. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  735. conn_state, sde_conn_state, sde_crtc_state);
  736. if (ret)
  737. return ret;
  738. /**
  739. * record topology in previous atomic state to be able to handle
  740. * topology transitions correctly.
  741. */
  742. old_top = sde_connector_get_property(conn_state,
  743. CONNECTOR_PROP_TOPOLOGY_NAME);
  744. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  745. if (ret)
  746. return ret;
  747. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  748. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  749. if (ret)
  750. return ret;
  751. ret = sde_connector_roi_v1_check_roi(conn_state);
  752. if (ret) {
  753. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  754. ret);
  755. return ret;
  756. }
  757. drm_mode_set_crtcinfo(adj_mode, 0);
  758. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  759. return ret;
  760. }
  761. static void _sde_encoder_get_connector_roi(
  762. struct sde_encoder_virt *sde_enc,
  763. struct sde_rect *merged_conn_roi)
  764. {
  765. struct drm_connector *drm_conn;
  766. struct sde_connector_state *c_state;
  767. if (!sde_enc || !merged_conn_roi)
  768. return;
  769. drm_conn = sde_enc->phys_encs[0]->connector;
  770. if (!drm_conn || !drm_conn->state)
  771. return;
  772. c_state = to_sde_connector_state(drm_conn->state);
  773. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  774. }
  775. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  776. {
  777. struct sde_encoder_virt *sde_enc;
  778. struct drm_connector *drm_conn;
  779. struct drm_display_mode *adj_mode;
  780. struct sde_rect roi;
  781. if (!drm_enc) {
  782. SDE_ERROR("invalid encoder parameter\n");
  783. return -EINVAL;
  784. }
  785. sde_enc = to_sde_encoder_virt(drm_enc);
  786. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  787. SDE_ERROR("invalid crtc parameter\n");
  788. return -EINVAL;
  789. }
  790. if (!sde_enc->cur_master) {
  791. SDE_ERROR("invalid cur_master parameter\n");
  792. return -EINVAL;
  793. }
  794. adj_mode = &sde_enc->cur_master->cached_mode;
  795. drm_conn = sde_enc->cur_master->connector;
  796. _sde_encoder_get_connector_roi(sde_enc, &roi);
  797. if (sde_kms_rect_is_null(&roi)) {
  798. roi.w = adj_mode->hdisplay;
  799. roi.h = adj_mode->vdisplay;
  800. }
  801. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  802. sizeof(sde_enc->prv_conn_roi));
  803. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  804. return 0;
  805. }
  806. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  807. u32 vsync_source, bool is_dummy)
  808. {
  809. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  810. struct msm_drm_private *priv;
  811. struct sde_kms *sde_kms;
  812. struct sde_hw_mdp *hw_mdptop;
  813. struct drm_encoder *drm_enc;
  814. struct sde_encoder_virt *sde_enc;
  815. int i;
  816. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  817. if (!sde_enc) {
  818. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  819. return;
  820. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  821. SDE_ERROR("invalid num phys enc %d/%d\n",
  822. sde_enc->num_phys_encs,
  823. (int) ARRAY_SIZE(sde_enc->hw_pp));
  824. return;
  825. }
  826. drm_enc = &sde_enc->base;
  827. /* this pointers are checked in virt_enable_helper */
  828. priv = drm_enc->dev->dev_private;
  829. sde_kms = to_sde_kms(priv->kms);
  830. if (!sde_kms) {
  831. SDE_ERROR("invalid sde_kms\n");
  832. return;
  833. }
  834. hw_mdptop = sde_kms->hw_mdp;
  835. if (!hw_mdptop) {
  836. SDE_ERROR("invalid mdptop\n");
  837. return;
  838. }
  839. if (hw_mdptop->ops.setup_vsync_source) {
  840. for (i = 0; i < sde_enc->num_phys_encs; i++)
  841. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  842. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  843. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  844. vsync_cfg.vsync_source = vsync_source;
  845. vsync_cfg.is_dummy = is_dummy;
  846. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  847. }
  848. }
  849. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  850. struct msm_display_info *disp_info, bool is_dummy)
  851. {
  852. struct sde_encoder_phys *phys;
  853. int i;
  854. u32 vsync_source;
  855. if (!sde_enc || !disp_info) {
  856. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  857. sde_enc != NULL, disp_info != NULL);
  858. return;
  859. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  860. SDE_ERROR("invalid num phys enc %d/%d\n",
  861. sde_enc->num_phys_encs,
  862. (int) ARRAY_SIZE(sde_enc->hw_pp));
  863. return;
  864. }
  865. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  866. if (is_dummy)
  867. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  868. sde_enc->te_source;
  869. else if (disp_info->is_te_using_watchdog_timer)
  870. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  871. else
  872. vsync_source = sde_enc->te_source;
  873. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  874. disp_info->is_te_using_watchdog_timer);
  875. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  876. phys = sde_enc->phys_encs[i];
  877. if (phys && phys->ops.setup_vsync_source)
  878. phys->ops.setup_vsync_source(phys,
  879. vsync_source, is_dummy);
  880. }
  881. }
  882. }
  883. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  884. bool watchdog_te)
  885. {
  886. struct sde_encoder_virt *sde_enc;
  887. struct msm_display_info disp_info;
  888. if (!drm_enc) {
  889. pr_err("invalid drm encoder\n");
  890. return -EINVAL;
  891. }
  892. sde_enc = to_sde_encoder_virt(drm_enc);
  893. sde_encoder_control_te(drm_enc, false);
  894. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  895. disp_info.is_te_using_watchdog_timer = watchdog_te;
  896. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  897. sde_encoder_control_te(drm_enc, true);
  898. return 0;
  899. }
  900. static int _sde_encoder_rsc_client_update_vsync_wait(
  901. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  902. int wait_vblank_crtc_id)
  903. {
  904. int wait_refcount = 0, ret = 0;
  905. int pipe = -1;
  906. int wait_count = 0;
  907. struct drm_crtc *primary_crtc;
  908. struct drm_crtc *crtc;
  909. crtc = sde_enc->crtc;
  910. if (wait_vblank_crtc_id)
  911. wait_refcount =
  912. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  913. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  914. SDE_EVTLOG_FUNC_ENTRY);
  915. if (crtc->base.id != wait_vblank_crtc_id) {
  916. primary_crtc = drm_crtc_find(drm_enc->dev,
  917. NULL, wait_vblank_crtc_id);
  918. if (!primary_crtc) {
  919. SDE_ERROR_ENC(sde_enc,
  920. "failed to find primary crtc id %d\n",
  921. wait_vblank_crtc_id);
  922. return -EINVAL;
  923. }
  924. pipe = drm_crtc_index(primary_crtc);
  925. }
  926. /**
  927. * note: VBLANK is expected to be enabled at this point in
  928. * resource control state machine if on primary CRTC
  929. */
  930. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  931. if (sde_rsc_client_is_state_update_complete(
  932. sde_enc->rsc_client))
  933. break;
  934. if (crtc->base.id == wait_vblank_crtc_id)
  935. ret = sde_encoder_wait_for_event(drm_enc,
  936. MSM_ENC_VBLANK);
  937. else
  938. drm_wait_one_vblank(drm_enc->dev, pipe);
  939. if (ret) {
  940. SDE_ERROR_ENC(sde_enc,
  941. "wait for vblank failed ret:%d\n", ret);
  942. /**
  943. * rsc hardware may hang without vsync. avoid rsc hang
  944. * by generating the vsync from watchdog timer.
  945. */
  946. if (crtc->base.id == wait_vblank_crtc_id)
  947. sde_encoder_helper_switch_vsync(drm_enc, true);
  948. }
  949. }
  950. if (wait_count >= MAX_RSC_WAIT)
  951. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  952. SDE_EVTLOG_ERROR);
  953. if (wait_refcount)
  954. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  955. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  956. SDE_EVTLOG_FUNC_EXIT);
  957. return ret;
  958. }
  959. static int _sde_encoder_update_rsc_client(
  960. struct drm_encoder *drm_enc, bool enable)
  961. {
  962. struct sde_encoder_virt *sde_enc;
  963. struct drm_crtc *crtc;
  964. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  965. struct sde_rsc_cmd_config *rsc_config;
  966. int ret;
  967. struct msm_display_info *disp_info;
  968. struct msm_mode_info *mode_info;
  969. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  970. u32 qsync_mode = 0, v_front_porch;
  971. struct drm_display_mode *mode;
  972. bool is_vid_mode;
  973. if (!drm_enc || !drm_enc->dev) {
  974. SDE_ERROR("invalid encoder arguments\n");
  975. return -EINVAL;
  976. }
  977. sde_enc = to_sde_encoder_virt(drm_enc);
  978. mode_info = &sde_enc->mode_info;
  979. crtc = sde_enc->crtc;
  980. if (!sde_enc->crtc) {
  981. SDE_ERROR("invalid crtc parameter\n");
  982. return -EINVAL;
  983. }
  984. disp_info = &sde_enc->disp_info;
  985. rsc_config = &sde_enc->rsc_config;
  986. if (!sde_enc->rsc_client) {
  987. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  988. return 0;
  989. }
  990. /**
  991. * only primary command mode panel without Qsync can request CMD state.
  992. * all other panels/displays can request for VID state including
  993. * secondary command mode panel.
  994. * Clone mode encoder can request CLK STATE only.
  995. */
  996. if (sde_enc->cur_master)
  997. qsync_mode = sde_connector_get_qsync_mode(
  998. sde_enc->cur_master->connector);
  999. if (sde_encoder_in_clone_mode(drm_enc) ||
  1000. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1001. (disp_info->display_type && qsync_mode))
  1002. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1003. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1004. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1005. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1006. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1007. SDE_EVT32(rsc_state, qsync_mode);
  1008. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1009. MSM_DISPLAY_VIDEO_MODE);
  1010. mode = &sde_enc->crtc->state->mode;
  1011. v_front_porch = mode->vsync_start - mode->vdisplay;
  1012. /* compare specific items and reconfigure the rsc */
  1013. if ((rsc_config->fps != mode_info->frame_rate) ||
  1014. (rsc_config->vtotal != mode_info->vtotal) ||
  1015. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1016. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1017. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1018. rsc_config->fps = mode_info->frame_rate;
  1019. rsc_config->vtotal = mode_info->vtotal;
  1020. /*
  1021. * for video mode, prefill lines should not go beyond vertical
  1022. * front porch for RSCC configuration. This will ensure bw
  1023. * downvotes are not sent within the active region. Additional
  1024. * -1 is to give one line time for rscc mode min_threshold.
  1025. */
  1026. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1027. rsc_config->prefill_lines = v_front_porch - 1;
  1028. else
  1029. rsc_config->prefill_lines = mode_info->prefill_lines;
  1030. rsc_config->jitter_numer = mode_info->jitter_numer;
  1031. rsc_config->jitter_denom = mode_info->jitter_denom;
  1032. sde_enc->rsc_state_init = false;
  1033. }
  1034. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1035. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1036. /* update it only once */
  1037. sde_enc->rsc_state_init = true;
  1038. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1039. rsc_state, rsc_config, crtc->base.id,
  1040. &wait_vblank_crtc_id);
  1041. } else {
  1042. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1043. rsc_state, NULL, crtc->base.id,
  1044. &wait_vblank_crtc_id);
  1045. }
  1046. /**
  1047. * if RSC performed a state change that requires a VBLANK wait, it will
  1048. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1049. *
  1050. * if we are the primary display, we will need to enable and wait
  1051. * locally since we hold the commit thread
  1052. *
  1053. * if we are an external display, we must send a signal to the primary
  1054. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1055. * by the primary panel's VBLANK signals
  1056. */
  1057. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1058. if (ret) {
  1059. SDE_ERROR_ENC(sde_enc,
  1060. "sde rsc client update failed ret:%d\n", ret);
  1061. return ret;
  1062. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1063. return ret;
  1064. }
  1065. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1066. sde_enc, wait_vblank_crtc_id);
  1067. return ret;
  1068. }
  1069. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1070. {
  1071. struct sde_encoder_virt *sde_enc;
  1072. int i;
  1073. if (!drm_enc) {
  1074. SDE_ERROR("invalid encoder\n");
  1075. return;
  1076. }
  1077. sde_enc = to_sde_encoder_virt(drm_enc);
  1078. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1079. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1080. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1081. if (phys && phys->ops.irq_control)
  1082. phys->ops.irq_control(phys, enable);
  1083. }
  1084. }
  1085. /* keep track of the userspace vblank during modeset */
  1086. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1087. u32 sw_event)
  1088. {
  1089. struct sde_encoder_virt *sde_enc;
  1090. bool enable;
  1091. int i;
  1092. if (!drm_enc) {
  1093. SDE_ERROR("invalid encoder\n");
  1094. return;
  1095. }
  1096. sde_enc = to_sde_encoder_virt(drm_enc);
  1097. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1098. sw_event, sde_enc->vblank_enabled);
  1099. /* nothing to do if vblank not enabled by userspace */
  1100. if (!sde_enc->vblank_enabled)
  1101. return;
  1102. /* disable vblank on pre_modeset */
  1103. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1104. enable = false;
  1105. /* enable vblank on post_modeset */
  1106. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1107. enable = true;
  1108. else
  1109. return;
  1110. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1111. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1112. if (phys && phys->ops.control_vblank_irq)
  1113. phys->ops.control_vblank_irq(phys, enable);
  1114. }
  1115. }
  1116. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1117. {
  1118. struct sde_encoder_virt *sde_enc;
  1119. if (!drm_enc)
  1120. return NULL;
  1121. sde_enc = to_sde_encoder_virt(drm_enc);
  1122. return sde_enc->rsc_client;
  1123. }
  1124. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1125. bool enable)
  1126. {
  1127. struct msm_drm_private *priv;
  1128. struct sde_kms *sde_kms;
  1129. struct sde_encoder_virt *sde_enc;
  1130. int rc;
  1131. bool is_cmd_mode = false;
  1132. sde_enc = to_sde_encoder_virt(drm_enc);
  1133. priv = drm_enc->dev->dev_private;
  1134. sde_kms = to_sde_kms(priv->kms);
  1135. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1136. is_cmd_mode = true;
  1137. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1138. SDE_EVT32(DRMID(drm_enc), enable);
  1139. if (!sde_enc->cur_master) {
  1140. SDE_ERROR("encoder master not set\n");
  1141. return -EINVAL;
  1142. }
  1143. if (enable) {
  1144. /* enable SDE core clks */
  1145. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1146. if (rc < 0) {
  1147. SDE_ERROR("failed to enable power resource %d\n", rc);
  1148. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1149. return rc;
  1150. }
  1151. sde_enc->elevated_ahb_vote = true;
  1152. /* enable DSI clks */
  1153. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1154. true);
  1155. if (rc) {
  1156. SDE_ERROR("failed to enable clk control %d\n", rc);
  1157. pm_runtime_put_sync(drm_enc->dev->dev);
  1158. return rc;
  1159. }
  1160. /* enable all the irq */
  1161. _sde_encoder_irq_control(drm_enc, true);
  1162. } else {
  1163. /* disable all the irq */
  1164. _sde_encoder_irq_control(drm_enc, false);
  1165. /* disable DSI clks */
  1166. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1167. /* disable SDE core clks */
  1168. pm_runtime_put_sync(drm_enc->dev->dev);
  1169. }
  1170. return 0;
  1171. }
  1172. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1173. bool enable, u32 frame_count)
  1174. {
  1175. struct sde_encoder_virt *sde_enc;
  1176. int i;
  1177. if (!drm_enc) {
  1178. SDE_ERROR("invalid encoder\n");
  1179. return;
  1180. }
  1181. sde_enc = to_sde_encoder_virt(drm_enc);
  1182. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1183. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1184. if (!phys || !phys->ops.setup_misr)
  1185. continue;
  1186. phys->ops.setup_misr(phys, enable, frame_count);
  1187. }
  1188. }
  1189. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1190. unsigned int type, unsigned int code, int value)
  1191. {
  1192. struct drm_encoder *drm_enc = NULL;
  1193. struct sde_encoder_virt *sde_enc = NULL;
  1194. struct msm_drm_thread *disp_thread = NULL;
  1195. struct msm_drm_private *priv = NULL;
  1196. if (!handle || !handle->handler || !handle->handler->private) {
  1197. SDE_ERROR("invalid encoder for the input event\n");
  1198. return;
  1199. }
  1200. drm_enc = (struct drm_encoder *)handle->handler->private;
  1201. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1202. SDE_ERROR("invalid parameters\n");
  1203. return;
  1204. }
  1205. priv = drm_enc->dev->dev_private;
  1206. sde_enc = to_sde_encoder_virt(drm_enc);
  1207. if (!sde_enc->crtc || (sde_enc->crtc->index
  1208. >= ARRAY_SIZE(priv->disp_thread))) {
  1209. SDE_DEBUG_ENC(sde_enc,
  1210. "invalid cached CRTC: %d or crtc index: %d\n",
  1211. sde_enc->crtc == NULL,
  1212. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1213. return;
  1214. }
  1215. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1216. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1217. kthread_queue_work(&disp_thread->worker,
  1218. &sde_enc->input_event_work);
  1219. }
  1220. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1221. {
  1222. struct sde_encoder_virt *sde_enc;
  1223. if (!drm_enc) {
  1224. SDE_ERROR("invalid encoder\n");
  1225. return;
  1226. }
  1227. sde_enc = to_sde_encoder_virt(drm_enc);
  1228. /* return early if there is no state change */
  1229. if (sde_enc->idle_pc_enabled == enable)
  1230. return;
  1231. sde_enc->idle_pc_enabled = enable;
  1232. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1233. SDE_EVT32(sde_enc->idle_pc_enabled);
  1234. }
  1235. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1236. u32 sw_event)
  1237. {
  1238. if (kthread_cancel_delayed_work_sync(
  1239. &sde_enc->delayed_off_work))
  1240. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1241. sw_event);
  1242. }
  1243. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1244. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1245. {
  1246. int ret = 0;
  1247. /* cancel delayed off work, if any */
  1248. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1249. mutex_lock(&sde_enc->rc_lock);
  1250. /* return if the resource control is already in ON state */
  1251. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1252. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1253. sw_event);
  1254. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1255. SDE_EVTLOG_FUNC_CASE1);
  1256. goto end;
  1257. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1258. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1259. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1260. sw_event, sde_enc->rc_state);
  1261. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1262. SDE_EVTLOG_ERROR);
  1263. goto end;
  1264. }
  1265. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1266. _sde_encoder_irq_control(drm_enc, true);
  1267. } else {
  1268. /* enable all the clks and resources */
  1269. ret = _sde_encoder_resource_control_helper(drm_enc,
  1270. true);
  1271. if (ret) {
  1272. SDE_ERROR_ENC(sde_enc,
  1273. "sw_event:%d, rc in state %d\n",
  1274. sw_event, sde_enc->rc_state);
  1275. SDE_EVT32(DRMID(drm_enc), sw_event,
  1276. sde_enc->rc_state,
  1277. SDE_EVTLOG_ERROR);
  1278. goto end;
  1279. }
  1280. _sde_encoder_update_rsc_client(drm_enc, true);
  1281. }
  1282. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1283. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1284. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1285. end:
  1286. mutex_unlock(&sde_enc->rc_lock);
  1287. return ret;
  1288. }
  1289. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1290. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1291. struct msm_drm_private *priv)
  1292. {
  1293. unsigned int lp, idle_pc_duration;
  1294. struct msm_drm_thread *disp_thread;
  1295. bool autorefresh_enabled = false;
  1296. if (!sde_enc->crtc) {
  1297. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1298. return -EINVAL;
  1299. }
  1300. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1301. SDE_ERROR("invalid crtc index :%u\n",
  1302. sde_enc->crtc->index);
  1303. return -EINVAL;
  1304. }
  1305. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1306. /*
  1307. * mutex lock is not used as this event happens at interrupt
  1308. * context. And locking is not required as, the other events
  1309. * like KICKOFF and STOP does a wait-for-idle before executing
  1310. * the resource_control
  1311. */
  1312. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1313. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1314. sw_event, sde_enc->rc_state);
  1315. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1316. SDE_EVTLOG_ERROR);
  1317. return -EINVAL;
  1318. }
  1319. /*
  1320. * schedule off work item only when there are no
  1321. * frames pending
  1322. */
  1323. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1324. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1325. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1326. SDE_EVTLOG_FUNC_CASE2);
  1327. return 0;
  1328. }
  1329. /* schedule delayed off work if autorefresh is disabled */
  1330. if (sde_enc->cur_master &&
  1331. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1332. autorefresh_enabled =
  1333. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1334. sde_enc->cur_master);
  1335. /* set idle timeout based on master connector's lp value */
  1336. if (sde_enc->cur_master)
  1337. lp = sde_connector_get_lp(
  1338. sde_enc->cur_master->connector);
  1339. else
  1340. lp = SDE_MODE_DPMS_ON;
  1341. if (lp == SDE_MODE_DPMS_LP2)
  1342. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1343. else
  1344. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1345. if (!autorefresh_enabled)
  1346. kthread_mod_delayed_work(
  1347. &disp_thread->worker,
  1348. &sde_enc->delayed_off_work,
  1349. msecs_to_jiffies(idle_pc_duration));
  1350. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1351. autorefresh_enabled,
  1352. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1353. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1354. sw_event);
  1355. return 0;
  1356. }
  1357. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1358. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1359. {
  1360. /* cancel delayed off work, if any */
  1361. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1362. mutex_lock(&sde_enc->rc_lock);
  1363. if (is_vid_mode &&
  1364. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1365. _sde_encoder_irq_control(drm_enc, true);
  1366. }
  1367. /* skip if is already OFF or IDLE, resources are off already */
  1368. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1369. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1370. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1371. sw_event, sde_enc->rc_state);
  1372. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1373. SDE_EVTLOG_FUNC_CASE3);
  1374. goto end;
  1375. }
  1376. /**
  1377. * IRQs are still enabled currently, which allows wait for
  1378. * VBLANK which RSC may require to correctly transition to OFF
  1379. */
  1380. _sde_encoder_update_rsc_client(drm_enc, false);
  1381. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1382. SDE_ENC_RC_STATE_PRE_OFF,
  1383. SDE_EVTLOG_FUNC_CASE3);
  1384. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1385. end:
  1386. mutex_unlock(&sde_enc->rc_lock);
  1387. return 0;
  1388. }
  1389. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1390. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1391. {
  1392. int ret = 0;
  1393. /* cancel vsync event work and timer */
  1394. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1395. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1396. del_timer_sync(&sde_enc->vsync_event_timer);
  1397. mutex_lock(&sde_enc->rc_lock);
  1398. /* return if the resource control is already in OFF state */
  1399. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1400. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1401. sw_event);
  1402. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1403. SDE_EVTLOG_FUNC_CASE4);
  1404. goto end;
  1405. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1406. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1407. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1408. sw_event, sde_enc->rc_state);
  1409. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1410. SDE_EVTLOG_ERROR);
  1411. ret = -EINVAL;
  1412. goto end;
  1413. }
  1414. /**
  1415. * expect to arrive here only if in either idle state or pre-off
  1416. * and in IDLE state the resources are already disabled
  1417. */
  1418. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1419. _sde_encoder_resource_control_helper(drm_enc, false);
  1420. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1421. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1422. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1423. end:
  1424. mutex_unlock(&sde_enc->rc_lock);
  1425. return ret;
  1426. }
  1427. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1428. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1429. {
  1430. int ret = 0;
  1431. /* cancel delayed off work, if any */
  1432. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1433. mutex_lock(&sde_enc->rc_lock);
  1434. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1435. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1436. sw_event);
  1437. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1438. SDE_EVTLOG_FUNC_CASE5);
  1439. goto end;
  1440. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1441. /* enable all the clks and resources */
  1442. ret = _sde_encoder_resource_control_helper(drm_enc,
  1443. true);
  1444. if (ret) {
  1445. SDE_ERROR_ENC(sde_enc,
  1446. "sw_event:%d, rc in state %d\n",
  1447. sw_event, sde_enc->rc_state);
  1448. SDE_EVT32(DRMID(drm_enc), sw_event,
  1449. sde_enc->rc_state,
  1450. SDE_EVTLOG_ERROR);
  1451. goto end;
  1452. }
  1453. _sde_encoder_update_rsc_client(drm_enc, true);
  1454. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1455. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1456. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1457. }
  1458. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1459. if (ret && ret != -EWOULDBLOCK) {
  1460. SDE_ERROR_ENC(sde_enc,
  1461. "wait for commit done returned %d\n",
  1462. ret);
  1463. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1464. ret, SDE_EVTLOG_ERROR);
  1465. ret = -EINVAL;
  1466. goto end;
  1467. }
  1468. _sde_encoder_irq_control(drm_enc, false);
  1469. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1470. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1471. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1472. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1473. end:
  1474. mutex_unlock(&sde_enc->rc_lock);
  1475. return ret;
  1476. }
  1477. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1478. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1479. {
  1480. int ret = 0;
  1481. mutex_lock(&sde_enc->rc_lock);
  1482. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1483. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1484. sw_event);
  1485. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1486. SDE_EVTLOG_FUNC_CASE5);
  1487. goto end;
  1488. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1489. SDE_ERROR_ENC(sde_enc,
  1490. "sw_event:%d, rc:%d !MODESET state\n",
  1491. sw_event, sde_enc->rc_state);
  1492. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1493. SDE_EVTLOG_ERROR);
  1494. ret = -EINVAL;
  1495. goto end;
  1496. }
  1497. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1498. _sde_encoder_irq_control(drm_enc, true);
  1499. _sde_encoder_update_rsc_client(drm_enc, true);
  1500. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1501. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1502. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1503. end:
  1504. mutex_unlock(&sde_enc->rc_lock);
  1505. return ret;
  1506. }
  1507. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1508. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1509. {
  1510. mutex_lock(&sde_enc->rc_lock);
  1511. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1512. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1513. sw_event, sde_enc->rc_state);
  1514. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1515. SDE_EVTLOG_ERROR);
  1516. goto end;
  1517. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1518. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1519. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1520. sde_crtc_frame_pending(sde_enc->crtc),
  1521. SDE_EVTLOG_ERROR);
  1522. goto end;
  1523. }
  1524. if (is_vid_mode) {
  1525. _sde_encoder_irq_control(drm_enc, false);
  1526. } else {
  1527. /* disable all the clks and resources */
  1528. _sde_encoder_update_rsc_client(drm_enc, false);
  1529. _sde_encoder_resource_control_helper(drm_enc, false);
  1530. }
  1531. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1532. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1533. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1534. end:
  1535. mutex_unlock(&sde_enc->rc_lock);
  1536. return 0;
  1537. }
  1538. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1539. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1540. struct msm_drm_private *priv, bool is_vid_mode)
  1541. {
  1542. bool autorefresh_enabled = false;
  1543. struct msm_drm_thread *disp_thread;
  1544. int ret = 0;
  1545. if (!sde_enc->crtc ||
  1546. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1547. SDE_DEBUG_ENC(sde_enc,
  1548. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1549. sde_enc->crtc == NULL,
  1550. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1551. sw_event);
  1552. return -EINVAL;
  1553. }
  1554. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1555. mutex_lock(&sde_enc->rc_lock);
  1556. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1557. if (sde_enc->cur_master &&
  1558. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1559. autorefresh_enabled =
  1560. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1561. sde_enc->cur_master);
  1562. if (autorefresh_enabled) {
  1563. SDE_DEBUG_ENC(sde_enc,
  1564. "not handling early wakeup since auto refresh is enabled\n");
  1565. goto end;
  1566. }
  1567. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1568. kthread_mod_delayed_work(&disp_thread->worker,
  1569. &sde_enc->delayed_off_work,
  1570. msecs_to_jiffies(
  1571. IDLE_POWERCOLLAPSE_DURATION));
  1572. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1573. /* enable all the clks and resources */
  1574. ret = _sde_encoder_resource_control_helper(drm_enc,
  1575. true);
  1576. if (ret) {
  1577. SDE_ERROR_ENC(sde_enc,
  1578. "sw_event:%d, rc in state %d\n",
  1579. sw_event, sde_enc->rc_state);
  1580. SDE_EVT32(DRMID(drm_enc), sw_event,
  1581. sde_enc->rc_state,
  1582. SDE_EVTLOG_ERROR);
  1583. goto end;
  1584. }
  1585. _sde_encoder_update_rsc_client(drm_enc, true);
  1586. /*
  1587. * In some cases, commit comes with slight delay
  1588. * (> 80 ms)after early wake up, prevent clock switch
  1589. * off to avoid jank in next update. So, increase the
  1590. * command mode idle timeout sufficiently to prevent
  1591. * such case.
  1592. */
  1593. kthread_mod_delayed_work(&disp_thread->worker,
  1594. &sde_enc->delayed_off_work,
  1595. msecs_to_jiffies(
  1596. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1597. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1598. }
  1599. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1600. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1601. end:
  1602. mutex_unlock(&sde_enc->rc_lock);
  1603. return ret;
  1604. }
  1605. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1606. u32 sw_event)
  1607. {
  1608. struct sde_encoder_virt *sde_enc;
  1609. struct msm_drm_private *priv;
  1610. int ret = 0;
  1611. bool is_vid_mode = false;
  1612. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1613. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1614. sw_event);
  1615. return -EINVAL;
  1616. }
  1617. sde_enc = to_sde_encoder_virt(drm_enc);
  1618. priv = drm_enc->dev->dev_private;
  1619. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1620. is_vid_mode = true;
  1621. /*
  1622. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1623. * events and return early for other events (ie wb display).
  1624. */
  1625. if (!sde_enc->idle_pc_enabled &&
  1626. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1627. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1628. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1629. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1630. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1631. return 0;
  1632. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1633. sw_event, sde_enc->idle_pc_enabled);
  1634. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1635. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1636. switch (sw_event) {
  1637. case SDE_ENC_RC_EVENT_KICKOFF:
  1638. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1639. is_vid_mode);
  1640. break;
  1641. case SDE_ENC_RC_EVENT_FRAME_DONE:
  1642. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  1643. priv);
  1644. break;
  1645. case SDE_ENC_RC_EVENT_PRE_STOP:
  1646. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1647. is_vid_mode);
  1648. break;
  1649. case SDE_ENC_RC_EVENT_STOP:
  1650. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1651. break;
  1652. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1653. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1654. break;
  1655. case SDE_ENC_RC_EVENT_POST_MODESET:
  1656. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1657. break;
  1658. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1659. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1660. is_vid_mode);
  1661. break;
  1662. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1663. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1664. priv, is_vid_mode);
  1665. break;
  1666. default:
  1667. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1668. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1669. break;
  1670. }
  1671. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1672. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1673. return ret;
  1674. }
  1675. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1676. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1677. {
  1678. int i = 0;
  1679. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1680. if (intf_mode == INTF_MODE_CMD)
  1681. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1682. else if (intf_mode == INTF_MODE_VIDEO)
  1683. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1684. _sde_encoder_update_rsc_client(drm_enc, true);
  1685. if (intf_mode == INTF_MODE_CMD) {
  1686. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1687. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1688. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1689. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1690. msm_is_mode_seamless_poms(adj_mode),
  1691. SDE_EVTLOG_FUNC_CASE1);
  1692. } else if (intf_mode == INTF_MODE_VIDEO) {
  1693. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1694. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1695. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1696. msm_is_mode_seamless_poms(adj_mode),
  1697. SDE_EVTLOG_FUNC_CASE2);
  1698. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1699. }
  1700. }
  1701. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1702. struct drm_display_mode *mode,
  1703. struct drm_display_mode *adj_mode)
  1704. {
  1705. struct sde_encoder_virt *sde_enc;
  1706. struct msm_drm_private *priv;
  1707. struct sde_kms *sde_kms;
  1708. struct list_head *connector_list;
  1709. struct drm_connector *conn = NULL, *conn_iter;
  1710. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  1711. struct sde_rm_hw_iter vdc_iter;
  1712. struct sde_rm_hw_request request_hw;
  1713. enum sde_intf_mode intf_mode;
  1714. bool is_cmd_mode = false;
  1715. int i = 0, ret;
  1716. if (!drm_enc) {
  1717. SDE_ERROR("invalid encoder\n");
  1718. return;
  1719. }
  1720. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1721. SDE_ERROR("power resource is not enabled\n");
  1722. return;
  1723. }
  1724. sde_enc = to_sde_encoder_virt(drm_enc);
  1725. SDE_DEBUG_ENC(sde_enc, "\n");
  1726. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1727. is_cmd_mode = true;
  1728. priv = drm_enc->dev->dev_private;
  1729. sde_kms = to_sde_kms(priv->kms);
  1730. connector_list = &sde_kms->dev->mode_config.connector_list;
  1731. SDE_EVT32(DRMID(drm_enc));
  1732. /*
  1733. * cache the crtc in sde_enc on enable for duration of use case
  1734. * for correctly servicing asynchronous irq events and timers
  1735. */
  1736. if (!drm_enc->crtc) {
  1737. SDE_ERROR("invalid crtc\n");
  1738. return;
  1739. }
  1740. sde_enc->crtc = drm_enc->crtc;
  1741. list_for_each_entry(conn_iter, connector_list, head)
  1742. if (conn_iter->encoder == drm_enc)
  1743. conn = conn_iter;
  1744. if (!conn) {
  1745. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1746. return;
  1747. } else if (!conn->state) {
  1748. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1749. return;
  1750. }
  1751. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1752. /* store the mode_info */
  1753. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1754. /* release resources before seamless mode change */
  1755. if (msm_is_mode_seamless_dms(adj_mode) ||
  1756. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1757. is_cmd_mode)) {
  1758. /* restore resource state before releasing them */
  1759. ret = sde_encoder_resource_control(drm_enc,
  1760. SDE_ENC_RC_EVENT_PRE_MODESET);
  1761. if (ret) {
  1762. SDE_ERROR_ENC(sde_enc,
  1763. "sde resource control failed: %d\n",
  1764. ret);
  1765. return;
  1766. }
  1767. /*
  1768. * Disable dce before switch the mode and after pre_modeset,
  1769. * to guarantee that previous kickoff finished.
  1770. */
  1771. sde_encoder_dce_disable(sde_enc);
  1772. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1773. _sde_encoder_modeset_helper_locked(drm_enc,
  1774. SDE_ENC_RC_EVENT_PRE_MODESET);
  1775. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  1776. }
  1777. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  1778. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1779. conn->state, false);
  1780. if (ret) {
  1781. SDE_ERROR_ENC(sde_enc,
  1782. "failed to reserve hw resources, %d\n", ret);
  1783. return;
  1784. }
  1785. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1786. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1787. sde_enc->hw_pp[i] = NULL;
  1788. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1789. break;
  1790. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1791. }
  1792. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1793. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1794. if (phys) {
  1795. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1796. SDE_HW_BLK_QDSS);
  1797. for (i = 0; i < QDSS_MAX; i++) {
  1798. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1799. phys->hw_qdss =
  1800. (struct sde_hw_qdss *)qdss_iter.hw;
  1801. break;
  1802. }
  1803. }
  1804. }
  1805. }
  1806. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1807. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1808. sde_enc->hw_dsc[i] = NULL;
  1809. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1810. break;
  1811. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1812. }
  1813. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1814. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1815. sde_enc->hw_vdc[i] = NULL;
  1816. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1817. break;
  1818. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1819. }
  1820. /* Get PP for DSC configuration */
  1821. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1822. struct sde_hw_pingpong *pp = NULL;
  1823. unsigned long features = 0;
  1824. if (!sde_enc->hw_dsc[i])
  1825. continue;
  1826. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1827. request_hw.type = SDE_HW_BLK_PINGPONG;
  1828. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1829. break;
  1830. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1831. features = pp->ops.get_hw_caps(pp);
  1832. if (test_bit(SDE_PINGPONG_DSC, &features))
  1833. sde_enc->hw_dsc_pp[i] = pp;
  1834. else
  1835. sde_enc->hw_dsc_pp[i] = NULL;
  1836. }
  1837. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1838. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1839. if (phys) {
  1840. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  1841. SDE_ERROR_ENC(sde_enc,
  1842. "invalid pingpong block for the encoder\n");
  1843. return;
  1844. }
  1845. phys->hw_pp = sde_enc->hw_pp[i];
  1846. phys->connector = conn->state->connector;
  1847. if (phys->ops.mode_set)
  1848. phys->ops.mode_set(phys, mode, adj_mode);
  1849. }
  1850. }
  1851. /* update resources after seamless mode change */
  1852. if (msm_is_mode_seamless_dms(adj_mode) ||
  1853. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1854. is_cmd_mode))
  1855. sde_encoder_resource_control(&sde_enc->base,
  1856. SDE_ENC_RC_EVENT_POST_MODESET);
  1857. else if (msm_is_mode_seamless_poms(adj_mode))
  1858. _sde_encoder_modeset_helper_locked(drm_enc,
  1859. SDE_ENC_RC_EVENT_POST_MODESET);
  1860. }
  1861. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1862. {
  1863. struct sde_encoder_virt *sde_enc;
  1864. struct sde_encoder_phys *phys;
  1865. int i;
  1866. if (!drm_enc) {
  1867. SDE_ERROR("invalid parameters\n");
  1868. return;
  1869. }
  1870. sde_enc = to_sde_encoder_virt(drm_enc);
  1871. if (!sde_enc) {
  1872. SDE_ERROR("invalid sde encoder\n");
  1873. return;
  1874. }
  1875. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1876. phys = sde_enc->phys_encs[i];
  1877. if (phys && phys->ops.control_te)
  1878. phys->ops.control_te(phys, enable);
  1879. }
  1880. }
  1881. static int _sde_encoder_input_connect(struct input_handler *handler,
  1882. struct input_dev *dev, const struct input_device_id *id)
  1883. {
  1884. struct input_handle *handle;
  1885. int rc = 0;
  1886. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1887. if (!handle)
  1888. return -ENOMEM;
  1889. handle->dev = dev;
  1890. handle->handler = handler;
  1891. handle->name = handler->name;
  1892. rc = input_register_handle(handle);
  1893. if (rc) {
  1894. pr_err("failed to register input handle\n");
  1895. goto error;
  1896. }
  1897. rc = input_open_device(handle);
  1898. if (rc) {
  1899. pr_err("failed to open input device\n");
  1900. goto error_unregister;
  1901. }
  1902. return 0;
  1903. error_unregister:
  1904. input_unregister_handle(handle);
  1905. error:
  1906. kfree(handle);
  1907. return rc;
  1908. }
  1909. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1910. {
  1911. input_close_device(handle);
  1912. input_unregister_handle(handle);
  1913. kfree(handle);
  1914. }
  1915. /**
  1916. * Structure for specifying event parameters on which to receive callbacks.
  1917. * This structure will trigger a callback in case of a touch event (specified by
  1918. * EV_ABS) where there is a change in X and Y coordinates,
  1919. */
  1920. static const struct input_device_id sde_input_ids[] = {
  1921. {
  1922. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1923. .evbit = { BIT_MASK(EV_ABS) },
  1924. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1925. BIT_MASK(ABS_MT_POSITION_X) |
  1926. BIT_MASK(ABS_MT_POSITION_Y) },
  1927. },
  1928. { },
  1929. };
  1930. static int _sde_encoder_input_handler_register(
  1931. struct input_handler *input_handler)
  1932. {
  1933. int rc = 0;
  1934. rc = input_register_handler(input_handler);
  1935. if (rc) {
  1936. pr_err("input_register_handler failed, rc= %d\n", rc);
  1937. kfree(input_handler);
  1938. return rc;
  1939. }
  1940. return rc;
  1941. }
  1942. static int _sde_encoder_input_handler(
  1943. struct sde_encoder_virt *sde_enc)
  1944. {
  1945. struct input_handler *input_handler = NULL;
  1946. int rc = 0;
  1947. if (sde_enc->input_handler) {
  1948. SDE_ERROR_ENC(sde_enc,
  1949. "input_handle is active. unexpected\n");
  1950. return -EINVAL;
  1951. }
  1952. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  1953. if (!input_handler)
  1954. return -ENOMEM;
  1955. input_handler->event = sde_encoder_input_event_handler;
  1956. input_handler->connect = _sde_encoder_input_connect;
  1957. input_handler->disconnect = _sde_encoder_input_disconnect;
  1958. input_handler->name = "sde";
  1959. input_handler->id_table = sde_input_ids;
  1960. input_handler->private = sde_enc;
  1961. sde_enc->input_handler = input_handler;
  1962. return rc;
  1963. }
  1964. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  1965. {
  1966. struct sde_encoder_virt *sde_enc = NULL;
  1967. struct msm_drm_private *priv;
  1968. struct sde_kms *sde_kms;
  1969. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1970. SDE_ERROR("invalid parameters\n");
  1971. return;
  1972. }
  1973. priv = drm_enc->dev->dev_private;
  1974. sde_kms = to_sde_kms(priv->kms);
  1975. if (!sde_kms) {
  1976. SDE_ERROR("invalid sde_kms\n");
  1977. return;
  1978. }
  1979. sde_enc = to_sde_encoder_virt(drm_enc);
  1980. if (!sde_enc || !sde_enc->cur_master) {
  1981. SDE_DEBUG("invalid sde encoder/master\n");
  1982. return;
  1983. }
  1984. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  1985. sde_enc->cur_master->hw_mdptop &&
  1986. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  1987. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  1988. sde_enc->cur_master->hw_mdptop);
  1989. if (sde_enc->cur_master->hw_mdptop &&
  1990. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  1991. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  1992. sde_enc->cur_master->hw_mdptop,
  1993. sde_kms->catalog);
  1994. if (sde_enc->cur_master->hw_ctl &&
  1995. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  1996. !sde_enc->cur_master->cont_splash_enabled)
  1997. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  1998. sde_enc->cur_master->hw_ctl,
  1999. &sde_enc->cur_master->intf_cfg_v1);
  2000. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2001. sde_encoder_control_te(drm_enc, true);
  2002. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2003. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2004. }
  2005. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2006. {
  2007. struct sde_encoder_virt *sde_enc = NULL;
  2008. int i;
  2009. if (!drm_enc) {
  2010. SDE_ERROR("invalid encoder\n");
  2011. return;
  2012. }
  2013. sde_enc = to_sde_encoder_virt(drm_enc);
  2014. if (!sde_enc->cur_master) {
  2015. SDE_DEBUG("virt encoder has no master\n");
  2016. return;
  2017. }
  2018. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2019. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2020. sde_enc->idle_pc_restore = true;
  2021. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2022. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2023. if (!phys)
  2024. continue;
  2025. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2026. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2027. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2028. phys->ops.restore(phys);
  2029. }
  2030. if (sde_enc->cur_master->ops.restore)
  2031. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2032. _sde_encoder_virt_enable_helper(drm_enc);
  2033. }
  2034. static void sde_encoder_off_work(struct kthread_work *work)
  2035. {
  2036. struct sde_encoder_virt *sde_enc = container_of(work,
  2037. struct sde_encoder_virt, delayed_off_work.work);
  2038. struct drm_encoder *drm_enc;
  2039. if (!sde_enc) {
  2040. SDE_ERROR("invalid sde encoder\n");
  2041. return;
  2042. }
  2043. drm_enc = &sde_enc->base;
  2044. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2045. sde_encoder_idle_request(drm_enc);
  2046. SDE_ATRACE_END("sde_encoder_off_work");
  2047. }
  2048. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2049. {
  2050. struct sde_encoder_virt *sde_enc = NULL;
  2051. int i, ret = 0;
  2052. struct msm_compression_info *comp_info = NULL;
  2053. struct drm_display_mode *cur_mode = NULL;
  2054. struct msm_display_info *disp_info;
  2055. if (!drm_enc) {
  2056. SDE_ERROR("invalid encoder\n");
  2057. return;
  2058. }
  2059. sde_enc = to_sde_encoder_virt(drm_enc);
  2060. disp_info = &sde_enc->disp_info;
  2061. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2062. SDE_ERROR("power resource is not enabled\n");
  2063. return;
  2064. }
  2065. if (drm_enc->crtc && !sde_enc->crtc)
  2066. sde_enc->crtc = drm_enc->crtc;
  2067. comp_info = &sde_enc->mode_info.comp_info;
  2068. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2069. SDE_DEBUG_ENC(sde_enc, "\n");
  2070. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2071. sde_enc->cur_master = NULL;
  2072. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2073. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2074. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2075. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2076. sde_enc->cur_master = phys;
  2077. break;
  2078. }
  2079. }
  2080. if (!sde_enc->cur_master) {
  2081. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2082. return;
  2083. }
  2084. /* register input handler if not already registered */
  2085. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2086. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2087. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2088. ret = _sde_encoder_input_handler_register(
  2089. sde_enc->input_handler);
  2090. if (ret)
  2091. SDE_ERROR(
  2092. "input handler registration failed, rc = %d\n", ret);
  2093. }
  2094. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2095. || msm_is_mode_seamless_dms(cur_mode)
  2096. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2097. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2098. sde_encoder_off_work);
  2099. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2100. if (ret) {
  2101. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2102. ret);
  2103. return;
  2104. }
  2105. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2106. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2107. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2108. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2109. if (!phys)
  2110. continue;
  2111. phys->comp_type = comp_info->comp_type;
  2112. phys->comp_ratio = comp_info->comp_ratio;
  2113. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2114. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2115. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2116. phys->dsc_extra_pclk_cycle_cnt =
  2117. comp_info->dsc_info.pclk_per_line;
  2118. phys->dsc_extra_disp_width =
  2119. comp_info->dsc_info.extra_width;
  2120. }
  2121. if (phys != sde_enc->cur_master) {
  2122. /**
  2123. * on DMS request, the encoder will be enabled
  2124. * already. Invoke restore to reconfigure the
  2125. * new mode.
  2126. */
  2127. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2128. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2129. phys->ops.restore)
  2130. phys->ops.restore(phys);
  2131. else if (phys->ops.enable)
  2132. phys->ops.enable(phys);
  2133. }
  2134. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2135. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2136. phys->ops.setup_misr(phys, true,
  2137. sde_enc->misr_frame_count);
  2138. }
  2139. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2140. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2141. sde_enc->cur_master->ops.restore)
  2142. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2143. else if (sde_enc->cur_master->ops.enable)
  2144. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2145. _sde_encoder_virt_enable_helper(drm_enc);
  2146. }
  2147. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2148. {
  2149. struct sde_encoder_virt *sde_enc = NULL;
  2150. struct msm_drm_private *priv;
  2151. struct sde_kms *sde_kms;
  2152. enum sde_intf_mode intf_mode;
  2153. int i = 0;
  2154. if (!drm_enc) {
  2155. SDE_ERROR("invalid encoder\n");
  2156. return;
  2157. } else if (!drm_enc->dev) {
  2158. SDE_ERROR("invalid dev\n");
  2159. return;
  2160. } else if (!drm_enc->dev->dev_private) {
  2161. SDE_ERROR("invalid dev_private\n");
  2162. return;
  2163. }
  2164. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2165. SDE_ERROR("power resource is not enabled\n");
  2166. return;
  2167. }
  2168. sde_enc = to_sde_encoder_virt(drm_enc);
  2169. SDE_DEBUG_ENC(sde_enc, "\n");
  2170. priv = drm_enc->dev->dev_private;
  2171. sde_kms = to_sde_kms(priv->kms);
  2172. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2173. SDE_EVT32(DRMID(drm_enc));
  2174. /* wait for idle */
  2175. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2176. if (sde_enc->input_handler &&
  2177. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2178. input_unregister_handler(sde_enc->input_handler);
  2179. /*
  2180. * For primary command mode and video mode encoders, execute the
  2181. * resource control pre-stop operations before the physical encoders
  2182. * are disabled, to allow the rsc to transition its states properly.
  2183. *
  2184. * For other encoder types, rsc should not be enabled until after
  2185. * they have been fully disabled, so delay the pre-stop operations
  2186. * until after the physical disable calls have returned.
  2187. */
  2188. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2189. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2190. sde_encoder_resource_control(drm_enc,
  2191. SDE_ENC_RC_EVENT_PRE_STOP);
  2192. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2193. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2194. if (phys && phys->ops.disable)
  2195. phys->ops.disable(phys);
  2196. }
  2197. } else {
  2198. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2199. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2200. if (phys && phys->ops.disable)
  2201. phys->ops.disable(phys);
  2202. }
  2203. sde_encoder_resource_control(drm_enc,
  2204. SDE_ENC_RC_EVENT_PRE_STOP);
  2205. }
  2206. /*
  2207. * disable dce after the transfer is complete (for command mode)
  2208. * and after physical encoder is disabled, to make sure timing
  2209. * engine is already disabled (for video mode).
  2210. */
  2211. sde_encoder_dce_disable(sde_enc);
  2212. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2213. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2214. if (sde_enc->phys_encs[i]) {
  2215. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2216. sde_enc->phys_encs[i]->connector = NULL;
  2217. }
  2218. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2219. }
  2220. sde_enc->cur_master = NULL;
  2221. /*
  2222. * clear the cached crtc in sde_enc on use case finish, after all the
  2223. * outstanding events and timers have been completed
  2224. */
  2225. sde_enc->crtc = NULL;
  2226. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2227. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2228. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2229. }
  2230. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2231. struct sde_encoder_phys_wb *wb_enc)
  2232. {
  2233. struct sde_encoder_virt *sde_enc;
  2234. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2235. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2236. if (wb_enc) {
  2237. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2238. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2239. false, phys_enc->hw_pp->idx);
  2240. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2241. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2242. phys_enc->hw_ctl,
  2243. wb_enc->hw_wb->idx, true);
  2244. }
  2245. } else {
  2246. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2247. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2248. phys_enc->hw_intf, false,
  2249. phys_enc->hw_pp->idx);
  2250. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2251. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2252. phys_enc->hw_ctl,
  2253. phys_enc->hw_intf->idx, true);
  2254. }
  2255. }
  2256. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2257. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2258. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2259. phys_enc->hw_pp->merge_3d)
  2260. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2261. phys_enc->hw_ctl,
  2262. phys_enc->hw_pp->merge_3d->idx, true);
  2263. }
  2264. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2265. phys_enc->hw_pp) {
  2266. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2267. false, phys_enc->hw_pp->idx);
  2268. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2269. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2270. phys_enc->hw_ctl,
  2271. phys_enc->hw_cdm->idx, true);
  2272. }
  2273. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2274. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2275. phys_enc->hw_ctl->ops.reset_post_disable)
  2276. phys_enc->hw_ctl->ops.reset_post_disable(
  2277. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2278. phys_enc->hw_pp->merge_3d ?
  2279. phys_enc->hw_pp->merge_3d->idx : 0);
  2280. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2281. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2282. }
  2283. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2284. enum sde_intf_type type, u32 controller_id)
  2285. {
  2286. int i = 0;
  2287. for (i = 0; i < catalog->intf_count; i++) {
  2288. if (catalog->intf[i].type == type
  2289. && catalog->intf[i].controller_id == controller_id) {
  2290. return catalog->intf[i].id;
  2291. }
  2292. }
  2293. return INTF_MAX;
  2294. }
  2295. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2296. enum sde_intf_type type, u32 controller_id)
  2297. {
  2298. if (controller_id < catalog->wb_count)
  2299. return catalog->wb[controller_id].id;
  2300. return WB_MAX;
  2301. }
  2302. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2303. struct drm_crtc *crtc)
  2304. {
  2305. struct sde_hw_uidle *uidle;
  2306. struct sde_uidle_cntr cntr;
  2307. struct sde_uidle_status status;
  2308. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2309. pr_err("invalid params %d %d\n",
  2310. !sde_kms, !crtc);
  2311. return;
  2312. }
  2313. /* check if perf counters are enabled and setup */
  2314. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2315. return;
  2316. uidle = sde_kms->hw_uidle;
  2317. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2318. && uidle->ops.uidle_get_status) {
  2319. uidle->ops.uidle_get_status(uidle, &status);
  2320. trace_sde_perf_uidle_status(
  2321. crtc->base.id,
  2322. status.uidle_danger_status_0,
  2323. status.uidle_danger_status_1,
  2324. status.uidle_safe_status_0,
  2325. status.uidle_safe_status_1,
  2326. status.uidle_idle_status_0,
  2327. status.uidle_idle_status_1,
  2328. status.uidle_fal_status_0,
  2329. status.uidle_fal_status_1,
  2330. status.uidle_status,
  2331. status.uidle_en_fal10);
  2332. }
  2333. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2334. && uidle->ops.uidle_get_cntr) {
  2335. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2336. trace_sde_perf_uidle_cntr(
  2337. crtc->base.id,
  2338. cntr.fal1_gate_cntr,
  2339. cntr.fal10_gate_cntr,
  2340. cntr.fal_wait_gate_cntr,
  2341. cntr.fal1_num_transitions_cntr,
  2342. cntr.fal10_num_transitions_cntr,
  2343. cntr.min_gate_cntr,
  2344. cntr.max_gate_cntr);
  2345. }
  2346. }
  2347. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2348. struct sde_encoder_phys *phy_enc)
  2349. {
  2350. struct sde_encoder_virt *sde_enc = NULL;
  2351. unsigned long lock_flags;
  2352. if (!drm_enc || !phy_enc)
  2353. return;
  2354. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2355. sde_enc = to_sde_encoder_virt(drm_enc);
  2356. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2357. if (sde_enc->crtc_vblank_cb)
  2358. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2359. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2360. if (phy_enc->sde_kms &&
  2361. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2362. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2363. atomic_inc(&phy_enc->vsync_cnt);
  2364. SDE_ATRACE_END("encoder_vblank_callback");
  2365. }
  2366. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2367. struct sde_encoder_phys *phy_enc)
  2368. {
  2369. if (!phy_enc)
  2370. return;
  2371. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2372. atomic_inc(&phy_enc->underrun_cnt);
  2373. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2374. trace_sde_encoder_underrun(DRMID(drm_enc),
  2375. atomic_read(&phy_enc->underrun_cnt));
  2376. SDE_DBG_CTRL("stop_ftrace");
  2377. SDE_DBG_CTRL("panic_underrun");
  2378. SDE_ATRACE_END("encoder_underrun_callback");
  2379. }
  2380. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2381. void (*vbl_cb)(void *), void *vbl_data)
  2382. {
  2383. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2384. unsigned long lock_flags;
  2385. bool enable;
  2386. int i;
  2387. enable = vbl_cb ? true : false;
  2388. if (!drm_enc) {
  2389. SDE_ERROR("invalid encoder\n");
  2390. return;
  2391. }
  2392. SDE_DEBUG_ENC(sde_enc, "\n");
  2393. SDE_EVT32(DRMID(drm_enc), enable);
  2394. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2395. sde_enc->crtc_vblank_cb = vbl_cb;
  2396. sde_enc->crtc_vblank_cb_data = vbl_data;
  2397. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2398. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2399. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2400. if (phys && phys->ops.control_vblank_irq)
  2401. phys->ops.control_vblank_irq(phys, enable);
  2402. }
  2403. sde_enc->vblank_enabled = enable;
  2404. }
  2405. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2406. void (*frame_event_cb)(void *, u32 event),
  2407. struct drm_crtc *crtc)
  2408. {
  2409. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2410. unsigned long lock_flags;
  2411. bool enable;
  2412. enable = frame_event_cb ? true : false;
  2413. if (!drm_enc) {
  2414. SDE_ERROR("invalid encoder\n");
  2415. return;
  2416. }
  2417. SDE_DEBUG_ENC(sde_enc, "\n");
  2418. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2419. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2420. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2421. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2422. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2423. }
  2424. static void sde_encoder_frame_done_callback(
  2425. struct drm_encoder *drm_enc,
  2426. struct sde_encoder_phys *ready_phys, u32 event)
  2427. {
  2428. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2429. unsigned int i;
  2430. bool trigger = true;
  2431. bool is_cmd_mode = false;
  2432. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2433. if (!drm_enc || !sde_enc->cur_master) {
  2434. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2435. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2436. return;
  2437. }
  2438. sde_enc->crtc_frame_event_cb_data.connector =
  2439. sde_enc->cur_master->connector;
  2440. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2441. is_cmd_mode = true;
  2442. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2443. | SDE_ENCODER_FRAME_EVENT_ERROR
  2444. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2445. if (ready_phys->connector)
  2446. topology = sde_connector_get_topology_name(
  2447. ready_phys->connector);
  2448. /* One of the physical encoders has become idle */
  2449. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2450. if (sde_enc->phys_encs[i] == ready_phys) {
  2451. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2452. atomic_read(&sde_enc->frame_done_cnt[i]));
  2453. if (!atomic_add_unless(
  2454. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2455. SDE_EVT32(DRMID(drm_enc), event,
  2456. ready_phys->intf_idx,
  2457. SDE_EVTLOG_ERROR);
  2458. SDE_ERROR_ENC(sde_enc,
  2459. "intf idx:%d, event:%d\n",
  2460. ready_phys->intf_idx, event);
  2461. return;
  2462. }
  2463. }
  2464. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2465. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2466. trigger = false;
  2467. }
  2468. if (trigger) {
  2469. sde_encoder_resource_control(drm_enc,
  2470. SDE_ENC_RC_EVENT_FRAME_DONE);
  2471. if (sde_enc->crtc_frame_event_cb)
  2472. sde_enc->crtc_frame_event_cb(
  2473. &sde_enc->crtc_frame_event_cb_data,
  2474. event);
  2475. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2476. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2477. }
  2478. } else if (sde_enc->crtc_frame_event_cb) {
  2479. if (!is_cmd_mode)
  2480. sde_encoder_resource_control(drm_enc,
  2481. SDE_ENC_RC_EVENT_FRAME_DONE);
  2482. sde_enc->crtc_frame_event_cb(
  2483. &sde_enc->crtc_frame_event_cb_data, event);
  2484. }
  2485. }
  2486. static void sde_encoder_get_qsync_fps_callback(
  2487. struct drm_encoder *drm_enc,
  2488. u32 *qsync_fps)
  2489. {
  2490. struct msm_display_info *disp_info;
  2491. struct sde_encoder_virt *sde_enc;
  2492. if (!qsync_fps)
  2493. return;
  2494. *qsync_fps = 0;
  2495. if (!drm_enc) {
  2496. SDE_ERROR("invalid drm encoder\n");
  2497. return;
  2498. }
  2499. sde_enc = to_sde_encoder_virt(drm_enc);
  2500. disp_info = &sde_enc->disp_info;
  2501. *qsync_fps = disp_info->qsync_min_fps;
  2502. }
  2503. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2504. {
  2505. struct sde_encoder_virt *sde_enc;
  2506. if (!drm_enc) {
  2507. SDE_ERROR("invalid drm encoder\n");
  2508. return -EINVAL;
  2509. }
  2510. sde_enc = to_sde_encoder_virt(drm_enc);
  2511. sde_encoder_resource_control(&sde_enc->base,
  2512. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2513. return 0;
  2514. }
  2515. /**
  2516. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2517. * drm_enc: Pointer to drm encoder structure
  2518. * phys: Pointer to physical encoder structure
  2519. * extra_flush: Additional bit mask to include in flush trigger
  2520. */
  2521. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2522. struct sde_encoder_phys *phys,
  2523. struct sde_ctl_flush_cfg *extra_flush)
  2524. {
  2525. struct sde_hw_ctl *ctl;
  2526. unsigned long lock_flags;
  2527. struct sde_encoder_virt *sde_enc;
  2528. int pend_ret_fence_cnt;
  2529. struct sde_connector *c_conn;
  2530. if (!drm_enc || !phys) {
  2531. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2532. !drm_enc, !phys);
  2533. return;
  2534. }
  2535. sde_enc = to_sde_encoder_virt(drm_enc);
  2536. c_conn = to_sde_connector(phys->connector);
  2537. if (!phys->hw_pp) {
  2538. SDE_ERROR("invalid pingpong hw\n");
  2539. return;
  2540. }
  2541. ctl = phys->hw_ctl;
  2542. if (!ctl || !phys->ops.trigger_flush) {
  2543. SDE_ERROR("missing ctl/trigger cb\n");
  2544. return;
  2545. }
  2546. if (phys->split_role == ENC_ROLE_SKIP) {
  2547. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2548. "skip flush pp%d ctl%d\n",
  2549. phys->hw_pp->idx - PINGPONG_0,
  2550. ctl->idx - CTL_0);
  2551. return;
  2552. }
  2553. /* update pending counts and trigger kickoff ctl flush atomically */
  2554. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2555. if (phys->ops.is_master && phys->ops.is_master(phys))
  2556. atomic_inc(&phys->pending_retire_fence_cnt);
  2557. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2558. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2559. ctl->ops.update_bitmask_periph) {
  2560. /* perform peripheral flush on every frame update for dp dsc */
  2561. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2562. phys->comp_ratio && c_conn->ops.update_pps) {
  2563. c_conn->ops.update_pps(phys->connector, NULL,
  2564. c_conn->display);
  2565. ctl->ops.update_bitmask_periph(ctl,
  2566. phys->hw_intf->idx, 1);
  2567. }
  2568. if (sde_enc->dynamic_hdr_updated)
  2569. ctl->ops.update_bitmask_periph(ctl,
  2570. phys->hw_intf->idx, 1);
  2571. }
  2572. if ((extra_flush && extra_flush->pending_flush_mask)
  2573. && ctl->ops.update_pending_flush)
  2574. ctl->ops.update_pending_flush(ctl, extra_flush);
  2575. phys->ops.trigger_flush(phys);
  2576. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2577. if (ctl->ops.get_pending_flush) {
  2578. struct sde_ctl_flush_cfg pending_flush = {0,};
  2579. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2580. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2581. ctl->idx - CTL_0,
  2582. pending_flush.pending_flush_mask,
  2583. pend_ret_fence_cnt);
  2584. } else {
  2585. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2586. ctl->idx - CTL_0,
  2587. pend_ret_fence_cnt);
  2588. }
  2589. }
  2590. /**
  2591. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2592. * phys: Pointer to physical encoder structure
  2593. */
  2594. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2595. {
  2596. struct sde_hw_ctl *ctl;
  2597. struct sde_encoder_virt *sde_enc;
  2598. if (!phys) {
  2599. SDE_ERROR("invalid argument(s)\n");
  2600. return;
  2601. }
  2602. if (!phys->hw_pp) {
  2603. SDE_ERROR("invalid pingpong hw\n");
  2604. return;
  2605. }
  2606. if (!phys->parent) {
  2607. SDE_ERROR("invalid parent\n");
  2608. return;
  2609. }
  2610. /* avoid ctrl start for encoder in clone mode */
  2611. if (phys->in_clone_mode)
  2612. return;
  2613. ctl = phys->hw_ctl;
  2614. sde_enc = to_sde_encoder_virt(phys->parent);
  2615. if (phys->split_role == ENC_ROLE_SKIP) {
  2616. SDE_DEBUG_ENC(sde_enc,
  2617. "skip start pp%d ctl%d\n",
  2618. phys->hw_pp->idx - PINGPONG_0,
  2619. ctl->idx - CTL_0);
  2620. return;
  2621. }
  2622. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2623. phys->ops.trigger_start(phys);
  2624. }
  2625. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2626. {
  2627. struct sde_hw_ctl *ctl;
  2628. if (!phys_enc) {
  2629. SDE_ERROR("invalid encoder\n");
  2630. return;
  2631. }
  2632. ctl = phys_enc->hw_ctl;
  2633. if (ctl && ctl->ops.trigger_flush)
  2634. ctl->ops.trigger_flush(ctl);
  2635. }
  2636. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2637. {
  2638. struct sde_hw_ctl *ctl;
  2639. if (!phys_enc) {
  2640. SDE_ERROR("invalid encoder\n");
  2641. return;
  2642. }
  2643. ctl = phys_enc->hw_ctl;
  2644. if (ctl && ctl->ops.trigger_start) {
  2645. ctl->ops.trigger_start(ctl);
  2646. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2647. }
  2648. }
  2649. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2650. {
  2651. struct sde_encoder_virt *sde_enc;
  2652. struct sde_connector *sde_con;
  2653. void *sde_con_disp;
  2654. struct sde_hw_ctl *ctl;
  2655. int rc;
  2656. if (!phys_enc) {
  2657. SDE_ERROR("invalid encoder\n");
  2658. return;
  2659. }
  2660. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2661. ctl = phys_enc->hw_ctl;
  2662. if (!ctl || !ctl->ops.reset)
  2663. return;
  2664. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2665. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2666. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2667. phys_enc->connector) {
  2668. sde_con = to_sde_connector(phys_enc->connector);
  2669. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2670. if (sde_con->ops.soft_reset) {
  2671. rc = sde_con->ops.soft_reset(sde_con_disp);
  2672. if (rc) {
  2673. SDE_ERROR_ENC(sde_enc,
  2674. "connector soft reset failure\n");
  2675. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2676. "panic");
  2677. }
  2678. }
  2679. }
  2680. phys_enc->enable_state = SDE_ENC_ENABLED;
  2681. }
  2682. /**
  2683. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2684. * Iterate through the physical encoders and perform consolidated flush
  2685. * and/or control start triggering as needed. This is done in the virtual
  2686. * encoder rather than the individual physical ones in order to handle
  2687. * use cases that require visibility into multiple physical encoders at
  2688. * a time.
  2689. * sde_enc: Pointer to virtual encoder structure
  2690. */
  2691. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2692. {
  2693. struct sde_hw_ctl *ctl;
  2694. uint32_t i;
  2695. struct sde_ctl_flush_cfg pending_flush = {0,};
  2696. u32 pending_kickoff_cnt;
  2697. struct msm_drm_private *priv = NULL;
  2698. struct sde_kms *sde_kms = NULL;
  2699. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2700. bool is_regdma_blocking = false, is_vid_mode = false;
  2701. if (!sde_enc) {
  2702. SDE_ERROR("invalid encoder\n");
  2703. return;
  2704. }
  2705. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2706. is_vid_mode = true;
  2707. is_regdma_blocking = (is_vid_mode ||
  2708. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2709. /* don't perform flush/start operations for slave encoders */
  2710. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2711. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2712. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2713. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2714. continue;
  2715. ctl = phys->hw_ctl;
  2716. if (!ctl)
  2717. continue;
  2718. if (phys->connector)
  2719. topology = sde_connector_get_topology_name(
  2720. phys->connector);
  2721. if (!phys->ops.needs_single_flush ||
  2722. !phys->ops.needs_single_flush(phys)) {
  2723. if (ctl->ops.reg_dma_flush)
  2724. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2725. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2726. } else if (ctl->ops.get_pending_flush) {
  2727. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2728. }
  2729. }
  2730. /* for split flush, combine pending flush masks and send to master */
  2731. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2732. ctl = sde_enc->cur_master->hw_ctl;
  2733. if (ctl->ops.reg_dma_flush)
  2734. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2735. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2736. &pending_flush);
  2737. }
  2738. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2739. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2740. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2741. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2742. continue;
  2743. if (!phys->ops.needs_single_flush ||
  2744. !phys->ops.needs_single_flush(phys)) {
  2745. pending_kickoff_cnt =
  2746. sde_encoder_phys_inc_pending(phys);
  2747. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2748. } else {
  2749. pending_kickoff_cnt =
  2750. sde_encoder_phys_inc_pending(phys);
  2751. SDE_EVT32(pending_kickoff_cnt,
  2752. pending_flush.pending_flush_mask,
  2753. SDE_EVTLOG_FUNC_CASE2);
  2754. }
  2755. }
  2756. if (sde_enc->misr_enable)
  2757. sde_encoder_misr_configure(&sde_enc->base, true,
  2758. sde_enc->misr_frame_count);
  2759. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2760. if (crtc_misr_info.misr_enable)
  2761. sde_crtc_misr_setup(sde_enc->crtc, true,
  2762. crtc_misr_info.misr_frame_count);
  2763. _sde_encoder_trigger_start(sde_enc->cur_master);
  2764. if (sde_enc->elevated_ahb_vote) {
  2765. priv = sde_enc->base.dev->dev_private;
  2766. if (priv != NULL) {
  2767. sde_kms = to_sde_kms(priv->kms);
  2768. if (sde_kms != NULL) {
  2769. sde_power_scale_reg_bus(&priv->phandle,
  2770. VOTE_INDEX_LOW,
  2771. false);
  2772. }
  2773. }
  2774. sde_enc->elevated_ahb_vote = false;
  2775. }
  2776. }
  2777. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2778. struct drm_encoder *drm_enc,
  2779. unsigned long *affected_displays,
  2780. int num_active_phys)
  2781. {
  2782. struct sde_encoder_virt *sde_enc;
  2783. struct sde_encoder_phys *master;
  2784. enum sde_rm_topology_name topology;
  2785. bool is_right_only;
  2786. if (!drm_enc || !affected_displays)
  2787. return;
  2788. sde_enc = to_sde_encoder_virt(drm_enc);
  2789. master = sde_enc->cur_master;
  2790. if (!master || !master->connector)
  2791. return;
  2792. topology = sde_connector_get_topology_name(master->connector);
  2793. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2794. return;
  2795. /*
  2796. * For pingpong split, the slave pingpong won't generate IRQs. For
  2797. * right-only updates, we can't swap pingpongs, or simply swap the
  2798. * master/slave assignment, we actually have to swap the interfaces
  2799. * so that the master physical encoder will use a pingpong/interface
  2800. * that generates irqs on which to wait.
  2801. */
  2802. is_right_only = !test_bit(0, affected_displays) &&
  2803. test_bit(1, affected_displays);
  2804. if (is_right_only && !sde_enc->intfs_swapped) {
  2805. /* right-only update swap interfaces */
  2806. swap(sde_enc->phys_encs[0]->intf_idx,
  2807. sde_enc->phys_encs[1]->intf_idx);
  2808. sde_enc->intfs_swapped = true;
  2809. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2810. /* left-only or full update, swap back */
  2811. swap(sde_enc->phys_encs[0]->intf_idx,
  2812. sde_enc->phys_encs[1]->intf_idx);
  2813. sde_enc->intfs_swapped = false;
  2814. }
  2815. SDE_DEBUG_ENC(sde_enc,
  2816. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2817. is_right_only, sde_enc->intfs_swapped,
  2818. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2819. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2820. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2821. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2822. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2823. *affected_displays);
  2824. /* ppsplit always uses master since ppslave invalid for irqs*/
  2825. if (num_active_phys == 1)
  2826. *affected_displays = BIT(0);
  2827. }
  2828. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2829. struct sde_encoder_kickoff_params *params)
  2830. {
  2831. struct sde_encoder_virt *sde_enc;
  2832. struct sde_encoder_phys *phys;
  2833. int i, num_active_phys;
  2834. bool master_assigned = false;
  2835. if (!drm_enc || !params)
  2836. return;
  2837. sde_enc = to_sde_encoder_virt(drm_enc);
  2838. if (sde_enc->num_phys_encs <= 1)
  2839. return;
  2840. /* count bits set */
  2841. num_active_phys = hweight_long(params->affected_displays);
  2842. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2843. params->affected_displays, num_active_phys);
  2844. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2845. num_active_phys);
  2846. /* for left/right only update, ppsplit master switches interface */
  2847. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2848. &params->affected_displays, num_active_phys);
  2849. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2850. enum sde_enc_split_role prv_role, new_role;
  2851. bool active = false;
  2852. phys = sde_enc->phys_encs[i];
  2853. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2854. continue;
  2855. active = test_bit(i, &params->affected_displays);
  2856. prv_role = phys->split_role;
  2857. if (active && num_active_phys == 1)
  2858. new_role = ENC_ROLE_SOLO;
  2859. else if (active && !master_assigned)
  2860. new_role = ENC_ROLE_MASTER;
  2861. else if (active)
  2862. new_role = ENC_ROLE_SLAVE;
  2863. else
  2864. new_role = ENC_ROLE_SKIP;
  2865. phys->ops.update_split_role(phys, new_role);
  2866. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2867. sde_enc->cur_master = phys;
  2868. master_assigned = true;
  2869. }
  2870. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2871. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2872. phys->split_role, active);
  2873. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2874. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2875. phys->split_role, active, num_active_phys);
  2876. }
  2877. }
  2878. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  2879. {
  2880. struct sde_encoder_virt *sde_enc;
  2881. struct msm_display_info *disp_info;
  2882. if (!drm_enc) {
  2883. SDE_ERROR("invalid encoder\n");
  2884. return false;
  2885. }
  2886. sde_enc = to_sde_encoder_virt(drm_enc);
  2887. disp_info = &sde_enc->disp_info;
  2888. return (disp_info->curr_panel_mode == mode);
  2889. }
  2890. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  2891. {
  2892. struct sde_encoder_virt *sde_enc;
  2893. struct sde_encoder_phys *phys;
  2894. unsigned int i;
  2895. struct sde_hw_ctl *ctl;
  2896. if (!drm_enc) {
  2897. SDE_ERROR("invalid encoder\n");
  2898. return;
  2899. }
  2900. sde_enc = to_sde_encoder_virt(drm_enc);
  2901. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2902. phys = sde_enc->phys_encs[i];
  2903. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  2904. sde_encoder_check_curr_mode(drm_enc,
  2905. MSM_DISPLAY_CMD_MODE)) {
  2906. ctl = phys->hw_ctl;
  2907. if (ctl->ops.trigger_pending)
  2908. /* update only for command mode primary ctl */
  2909. ctl->ops.trigger_pending(ctl);
  2910. }
  2911. }
  2912. sde_enc->idle_pc_restore = false;
  2913. }
  2914. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2915. {
  2916. void *dither_cfg;
  2917. int ret = 0, i = 0;
  2918. size_t len = 0;
  2919. enum sde_rm_topology_name topology;
  2920. struct drm_encoder *drm_enc;
  2921. struct msm_display_dsc_info *dsc = NULL;
  2922. struct sde_encoder_virt *sde_enc;
  2923. struct sde_hw_pingpong *hw_pp;
  2924. u16 bpp;
  2925. if (!phys || !phys->connector || !phys->hw_pp ||
  2926. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2927. return;
  2928. topology = sde_connector_get_topology_name(phys->connector);
  2929. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2930. (phys->split_role == ENC_ROLE_SLAVE))
  2931. return;
  2932. drm_enc = phys->parent;
  2933. sde_enc = to_sde_encoder_virt(drm_enc);
  2934. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2935. /* disable dither for 10 bpp or 10bpc dsc config */
  2936. bpp = DSC_BPP(dsc->config);
  2937. if (bpp == 10 || dsc->config.bits_per_component == 10) {
  2938. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2939. return;
  2940. }
  2941. ret = sde_connector_get_dither_cfg(phys->connector,
  2942. phys->connector->state, &dither_cfg, &len);
  2943. if (ret)
  2944. return;
  2945. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  2946. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2947. hw_pp = sde_enc->hw_pp[i];
  2948. if (hw_pp) {
  2949. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  2950. len);
  2951. }
  2952. }
  2953. } else {
  2954. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  2955. }
  2956. }
  2957. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  2958. struct drm_display_mode *mode)
  2959. {
  2960. u64 pclk_rate;
  2961. u32 pclk_period;
  2962. u32 line_time;
  2963. /*
  2964. * For linetime calculation, only operate on master encoder.
  2965. */
  2966. if (!sde_enc->cur_master)
  2967. return 0;
  2968. if (!sde_enc->cur_master->ops.get_line_count) {
  2969. SDE_ERROR("get_line_count function not defined\n");
  2970. return 0;
  2971. }
  2972. pclk_rate = mode->clock; /* pixel clock in kHz */
  2973. if (pclk_rate == 0) {
  2974. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  2975. return 0;
  2976. }
  2977. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  2978. if (pclk_period == 0) {
  2979. SDE_ERROR("pclk period is 0\n");
  2980. return 0;
  2981. }
  2982. /*
  2983. * Line time calculation based on Pixel clock and HTOTAL.
  2984. * Final unit is in ns.
  2985. */
  2986. line_time = (pclk_period * mode->htotal) / 1000;
  2987. if (line_time == 0) {
  2988. SDE_ERROR("line time calculation is 0\n");
  2989. return 0;
  2990. }
  2991. SDE_DEBUG_ENC(sde_enc,
  2992. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  2993. pclk_rate, pclk_period, line_time);
  2994. return line_time;
  2995. }
  2996. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  2997. ktime_t *wakeup_time)
  2998. {
  2999. struct drm_display_mode *mode;
  3000. struct sde_encoder_virt *sde_enc;
  3001. u32 cur_line;
  3002. u32 line_time;
  3003. u32 vtotal, time_to_vsync;
  3004. ktime_t cur_time;
  3005. sde_enc = to_sde_encoder_virt(drm_enc);
  3006. if (!sde_enc || !sde_enc->cur_master) {
  3007. SDE_ERROR("invalid sde encoder/master\n");
  3008. return -EINVAL;
  3009. }
  3010. mode = &sde_enc->cur_master->cached_mode;
  3011. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3012. if (!line_time)
  3013. return -EINVAL;
  3014. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3015. vtotal = mode->vtotal;
  3016. if (cur_line >= vtotal)
  3017. time_to_vsync = line_time * vtotal;
  3018. else
  3019. time_to_vsync = line_time * (vtotal - cur_line);
  3020. if (time_to_vsync == 0) {
  3021. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3022. vtotal);
  3023. return -EINVAL;
  3024. }
  3025. cur_time = ktime_get();
  3026. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3027. SDE_DEBUG_ENC(sde_enc,
  3028. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3029. cur_line, vtotal, time_to_vsync,
  3030. ktime_to_ms(cur_time),
  3031. ktime_to_ms(*wakeup_time));
  3032. return 0;
  3033. }
  3034. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3035. {
  3036. struct drm_encoder *drm_enc;
  3037. struct sde_encoder_virt *sde_enc =
  3038. from_timer(sde_enc, t, vsync_event_timer);
  3039. struct msm_drm_private *priv;
  3040. struct msm_drm_thread *event_thread;
  3041. if (!sde_enc || !sde_enc->crtc) {
  3042. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3043. return;
  3044. }
  3045. drm_enc = &sde_enc->base;
  3046. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3047. SDE_ERROR("invalid encoder parameters\n");
  3048. return;
  3049. }
  3050. priv = drm_enc->dev->dev_private;
  3051. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3052. SDE_ERROR("invalid crtc index:%u\n",
  3053. sde_enc->crtc->index);
  3054. return;
  3055. }
  3056. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3057. if (!event_thread) {
  3058. SDE_ERROR("event_thread not found for crtc:%d\n",
  3059. sde_enc->crtc->index);
  3060. return;
  3061. }
  3062. kthread_queue_work(&event_thread->worker,
  3063. &sde_enc->vsync_event_work);
  3064. }
  3065. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3066. {
  3067. struct sde_encoder_virt *sde_enc = container_of(work,
  3068. struct sde_encoder_virt, esd_trigger_work);
  3069. if (!sde_enc) {
  3070. SDE_ERROR("invalid sde encoder\n");
  3071. return;
  3072. }
  3073. sde_encoder_resource_control(&sde_enc->base,
  3074. SDE_ENC_RC_EVENT_KICKOFF);
  3075. }
  3076. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3077. {
  3078. struct sde_encoder_virt *sde_enc = container_of(work,
  3079. struct sde_encoder_virt, input_event_work);
  3080. if (!sde_enc) {
  3081. SDE_ERROR("invalid sde encoder\n");
  3082. return;
  3083. }
  3084. sde_encoder_resource_control(&sde_enc->base,
  3085. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3086. }
  3087. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3088. {
  3089. struct sde_encoder_virt *sde_enc = container_of(work,
  3090. struct sde_encoder_virt, vsync_event_work);
  3091. bool autorefresh_enabled = false;
  3092. int rc = 0;
  3093. ktime_t wakeup_time;
  3094. struct drm_encoder *drm_enc;
  3095. if (!sde_enc) {
  3096. SDE_ERROR("invalid sde encoder\n");
  3097. return;
  3098. }
  3099. drm_enc = &sde_enc->base;
  3100. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3101. if (rc < 0) {
  3102. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3103. return;
  3104. }
  3105. if (sde_enc->cur_master &&
  3106. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3107. autorefresh_enabled =
  3108. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3109. sde_enc->cur_master);
  3110. /* Update timer if autorefresh is enabled else return */
  3111. if (!autorefresh_enabled)
  3112. goto exit;
  3113. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3114. if (rc)
  3115. goto exit;
  3116. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3117. mod_timer(&sde_enc->vsync_event_timer,
  3118. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3119. exit:
  3120. pm_runtime_put_sync(drm_enc->dev->dev);
  3121. }
  3122. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3123. {
  3124. static const uint64_t timeout_us = 50000;
  3125. static const uint64_t sleep_us = 20;
  3126. struct sde_encoder_virt *sde_enc;
  3127. ktime_t cur_ktime, exp_ktime;
  3128. uint32_t line_count, tmp, i;
  3129. if (!drm_enc) {
  3130. SDE_ERROR("invalid encoder\n");
  3131. return -EINVAL;
  3132. }
  3133. sde_enc = to_sde_encoder_virt(drm_enc);
  3134. if (!sde_enc->cur_master ||
  3135. !sde_enc->cur_master->ops.get_line_count) {
  3136. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3137. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3138. return -EINVAL;
  3139. }
  3140. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3141. line_count = sde_enc->cur_master->ops.get_line_count(
  3142. sde_enc->cur_master);
  3143. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3144. tmp = line_count;
  3145. line_count = sde_enc->cur_master->ops.get_line_count(
  3146. sde_enc->cur_master);
  3147. if (line_count < tmp) {
  3148. SDE_EVT32(DRMID(drm_enc), line_count);
  3149. return 0;
  3150. }
  3151. cur_ktime = ktime_get();
  3152. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3153. break;
  3154. usleep_range(sleep_us / 2, sleep_us);
  3155. }
  3156. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3157. return -ETIMEDOUT;
  3158. }
  3159. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3160. {
  3161. struct drm_encoder *drm_enc;
  3162. struct sde_rm_hw_iter rm_iter;
  3163. bool lm_valid = false;
  3164. bool intf_valid = false;
  3165. if (!phys_enc || !phys_enc->parent) {
  3166. SDE_ERROR("invalid encoder\n");
  3167. return -EINVAL;
  3168. }
  3169. drm_enc = phys_enc->parent;
  3170. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3171. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3172. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3173. phys_enc->has_intf_te)) {
  3174. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3175. SDE_HW_BLK_INTF);
  3176. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3177. struct sde_hw_intf *hw_intf =
  3178. (struct sde_hw_intf *)rm_iter.hw;
  3179. if (!hw_intf)
  3180. continue;
  3181. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3182. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3183. phys_enc->hw_ctl,
  3184. hw_intf->idx, 1);
  3185. intf_valid = true;
  3186. }
  3187. if (!intf_valid) {
  3188. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3189. "intf not found to flush\n");
  3190. return -EFAULT;
  3191. }
  3192. } else {
  3193. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3194. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3195. struct sde_hw_mixer *hw_lm =
  3196. (struct sde_hw_mixer *)rm_iter.hw;
  3197. if (!hw_lm)
  3198. continue;
  3199. /* update LM flush for HW without INTF TE */
  3200. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3201. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3202. phys_enc->hw_ctl,
  3203. hw_lm->idx, 1);
  3204. lm_valid = true;
  3205. }
  3206. if (!lm_valid) {
  3207. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3208. "lm not found to flush\n");
  3209. return -EFAULT;
  3210. }
  3211. }
  3212. return 0;
  3213. }
  3214. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3215. struct sde_encoder_virt *sde_enc)
  3216. {
  3217. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3218. struct sde_hw_mdp *mdptop = NULL;
  3219. sde_enc->dynamic_hdr_updated = false;
  3220. if (sde_enc->cur_master) {
  3221. mdptop = sde_enc->cur_master->hw_mdptop;
  3222. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3223. sde_enc->cur_master->connector);
  3224. }
  3225. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3226. return;
  3227. if (mdptop->ops.set_hdr_plus_metadata) {
  3228. sde_enc->dynamic_hdr_updated = true;
  3229. mdptop->ops.set_hdr_plus_metadata(
  3230. mdptop, dhdr_meta->dynamic_hdr_payload,
  3231. dhdr_meta->dynamic_hdr_payload_size,
  3232. sde_enc->cur_master->intf_idx == INTF_0 ?
  3233. 0 : 1);
  3234. }
  3235. }
  3236. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3237. {
  3238. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3239. struct sde_encoder_phys *phys;
  3240. int i;
  3241. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3242. phys = sde_enc->phys_encs[i];
  3243. if (phys && phys->ops.hw_reset)
  3244. phys->ops.hw_reset(phys);
  3245. }
  3246. }
  3247. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3248. struct sde_encoder_kickoff_params *params)
  3249. {
  3250. struct sde_encoder_virt *sde_enc;
  3251. struct sde_encoder_phys *phys;
  3252. struct sde_kms *sde_kms = NULL;
  3253. struct sde_crtc *sde_crtc;
  3254. struct msm_drm_private *priv = NULL;
  3255. bool needs_hw_reset = false, is_cmd_mode;
  3256. int i, rc, ret = 0;
  3257. struct msm_display_info *disp_info;
  3258. if (!drm_enc || !params || !drm_enc->dev ||
  3259. !drm_enc->dev->dev_private) {
  3260. SDE_ERROR("invalid args\n");
  3261. return -EINVAL;
  3262. }
  3263. sde_enc = to_sde_encoder_virt(drm_enc);
  3264. priv = drm_enc->dev->dev_private;
  3265. sde_kms = to_sde_kms(priv->kms);
  3266. disp_info = &sde_enc->disp_info;
  3267. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3268. SDE_DEBUG_ENC(sde_enc, "\n");
  3269. SDE_EVT32(DRMID(drm_enc));
  3270. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3271. MSM_DISPLAY_CMD_MODE);
  3272. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3273. && is_cmd_mode)
  3274. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3275. sde_enc->cur_master->connector->state,
  3276. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3277. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3278. /* prepare for next kickoff, may include waiting on previous kickoff */
  3279. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3280. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3281. phys = sde_enc->phys_encs[i];
  3282. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3283. params->recovery_events_enabled =
  3284. sde_enc->recovery_events_enabled;
  3285. if (phys) {
  3286. if (phys->ops.prepare_for_kickoff) {
  3287. rc = phys->ops.prepare_for_kickoff(
  3288. phys, params);
  3289. if (rc)
  3290. ret = rc;
  3291. }
  3292. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3293. needs_hw_reset = true;
  3294. _sde_encoder_setup_dither(phys);
  3295. if (sde_enc->cur_master &&
  3296. sde_connector_is_qsync_updated(
  3297. sde_enc->cur_master->connector)) {
  3298. _helper_flush_qsync(phys);
  3299. }
  3300. }
  3301. }
  3302. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3303. if (rc) {
  3304. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3305. ret = rc;
  3306. goto end;
  3307. }
  3308. /* if any phys needs reset, reset all phys, in-order */
  3309. if (needs_hw_reset)
  3310. sde_encoder_helper_needs_hw_reset(drm_enc);
  3311. _sde_encoder_update_master(drm_enc, params);
  3312. _sde_encoder_update_roi(drm_enc);
  3313. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3314. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3315. if (rc) {
  3316. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3317. sde_enc->cur_master->connector->base.id,
  3318. rc);
  3319. ret = rc;
  3320. }
  3321. }
  3322. if (sde_enc->cur_master &&
  3323. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3324. !sde_enc->cur_master->cont_splash_enabled)) {
  3325. rc = sde_encoder_dce_setup(sde_enc, params);
  3326. if (rc) {
  3327. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3328. ret = rc;
  3329. }
  3330. }
  3331. sde_encoder_dce_flush(sde_enc);
  3332. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3333. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3334. sde_enc->cur_master, sde_kms->qdss_enabled);
  3335. end:
  3336. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3337. return ret;
  3338. }
  3339. /**
  3340. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3341. * with the specified encoder, and unstage all pipes from it
  3342. * @encoder: encoder pointer
  3343. * Returns: 0 on success
  3344. */
  3345. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3346. {
  3347. struct sde_encoder_virt *sde_enc;
  3348. struct sde_encoder_phys *phys;
  3349. unsigned int i;
  3350. int rc = 0;
  3351. if (!drm_enc) {
  3352. SDE_ERROR("invalid encoder\n");
  3353. return -EINVAL;
  3354. }
  3355. sde_enc = to_sde_encoder_virt(drm_enc);
  3356. SDE_ATRACE_BEGIN("encoder_release_lm");
  3357. SDE_DEBUG_ENC(sde_enc, "\n");
  3358. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3359. phys = sde_enc->phys_encs[i];
  3360. if (!phys)
  3361. continue;
  3362. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3363. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3364. if (rc)
  3365. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3366. }
  3367. SDE_ATRACE_END("encoder_release_lm");
  3368. return rc;
  3369. }
  3370. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3371. {
  3372. struct sde_encoder_virt *sde_enc;
  3373. struct sde_encoder_phys *phys;
  3374. ktime_t wakeup_time;
  3375. unsigned int i;
  3376. if (!drm_enc) {
  3377. SDE_ERROR("invalid encoder\n");
  3378. return;
  3379. }
  3380. SDE_ATRACE_BEGIN("encoder_kickoff");
  3381. sde_enc = to_sde_encoder_virt(drm_enc);
  3382. SDE_DEBUG_ENC(sde_enc, "\n");
  3383. /* create a 'no pipes' commit to release buffers on errors */
  3384. if (is_error)
  3385. _sde_encoder_reset_ctl_hw(drm_enc);
  3386. /* All phys encs are ready to go, trigger the kickoff */
  3387. _sde_encoder_kickoff_phys(sde_enc);
  3388. /* allow phys encs to handle any post-kickoff business */
  3389. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3390. phys = sde_enc->phys_encs[i];
  3391. if (phys && phys->ops.handle_post_kickoff)
  3392. phys->ops.handle_post_kickoff(phys);
  3393. }
  3394. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3395. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3396. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3397. mod_timer(&sde_enc->vsync_event_timer,
  3398. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3399. }
  3400. SDE_ATRACE_END("encoder_kickoff");
  3401. }
  3402. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3403. struct sde_hw_pp_vsync_info *info)
  3404. {
  3405. struct sde_encoder_virt *sde_enc;
  3406. struct sde_encoder_phys *phys;
  3407. int i, ret;
  3408. if (!drm_enc || !info)
  3409. return;
  3410. sde_enc = to_sde_encoder_virt(drm_enc);
  3411. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3412. phys = sde_enc->phys_encs[i];
  3413. if (phys && phys->hw_intf && phys->hw_pp
  3414. && phys->hw_intf->ops.get_vsync_info) {
  3415. ret = phys->hw_intf->ops.get_vsync_info(
  3416. phys->hw_intf, &info[i]);
  3417. if (!ret) {
  3418. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3419. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3420. }
  3421. }
  3422. }
  3423. }
  3424. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3425. struct drm_framebuffer *fb)
  3426. {
  3427. struct drm_encoder *drm_enc;
  3428. struct sde_hw_mixer_cfg mixer;
  3429. struct sde_rm_hw_iter lm_iter;
  3430. bool lm_valid = false;
  3431. if (!phys_enc || !phys_enc->parent) {
  3432. SDE_ERROR("invalid encoder\n");
  3433. return -EINVAL;
  3434. }
  3435. drm_enc = phys_enc->parent;
  3436. memset(&mixer, 0, sizeof(mixer));
  3437. /* reset associated CTL/LMs */
  3438. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3439. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3440. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3441. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3442. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3443. if (!hw_lm)
  3444. continue;
  3445. /* need to flush LM to remove it */
  3446. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3447. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3448. phys_enc->hw_ctl,
  3449. hw_lm->idx, 1);
  3450. if (fb) {
  3451. /* assume a single LM if targeting a frame buffer */
  3452. if (lm_valid)
  3453. continue;
  3454. mixer.out_height = fb->height;
  3455. mixer.out_width = fb->width;
  3456. if (hw_lm->ops.setup_mixer_out)
  3457. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3458. }
  3459. lm_valid = true;
  3460. /* only enable border color on LM */
  3461. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3462. phys_enc->hw_ctl->ops.setup_blendstage(
  3463. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3464. }
  3465. if (!lm_valid) {
  3466. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3467. return -EFAULT;
  3468. }
  3469. return 0;
  3470. }
  3471. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3472. {
  3473. struct sde_encoder_virt *sde_enc;
  3474. struct sde_encoder_phys *phys;
  3475. int i, rc = 0;
  3476. struct sde_hw_ctl *ctl;
  3477. if (!drm_enc) {
  3478. SDE_ERROR("invalid encoder\n");
  3479. return;
  3480. }
  3481. sde_enc = to_sde_encoder_virt(drm_enc);
  3482. /* update the qsync parameters for the current frame */
  3483. if (sde_enc->cur_master)
  3484. sde_connector_set_qsync_params(
  3485. sde_enc->cur_master->connector);
  3486. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3487. phys = sde_enc->phys_encs[i];
  3488. if (phys && phys->ops.prepare_commit)
  3489. phys->ops.prepare_commit(phys);
  3490. if (phys && phys->hw_ctl) {
  3491. ctl = phys->hw_ctl;
  3492. /*
  3493. * avoid clearing the pending flush during the first
  3494. * frame update after idle power collpase as the
  3495. * restore path would have updated the pending flush
  3496. */
  3497. if (!sde_enc->idle_pc_restore &&
  3498. ctl->ops.clear_pending_flush)
  3499. ctl->ops.clear_pending_flush(ctl);
  3500. }
  3501. }
  3502. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3503. rc = sde_connector_prepare_commit(
  3504. sde_enc->cur_master->connector);
  3505. if (rc)
  3506. SDE_ERROR_ENC(sde_enc,
  3507. "prepare commit failed conn %d rc %d\n",
  3508. sde_enc->cur_master->connector->base.id,
  3509. rc);
  3510. }
  3511. }
  3512. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3513. bool enable, u32 frame_count)
  3514. {
  3515. if (!phys_enc)
  3516. return;
  3517. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3518. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3519. enable, frame_count);
  3520. }
  3521. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3522. bool nonblock, u32 *misr_value)
  3523. {
  3524. if (!phys_enc)
  3525. return -EINVAL;
  3526. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3527. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3528. nonblock, misr_value) : -ENOTSUPP;
  3529. }
  3530. #ifdef CONFIG_DEBUG_FS
  3531. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3532. {
  3533. struct sde_encoder_virt *sde_enc;
  3534. int i;
  3535. if (!s || !s->private)
  3536. return -EINVAL;
  3537. sde_enc = s->private;
  3538. mutex_lock(&sde_enc->enc_lock);
  3539. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3540. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3541. if (!phys)
  3542. continue;
  3543. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3544. phys->intf_idx - INTF_0,
  3545. atomic_read(&phys->vsync_cnt),
  3546. atomic_read(&phys->underrun_cnt));
  3547. switch (phys->intf_mode) {
  3548. case INTF_MODE_VIDEO:
  3549. seq_puts(s, "mode: video\n");
  3550. break;
  3551. case INTF_MODE_CMD:
  3552. seq_puts(s, "mode: command\n");
  3553. break;
  3554. case INTF_MODE_WB_BLOCK:
  3555. seq_puts(s, "mode: wb block\n");
  3556. break;
  3557. case INTF_MODE_WB_LINE:
  3558. seq_puts(s, "mode: wb line\n");
  3559. break;
  3560. default:
  3561. seq_puts(s, "mode: ???\n");
  3562. break;
  3563. }
  3564. }
  3565. mutex_unlock(&sde_enc->enc_lock);
  3566. return 0;
  3567. }
  3568. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3569. struct file *file)
  3570. {
  3571. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3572. }
  3573. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3574. const char __user *user_buf, size_t count, loff_t *ppos)
  3575. {
  3576. struct sde_encoder_virt *sde_enc;
  3577. int rc;
  3578. char buf[MISR_BUFF_SIZE + 1];
  3579. size_t buff_copy;
  3580. u32 frame_count, enable;
  3581. struct msm_drm_private *priv = NULL;
  3582. struct sde_kms *sde_kms = NULL;
  3583. struct drm_encoder *drm_enc;
  3584. if (!file || !file->private_data)
  3585. return -EINVAL;
  3586. sde_enc = file->private_data;
  3587. priv = sde_enc->base.dev->dev_private;
  3588. if (!sde_enc || !priv || !priv->kms)
  3589. return -EINVAL;
  3590. sde_kms = to_sde_kms(priv->kms);
  3591. drm_enc = &sde_enc->base;
  3592. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3593. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3594. return -ENOTSUPP;
  3595. }
  3596. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3597. if (copy_from_user(buf, user_buf, buff_copy))
  3598. return -EINVAL;
  3599. buf[buff_copy] = 0; /* end of string */
  3600. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3601. return -EINVAL;
  3602. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3603. if (rc < 0)
  3604. return rc;
  3605. sde_enc->misr_enable = enable;
  3606. sde_enc->misr_frame_count = frame_count;
  3607. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3608. pm_runtime_put_sync(drm_enc->dev->dev);
  3609. return count;
  3610. }
  3611. static ssize_t _sde_encoder_misr_read(struct file *file,
  3612. char __user *user_buff, size_t count, loff_t *ppos)
  3613. {
  3614. struct sde_encoder_virt *sde_enc;
  3615. struct msm_drm_private *priv = NULL;
  3616. struct sde_kms *sde_kms = NULL;
  3617. struct drm_encoder *drm_enc;
  3618. int i = 0, len = 0;
  3619. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3620. int rc;
  3621. if (*ppos)
  3622. return 0;
  3623. if (!file || !file->private_data)
  3624. return -EINVAL;
  3625. sde_enc = file->private_data;
  3626. priv = sde_enc->base.dev->dev_private;
  3627. if (priv != NULL)
  3628. sde_kms = to_sde_kms(priv->kms);
  3629. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3630. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3631. return -ENOTSUPP;
  3632. }
  3633. drm_enc = &sde_enc->base;
  3634. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3635. if (rc < 0)
  3636. return rc;
  3637. if (!sde_enc->misr_enable) {
  3638. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3639. "disabled\n");
  3640. goto buff_check;
  3641. }
  3642. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3643. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3644. u32 misr_value = 0;
  3645. if (!phys || !phys->ops.collect_misr) {
  3646. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3647. "invalid\n");
  3648. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3649. continue;
  3650. }
  3651. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3652. if (rc) {
  3653. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3654. "invalid\n");
  3655. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3656. rc);
  3657. continue;
  3658. } else {
  3659. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3660. "Intf idx:%d\n",
  3661. phys->intf_idx - INTF_0);
  3662. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3663. "0x%x\n", misr_value);
  3664. }
  3665. }
  3666. buff_check:
  3667. if (count <= len) {
  3668. len = 0;
  3669. goto end;
  3670. }
  3671. if (copy_to_user(user_buff, buf, len)) {
  3672. len = -EFAULT;
  3673. goto end;
  3674. }
  3675. *ppos += len; /* increase offset */
  3676. end:
  3677. pm_runtime_put_sync(drm_enc->dev->dev);
  3678. return len;
  3679. }
  3680. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3681. {
  3682. struct sde_encoder_virt *sde_enc;
  3683. struct msm_drm_private *priv;
  3684. struct sde_kms *sde_kms;
  3685. int i;
  3686. static const struct file_operations debugfs_status_fops = {
  3687. .open = _sde_encoder_debugfs_status_open,
  3688. .read = seq_read,
  3689. .llseek = seq_lseek,
  3690. .release = single_release,
  3691. };
  3692. static const struct file_operations debugfs_misr_fops = {
  3693. .open = simple_open,
  3694. .read = _sde_encoder_misr_read,
  3695. .write = _sde_encoder_misr_setup,
  3696. };
  3697. char name[SDE_NAME_SIZE];
  3698. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3699. SDE_ERROR("invalid encoder or kms\n");
  3700. return -EINVAL;
  3701. }
  3702. sde_enc = to_sde_encoder_virt(drm_enc);
  3703. priv = drm_enc->dev->dev_private;
  3704. sde_kms = to_sde_kms(priv->kms);
  3705. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3706. /* create overall sub-directory for the encoder */
  3707. sde_enc->debugfs_root = debugfs_create_dir(name,
  3708. drm_enc->dev->primary->debugfs_root);
  3709. if (!sde_enc->debugfs_root)
  3710. return -ENOMEM;
  3711. /* don't error check these */
  3712. debugfs_create_file("status", 0400,
  3713. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3714. debugfs_create_file("misr_data", 0600,
  3715. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3716. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3717. &sde_enc->idle_pc_enabled);
  3718. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3719. &sde_enc->frame_trigger_mode);
  3720. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3721. if (sde_enc->phys_encs[i] &&
  3722. sde_enc->phys_encs[i]->ops.late_register)
  3723. sde_enc->phys_encs[i]->ops.late_register(
  3724. sde_enc->phys_encs[i],
  3725. sde_enc->debugfs_root);
  3726. return 0;
  3727. }
  3728. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3729. {
  3730. struct sde_encoder_virt *sde_enc;
  3731. if (!drm_enc)
  3732. return;
  3733. sde_enc = to_sde_encoder_virt(drm_enc);
  3734. debugfs_remove_recursive(sde_enc->debugfs_root);
  3735. }
  3736. #else
  3737. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3738. {
  3739. return 0;
  3740. }
  3741. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3742. {
  3743. }
  3744. #endif
  3745. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3746. {
  3747. return _sde_encoder_init_debugfs(encoder);
  3748. }
  3749. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3750. {
  3751. _sde_encoder_destroy_debugfs(encoder);
  3752. }
  3753. static int sde_encoder_virt_add_phys_encs(
  3754. struct msm_display_info *disp_info,
  3755. struct sde_encoder_virt *sde_enc,
  3756. struct sde_enc_phys_init_params *params)
  3757. {
  3758. struct sde_encoder_phys *enc = NULL;
  3759. u32 display_caps = disp_info->capabilities;
  3760. SDE_DEBUG_ENC(sde_enc, "\n");
  3761. /*
  3762. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3763. * in this function, check up-front.
  3764. */
  3765. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3766. ARRAY_SIZE(sde_enc->phys_encs)) {
  3767. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3768. sde_enc->num_phys_encs);
  3769. return -EINVAL;
  3770. }
  3771. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3772. enc = sde_encoder_phys_vid_init(params);
  3773. if (IS_ERR_OR_NULL(enc)) {
  3774. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3775. PTR_ERR(enc));
  3776. return !enc ? -EINVAL : PTR_ERR(enc);
  3777. }
  3778. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3779. }
  3780. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3781. enc = sde_encoder_phys_cmd_init(params);
  3782. if (IS_ERR_OR_NULL(enc)) {
  3783. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3784. PTR_ERR(enc));
  3785. return !enc ? -EINVAL : PTR_ERR(enc);
  3786. }
  3787. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3788. }
  3789. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3790. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3791. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3792. else
  3793. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3794. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3795. ++sde_enc->num_phys_encs;
  3796. return 0;
  3797. }
  3798. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3799. struct sde_enc_phys_init_params *params)
  3800. {
  3801. struct sde_encoder_phys *enc = NULL;
  3802. if (!sde_enc) {
  3803. SDE_ERROR("invalid encoder\n");
  3804. return -EINVAL;
  3805. }
  3806. SDE_DEBUG_ENC(sde_enc, "\n");
  3807. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3808. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3809. sde_enc->num_phys_encs);
  3810. return -EINVAL;
  3811. }
  3812. enc = sde_encoder_phys_wb_init(params);
  3813. if (IS_ERR_OR_NULL(enc)) {
  3814. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3815. PTR_ERR(enc));
  3816. return !enc ? -EINVAL : PTR_ERR(enc);
  3817. }
  3818. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3819. ++sde_enc->num_phys_encs;
  3820. return 0;
  3821. }
  3822. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3823. struct sde_kms *sde_kms,
  3824. struct msm_display_info *disp_info,
  3825. int *drm_enc_mode)
  3826. {
  3827. int ret = 0;
  3828. int i = 0;
  3829. enum sde_intf_type intf_type;
  3830. struct sde_encoder_virt_ops parent_ops = {
  3831. sde_encoder_vblank_callback,
  3832. sde_encoder_underrun_callback,
  3833. sde_encoder_frame_done_callback,
  3834. sde_encoder_get_qsync_fps_callback,
  3835. };
  3836. struct sde_enc_phys_init_params phys_params;
  3837. if (!sde_enc || !sde_kms) {
  3838. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3839. !sde_enc, !sde_kms);
  3840. return -EINVAL;
  3841. }
  3842. memset(&phys_params, 0, sizeof(phys_params));
  3843. phys_params.sde_kms = sde_kms;
  3844. phys_params.parent = &sde_enc->base;
  3845. phys_params.parent_ops = parent_ops;
  3846. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3847. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3848. SDE_DEBUG("\n");
  3849. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3850. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3851. intf_type = INTF_DSI;
  3852. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3853. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3854. intf_type = INTF_HDMI;
  3855. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3856. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3857. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3858. else
  3859. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3860. intf_type = INTF_DP;
  3861. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3862. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3863. intf_type = INTF_WB;
  3864. } else {
  3865. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3866. return -EINVAL;
  3867. }
  3868. WARN_ON(disp_info->num_of_h_tiles < 1);
  3869. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3870. sde_enc->te_source = disp_info->te_source;
  3871. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3872. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3873. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3874. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3875. mutex_lock(&sde_enc->enc_lock);
  3876. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3877. /*
  3878. * Left-most tile is at index 0, content is controller id
  3879. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3880. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3881. */
  3882. u32 controller_id = disp_info->h_tile_instance[i];
  3883. if (disp_info->num_of_h_tiles > 1) {
  3884. if (i == 0)
  3885. phys_params.split_role = ENC_ROLE_MASTER;
  3886. else
  3887. phys_params.split_role = ENC_ROLE_SLAVE;
  3888. } else {
  3889. phys_params.split_role = ENC_ROLE_SOLO;
  3890. }
  3891. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3892. i, controller_id, phys_params.split_role);
  3893. if (sde_enc->ops.phys_init) {
  3894. struct sde_encoder_phys *enc;
  3895. enc = sde_enc->ops.phys_init(intf_type,
  3896. controller_id,
  3897. &phys_params);
  3898. if (enc) {
  3899. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3900. enc;
  3901. ++sde_enc->num_phys_encs;
  3902. } else
  3903. SDE_ERROR_ENC(sde_enc,
  3904. "failed to add phys encs\n");
  3905. continue;
  3906. }
  3907. if (intf_type == INTF_WB) {
  3908. phys_params.intf_idx = INTF_MAX;
  3909. phys_params.wb_idx = sde_encoder_get_wb(
  3910. sde_kms->catalog,
  3911. intf_type, controller_id);
  3912. if (phys_params.wb_idx == WB_MAX) {
  3913. SDE_ERROR_ENC(sde_enc,
  3914. "could not get wb: type %d, id %d\n",
  3915. intf_type, controller_id);
  3916. ret = -EINVAL;
  3917. }
  3918. } else {
  3919. phys_params.wb_idx = WB_MAX;
  3920. phys_params.intf_idx = sde_encoder_get_intf(
  3921. sde_kms->catalog, intf_type,
  3922. controller_id);
  3923. if (phys_params.intf_idx == INTF_MAX) {
  3924. SDE_ERROR_ENC(sde_enc,
  3925. "could not get wb: type %d, id %d\n",
  3926. intf_type, controller_id);
  3927. ret = -EINVAL;
  3928. }
  3929. }
  3930. if (!ret) {
  3931. if (intf_type == INTF_WB)
  3932. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3933. &phys_params);
  3934. else
  3935. ret = sde_encoder_virt_add_phys_encs(
  3936. disp_info,
  3937. sde_enc,
  3938. &phys_params);
  3939. if (ret)
  3940. SDE_ERROR_ENC(sde_enc,
  3941. "failed to add phys encs\n");
  3942. }
  3943. }
  3944. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3945. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3946. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3947. if (vid_phys) {
  3948. atomic_set(&vid_phys->vsync_cnt, 0);
  3949. atomic_set(&vid_phys->underrun_cnt, 0);
  3950. }
  3951. if (cmd_phys) {
  3952. atomic_set(&cmd_phys->vsync_cnt, 0);
  3953. atomic_set(&cmd_phys->underrun_cnt, 0);
  3954. }
  3955. }
  3956. mutex_unlock(&sde_enc->enc_lock);
  3957. return ret;
  3958. }
  3959. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3960. .mode_set = sde_encoder_virt_mode_set,
  3961. .disable = sde_encoder_virt_disable,
  3962. .enable = sde_encoder_virt_enable,
  3963. .atomic_check = sde_encoder_virt_atomic_check,
  3964. };
  3965. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3966. .destroy = sde_encoder_destroy,
  3967. .late_register = sde_encoder_late_register,
  3968. .early_unregister = sde_encoder_early_unregister,
  3969. };
  3970. struct drm_encoder *sde_encoder_init_with_ops(
  3971. struct drm_device *dev,
  3972. struct msm_display_info *disp_info,
  3973. const struct sde_encoder_ops *ops)
  3974. {
  3975. struct msm_drm_private *priv = dev->dev_private;
  3976. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3977. struct drm_encoder *drm_enc = NULL;
  3978. struct sde_encoder_virt *sde_enc = NULL;
  3979. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3980. char name[SDE_NAME_SIZE];
  3981. int ret = 0, i, intf_index = INTF_MAX;
  3982. struct sde_encoder_phys *phys = NULL;
  3983. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3984. if (!sde_enc) {
  3985. ret = -ENOMEM;
  3986. goto fail;
  3987. }
  3988. if (ops)
  3989. sde_enc->ops = *ops;
  3990. mutex_init(&sde_enc->enc_lock);
  3991. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3992. &drm_enc_mode);
  3993. if (ret)
  3994. goto fail;
  3995. sde_enc->cur_master = NULL;
  3996. spin_lock_init(&sde_enc->enc_spinlock);
  3997. mutex_init(&sde_enc->vblank_ctl_lock);
  3998. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  3999. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4000. drm_enc = &sde_enc->base;
  4001. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4002. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4003. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4004. timer_setup(&sde_enc->vsync_event_timer,
  4005. sde_encoder_vsync_event_handler, 0);
  4006. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4007. phys = sde_enc->phys_encs[i];
  4008. if (!phys)
  4009. continue;
  4010. if (phys->ops.is_master && phys->ops.is_master(phys))
  4011. intf_index = phys->intf_idx - INTF_0;
  4012. }
  4013. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4014. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4015. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4016. SDE_RSC_PRIMARY_DISP_CLIENT :
  4017. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4018. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4019. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4020. PTR_ERR(sde_enc->rsc_client));
  4021. sde_enc->rsc_client = NULL;
  4022. }
  4023. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4024. ret = _sde_encoder_input_handler(sde_enc);
  4025. if (ret)
  4026. SDE_ERROR(
  4027. "input handler registration failed, rc = %d\n", ret);
  4028. }
  4029. mutex_init(&sde_enc->rc_lock);
  4030. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4031. sde_encoder_off_work);
  4032. sde_enc->vblank_enabled = false;
  4033. sde_enc->qdss_status = false;
  4034. kthread_init_work(&sde_enc->vsync_event_work,
  4035. sde_encoder_vsync_event_work_handler);
  4036. kthread_init_work(&sde_enc->input_event_work,
  4037. sde_encoder_input_event_work_handler);
  4038. kthread_init_work(&sde_enc->esd_trigger_work,
  4039. sde_encoder_esd_trigger_work_handler);
  4040. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4041. SDE_DEBUG_ENC(sde_enc, "created\n");
  4042. return drm_enc;
  4043. fail:
  4044. SDE_ERROR("failed to create encoder\n");
  4045. if (drm_enc)
  4046. sde_encoder_destroy(drm_enc);
  4047. return ERR_PTR(ret);
  4048. }
  4049. struct drm_encoder *sde_encoder_init(
  4050. struct drm_device *dev,
  4051. struct msm_display_info *disp_info)
  4052. {
  4053. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4054. }
  4055. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4056. enum msm_event_wait event)
  4057. {
  4058. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4059. struct sde_encoder_virt *sde_enc = NULL;
  4060. int i, ret = 0;
  4061. char atrace_buf[32];
  4062. if (!drm_enc) {
  4063. SDE_ERROR("invalid encoder\n");
  4064. return -EINVAL;
  4065. }
  4066. sde_enc = to_sde_encoder_virt(drm_enc);
  4067. SDE_DEBUG_ENC(sde_enc, "\n");
  4068. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4069. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4070. switch (event) {
  4071. case MSM_ENC_COMMIT_DONE:
  4072. fn_wait = phys->ops.wait_for_commit_done;
  4073. break;
  4074. case MSM_ENC_TX_COMPLETE:
  4075. fn_wait = phys->ops.wait_for_tx_complete;
  4076. break;
  4077. case MSM_ENC_VBLANK:
  4078. fn_wait = phys->ops.wait_for_vblank;
  4079. break;
  4080. case MSM_ENC_ACTIVE_REGION:
  4081. fn_wait = phys->ops.wait_for_active;
  4082. break;
  4083. default:
  4084. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4085. event);
  4086. return -EINVAL;
  4087. }
  4088. if (phys && fn_wait) {
  4089. snprintf(atrace_buf, sizeof(atrace_buf),
  4090. "wait_completion_event_%d", event);
  4091. SDE_ATRACE_BEGIN(atrace_buf);
  4092. ret = fn_wait(phys);
  4093. SDE_ATRACE_END(atrace_buf);
  4094. if (ret)
  4095. return ret;
  4096. }
  4097. }
  4098. return ret;
  4099. }
  4100. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4101. u64 *l_bound, u64 *u_bound)
  4102. {
  4103. struct sde_encoder_virt *sde_enc;
  4104. u64 jitter_ns, frametime_ns;
  4105. struct msm_mode_info *info;
  4106. if (!drm_enc) {
  4107. SDE_ERROR("invalid encoder\n");
  4108. return;
  4109. }
  4110. sde_enc = to_sde_encoder_virt(drm_enc);
  4111. info = &sde_enc->mode_info;
  4112. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4113. jitter_ns = info->jitter_numer * frametime_ns;
  4114. do_div(jitter_ns, info->jitter_denom * 100);
  4115. *l_bound = frametime_ns - jitter_ns;
  4116. *u_bound = frametime_ns + jitter_ns;
  4117. }
  4118. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4119. {
  4120. struct sde_encoder_virt *sde_enc;
  4121. if (!drm_enc) {
  4122. SDE_ERROR("invalid encoder\n");
  4123. return 0;
  4124. }
  4125. sde_enc = to_sde_encoder_virt(drm_enc);
  4126. return sde_enc->mode_info.frame_rate;
  4127. }
  4128. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4129. {
  4130. struct sde_encoder_virt *sde_enc = NULL;
  4131. int i;
  4132. if (!encoder) {
  4133. SDE_ERROR("invalid encoder\n");
  4134. return INTF_MODE_NONE;
  4135. }
  4136. sde_enc = to_sde_encoder_virt(encoder);
  4137. if (sde_enc->cur_master)
  4138. return sde_enc->cur_master->intf_mode;
  4139. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4140. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4141. if (phys)
  4142. return phys->intf_mode;
  4143. }
  4144. return INTF_MODE_NONE;
  4145. }
  4146. static void _sde_encoder_cache_hw_res_cont_splash(
  4147. struct drm_encoder *encoder,
  4148. struct sde_kms *sde_kms)
  4149. {
  4150. int i, idx;
  4151. struct sde_encoder_virt *sde_enc;
  4152. struct sde_encoder_phys *phys_enc;
  4153. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4154. sde_enc = to_sde_encoder_virt(encoder);
  4155. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4156. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4157. sde_enc->hw_pp[i] = NULL;
  4158. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4159. break;
  4160. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4161. }
  4162. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4163. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4164. sde_enc->hw_dsc[i] = NULL;
  4165. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4166. break;
  4167. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4168. }
  4169. /*
  4170. * If we have multiple phys encoders with one controller, make
  4171. * sure to populate the controller pointer in both phys encoders.
  4172. */
  4173. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4174. phys_enc = sde_enc->phys_encs[idx];
  4175. phys_enc->hw_ctl = NULL;
  4176. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4177. SDE_HW_BLK_CTL);
  4178. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4179. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4180. phys_enc->hw_ctl =
  4181. (struct sde_hw_ctl *) ctl_iter.hw;
  4182. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4183. phys_enc->intf_idx, phys_enc->hw_ctl);
  4184. }
  4185. }
  4186. }
  4187. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4188. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4189. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4190. phys->hw_intf = NULL;
  4191. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4192. break;
  4193. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4194. }
  4195. }
  4196. /**
  4197. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4198. * device bootup when cont_splash is enabled
  4199. * @drm_enc: Pointer to drm encoder structure
  4200. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4201. * @enable: boolean indicates enable or displae state of splash
  4202. * @Return: true if successful in updating the encoder structure
  4203. */
  4204. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4205. struct sde_splash_display *splash_display, bool enable)
  4206. {
  4207. struct sde_encoder_virt *sde_enc;
  4208. struct msm_drm_private *priv;
  4209. struct sde_kms *sde_kms;
  4210. struct drm_connector *conn = NULL;
  4211. struct sde_connector *sde_conn = NULL;
  4212. struct sde_connector_state *sde_conn_state = NULL;
  4213. struct drm_display_mode *drm_mode = NULL;
  4214. struct sde_encoder_phys *phys_enc;
  4215. int ret = 0, i;
  4216. if (!encoder) {
  4217. SDE_ERROR("invalid drm enc\n");
  4218. return -EINVAL;
  4219. }
  4220. if (!encoder->dev || !encoder->dev->dev_private) {
  4221. SDE_ERROR("drm device invalid\n");
  4222. return -EINVAL;
  4223. }
  4224. priv = encoder->dev->dev_private;
  4225. if (!priv->kms) {
  4226. SDE_ERROR("invalid kms\n");
  4227. return -EINVAL;
  4228. }
  4229. sde_kms = to_sde_kms(priv->kms);
  4230. sde_enc = to_sde_encoder_virt(encoder);
  4231. if (!priv->num_connectors) {
  4232. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4233. return -EINVAL;
  4234. }
  4235. SDE_DEBUG_ENC(sde_enc,
  4236. "num of connectors: %d\n", priv->num_connectors);
  4237. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4238. if (!enable) {
  4239. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4240. phys_enc = sde_enc->phys_encs[i];
  4241. if (phys_enc)
  4242. phys_enc->cont_splash_enabled = false;
  4243. }
  4244. return ret;
  4245. }
  4246. if (!splash_display) {
  4247. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4248. return -EINVAL;
  4249. }
  4250. for (i = 0; i < priv->num_connectors; i++) {
  4251. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4252. priv->connectors[i]->base.id);
  4253. sde_conn = to_sde_connector(priv->connectors[i]);
  4254. if (!sde_conn->encoder) {
  4255. SDE_DEBUG_ENC(sde_enc,
  4256. "encoder not attached to connector\n");
  4257. continue;
  4258. }
  4259. if (sde_conn->encoder->base.id
  4260. == encoder->base.id) {
  4261. conn = (priv->connectors[i]);
  4262. break;
  4263. }
  4264. }
  4265. if (!conn || !conn->state) {
  4266. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4267. return -EINVAL;
  4268. }
  4269. sde_conn_state = to_sde_connector_state(conn->state);
  4270. if (!sde_conn->ops.get_mode_info) {
  4271. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4272. return -EINVAL;
  4273. }
  4274. ret = sde_connector_get_mode_info(&sde_conn->base,
  4275. &encoder->crtc->state->adjusted_mode,
  4276. &sde_conn_state->mode_info);
  4277. if (ret) {
  4278. SDE_ERROR_ENC(sde_enc,
  4279. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4280. return ret;
  4281. }
  4282. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4283. conn->state, false);
  4284. if (ret) {
  4285. SDE_ERROR_ENC(sde_enc,
  4286. "failed to reserve hw resources, %d\n", ret);
  4287. return ret;
  4288. }
  4289. if (sde_conn->encoder) {
  4290. conn->state->best_encoder = sde_conn->encoder;
  4291. SDE_DEBUG_ENC(sde_enc,
  4292. "configured cstate->best_encoder to ID = %d\n",
  4293. conn->state->best_encoder->base.id);
  4294. } else {
  4295. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4296. conn->base.id);
  4297. }
  4298. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4299. sde_connector_get_topology_name(conn));
  4300. drm_mode = &encoder->crtc->state->adjusted_mode;
  4301. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4302. drm_mode->hdisplay, drm_mode->vdisplay);
  4303. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4304. if (encoder->bridge) {
  4305. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4306. /*
  4307. * For cont-splash use case, we update the mode
  4308. * configurations manually. This will skip the
  4309. * usually mode set call when actual frame is
  4310. * pushed from framework. The bridge needs to
  4311. * be updated with the current drm mode by
  4312. * calling the bridge mode set ops.
  4313. */
  4314. if (encoder->bridge->funcs) {
  4315. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4316. encoder->bridge->funcs->mode_set(encoder->bridge,
  4317. drm_mode, drm_mode);
  4318. }
  4319. } else {
  4320. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4321. }
  4322. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4323. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4324. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4325. if (!phys) {
  4326. SDE_ERROR_ENC(sde_enc,
  4327. "phys encoders not initialized\n");
  4328. return -EINVAL;
  4329. }
  4330. /* update connector for master and slave phys encoders */
  4331. phys->connector = conn;
  4332. phys->cont_splash_enabled = true;
  4333. phys->hw_pp = sde_enc->hw_pp[i];
  4334. if (phys->ops.cont_splash_mode_set)
  4335. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4336. if (phys->ops.is_master && phys->ops.is_master(phys))
  4337. sde_enc->cur_master = phys;
  4338. }
  4339. return ret;
  4340. }
  4341. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4342. bool skip_pre_kickoff)
  4343. {
  4344. struct msm_drm_thread *event_thread = NULL;
  4345. struct msm_drm_private *priv = NULL;
  4346. struct sde_encoder_virt *sde_enc = NULL;
  4347. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4348. SDE_ERROR("invalid parameters\n");
  4349. return -EINVAL;
  4350. }
  4351. priv = enc->dev->dev_private;
  4352. sde_enc = to_sde_encoder_virt(enc);
  4353. if (!sde_enc->crtc || (sde_enc->crtc->index
  4354. >= ARRAY_SIZE(priv->event_thread))) {
  4355. SDE_DEBUG_ENC(sde_enc,
  4356. "invalid cached CRTC: %d or crtc index: %d\n",
  4357. sde_enc->crtc == NULL,
  4358. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4359. return -EINVAL;
  4360. }
  4361. SDE_EVT32_VERBOSE(DRMID(enc));
  4362. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4363. if (!skip_pre_kickoff) {
  4364. kthread_queue_work(&event_thread->worker,
  4365. &sde_enc->esd_trigger_work);
  4366. kthread_flush_work(&sde_enc->esd_trigger_work);
  4367. }
  4368. /*
  4369. * panel may stop generating te signal (vsync) during esd failure. rsc
  4370. * hardware may hang without vsync. Avoid rsc hang by generating the
  4371. * vsync from watchdog timer instead of panel.
  4372. */
  4373. sde_encoder_helper_switch_vsync(enc, true);
  4374. if (!skip_pre_kickoff)
  4375. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4376. return 0;
  4377. }
  4378. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4379. {
  4380. struct sde_encoder_virt *sde_enc;
  4381. if (!encoder) {
  4382. SDE_ERROR("invalid drm enc\n");
  4383. return false;
  4384. }
  4385. sde_enc = to_sde_encoder_virt(encoder);
  4386. return sde_enc->recovery_events_enabled;
  4387. }
  4388. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4389. bool enabled)
  4390. {
  4391. struct sde_encoder_virt *sde_enc;
  4392. if (!encoder) {
  4393. SDE_ERROR("invalid drm enc\n");
  4394. return;
  4395. }
  4396. sde_enc = to_sde_encoder_virt(encoder);
  4397. sde_enc->recovery_events_enabled = enabled;
  4398. }