hal_6490.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  37. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  39. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  73. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  74. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  77. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  79. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  83. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  84. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  85. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  89. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  93. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  97. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  100. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  101. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  110. #include "hal_6490_tx.h"
  111. #include "hal_6490_rx.h"
  112. #include <hal_generic_api.h>
  113. #include "hal_li_rx.h"
  114. #include "hal_li_api.h"
  115. #include "hal_li_generic_api.h"
  116. /*
  117. * hal_rx_msdu_start_nss_get_6490(): API to get the NSS
  118. * Interval from rx_msdu_start
  119. *
  120. * @buf: pointer to the start of RX PKT TLV header
  121. * Return: uint32_t(nss)
  122. */
  123. static uint32_t
  124. hal_rx_msdu_start_nss_get_6490(uint8_t *buf)
  125. {
  126. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  127. struct rx_msdu_start *msdu_start =
  128. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  129. uint8_t mimo_ss_bitmap;
  130. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  131. return qdf_get_hweight8(mimo_ss_bitmap);
  132. }
  133. /**
  134. * hal_rx_mon_hw_desc_get_mpdu_status_6490(): Retrieve MPDU status
  135. *
  136. * @ hw_desc_addr: Start address of Rx HW TLVs
  137. * @ rs: Status for monitor mode
  138. *
  139. * Return: void
  140. */
  141. static void hal_rx_mon_hw_desc_get_mpdu_status_6490(void *hw_desc_addr,
  142. struct mon_rx_status *rs)
  143. {
  144. struct rx_msdu_start *rx_msdu_start;
  145. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  146. uint32_t reg_value;
  147. const uint32_t sgi_hw_to_cdp[] = {
  148. CDP_SGI_0_8_US,
  149. CDP_SGI_0_4_US,
  150. CDP_SGI_1_6_US,
  151. CDP_SGI_3_2_US,
  152. };
  153. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  154. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  155. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  156. RX_MSDU_START_5, USER_RSSI);
  157. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  158. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  159. rs->sgi = sgi_hw_to_cdp[reg_value];
  160. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  161. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  162. /* TODO: rs->beamformed should be set for SU beamforming also */
  163. }
  164. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  165. static uint32_t hal_get_link_desc_size_6490(void)
  166. {
  167. return LINK_DESC_SIZE;
  168. }
  169. /*
  170. * hal_rx_get_tlv_6490(): API to get the tlv
  171. *
  172. * @rx_tlv: TLV data extracted from the rx packet
  173. * Return: uint8_t
  174. */
  175. static uint8_t hal_rx_get_tlv_6490(void *rx_tlv)
  176. {
  177. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  178. }
  179. /**
  180. * hal_rx_proc_phyrx_other_receive_info_tlv_6490()
  181. * - process other receive info TLV
  182. * @rx_tlv_hdr: pointer to TLV header
  183. * @ppdu_info: pointer to ppdu_info
  184. *
  185. * Return: None
  186. */
  187. static
  188. void hal_rx_proc_phyrx_other_receive_info_tlv_6490(void *rx_tlv_hdr,
  189. void *ppdu_info_handle)
  190. {
  191. uint32_t tlv_tag, tlv_len;
  192. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  193. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  194. void *other_tlv_hdr = NULL;
  195. void *other_tlv = NULL;
  196. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  197. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  198. temp_len = 0;
  199. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  200. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  201. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  202. temp_len += other_tlv_len;
  203. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  204. switch (other_tlv_tag) {
  205. default:
  206. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  207. "%s unhandled TLV type: %d, TLV len:%d",
  208. __func__, other_tlv_tag, other_tlv_len);
  209. break;
  210. }
  211. }
  212. /**
  213. * hal_rx_dump_msdu_start_tlv_6490() : dump RX msdu_start TLV in structured
  214. * human readable format.
  215. * @ msdu_start: pointer the msdu_start TLV in pkt.
  216. * @ dbg_level: log level.
  217. *
  218. * Return: void
  219. */
  220. static void hal_rx_dump_msdu_start_tlv_6490(void *msdustart, uint8_t dbg_level)
  221. {
  222. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  223. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  224. "rx_msdu_start tlv (1/2) - "
  225. "rxpcu_mpdu_filter_in_category: %x "
  226. "sw_frame_group_id: %x "
  227. "phy_ppdu_id: %x "
  228. "msdu_length: %x "
  229. "ipsec_esp: %x "
  230. "l3_offset: %x "
  231. "ipsec_ah: %x "
  232. "l4_offset: %x "
  233. "msdu_number: %x "
  234. "decap_format: %x "
  235. "ipv4_proto: %x "
  236. "ipv6_proto: %x "
  237. "tcp_proto: %x "
  238. "udp_proto: %x "
  239. "ip_frag: %x "
  240. "tcp_only_ack: %x "
  241. "da_is_bcast_mcast: %x "
  242. "ip4_protocol_ip6_next_header: %x "
  243. "toeplitz_hash_2_or_4: %x "
  244. "flow_id_toeplitz: %x "
  245. "user_rssi: %x "
  246. "pkt_type: %x "
  247. "stbc: %x "
  248. "sgi: %x "
  249. "rate_mcs: %x "
  250. "receive_bandwidth: %x "
  251. "reception_type: %x "
  252. "ppdu_start_timestamp: %u ",
  253. msdu_start->rxpcu_mpdu_filter_in_category,
  254. msdu_start->sw_frame_group_id,
  255. msdu_start->phy_ppdu_id,
  256. msdu_start->msdu_length,
  257. msdu_start->ipsec_esp,
  258. msdu_start->l3_offset,
  259. msdu_start->ipsec_ah,
  260. msdu_start->l4_offset,
  261. msdu_start->msdu_number,
  262. msdu_start->decap_format,
  263. msdu_start->ipv4_proto,
  264. msdu_start->ipv6_proto,
  265. msdu_start->tcp_proto,
  266. msdu_start->udp_proto,
  267. msdu_start->ip_frag,
  268. msdu_start->tcp_only_ack,
  269. msdu_start->da_is_bcast_mcast,
  270. msdu_start->ip4_protocol_ip6_next_header,
  271. msdu_start->toeplitz_hash_2_or_4,
  272. msdu_start->flow_id_toeplitz,
  273. msdu_start->user_rssi,
  274. msdu_start->pkt_type,
  275. msdu_start->stbc,
  276. msdu_start->sgi,
  277. msdu_start->rate_mcs,
  278. msdu_start->receive_bandwidth,
  279. msdu_start->reception_type,
  280. msdu_start->ppdu_start_timestamp);
  281. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  282. "rx_msdu_start tlv (2/2) - "
  283. "sw_phy_meta_data: %x ",
  284. msdu_start->sw_phy_meta_data);
  285. }
  286. /**
  287. * hal_rx_dump_msdu_end_tlv_6490: dump RX msdu_end TLV in structured
  288. * human readable format.
  289. * @ msdu_end: pointer the msdu_end TLV in pkt.
  290. * @ dbg_level: log level.
  291. *
  292. * Return: void
  293. */
  294. static void hal_rx_dump_msdu_end_tlv_6490(void *msduend,
  295. uint8_t dbg_level)
  296. {
  297. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  298. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  299. "rx_msdu_end tlv (1/3) - "
  300. "rxpcu_mpdu_filter_in_category: %x "
  301. "sw_frame_group_id: %x "
  302. "phy_ppdu_id: %x "
  303. "ip_hdr_chksum: %x "
  304. "tcp_udp_chksum: %x "
  305. "key_id_octet: %x "
  306. "cce_super_rule: %x "
  307. "cce_classify_not_done_truncat: %x "
  308. "cce_classify_not_done_cce_dis: %x "
  309. "ext_wapi_pn_63_48: %x "
  310. "ext_wapi_pn_95_64: %x "
  311. "ext_wapi_pn_127_96: %x "
  312. "reported_mpdu_length: %x "
  313. "first_msdu: %x "
  314. "last_msdu: %x "
  315. "sa_idx_timeout: %x "
  316. "da_idx_timeout: %x "
  317. "msdu_limit_error: %x "
  318. "flow_idx_timeout: %x "
  319. "flow_idx_invalid: %x "
  320. "wifi_parser_error: %x "
  321. "amsdu_parser_error: %x",
  322. msdu_end->rxpcu_mpdu_filter_in_category,
  323. msdu_end->sw_frame_group_id,
  324. msdu_end->phy_ppdu_id,
  325. msdu_end->ip_hdr_chksum,
  326. msdu_end->tcp_udp_chksum,
  327. msdu_end->key_id_octet,
  328. msdu_end->cce_super_rule,
  329. msdu_end->cce_classify_not_done_truncate,
  330. msdu_end->cce_classify_not_done_cce_dis,
  331. msdu_end->ext_wapi_pn_63_48,
  332. msdu_end->ext_wapi_pn_95_64,
  333. msdu_end->ext_wapi_pn_127_96,
  334. msdu_end->reported_mpdu_length,
  335. msdu_end->first_msdu,
  336. msdu_end->last_msdu,
  337. msdu_end->sa_idx_timeout,
  338. msdu_end->da_idx_timeout,
  339. msdu_end->msdu_limit_error,
  340. msdu_end->flow_idx_timeout,
  341. msdu_end->flow_idx_invalid,
  342. msdu_end->wifi_parser_error,
  343. msdu_end->amsdu_parser_error);
  344. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  345. "rx_msdu_end tlv (2/3)- "
  346. "sa_is_valid: %x "
  347. "da_is_valid: %x "
  348. "da_is_mcbc: %x "
  349. "l3_header_padding: %x "
  350. "ipv6_options_crc: %x "
  351. "tcp_seq_number: %x "
  352. "tcp_ack_number: %x "
  353. "tcp_flag: %x "
  354. "lro_eligible: %x "
  355. "window_size: %x "
  356. "da_offset: %x "
  357. "sa_offset: %x "
  358. "da_offset_valid: %x "
  359. "sa_offset_valid: %x "
  360. "rule_indication_31_0: %x "
  361. "rule_indication_63_32: %x "
  362. "sa_idx: %x "
  363. "da_idx: %x "
  364. "msdu_drop: %x "
  365. "reo_destination_indication: %x "
  366. "flow_idx: %x "
  367. "fse_metadata: %x "
  368. "cce_metadata: %x "
  369. "sa_sw_peer_id: %x ",
  370. msdu_end->sa_is_valid,
  371. msdu_end->da_is_valid,
  372. msdu_end->da_is_mcbc,
  373. msdu_end->l3_header_padding,
  374. msdu_end->ipv6_options_crc,
  375. msdu_end->tcp_seq_number,
  376. msdu_end->tcp_ack_number,
  377. msdu_end->tcp_flag,
  378. msdu_end->lro_eligible,
  379. msdu_end->window_size,
  380. msdu_end->da_offset,
  381. msdu_end->sa_offset,
  382. msdu_end->da_offset_valid,
  383. msdu_end->sa_offset_valid,
  384. msdu_end->rule_indication_31_0,
  385. msdu_end->rule_indication_63_32,
  386. msdu_end->sa_idx,
  387. msdu_end->da_idx_or_sw_peer_id,
  388. msdu_end->msdu_drop,
  389. msdu_end->reo_destination_indication,
  390. msdu_end->flow_idx,
  391. msdu_end->fse_metadata,
  392. msdu_end->cce_metadata,
  393. msdu_end->sa_sw_peer_id);
  394. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  395. "rx_msdu_end tlv (3/3)"
  396. "aggregation_count %x "
  397. "flow_aggregation_continuation %x "
  398. "fisa_timeout %x "
  399. "cumulative_l4_checksum %x "
  400. "cumulative_ip_length %x",
  401. msdu_end->aggregation_count,
  402. msdu_end->flow_aggregation_continuation,
  403. msdu_end->fisa_timeout,
  404. msdu_end->cumulative_l4_checksum,
  405. msdu_end->cumulative_ip_length);
  406. }
  407. /*
  408. * Get tid from RX_MPDU_START
  409. */
  410. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  411. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  412. RX_MPDU_INFO_7_TID_OFFSET)), \
  413. RX_MPDU_INFO_7_TID_MASK, \
  414. RX_MPDU_INFO_7_TID_LSB))
  415. static uint32_t hal_rx_mpdu_start_tid_get_6490(uint8_t *buf)
  416. {
  417. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  418. struct rx_mpdu_start *mpdu_start =
  419. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  420. uint32_t tid;
  421. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  422. return tid;
  423. }
  424. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  425. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  426. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  427. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  428. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  429. /*
  430. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  431. * Interval from rx_msdu_start
  432. *
  433. * @buf: pointer to the start of RX PKT TLV header
  434. * Return: uint32_t(reception_type)
  435. */
  436. static
  437. uint32_t hal_rx_msdu_start_reception_type_get_6490(uint8_t *buf)
  438. {
  439. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  440. struct rx_msdu_start *msdu_start =
  441. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  442. uint32_t reception_type;
  443. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  444. return reception_type;
  445. }
  446. /**
  447. * hal_rx_msdu_end_da_idx_get_6490: API to get da_idx
  448. * from rx_msdu_end TLV
  449. *
  450. * @ buf: pointer to the start of RX PKT TLV headers
  451. * Return: da index
  452. */
  453. static uint16_t hal_rx_msdu_end_da_idx_get_6490(uint8_t *buf)
  454. {
  455. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  456. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  457. uint16_t da_idx;
  458. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  459. return da_idx;
  460. }
  461. /**
  462. * hal_rx_get_rx_fragment_number_6490(): Function to retrieve rx fragment number
  463. *
  464. * @nbuf: Network buffer
  465. * Returns: rx fragment number
  466. */
  467. static
  468. uint8_t hal_rx_get_rx_fragment_number_6490(uint8_t *buf)
  469. {
  470. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  471. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  472. /* Return first 4 bits as fragment number */
  473. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  474. DOT11_SEQ_FRAG_MASK);
  475. }
  476. /**
  477. * hal_rx_msdu_end_da_is_mcbc_get_6490(): API to check if pkt is MCBC
  478. * from rx_msdu_end TLV
  479. *
  480. * @ buf: pointer to the start of RX PKT TLV headers
  481. * Return: da_is_mcbc
  482. */
  483. static uint8_t
  484. hal_rx_msdu_end_da_is_mcbc_get_6490(uint8_t *buf)
  485. {
  486. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  487. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  488. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  489. }
  490. /**
  491. * hal_rx_msdu_end_sa_is_valid_get_6490(): API to get_6490 the
  492. * sa_is_valid bit from rx_msdu_end TLV
  493. *
  494. * @ buf: pointer to the start of RX PKT TLV headers
  495. * Return: sa_is_valid bit
  496. */
  497. static uint8_t
  498. hal_rx_msdu_end_sa_is_valid_get_6490(uint8_t *buf)
  499. {
  500. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  501. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  502. uint8_t sa_is_valid;
  503. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  504. return sa_is_valid;
  505. }
  506. /**
  507. * hal_rx_msdu_end_sa_idx_get_6490(): API to get_6490 the
  508. * sa_idx from rx_msdu_end TLV
  509. *
  510. * @ buf: pointer to the start of RX PKT TLV headers
  511. * Return: sa_idx (SA AST index)
  512. */
  513. static
  514. uint16_t hal_rx_msdu_end_sa_idx_get_6490(uint8_t *buf)
  515. {
  516. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  517. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  518. uint16_t sa_idx;
  519. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  520. return sa_idx;
  521. }
  522. /**
  523. * hal_rx_desc_is_first_msdu_6490() - Check if first msdu
  524. *
  525. * @hal_soc_hdl: hal_soc handle
  526. * @hw_desc_addr: hardware descriptor address
  527. *
  528. * Return: 0 - success/ non-zero failure
  529. */
  530. static uint32_t hal_rx_desc_is_first_msdu_6490(void *hw_desc_addr)
  531. {
  532. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  533. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  534. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  535. }
  536. /**
  537. * hal_rx_msdu_end_l3_hdr_padding_get_6490(): API to get_6490 the
  538. * l3_header padding from rx_msdu_end TLV
  539. *
  540. * @ buf: pointer to the start of RX PKT TLV headers
  541. * Return: number of l3 header padding bytes
  542. */
  543. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6490(uint8_t *buf)
  544. {
  545. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  546. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  547. uint32_t l3_header_padding;
  548. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  549. return l3_header_padding;
  550. }
  551. /*
  552. * @ hal_rx_encryption_info_valid_6490: Returns encryption type.
  553. *
  554. * @ buf: rx_tlv_hdr of the received packet
  555. * @ Return: encryption type
  556. */
  557. static uint32_t hal_rx_encryption_info_valid_6490(uint8_t *buf)
  558. {
  559. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  560. struct rx_mpdu_start *mpdu_start =
  561. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  562. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  563. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  564. return encryption_info;
  565. }
  566. /*
  567. * @ hal_rx_print_pn_6490: Prints the PN of rx packet.
  568. *
  569. * @ buf: rx_tlv_hdr of the received packet
  570. * @ Return: void
  571. */
  572. static void hal_rx_print_pn_6490(uint8_t *buf)
  573. {
  574. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  575. struct rx_mpdu_start *mpdu_start =
  576. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  577. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  578. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  579. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  580. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  581. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  582. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  583. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  584. }
  585. /**
  586. * hal_rx_msdu_end_first_msdu_get_6490: API to get first msdu status
  587. * from rx_msdu_end TLV
  588. *
  589. * @ buf: pointer to the start of RX PKT TLV headers
  590. * Return: first_msdu
  591. */
  592. static uint8_t hal_rx_msdu_end_first_msdu_get_6490(uint8_t *buf)
  593. {
  594. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  595. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  596. uint8_t first_msdu;
  597. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  598. return first_msdu;
  599. }
  600. /**
  601. * hal_rx_msdu_end_da_is_valid_get_6490: API to check if da is valid
  602. * from rx_msdu_end TLV
  603. *
  604. * @ buf: pointer to the start of RX PKT TLV headers
  605. * Return: da_is_valid
  606. */
  607. static uint8_t hal_rx_msdu_end_da_is_valid_get_6490(uint8_t *buf)
  608. {
  609. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  610. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  611. uint8_t da_is_valid;
  612. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  613. return da_is_valid;
  614. }
  615. /**
  616. * hal_rx_msdu_end_last_msdu_get_6490: API to get last msdu status
  617. * from rx_msdu_end TLV
  618. *
  619. * @ buf: pointer to the start of RX PKT TLV headers
  620. * Return: last_msdu
  621. */
  622. static uint8_t hal_rx_msdu_end_last_msdu_get_6490(uint8_t *buf)
  623. {
  624. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  625. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  626. uint8_t last_msdu;
  627. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  628. return last_msdu;
  629. }
  630. /*
  631. * hal_rx_get_mpdu_mac_ad4_valid_6490(): Retrieves if mpdu 4th addr is valid
  632. *
  633. * @nbuf: Network buffer
  634. * Returns: value of mpdu 4th address valid field
  635. */
  636. static bool hal_rx_get_mpdu_mac_ad4_valid_6490(uint8_t *buf)
  637. {
  638. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  639. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  640. bool ad4_valid = 0;
  641. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  642. return ad4_valid;
  643. }
  644. /**
  645. * hal_rx_mpdu_start_sw_peer_id_get_6490: Retrieve sw peer_id
  646. * @buf: network buffer
  647. *
  648. * Return: sw peer_id
  649. */
  650. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6490(uint8_t *buf)
  651. {
  652. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  653. struct rx_mpdu_start *mpdu_start =
  654. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  655. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  656. &mpdu_start->rx_mpdu_info_details);
  657. }
  658. /**
  659. * hal_rx_mpdu_get_to_ds_6490(): API to get the tods info
  660. * from rx_mpdu_start
  661. *
  662. * @buf: pointer to the start of RX PKT TLV header
  663. * Return: uint32_t(to_ds)
  664. */
  665. static uint32_t hal_rx_mpdu_get_to_ds_6490(uint8_t *buf)
  666. {
  667. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  668. struct rx_mpdu_start *mpdu_start =
  669. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  670. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  671. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  672. }
  673. /*
  674. * hal_rx_mpdu_get_fr_ds_6490(): API to get the from ds info
  675. * from rx_mpdu_start
  676. *
  677. * @buf: pointer to the start of RX PKT TLV header
  678. * Return: uint32_t(fr_ds)
  679. */
  680. static uint32_t hal_rx_mpdu_get_fr_ds_6490(uint8_t *buf)
  681. {
  682. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  683. struct rx_mpdu_start *mpdu_start =
  684. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  685. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  686. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  687. }
  688. /*
  689. * hal_rx_get_mpdu_frame_control_valid_6490(): Retrieves mpdu
  690. * frame control valid
  691. *
  692. * @nbuf: Network buffer
  693. * Returns: value of frame control valid field
  694. */
  695. static uint8_t hal_rx_get_mpdu_frame_control_valid_6490(uint8_t *buf)
  696. {
  697. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  698. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  699. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  700. }
  701. /*
  702. * hal_rx_mpdu_get_addr1_6490(): API to check get address1 of the mpdu
  703. *
  704. * @buf: pointer to the start of RX PKT TLV headera
  705. * @mac_addr: pointer to mac address
  706. * Return: success/failure
  707. */
  708. static QDF_STATUS hal_rx_mpdu_get_addr1_6490(uint8_t *buf, uint8_t *mac_addr)
  709. {
  710. struct __attribute__((__packed__)) hal_addr1 {
  711. uint32_t ad1_31_0;
  712. uint16_t ad1_47_32;
  713. };
  714. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  715. struct rx_mpdu_start *mpdu_start =
  716. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  717. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  718. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  719. uint32_t mac_addr_ad1_valid;
  720. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  721. if (mac_addr_ad1_valid) {
  722. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  723. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  724. return QDF_STATUS_SUCCESS;
  725. }
  726. return QDF_STATUS_E_FAILURE;
  727. }
  728. /*
  729. * hal_rx_mpdu_get_addr2_6490(): API to check get address2 of the mpdu
  730. * in the packet
  731. *
  732. * @buf: pointer to the start of RX PKT TLV header
  733. * @mac_addr: pointer to mac address
  734. * Return: success/failure
  735. */
  736. static QDF_STATUS hal_rx_mpdu_get_addr2_6490(uint8_t *buf,
  737. uint8_t *mac_addr)
  738. {
  739. struct __attribute__((__packed__)) hal_addr2 {
  740. uint16_t ad2_15_0;
  741. uint32_t ad2_47_16;
  742. };
  743. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  744. struct rx_mpdu_start *mpdu_start =
  745. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  746. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  747. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  748. uint32_t mac_addr_ad2_valid;
  749. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  750. if (mac_addr_ad2_valid) {
  751. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  752. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  753. return QDF_STATUS_SUCCESS;
  754. }
  755. return QDF_STATUS_E_FAILURE;
  756. }
  757. /*
  758. * hal_rx_mpdu_get_addr3_6490(): API to get address3 of the mpdu
  759. * in the packet
  760. *
  761. * @buf: pointer to the start of RX PKT TLV header
  762. * @mac_addr: pointer to mac address
  763. * Return: success/failure
  764. */
  765. static QDF_STATUS hal_rx_mpdu_get_addr3_6490(uint8_t *buf, uint8_t *mac_addr)
  766. {
  767. struct __attribute__((__packed__)) hal_addr3 {
  768. uint32_t ad3_31_0;
  769. uint16_t ad3_47_32;
  770. };
  771. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  772. struct rx_mpdu_start *mpdu_start =
  773. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  774. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  775. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  776. uint32_t mac_addr_ad3_valid;
  777. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  778. if (mac_addr_ad3_valid) {
  779. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  780. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  781. return QDF_STATUS_SUCCESS;
  782. }
  783. return QDF_STATUS_E_FAILURE;
  784. }
  785. /*
  786. * hal_rx_mpdu_get_addr4_6490(): API to get address4 of the mpdu
  787. * in the packet
  788. *
  789. * @buf: pointer to the start of RX PKT TLV header
  790. * @mac_addr: pointer to mac address
  791. * Return: success/failure
  792. */
  793. static QDF_STATUS hal_rx_mpdu_get_addr4_6490(uint8_t *buf, uint8_t *mac_addr)
  794. {
  795. struct __attribute__((__packed__)) hal_addr4 {
  796. uint32_t ad4_31_0;
  797. uint16_t ad4_47_32;
  798. };
  799. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  800. struct rx_mpdu_start *mpdu_start =
  801. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  802. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  803. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  804. uint32_t mac_addr_ad4_valid;
  805. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  806. if (mac_addr_ad4_valid) {
  807. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  808. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  809. return QDF_STATUS_SUCCESS;
  810. }
  811. return QDF_STATUS_E_FAILURE;
  812. }
  813. /*
  814. * hal_rx_get_mpdu_sequence_control_valid_6490(): Get mpdu
  815. * sequence control valid
  816. *
  817. * @nbuf: Network buffer
  818. * Returns: value of sequence control valid field
  819. */
  820. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6490(uint8_t *buf)
  821. {
  822. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  823. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  824. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  825. }
  826. /**
  827. * hal_rx_is_unicast_6490: check packet is unicast frame or not.
  828. *
  829. * @ buf: pointer to rx pkt TLV.
  830. *
  831. * Return: true on unicast.
  832. */
  833. static bool hal_rx_is_unicast_6490(uint8_t *buf)
  834. {
  835. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  836. struct rx_mpdu_start *mpdu_start =
  837. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  838. uint32_t grp_id;
  839. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  840. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  841. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  842. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  843. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  844. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  845. }
  846. /**
  847. * hal_rx_tid_get_6490: get tid based on qos control valid.
  848. * @hal_soc_hdl: hal_soc handle
  849. * @ buf: pointer to rx pkt TLV.
  850. *
  851. * Return: tid
  852. */
  853. static uint32_t hal_rx_tid_get_6490(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  854. {
  855. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  856. struct rx_mpdu_start *mpdu_start =
  857. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  858. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  859. uint8_t qos_control_valid =
  860. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  861. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  862. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  863. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  864. if (qos_control_valid)
  865. return hal_rx_mpdu_start_tid_get_6490(buf);
  866. return HAL_RX_NON_QOS_TID;
  867. }
  868. /**
  869. * hal_rx_hw_desc_get_ppduid_get_6490(): retrieve ppdu id
  870. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  871. * @rxdma_dst_ring_desc: Rx HW descriptor
  872. *
  873. * Return: ppdu id
  874. */
  875. static uint32_t hal_rx_hw_desc_get_ppduid_get_6490(void *rx_tlv_hdr,
  876. void *rxdma_dst_ring_desc)
  877. {
  878. struct rx_mpdu_info *rx_mpdu_info;
  879. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  880. rx_mpdu_info =
  881. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  882. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  883. }
  884. /**
  885. * hal_reo_status_get_header_6490 - Process reo desc info
  886. * @ring_desc: REO status ring descriptor
  887. * @b - tlv type info
  888. * @h1 - Pointer to hal_reo_status_header where info to be stored
  889. *
  890. * Return - none.
  891. *
  892. */
  893. static void hal_reo_status_get_header_6490(hal_ring_desc_t ring_desc, int b,
  894. void *h1)
  895. {
  896. uint32_t *d = (uint32_t *)ring_desc;
  897. uint32_t val1 = 0;
  898. struct hal_reo_status_header *h =
  899. (struct hal_reo_status_header *)h1;
  900. /* Offsets of descriptor fields defined in HW headers start
  901. * from the field after TLV header
  902. */
  903. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  904. switch (b) {
  905. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  906. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  907. STATUS_HEADER_REO_STATUS_NUMBER)];
  908. break;
  909. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  910. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  911. STATUS_HEADER_REO_STATUS_NUMBER)];
  912. break;
  913. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  914. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  915. STATUS_HEADER_REO_STATUS_NUMBER)];
  916. break;
  917. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  918. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  919. STATUS_HEADER_REO_STATUS_NUMBER)];
  920. break;
  921. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  922. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  923. STATUS_HEADER_REO_STATUS_NUMBER)];
  924. break;
  925. case HAL_REO_DESC_THRES_STATUS_TLV:
  926. val1 =
  927. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  928. STATUS_HEADER_REO_STATUS_NUMBER)];
  929. break;
  930. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  931. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  932. STATUS_HEADER_REO_STATUS_NUMBER)];
  933. break;
  934. default:
  935. qdf_nofl_err("ERROR: Unknown tlv\n");
  936. break;
  937. }
  938. h->cmd_num =
  939. HAL_GET_FIELD(
  940. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  941. val1);
  942. h->exec_time =
  943. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  944. CMD_EXECUTION_TIME, val1);
  945. h->status =
  946. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  947. REO_CMD_EXECUTION_STATUS, val1);
  948. switch (b) {
  949. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  950. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  951. STATUS_HEADER_TIMESTAMP)];
  952. break;
  953. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  954. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  955. STATUS_HEADER_TIMESTAMP)];
  956. break;
  957. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  958. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  959. STATUS_HEADER_TIMESTAMP)];
  960. break;
  961. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  962. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  963. STATUS_HEADER_TIMESTAMP)];
  964. break;
  965. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  966. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  967. STATUS_HEADER_TIMESTAMP)];
  968. break;
  969. case HAL_REO_DESC_THRES_STATUS_TLV:
  970. val1 =
  971. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  972. STATUS_HEADER_TIMESTAMP)];
  973. break;
  974. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  975. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  976. STATUS_HEADER_TIMESTAMP)];
  977. break;
  978. default:
  979. qdf_nofl_err("ERROR: Unknown tlv\n");
  980. break;
  981. }
  982. h->tstamp =
  983. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  984. }
  985. /**
  986. * hal_tx_desc_set_mesh_en_6490 - Set mesh_enable flag in Tx descriptor
  987. * @desc: Handle to Tx Descriptor
  988. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  989. * enabling the interpretation of the 'Mesh Control Present' bit
  990. * (bit 8) of QoS Control (otherwise this bit is ignored),
  991. * For native WiFi frames, this indicates that a 'Mesh Control' field
  992. * is present between the header and the LLC.
  993. *
  994. * Return: void
  995. */
  996. static inline
  997. void hal_tx_desc_set_mesh_en_6490(void *desc, uint8_t en)
  998. {
  999. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1000. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1001. }
  1002. static
  1003. void *hal_rx_msdu0_buffer_addr_lsb_6490(void *link_desc_va)
  1004. {
  1005. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1006. }
  1007. static
  1008. void *hal_rx_msdu_desc_info_ptr_get_6490(void *msdu0)
  1009. {
  1010. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1011. }
  1012. static
  1013. void *hal_ent_mpdu_desc_info_6490(void *ent_ring_desc)
  1014. {
  1015. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1016. }
  1017. static
  1018. void *hal_dst_mpdu_desc_info_6490(void *dst_ring_desc)
  1019. {
  1020. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1021. }
  1022. static
  1023. uint8_t hal_rx_get_fc_valid_6490(uint8_t *buf)
  1024. {
  1025. return HAL_RX_GET_FC_VALID(buf);
  1026. }
  1027. static uint8_t hal_rx_get_to_ds_flag_6490(uint8_t *buf)
  1028. {
  1029. return HAL_RX_GET_TO_DS_FLAG(buf);
  1030. }
  1031. static uint8_t hal_rx_get_mac_addr2_valid_6490(uint8_t *buf)
  1032. {
  1033. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1034. }
  1035. static uint8_t hal_rx_get_filter_category_6490(uint8_t *buf)
  1036. {
  1037. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1038. }
  1039. static uint32_t
  1040. hal_rx_get_ppdu_id_6490(uint8_t *buf)
  1041. {
  1042. return HAL_RX_GET_PPDU_ID(buf);
  1043. }
  1044. /**
  1045. * hal_reo_config_6490(): Set reo config parameters
  1046. * @soc: hal soc handle
  1047. * @reg_val: value to be set
  1048. * @reo_params: reo parameters
  1049. *
  1050. * Return: void
  1051. */
  1052. static
  1053. void hal_reo_config_6490(struct hal_soc *soc,
  1054. uint32_t reg_val,
  1055. struct hal_reo_params *reo_params)
  1056. {
  1057. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1058. }
  1059. /**
  1060. * hal_rx_msdu_desc_info_get_ptr_6490() - Get msdu desc info ptr
  1061. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1062. *
  1063. * Return - Pointer to rx_msdu_desc_info structure.
  1064. *
  1065. */
  1066. static void *hal_rx_msdu_desc_info_get_ptr_6490(void *msdu_details_ptr)
  1067. {
  1068. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1069. }
  1070. /**
  1071. * hal_rx_link_desc_msdu0_ptr_6490 - Get pointer to rx_msdu details
  1072. * @link_desc - Pointer to link desc
  1073. *
  1074. * Return - Pointer to rx_msdu_details structure
  1075. *
  1076. */
  1077. static void *hal_rx_link_desc_msdu0_ptr_6490(void *link_desc)
  1078. {
  1079. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1080. }
  1081. /**
  1082. * hal_rx_msdu_flow_idx_get_6490: API to get flow index
  1083. * from rx_msdu_end TLV
  1084. * @buf: pointer to the start of RX PKT TLV headers
  1085. *
  1086. * Return: flow index value from MSDU END TLV
  1087. */
  1088. static inline uint32_t hal_rx_msdu_flow_idx_get_6490(uint8_t *buf)
  1089. {
  1090. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1091. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1092. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1093. }
  1094. /**
  1095. * hal_rx_msdu_get_reo_destination_indication_6490: API to get
  1096. * reo_destination_indication from rx_msdu_end TLV
  1097. * @buf: pointer to the start of RX PKT TLV headers
  1098. * @reo_destination_indication: pointer to return value of reo_destination_indication
  1099. *
  1100. * Return: none
  1101. */
  1102. static inline void
  1103. hal_rx_msdu_get_reo_destination_indication_6490(uint8_t *buf,
  1104. uint32_t *reo_destination_indication)
  1105. {
  1106. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1107. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1108. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1109. }
  1110. /**
  1111. * hal_rx_msdu_flow_idx_invalid_6490: API to get flow index invalid
  1112. * from rx_msdu_end TLV
  1113. * @buf: pointer to the start of RX PKT TLV headers
  1114. *
  1115. * Return: flow index invalid value from MSDU END TLV
  1116. */
  1117. static bool hal_rx_msdu_flow_idx_invalid_6490(uint8_t *buf)
  1118. {
  1119. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1120. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1121. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1122. }
  1123. /**
  1124. * hal_rx_msdu_flow_idx_timeout_6490: API to get flow index timeout
  1125. * from rx_msdu_end TLV
  1126. * @buf: pointer to the start of RX PKT TLV headers
  1127. *
  1128. * Return: flow index timeout value from MSDU END TLV
  1129. */
  1130. static bool hal_rx_msdu_flow_idx_timeout_6490(uint8_t *buf)
  1131. {
  1132. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1133. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1134. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1135. }
  1136. /**
  1137. * hal_rx_msdu_fse_metadata_get_6490: API to get FSE metadata
  1138. * from rx_msdu_end TLV
  1139. * @buf: pointer to the start of RX PKT TLV headers
  1140. *
  1141. * Return: fse metadata value from MSDU END TLV
  1142. */
  1143. static uint32_t hal_rx_msdu_fse_metadata_get_6490(uint8_t *buf)
  1144. {
  1145. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1146. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1147. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1148. }
  1149. /**
  1150. * hal_rx_msdu_cce_metadata_get_6490: API to get CCE metadata
  1151. * from rx_msdu_end TLV
  1152. * @buf: pointer to the start of RX PKT TLV headers
  1153. *
  1154. * Return: cce_metadata
  1155. */
  1156. static uint16_t
  1157. hal_rx_msdu_cce_metadata_get_6490(uint8_t *buf)
  1158. {
  1159. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1160. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1161. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1162. }
  1163. /**
  1164. * hal_rx_msdu_get_flow_params_6490: API to get flow index, flow index invalid
  1165. * and flow index timeout from rx_msdu_end TLV
  1166. * @buf: pointer to the start of RX PKT TLV headers
  1167. * @flow_invalid: pointer to return value of flow_idx_valid
  1168. * @flow_timeout: pointer to return value of flow_idx_timeout
  1169. * @flow_index: pointer to return value of flow_idx
  1170. *
  1171. * Return: none
  1172. */
  1173. static inline void
  1174. hal_rx_msdu_get_flow_params_6490(uint8_t *buf,
  1175. bool *flow_invalid,
  1176. bool *flow_timeout,
  1177. uint32_t *flow_index)
  1178. {
  1179. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1180. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1181. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1182. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1183. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1184. }
  1185. /**
  1186. * hal_rx_tlv_get_tcp_chksum_6490() - API to get tcp checksum
  1187. * @buf: rx_tlv_hdr
  1188. *
  1189. * Return: tcp checksum
  1190. */
  1191. static uint16_t
  1192. hal_rx_tlv_get_tcp_chksum_6490(uint8_t *buf)
  1193. {
  1194. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1195. }
  1196. /**
  1197. * hal_rx_get_rx_sequence_6490(): Function to retrieve rx sequence number
  1198. *
  1199. * @nbuf: Network buffer
  1200. * Returns: rx sequence number
  1201. */
  1202. static
  1203. uint16_t hal_rx_get_rx_sequence_6490(uint8_t *buf)
  1204. {
  1205. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1206. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1207. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1208. }
  1209. /**
  1210. * hal_get_window_address_6490(): Function to get hp/tp address
  1211. * @hal_soc: Pointer to hal_soc
  1212. * @addr: address offset of register
  1213. *
  1214. * Return: modified address offset of register
  1215. */
  1216. static inline qdf_iomem_t hal_get_window_address_6490(struct hal_soc *hal_soc,
  1217. qdf_iomem_t addr)
  1218. {
  1219. return addr;
  1220. }
  1221. /**
  1222. * hal_rx_get_fisa_cumulative_l4_checksum_6490() - Retrieve cumulative
  1223. * checksum
  1224. * @buf: buffer pointer
  1225. *
  1226. * Return: cumulative checksum
  1227. */
  1228. static inline
  1229. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6490(uint8_t *buf)
  1230. {
  1231. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1232. }
  1233. /**
  1234. * hal_rx_get_fisa_cumulative_ip_length_6490() - Retrieve cumulative
  1235. * ip length
  1236. * @buf: buffer pointer
  1237. *
  1238. * Return: cumulative length
  1239. */
  1240. static inline
  1241. uint16_t hal_rx_get_fisa_cumulative_ip_length_6490(uint8_t *buf)
  1242. {
  1243. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1244. }
  1245. /**
  1246. * hal_rx_get_udp_proto_6490() - Retrieve udp proto value
  1247. * @buf: buffer
  1248. *
  1249. * Return: udp proto bit
  1250. */
  1251. static inline
  1252. bool hal_rx_get_udp_proto_6490(uint8_t *buf)
  1253. {
  1254. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1255. }
  1256. /**
  1257. * hal_rx_get_flow_agg_continuation_6490() - retrieve flow agg
  1258. * continuation
  1259. * @buf: buffer
  1260. *
  1261. * Return: flow agg
  1262. */
  1263. static inline
  1264. bool hal_rx_get_flow_agg_continuation_6490(uint8_t *buf)
  1265. {
  1266. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1267. }
  1268. /**
  1269. * hal_rx_get_flow_agg_count_6490()- Retrieve flow agg count
  1270. * @buf: buffer
  1271. *
  1272. * Return: flow agg count
  1273. */
  1274. static inline
  1275. uint8_t hal_rx_get_flow_agg_count_6490(uint8_t *buf)
  1276. {
  1277. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1278. }
  1279. /**
  1280. * hal_rx_get_fisa_timeout_6490() - Retrieve fisa timeout
  1281. * @buf: buffer
  1282. *
  1283. * Return: fisa timeout
  1284. */
  1285. static inline
  1286. bool hal_rx_get_fisa_timeout_6490(uint8_t *buf)
  1287. {
  1288. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1289. }
  1290. /**
  1291. * hal_rx_mpdu_start_tlv_tag_valid_6490 () - API to check if RX_MPDU_START
  1292. * tlv tag is valid
  1293. *
  1294. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  1295. *
  1296. * Return: true if RX_MPDU_START is valied, else false.
  1297. */
  1298. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6490(void *rx_tlv_hdr)
  1299. {
  1300. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1301. uint32_t tlv_tag;
  1302. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1303. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1304. }
  1305. /**
  1306. * hal_reo_set_err_dst_remap_6490(): Function to set REO error destination
  1307. * ring remap register
  1308. * @hal_soc: Pointer to hal_soc
  1309. *
  1310. * Return: none.
  1311. */
  1312. static void
  1313. hal_reo_set_err_dst_remap_6490(void *hal_soc)
  1314. {
  1315. /*
  1316. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1317. * frame routed to REO2TCL ring.
  1318. */
  1319. uint32_t dst_remap_ix0 =
  1320. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1321. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1322. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1323. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1324. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1325. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1326. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1327. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1328. uint32_t dst_remap_ix1 =
  1329. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1330. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1331. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1332. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1333. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1334. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1335. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1336. HAL_REG_WRITE(hal_soc,
  1337. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1338. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1339. dst_remap_ix0);
  1340. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1341. HAL_REG_READ(
  1342. hal_soc,
  1343. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1344. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1345. HAL_REG_WRITE(hal_soc,
  1346. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1347. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1348. dst_remap_ix1);
  1349. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1350. HAL_REG_READ(
  1351. hal_soc,
  1352. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1353. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1354. }
  1355. /**
  1356. * hal_rx_flow_setup_fse_6490() - Setup a flow search entry in HW FST
  1357. * @fst: Pointer to the Rx Flow Search Table
  1358. * @table_offset: offset into the table where the flow is to be setup
  1359. * @flow: Flow Parameters
  1360. *
  1361. * Flow table entry fields are updated in host byte order, little endian order.
  1362. *
  1363. * Return: Success/Failure
  1364. */
  1365. static void *
  1366. hal_rx_flow_setup_fse_6490(uint8_t *rx_fst, uint32_t table_offset,
  1367. uint8_t *rx_flow)
  1368. {
  1369. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1370. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1371. uint8_t *fse;
  1372. bool fse_valid;
  1373. if (table_offset >= fst->max_entries) {
  1374. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1375. "HAL FSE table offset %u exceeds max entries %u",
  1376. table_offset, fst->max_entries);
  1377. return NULL;
  1378. }
  1379. fse = (uint8_t *)fst->base_vaddr +
  1380. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1381. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1382. if (fse_valid) {
  1383. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1384. "HAL FSE %pK already valid", fse);
  1385. return NULL;
  1386. }
  1387. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1388. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1389. (flow->tuple_info.src_ip_127_96));
  1390. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1391. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1392. (flow->tuple_info.src_ip_95_64));
  1393. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1394. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1395. (flow->tuple_info.src_ip_63_32));
  1396. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1397. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1398. (flow->tuple_info.src_ip_31_0));
  1399. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1400. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1401. (flow->tuple_info.dest_ip_127_96));
  1402. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1403. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1404. (flow->tuple_info.dest_ip_95_64));
  1405. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1406. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1407. (flow->tuple_info.dest_ip_63_32));
  1408. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1409. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1410. (flow->tuple_info.dest_ip_31_0));
  1411. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1414. (flow->tuple_info.dest_port));
  1415. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1416. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1417. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1418. (flow->tuple_info.src_port));
  1419. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1420. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1421. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1422. flow->tuple_info.l4_protocol);
  1423. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1424. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1425. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1426. flow->reo_destination_handler);
  1427. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1428. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1429. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1430. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1431. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1432. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1433. (flow->fse_metadata));
  1434. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1435. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1436. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1437. REO_DESTINATION_INDICATION,
  1438. flow->reo_destination_indication);
  1439. /* Reset all the other fields in FSE */
  1440. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1441. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1442. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1443. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1444. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1445. return fse;
  1446. }
  1447. static
  1448. void hal_compute_reo_remap_ix2_ix3_6490(uint32_t *ring, uint32_t num_rings,
  1449. uint32_t *remap1, uint32_t *remap2)
  1450. {
  1451. switch (num_rings) {
  1452. case 3:
  1453. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1454. HAL_REO_REMAP_IX2(ring[1], 17) |
  1455. HAL_REO_REMAP_IX2(ring[2], 18) |
  1456. HAL_REO_REMAP_IX2(ring[0], 19) |
  1457. HAL_REO_REMAP_IX2(ring[1], 20) |
  1458. HAL_REO_REMAP_IX2(ring[2], 21) |
  1459. HAL_REO_REMAP_IX2(ring[0], 22) |
  1460. HAL_REO_REMAP_IX2(ring[1], 23);
  1461. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1462. HAL_REO_REMAP_IX3(ring[0], 25) |
  1463. HAL_REO_REMAP_IX3(ring[1], 26) |
  1464. HAL_REO_REMAP_IX3(ring[2], 27) |
  1465. HAL_REO_REMAP_IX3(ring[0], 28) |
  1466. HAL_REO_REMAP_IX3(ring[1], 29) |
  1467. HAL_REO_REMAP_IX3(ring[2], 30) |
  1468. HAL_REO_REMAP_IX3(ring[0], 31);
  1469. break;
  1470. case 4:
  1471. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1472. HAL_REO_REMAP_IX2(ring[1], 17) |
  1473. HAL_REO_REMAP_IX2(ring[2], 18) |
  1474. HAL_REO_REMAP_IX2(ring[3], 19) |
  1475. HAL_REO_REMAP_IX2(ring[0], 20) |
  1476. HAL_REO_REMAP_IX2(ring[1], 21) |
  1477. HAL_REO_REMAP_IX2(ring[2], 22) |
  1478. HAL_REO_REMAP_IX2(ring[3], 23);
  1479. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1480. HAL_REO_REMAP_IX3(ring[1], 25) |
  1481. HAL_REO_REMAP_IX3(ring[2], 26) |
  1482. HAL_REO_REMAP_IX3(ring[3], 27) |
  1483. HAL_REO_REMAP_IX3(ring[0], 28) |
  1484. HAL_REO_REMAP_IX3(ring[1], 29) |
  1485. HAL_REO_REMAP_IX3(ring[2], 30) |
  1486. HAL_REO_REMAP_IX3(ring[3], 31);
  1487. break;
  1488. }
  1489. }
  1490. static void hal_hw_txrx_ops_attach_qca6490(struct hal_soc *hal_soc)
  1491. {
  1492. /* init and setup */
  1493. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1494. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1495. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1496. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1497. hal_soc->ops->hal_get_window_address = hal_get_window_address_6490;
  1498. hal_soc->ops->hal_reo_set_err_dst_remap =
  1499. hal_reo_set_err_dst_remap_6490;
  1500. /* tx */
  1501. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1502. hal_tx_desc_set_dscp_tid_table_id_6490;
  1503. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6490;
  1504. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6490;
  1505. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6490;
  1506. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1507. hal_tx_desc_set_buf_addr_generic_li;
  1508. hal_soc->ops->hal_tx_desc_set_search_type =
  1509. hal_tx_desc_set_search_type_generic_li;
  1510. hal_soc->ops->hal_tx_desc_set_search_index =
  1511. hal_tx_desc_set_search_index_generic_li;
  1512. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1513. hal_tx_desc_set_cache_set_num_generic_li;
  1514. hal_soc->ops->hal_tx_comp_get_status =
  1515. hal_tx_comp_get_status_generic_li;
  1516. hal_soc->ops->hal_tx_comp_get_release_reason =
  1517. hal_tx_comp_get_release_reason_generic_li;
  1518. hal_soc->ops->hal_get_wbm_internal_error =
  1519. hal_get_wbm_internal_error_generic_li;
  1520. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6490;
  1521. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1522. hal_tx_init_cmd_credit_ring_6490;
  1523. /* rx */
  1524. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1525. hal_rx_msdu_start_nss_get_6490;
  1526. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1527. hal_rx_mon_hw_desc_get_mpdu_status_6490;
  1528. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6490;
  1529. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1530. hal_rx_proc_phyrx_other_receive_info_tlv_6490;
  1531. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1532. hal_rx_dump_msdu_start_tlv_6490;
  1533. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6490;
  1534. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6490;
  1535. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1536. hal_rx_mpdu_start_tid_get_6490;
  1537. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1538. hal_rx_msdu_start_reception_type_get_6490;
  1539. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1540. hal_rx_msdu_end_da_idx_get_6490;
  1541. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1542. hal_rx_msdu_desc_info_get_ptr_6490;
  1543. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1544. hal_rx_link_desc_msdu0_ptr_6490;
  1545. hal_soc->ops->hal_reo_status_get_header =
  1546. hal_reo_status_get_header_6490;
  1547. hal_soc->ops->hal_rx_status_get_tlv_info =
  1548. hal_rx_status_get_tlv_info_generic_li;
  1549. hal_soc->ops->hal_rx_wbm_err_info_get =
  1550. hal_rx_wbm_err_info_get_generic_li;
  1551. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1552. hal_rx_dump_mpdu_start_tlv_generic_li;
  1553. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1554. hal_tx_set_pcp_tid_map_generic_li;
  1555. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1556. hal_tx_update_pcp_tid_generic_li;
  1557. hal_soc->ops->hal_tx_set_tidmap_prty =
  1558. hal_tx_update_tidmap_prty_generic_li;
  1559. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1560. hal_rx_get_rx_fragment_number_6490;
  1561. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1562. hal_rx_msdu_end_da_is_mcbc_get_6490;
  1563. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1564. hal_rx_msdu_end_sa_is_valid_get_6490;
  1565. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1566. hal_rx_msdu_end_sa_idx_get_6490;
  1567. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1568. hal_rx_desc_is_first_msdu_6490;
  1569. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1570. hal_rx_msdu_end_l3_hdr_padding_get_6490;
  1571. hal_soc->ops->hal_rx_encryption_info_valid =
  1572. hal_rx_encryption_info_valid_6490;
  1573. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6490;
  1574. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1575. hal_rx_msdu_end_first_msdu_get_6490;
  1576. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1577. hal_rx_msdu_end_da_is_valid_get_6490;
  1578. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1579. hal_rx_msdu_end_last_msdu_get_6490;
  1580. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1581. hal_rx_get_mpdu_mac_ad4_valid_6490;
  1582. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1583. hal_rx_mpdu_start_sw_peer_id_get_6490;
  1584. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1585. hal_rx_mpdu_peer_meta_data_get_li;
  1586. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6490;
  1587. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6490;
  1588. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1589. hal_rx_get_mpdu_frame_control_valid_6490;
  1590. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6490;
  1591. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6490;
  1592. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6490;
  1593. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6490;
  1594. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1595. hal_rx_get_mpdu_sequence_control_valid_6490;
  1596. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6490;
  1597. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6490;
  1598. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1599. hal_rx_hw_desc_get_ppduid_get_6490;
  1600. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1601. hal_rx_msdu0_buffer_addr_lsb_6490;
  1602. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1603. hal_rx_msdu_desc_info_ptr_get_6490;
  1604. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6490;
  1605. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6490;
  1606. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6490;
  1607. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6490;
  1608. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1609. hal_rx_get_mac_addr2_valid_6490;
  1610. hal_soc->ops->hal_rx_get_filter_category =
  1611. hal_rx_get_filter_category_6490;
  1612. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6490;
  1613. hal_soc->ops->hal_reo_config = hal_reo_config_6490;
  1614. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6490;
  1615. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1616. hal_rx_msdu_flow_idx_invalid_6490;
  1617. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1618. hal_rx_msdu_flow_idx_timeout_6490;
  1619. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1620. hal_rx_msdu_fse_metadata_get_6490;
  1621. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1622. hal_rx_msdu_cce_metadata_get_6490;
  1623. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1624. hal_rx_msdu_get_flow_params_6490;
  1625. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1626. hal_rx_tlv_get_tcp_chksum_6490;
  1627. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6490;
  1628. #if defined(QCA_WIFI_QCA6490) && defined(WLAN_CFR_ENABLE) && \
  1629. defined(WLAN_ENH_CFR_ENABLE)
  1630. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6490;
  1631. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6490;
  1632. #endif
  1633. /* rx - msdu end fast path info fields */
  1634. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1635. hal_rx_msdu_packet_metadata_get_generic_li;
  1636. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1637. hal_rx_get_fisa_cumulative_l4_checksum_6490;
  1638. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1639. hal_rx_get_fisa_cumulative_ip_length_6490;
  1640. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6490;
  1641. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1642. hal_rx_get_flow_agg_continuation_6490;
  1643. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1644. hal_rx_get_flow_agg_count_6490;
  1645. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6490;
  1646. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1647. hal_rx_mpdu_start_tlv_tag_valid_6490;
  1648. /* rx - TLV struct offsets */
  1649. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1650. hal_rx_msdu_end_offset_get_generic;
  1651. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1652. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1653. hal_rx_msdu_start_offset_get_generic;
  1654. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1655. hal_rx_mpdu_start_offset_get_generic;
  1656. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1657. hal_rx_mpdu_end_offset_get_generic;
  1658. #ifndef NO_RX_PKT_HDR_TLV
  1659. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1660. hal_rx_pkt_tlv_offset_get_generic;
  1661. #endif
  1662. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6490;
  1663. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1664. hal_compute_reo_remap_ix2_ix3_6490;
  1665. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1666. hal_rx_msdu_get_reo_destination_indication_6490;
  1667. hal_soc->ops->hal_setup_link_idle_list =
  1668. hal_setup_link_idle_list_generic_li;
  1669. };
  1670. struct hal_hw_srng_config hw_srng_table_6490[] = {
  1671. /* TODO: max_rings can populated by querying HW capabilities */
  1672. { /* REO_DST */
  1673. .start_ring_id = HAL_SRNG_REO2SW1,
  1674. .max_rings = 4,
  1675. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1676. .lmac_ring = FALSE,
  1677. .ring_dir = HAL_SRNG_DST_RING,
  1678. .reg_start = {
  1679. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1680. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1681. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1682. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1683. },
  1684. .reg_size = {
  1685. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1686. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1687. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1688. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1689. },
  1690. .max_size =
  1691. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1692. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1693. },
  1694. { /* REO_EXCEPTION */
  1695. /* Designating REO2TCL ring as exception ring. This ring is
  1696. * similar to other REO2SW rings though it is named as REO2TCL.
  1697. * Any of theREO2SW rings can be used as exception ring.
  1698. */
  1699. .start_ring_id = HAL_SRNG_REO2TCL,
  1700. .max_rings = 1,
  1701. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1702. .lmac_ring = FALSE,
  1703. .ring_dir = HAL_SRNG_DST_RING,
  1704. .reg_start = {
  1705. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1706. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1707. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1708. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1709. },
  1710. /* Single ring - provide ring size if multiple rings of this
  1711. * type are supported
  1712. */
  1713. .reg_size = {},
  1714. .max_size =
  1715. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1716. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1717. },
  1718. { /* REO_REINJECT */
  1719. .start_ring_id = HAL_SRNG_SW2REO,
  1720. .max_rings = 1,
  1721. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1722. .lmac_ring = FALSE,
  1723. .ring_dir = HAL_SRNG_SRC_RING,
  1724. .reg_start = {
  1725. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1726. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1727. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1728. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1729. },
  1730. /* Single ring - provide ring size if multiple rings of this
  1731. * type are supported
  1732. */
  1733. .reg_size = {},
  1734. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1735. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1736. },
  1737. { /* REO_CMD */
  1738. .start_ring_id = HAL_SRNG_REO_CMD,
  1739. .max_rings = 1,
  1740. .entry_size = (sizeof(struct tlv_32_hdr) +
  1741. sizeof(struct reo_get_queue_stats)) >> 2,
  1742. .lmac_ring = FALSE,
  1743. .ring_dir = HAL_SRNG_SRC_RING,
  1744. .reg_start = {
  1745. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1746. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1747. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1748. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1749. },
  1750. /* Single ring - provide ring size if multiple rings of this
  1751. * type are supported
  1752. */
  1753. .reg_size = {},
  1754. .max_size =
  1755. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1756. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1757. },
  1758. { /* REO_STATUS */
  1759. .start_ring_id = HAL_SRNG_REO_STATUS,
  1760. .max_rings = 1,
  1761. .entry_size = (sizeof(struct tlv_32_hdr) +
  1762. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1763. .lmac_ring = FALSE,
  1764. .ring_dir = HAL_SRNG_DST_RING,
  1765. .reg_start = {
  1766. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1767. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1768. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1769. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1770. },
  1771. /* Single ring - provide ring size if multiple rings of this
  1772. * type are supported
  1773. */
  1774. .reg_size = {},
  1775. .max_size =
  1776. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1777. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1778. },
  1779. { /* TCL_DATA */
  1780. .start_ring_id = HAL_SRNG_SW2TCL1,
  1781. .max_rings = 3,
  1782. .entry_size = (sizeof(struct tlv_32_hdr) +
  1783. sizeof(struct tcl_data_cmd)) >> 2,
  1784. .lmac_ring = FALSE,
  1785. .ring_dir = HAL_SRNG_SRC_RING,
  1786. .reg_start = {
  1787. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1788. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1789. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1790. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1791. },
  1792. .reg_size = {
  1793. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1794. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1795. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1796. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1797. },
  1798. .max_size =
  1799. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1800. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1801. },
  1802. { /* TCL_CMD */
  1803. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1804. .max_rings = 1,
  1805. .entry_size = (sizeof(struct tlv_32_hdr) +
  1806. sizeof(struct tcl_gse_cmd)) >> 2,
  1807. .lmac_ring = FALSE,
  1808. .ring_dir = HAL_SRNG_SRC_RING,
  1809. .reg_start = {
  1810. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1811. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1812. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1813. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1814. },
  1815. /* Single ring - provide ring size if multiple rings of this
  1816. * type are supported
  1817. */
  1818. .reg_size = {},
  1819. .max_size =
  1820. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1821. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1822. },
  1823. { /* TCL_STATUS */
  1824. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1825. .max_rings = 1,
  1826. .entry_size = (sizeof(struct tlv_32_hdr) +
  1827. sizeof(struct tcl_status_ring)) >> 2,
  1828. .lmac_ring = FALSE,
  1829. .ring_dir = HAL_SRNG_DST_RING,
  1830. .reg_start = {
  1831. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1832. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1833. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1834. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1835. },
  1836. /* Single ring - provide ring size if multiple rings of this
  1837. * type are supported
  1838. */
  1839. .reg_size = {},
  1840. .max_size =
  1841. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1842. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1843. },
  1844. { /* CE_SRC */
  1845. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1846. .max_rings = 12,
  1847. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1848. .lmac_ring = FALSE,
  1849. .ring_dir = HAL_SRNG_SRC_RING,
  1850. .reg_start = {
  1851. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1852. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1853. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1854. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1855. },
  1856. .reg_size = {
  1857. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1858. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1859. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1860. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1861. },
  1862. .max_size =
  1863. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1864. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1865. },
  1866. { /* CE_DST */
  1867. .start_ring_id = HAL_SRNG_CE_0_DST,
  1868. .max_rings = 12,
  1869. .entry_size = 8 >> 2,
  1870. /*TODO: entry_size above should actually be
  1871. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1872. * of struct ce_dst_desc in HW header files
  1873. */
  1874. .lmac_ring = FALSE,
  1875. .ring_dir = HAL_SRNG_SRC_RING,
  1876. .reg_start = {
  1877. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1878. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1879. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1880. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1881. },
  1882. .reg_size = {
  1883. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1884. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1885. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1886. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1887. },
  1888. .max_size =
  1889. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1890. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1891. },
  1892. { /* CE_DST_STATUS */
  1893. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1894. .max_rings = 12,
  1895. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1896. .lmac_ring = FALSE,
  1897. .ring_dir = HAL_SRNG_DST_RING,
  1898. .reg_start = {
  1899. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1900. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1901. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1902. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1903. },
  1904. /* TODO: check destination status ring registers */
  1905. .reg_size = {
  1906. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1907. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1908. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1909. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1910. },
  1911. .max_size =
  1912. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1913. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1914. },
  1915. { /* WBM_IDLE_LINK */
  1916. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1917. .max_rings = 1,
  1918. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1919. .lmac_ring = FALSE,
  1920. .ring_dir = HAL_SRNG_SRC_RING,
  1921. .reg_start = {
  1922. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1923. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1924. },
  1925. /* Single ring - provide ring size if multiple rings of this
  1926. * type are supported
  1927. */
  1928. .reg_size = {},
  1929. .max_size =
  1930. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1931. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1932. },
  1933. { /* SW2WBM_RELEASE */
  1934. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1935. .max_rings = 1,
  1936. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1937. .lmac_ring = FALSE,
  1938. .ring_dir = HAL_SRNG_SRC_RING,
  1939. .reg_start = {
  1940. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1941. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1942. },
  1943. /* Single ring - provide ring size if multiple rings of this
  1944. * type are supported
  1945. */
  1946. .reg_size = {},
  1947. .max_size =
  1948. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1949. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1950. },
  1951. { /* WBM2SW_RELEASE */
  1952. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1953. #if defined(IPA_WDI3_TX_TWO_PIPES) || defined(TX_MULTI_TCL) || \
  1954. defined(CONFIG_PLD_PCIE_FW_SIM)
  1955. .max_rings = 5,
  1956. #else
  1957. .max_rings = 4,
  1958. #endif
  1959. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1960. .lmac_ring = FALSE,
  1961. .ring_dir = HAL_SRNG_DST_RING,
  1962. .reg_start = {
  1963. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1964. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1965. },
  1966. .reg_size = {
  1967. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1968. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1969. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1970. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1971. },
  1972. .max_size =
  1973. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1974. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1975. },
  1976. { /* RXDMA_BUF */
  1977. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1978. #ifdef IPA_OFFLOAD
  1979. .max_rings = 3,
  1980. #else
  1981. .max_rings = 2,
  1982. #endif
  1983. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1984. .lmac_ring = TRUE,
  1985. .ring_dir = HAL_SRNG_SRC_RING,
  1986. /* reg_start is not set because LMAC rings are not accessed
  1987. * from host
  1988. */
  1989. .reg_start = {},
  1990. .reg_size = {},
  1991. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1992. },
  1993. { /* RXDMA_DST */
  1994. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1995. .max_rings = 1,
  1996. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1997. .lmac_ring = TRUE,
  1998. .ring_dir = HAL_SRNG_DST_RING,
  1999. /* reg_start is not set because LMAC rings are not accessed
  2000. * from host
  2001. */
  2002. .reg_start = {},
  2003. .reg_size = {},
  2004. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2005. },
  2006. { /* RXDMA_MONITOR_BUF */
  2007. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2008. .max_rings = 1,
  2009. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2010. .lmac_ring = TRUE,
  2011. .ring_dir = HAL_SRNG_SRC_RING,
  2012. /* reg_start is not set because LMAC rings are not accessed
  2013. * from host
  2014. */
  2015. .reg_start = {},
  2016. .reg_size = {},
  2017. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2018. },
  2019. { /* RXDMA_MONITOR_STATUS */
  2020. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2021. .max_rings = 1,
  2022. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2023. .lmac_ring = TRUE,
  2024. .ring_dir = HAL_SRNG_SRC_RING,
  2025. /* reg_start is not set because LMAC rings are not accessed
  2026. * from host
  2027. */
  2028. .reg_start = {},
  2029. .reg_size = {},
  2030. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2031. },
  2032. { /* RXDMA_MONITOR_DST */
  2033. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2034. .max_rings = 1,
  2035. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2036. .lmac_ring = TRUE,
  2037. .ring_dir = HAL_SRNG_DST_RING,
  2038. /* reg_start is not set because LMAC rings are not accessed
  2039. * from host
  2040. */
  2041. .reg_start = {},
  2042. .reg_size = {},
  2043. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2044. },
  2045. { /* RXDMA_MONITOR_DESC */
  2046. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2047. .max_rings = 1,
  2048. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2049. .lmac_ring = TRUE,
  2050. .ring_dir = HAL_SRNG_SRC_RING,
  2051. /* reg_start is not set because LMAC rings are not accessed
  2052. * from host
  2053. */
  2054. .reg_start = {},
  2055. .reg_size = {},
  2056. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2057. },
  2058. { /* DIR_BUF_RX_DMA_SRC */
  2059. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2060. /*
  2061. * one ring is for spectral scan
  2062. * the other is for cfr
  2063. */
  2064. .max_rings = 2,
  2065. .entry_size = 2,
  2066. .lmac_ring = TRUE,
  2067. .ring_dir = HAL_SRNG_SRC_RING,
  2068. /* reg_start is not set because LMAC rings are not accessed
  2069. * from host
  2070. */
  2071. .reg_start = {},
  2072. .reg_size = {},
  2073. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2074. },
  2075. #ifdef WLAN_FEATURE_CIF_CFR
  2076. { /* WIFI_POS_SRC */
  2077. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2078. .max_rings = 1,
  2079. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2080. .lmac_ring = TRUE,
  2081. .ring_dir = HAL_SRNG_SRC_RING,
  2082. /* reg_start is not set because LMAC rings are not accessed
  2083. * from host
  2084. */
  2085. .reg_start = {},
  2086. .reg_size = {},
  2087. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2088. },
  2089. #endif
  2090. { /* REO2PPE */ 0},
  2091. { /* PPE2TCL */ 0},
  2092. { /* PPE_RELEASE */ 0},
  2093. { /* TX_MONITOR_BUF */ 0},
  2094. { /* TX_MONITOR_DST */ 0},
  2095. { /* SW2RXDMA_NEW */ 0},
  2096. };
  2097. /**
  2098. * hal_qca6490_attach() - Attach 6490 target specific hal_soc ops,
  2099. * offset and srng table
  2100. */
  2101. void hal_qca6490_attach(struct hal_soc *hal_soc)
  2102. {
  2103. hal_soc->hw_srng_table = hw_srng_table_6490;
  2104. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2105. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2106. hal_hw_txrx_ops_attach_qca6490(hal_soc);
  2107. }