dp_be_tx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "cdp_txrx_cmn_struct.h"
  20. #include "dp_types.h"
  21. #include "dp_tx.h"
  22. #include "dp_be_tx.h"
  23. #include "dp_tx_desc.h"
  24. #include "hal_tx.h"
  25. #include <hal_be_api.h>
  26. #include <hal_be_tx.h>
  27. extern uint8_t sec_type_map[MAX_CDP_SEC_TYPE];
  28. #ifdef DP_USE_REDUCED_PEER_ID_FIELD_WIDTH
  29. static inline uint16_t dp_tx_comp_get_peer_id(struct dp_soc *soc,
  30. void *tx_comp_hal_desc)
  31. {
  32. uint16_t peer_id = hal_tx_comp_get_peer_id(tx_comp_hal_desc);
  33. struct dp_tx_comp_peer_id *tx_peer_id =
  34. (struct dp_tx_comp_peer_id *)&peer_id;
  35. return (tx_peer_id->peer_id |
  36. (tx_peer_id->ml_peer_valid << soc->peer_id_shift));
  37. }
  38. #else
  39. /* Combine ml_peer_valid and peer_id field */
  40. #define DP_BE_TX_COMP_PEER_ID_MASK 0x00003fff
  41. #define DP_BE_TX_COMP_PEER_ID_SHIFT 0
  42. static inline uint16_t dp_tx_comp_get_peer_id(struct dp_soc *soc,
  43. void *tx_comp_hal_desc)
  44. {
  45. uint16_t peer_id = hal_tx_comp_get_peer_id(tx_comp_hal_desc);
  46. return ((peer_id & DP_BE_TX_COMP_PEER_ID_MASK) >>
  47. DP_BE_TX_COMP_PEER_ID_SHIFT);
  48. }
  49. #endif
  50. #ifdef DP_FEATURE_HW_COOKIE_CONVERSION
  51. #ifdef DP_HW_COOKIE_CONVERT_EXCEPTION
  52. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  53. void *tx_comp_hal_desc,
  54. struct dp_tx_desc_s **r_tx_desc)
  55. {
  56. uint32_t tx_desc_id;
  57. if (qdf_likely(
  58. hal_tx_comp_get_cookie_convert_done(tx_comp_hal_desc))) {
  59. /* HW cookie conversion done */
  60. *r_tx_desc = (struct dp_tx_desc_s *)
  61. hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  62. } else {
  63. /* SW do cookie conversion to VA */
  64. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  65. *r_tx_desc =
  66. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  67. }
  68. if (*r_tx_desc)
  69. (*r_tx_desc)->peer_id = dp_tx_comp_get_peer_id(soc,
  70. tx_comp_hal_desc);
  71. }
  72. #else
  73. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  74. void *tx_comp_hal_desc,
  75. struct dp_tx_desc_s **r_tx_desc)
  76. {
  77. *r_tx_desc = (struct dp_tx_desc_s *)
  78. hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  79. if (*r_tx_desc)
  80. (*r_tx_desc)->peer_id = dp_tx_comp_get_peer_id(soc,
  81. tx_comp_hal_desc);
  82. }
  83. #endif /* DP_HW_COOKIE_CONVERT_EXCEPTION */
  84. #else
  85. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  86. void *tx_comp_hal_desc,
  87. struct dp_tx_desc_s **r_tx_desc)
  88. {
  89. uint32_t tx_desc_id;
  90. /* SW do cookie conversion to VA */
  91. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  92. *r_tx_desc =
  93. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  94. if (*r_tx_desc)
  95. (*r_tx_desc)->peer_id = dp_tx_comp_get_peer_id(soc,
  96. tx_comp_hal_desc);
  97. }
  98. #endif /* DP_FEATURE_HW_COOKIE_CONVERSION */
  99. #ifdef QCA_OL_TX_MULTIQ_SUPPORT
  100. #ifdef DP_TX_IMPLICIT_RBM_MAPPING
  101. /*
  102. * dp_tx_get_rbm_id()- Get the RBM ID for data transmission completion.
  103. * @dp_soc - DP soc structure pointer
  104. * @ring_id - Transmit Queue/ring_id to be used when XPS is enabled
  105. *
  106. * Return - RBM ID corresponding to TCL ring_id
  107. */
  108. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  109. uint8_t ring_id)
  110. {
  111. return 0;
  112. }
  113. #else
  114. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  115. uint8_t ring_id)
  116. {
  117. return (ring_id ? soc->wbm_sw0_bm_id + (ring_id - 1) :
  118. HAL_WBM_SW2_BM_ID(soc->wbm_sw0_bm_id));
  119. }
  120. #endif /*DP_TX_IMPLICIT_RBM_MAPPING*/
  121. #else
  122. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  123. uint8_t tcl_index)
  124. {
  125. uint8_t rbm;
  126. rbm = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx, tcl_index);
  127. dp_verbose_debug("tcl_id %u rbm %u", tcl_index, rbm);
  128. return rbm;
  129. }
  130. #endif
  131. QDF_STATUS
  132. dp_tx_hw_enqueue_be(struct dp_soc *soc, struct dp_vdev *vdev,
  133. struct dp_tx_desc_s *tx_desc, uint16_t fw_metadata,
  134. struct cdp_tx_exception_metadata *tx_exc_metadata,
  135. struct dp_tx_msdu_info_s *msdu_info)
  136. {
  137. void *hal_tx_desc;
  138. uint32_t *hal_tx_desc_cached;
  139. int coalesce = 0;
  140. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  141. uint8_t ring_id = tx_q->ring_id;
  142. uint8_t tid = msdu_info->tid;
  143. struct dp_vdev_be *be_vdev;
  144. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  145. uint8_t bm_id = dp_tx_get_rbm_id_be(soc, ring_id);
  146. hal_ring_handle_t hal_ring_hdl = NULL;
  147. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  148. be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  149. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id)) {
  150. dp_err_rl("Invalid tx desc id:%d", tx_desc->id);
  151. return QDF_STATUS_E_RESOURCES;
  152. }
  153. if (qdf_unlikely(tx_exc_metadata)) {
  154. qdf_assert_always((tx_exc_metadata->tx_encap_type ==
  155. CDP_INVALID_TX_ENCAP_TYPE) ||
  156. (tx_exc_metadata->tx_encap_type ==
  157. vdev->tx_encap_type));
  158. if (tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)
  159. qdf_assert_always((tx_exc_metadata->sec_type ==
  160. CDP_INVALID_SEC_TYPE) ||
  161. tx_exc_metadata->sec_type ==
  162. vdev->sec_type);
  163. }
  164. hal_tx_desc_cached = (void *)cached_desc;
  165. hal_tx_desc_set_buf_addr_be(soc->hal_soc, hal_tx_desc_cached,
  166. tx_desc->dma_addr, bm_id, tx_desc->id,
  167. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG));
  168. hal_tx_desc_set_lmac_id_be(soc->hal_soc, hal_tx_desc_cached,
  169. vdev->lmac_id);
  170. hal_tx_desc_set_search_index_be(soc->hal_soc, hal_tx_desc_cached,
  171. vdev->bss_ast_idx);
  172. /*
  173. * Bank_ID is used as DSCP_TABLE number in beryllium
  174. * So there is no explicit field used for DSCP_TID_TABLE_NUM.
  175. */
  176. hal_tx_desc_set_cache_set_num(soc->hal_soc, hal_tx_desc_cached,
  177. (vdev->bss_ast_hash & 0xF));
  178. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  179. hal_tx_desc_set_buf_length(hal_tx_desc_cached, tx_desc->length);
  180. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  181. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  182. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  183. /* verify checksum offload configuration*/
  184. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) ==
  185. QDF_NBUF_TX_CKSUM_TCP_UDP) ||
  186. qdf_nbuf_is_tso(tx_desc->nbuf)) {
  187. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  188. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  189. }
  190. hal_tx_desc_set_bank_id(hal_tx_desc_cached, be_vdev->bank_id);
  191. hal_tx_desc_set_vdev_id(hal_tx_desc_cached, vdev->vdev_id);
  192. if (tid != HTT_TX_EXT_TID_INVALID)
  193. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  194. if (qdf_unlikely(vdev->pdev->delay_stats_flag) ||
  195. qdf_unlikely(wlan_cfg_is_peer_ext_stats_enabled(soc->wlan_cfg_ctx)))
  196. tx_desc->timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  197. dp_verbose_debug("length:%d , type = %d, dma_addr %llx, offset %d desc id %u",
  198. tx_desc->length,
  199. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG),
  200. (uint64_t)tx_desc->dma_addr, tx_desc->pkt_offset,
  201. tx_desc->id);
  202. hal_ring_hdl = dp_tx_get_hal_ring_hdl(soc, ring_id);
  203. if (qdf_unlikely(dp_tx_hal_ring_access_start(soc, hal_ring_hdl))) {
  204. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  205. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  206. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  207. return status;
  208. }
  209. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  210. if (qdf_unlikely(!hal_tx_desc)) {
  211. dp_verbose_debug("TCL ring full ring_id:%d", ring_id);
  212. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  213. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  214. goto ring_access_fail;
  215. }
  216. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  217. dp_vdev_peer_stats_update_protocol_cnt_tx(vdev, tx_desc->nbuf);
  218. /* Sync cached descriptor with HW */
  219. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  220. coalesce = dp_tx_attempt_coalescing(soc, vdev, tx_desc, tid);
  221. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, tx_desc->length);
  222. dp_tx_update_stats(soc, tx_desc->nbuf);
  223. status = QDF_STATUS_SUCCESS;
  224. dp_tx_hw_desc_update_evt((uint8_t *)hal_tx_desc_cached,
  225. hal_ring_hdl, soc);
  226. ring_access_fail:
  227. dp_tx_ring_access_end_wrapper(soc, hal_ring_hdl, coalesce);
  228. return status;
  229. }
  230. QDF_STATUS dp_tx_init_bank_profiles(struct dp_soc_be *be_soc)
  231. {
  232. int i, num_tcl_banks;
  233. num_tcl_banks = hal_tx_get_num_tcl_banks(be_soc->soc.hal_soc);
  234. qdf_assert_always(num_tcl_banks);
  235. be_soc->num_bank_profiles = num_tcl_banks;
  236. be_soc->bank_profiles = qdf_mem_malloc(num_tcl_banks *
  237. sizeof(*be_soc->bank_profiles));
  238. if (!be_soc->bank_profiles) {
  239. dp_err("unable to allocate memory for DP TX Profiles!");
  240. return QDF_STATUS_E_NOMEM;
  241. }
  242. qdf_spinlock_create(&be_soc->tx_bank_lock);
  243. for (i = 0; i < num_tcl_banks; i++) {
  244. be_soc->bank_profiles[i].is_configured = false;
  245. qdf_atomic_init(&be_soc->bank_profiles[i].ref_count);
  246. }
  247. dp_info("initialized %u bank profiles", be_soc->num_bank_profiles);
  248. return QDF_STATUS_SUCCESS;
  249. }
  250. void dp_tx_deinit_bank_profiles(struct dp_soc_be *be_soc)
  251. {
  252. qdf_mem_free(be_soc->bank_profiles);
  253. qdf_spinlock_destroy(&be_soc->tx_bank_lock);
  254. }
  255. static
  256. void dp_tx_get_vdev_bank_config(struct dp_vdev_be *be_vdev,
  257. union hal_tx_bank_config *bank_config)
  258. {
  259. struct dp_vdev *vdev = &be_vdev->vdev;
  260. struct dp_soc *soc = vdev->pdev->soc;
  261. bank_config->epd = 0;
  262. bank_config->encap_type = vdev->tx_encap_type;
  263. /* Only valid for raw frames. Needs work for RAW mode */
  264. if (vdev->tx_encap_type == htt_cmn_pkt_type_raw) {
  265. bank_config->encrypt_type = sec_type_map[vdev->sec_type];
  266. } else {
  267. bank_config->encrypt_type = 0;
  268. }
  269. bank_config->src_buffer_swap = 0;
  270. bank_config->link_meta_swap = 0;
  271. if ((soc->sta_mode_search_policy == HAL_TX_ADDR_INDEX_SEARCH) &&
  272. vdev->opmode == wlan_op_mode_sta) {
  273. bank_config->index_lookup_enable = 1;
  274. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_MEC_NOTIFY;
  275. bank_config->addrx_en = 0;
  276. bank_config->addry_en = 0;
  277. } else {
  278. bank_config->index_lookup_enable = 0;
  279. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_FW_EXCEPTION;
  280. bank_config->addrx_en =
  281. (vdev->hal_desc_addr_search_flags &
  282. HAL_TX_DESC_ADDRX_EN) ? 1 : 0;
  283. bank_config->addry_en =
  284. (vdev->hal_desc_addr_search_flags &
  285. HAL_TX_DESC_ADDRY_EN) ? 1 : 0;
  286. }
  287. bank_config->mesh_enable = vdev->mesh_vdev ? 1 : 0;
  288. bank_config->dscp_tid_map_id = vdev->dscp_tid_map_id;
  289. /* Disabling vdev id check for now. Needs revist. */
  290. bank_config->vdev_id_check_en = be_vdev->vdev_id_check_en;
  291. bank_config->pmac_id = vdev->lmac_id;
  292. }
  293. int dp_tx_get_bank_profile(struct dp_soc_be *be_soc,
  294. struct dp_vdev_be *be_vdev)
  295. {
  296. char *temp_str = "";
  297. bool found_match = false;
  298. int bank_id = DP_BE_INVALID_BANK_ID;
  299. int i;
  300. int unconfigured_slot = DP_BE_INVALID_BANK_ID;
  301. int zero_ref_count_slot = DP_BE_INVALID_BANK_ID;
  302. union hal_tx_bank_config vdev_config = {0};
  303. /* convert vdev params into hal_tx_bank_config */
  304. dp_tx_get_vdev_bank_config(be_vdev, &vdev_config);
  305. qdf_spin_lock_bh(&be_soc->tx_bank_lock);
  306. /* go over all banks and find a matching/unconfigured/unsed bank */
  307. for (i = 0; i < be_soc->num_bank_profiles; i++) {
  308. if (be_soc->bank_profiles[i].is_configured &&
  309. (be_soc->bank_profiles[i].bank_config.val ^
  310. vdev_config.val) == 0) {
  311. found_match = true;
  312. break;
  313. }
  314. if (unconfigured_slot == DP_BE_INVALID_BANK_ID &&
  315. !be_soc->bank_profiles[i].is_configured)
  316. unconfigured_slot = i;
  317. else if (zero_ref_count_slot == DP_BE_INVALID_BANK_ID &&
  318. !qdf_atomic_read(&be_soc->bank_profiles[i].ref_count))
  319. zero_ref_count_slot = i;
  320. }
  321. if (found_match) {
  322. temp_str = "matching";
  323. bank_id = i;
  324. goto inc_ref_and_return;
  325. }
  326. if (unconfigured_slot != DP_BE_INVALID_BANK_ID) {
  327. temp_str = "unconfigured";
  328. bank_id = unconfigured_slot;
  329. goto configure_and_return;
  330. }
  331. if (zero_ref_count_slot != DP_BE_INVALID_BANK_ID) {
  332. temp_str = "zero_ref_count";
  333. bank_id = zero_ref_count_slot;
  334. }
  335. if (bank_id == DP_BE_INVALID_BANK_ID) {
  336. dp_alert("unable to find TX bank!");
  337. QDF_BUG(0);
  338. return bank_id;
  339. }
  340. configure_and_return:
  341. be_soc->bank_profiles[bank_id].is_configured = true;
  342. be_soc->bank_profiles[bank_id].bank_config.val = vdev_config.val;
  343. hal_tx_populate_bank_register(be_soc->soc.hal_soc,
  344. &be_soc->bank_profiles[bank_id].bank_config,
  345. bank_id);
  346. inc_ref_and_return:
  347. qdf_atomic_inc(&be_soc->bank_profiles[bank_id].ref_count);
  348. qdf_spin_unlock_bh(&be_soc->tx_bank_lock);
  349. dp_info("found %s slot at index %d, input:0x%x match:0x%x ref_count %u",
  350. temp_str, bank_id, vdev_config.val,
  351. be_soc->bank_profiles[bank_id].bank_config.val,
  352. qdf_atomic_read(&be_soc->bank_profiles[bank_id].ref_count));
  353. dp_info("epd:%x encap:%x encryp:%x src_buf_swap:%x link_meta_swap:%x addrx_en:%x addry_en:%x mesh_en:%x vdev_id_check:%x pmac_id:%x mcast_pkt_ctrl:%x",
  354. be_soc->bank_profiles[bank_id].bank_config.epd,
  355. be_soc->bank_profiles[bank_id].bank_config.encap_type,
  356. be_soc->bank_profiles[bank_id].bank_config.encrypt_type,
  357. be_soc->bank_profiles[bank_id].bank_config.src_buffer_swap,
  358. be_soc->bank_profiles[bank_id].bank_config.link_meta_swap,
  359. be_soc->bank_profiles[bank_id].bank_config.addrx_en,
  360. be_soc->bank_profiles[bank_id].bank_config.addry_en,
  361. be_soc->bank_profiles[bank_id].bank_config.mesh_enable,
  362. be_soc->bank_profiles[bank_id].bank_config.vdev_id_check_en,
  363. be_soc->bank_profiles[bank_id].bank_config.pmac_id,
  364. be_soc->bank_profiles[bank_id].bank_config.mcast_pkt_ctrl);
  365. return bank_id;
  366. }
  367. void dp_tx_put_bank_profile(struct dp_soc_be *be_soc,
  368. struct dp_vdev_be *be_vdev)
  369. {
  370. qdf_spin_lock_bh(&be_soc->tx_bank_lock);
  371. qdf_atomic_dec(&be_soc->bank_profiles[be_vdev->bank_id].ref_count);
  372. qdf_spin_unlock_bh(&be_soc->tx_bank_lock);
  373. }
  374. void dp_tx_update_bank_profile(struct dp_soc_be *be_soc,
  375. struct dp_vdev_be *be_vdev)
  376. {
  377. dp_tx_put_bank_profile(be_soc, be_vdev);
  378. be_vdev->bank_id = dp_tx_get_bank_profile(be_soc, be_vdev);
  379. }
  380. QDF_STATUS dp_tx_desc_pool_init_be(struct dp_soc *soc,
  381. uint16_t num_elem,
  382. uint8_t pool_id)
  383. {
  384. struct dp_tx_desc_pool_s *tx_desc_pool;
  385. struct dp_hw_cookie_conversion_t *cc_ctx;
  386. struct dp_soc_be *be_soc;
  387. struct dp_spt_page_desc *page_desc;
  388. struct dp_tx_desc_s *tx_desc;
  389. uint32_t ppt_idx = 0;
  390. uint32_t avail_entry_index = 0;
  391. if (!num_elem) {
  392. dp_err("desc_num 0 !!");
  393. return QDF_STATUS_E_FAILURE;
  394. }
  395. be_soc = dp_get_be_soc_from_dp_soc(soc);
  396. tx_desc_pool = &soc->tx_desc[pool_id];
  397. cc_ctx = &be_soc->tx_cc_ctx[pool_id];
  398. tx_desc = tx_desc_pool->freelist;
  399. page_desc = &cc_ctx->page_desc_base[0];
  400. while (tx_desc) {
  401. if (avail_entry_index == 0) {
  402. if (ppt_idx >= cc_ctx->total_page_num) {
  403. dp_alert("insufficient secondary page tables");
  404. qdf_assert_always(0);
  405. }
  406. page_desc = &cc_ctx->page_desc_base[ppt_idx++];
  407. }
  408. /* put each TX Desc VA to SPT pages and
  409. * get corresponding ID
  410. */
  411. DP_CC_SPT_PAGE_UPDATE_VA(page_desc->page_v_addr,
  412. avail_entry_index,
  413. tx_desc);
  414. tx_desc->id =
  415. dp_cc_desc_id_generate(page_desc->ppt_index,
  416. avail_entry_index);
  417. tx_desc->pool_id = pool_id;
  418. tx_desc = tx_desc->next;
  419. avail_entry_index = (avail_entry_index + 1) &
  420. DP_CC_SPT_PAGE_MAX_ENTRIES_MASK;
  421. }
  422. return QDF_STATUS_SUCCESS;
  423. }
  424. void dp_tx_desc_pool_deinit_be(struct dp_soc *soc,
  425. struct dp_tx_desc_pool_s *tx_desc_pool,
  426. uint8_t pool_id)
  427. {
  428. struct dp_spt_page_desc *page_desc;
  429. struct dp_soc_be *be_soc;
  430. int i = 0;
  431. struct dp_hw_cookie_conversion_t *cc_ctx;
  432. be_soc = dp_get_be_soc_from_dp_soc(soc);
  433. cc_ctx = &be_soc->tx_cc_ctx[pool_id];
  434. for (i = 0; i < cc_ctx->total_page_num; i++) {
  435. page_desc = &cc_ctx->page_desc_base[i];
  436. qdf_mem_zero(page_desc->page_v_addr, qdf_page_size);
  437. }
  438. }
  439. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  440. uint32_t dp_tx_comp_nf_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  441. hal_ring_handle_t hal_ring_hdl, uint8_t ring_id,
  442. uint32_t quota)
  443. {
  444. struct dp_srng *tx_comp_ring = &soc->tx_comp_ring[ring_id];
  445. uint32_t work_done = 0;
  446. if (dp_srng_get_near_full_level(soc, tx_comp_ring) <
  447. DP_SRNG_THRESH_NEAR_FULL)
  448. return 0;
  449. qdf_atomic_set(&tx_comp_ring->near_full, 1);
  450. work_done++;
  451. return work_done;
  452. }
  453. #endif