dp_be.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include <wlan_utility.h>
  20. #include <dp_internal.h>
  21. #include <dp_htt.h>
  22. #include "dp_be.h"
  23. #include "dp_be_tx.h"
  24. #include "dp_be_rx.h"
  25. #include <hal_be_api.h>
  26. /* Generic AST entry aging timer value */
  27. #define DP_AST_AGING_TIMER_DEFAULT_MS 5000
  28. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  29. #define DP_TX_VDEV_ID_CHECK_ENABLE 0
  30. static struct wlan_cfg_tcl_wbm_ring_num_map g_tcl_wbm_map_array[MAX_TCL_DATA_RINGS] = {
  31. {.tcl_ring_num = 0, .wbm_ring_num = 0, .wbm_rbm_id = HAL_BE_WBM_SW0_BM_ID, .for_ipa = 0},
  32. {1, 4, HAL_BE_WBM_SW4_BM_ID, 0},
  33. {2, 2, HAL_BE_WBM_SW2_BM_ID, 0},
  34. {3, 6, HAL_BE_WBM_SW5_BM_ID, 0},
  35. {4, 7, HAL_BE_WBM_SW6_BM_ID, 0}
  36. };
  37. #else
  38. #define DP_TX_VDEV_ID_CHECK_ENABLE 1
  39. static struct wlan_cfg_tcl_wbm_ring_num_map g_tcl_wbm_map_array[MAX_TCL_DATA_RINGS] = {
  40. {.tcl_ring_num = 0, .wbm_ring_num = 0, .wbm_rbm_id = HAL_BE_WBM_SW0_BM_ID, .for_ipa = 0},
  41. {1, 1, HAL_BE_WBM_SW1_BM_ID, 0},
  42. {2, 2, HAL_BE_WBM_SW2_BM_ID, 0},
  43. {3, 3, HAL_BE_WBM_SW3_BM_ID, 0},
  44. {4, 4, HAL_BE_WBM_SW4_BM_ID, 0}
  45. };
  46. #endif
  47. static void dp_soc_cfg_attach_be(struct dp_soc *soc)
  48. {
  49. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx = soc->wlan_cfg_ctx;
  50. wlan_cfg_set_rx_rel_ring_id(soc_cfg_ctx, WBM2SW_REL_ERR_RING_NUM);
  51. soc->wlan_cfg_ctx->tcl_wbm_map_array = g_tcl_wbm_map_array;
  52. /* this is used only when dmac mode is enabled */
  53. soc->num_rx_refill_buf_rings = 1;
  54. }
  55. qdf_size_t dp_get_context_size_be(enum dp_context_type context_type)
  56. {
  57. switch (context_type) {
  58. case DP_CONTEXT_TYPE_SOC:
  59. return sizeof(struct dp_soc_be);
  60. case DP_CONTEXT_TYPE_PDEV:
  61. return sizeof(struct dp_pdev_be);
  62. case DP_CONTEXT_TYPE_VDEV:
  63. return sizeof(struct dp_vdev_be);
  64. case DP_CONTEXT_TYPE_PEER:
  65. return sizeof(struct dp_peer_be);
  66. default:
  67. return 0;
  68. }
  69. }
  70. #ifdef DP_FEATURE_HW_COOKIE_CONVERSION
  71. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  72. /**
  73. * dp_cc_wbm_sw_en_cfg() - configure HW cookie conversion enablement
  74. per wbm2sw ring
  75. * @cc_cfg: HAL HW cookie conversion configuration structure pointer
  76. *
  77. * Return: None
  78. */
  79. static inline
  80. void dp_cc_wbm_sw_en_cfg(struct hal_hw_cc_config *cc_cfg)
  81. {
  82. cc_cfg->wbm2sw6_cc_en = 1;
  83. cc_cfg->wbm2sw5_cc_en = 1;
  84. cc_cfg->wbm2sw4_cc_en = 1;
  85. cc_cfg->wbm2sw3_cc_en = 1;
  86. cc_cfg->wbm2sw2_cc_en = 1;
  87. /* disable wbm2sw1 hw cc as it's for FW */
  88. cc_cfg->wbm2sw1_cc_en = 0;
  89. cc_cfg->wbm2sw0_cc_en = 1;
  90. cc_cfg->wbm2fw_cc_en = 0;
  91. }
  92. #else
  93. static inline
  94. void dp_cc_wbm_sw_en_cfg(struct hal_hw_cc_config *cc_cfg)
  95. {
  96. cc_cfg->wbm2sw6_cc_en = 1;
  97. cc_cfg->wbm2sw5_cc_en = 1;
  98. cc_cfg->wbm2sw4_cc_en = 1;
  99. cc_cfg->wbm2sw3_cc_en = 1;
  100. cc_cfg->wbm2sw2_cc_en = 1;
  101. cc_cfg->wbm2sw1_cc_en = 1;
  102. cc_cfg->wbm2sw0_cc_en = 1;
  103. cc_cfg->wbm2fw_cc_en = 0;
  104. }
  105. #endif
  106. /**
  107. * dp_cc_reg_cfg_init() - initialize and configure HW cookie
  108. conversion register
  109. * @soc: SOC handle
  110. * @is_4k_align: page address 4k alignd
  111. *
  112. * Return: None
  113. */
  114. static void dp_cc_reg_cfg_init(struct dp_soc *soc,
  115. bool is_4k_align)
  116. {
  117. struct hal_hw_cc_config cc_cfg = { 0 };
  118. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  119. if (soc->cdp_soc.ol_ops->get_con_mode &&
  120. soc->cdp_soc.ol_ops->get_con_mode() == QDF_GLOBAL_FTM_MODE)
  121. return;
  122. if (!soc->wlan_cfg_ctx->hw_cc_enabled) {
  123. dp_info("INI skip HW CC register setting");
  124. return;
  125. }
  126. cc_cfg.lut_base_addr_31_0 = be_soc->cc_cmem_base;
  127. cc_cfg.cc_global_en = true;
  128. cc_cfg.page_4k_align = is_4k_align;
  129. cc_cfg.cookie_offset_msb = DP_CC_DESC_ID_SPT_VA_OS_MSB;
  130. cc_cfg.cookie_page_msb = DP_CC_DESC_ID_PPT_PAGE_OS_MSB;
  131. /* 36th bit should be 1 then HW know this is CMEM address */
  132. cc_cfg.lut_base_addr_39_32 = 0x10;
  133. cc_cfg.error_path_cookie_conv_en = true;
  134. cc_cfg.release_path_cookie_conv_en = true;
  135. dp_cc_wbm_sw_en_cfg(&cc_cfg);
  136. hal_cookie_conversion_reg_cfg_be(soc->hal_soc, &cc_cfg);
  137. }
  138. /**
  139. * dp_hw_cc_cmem_write() - DP wrapper function for CMEM buffer writing
  140. * @hal_soc_hdl: HAL SOC handle
  141. * @offset: CMEM address
  142. * @value: value to write
  143. *
  144. * Return: None.
  145. */
  146. static inline void dp_hw_cc_cmem_write(hal_soc_handle_t hal_soc_hdl,
  147. uint32_t offset,
  148. uint32_t value)
  149. {
  150. hal_cmem_write(hal_soc_hdl, offset, value);
  151. }
  152. /**
  153. * dp_hw_cc_cmem_addr_init() - Check and initialize CMEM base address for
  154. HW cookie conversion
  155. * @soc: SOC handle
  156. * @cc_ctx: cookie conversion context pointer
  157. *
  158. * Return: 0 in case of success, else error value
  159. */
  160. static inline QDF_STATUS dp_hw_cc_cmem_addr_init(struct dp_soc *soc)
  161. {
  162. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  163. dp_info("cmem base 0x%llx, size 0x%llx",
  164. soc->cmem_base, soc->cmem_size);
  165. /* get CMEM for cookie conversion */
  166. if (soc->cmem_size < DP_CC_PPT_MEM_SIZE) {
  167. dp_err("cmem_size %llu bytes < 4K", soc->cmem_size);
  168. return QDF_STATUS_E_RESOURCES;
  169. }
  170. be_soc->cc_cmem_base = (uint32_t)(soc->cmem_base +
  171. DP_CC_MEM_OFFSET_IN_CMEM);
  172. return QDF_STATUS_SUCCESS;
  173. }
  174. #else
  175. static inline void dp_cc_reg_cfg_init(struct dp_soc *soc,
  176. bool is_4k_align) {}
  177. static inline void dp_hw_cc_cmem_write(hal_soc_handle_t hal_soc_hdl,
  178. uint32_t offset,
  179. uint32_t value)
  180. { }
  181. static inline QDF_STATUS dp_hw_cc_cmem_addr_init(struct dp_soc *soc)
  182. {
  183. return QDF_STATUS_SUCCESS;
  184. }
  185. #endif
  186. QDF_STATUS
  187. dp_hw_cookie_conversion_attach(struct dp_soc_be *be_soc,
  188. struct dp_hw_cookie_conversion_t *cc_ctx,
  189. uint32_t num_descs,
  190. enum dp_desc_type desc_type,
  191. uint8_t desc_pool_id)
  192. {
  193. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  194. uint32_t num_spt_pages, i = 0;
  195. struct dp_spt_page_desc *spt_desc;
  196. struct qdf_mem_dma_page_t *dma_page;
  197. uint8_t chip_id;
  198. /* estimate how many SPT DDR pages needed */
  199. num_spt_pages = num_descs / DP_CC_SPT_PAGE_MAX_ENTRIES;
  200. num_spt_pages = num_spt_pages <= DP_CC_PPT_MAX_ENTRIES ?
  201. num_spt_pages : DP_CC_PPT_MAX_ENTRIES;
  202. dp_info("num_spt_pages needed %d", num_spt_pages);
  203. dp_desc_multi_pages_mem_alloc(soc, DP_HW_CC_SPT_PAGE_TYPE,
  204. &cc_ctx->page_pool, qdf_page_size,
  205. num_spt_pages, 0, false);
  206. if (!cc_ctx->page_pool.dma_pages) {
  207. dp_err("spt ddr pages allocation failed");
  208. return QDF_STATUS_E_RESOURCES;
  209. }
  210. cc_ctx->page_desc_base = qdf_mem_malloc(
  211. num_spt_pages * sizeof(struct dp_spt_page_desc));
  212. if (!cc_ctx->page_desc_base) {
  213. dp_err("spt page descs allocation failed");
  214. goto fail_0;
  215. }
  216. chip_id = dp_mlo_get_chip_id(soc);
  217. cc_ctx->cmem_offset = dp_desc_pool_get_cmem_base(chip_id, desc_pool_id,
  218. desc_type);
  219. /* initial page desc */
  220. spt_desc = cc_ctx->page_desc_base;
  221. dma_page = cc_ctx->page_pool.dma_pages;
  222. while (i < num_spt_pages) {
  223. /* check if page address 4K aligned */
  224. if (qdf_unlikely(dma_page[i].page_p_addr & 0xFFF)) {
  225. dp_err("non-4k aligned pages addr %pK",
  226. (void *)dma_page[i].page_p_addr);
  227. goto fail_1;
  228. }
  229. spt_desc[i].page_v_addr =
  230. dma_page[i].page_v_addr_start;
  231. spt_desc[i].page_p_addr =
  232. dma_page[i].page_p_addr;
  233. i++;
  234. }
  235. cc_ctx->total_page_num = num_spt_pages;
  236. qdf_spinlock_create(&cc_ctx->cc_lock);
  237. return QDF_STATUS_SUCCESS;
  238. fail_1:
  239. qdf_mem_free(cc_ctx->page_desc_base);
  240. fail_0:
  241. dp_desc_multi_pages_mem_free(soc, DP_HW_CC_SPT_PAGE_TYPE,
  242. &cc_ctx->page_pool, 0, false);
  243. return QDF_STATUS_E_FAILURE;
  244. }
  245. QDF_STATUS
  246. dp_hw_cookie_conversion_detach(struct dp_soc_be *be_soc,
  247. struct dp_hw_cookie_conversion_t *cc_ctx)
  248. {
  249. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  250. qdf_mem_free(cc_ctx->page_desc_base);
  251. dp_desc_multi_pages_mem_free(soc, DP_HW_CC_SPT_PAGE_TYPE,
  252. &cc_ctx->page_pool, 0, false);
  253. qdf_spinlock_destroy(&cc_ctx->cc_lock);
  254. return QDF_STATUS_SUCCESS;
  255. }
  256. QDF_STATUS
  257. dp_hw_cookie_conversion_init(struct dp_soc_be *be_soc,
  258. struct dp_hw_cookie_conversion_t *cc_ctx)
  259. {
  260. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  261. uint32_t i = 0;
  262. struct dp_spt_page_desc *spt_desc;
  263. uint32_t ppt_index;
  264. uint32_t ppt_id_start;
  265. if (!cc_ctx->total_page_num) {
  266. dp_err("total page num is 0");
  267. return QDF_STATUS_E_INVAL;
  268. }
  269. ppt_id_start = DP_CMEM_OFFSET_TO_PPT_ID(cc_ctx->cmem_offset);
  270. spt_desc = cc_ctx->page_desc_base;
  271. while (i < cc_ctx->total_page_num) {
  272. /* write page PA to CMEM */
  273. dp_hw_cc_cmem_write(soc->hal_soc,
  274. (cc_ctx->cmem_offset + be_soc->cc_cmem_base
  275. + (i * DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)),
  276. (spt_desc[i].page_p_addr >>
  277. DP_CC_PPT_ENTRY_HW_APEND_BITS_4K_ALIGNED));
  278. ppt_index = ppt_id_start + i;
  279. spt_desc[i].ppt_index = ppt_index;
  280. be_soc->page_desc_base[ppt_index].page_v_addr =
  281. spt_desc[i].page_v_addr;
  282. i++;
  283. }
  284. return QDF_STATUS_SUCCESS;
  285. }
  286. QDF_STATUS
  287. dp_hw_cookie_conversion_deinit(struct dp_soc_be *be_soc,
  288. struct dp_hw_cookie_conversion_t *cc_ctx)
  289. {
  290. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  291. uint32_t ppt_index;
  292. struct dp_spt_page_desc *spt_desc;
  293. int i = 0;
  294. spt_desc = cc_ctx->page_desc_base;
  295. while (i < cc_ctx->total_page_num) {
  296. /* reset PA in CMEM to NULL */
  297. dp_hw_cc_cmem_write(soc->hal_soc,
  298. (cc_ctx->cmem_offset + be_soc->cc_cmem_base
  299. + (i * DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)),
  300. 0);
  301. ppt_index = spt_desc[i].ppt_index;
  302. be_soc->page_desc_base[ppt_index].page_v_addr = NULL;
  303. i++;
  304. }
  305. return QDF_STATUS_SUCCESS;
  306. }
  307. static QDF_STATUS dp_soc_detach_be(struct dp_soc *soc)
  308. {
  309. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  310. int i = 0;
  311. dp_tx_deinit_bank_profiles(be_soc);
  312. for (i = 0; i < MAX_TXDESC_POOLS; i++)
  313. dp_hw_cookie_conversion_detach(be_soc,
  314. &be_soc->tx_cc_ctx[i]);
  315. for (i = 0; i < MAX_RXDESC_POOLS; i++)
  316. dp_hw_cookie_conversion_detach(be_soc,
  317. &be_soc->rx_cc_ctx[i]);
  318. qdf_mem_free(be_soc->page_desc_base);
  319. be_soc->page_desc_base = NULL;
  320. return QDF_STATUS_SUCCESS;
  321. }
  322. static QDF_STATUS dp_soc_attach_be(struct dp_soc *soc,
  323. struct cdp_soc_attach_params *params)
  324. {
  325. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  326. QDF_STATUS qdf_status = QDF_STATUS_SUCCESS;
  327. uint32_t max_tx_rx_desc_num, num_spt_pages;
  328. uint32_t num_entries;
  329. int i = 0;
  330. max_tx_rx_desc_num = WLAN_CFG_NUM_TX_DESC_MAX * MAX_TXDESC_POOLS +
  331. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX * MAX_RXDESC_POOLS;
  332. /* estimate how many SPT DDR pages needed */
  333. num_spt_pages = max_tx_rx_desc_num / DP_CC_SPT_PAGE_MAX_ENTRIES;
  334. num_spt_pages = num_spt_pages <= DP_CC_PPT_MAX_ENTRIES ?
  335. num_spt_pages : DP_CC_PPT_MAX_ENTRIES;
  336. be_soc->page_desc_base = qdf_mem_malloc(
  337. DP_CC_PPT_MAX_ENTRIES * sizeof(struct dp_spt_page_desc));
  338. if (!be_soc->page_desc_base) {
  339. dp_err("spt page descs allocation failed");
  340. return QDF_STATUS_E_NOMEM;
  341. }
  342. soc->wbm_sw0_bm_id = hal_tx_get_wbm_sw0_bm_id();
  343. qdf_status = dp_tx_init_bank_profiles(be_soc);
  344. qdf_status = dp_hw_cc_cmem_addr_init(soc);
  345. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  346. goto fail;
  347. dp_soc_mlo_fill_params(soc, params);
  348. for (i = 0; i < MAX_TXDESC_POOLS; i++) {
  349. num_entries = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  350. qdf_status =
  351. dp_hw_cookie_conversion_attach(be_soc,
  352. &be_soc->tx_cc_ctx[i],
  353. num_entries,
  354. DP_TX_DESC_TYPE, i);
  355. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  356. goto fail;
  357. }
  358. for (i = 0; i < MAX_RXDESC_POOLS; i++) {
  359. num_entries =
  360. wlan_cfg_get_dp_soc_rx_sw_desc_num(soc->wlan_cfg_ctx);
  361. qdf_status =
  362. dp_hw_cookie_conversion_attach(be_soc,
  363. &be_soc->rx_cc_ctx[i],
  364. num_entries,
  365. DP_RX_DESC_BUF_TYPE, i);
  366. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  367. goto fail;
  368. }
  369. return qdf_status;
  370. fail:
  371. dp_soc_detach_be(soc);
  372. return qdf_status;
  373. }
  374. static QDF_STATUS dp_soc_deinit_be(struct dp_soc *soc)
  375. {
  376. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  377. int i = 0;
  378. for (i = 0; i < MAX_TXDESC_POOLS; i++)
  379. dp_hw_cookie_conversion_deinit(be_soc,
  380. &be_soc->tx_cc_ctx[i]);
  381. for (i = 0; i < MAX_RXDESC_POOLS; i++)
  382. dp_hw_cookie_conversion_deinit(be_soc,
  383. &be_soc->rx_cc_ctx[i]);
  384. return QDF_STATUS_SUCCESS;
  385. }
  386. static QDF_STATUS dp_soc_init_be(struct dp_soc *soc)
  387. {
  388. QDF_STATUS qdf_status = QDF_STATUS_SUCCESS;
  389. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  390. int i = 0;
  391. for (i = 0; i < MAX_TXDESC_POOLS; i++) {
  392. qdf_status =
  393. dp_hw_cookie_conversion_init(be_soc,
  394. &be_soc->tx_cc_ctx[i]);
  395. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  396. goto fail;
  397. }
  398. for (i = 0; i < MAX_RXDESC_POOLS; i++) {
  399. qdf_status =
  400. dp_hw_cookie_conversion_init(be_soc,
  401. &be_soc->rx_cc_ctx[i]);
  402. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  403. goto fail;
  404. }
  405. /* route vdev_id mismatch notification via FW completion */
  406. hal_tx_vdev_mismatch_routing_set(soc->hal_soc,
  407. HAL_TX_VDEV_MISMATCH_FW_NOTIFY);
  408. /* write WBM/REO cookie conversion CFG register */
  409. dp_cc_reg_cfg_init(soc, true);
  410. return qdf_status;
  411. fail:
  412. dp_soc_deinit_be(soc);
  413. return qdf_status;
  414. }
  415. static QDF_STATUS dp_pdev_attach_be(struct dp_pdev *pdev,
  416. struct cdp_pdev_attach_params *params)
  417. {
  418. dp_pdev_mlo_fill_params(pdev, params);
  419. return QDF_STATUS_SUCCESS;
  420. }
  421. static QDF_STATUS dp_pdev_detach_be(struct dp_pdev *pdev)
  422. {
  423. return QDF_STATUS_SUCCESS;
  424. }
  425. static QDF_STATUS dp_vdev_attach_be(struct dp_soc *soc, struct dp_vdev *vdev)
  426. {
  427. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  428. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  429. be_vdev->vdev_id_check_en = DP_TX_VDEV_ID_CHECK_ENABLE;
  430. be_vdev->bank_id = dp_tx_get_bank_profile(be_soc, be_vdev);
  431. if (be_vdev->bank_id == DP_BE_INVALID_BANK_ID) {
  432. QDF_BUG(0);
  433. return QDF_STATUS_E_FAULT;
  434. }
  435. if (vdev->opmode == wlan_op_mode_sta) {
  436. if (soc->cdp_soc.ol_ops->set_mec_timer)
  437. soc->cdp_soc.ol_ops->set_mec_timer(
  438. soc->ctrl_psoc,
  439. vdev->vdev_id,
  440. DP_AST_AGING_TIMER_DEFAULT_MS);
  441. hal_tx_vdev_mcast_ctrl_set(soc->hal_soc, vdev->vdev_id,
  442. HAL_TX_MCAST_CTRL_MEC_NOTIFY);
  443. }
  444. return QDF_STATUS_SUCCESS;
  445. }
  446. static QDF_STATUS dp_vdev_detach_be(struct dp_soc *soc, struct dp_vdev *vdev)
  447. {
  448. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  449. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  450. dp_tx_put_bank_profile(be_soc, be_vdev);
  451. return QDF_STATUS_SUCCESS;
  452. }
  453. qdf_size_t dp_get_soc_context_size_be(void)
  454. {
  455. return sizeof(struct dp_soc_be);
  456. }
  457. /**
  458. * dp_rxdma_ring_sel_cfg_be() - Setup RXDMA ring config
  459. * @soc: Common DP soc handle
  460. *
  461. * Return: QDF_STATUS
  462. */
  463. static QDF_STATUS
  464. dp_rxdma_ring_sel_cfg_be(struct dp_soc *soc)
  465. {
  466. int i;
  467. int mac_id;
  468. struct htt_rx_ring_tlv_filter htt_tlv_filter = {0};
  469. struct dp_srng *rx_mac_srng;
  470. QDF_STATUS status = QDF_STATUS_SUCCESS;
  471. /*
  472. * In Beryllium chipset msdu_start, mpdu_end
  473. * and rx_attn are part of msdu_end/mpdu_start
  474. */
  475. htt_tlv_filter.msdu_start = 0;
  476. htt_tlv_filter.mpdu_end = 0;
  477. htt_tlv_filter.attention = 0;
  478. htt_tlv_filter.mpdu_start = 1;
  479. htt_tlv_filter.msdu_end = 1;
  480. htt_tlv_filter.packet = 1;
  481. htt_tlv_filter.packet_header = 1;
  482. htt_tlv_filter.ppdu_start = 0;
  483. htt_tlv_filter.ppdu_end = 0;
  484. htt_tlv_filter.ppdu_end_user_stats = 0;
  485. htt_tlv_filter.ppdu_end_user_stats_ext = 0;
  486. htt_tlv_filter.ppdu_end_status_done = 0;
  487. htt_tlv_filter.enable_fp = 1;
  488. htt_tlv_filter.enable_md = 0;
  489. htt_tlv_filter.enable_md = 0;
  490. htt_tlv_filter.enable_mo = 0;
  491. htt_tlv_filter.fp_mgmt_filter = 0;
  492. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_BA_REQ;
  493. htt_tlv_filter.fp_data_filter = (FILTER_DATA_UCAST |
  494. FILTER_DATA_MCAST |
  495. FILTER_DATA_DATA);
  496. htt_tlv_filter.mo_mgmt_filter = 0;
  497. htt_tlv_filter.mo_ctrl_filter = 0;
  498. htt_tlv_filter.mo_data_filter = 0;
  499. htt_tlv_filter.md_data_filter = 0;
  500. htt_tlv_filter.offset_valid = true;
  501. /* Not subscribing to mpdu_end, msdu_start and rx_attn */
  502. htt_tlv_filter.rx_mpdu_end_offset = 0;
  503. htt_tlv_filter.rx_msdu_start_offset = 0;
  504. htt_tlv_filter.rx_attn_offset = 0;
  505. htt_tlv_filter.rx_packet_offset = soc->rx_pkt_tlv_size;
  506. htt_tlv_filter.rx_header_offset =
  507. hal_rx_pkt_tlv_offset_get(soc->hal_soc);
  508. htt_tlv_filter.rx_mpdu_start_offset =
  509. hal_rx_mpdu_start_offset_get(soc->hal_soc);
  510. htt_tlv_filter.rx_msdu_end_offset =
  511. hal_rx_msdu_end_offset_get(soc->hal_soc);
  512. dp_info("TLV subscription\n"
  513. "msdu_start %d, mpdu_end %d, attention %d"
  514. "mpdu_start %d, msdu_end %d, pkt_hdr %d, pkt %d\n"
  515. "TLV offsets\n"
  516. "msdu_start %d, mpdu_end %d, attention %d"
  517. "mpdu_start %d, msdu_end %d, pkt_hdr %d, pkt %d\n",
  518. htt_tlv_filter.msdu_start,
  519. htt_tlv_filter.mpdu_end,
  520. htt_tlv_filter.attention,
  521. htt_tlv_filter.mpdu_start,
  522. htt_tlv_filter.msdu_end,
  523. htt_tlv_filter.packet_header,
  524. htt_tlv_filter.packet,
  525. htt_tlv_filter.rx_msdu_start_offset,
  526. htt_tlv_filter.rx_mpdu_end_offset,
  527. htt_tlv_filter.rx_attn_offset,
  528. htt_tlv_filter.rx_mpdu_start_offset,
  529. htt_tlv_filter.rx_msdu_end_offset,
  530. htt_tlv_filter.rx_header_offset,
  531. htt_tlv_filter.rx_packet_offset);
  532. for (i = 0; i < MAX_PDEV_CNT; i++) {
  533. struct dp_pdev *pdev = soc->pdev_list[i];
  534. if (!pdev)
  535. continue;
  536. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  537. int mac_for_pdev =
  538. dp_get_mac_id_for_pdev(mac_id, pdev->pdev_id);
  539. /*
  540. * Obtain lmac id from pdev to access the LMAC ring
  541. * in soc context
  542. */
  543. int lmac_id =
  544. dp_get_lmac_id_for_pdev_id(soc, mac_id,
  545. pdev->pdev_id);
  546. rx_mac_srng = dp_get_rxdma_ring(pdev, lmac_id);
  547. if (!rx_mac_srng->hal_srng)
  548. continue;
  549. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  550. rx_mac_srng->hal_srng,
  551. RXDMA_BUF, RX_DATA_BUFFER_SIZE,
  552. &htt_tlv_filter);
  553. }
  554. }
  555. return status;
  556. }
  557. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  558. /**
  559. * dp_service_near_full_srngs_be() - Main bottom half callback for the
  560. * near-full IRQs.
  561. * @soc: Datapath SoC handle
  562. * @int_ctx: Interrupt context
  563. * @dp_budget: Budget of the work that can be done in the bottom half
  564. *
  565. * Return: work done in the handler
  566. */
  567. static uint32_t
  568. dp_service_near_full_srngs_be(struct dp_soc *soc, struct dp_intr *int_ctx,
  569. uint32_t dp_budget)
  570. {
  571. int ring = 0;
  572. int budget = dp_budget;
  573. uint32_t work_done = 0;
  574. uint32_t remaining_quota = dp_budget;
  575. struct dp_intr_stats *intr_stats = &int_ctx->intr_stats;
  576. int tx_ring_near_full_mask = int_ctx->tx_ring_near_full_mask;
  577. int rx_near_full_grp_1_mask = int_ctx->rx_near_full_grp_1_mask;
  578. int rx_near_full_grp_2_mask = int_ctx->rx_near_full_grp_2_mask;
  579. int rx_near_full_mask = rx_near_full_grp_1_mask |
  580. rx_near_full_grp_2_mask;
  581. dp_verbose_debug("rx_ring_near_full 0x%x tx_ring_near_full 0x%x",
  582. rx_near_full_mask,
  583. tx_ring_near_full_mask);
  584. if (rx_near_full_mask) {
  585. for (ring = 0; ring < soc->num_reo_dest_rings; ring++) {
  586. if (!(rx_near_full_mask & (1 << ring)))
  587. continue;
  588. work_done = dp_rx_nf_process(int_ctx,
  589. soc->reo_dest_ring[ring].hal_srng,
  590. ring, remaining_quota);
  591. if (work_done) {
  592. intr_stats->num_rx_ring_near_full_masks[ring]++;
  593. dp_verbose_debug("rx NF mask 0x%x ring %d, work_done %d budget %d",
  594. rx_near_full_mask, ring,
  595. work_done,
  596. budget);
  597. budget -= work_done;
  598. if (budget <= 0)
  599. goto budget_done;
  600. remaining_quota = budget;
  601. }
  602. }
  603. }
  604. if (tx_ring_near_full_mask) {
  605. for (ring = 0; ring < soc->num_tcl_data_rings; ring++) {
  606. if (!(tx_ring_near_full_mask & (1 << ring)))
  607. continue;
  608. work_done = dp_tx_comp_nf_handler(int_ctx, soc,
  609. soc->tx_comp_ring[ring].hal_srng,
  610. ring, remaining_quota);
  611. if (work_done) {
  612. intr_stats->num_tx_comp_ring_near_full_masks[ring]++;
  613. dp_verbose_debug("tx NF mask 0x%x ring %d, work_done %d budget %d",
  614. tx_ring_near_full_mask, ring,
  615. work_done, budget);
  616. budget -= work_done;
  617. if (budget <= 0)
  618. break;
  619. remaining_quota = budget;
  620. }
  621. }
  622. }
  623. intr_stats->num_near_full_masks++;
  624. budget_done:
  625. return dp_budget - budget;
  626. }
  627. /**
  628. * dp_srng_test_and_update_nf_params_be() - Check if the srng is in near full
  629. * state and set the reap_limit appropriately
  630. * as per the near full state
  631. * @soc: Datapath soc handle
  632. * @dp_srng: Datapath handle for SRNG
  633. * @max_reap_limit: [Output Buffer] Buffer to set the max reap limit as per
  634. * the srng near-full state
  635. *
  636. * Return: 1, if the srng is in near-full state
  637. * 0, if the srng is not in near-full state
  638. */
  639. static int
  640. dp_srng_test_and_update_nf_params_be(struct dp_soc *soc,
  641. struct dp_srng *dp_srng,
  642. int *max_reap_limit)
  643. {
  644. return _dp_srng_test_and_update_nf_params(soc, dp_srng, max_reap_limit);
  645. }
  646. /**
  647. * dp_init_near_full_arch_ops_be() - Initialize the arch ops handler for the
  648. * near full IRQ handling operations.
  649. * @arch_ops: arch ops handle
  650. *
  651. * Return: none
  652. */
  653. static inline void
  654. dp_init_near_full_arch_ops_be(struct dp_arch_ops *arch_ops)
  655. {
  656. arch_ops->dp_service_near_full_srngs = dp_service_near_full_srngs_be;
  657. arch_ops->dp_srng_test_and_update_nf_params =
  658. dp_srng_test_and_update_nf_params_be;
  659. }
  660. #else
  661. static inline void
  662. dp_init_near_full_arch_ops_be(struct dp_arch_ops *arch_ops)
  663. {
  664. }
  665. #endif
  666. #ifdef WLAN_SUPPORT_PPEDS
  667. static void dp_soc_ppe_srng_deinit(struct dp_soc *soc)
  668. {
  669. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  670. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  671. soc_cfg_ctx = soc->wlan_cfg_ctx;
  672. if (!wlan_cfg_get_dp_soc_is_ppe_enabled(soc_cfg_ctx))
  673. return;
  674. dp_srng_deinit(soc, &be_soc->ppe_release_ring, PPE_RELEASE, 0);
  675. wlan_minidump_remove(be_soc->ppe_release_ring.base_vaddr_unaligned,
  676. be_soc->ppe_release_ring.alloc_size,
  677. soc->ctrl_psoc,
  678. WLAN_MD_DP_SRNG_PPE_RELEASE,
  679. "ppe_release_ring");
  680. dp_srng_deinit(soc, &be_soc->ppe2tcl_ring, PPE2TCL, 0);
  681. wlan_minidump_remove(be_soc->ppe2tcl_ring.base_vaddr_unaligned,
  682. be_soc->ppe2tcl_ring.alloc_size,
  683. soc->ctrl_psoc,
  684. WLAN_MD_DP_SRNG_PPE2TCL,
  685. "ppe2tcl_ring");
  686. dp_srng_deinit(soc, &be_soc->reo2ppe_ring, REO2PPE, 0);
  687. wlan_minidump_remove(be_soc->reo2ppe_ring.base_vaddr_unaligned,
  688. be_soc->reo2ppe_ring.alloc_size,
  689. soc->ctrl_psoc,
  690. WLAN_MD_DP_SRNG_REO2PPE,
  691. "reo2ppe_ring");
  692. }
  693. static void dp_soc_ppe_srng_free(struct dp_soc *soc)
  694. {
  695. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  696. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  697. soc_cfg_ctx = soc->wlan_cfg_ctx;
  698. if (!wlan_cfg_get_dp_soc_is_ppe_enabled(soc_cfg_ctx))
  699. return;
  700. dp_srng_free(soc, &be_soc->ppe_release_ring);
  701. dp_srng_free(soc, &be_soc->ppe2tcl_ring);
  702. dp_srng_free(soc, &be_soc->reo2ppe_ring);
  703. }
  704. static QDF_STATUS dp_soc_ppe_srng_alloc(struct dp_soc *soc)
  705. {
  706. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  707. uint32_t entries;
  708. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  709. soc_cfg_ctx = soc->wlan_cfg_ctx;
  710. if (!wlan_cfg_get_dp_soc_is_ppe_enabled(soc_cfg_ctx))
  711. return QDF_STATUS_SUCCESS;
  712. entries = wlan_cfg_get_dp_soc_reo2ppe_ring_size(soc_cfg_ctx);
  713. if (dp_srng_alloc(soc, &be_soc->reo2ppe_ring, REO2PPE,
  714. entries, 0)) {
  715. dp_err("%pK: dp_srng_alloc failed for reo2ppe", soc);
  716. goto fail;
  717. }
  718. entries = wlan_cfg_get_dp_soc_ppe2tcl_ring_size(soc_cfg_ctx);
  719. if (dp_srng_alloc(soc, &be_soc->ppe2tcl_ring, PPE2TCL,
  720. entries, 0)) {
  721. dp_err("%pK: dp_srng_alloc failed for ppe2tcl_ring", soc);
  722. goto fail;
  723. }
  724. entries = wlan_cfg_get_dp_soc_ppe_release_ring_size(soc_cfg_ctx);
  725. if (dp_srng_alloc(soc, &be_soc->ppe_release_ring, PPE_RELEASE,
  726. entries, 0)) {
  727. dp_err("%pK: dp_srng_alloc failed for ppe_release_ring", soc);
  728. goto fail;
  729. }
  730. return QDF_STATUS_SUCCESS;
  731. fail:
  732. dp_soc_ppe_srng_free(soc);
  733. return QDF_STATUS_E_NOMEM;
  734. }
  735. static QDF_STATUS dp_soc_ppe_srng_init(struct dp_soc *soc)
  736. {
  737. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  738. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  739. soc_cfg_ctx = soc->wlan_cfg_ctx;
  740. if (!wlan_cfg_get_dp_soc_is_ppe_enabled(soc_cfg_ctx))
  741. return QDF_STATUS_SUCCESS;
  742. if (dp_srng_init(soc, &be_soc->reo2ppe_ring, REO2PPE, 0, 0)) {
  743. dp_err("%pK: dp_srng_init failed for reo2ppe", soc);
  744. goto fail;
  745. }
  746. wlan_minidump_log(be_soc->reo2ppe_ring.base_vaddr_unaligned,
  747. be_soc->reo2ppe_ring.alloc_size,
  748. soc->ctrl_psoc,
  749. WLAN_MD_DP_SRNG_REO2PPE,
  750. "reo2ppe_ring");
  751. if (dp_srng_init(soc, &be_soc->ppe2tcl_ring, PPE2TCL, 0, 0)) {
  752. dp_err("%pK: dp_srng_init failed for ppe2tcl_ring", soc);
  753. goto fail;
  754. }
  755. wlan_minidump_log(be_soc->ppe2tcl_ring.base_vaddr_unaligned,
  756. be_soc->ppe2tcl_ring.alloc_size,
  757. soc->ctrl_psoc,
  758. WLAN_MD_DP_SRNG_PPE2TCL,
  759. "ppe2tcl_ring");
  760. if (dp_srng_init(soc, &be_soc->ppe_release_ring, PPE_RELEASE, 0, 0)) {
  761. dp_err("%pK: dp_srng_init failed for ppe_release_ring", soc);
  762. goto fail;
  763. }
  764. wlan_minidump_log(be_soc->ppe_release_ring.base_vaddr_unaligned,
  765. be_soc->ppe_release_ring.alloc_size,
  766. soc->ctrl_psoc,
  767. WLAN_MD_DP_SRNG_PPE_RELEASE,
  768. "ppe_release_ring");
  769. return QDF_STATUS_SUCCESS;
  770. fail:
  771. dp_soc_ppe_srng_deinit(soc);
  772. return QDF_STATUS_E_NOMEM;
  773. }
  774. #else
  775. static void dp_soc_ppe_srng_deinit(struct dp_soc *soc)
  776. {
  777. }
  778. static void dp_soc_ppe_srng_free(struct dp_soc *soc)
  779. {
  780. }
  781. static QDF_STATUS dp_soc_ppe_srng_alloc(struct dp_soc *soc)
  782. {
  783. return QDF_STATUS_SUCCESS;
  784. }
  785. static QDF_STATUS dp_soc_ppe_srng_init(struct dp_soc *soc)
  786. {
  787. return QDF_STATUS_SUCCESS;
  788. }
  789. #endif
  790. static void dp_soc_srng_deinit_be(struct dp_soc *soc)
  791. {
  792. uint32_t i;
  793. dp_soc_ppe_srng_deinit(soc);
  794. if (soc->features.dmac_cmn_src_rxbuf_ring_enabled) {
  795. for (i = 0; i < soc->num_rx_refill_buf_rings; i++) {
  796. dp_srng_deinit(soc, &soc->rx_refill_buf_ring[i],
  797. RXDMA_BUF, 0);
  798. }
  799. }
  800. }
  801. static void dp_soc_srng_free_be(struct dp_soc *soc)
  802. {
  803. uint32_t i;
  804. dp_soc_ppe_srng_free(soc);
  805. if (soc->features.dmac_cmn_src_rxbuf_ring_enabled) {
  806. for (i = 0; i < soc->num_rx_refill_buf_rings; i++)
  807. dp_srng_free(soc, &soc->rx_refill_buf_ring[i]);
  808. }
  809. }
  810. static QDF_STATUS dp_soc_srng_alloc_be(struct dp_soc *soc)
  811. {
  812. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  813. uint32_t ring_size;
  814. uint32_t i;
  815. soc_cfg_ctx = soc->wlan_cfg_ctx;
  816. ring_size = wlan_cfg_get_dp_soc_rxdma_refill_ring_size(soc_cfg_ctx);
  817. if (soc->features.dmac_cmn_src_rxbuf_ring_enabled) {
  818. for (i = 0; i < soc->num_rx_refill_buf_rings; i++) {
  819. if (dp_srng_alloc(soc, &soc->rx_refill_buf_ring[i],
  820. RXDMA_BUF, ring_size, 0)) {
  821. dp_err("%pK: dp_srng_alloc failed refill ring",
  822. soc);
  823. goto fail;
  824. }
  825. }
  826. }
  827. if (dp_soc_ppe_srng_alloc(soc)) {
  828. dp_err("%pK: ppe rings alloc failed",
  829. soc);
  830. goto fail;
  831. }
  832. return QDF_STATUS_SUCCESS;
  833. fail:
  834. dp_soc_srng_free_be(soc);
  835. return QDF_STATUS_E_NOMEM;
  836. }
  837. static QDF_STATUS dp_soc_srng_init_be(struct dp_soc *soc)
  838. {
  839. int i = 0;
  840. if (soc->features.dmac_cmn_src_rxbuf_ring_enabled) {
  841. for (i = 0; i < soc->num_rx_refill_buf_rings; i++) {
  842. if (dp_srng_init(soc, &soc->rx_refill_buf_ring[i],
  843. RXDMA_BUF, 0, 0)) {
  844. dp_err("%pK: dp_srng_init failed refill ring",
  845. soc);
  846. goto fail;
  847. }
  848. }
  849. }
  850. if (dp_soc_ppe_srng_init(soc)) {
  851. dp_err("%pK: ppe rings init failed",
  852. soc);
  853. goto fail;
  854. }
  855. return QDF_STATUS_SUCCESS;
  856. fail:
  857. dp_soc_srng_deinit_be(soc);
  858. return QDF_STATUS_E_NOMEM;
  859. }
  860. #ifdef WLAN_FEATURE_11BE_MLO
  861. static inline unsigned
  862. dp_mlo_peer_find_hash_index(dp_mld_peer_hash_obj_t mld_hash_obj,
  863. union dp_align_mac_addr *mac_addr)
  864. {
  865. uint32_t index;
  866. index =
  867. mac_addr->align2.bytes_ab ^
  868. mac_addr->align2.bytes_cd ^
  869. mac_addr->align2.bytes_ef;
  870. index ^= index >> mld_hash_obj->mld_peer_hash.idx_bits;
  871. index &= mld_hash_obj->mld_peer_hash.mask;
  872. return index;
  873. }
  874. QDF_STATUS
  875. dp_mlo_peer_find_hash_attach_be(dp_mld_peer_hash_obj_t mld_hash_obj,
  876. int hash_elems)
  877. {
  878. int i, log2;
  879. if (!mld_hash_obj)
  880. return QDF_STATUS_E_FAILURE;
  881. hash_elems *= DP_PEER_HASH_LOAD_MULT;
  882. hash_elems >>= DP_PEER_HASH_LOAD_SHIFT;
  883. log2 = dp_log2_ceil(hash_elems);
  884. hash_elems = 1 << log2;
  885. mld_hash_obj->mld_peer_hash.mask = hash_elems - 1;
  886. mld_hash_obj->mld_peer_hash.idx_bits = log2;
  887. /* allocate an array of TAILQ peer object lists */
  888. mld_hash_obj->mld_peer_hash.bins = qdf_mem_malloc(
  889. hash_elems * sizeof(TAILQ_HEAD(anonymous_tail_q, dp_peer)));
  890. if (!mld_hash_obj->mld_peer_hash.bins)
  891. return QDF_STATUS_E_NOMEM;
  892. for (i = 0; i < hash_elems; i++)
  893. TAILQ_INIT(&mld_hash_obj->mld_peer_hash.bins[i]);
  894. qdf_spinlock_create(&mld_hash_obj->mld_peer_hash_lock);
  895. return QDF_STATUS_SUCCESS;
  896. }
  897. void
  898. dp_mlo_peer_find_hash_detach_be(dp_mld_peer_hash_obj_t mld_hash_obj)
  899. {
  900. if (!mld_hash_obj)
  901. return;
  902. if (mld_hash_obj->mld_peer_hash.bins) {
  903. qdf_mem_free(mld_hash_obj->mld_peer_hash.bins);
  904. mld_hash_obj->mld_peer_hash.bins = NULL;
  905. qdf_spinlock_destroy(&mld_hash_obj->mld_peer_hash_lock);
  906. }
  907. }
  908. #ifdef WLAN_MLO_MULTI_CHIP
  909. static QDF_STATUS dp_mlo_peer_find_hash_attach_wrapper(struct dp_soc *soc)
  910. {
  911. /* In case of MULTI chip MLO peer hash table when MLO global object
  912. * is created, avoid from SOC attach path
  913. */
  914. return QDF_STATUS_SUCCESS;
  915. }
  916. static void dp_mlo_peer_find_hash_detach_wrapper(struct dp_soc *soc)
  917. {
  918. }
  919. #else
  920. static QDF_STATUS dp_mlo_peer_find_hash_attach_wrapper(struct dp_soc *soc)
  921. {
  922. dp_mld_peer_hash_obj_t mld_hash_obj;
  923. mld_hash_obj = dp_mlo_get_peer_hash_obj(soc);
  924. if (!mld_hash_obj)
  925. return QDF_STATUS_E_FAILURE;
  926. return dp_mlo_peer_find_hash_attach_be(mld_hash_obj, soc->max_peers);
  927. }
  928. static void dp_mlo_peer_find_hash_detach_wrapper(struct dp_soc *soc)
  929. {
  930. dp_mld_peer_hash_obj_t mld_hash_obj;
  931. mld_hash_obj = dp_mlo_get_peer_hash_obj(soc);
  932. if (!mld_hash_obj)
  933. return;
  934. return dp_mlo_peer_find_hash_detach_be(mld_hash_obj);
  935. }
  936. #endif
  937. static struct dp_peer *
  938. dp_mlo_peer_find_hash_find_be(struct dp_soc *soc,
  939. uint8_t *peer_mac_addr,
  940. int mac_addr_is_aligned,
  941. enum dp_mod_id mod_id)
  942. {
  943. union dp_align_mac_addr local_mac_addr_aligned, *mac_addr;
  944. uint32_t index;
  945. struct dp_peer *peer;
  946. dp_mld_peer_hash_obj_t mld_hash_obj;
  947. mld_hash_obj = dp_mlo_get_peer_hash_obj(soc);
  948. if (!mld_hash_obj)
  949. return NULL;
  950. if (!mld_hash_obj->mld_peer_hash.bins)
  951. return NULL;
  952. if (mac_addr_is_aligned) {
  953. mac_addr = (union dp_align_mac_addr *)peer_mac_addr;
  954. } else {
  955. qdf_mem_copy(
  956. &local_mac_addr_aligned.raw[0],
  957. peer_mac_addr, QDF_MAC_ADDR_SIZE);
  958. mac_addr = &local_mac_addr_aligned;
  959. }
  960. /* search mld peer table if no link peer for given mac address */
  961. index = dp_mlo_peer_find_hash_index(mld_hash_obj, mac_addr);
  962. qdf_spin_lock_bh(&mld_hash_obj->mld_peer_hash_lock);
  963. TAILQ_FOREACH(peer, &mld_hash_obj->mld_peer_hash.bins[index],
  964. hash_list_elem) {
  965. /* do not check vdev ID for MLD peer */
  966. if (dp_peer_find_mac_addr_cmp(mac_addr, &peer->mac_addr) == 0) {
  967. /* take peer reference before returning */
  968. if (dp_peer_get_ref(NULL, peer, mod_id) !=
  969. QDF_STATUS_SUCCESS)
  970. peer = NULL;
  971. qdf_spin_unlock_bh(&mld_hash_obj->mld_peer_hash_lock);
  972. return peer;
  973. }
  974. }
  975. qdf_spin_unlock_bh(&mld_hash_obj->mld_peer_hash_lock);
  976. return NULL; /* failure */
  977. }
  978. static void
  979. dp_mlo_peer_find_hash_remove_be(struct dp_soc *soc, struct dp_peer *peer)
  980. {
  981. uint32_t index;
  982. struct dp_peer *tmppeer = NULL;
  983. int found = 0;
  984. dp_mld_peer_hash_obj_t mld_hash_obj;
  985. mld_hash_obj = dp_mlo_get_peer_hash_obj(soc);
  986. if (!mld_hash_obj)
  987. return;
  988. index = dp_mlo_peer_find_hash_index(mld_hash_obj, &peer->mac_addr);
  989. QDF_ASSERT(!TAILQ_EMPTY(&mld_hash_obj->mld_peer_hash.bins[index]));
  990. qdf_spin_lock_bh(&mld_hash_obj->mld_peer_hash_lock);
  991. TAILQ_FOREACH(tmppeer, &mld_hash_obj->mld_peer_hash.bins[index],
  992. hash_list_elem) {
  993. if (tmppeer == peer) {
  994. found = 1;
  995. break;
  996. }
  997. }
  998. QDF_ASSERT(found);
  999. TAILQ_REMOVE(&mld_hash_obj->mld_peer_hash.bins[index], peer,
  1000. hash_list_elem);
  1001. dp_peer_unref_delete(peer, DP_MOD_ID_CONFIG);
  1002. qdf_spin_unlock_bh(&mld_hash_obj->mld_peer_hash_lock);
  1003. }
  1004. static void
  1005. dp_mlo_peer_find_hash_add_be(struct dp_soc *soc, struct dp_peer *peer)
  1006. {
  1007. uint32_t index;
  1008. dp_mld_peer_hash_obj_t mld_hash_obj;
  1009. mld_hash_obj = dp_mlo_get_peer_hash_obj(soc);
  1010. if (!mld_hash_obj)
  1011. return;
  1012. index = dp_mlo_peer_find_hash_index(mld_hash_obj, &peer->mac_addr);
  1013. qdf_spin_lock_bh(&mld_hash_obj->mld_peer_hash_lock);
  1014. if (QDF_IS_STATUS_ERROR(dp_peer_get_ref(NULL, peer,
  1015. DP_MOD_ID_CONFIG))) {
  1016. dp_err("fail to get peer ref:" QDF_MAC_ADDR_FMT,
  1017. QDF_MAC_ADDR_REF(peer->mac_addr.raw));
  1018. qdf_spin_unlock_bh(&mld_hash_obj->mld_peer_hash_lock);
  1019. return;
  1020. }
  1021. TAILQ_INSERT_TAIL(&mld_hash_obj->mld_peer_hash.bins[index], peer,
  1022. hash_list_elem);
  1023. qdf_spin_unlock_bh(&mld_hash_obj->mld_peer_hash_lock);
  1024. }
  1025. #endif
  1026. #ifdef DP_TX_IMPLICIT_RBM_MAPPING
  1027. static void dp_tx_implicit_rbm_set_be(struct dp_soc *soc,
  1028. uint8_t tx_ring_id,
  1029. uint8_t bm_id)
  1030. {
  1031. hal_tx_config_rbm_mapping_be(soc->hal_soc,
  1032. soc->tcl_data_ring[tx_ring_id].hal_srng,
  1033. bm_id);
  1034. }
  1035. #else
  1036. static void dp_tx_implicit_rbm_set_be(struct dp_soc *soc,
  1037. uint8_t tx_ring_id,
  1038. uint8_t bm_id)
  1039. {
  1040. }
  1041. #endif
  1042. #ifdef WLAN_MLO_MULTI_CHIP
  1043. static void dp_peer_get_reo_hash_be(struct dp_vdev *vdev,
  1044. struct cdp_peer_setup_info *setup_info,
  1045. enum cdp_host_reo_dest_ring *reo_dest,
  1046. bool *hash_based,
  1047. uint8_t *lmac_peer_id_msb)
  1048. {
  1049. struct dp_soc *soc = vdev->pdev->soc;
  1050. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  1051. uint8_t default_rx_ring_id;
  1052. uint8_t chip_id;
  1053. if (!be_soc->mlo_enabled)
  1054. return dp_vdev_get_default_reo_hash(vdev, reo_dest,
  1055. hash_based);
  1056. /* Not a ML link peer configure local chip*/
  1057. if (!setup_info)
  1058. chip_id = be_soc->mlo_chip_id;
  1059. else
  1060. chip_id = setup_info->primary_umac_id;
  1061. default_rx_ring_id =
  1062. wlan_cfg_mlo_default_rx_ring_get_by_chip_id(soc->wlan_cfg_ctx,
  1063. chip_id);
  1064. *reo_dest = hal_reo_ring_remap_value_get_be(default_rx_ring_id);
  1065. *hash_based = wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx);
  1066. *lmac_peer_id_msb =
  1067. wlan_cfg_mlo_lmac_peer_id_msb_get_by_chip_id(soc->wlan_cfg_ctx,
  1068. chip_id);
  1069. }
  1070. static bool dp_reo_remap_config_be(struct dp_soc *soc,
  1071. uint32_t *remap0,
  1072. uint32_t *remap1,
  1073. uint32_t *remap2)
  1074. {
  1075. uint8_t rx_ring_mask;
  1076. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  1077. if (!be_soc->mlo_enabled)
  1078. return dp_reo_remap_config(soc, remap0, remap1, remap2);
  1079. rx_ring_mask =
  1080. wlan_cfg_mlo_rx_ring_map_get_by_chip_id(soc->wlan_cfg_ctx, 0);
  1081. *remap0 = hal_reo_ix_remap_value_get_be(soc->hal_soc, rx_ring_mask);
  1082. rx_ring_mask =
  1083. wlan_cfg_mlo_rx_ring_map_get_by_chip_id(soc->wlan_cfg_ctx, 1);
  1084. *remap1 = hal_reo_ix_remap_value_get_be(soc->hal_soc, rx_ring_mask);
  1085. rx_ring_mask =
  1086. wlan_cfg_mlo_rx_ring_map_get_by_chip_id(soc->wlan_cfg_ctx, 2);
  1087. *remap2 = hal_reo_ix_remap_value_get_be(soc->hal_soc, rx_ring_mask);
  1088. return true;
  1089. }
  1090. #else
  1091. static void dp_peer_get_reo_hash_be(struct dp_vdev *vdev,
  1092. struct cdp_peer_setup_info *setup_info,
  1093. enum cdp_host_reo_dest_ring *reo_dest,
  1094. bool *hash_based,
  1095. uint8_t *lmac_peer_id_msb)
  1096. {
  1097. dp_vdev_get_default_reo_hash(vdev, reo_dest, hash_based);
  1098. }
  1099. static bool dp_reo_remap_config_be(struct dp_soc *soc,
  1100. uint32_t *remap0,
  1101. uint32_t *remap1,
  1102. uint32_t *remap2)
  1103. {
  1104. return dp_reo_remap_config(soc, remap0, remap1, remap2);
  1105. }
  1106. #endif
  1107. QDF_STATUS dp_txrx_set_vdev_param_be(struct dp_soc *soc,
  1108. struct dp_vdev *vdev,
  1109. enum cdp_vdev_param_type param,
  1110. cdp_config_param_type val)
  1111. {
  1112. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  1113. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  1114. switch (param) {
  1115. case CDP_TX_ENCAP_TYPE:
  1116. case CDP_UPDATE_DSCP_TO_TID_MAP:
  1117. dp_tx_update_bank_profile(be_soc, be_vdev);
  1118. break;
  1119. case CDP_ENABLE_CIPHER:
  1120. if (vdev->tx_encap_type == htt_cmn_pkt_type_raw)
  1121. dp_tx_update_bank_profile(be_soc, be_vdev);
  1122. break;
  1123. default:
  1124. dp_warn("invalid param %d", param);
  1125. break;
  1126. }
  1127. return QDF_STATUS_SUCCESS;
  1128. }
  1129. #ifdef WLAN_FEATURE_11BE_MLO
  1130. #ifdef DP_USE_REDUCED_PEER_ID_FIELD_WIDTH
  1131. static inline void
  1132. dp_soc_max_peer_id_set(struct dp_soc *soc)
  1133. {
  1134. soc->peer_id_shift = dp_log2_ceil(soc->max_peers);
  1135. soc->peer_id_mask = (1 << soc->peer_id_shift) - 1;
  1136. /*
  1137. * Double the peers since we use ML indication bit
  1138. * alongwith peer_id to find peers.
  1139. */
  1140. soc->max_peer_id = 1 << (soc->peer_id_shift + 1);
  1141. }
  1142. #else
  1143. static inline void
  1144. dp_soc_max_peer_id_set(struct dp_soc *soc)
  1145. {
  1146. soc->max_peer_id =
  1147. (1 << (HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S + 1)) - 1;
  1148. }
  1149. #endif /* DP_USE_REDUCED_PEER_ID_FIELD_WIDTH */
  1150. #else
  1151. static inline void
  1152. dp_soc_max_peer_id_set(struct dp_soc *soc)
  1153. {
  1154. soc->max_peer_id = soc->max_peers;
  1155. }
  1156. #endif /* WLAN_FEATURE_11BE_MLO */
  1157. static void dp_peer_map_detach_be(struct dp_soc *soc)
  1158. {
  1159. }
  1160. static QDF_STATUS dp_peer_map_attach_be(struct dp_soc *soc)
  1161. {
  1162. dp_soc_max_peer_id_set(soc);
  1163. return QDF_STATUS_SUCCESS;
  1164. }
  1165. void dp_initialize_arch_ops_be(struct dp_arch_ops *arch_ops)
  1166. {
  1167. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  1168. arch_ops->tx_hw_enqueue = dp_tx_hw_enqueue_be;
  1169. arch_ops->dp_rx_process = dp_rx_process_be;
  1170. arch_ops->tx_comp_get_params_from_hal_desc =
  1171. dp_tx_comp_get_params_from_hal_desc_be;
  1172. arch_ops->dp_tx_desc_pool_init = dp_tx_desc_pool_init_be;
  1173. arch_ops->dp_tx_desc_pool_deinit = dp_tx_desc_pool_deinit_be;
  1174. arch_ops->dp_rx_desc_pool_init = dp_rx_desc_pool_init_be;
  1175. arch_ops->dp_rx_desc_pool_deinit = dp_rx_desc_pool_deinit_be;
  1176. arch_ops->dp_wbm_get_rx_desc_from_hal_desc =
  1177. dp_wbm_get_rx_desc_from_hal_desc_be;
  1178. #endif
  1179. arch_ops->txrx_get_context_size = dp_get_context_size_be;
  1180. arch_ops->dp_rx_desc_cookie_2_va =
  1181. dp_rx_desc_cookie_2_va_be;
  1182. arch_ops->txrx_soc_attach = dp_soc_attach_be;
  1183. arch_ops->txrx_soc_detach = dp_soc_detach_be;
  1184. arch_ops->txrx_soc_init = dp_soc_init_be;
  1185. arch_ops->txrx_soc_deinit = dp_soc_deinit_be;
  1186. arch_ops->txrx_soc_srng_alloc = dp_soc_srng_alloc_be;
  1187. arch_ops->txrx_soc_srng_init = dp_soc_srng_init_be;
  1188. arch_ops->txrx_soc_srng_deinit = dp_soc_srng_deinit_be;
  1189. arch_ops->txrx_soc_srng_free = dp_soc_srng_free_be;
  1190. arch_ops->txrx_pdev_attach = dp_pdev_attach_be;
  1191. arch_ops->txrx_pdev_detach = dp_pdev_detach_be;
  1192. arch_ops->txrx_vdev_attach = dp_vdev_attach_be;
  1193. arch_ops->txrx_vdev_detach = dp_vdev_detach_be;
  1194. arch_ops->txrx_peer_map_attach = dp_peer_map_attach_be;
  1195. arch_ops->txrx_peer_map_detach = dp_peer_map_detach_be;
  1196. arch_ops->dp_rxdma_ring_sel_cfg = dp_rxdma_ring_sel_cfg_be;
  1197. arch_ops->dp_rx_peer_metadata_peer_id_get =
  1198. dp_rx_peer_metadata_peer_id_get_be;
  1199. arch_ops->soc_cfg_attach = dp_soc_cfg_attach_be;
  1200. arch_ops->tx_implicit_rbm_set = dp_tx_implicit_rbm_set_be;
  1201. arch_ops->peer_get_reo_hash = dp_peer_get_reo_hash_be;
  1202. arch_ops->reo_remap_config = dp_reo_remap_config_be;
  1203. arch_ops->txrx_set_vdev_param = dp_txrx_set_vdev_param_be;
  1204. #ifdef WLAN_FEATURE_11BE_MLO
  1205. arch_ops->mlo_peer_find_hash_detach =
  1206. dp_mlo_peer_find_hash_detach_wrapper;
  1207. arch_ops->mlo_peer_find_hash_attach =
  1208. dp_mlo_peer_find_hash_attach_wrapper;
  1209. arch_ops->mlo_peer_find_hash_add = dp_mlo_peer_find_hash_add_be;
  1210. arch_ops->mlo_peer_find_hash_remove = dp_mlo_peer_find_hash_remove_be;
  1211. arch_ops->mlo_peer_find_hash_find = dp_mlo_peer_find_hash_find_be;
  1212. #endif
  1213. dp_init_near_full_arch_ops_be(arch_ops);
  1214. }